base.c 92 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/pci-aspm.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <linux/slab.h>
  54. #include <net/ieee80211_radiotap.h>
  55. #include <asm/unaligned.h>
  56. #include "base.h"
  57. #include "reg.h"
  58. #include "debug.h"
  59. #include "ani.h"
  60. static int modparam_nohwcrypt;
  61. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  62. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  63. static int modparam_all_channels;
  64. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  65. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  66. /* Module info */
  67. MODULE_AUTHOR("Jiri Slaby");
  68. MODULE_AUTHOR("Nick Kossifidis");
  69. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  70. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  71. MODULE_LICENSE("Dual BSD/GPL");
  72. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  73. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  74. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  75. struct ieee80211_vif *vif);
  76. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  77. /* Known PCI ids */
  78. static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
  79. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  80. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  81. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  82. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  83. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  84. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  85. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  86. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  87. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  91. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  92. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  93. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  94. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  95. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  96. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  97. { 0 }
  98. };
  99. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  100. /* Known SREVs */
  101. static const struct ath5k_srev_name srev_names[] = {
  102. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  103. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  104. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  105. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  106. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  107. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  108. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  109. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  110. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  111. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  112. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  113. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  114. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  115. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  116. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  117. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  118. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  119. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  120. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  121. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  122. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  123. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  124. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  125. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  126. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  127. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  128. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  129. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  130. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  131. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  132. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  133. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  134. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  135. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  136. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  137. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  138. };
  139. static const struct ieee80211_rate ath5k_rates[] = {
  140. { .bitrate = 10,
  141. .hw_value = ATH5K_RATE_CODE_1M, },
  142. { .bitrate = 20,
  143. .hw_value = ATH5K_RATE_CODE_2M,
  144. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  145. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  146. { .bitrate = 55,
  147. .hw_value = ATH5K_RATE_CODE_5_5M,
  148. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  149. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  150. { .bitrate = 110,
  151. .hw_value = ATH5K_RATE_CODE_11M,
  152. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  153. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  154. { .bitrate = 60,
  155. .hw_value = ATH5K_RATE_CODE_6M,
  156. .flags = 0 },
  157. { .bitrate = 90,
  158. .hw_value = ATH5K_RATE_CODE_9M,
  159. .flags = 0 },
  160. { .bitrate = 120,
  161. .hw_value = ATH5K_RATE_CODE_12M,
  162. .flags = 0 },
  163. { .bitrate = 180,
  164. .hw_value = ATH5K_RATE_CODE_18M,
  165. .flags = 0 },
  166. { .bitrate = 240,
  167. .hw_value = ATH5K_RATE_CODE_24M,
  168. .flags = 0 },
  169. { .bitrate = 360,
  170. .hw_value = ATH5K_RATE_CODE_36M,
  171. .flags = 0 },
  172. { .bitrate = 480,
  173. .hw_value = ATH5K_RATE_CODE_48M,
  174. .flags = 0 },
  175. { .bitrate = 540,
  176. .hw_value = ATH5K_RATE_CODE_54M,
  177. .flags = 0 },
  178. /* XR missing */
  179. };
  180. static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
  181. struct ath5k_buf *bf)
  182. {
  183. BUG_ON(!bf);
  184. if (!bf->skb)
  185. return;
  186. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  187. PCI_DMA_TODEVICE);
  188. dev_kfree_skb_any(bf->skb);
  189. bf->skb = NULL;
  190. bf->skbaddr = 0;
  191. bf->desc->ds_data = 0;
  192. }
  193. static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
  194. struct ath5k_buf *bf)
  195. {
  196. struct ath5k_hw *ah = sc->ah;
  197. struct ath_common *common = ath5k_hw_common(ah);
  198. BUG_ON(!bf);
  199. if (!bf->skb)
  200. return;
  201. pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
  202. PCI_DMA_FROMDEVICE);
  203. dev_kfree_skb_any(bf->skb);
  204. bf->skb = NULL;
  205. bf->skbaddr = 0;
  206. bf->desc->ds_data = 0;
  207. }
  208. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  209. {
  210. u64 tsf = ath5k_hw_get_tsf64(ah);
  211. if ((tsf & 0x7fff) < rstamp)
  212. tsf -= 0x8000;
  213. return (tsf & ~0x7fff) | rstamp;
  214. }
  215. static const char *
  216. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  217. {
  218. const char *name = "xxxxx";
  219. unsigned int i;
  220. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  221. if (srev_names[i].sr_type != type)
  222. continue;
  223. if ((val & 0xf0) == srev_names[i].sr_val)
  224. name = srev_names[i].sr_name;
  225. if ((val & 0xff) == srev_names[i].sr_val) {
  226. name = srev_names[i].sr_name;
  227. break;
  228. }
  229. }
  230. return name;
  231. }
  232. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  233. {
  234. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  235. return ath5k_hw_reg_read(ah, reg_offset);
  236. }
  237. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  238. {
  239. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  240. ath5k_hw_reg_write(ah, val, reg_offset);
  241. }
  242. static const struct ath_ops ath5k_common_ops = {
  243. .read = ath5k_ioread32,
  244. .write = ath5k_iowrite32,
  245. };
  246. /***********************\
  247. * Driver Initialization *
  248. \***********************/
  249. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  250. {
  251. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  252. struct ath5k_softc *sc = hw->priv;
  253. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  254. return ath_reg_notifier_apply(wiphy, request, regulatory);
  255. }
  256. /********************\
  257. * Channel/mode setup *
  258. \********************/
  259. /*
  260. * Convert IEEE channel number to MHz frequency.
  261. */
  262. static inline short
  263. ath5k_ieee2mhz(short chan)
  264. {
  265. if (chan <= 14 || chan >= 27)
  266. return ieee80211chan2mhz(chan);
  267. else
  268. return 2212 + chan * 20;
  269. }
  270. /*
  271. * Returns true for the channel numbers used without all_channels modparam.
  272. */
  273. static bool ath5k_is_standard_channel(short chan)
  274. {
  275. return ((chan <= 14) ||
  276. /* UNII 1,2 */
  277. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  278. /* midband */
  279. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  280. /* UNII-3 */
  281. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  282. }
  283. static unsigned int
  284. ath5k_copy_channels(struct ath5k_hw *ah,
  285. struct ieee80211_channel *channels,
  286. unsigned int mode,
  287. unsigned int max)
  288. {
  289. unsigned int i, count, size, chfreq, freq, ch;
  290. if (!test_bit(mode, ah->ah_modes))
  291. return 0;
  292. switch (mode) {
  293. case AR5K_MODE_11A:
  294. case AR5K_MODE_11A_TURBO:
  295. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  296. size = 220 ;
  297. chfreq = CHANNEL_5GHZ;
  298. break;
  299. case AR5K_MODE_11B:
  300. case AR5K_MODE_11G:
  301. case AR5K_MODE_11G_TURBO:
  302. size = 26;
  303. chfreq = CHANNEL_2GHZ;
  304. break;
  305. default:
  306. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  307. return 0;
  308. }
  309. for (i = 0, count = 0; i < size && max > 0; i++) {
  310. ch = i + 1 ;
  311. freq = ath5k_ieee2mhz(ch);
  312. /* Check if channel is supported by the chipset */
  313. if (!ath5k_channel_ok(ah, freq, chfreq))
  314. continue;
  315. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  316. continue;
  317. /* Write channel info and increment counter */
  318. channels[count].center_freq = freq;
  319. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  320. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  321. switch (mode) {
  322. case AR5K_MODE_11A:
  323. case AR5K_MODE_11G:
  324. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  325. break;
  326. case AR5K_MODE_11A_TURBO:
  327. case AR5K_MODE_11G_TURBO:
  328. channels[count].hw_value = chfreq |
  329. CHANNEL_OFDM | CHANNEL_TURBO;
  330. break;
  331. case AR5K_MODE_11B:
  332. channels[count].hw_value = CHANNEL_B;
  333. }
  334. count++;
  335. max--;
  336. }
  337. return count;
  338. }
  339. static void
  340. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  341. {
  342. u8 i;
  343. for (i = 0; i < AR5K_MAX_RATES; i++)
  344. sc->rate_idx[b->band][i] = -1;
  345. for (i = 0; i < b->n_bitrates; i++) {
  346. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  347. if (b->bitrates[i].hw_value_short)
  348. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  349. }
  350. }
  351. static int
  352. ath5k_setup_bands(struct ieee80211_hw *hw)
  353. {
  354. struct ath5k_softc *sc = hw->priv;
  355. struct ath5k_hw *ah = sc->ah;
  356. struct ieee80211_supported_band *sband;
  357. int max_c, count_c = 0;
  358. int i;
  359. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  360. max_c = ARRAY_SIZE(sc->channels);
  361. /* 2GHz band */
  362. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  363. sband->band = IEEE80211_BAND_2GHZ;
  364. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  365. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  366. /* G mode */
  367. memcpy(sband->bitrates, &ath5k_rates[0],
  368. sizeof(struct ieee80211_rate) * 12);
  369. sband->n_bitrates = 12;
  370. sband->channels = sc->channels;
  371. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  372. AR5K_MODE_11G, max_c);
  373. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  374. count_c = sband->n_channels;
  375. max_c -= count_c;
  376. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  377. /* B mode */
  378. memcpy(sband->bitrates, &ath5k_rates[0],
  379. sizeof(struct ieee80211_rate) * 4);
  380. sband->n_bitrates = 4;
  381. /* 5211 only supports B rates and uses 4bit rate codes
  382. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  383. * fix them up here:
  384. */
  385. if (ah->ah_version == AR5K_AR5211) {
  386. for (i = 0; i < 4; i++) {
  387. sband->bitrates[i].hw_value =
  388. sband->bitrates[i].hw_value & 0xF;
  389. sband->bitrates[i].hw_value_short =
  390. sband->bitrates[i].hw_value_short & 0xF;
  391. }
  392. }
  393. sband->channels = sc->channels;
  394. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  395. AR5K_MODE_11B, max_c);
  396. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  397. count_c = sband->n_channels;
  398. max_c -= count_c;
  399. }
  400. ath5k_setup_rate_idx(sc, sband);
  401. /* 5GHz band, A mode */
  402. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  403. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  404. sband->band = IEEE80211_BAND_5GHZ;
  405. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  406. memcpy(sband->bitrates, &ath5k_rates[4],
  407. sizeof(struct ieee80211_rate) * 8);
  408. sband->n_bitrates = 8;
  409. sband->channels = &sc->channels[count_c];
  410. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  411. AR5K_MODE_11A, max_c);
  412. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  413. }
  414. ath5k_setup_rate_idx(sc, sband);
  415. ath5k_debug_dump_bands(sc);
  416. return 0;
  417. }
  418. /*
  419. * Set/change channels. We always reset the chip.
  420. * To accomplish this we must first cleanup any pending DMA,
  421. * then restart stuff after a la ath5k_init.
  422. *
  423. * Called with sc->lock.
  424. */
  425. static int
  426. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  427. {
  428. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  429. "channel set, resetting (%u -> %u MHz)\n",
  430. sc->curchan->center_freq, chan->center_freq);
  431. /*
  432. * To switch channels clear any pending DMA operations;
  433. * wait long enough for the RX fifo to drain, reset the
  434. * hardware at the new frequency, and then re-enable
  435. * the relevant bits of the h/w.
  436. */
  437. return ath5k_reset(sc, chan);
  438. }
  439. static void
  440. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  441. {
  442. sc->curmode = mode;
  443. if (mode == AR5K_MODE_11A) {
  444. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  445. } else {
  446. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  447. }
  448. }
  449. static void
  450. ath5k_mode_setup(struct ath5k_softc *sc)
  451. {
  452. struct ath5k_hw *ah = sc->ah;
  453. u32 rfilt;
  454. /* configure rx filter */
  455. rfilt = sc->filter_flags;
  456. ath5k_hw_set_rx_filter(ah, rfilt);
  457. if (ath5k_hw_hasbssidmask(ah))
  458. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  459. /* configure operational mode */
  460. ath5k_hw_set_opmode(ah, sc->opmode);
  461. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
  462. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  463. }
  464. static inline int
  465. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  466. {
  467. int rix;
  468. /* return base rate on errors */
  469. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  470. "hw_rix out of bounds: %x\n", hw_rix))
  471. return 0;
  472. rix = sc->rate_idx[sc->curband->band][hw_rix];
  473. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  474. rix = 0;
  475. return rix;
  476. }
  477. /***************\
  478. * Buffers setup *
  479. \***************/
  480. static
  481. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  482. {
  483. struct ath_common *common = ath5k_hw_common(sc->ah);
  484. struct sk_buff *skb;
  485. /*
  486. * Allocate buffer with headroom_needed space for the
  487. * fake physical layer header at the start.
  488. */
  489. skb = ath_rxbuf_alloc(common,
  490. common->rx_bufsize,
  491. GFP_ATOMIC);
  492. if (!skb) {
  493. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  494. common->rx_bufsize);
  495. return NULL;
  496. }
  497. *skb_addr = pci_map_single(sc->pdev,
  498. skb->data, common->rx_bufsize,
  499. PCI_DMA_FROMDEVICE);
  500. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  501. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  502. dev_kfree_skb(skb);
  503. return NULL;
  504. }
  505. return skb;
  506. }
  507. static int
  508. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  509. {
  510. struct ath5k_hw *ah = sc->ah;
  511. struct sk_buff *skb = bf->skb;
  512. struct ath5k_desc *ds;
  513. int ret;
  514. if (!skb) {
  515. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  516. if (!skb)
  517. return -ENOMEM;
  518. bf->skb = skb;
  519. }
  520. /*
  521. * Setup descriptors. For receive we always terminate
  522. * the descriptor list with a self-linked entry so we'll
  523. * not get overrun under high load (as can happen with a
  524. * 5212 when ANI processing enables PHY error frames).
  525. *
  526. * To ensure the last descriptor is self-linked we create
  527. * each descriptor as self-linked and add it to the end. As
  528. * each additional descriptor is added the previous self-linked
  529. * entry is "fixed" naturally. This should be safe even
  530. * if DMA is happening. When processing RX interrupts we
  531. * never remove/process the last, self-linked, entry on the
  532. * descriptor list. This ensures the hardware always has
  533. * someplace to write a new frame.
  534. */
  535. ds = bf->desc;
  536. ds->ds_link = bf->daddr; /* link to self */
  537. ds->ds_data = bf->skbaddr;
  538. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  539. if (ret) {
  540. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  541. return ret;
  542. }
  543. if (sc->rxlink != NULL)
  544. *sc->rxlink = bf->daddr;
  545. sc->rxlink = &ds->ds_link;
  546. return 0;
  547. }
  548. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  549. {
  550. struct ieee80211_hdr *hdr;
  551. enum ath5k_pkt_type htype;
  552. __le16 fc;
  553. hdr = (struct ieee80211_hdr *)skb->data;
  554. fc = hdr->frame_control;
  555. if (ieee80211_is_beacon(fc))
  556. htype = AR5K_PKT_TYPE_BEACON;
  557. else if (ieee80211_is_probe_resp(fc))
  558. htype = AR5K_PKT_TYPE_PROBE_RESP;
  559. else if (ieee80211_is_atim(fc))
  560. htype = AR5K_PKT_TYPE_ATIM;
  561. else if (ieee80211_is_pspoll(fc))
  562. htype = AR5K_PKT_TYPE_PSPOLL;
  563. else
  564. htype = AR5K_PKT_TYPE_NORMAL;
  565. return htype;
  566. }
  567. static int
  568. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  569. struct ath5k_txq *txq, int padsize)
  570. {
  571. struct ath5k_hw *ah = sc->ah;
  572. struct ath5k_desc *ds = bf->desc;
  573. struct sk_buff *skb = bf->skb;
  574. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  575. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  576. struct ieee80211_rate *rate;
  577. unsigned int mrr_rate[3], mrr_tries[3];
  578. int i, ret;
  579. u16 hw_rate;
  580. u16 cts_rate = 0;
  581. u16 duration = 0;
  582. u8 rc_flags;
  583. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  584. /* XXX endianness */
  585. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  586. PCI_DMA_TODEVICE);
  587. rate = ieee80211_get_tx_rate(sc->hw, info);
  588. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  589. flags |= AR5K_TXDESC_NOACK;
  590. rc_flags = info->control.rates[0].flags;
  591. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  592. rate->hw_value_short : rate->hw_value;
  593. pktlen = skb->len;
  594. /* FIXME: If we are in g mode and rate is a CCK rate
  595. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  596. * from tx power (value is in dB units already) */
  597. if (info->control.hw_key) {
  598. keyidx = info->control.hw_key->hw_key_idx;
  599. pktlen += info->control.hw_key->icv_len;
  600. }
  601. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  602. flags |= AR5K_TXDESC_RTSENA;
  603. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  604. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  605. sc->vif, pktlen, info));
  606. }
  607. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  608. flags |= AR5K_TXDESC_CTSENA;
  609. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  610. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  611. sc->vif, pktlen, info));
  612. }
  613. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  614. ieee80211_get_hdrlen_from_skb(skb), padsize,
  615. get_hw_packet_type(skb),
  616. (sc->power_level * 2),
  617. hw_rate,
  618. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  619. cts_rate, duration);
  620. if (ret)
  621. goto err_unmap;
  622. memset(mrr_rate, 0, sizeof(mrr_rate));
  623. memset(mrr_tries, 0, sizeof(mrr_tries));
  624. for (i = 0; i < 3; i++) {
  625. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  626. if (!rate)
  627. break;
  628. mrr_rate[i] = rate->hw_value;
  629. mrr_tries[i] = info->control.rates[i + 1].count;
  630. }
  631. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  632. mrr_rate[0], mrr_tries[0],
  633. mrr_rate[1], mrr_tries[1],
  634. mrr_rate[2], mrr_tries[2]);
  635. ds->ds_link = 0;
  636. ds->ds_data = bf->skbaddr;
  637. spin_lock_bh(&txq->lock);
  638. list_add_tail(&bf->list, &txq->q);
  639. txq->txq_len++;
  640. if (txq->link == NULL) /* is this first packet? */
  641. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  642. else /* no, so only link it */
  643. *txq->link = bf->daddr;
  644. txq->link = &ds->ds_link;
  645. ath5k_hw_start_tx_dma(ah, txq->qnum);
  646. mmiowb();
  647. spin_unlock_bh(&txq->lock);
  648. return 0;
  649. err_unmap:
  650. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  651. return ret;
  652. }
  653. /*******************\
  654. * Descriptors setup *
  655. \*******************/
  656. static int
  657. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  658. {
  659. struct ath5k_desc *ds;
  660. struct ath5k_buf *bf;
  661. dma_addr_t da;
  662. unsigned int i;
  663. int ret;
  664. /* allocate descriptors */
  665. sc->desc_len = sizeof(struct ath5k_desc) *
  666. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  667. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  668. if (sc->desc == NULL) {
  669. ATH5K_ERR(sc, "can't allocate descriptors\n");
  670. ret = -ENOMEM;
  671. goto err;
  672. }
  673. ds = sc->desc;
  674. da = sc->desc_daddr;
  675. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  676. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  677. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  678. sizeof(struct ath5k_buf), GFP_KERNEL);
  679. if (bf == NULL) {
  680. ATH5K_ERR(sc, "can't allocate bufptr\n");
  681. ret = -ENOMEM;
  682. goto err_free;
  683. }
  684. sc->bufptr = bf;
  685. INIT_LIST_HEAD(&sc->rxbuf);
  686. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  687. bf->desc = ds;
  688. bf->daddr = da;
  689. list_add_tail(&bf->list, &sc->rxbuf);
  690. }
  691. INIT_LIST_HEAD(&sc->txbuf);
  692. sc->txbuf_len = ATH_TXBUF;
  693. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  694. da += sizeof(*ds)) {
  695. bf->desc = ds;
  696. bf->daddr = da;
  697. list_add_tail(&bf->list, &sc->txbuf);
  698. }
  699. /* beacon buffer */
  700. bf->desc = ds;
  701. bf->daddr = da;
  702. sc->bbuf = bf;
  703. return 0;
  704. err_free:
  705. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  706. err:
  707. sc->desc = NULL;
  708. return ret;
  709. }
  710. static void
  711. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  712. {
  713. struct ath5k_buf *bf;
  714. ath5k_txbuf_free_skb(sc, sc->bbuf);
  715. list_for_each_entry(bf, &sc->txbuf, list)
  716. ath5k_txbuf_free_skb(sc, bf);
  717. list_for_each_entry(bf, &sc->rxbuf, list)
  718. ath5k_rxbuf_free_skb(sc, bf);
  719. /* Free memory associated with all descriptors */
  720. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  721. sc->desc = NULL;
  722. sc->desc_daddr = 0;
  723. kfree(sc->bufptr);
  724. sc->bufptr = NULL;
  725. sc->bbuf = NULL;
  726. }
  727. /**************\
  728. * Queues setup *
  729. \**************/
  730. static struct ath5k_txq *
  731. ath5k_txq_setup(struct ath5k_softc *sc,
  732. int qtype, int subtype)
  733. {
  734. struct ath5k_hw *ah = sc->ah;
  735. struct ath5k_txq *txq;
  736. struct ath5k_txq_info qi = {
  737. .tqi_subtype = subtype,
  738. /* XXX: default values not correct for B and XR channels,
  739. * but who cares? */
  740. .tqi_aifs = AR5K_TUNE_AIFS,
  741. .tqi_cw_min = AR5K_TUNE_CWMIN,
  742. .tqi_cw_max = AR5K_TUNE_CWMAX
  743. };
  744. int qnum;
  745. /*
  746. * Enable interrupts only for EOL and DESC conditions.
  747. * We mark tx descriptors to receive a DESC interrupt
  748. * when a tx queue gets deep; otherwise we wait for the
  749. * EOL to reap descriptors. Note that this is done to
  750. * reduce interrupt load and this only defers reaping
  751. * descriptors, never transmitting frames. Aside from
  752. * reducing interrupts this also permits more concurrency.
  753. * The only potential downside is if the tx queue backs
  754. * up in which case the top half of the kernel may backup
  755. * due to a lack of tx descriptors.
  756. */
  757. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  758. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  759. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  760. if (qnum < 0) {
  761. /*
  762. * NB: don't print a message, this happens
  763. * normally on parts with too few tx queues
  764. */
  765. return ERR_PTR(qnum);
  766. }
  767. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  768. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  769. qnum, ARRAY_SIZE(sc->txqs));
  770. ath5k_hw_release_tx_queue(ah, qnum);
  771. return ERR_PTR(-EINVAL);
  772. }
  773. txq = &sc->txqs[qnum];
  774. if (!txq->setup) {
  775. txq->qnum = qnum;
  776. txq->link = NULL;
  777. INIT_LIST_HEAD(&txq->q);
  778. spin_lock_init(&txq->lock);
  779. txq->setup = true;
  780. txq->txq_len = 0;
  781. txq->txq_poll_mark = false;
  782. txq->txq_stuck = 0;
  783. }
  784. return &sc->txqs[qnum];
  785. }
  786. static int
  787. ath5k_beaconq_setup(struct ath5k_hw *ah)
  788. {
  789. struct ath5k_txq_info qi = {
  790. /* XXX: default values not correct for B and XR channels,
  791. * but who cares? */
  792. .tqi_aifs = AR5K_TUNE_AIFS,
  793. .tqi_cw_min = AR5K_TUNE_CWMIN,
  794. .tqi_cw_max = AR5K_TUNE_CWMAX,
  795. /* NB: for dynamic turbo, don't enable any other interrupts */
  796. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  797. };
  798. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  799. }
  800. static int
  801. ath5k_beaconq_config(struct ath5k_softc *sc)
  802. {
  803. struct ath5k_hw *ah = sc->ah;
  804. struct ath5k_txq_info qi;
  805. int ret;
  806. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  807. if (ret)
  808. goto err;
  809. if (sc->opmode == NL80211_IFTYPE_AP ||
  810. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  811. /*
  812. * Always burst out beacon and CAB traffic
  813. * (aifs = cwmin = cwmax = 0)
  814. */
  815. qi.tqi_aifs = 0;
  816. qi.tqi_cw_min = 0;
  817. qi.tqi_cw_max = 0;
  818. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  819. /*
  820. * Adhoc mode; backoff between 0 and (2 * cw_min).
  821. */
  822. qi.tqi_aifs = 0;
  823. qi.tqi_cw_min = 0;
  824. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  825. }
  826. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  827. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  828. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  829. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  830. if (ret) {
  831. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  832. "hardware queue!\n", __func__);
  833. goto err;
  834. }
  835. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  836. if (ret)
  837. goto err;
  838. /* reconfigure cabq with ready time to 80% of beacon_interval */
  839. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  840. if (ret)
  841. goto err;
  842. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  843. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  844. if (ret)
  845. goto err;
  846. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  847. err:
  848. return ret;
  849. }
  850. static void
  851. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  852. {
  853. struct ath5k_buf *bf, *bf0;
  854. /*
  855. * NB: this assumes output has been stopped and
  856. * we do not need to block ath5k_tx_tasklet
  857. */
  858. spin_lock_bh(&txq->lock);
  859. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  860. ath5k_debug_printtxbuf(sc, bf);
  861. ath5k_txbuf_free_skb(sc, bf);
  862. spin_lock_bh(&sc->txbuflock);
  863. list_move_tail(&bf->list, &sc->txbuf);
  864. sc->txbuf_len++;
  865. txq->txq_len--;
  866. spin_unlock_bh(&sc->txbuflock);
  867. }
  868. txq->link = NULL;
  869. txq->txq_poll_mark = false;
  870. spin_unlock_bh(&txq->lock);
  871. }
  872. /*
  873. * Drain the transmit queues and reclaim resources.
  874. */
  875. static void
  876. ath5k_txq_cleanup(struct ath5k_softc *sc)
  877. {
  878. struct ath5k_hw *ah = sc->ah;
  879. unsigned int i;
  880. /* XXX return value */
  881. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  882. /* don't touch the hardware if marked invalid */
  883. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  884. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  885. ath5k_hw_get_txdp(ah, sc->bhalq));
  886. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  887. if (sc->txqs[i].setup) {
  888. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  889. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  890. "link %p\n",
  891. sc->txqs[i].qnum,
  892. ath5k_hw_get_txdp(ah,
  893. sc->txqs[i].qnum),
  894. sc->txqs[i].link);
  895. }
  896. }
  897. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  898. if (sc->txqs[i].setup)
  899. ath5k_txq_drainq(sc, &sc->txqs[i]);
  900. }
  901. static void
  902. ath5k_txq_release(struct ath5k_softc *sc)
  903. {
  904. struct ath5k_txq *txq = sc->txqs;
  905. unsigned int i;
  906. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  907. if (txq->setup) {
  908. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  909. txq->setup = false;
  910. }
  911. }
  912. /*************\
  913. * RX Handling *
  914. \*************/
  915. /*
  916. * Enable the receive h/w following a reset.
  917. */
  918. static int
  919. ath5k_rx_start(struct ath5k_softc *sc)
  920. {
  921. struct ath5k_hw *ah = sc->ah;
  922. struct ath_common *common = ath5k_hw_common(ah);
  923. struct ath5k_buf *bf;
  924. int ret;
  925. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  926. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  927. common->cachelsz, common->rx_bufsize);
  928. spin_lock_bh(&sc->rxbuflock);
  929. sc->rxlink = NULL;
  930. list_for_each_entry(bf, &sc->rxbuf, list) {
  931. ret = ath5k_rxbuf_setup(sc, bf);
  932. if (ret != 0) {
  933. spin_unlock_bh(&sc->rxbuflock);
  934. goto err;
  935. }
  936. }
  937. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  938. ath5k_hw_set_rxdp(ah, bf->daddr);
  939. spin_unlock_bh(&sc->rxbuflock);
  940. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  941. ath5k_mode_setup(sc); /* set filters, etc. */
  942. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  943. return 0;
  944. err:
  945. return ret;
  946. }
  947. /*
  948. * Disable the receive h/w in preparation for a reset.
  949. */
  950. static void
  951. ath5k_rx_stop(struct ath5k_softc *sc)
  952. {
  953. struct ath5k_hw *ah = sc->ah;
  954. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  955. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  956. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  957. ath5k_debug_printrxbuffs(sc, ah);
  958. }
  959. static unsigned int
  960. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  961. struct ath5k_rx_status *rs)
  962. {
  963. struct ath5k_hw *ah = sc->ah;
  964. struct ath_common *common = ath5k_hw_common(ah);
  965. struct ieee80211_hdr *hdr = (void *)skb->data;
  966. unsigned int keyix, hlen;
  967. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  968. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  969. return RX_FLAG_DECRYPTED;
  970. /* Apparently when a default key is used to decrypt the packet
  971. the hw does not set the index used to decrypt. In such cases
  972. get the index from the packet. */
  973. hlen = ieee80211_hdrlen(hdr->frame_control);
  974. if (ieee80211_has_protected(hdr->frame_control) &&
  975. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  976. skb->len >= hlen + 4) {
  977. keyix = skb->data[hlen + 3] >> 6;
  978. if (test_bit(keyix, common->keymap))
  979. return RX_FLAG_DECRYPTED;
  980. }
  981. return 0;
  982. }
  983. static void
  984. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  985. struct ieee80211_rx_status *rxs)
  986. {
  987. struct ath_common *common = ath5k_hw_common(sc->ah);
  988. u64 tsf, bc_tstamp;
  989. u32 hw_tu;
  990. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  991. if (ieee80211_is_beacon(mgmt->frame_control) &&
  992. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  993. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  994. /*
  995. * Received an IBSS beacon with the same BSSID. Hardware *must*
  996. * have updated the local TSF. We have to work around various
  997. * hardware bugs, though...
  998. */
  999. tsf = ath5k_hw_get_tsf64(sc->ah);
  1000. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1001. hw_tu = TSF_TO_TU(tsf);
  1002. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1003. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1004. (unsigned long long)bc_tstamp,
  1005. (unsigned long long)rxs->mactime,
  1006. (unsigned long long)(rxs->mactime - bc_tstamp),
  1007. (unsigned long long)tsf);
  1008. /*
  1009. * Sometimes the HW will give us a wrong tstamp in the rx
  1010. * status, causing the timestamp extension to go wrong.
  1011. * (This seems to happen especially with beacon frames bigger
  1012. * than 78 byte (incl. FCS))
  1013. * But we know that the receive timestamp must be later than the
  1014. * timestamp of the beacon since HW must have synced to that.
  1015. *
  1016. * NOTE: here we assume mactime to be after the frame was
  1017. * received, not like mac80211 which defines it at the start.
  1018. */
  1019. if (bc_tstamp > rxs->mactime) {
  1020. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1021. "fixing mactime from %llx to %llx\n",
  1022. (unsigned long long)rxs->mactime,
  1023. (unsigned long long)tsf);
  1024. rxs->mactime = tsf;
  1025. }
  1026. /*
  1027. * Local TSF might have moved higher than our beacon timers,
  1028. * in that case we have to update them to continue sending
  1029. * beacons. This also takes care of synchronizing beacon sending
  1030. * times with other stations.
  1031. */
  1032. if (hw_tu >= sc->nexttbtt)
  1033. ath5k_beacon_update_timers(sc, bc_tstamp);
  1034. }
  1035. }
  1036. static void
  1037. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1038. {
  1039. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1040. struct ath5k_hw *ah = sc->ah;
  1041. struct ath_common *common = ath5k_hw_common(ah);
  1042. /* only beacons from our BSSID */
  1043. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1044. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1045. return;
  1046. ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
  1047. rssi);
  1048. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1049. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1050. }
  1051. /*
  1052. * Compute padding position. skb must contain an IEEE 802.11 frame
  1053. */
  1054. static int ath5k_common_padpos(struct sk_buff *skb)
  1055. {
  1056. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1057. __le16 frame_control = hdr->frame_control;
  1058. int padpos = 24;
  1059. if (ieee80211_has_a4(frame_control)) {
  1060. padpos += ETH_ALEN;
  1061. }
  1062. if (ieee80211_is_data_qos(frame_control)) {
  1063. padpos += IEEE80211_QOS_CTL_LEN;
  1064. }
  1065. return padpos;
  1066. }
  1067. /*
  1068. * This function expects an 802.11 frame and returns the number of
  1069. * bytes added, or -1 if we don't have enough header room.
  1070. */
  1071. static int ath5k_add_padding(struct sk_buff *skb)
  1072. {
  1073. int padpos = ath5k_common_padpos(skb);
  1074. int padsize = padpos & 3;
  1075. if (padsize && skb->len>padpos) {
  1076. if (skb_headroom(skb) < padsize)
  1077. return -1;
  1078. skb_push(skb, padsize);
  1079. memmove(skb->data, skb->data+padsize, padpos);
  1080. return padsize;
  1081. }
  1082. return 0;
  1083. }
  1084. /*
  1085. * The MAC header is padded to have 32-bit boundary if the
  1086. * packet payload is non-zero. The general calculation for
  1087. * padsize would take into account odd header lengths:
  1088. * padsize = 4 - (hdrlen & 3); however, since only
  1089. * even-length headers are used, padding can only be 0 or 2
  1090. * bytes and we can optimize this a bit. We must not try to
  1091. * remove padding from short control frames that do not have a
  1092. * payload.
  1093. *
  1094. * This function expects an 802.11 frame and returns the number of
  1095. * bytes removed.
  1096. */
  1097. static int ath5k_remove_padding(struct sk_buff *skb)
  1098. {
  1099. int padpos = ath5k_common_padpos(skb);
  1100. int padsize = padpos & 3;
  1101. if (padsize && skb->len>=padpos+padsize) {
  1102. memmove(skb->data + padsize, skb->data, padpos);
  1103. skb_pull(skb, padsize);
  1104. return padsize;
  1105. }
  1106. return 0;
  1107. }
  1108. static void
  1109. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1110. struct ath5k_rx_status *rs)
  1111. {
  1112. struct ieee80211_rx_status *rxs;
  1113. ath5k_remove_padding(skb);
  1114. rxs = IEEE80211_SKB_RXCB(skb);
  1115. rxs->flag = 0;
  1116. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1117. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1118. /*
  1119. * always extend the mac timestamp, since this information is
  1120. * also needed for proper IBSS merging.
  1121. *
  1122. * XXX: it might be too late to do it here, since rs_tstamp is
  1123. * 15bit only. that means TSF extension has to be done within
  1124. * 32768usec (about 32ms). it might be necessary to move this to
  1125. * the interrupt handler, like it is done in madwifi.
  1126. *
  1127. * Unfortunately we don't know when the hardware takes the rx
  1128. * timestamp (beginning of phy frame, data frame, end of rx?).
  1129. * The only thing we know is that it is hardware specific...
  1130. * On AR5213 it seems the rx timestamp is at the end of the
  1131. * frame, but i'm not sure.
  1132. *
  1133. * NOTE: mac80211 defines mactime at the beginning of the first
  1134. * data symbol. Since we don't have any time references it's
  1135. * impossible to comply to that. This affects IBSS merge only
  1136. * right now, so it's not too bad...
  1137. */
  1138. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1139. rxs->flag |= RX_FLAG_TSFT;
  1140. rxs->freq = sc->curchan->center_freq;
  1141. rxs->band = sc->curband->band;
  1142. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1143. rxs->antenna = rs->rs_antenna;
  1144. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1145. sc->stats.antenna_rx[rs->rs_antenna]++;
  1146. else
  1147. sc->stats.antenna_rx[0]++; /* invalid */
  1148. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1149. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1150. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1151. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1152. rxs->flag |= RX_FLAG_SHORTPRE;
  1153. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1154. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1155. /* check beacons in IBSS mode */
  1156. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1157. ath5k_check_ibss_tsf(sc, skb, rxs);
  1158. ieee80211_rx(sc->hw, skb);
  1159. }
  1160. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1161. *
  1162. * Check if we want to further process this frame or not. Also update
  1163. * statistics. Return true if we want this frame, false if not.
  1164. */
  1165. static bool
  1166. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1167. {
  1168. sc->stats.rx_all_count++;
  1169. if (unlikely(rs->rs_status)) {
  1170. if (rs->rs_status & AR5K_RXERR_CRC)
  1171. sc->stats.rxerr_crc++;
  1172. if (rs->rs_status & AR5K_RXERR_FIFO)
  1173. sc->stats.rxerr_fifo++;
  1174. if (rs->rs_status & AR5K_RXERR_PHY) {
  1175. sc->stats.rxerr_phy++;
  1176. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1177. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1178. return false;
  1179. }
  1180. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1181. /*
  1182. * Decrypt error. If the error occurred
  1183. * because there was no hardware key, then
  1184. * let the frame through so the upper layers
  1185. * can process it. This is necessary for 5210
  1186. * parts which have no way to setup a ``clear''
  1187. * key cache entry.
  1188. *
  1189. * XXX do key cache faulting
  1190. */
  1191. sc->stats.rxerr_decrypt++;
  1192. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1193. !(rs->rs_status & AR5K_RXERR_CRC))
  1194. return true;
  1195. }
  1196. if (rs->rs_status & AR5K_RXERR_MIC) {
  1197. sc->stats.rxerr_mic++;
  1198. return true;
  1199. }
  1200. /* reject any frames with non-crypto errors */
  1201. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1202. return false;
  1203. }
  1204. if (unlikely(rs->rs_more)) {
  1205. sc->stats.rxerr_jumbo++;
  1206. return false;
  1207. }
  1208. return true;
  1209. }
  1210. static void
  1211. ath5k_tasklet_rx(unsigned long data)
  1212. {
  1213. struct ath5k_rx_status rs = {};
  1214. struct sk_buff *skb, *next_skb;
  1215. dma_addr_t next_skb_addr;
  1216. struct ath5k_softc *sc = (void *)data;
  1217. struct ath5k_hw *ah = sc->ah;
  1218. struct ath_common *common = ath5k_hw_common(ah);
  1219. struct ath5k_buf *bf;
  1220. struct ath5k_desc *ds;
  1221. int ret;
  1222. spin_lock(&sc->rxbuflock);
  1223. if (list_empty(&sc->rxbuf)) {
  1224. ATH5K_WARN(sc, "empty rx buf pool\n");
  1225. goto unlock;
  1226. }
  1227. do {
  1228. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1229. BUG_ON(bf->skb == NULL);
  1230. skb = bf->skb;
  1231. ds = bf->desc;
  1232. /* bail if HW is still using self-linked descriptor */
  1233. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1234. break;
  1235. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1236. if (unlikely(ret == -EINPROGRESS))
  1237. break;
  1238. else if (unlikely(ret)) {
  1239. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1240. sc->stats.rxerr_proc++;
  1241. break;
  1242. }
  1243. if (ath5k_receive_frame_ok(sc, &rs)) {
  1244. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1245. /*
  1246. * If we can't replace bf->skb with a new skb under
  1247. * memory pressure, just skip this packet
  1248. */
  1249. if (!next_skb)
  1250. goto next;
  1251. pci_unmap_single(sc->pdev, bf->skbaddr,
  1252. common->rx_bufsize,
  1253. PCI_DMA_FROMDEVICE);
  1254. skb_put(skb, rs.rs_datalen);
  1255. ath5k_receive_frame(sc, skb, &rs);
  1256. bf->skb = next_skb;
  1257. bf->skbaddr = next_skb_addr;
  1258. }
  1259. next:
  1260. list_move_tail(&bf->list, &sc->rxbuf);
  1261. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1262. unlock:
  1263. spin_unlock(&sc->rxbuflock);
  1264. }
  1265. /*************\
  1266. * TX Handling *
  1267. \*************/
  1268. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1269. struct ath5k_txq *txq)
  1270. {
  1271. struct ath5k_softc *sc = hw->priv;
  1272. struct ath5k_buf *bf;
  1273. unsigned long flags;
  1274. int padsize;
  1275. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  1276. /*
  1277. * The hardware expects the header padded to 4 byte boundaries.
  1278. * If this is not the case, we add the padding after the header.
  1279. */
  1280. padsize = ath5k_add_padding(skb);
  1281. if (padsize < 0) {
  1282. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1283. " headroom to pad");
  1284. goto drop_packet;
  1285. }
  1286. if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
  1287. ieee80211_stop_queue(hw, txq->qnum);
  1288. spin_lock_irqsave(&sc->txbuflock, flags);
  1289. if (list_empty(&sc->txbuf)) {
  1290. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1291. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1292. ieee80211_stop_queues(hw);
  1293. goto drop_packet;
  1294. }
  1295. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1296. list_del(&bf->list);
  1297. sc->txbuf_len--;
  1298. if (list_empty(&sc->txbuf))
  1299. ieee80211_stop_queues(hw);
  1300. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1301. bf->skb = skb;
  1302. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1303. bf->skb = NULL;
  1304. spin_lock_irqsave(&sc->txbuflock, flags);
  1305. list_add_tail(&bf->list, &sc->txbuf);
  1306. sc->txbuf_len++;
  1307. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1308. goto drop_packet;
  1309. }
  1310. return NETDEV_TX_OK;
  1311. drop_packet:
  1312. dev_kfree_skb_any(skb);
  1313. return NETDEV_TX_OK;
  1314. }
  1315. static void
  1316. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1317. struct ath5k_tx_status *ts)
  1318. {
  1319. struct ieee80211_tx_info *info;
  1320. int i;
  1321. sc->stats.tx_all_count++;
  1322. info = IEEE80211_SKB_CB(skb);
  1323. ieee80211_tx_info_clear_status(info);
  1324. for (i = 0; i < 4; i++) {
  1325. struct ieee80211_tx_rate *r =
  1326. &info->status.rates[i];
  1327. if (ts->ts_rate[i]) {
  1328. r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
  1329. r->count = ts->ts_retry[i];
  1330. } else {
  1331. r->idx = -1;
  1332. r->count = 0;
  1333. }
  1334. }
  1335. /* count the successful attempt as well */
  1336. info->status.rates[ts->ts_final_idx].count++;
  1337. if (unlikely(ts->ts_status)) {
  1338. sc->stats.ack_fail++;
  1339. if (ts->ts_status & AR5K_TXERR_FILT) {
  1340. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1341. sc->stats.txerr_filt++;
  1342. }
  1343. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1344. sc->stats.txerr_retry++;
  1345. if (ts->ts_status & AR5K_TXERR_FIFO)
  1346. sc->stats.txerr_fifo++;
  1347. } else {
  1348. info->flags |= IEEE80211_TX_STAT_ACK;
  1349. info->status.ack_signal = ts->ts_rssi;
  1350. }
  1351. /*
  1352. * Remove MAC header padding before giving the frame
  1353. * back to mac80211.
  1354. */
  1355. ath5k_remove_padding(skb);
  1356. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1357. sc->stats.antenna_tx[ts->ts_antenna]++;
  1358. else
  1359. sc->stats.antenna_tx[0]++; /* invalid */
  1360. ieee80211_tx_status(sc->hw, skb);
  1361. }
  1362. static void
  1363. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1364. {
  1365. struct ath5k_tx_status ts = {};
  1366. struct ath5k_buf *bf, *bf0;
  1367. struct ath5k_desc *ds;
  1368. struct sk_buff *skb;
  1369. int ret;
  1370. spin_lock(&txq->lock);
  1371. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1372. txq->txq_poll_mark = false;
  1373. /* skb might already have been processed last time. */
  1374. if (bf->skb != NULL) {
  1375. ds = bf->desc;
  1376. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1377. if (unlikely(ret == -EINPROGRESS))
  1378. break;
  1379. else if (unlikely(ret)) {
  1380. ATH5K_ERR(sc,
  1381. "error %d while processing "
  1382. "queue %u\n", ret, txq->qnum);
  1383. break;
  1384. }
  1385. skb = bf->skb;
  1386. bf->skb = NULL;
  1387. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1388. PCI_DMA_TODEVICE);
  1389. ath5k_tx_frame_completed(sc, skb, &ts);
  1390. }
  1391. /*
  1392. * It's possible that the hardware can say the buffer is
  1393. * completed when it hasn't yet loaded the ds_link from
  1394. * host memory and moved on.
  1395. * Always keep the last descriptor to avoid HW races...
  1396. */
  1397. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1398. spin_lock(&sc->txbuflock);
  1399. list_move_tail(&bf->list, &sc->txbuf);
  1400. sc->txbuf_len++;
  1401. txq->txq_len--;
  1402. spin_unlock(&sc->txbuflock);
  1403. }
  1404. }
  1405. spin_unlock(&txq->lock);
  1406. if (txq->txq_len < ATH5K_TXQ_LEN_LOW)
  1407. ieee80211_wake_queue(sc->hw, txq->qnum);
  1408. }
  1409. static void
  1410. ath5k_tasklet_tx(unsigned long data)
  1411. {
  1412. int i;
  1413. struct ath5k_softc *sc = (void *)data;
  1414. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1415. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1416. ath5k_tx_processq(sc, &sc->txqs[i]);
  1417. }
  1418. /*****************\
  1419. * Beacon handling *
  1420. \*****************/
  1421. /*
  1422. * Setup the beacon frame for transmit.
  1423. */
  1424. static int
  1425. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1426. {
  1427. struct sk_buff *skb = bf->skb;
  1428. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1429. struct ath5k_hw *ah = sc->ah;
  1430. struct ath5k_desc *ds;
  1431. int ret = 0;
  1432. u8 antenna;
  1433. u32 flags;
  1434. const int padsize = 0;
  1435. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1436. PCI_DMA_TODEVICE);
  1437. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1438. "skbaddr %llx\n", skb, skb->data, skb->len,
  1439. (unsigned long long)bf->skbaddr);
  1440. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1441. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1442. return -EIO;
  1443. }
  1444. ds = bf->desc;
  1445. antenna = ah->ah_tx_ant;
  1446. flags = AR5K_TXDESC_NOACK;
  1447. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1448. ds->ds_link = bf->daddr; /* self-linked */
  1449. flags |= AR5K_TXDESC_VEOL;
  1450. } else
  1451. ds->ds_link = 0;
  1452. /*
  1453. * If we use multiple antennas on AP and use
  1454. * the Sectored AP scenario, switch antenna every
  1455. * 4 beacons to make sure everybody hears our AP.
  1456. * When a client tries to associate, hw will keep
  1457. * track of the tx antenna to be used for this client
  1458. * automaticaly, based on ACKed packets.
  1459. *
  1460. * Note: AP still listens and transmits RTS on the
  1461. * default antenna which is supposed to be an omni.
  1462. *
  1463. * Note2: On sectored scenarios it's possible to have
  1464. * multiple antennas (1 omni -- the default -- and 14
  1465. * sectors), so if we choose to actually support this
  1466. * mode, we need to allow the user to set how many antennas
  1467. * we have and tweak the code below to send beacons
  1468. * on all of them.
  1469. */
  1470. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1471. antenna = sc->bsent & 4 ? 2 : 1;
  1472. /* FIXME: If we are in g mode and rate is a CCK rate
  1473. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1474. * from tx power (value is in dB units already) */
  1475. ds->ds_data = bf->skbaddr;
  1476. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1477. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1478. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1479. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1480. 1, AR5K_TXKEYIX_INVALID,
  1481. antenna, flags, 0, 0);
  1482. if (ret)
  1483. goto err_unmap;
  1484. return 0;
  1485. err_unmap:
  1486. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1487. return ret;
  1488. }
  1489. /*
  1490. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1491. * this is called only once at config_bss time, for AP we do it every
  1492. * SWBA interrupt so that the TIM will reflect buffered frames.
  1493. *
  1494. * Called with the beacon lock.
  1495. */
  1496. static int
  1497. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1498. {
  1499. int ret;
  1500. struct ath5k_softc *sc = hw->priv;
  1501. struct sk_buff *skb;
  1502. if (WARN_ON(!vif)) {
  1503. ret = -EINVAL;
  1504. goto out;
  1505. }
  1506. skb = ieee80211_beacon_get(hw, vif);
  1507. if (!skb) {
  1508. ret = -ENOMEM;
  1509. goto out;
  1510. }
  1511. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  1512. ath5k_txbuf_free_skb(sc, sc->bbuf);
  1513. sc->bbuf->skb = skb;
  1514. ret = ath5k_beacon_setup(sc, sc->bbuf);
  1515. if (ret)
  1516. sc->bbuf->skb = NULL;
  1517. out:
  1518. return ret;
  1519. }
  1520. /*
  1521. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1522. * frame contents are done as needed and the slot time is
  1523. * also adjusted based on current state.
  1524. *
  1525. * This is called from software irq context (beacontq tasklets)
  1526. * or user context from ath5k_beacon_config.
  1527. */
  1528. static void
  1529. ath5k_beacon_send(struct ath5k_softc *sc)
  1530. {
  1531. struct ath5k_buf *bf = sc->bbuf;
  1532. struct ath5k_hw *ah = sc->ah;
  1533. struct sk_buff *skb;
  1534. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1535. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION)) {
  1536. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1537. return;
  1538. }
  1539. /*
  1540. * Check if the previous beacon has gone out. If
  1541. * not, don't don't try to post another: skip this
  1542. * period and wait for the next. Missed beacons
  1543. * indicate a problem and should not occur. If we
  1544. * miss too many consecutive beacons reset the device.
  1545. */
  1546. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1547. sc->bmisscount++;
  1548. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1549. "missed %u consecutive beacons\n", sc->bmisscount);
  1550. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1551. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1552. "stuck beacon time (%u missed)\n",
  1553. sc->bmisscount);
  1554. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1555. "stuck beacon, resetting\n");
  1556. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1557. }
  1558. return;
  1559. }
  1560. if (unlikely(sc->bmisscount != 0)) {
  1561. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1562. "resume beacon xmit after %u misses\n",
  1563. sc->bmisscount);
  1564. sc->bmisscount = 0;
  1565. }
  1566. /*
  1567. * Stop any current dma and put the new frame on the queue.
  1568. * This should never fail since we check above that no frames
  1569. * are still pending on the queue.
  1570. */
  1571. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1572. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1573. /* NB: hw still stops DMA, so proceed */
  1574. }
  1575. /* refresh the beacon for AP mode */
  1576. if (sc->opmode == NL80211_IFTYPE_AP)
  1577. ath5k_beacon_update(sc->hw, sc->vif);
  1578. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1579. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1580. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1581. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1582. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1583. while (skb) {
  1584. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1585. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1586. }
  1587. sc->bsent++;
  1588. }
  1589. /**
  1590. * ath5k_beacon_update_timers - update beacon timers
  1591. *
  1592. * @sc: struct ath5k_softc pointer we are operating on
  1593. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1594. * beacon timer update based on the current HW TSF.
  1595. *
  1596. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1597. * of a received beacon or the current local hardware TSF and write it to the
  1598. * beacon timer registers.
  1599. *
  1600. * This is called in a variety of situations, e.g. when a beacon is received,
  1601. * when a TSF update has been detected, but also when an new IBSS is created or
  1602. * when we otherwise know we have to update the timers, but we keep it in this
  1603. * function to have it all together in one place.
  1604. */
  1605. static void
  1606. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1607. {
  1608. struct ath5k_hw *ah = sc->ah;
  1609. u32 nexttbtt, intval, hw_tu, bc_tu;
  1610. u64 hw_tsf;
  1611. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1612. if (WARN_ON(!intval))
  1613. return;
  1614. /* beacon TSF converted to TU */
  1615. bc_tu = TSF_TO_TU(bc_tsf);
  1616. /* current TSF converted to TU */
  1617. hw_tsf = ath5k_hw_get_tsf64(ah);
  1618. hw_tu = TSF_TO_TU(hw_tsf);
  1619. #define FUDGE 3
  1620. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1621. if (bc_tsf == -1) {
  1622. /*
  1623. * no beacons received, called internally.
  1624. * just need to refresh timers based on HW TSF.
  1625. */
  1626. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1627. } else if (bc_tsf == 0) {
  1628. /*
  1629. * no beacon received, probably called by ath5k_reset_tsf().
  1630. * reset TSF to start with 0.
  1631. */
  1632. nexttbtt = intval;
  1633. intval |= AR5K_BEACON_RESET_TSF;
  1634. } else if (bc_tsf > hw_tsf) {
  1635. /*
  1636. * beacon received, SW merge happend but HW TSF not yet updated.
  1637. * not possible to reconfigure timers yet, but next time we
  1638. * receive a beacon with the same BSSID, the hardware will
  1639. * automatically update the TSF and then we need to reconfigure
  1640. * the timers.
  1641. */
  1642. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1643. "need to wait for HW TSF sync\n");
  1644. return;
  1645. } else {
  1646. /*
  1647. * most important case for beacon synchronization between STA.
  1648. *
  1649. * beacon received and HW TSF has been already updated by HW.
  1650. * update next TBTT based on the TSF of the beacon, but make
  1651. * sure it is ahead of our local TSF timer.
  1652. */
  1653. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1654. }
  1655. #undef FUDGE
  1656. sc->nexttbtt = nexttbtt;
  1657. intval |= AR5K_BEACON_ENA;
  1658. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1659. /*
  1660. * debugging output last in order to preserve the time critical aspect
  1661. * of this function
  1662. */
  1663. if (bc_tsf == -1)
  1664. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1665. "reconfigured timers based on HW TSF\n");
  1666. else if (bc_tsf == 0)
  1667. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1668. "reset HW TSF and timers\n");
  1669. else
  1670. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1671. "updated timers based on beacon TSF\n");
  1672. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1673. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1674. (unsigned long long) bc_tsf,
  1675. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1676. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1677. intval & AR5K_BEACON_PERIOD,
  1678. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1679. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1680. }
  1681. /**
  1682. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1683. *
  1684. * @sc: struct ath5k_softc pointer we are operating on
  1685. *
  1686. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1687. * interrupts to detect TSF updates only.
  1688. */
  1689. static void
  1690. ath5k_beacon_config(struct ath5k_softc *sc)
  1691. {
  1692. struct ath5k_hw *ah = sc->ah;
  1693. unsigned long flags;
  1694. spin_lock_irqsave(&sc->block, flags);
  1695. sc->bmisscount = 0;
  1696. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1697. if (sc->enable_beacon) {
  1698. /*
  1699. * In IBSS mode we use a self-linked tx descriptor and let the
  1700. * hardware send the beacons automatically. We have to load it
  1701. * only once here.
  1702. * We use the SWBA interrupt only to keep track of the beacon
  1703. * timers in order to detect automatic TSF updates.
  1704. */
  1705. ath5k_beaconq_config(sc);
  1706. sc->imask |= AR5K_INT_SWBA;
  1707. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1708. if (ath5k_hw_hasveol(ah))
  1709. ath5k_beacon_send(sc);
  1710. } else
  1711. ath5k_beacon_update_timers(sc, -1);
  1712. } else {
  1713. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  1714. }
  1715. ath5k_hw_set_imr(ah, sc->imask);
  1716. mmiowb();
  1717. spin_unlock_irqrestore(&sc->block, flags);
  1718. }
  1719. static void ath5k_tasklet_beacon(unsigned long data)
  1720. {
  1721. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1722. /*
  1723. * Software beacon alert--time to send a beacon.
  1724. *
  1725. * In IBSS mode we use this interrupt just to
  1726. * keep track of the next TBTT (target beacon
  1727. * transmission time) in order to detect wether
  1728. * automatic TSF updates happened.
  1729. */
  1730. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1731. /* XXX: only if VEOL suppported */
  1732. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1733. sc->nexttbtt += sc->bintval;
  1734. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1735. "SWBA nexttbtt: %x hw_tu: %x "
  1736. "TSF: %llx\n",
  1737. sc->nexttbtt,
  1738. TSF_TO_TU(tsf),
  1739. (unsigned long long) tsf);
  1740. } else {
  1741. spin_lock(&sc->block);
  1742. ath5k_beacon_send(sc);
  1743. spin_unlock(&sc->block);
  1744. }
  1745. }
  1746. /********************\
  1747. * Interrupt handling *
  1748. \********************/
  1749. static void
  1750. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1751. {
  1752. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1753. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1754. /* run ANI only when full calibration is not active */
  1755. ah->ah_cal_next_ani = jiffies +
  1756. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1757. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1758. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1759. ah->ah_cal_next_full = jiffies +
  1760. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1761. tasklet_schedule(&ah->ah_sc->calib);
  1762. }
  1763. /* we could use SWI to generate enough interrupts to meet our
  1764. * calibration interval requirements, if necessary:
  1765. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1766. }
  1767. static irqreturn_t
  1768. ath5k_intr(int irq, void *dev_id)
  1769. {
  1770. struct ath5k_softc *sc = dev_id;
  1771. struct ath5k_hw *ah = sc->ah;
  1772. enum ath5k_int status;
  1773. unsigned int counter = 1000;
  1774. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1775. !ath5k_hw_is_intr_pending(ah)))
  1776. return IRQ_NONE;
  1777. do {
  1778. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1779. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1780. status, sc->imask);
  1781. if (unlikely(status & AR5K_INT_FATAL)) {
  1782. /*
  1783. * Fatal errors are unrecoverable.
  1784. * Typically these are caused by DMA errors.
  1785. */
  1786. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1787. "fatal int, resetting\n");
  1788. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1789. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1790. /*
  1791. * Receive buffers are full. Either the bus is busy or
  1792. * the CPU is not fast enough to process all received
  1793. * frames.
  1794. * Older chipsets need a reset to come out of this
  1795. * condition, but we treat it as RX for newer chips.
  1796. * We don't know exactly which versions need a reset -
  1797. * this guess is copied from the HAL.
  1798. */
  1799. sc->stats.rxorn_intr++;
  1800. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1801. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1802. "rx overrun, resetting\n");
  1803. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1804. }
  1805. else
  1806. tasklet_schedule(&sc->rxtq);
  1807. } else {
  1808. if (status & AR5K_INT_SWBA) {
  1809. tasklet_hi_schedule(&sc->beacontq);
  1810. }
  1811. if (status & AR5K_INT_RXEOL) {
  1812. /*
  1813. * NB: the hardware should re-read the link when
  1814. * RXE bit is written, but it doesn't work at
  1815. * least on older hardware revs.
  1816. */
  1817. sc->stats.rxeol_intr++;
  1818. }
  1819. if (status & AR5K_INT_TXURN) {
  1820. /* bump tx trigger level */
  1821. ath5k_hw_update_tx_triglevel(ah, true);
  1822. }
  1823. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1824. tasklet_schedule(&sc->rxtq);
  1825. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1826. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1827. tasklet_schedule(&sc->txtq);
  1828. if (status & AR5K_INT_BMISS) {
  1829. /* TODO */
  1830. }
  1831. if (status & AR5K_INT_MIB) {
  1832. sc->stats.mib_intr++;
  1833. ath5k_hw_update_mib_counters(ah);
  1834. ath5k_ani_mib_intr(ah);
  1835. }
  1836. if (status & AR5K_INT_GPIO)
  1837. tasklet_schedule(&sc->rf_kill.toggleq);
  1838. }
  1839. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1840. if (unlikely(!counter))
  1841. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1842. ath5k_intr_calibration_poll(ah);
  1843. return IRQ_HANDLED;
  1844. }
  1845. /*
  1846. * Periodically recalibrate the PHY to account
  1847. * for temperature/environment changes.
  1848. */
  1849. static void
  1850. ath5k_tasklet_calibrate(unsigned long data)
  1851. {
  1852. struct ath5k_softc *sc = (void *)data;
  1853. struct ath5k_hw *ah = sc->ah;
  1854. /* Only full calibration for now */
  1855. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1856. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1857. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1858. sc->curchan->hw_value);
  1859. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1860. /*
  1861. * Rfgain is out of bounds, reset the chip
  1862. * to load new gain values.
  1863. */
  1864. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1865. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1866. }
  1867. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1868. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1869. ieee80211_frequency_to_channel(
  1870. sc->curchan->center_freq));
  1871. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1872. * doesn't.
  1873. * TODO: We should stop TX here, so that it doesn't interfere.
  1874. * Note that stopping the queues is not enough to stop TX! */
  1875. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1876. ah->ah_cal_next_nf = jiffies +
  1877. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1878. ath5k_hw_update_noise_floor(ah);
  1879. }
  1880. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1881. }
  1882. static void
  1883. ath5k_tasklet_ani(unsigned long data)
  1884. {
  1885. struct ath5k_softc *sc = (void *)data;
  1886. struct ath5k_hw *ah = sc->ah;
  1887. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1888. ath5k_ani_calibration(ah);
  1889. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1890. }
  1891. static void
  1892. ath5k_tx_complete_poll_work(struct work_struct *work)
  1893. {
  1894. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  1895. tx_complete_work.work);
  1896. struct ath5k_txq *txq;
  1897. int i;
  1898. bool needreset = false;
  1899. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  1900. if (sc->txqs[i].setup) {
  1901. txq = &sc->txqs[i];
  1902. spin_lock_bh(&txq->lock);
  1903. if (txq->txq_len > 1) {
  1904. if (txq->txq_poll_mark) {
  1905. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  1906. "TX queue stuck %d\n",
  1907. txq->qnum);
  1908. needreset = true;
  1909. txq->txq_stuck++;
  1910. spin_unlock_bh(&txq->lock);
  1911. break;
  1912. } else {
  1913. txq->txq_poll_mark = true;
  1914. }
  1915. }
  1916. spin_unlock_bh(&txq->lock);
  1917. }
  1918. }
  1919. if (needreset) {
  1920. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1921. "TX queues stuck, resetting\n");
  1922. ath5k_reset(sc, sc->curchan);
  1923. }
  1924. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1925. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  1926. }
  1927. /*************************\
  1928. * Initialization routines *
  1929. \*************************/
  1930. static int
  1931. ath5k_stop_locked(struct ath5k_softc *sc)
  1932. {
  1933. struct ath5k_hw *ah = sc->ah;
  1934. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1935. test_bit(ATH_STAT_INVALID, sc->status));
  1936. /*
  1937. * Shutdown the hardware and driver:
  1938. * stop output from above
  1939. * disable interrupts
  1940. * turn off timers
  1941. * turn off the radio
  1942. * clear transmit machinery
  1943. * clear receive machinery
  1944. * drain and release tx queues
  1945. * reclaim beacon resources
  1946. * power down hardware
  1947. *
  1948. * Note that some of this work is not possible if the
  1949. * hardware is gone (invalid).
  1950. */
  1951. ieee80211_stop_queues(sc->hw);
  1952. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1953. ath5k_led_off(sc);
  1954. ath5k_hw_set_imr(ah, 0);
  1955. synchronize_irq(sc->pdev->irq);
  1956. }
  1957. ath5k_txq_cleanup(sc);
  1958. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1959. ath5k_rx_stop(sc);
  1960. ath5k_hw_phy_disable(ah);
  1961. }
  1962. return 0;
  1963. }
  1964. static int
  1965. ath5k_init(struct ath5k_softc *sc)
  1966. {
  1967. struct ath5k_hw *ah = sc->ah;
  1968. struct ath_common *common = ath5k_hw_common(ah);
  1969. int ret, i;
  1970. mutex_lock(&sc->lock);
  1971. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1972. /*
  1973. * Stop anything previously setup. This is safe
  1974. * no matter this is the first time through or not.
  1975. */
  1976. ath5k_stop_locked(sc);
  1977. /*
  1978. * The basic interface to setting the hardware in a good
  1979. * state is ``reset''. On return the hardware is known to
  1980. * be powered up and with interrupts disabled. This must
  1981. * be followed by initialization of the appropriate bits
  1982. * and then setup of the interrupt mask.
  1983. */
  1984. sc->curchan = sc->hw->conf.channel;
  1985. sc->curband = &sc->sbands[sc->curchan->band];
  1986. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  1987. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  1988. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  1989. ret = ath5k_reset(sc, NULL);
  1990. if (ret)
  1991. goto done;
  1992. ath5k_rfkill_hw_start(ah);
  1993. /*
  1994. * Reset the key cache since some parts do not reset the
  1995. * contents on initial power up or resume from suspend.
  1996. */
  1997. for (i = 0; i < common->keymax; i++)
  1998. ath_hw_keyreset(common, (u16) i);
  1999. ath5k_hw_set_ack_bitrate_high(ah, true);
  2000. ret = 0;
  2001. done:
  2002. mmiowb();
  2003. mutex_unlock(&sc->lock);
  2004. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2005. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2006. return ret;
  2007. }
  2008. static void stop_tasklets(struct ath5k_softc *sc)
  2009. {
  2010. tasklet_kill(&sc->rxtq);
  2011. tasklet_kill(&sc->txtq);
  2012. tasklet_kill(&sc->calib);
  2013. tasklet_kill(&sc->beacontq);
  2014. tasklet_kill(&sc->ani_tasklet);
  2015. }
  2016. /*
  2017. * Stop the device, grabbing the top-level lock to protect
  2018. * against concurrent entry through ath5k_init (which can happen
  2019. * if another thread does a system call and the thread doing the
  2020. * stop is preempted).
  2021. */
  2022. static int
  2023. ath5k_stop_hw(struct ath5k_softc *sc)
  2024. {
  2025. int ret;
  2026. mutex_lock(&sc->lock);
  2027. ret = ath5k_stop_locked(sc);
  2028. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2029. /*
  2030. * Don't set the card in full sleep mode!
  2031. *
  2032. * a) When the device is in this state it must be carefully
  2033. * woken up or references to registers in the PCI clock
  2034. * domain may freeze the bus (and system). This varies
  2035. * by chip and is mostly an issue with newer parts
  2036. * (madwifi sources mentioned srev >= 0x78) that go to
  2037. * sleep more quickly.
  2038. *
  2039. * b) On older chips full sleep results a weird behaviour
  2040. * during wakeup. I tested various cards with srev < 0x78
  2041. * and they don't wake up after module reload, a second
  2042. * module reload is needed to bring the card up again.
  2043. *
  2044. * Until we figure out what's going on don't enable
  2045. * full chip reset on any chip (this is what Legacy HAL
  2046. * and Sam's HAL do anyway). Instead Perform a full reset
  2047. * on the device (same as initial state after attach) and
  2048. * leave it idle (keep MAC/BB on warm reset) */
  2049. ret = ath5k_hw_on_hold(sc->ah);
  2050. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2051. "putting device to sleep\n");
  2052. }
  2053. ath5k_txbuf_free_skb(sc, sc->bbuf);
  2054. mmiowb();
  2055. mutex_unlock(&sc->lock);
  2056. stop_tasklets(sc);
  2057. cancel_delayed_work_sync(&sc->tx_complete_work);
  2058. ath5k_rfkill_hw_stop(sc->ah);
  2059. return ret;
  2060. }
  2061. /*
  2062. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2063. * and change to the given channel.
  2064. *
  2065. * This should be called with sc->lock.
  2066. */
  2067. static int
  2068. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2069. {
  2070. struct ath5k_hw *ah = sc->ah;
  2071. int ret;
  2072. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2073. ath5k_hw_set_imr(ah, 0);
  2074. synchronize_irq(sc->pdev->irq);
  2075. stop_tasklets(sc);
  2076. if (chan) {
  2077. ath5k_txq_cleanup(sc);
  2078. ath5k_rx_stop(sc);
  2079. sc->curchan = chan;
  2080. sc->curband = &sc->sbands[chan->band];
  2081. }
  2082. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2083. if (ret) {
  2084. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2085. goto err;
  2086. }
  2087. ret = ath5k_rx_start(sc);
  2088. if (ret) {
  2089. ATH5K_ERR(sc, "can't start recv logic\n");
  2090. goto err;
  2091. }
  2092. ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
  2093. ah->ah_cal_next_full = jiffies;
  2094. ah->ah_cal_next_ani = jiffies;
  2095. ah->ah_cal_next_nf = jiffies;
  2096. /*
  2097. * Change channels and update the h/w rate map if we're switching;
  2098. * e.g. 11a to 11b/g.
  2099. *
  2100. * We may be doing a reset in response to an ioctl that changes the
  2101. * channel so update any state that might change as a result.
  2102. *
  2103. * XXX needed?
  2104. */
  2105. /* ath5k_chan_change(sc, c); */
  2106. ath5k_beacon_config(sc);
  2107. /* intrs are enabled by ath5k_beacon_config */
  2108. ieee80211_wake_queues(sc->hw);
  2109. return 0;
  2110. err:
  2111. return ret;
  2112. }
  2113. static void ath5k_reset_work(struct work_struct *work)
  2114. {
  2115. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2116. reset_work);
  2117. mutex_lock(&sc->lock);
  2118. ath5k_reset(sc, sc->curchan);
  2119. mutex_unlock(&sc->lock);
  2120. }
  2121. static int
  2122. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2123. {
  2124. struct ath5k_softc *sc = hw->priv;
  2125. struct ath5k_hw *ah = sc->ah;
  2126. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2127. struct ath5k_txq *txq;
  2128. u8 mac[ETH_ALEN] = {};
  2129. int ret;
  2130. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  2131. /*
  2132. * Check if the MAC has multi-rate retry support.
  2133. * We do this by trying to setup a fake extended
  2134. * descriptor. MACs that don't have support will
  2135. * return false w/o doing anything. MACs that do
  2136. * support it will return true w/o doing anything.
  2137. */
  2138. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2139. if (ret < 0)
  2140. goto err;
  2141. if (ret > 0)
  2142. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2143. /*
  2144. * Collect the channel list. The 802.11 layer
  2145. * is resposible for filtering this list based
  2146. * on settings like the phy mode and regulatory
  2147. * domain restrictions.
  2148. */
  2149. ret = ath5k_setup_bands(hw);
  2150. if (ret) {
  2151. ATH5K_ERR(sc, "can't get channels\n");
  2152. goto err;
  2153. }
  2154. /* NB: setup here so ath5k_rate_update is happy */
  2155. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  2156. ath5k_setcurmode(sc, AR5K_MODE_11A);
  2157. else
  2158. ath5k_setcurmode(sc, AR5K_MODE_11B);
  2159. /*
  2160. * Allocate tx+rx descriptors and populate the lists.
  2161. */
  2162. ret = ath5k_desc_alloc(sc, pdev);
  2163. if (ret) {
  2164. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2165. goto err;
  2166. }
  2167. /*
  2168. * Allocate hardware transmit queues: one queue for
  2169. * beacon frames and one data queue for each QoS
  2170. * priority. Note that hw functions handle resetting
  2171. * these queues at the needed time.
  2172. */
  2173. ret = ath5k_beaconq_setup(ah);
  2174. if (ret < 0) {
  2175. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2176. goto err_desc;
  2177. }
  2178. sc->bhalq = ret;
  2179. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2180. if (IS_ERR(sc->cabq)) {
  2181. ATH5K_ERR(sc, "can't setup cab queue\n");
  2182. ret = PTR_ERR(sc->cabq);
  2183. goto err_bhal;
  2184. }
  2185. /* This order matches mac80211's queue priority, so we can
  2186. * directly use the mac80211 queue number without any mapping */
  2187. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2188. if (IS_ERR(txq)) {
  2189. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2190. ret = PTR_ERR(txq);
  2191. goto err_queues;
  2192. }
  2193. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2194. if (IS_ERR(txq)) {
  2195. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2196. ret = PTR_ERR(txq);
  2197. goto err_queues;
  2198. }
  2199. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2200. if (IS_ERR(txq)) {
  2201. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2202. ret = PTR_ERR(txq);
  2203. goto err_queues;
  2204. }
  2205. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2206. if (IS_ERR(txq)) {
  2207. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2208. ret = PTR_ERR(txq);
  2209. goto err_queues;
  2210. }
  2211. hw->queues = 4;
  2212. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2213. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2214. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2215. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2216. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2217. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2218. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2219. ret = ath5k_eeprom_read_mac(ah, mac);
  2220. if (ret) {
  2221. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  2222. sc->pdev->device);
  2223. goto err_queues;
  2224. }
  2225. SET_IEEE80211_PERM_ADDR(hw, mac);
  2226. /* All MAC address bits matter for ACKs */
  2227. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  2228. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  2229. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2230. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2231. if (ret) {
  2232. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2233. goto err_queues;
  2234. }
  2235. ret = ieee80211_register_hw(hw);
  2236. if (ret) {
  2237. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2238. goto err_queues;
  2239. }
  2240. if (!ath_is_world_regd(regulatory))
  2241. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2242. ath5k_init_leds(sc);
  2243. ath5k_sysfs_register(sc);
  2244. return 0;
  2245. err_queues:
  2246. ath5k_txq_release(sc);
  2247. err_bhal:
  2248. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2249. err_desc:
  2250. ath5k_desc_free(sc, pdev);
  2251. err:
  2252. return ret;
  2253. }
  2254. static void
  2255. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  2256. {
  2257. struct ath5k_softc *sc = hw->priv;
  2258. /*
  2259. * NB: the order of these is important:
  2260. * o call the 802.11 layer before detaching ath5k_hw to
  2261. * ensure callbacks into the driver to delete global
  2262. * key cache entries can be handled
  2263. * o reclaim the tx queue data structures after calling
  2264. * the 802.11 layer as we'll get called back to reclaim
  2265. * node state and potentially want to use them
  2266. * o to cleanup the tx queues the hal is called, so detach
  2267. * it last
  2268. * XXX: ??? detach ath5k_hw ???
  2269. * Other than that, it's straightforward...
  2270. */
  2271. ieee80211_unregister_hw(hw);
  2272. ath5k_desc_free(sc, pdev);
  2273. ath5k_txq_release(sc);
  2274. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2275. ath5k_unregister_leds(sc);
  2276. ath5k_sysfs_unregister(sc);
  2277. /*
  2278. * NB: can't reclaim these until after ieee80211_ifdetach
  2279. * returns because we'll get called back to reclaim node
  2280. * state and potentially want to use them.
  2281. */
  2282. }
  2283. /********************\
  2284. * Mac80211 functions *
  2285. \********************/
  2286. static int
  2287. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2288. {
  2289. struct ath5k_softc *sc = hw->priv;
  2290. u16 qnum = skb_get_queue_mapping(skb);
  2291. if (WARN_ON(qnum >= sc->ah->ah_capabilities.cap_queues.q_tx_num)) {
  2292. dev_kfree_skb_any(skb);
  2293. return 0;
  2294. }
  2295. return ath5k_tx_queue(hw, skb, &sc->txqs[qnum]);
  2296. }
  2297. static int ath5k_start(struct ieee80211_hw *hw)
  2298. {
  2299. return ath5k_init(hw->priv);
  2300. }
  2301. static void ath5k_stop(struct ieee80211_hw *hw)
  2302. {
  2303. ath5k_stop_hw(hw->priv);
  2304. }
  2305. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2306. struct ieee80211_vif *vif)
  2307. {
  2308. struct ath5k_softc *sc = hw->priv;
  2309. int ret;
  2310. mutex_lock(&sc->lock);
  2311. if (sc->vif) {
  2312. ret = 0;
  2313. goto end;
  2314. }
  2315. sc->vif = vif;
  2316. switch (vif->type) {
  2317. case NL80211_IFTYPE_AP:
  2318. case NL80211_IFTYPE_STATION:
  2319. case NL80211_IFTYPE_ADHOC:
  2320. case NL80211_IFTYPE_MESH_POINT:
  2321. sc->opmode = vif->type;
  2322. break;
  2323. default:
  2324. ret = -EOPNOTSUPP;
  2325. goto end;
  2326. }
  2327. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
  2328. ath5k_hw_set_lladdr(sc->ah, vif->addr);
  2329. ath5k_mode_setup(sc);
  2330. ret = 0;
  2331. end:
  2332. mutex_unlock(&sc->lock);
  2333. return ret;
  2334. }
  2335. static void
  2336. ath5k_remove_interface(struct ieee80211_hw *hw,
  2337. struct ieee80211_vif *vif)
  2338. {
  2339. struct ath5k_softc *sc = hw->priv;
  2340. u8 mac[ETH_ALEN] = {};
  2341. mutex_lock(&sc->lock);
  2342. if (sc->vif != vif)
  2343. goto end;
  2344. ath5k_hw_set_lladdr(sc->ah, mac);
  2345. sc->vif = NULL;
  2346. end:
  2347. mutex_unlock(&sc->lock);
  2348. }
  2349. /*
  2350. * TODO: Phy disable/diversity etc
  2351. */
  2352. static int
  2353. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2354. {
  2355. struct ath5k_softc *sc = hw->priv;
  2356. struct ath5k_hw *ah = sc->ah;
  2357. struct ieee80211_conf *conf = &hw->conf;
  2358. int ret = 0;
  2359. mutex_lock(&sc->lock);
  2360. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2361. ret = ath5k_chan_set(sc, conf->channel);
  2362. if (ret < 0)
  2363. goto unlock;
  2364. }
  2365. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2366. (sc->power_level != conf->power_level)) {
  2367. sc->power_level = conf->power_level;
  2368. /* Half dB steps */
  2369. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2370. }
  2371. /* TODO:
  2372. * 1) Move this on config_interface and handle each case
  2373. * separately eg. when we have only one STA vif, use
  2374. * AR5K_ANTMODE_SINGLE_AP
  2375. *
  2376. * 2) Allow the user to change antenna mode eg. when only
  2377. * one antenna is present
  2378. *
  2379. * 3) Allow the user to set default/tx antenna when possible
  2380. *
  2381. * 4) Default mode should handle 90% of the cases, together
  2382. * with fixed a/b and single AP modes we should be able to
  2383. * handle 99%. Sectored modes are extreme cases and i still
  2384. * haven't found a usage for them. If we decide to support them,
  2385. * then we must allow the user to set how many tx antennas we
  2386. * have available
  2387. */
  2388. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2389. unlock:
  2390. mutex_unlock(&sc->lock);
  2391. return ret;
  2392. }
  2393. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2394. struct netdev_hw_addr_list *mc_list)
  2395. {
  2396. u32 mfilt[2], val;
  2397. u8 pos;
  2398. struct netdev_hw_addr *ha;
  2399. mfilt[0] = 0;
  2400. mfilt[1] = 1;
  2401. netdev_hw_addr_list_for_each(ha, mc_list) {
  2402. /* calculate XOR of eight 6-bit values */
  2403. val = get_unaligned_le32(ha->addr + 0);
  2404. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2405. val = get_unaligned_le32(ha->addr + 3);
  2406. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2407. pos &= 0x3f;
  2408. mfilt[pos / 32] |= (1 << (pos % 32));
  2409. /* XXX: we might be able to just do this instead,
  2410. * but not sure, needs testing, if we do use this we'd
  2411. * neet to inform below to not reset the mcast */
  2412. /* ath5k_hw_set_mcast_filterindex(ah,
  2413. * ha->addr[5]); */
  2414. }
  2415. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2416. }
  2417. #define SUPPORTED_FIF_FLAGS \
  2418. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2419. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2420. FIF_BCN_PRBRESP_PROMISC
  2421. /*
  2422. * o always accept unicast, broadcast, and multicast traffic
  2423. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2424. * says it should be
  2425. * o maintain current state of phy ofdm or phy cck error reception.
  2426. * If the hardware detects any of these type of errors then
  2427. * ath5k_hw_get_rx_filter() will pass to us the respective
  2428. * hardware filters to be able to receive these type of frames.
  2429. * o probe request frames are accepted only when operating in
  2430. * hostap, adhoc, or monitor modes
  2431. * o enable promiscuous mode according to the interface state
  2432. * o accept beacons:
  2433. * - when operating in adhoc mode so the 802.11 layer creates
  2434. * node table entries for peers,
  2435. * - when operating in station mode for collecting rssi data when
  2436. * the station is otherwise quiet, or
  2437. * - when scanning
  2438. */
  2439. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2440. unsigned int changed_flags,
  2441. unsigned int *new_flags,
  2442. u64 multicast)
  2443. {
  2444. struct ath5k_softc *sc = hw->priv;
  2445. struct ath5k_hw *ah = sc->ah;
  2446. u32 mfilt[2], rfilt;
  2447. mutex_lock(&sc->lock);
  2448. mfilt[0] = multicast;
  2449. mfilt[1] = multicast >> 32;
  2450. /* Only deal with supported flags */
  2451. changed_flags &= SUPPORTED_FIF_FLAGS;
  2452. *new_flags &= SUPPORTED_FIF_FLAGS;
  2453. /* If HW detects any phy or radar errors, leave those filters on.
  2454. * Also, always enable Unicast, Broadcasts and Multicast
  2455. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2456. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2457. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2458. AR5K_RX_FILTER_MCAST);
  2459. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2460. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2461. __set_bit(ATH_STAT_PROMISC, sc->status);
  2462. } else {
  2463. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2464. }
  2465. }
  2466. if (test_bit(ATH_STAT_PROMISC, sc->status))
  2467. rfilt |= AR5K_RX_FILTER_PROM;
  2468. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2469. if (*new_flags & FIF_ALLMULTI) {
  2470. mfilt[0] = ~0;
  2471. mfilt[1] = ~0;
  2472. }
  2473. /* This is the best we can do */
  2474. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2475. rfilt |= AR5K_RX_FILTER_PHYERR;
  2476. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2477. * and probes for any BSSID */
  2478. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2479. rfilt |= AR5K_RX_FILTER_BEACON;
  2480. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2481. * set we should only pass on control frames for this
  2482. * station. This needs testing. I believe right now this
  2483. * enables *all* control frames, which is OK.. but
  2484. * but we should see if we can improve on granularity */
  2485. if (*new_flags & FIF_CONTROL)
  2486. rfilt |= AR5K_RX_FILTER_CONTROL;
  2487. /* Additional settings per mode -- this is per ath5k */
  2488. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2489. switch (sc->opmode) {
  2490. case NL80211_IFTYPE_MESH_POINT:
  2491. rfilt |= AR5K_RX_FILTER_CONTROL |
  2492. AR5K_RX_FILTER_BEACON |
  2493. AR5K_RX_FILTER_PROBEREQ |
  2494. AR5K_RX_FILTER_PROM;
  2495. break;
  2496. case NL80211_IFTYPE_AP:
  2497. case NL80211_IFTYPE_ADHOC:
  2498. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2499. AR5K_RX_FILTER_BEACON;
  2500. break;
  2501. case NL80211_IFTYPE_STATION:
  2502. if (sc->assoc)
  2503. rfilt |= AR5K_RX_FILTER_BEACON;
  2504. default:
  2505. break;
  2506. }
  2507. /* Set filters */
  2508. ath5k_hw_set_rx_filter(ah, rfilt);
  2509. /* Set multicast bits */
  2510. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2511. /* Set the cached hw filter flags, this will later actually
  2512. * be set in HW */
  2513. sc->filter_flags = rfilt;
  2514. mutex_unlock(&sc->lock);
  2515. }
  2516. static int
  2517. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2518. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2519. struct ieee80211_key_conf *key)
  2520. {
  2521. struct ath5k_softc *sc = hw->priv;
  2522. struct ath5k_hw *ah = sc->ah;
  2523. struct ath_common *common = ath5k_hw_common(ah);
  2524. int ret = 0;
  2525. if (modparam_nohwcrypt)
  2526. return -EOPNOTSUPP;
  2527. switch (key->cipher) {
  2528. case WLAN_CIPHER_SUITE_WEP40:
  2529. case WLAN_CIPHER_SUITE_WEP104:
  2530. case WLAN_CIPHER_SUITE_TKIP:
  2531. break;
  2532. case WLAN_CIPHER_SUITE_CCMP:
  2533. if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
  2534. break;
  2535. return -EOPNOTSUPP;
  2536. default:
  2537. WARN_ON(1);
  2538. return -EINVAL;
  2539. }
  2540. mutex_lock(&sc->lock);
  2541. switch (cmd) {
  2542. case SET_KEY:
  2543. ret = ath_key_config(common, vif, sta, key);
  2544. if (ret >= 0) {
  2545. key->hw_key_idx = ret;
  2546. /* push IV and Michael MIC generation to stack */
  2547. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2548. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  2549. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2550. if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
  2551. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  2552. ret = 0;
  2553. }
  2554. break;
  2555. case DISABLE_KEY:
  2556. ath_key_delete(common, key);
  2557. break;
  2558. default:
  2559. ret = -EINVAL;
  2560. }
  2561. mmiowb();
  2562. mutex_unlock(&sc->lock);
  2563. return ret;
  2564. }
  2565. static int
  2566. ath5k_get_stats(struct ieee80211_hw *hw,
  2567. struct ieee80211_low_level_stats *stats)
  2568. {
  2569. struct ath5k_softc *sc = hw->priv;
  2570. /* Force update */
  2571. ath5k_hw_update_mib_counters(sc->ah);
  2572. stats->dot11ACKFailureCount = sc->stats.ack_fail;
  2573. stats->dot11RTSFailureCount = sc->stats.rts_fail;
  2574. stats->dot11RTSSuccessCount = sc->stats.rts_ok;
  2575. stats->dot11FCSErrorCount = sc->stats.fcs_error;
  2576. return 0;
  2577. }
  2578. static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
  2579. struct survey_info *survey)
  2580. {
  2581. struct ath5k_softc *sc = hw->priv;
  2582. struct ieee80211_conf *conf = &hw->conf;
  2583. if (idx != 0)
  2584. return -ENOENT;
  2585. survey->channel = conf->channel;
  2586. survey->filled = SURVEY_INFO_NOISE_DBM;
  2587. survey->noise = sc->ah->ah_noise_floor;
  2588. return 0;
  2589. }
  2590. static u64
  2591. ath5k_get_tsf(struct ieee80211_hw *hw)
  2592. {
  2593. struct ath5k_softc *sc = hw->priv;
  2594. return ath5k_hw_get_tsf64(sc->ah);
  2595. }
  2596. static void
  2597. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2598. {
  2599. struct ath5k_softc *sc = hw->priv;
  2600. ath5k_hw_set_tsf64(sc->ah, tsf);
  2601. }
  2602. static void
  2603. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2604. {
  2605. struct ath5k_softc *sc = hw->priv;
  2606. /*
  2607. * in IBSS mode we need to update the beacon timers too.
  2608. * this will also reset the TSF if we call it with 0
  2609. */
  2610. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2611. ath5k_beacon_update_timers(sc, 0);
  2612. else
  2613. ath5k_hw_reset_tsf(sc->ah);
  2614. }
  2615. static void
  2616. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2617. {
  2618. struct ath5k_softc *sc = hw->priv;
  2619. struct ath5k_hw *ah = sc->ah;
  2620. u32 rfilt;
  2621. rfilt = ath5k_hw_get_rx_filter(ah);
  2622. if (enable)
  2623. rfilt |= AR5K_RX_FILTER_BEACON;
  2624. else
  2625. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2626. ath5k_hw_set_rx_filter(ah, rfilt);
  2627. sc->filter_flags = rfilt;
  2628. }
  2629. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2630. struct ieee80211_vif *vif,
  2631. struct ieee80211_bss_conf *bss_conf,
  2632. u32 changes)
  2633. {
  2634. struct ath5k_softc *sc = hw->priv;
  2635. struct ath5k_hw *ah = sc->ah;
  2636. struct ath_common *common = ath5k_hw_common(ah);
  2637. unsigned long flags;
  2638. mutex_lock(&sc->lock);
  2639. if (WARN_ON(sc->vif != vif))
  2640. goto unlock;
  2641. if (changes & BSS_CHANGED_BSSID) {
  2642. /* Cache for later use during resets */
  2643. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2644. common->curaid = 0;
  2645. ath5k_hw_set_bssid(ah);
  2646. mmiowb();
  2647. }
  2648. if (changes & BSS_CHANGED_BEACON_INT)
  2649. sc->bintval = bss_conf->beacon_int;
  2650. if (changes & BSS_CHANGED_ASSOC) {
  2651. sc->assoc = bss_conf->assoc;
  2652. if (sc->opmode == NL80211_IFTYPE_STATION)
  2653. set_beacon_filter(hw, sc->assoc);
  2654. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2655. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2656. if (bss_conf->assoc) {
  2657. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2658. "Bss Info ASSOC %d, bssid: %pM\n",
  2659. bss_conf->aid, common->curbssid);
  2660. common->curaid = bss_conf->aid;
  2661. ath5k_hw_set_bssid(ah);
  2662. /* Once ANI is available you would start it here */
  2663. }
  2664. }
  2665. if (changes & BSS_CHANGED_BEACON) {
  2666. spin_lock_irqsave(&sc->block, flags);
  2667. ath5k_beacon_update(hw, vif);
  2668. spin_unlock_irqrestore(&sc->block, flags);
  2669. }
  2670. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2671. sc->enable_beacon = bss_conf->enable_beacon;
  2672. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2673. BSS_CHANGED_BEACON_INT))
  2674. ath5k_beacon_config(sc);
  2675. unlock:
  2676. mutex_unlock(&sc->lock);
  2677. }
  2678. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2679. {
  2680. struct ath5k_softc *sc = hw->priv;
  2681. if (!sc->assoc)
  2682. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2683. }
  2684. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2685. {
  2686. struct ath5k_softc *sc = hw->priv;
  2687. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2688. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2689. }
  2690. /**
  2691. * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
  2692. *
  2693. * @hw: struct ieee80211_hw pointer
  2694. * @coverage_class: IEEE 802.11 coverage class number
  2695. *
  2696. * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
  2697. * coverage class. The values are persistent, they are restored after device
  2698. * reset.
  2699. */
  2700. static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  2701. {
  2702. struct ath5k_softc *sc = hw->priv;
  2703. mutex_lock(&sc->lock);
  2704. ath5k_hw_set_coverage_class(sc->ah, coverage_class);
  2705. mutex_unlock(&sc->lock);
  2706. }
  2707. static const struct ieee80211_ops ath5k_hw_ops = {
  2708. .tx = ath5k_tx,
  2709. .start = ath5k_start,
  2710. .stop = ath5k_stop,
  2711. .add_interface = ath5k_add_interface,
  2712. .remove_interface = ath5k_remove_interface,
  2713. .config = ath5k_config,
  2714. .prepare_multicast = ath5k_prepare_multicast,
  2715. .configure_filter = ath5k_configure_filter,
  2716. .set_key = ath5k_set_key,
  2717. .get_stats = ath5k_get_stats,
  2718. .get_survey = ath5k_get_survey,
  2719. .conf_tx = NULL,
  2720. .get_tsf = ath5k_get_tsf,
  2721. .set_tsf = ath5k_set_tsf,
  2722. .reset_tsf = ath5k_reset_tsf,
  2723. .bss_info_changed = ath5k_bss_info_changed,
  2724. .sw_scan_start = ath5k_sw_scan_start,
  2725. .sw_scan_complete = ath5k_sw_scan_complete,
  2726. .set_coverage_class = ath5k_set_coverage_class,
  2727. };
  2728. /********************\
  2729. * PCI Initialization *
  2730. \********************/
  2731. static int __devinit
  2732. ath5k_pci_probe(struct pci_dev *pdev,
  2733. const struct pci_device_id *id)
  2734. {
  2735. void __iomem *mem;
  2736. struct ath5k_softc *sc;
  2737. struct ath_common *common;
  2738. struct ieee80211_hw *hw;
  2739. int ret;
  2740. u8 csz;
  2741. /*
  2742. * L0s needs to be disabled on all ath5k cards.
  2743. *
  2744. * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
  2745. * by default in the future in 2.6.36) this will also mean both L1 and
  2746. * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
  2747. * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
  2748. * though but cannot currently undue the effect of a blacklist, for
  2749. * details you can read pcie_aspm_sanity_check() and see how it adjusts
  2750. * the device link capability.
  2751. *
  2752. * It may be possible in the future to implement some PCI API to allow
  2753. * drivers to override blacklists for pre 1.1 PCIe but for now it is
  2754. * best to accept that both L0s and L1 will be disabled completely for
  2755. * distributions shipping with CONFIG_PCIEASPM rather than having this
  2756. * issue present. Motivation for adding this new API will be to help
  2757. * with power consumption for some of these devices.
  2758. */
  2759. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
  2760. ret = pci_enable_device(pdev);
  2761. if (ret) {
  2762. dev_err(&pdev->dev, "can't enable device\n");
  2763. goto err;
  2764. }
  2765. /* XXX 32-bit addressing only */
  2766. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2767. if (ret) {
  2768. dev_err(&pdev->dev, "32-bit DMA not available\n");
  2769. goto err_dis;
  2770. }
  2771. /*
  2772. * Cache line size is used to size and align various
  2773. * structures used to communicate with the hardware.
  2774. */
  2775. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  2776. if (csz == 0) {
  2777. /*
  2778. * Linux 2.4.18 (at least) writes the cache line size
  2779. * register as a 16-bit wide register which is wrong.
  2780. * We must have this setup properly for rx buffer
  2781. * DMA to work so force a reasonable value here if it
  2782. * comes up zero.
  2783. */
  2784. csz = L1_CACHE_BYTES >> 2;
  2785. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  2786. }
  2787. /*
  2788. * The default setting of latency timer yields poor results,
  2789. * set it to the value used by other systems. It may be worth
  2790. * tweaking this setting more.
  2791. */
  2792. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  2793. /* Enable bus mastering */
  2794. pci_set_master(pdev);
  2795. /*
  2796. * Disable the RETRY_TIMEOUT register (0x41) to keep
  2797. * PCI Tx retries from interfering with C3 CPU state.
  2798. */
  2799. pci_write_config_byte(pdev, 0x41, 0);
  2800. ret = pci_request_region(pdev, 0, "ath5k");
  2801. if (ret) {
  2802. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  2803. goto err_dis;
  2804. }
  2805. mem = pci_iomap(pdev, 0, 0);
  2806. if (!mem) {
  2807. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  2808. ret = -EIO;
  2809. goto err_reg;
  2810. }
  2811. /*
  2812. * Allocate hw (mac80211 main struct)
  2813. * and hw->priv (driver private data)
  2814. */
  2815. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  2816. if (hw == NULL) {
  2817. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  2818. ret = -ENOMEM;
  2819. goto err_map;
  2820. }
  2821. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  2822. /* Initialize driver private data */
  2823. SET_IEEE80211_DEV(hw, &pdev->dev);
  2824. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2825. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2826. IEEE80211_HW_SIGNAL_DBM;
  2827. hw->wiphy->interface_modes =
  2828. BIT(NL80211_IFTYPE_AP) |
  2829. BIT(NL80211_IFTYPE_STATION) |
  2830. BIT(NL80211_IFTYPE_ADHOC) |
  2831. BIT(NL80211_IFTYPE_MESH_POINT);
  2832. hw->extra_tx_headroom = 2;
  2833. hw->channel_change_time = 5000;
  2834. sc = hw->priv;
  2835. sc->hw = hw;
  2836. sc->pdev = pdev;
  2837. ath5k_debug_init_device(sc);
  2838. /*
  2839. * Mark the device as detached to avoid processing
  2840. * interrupts until setup is complete.
  2841. */
  2842. __set_bit(ATH_STAT_INVALID, sc->status);
  2843. sc->iobase = mem; /* So we can unmap it on detach */
  2844. sc->opmode = NL80211_IFTYPE_STATION;
  2845. sc->bintval = 1000;
  2846. mutex_init(&sc->lock);
  2847. spin_lock_init(&sc->rxbuflock);
  2848. spin_lock_init(&sc->txbuflock);
  2849. spin_lock_init(&sc->block);
  2850. /* Set private data */
  2851. pci_set_drvdata(pdev, sc);
  2852. /* Setup interrupt handler */
  2853. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  2854. if (ret) {
  2855. ATH5K_ERR(sc, "request_irq failed\n");
  2856. goto err_free;
  2857. }
  2858. /* If we passed the test, malloc an ath5k_hw struct */
  2859. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  2860. if (!sc->ah) {
  2861. ret = -ENOMEM;
  2862. ATH5K_ERR(sc, "out of memory\n");
  2863. goto err_irq;
  2864. }
  2865. sc->ah->ah_sc = sc;
  2866. sc->ah->ah_iobase = sc->iobase;
  2867. common = ath5k_hw_common(sc->ah);
  2868. common->ops = &ath5k_common_ops;
  2869. common->ah = sc->ah;
  2870. common->hw = hw;
  2871. common->cachelsz = csz << 2; /* convert to bytes */
  2872. /* Initialize device */
  2873. ret = ath5k_hw_attach(sc);
  2874. if (ret) {
  2875. goto err_free_ah;
  2876. }
  2877. /* set up multi-rate retry capabilities */
  2878. if (sc->ah->ah_version == AR5K_AR5212) {
  2879. hw->max_rates = 4;
  2880. hw->max_rate_tries = 11;
  2881. }
  2882. /* Finish private driver data initialization */
  2883. ret = ath5k_attach(pdev, hw);
  2884. if (ret)
  2885. goto err_ah;
  2886. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2887. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  2888. sc->ah->ah_mac_srev,
  2889. sc->ah->ah_phy_revision);
  2890. if (!sc->ah->ah_single_chip) {
  2891. /* Single chip radio (!RF5111) */
  2892. if (sc->ah->ah_radio_5ghz_revision &&
  2893. !sc->ah->ah_radio_2ghz_revision) {
  2894. /* No 5GHz support -> report 2GHz radio */
  2895. if (!test_bit(AR5K_MODE_11A,
  2896. sc->ah->ah_capabilities.cap_mode)) {
  2897. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2898. ath5k_chip_name(AR5K_VERSION_RAD,
  2899. sc->ah->ah_radio_5ghz_revision),
  2900. sc->ah->ah_radio_5ghz_revision);
  2901. /* No 2GHz support (5110 and some
  2902. * 5Ghz only cards) -> report 5Ghz radio */
  2903. } else if (!test_bit(AR5K_MODE_11B,
  2904. sc->ah->ah_capabilities.cap_mode)) {
  2905. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2906. ath5k_chip_name(AR5K_VERSION_RAD,
  2907. sc->ah->ah_radio_5ghz_revision),
  2908. sc->ah->ah_radio_5ghz_revision);
  2909. /* Multiband radio */
  2910. } else {
  2911. ATH5K_INFO(sc, "RF%s multiband radio found"
  2912. " (0x%x)\n",
  2913. ath5k_chip_name(AR5K_VERSION_RAD,
  2914. sc->ah->ah_radio_5ghz_revision),
  2915. sc->ah->ah_radio_5ghz_revision);
  2916. }
  2917. }
  2918. /* Multi chip radio (RF5111 - RF2111) ->
  2919. * report both 2GHz/5GHz radios */
  2920. else if (sc->ah->ah_radio_5ghz_revision &&
  2921. sc->ah->ah_radio_2ghz_revision){
  2922. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2923. ath5k_chip_name(AR5K_VERSION_RAD,
  2924. sc->ah->ah_radio_5ghz_revision),
  2925. sc->ah->ah_radio_5ghz_revision);
  2926. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2927. ath5k_chip_name(AR5K_VERSION_RAD,
  2928. sc->ah->ah_radio_2ghz_revision),
  2929. sc->ah->ah_radio_2ghz_revision);
  2930. }
  2931. }
  2932. /* ready to process interrupts */
  2933. __clear_bit(ATH_STAT_INVALID, sc->status);
  2934. return 0;
  2935. err_ah:
  2936. ath5k_hw_detach(sc->ah);
  2937. err_free_ah:
  2938. kfree(sc->ah);
  2939. err_irq:
  2940. free_irq(pdev->irq, sc);
  2941. err_free:
  2942. ieee80211_free_hw(hw);
  2943. err_map:
  2944. pci_iounmap(pdev, mem);
  2945. err_reg:
  2946. pci_release_region(pdev, 0);
  2947. err_dis:
  2948. pci_disable_device(pdev);
  2949. err:
  2950. return ret;
  2951. }
  2952. static void __devexit
  2953. ath5k_pci_remove(struct pci_dev *pdev)
  2954. {
  2955. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  2956. ath5k_debug_finish_device(sc);
  2957. ath5k_detach(pdev, sc->hw);
  2958. ath5k_hw_detach(sc->ah);
  2959. kfree(sc->ah);
  2960. free_irq(pdev->irq, sc);
  2961. pci_iounmap(pdev, sc->iobase);
  2962. pci_release_region(pdev, 0);
  2963. pci_disable_device(pdev);
  2964. ieee80211_free_hw(sc->hw);
  2965. }
  2966. #ifdef CONFIG_PM_SLEEP
  2967. static int ath5k_pci_suspend(struct device *dev)
  2968. {
  2969. struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
  2970. ath5k_led_off(sc);
  2971. return 0;
  2972. }
  2973. static int ath5k_pci_resume(struct device *dev)
  2974. {
  2975. struct pci_dev *pdev = to_pci_dev(dev);
  2976. struct ath5k_softc *sc = pci_get_drvdata(pdev);
  2977. /*
  2978. * Suspend/Resume resets the PCI configuration space, so we have to
  2979. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  2980. * PCI Tx retries from interfering with C3 CPU state
  2981. */
  2982. pci_write_config_byte(pdev, 0x41, 0);
  2983. ath5k_led_enable(sc);
  2984. return 0;
  2985. }
  2986. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  2987. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  2988. #else
  2989. #define ATH5K_PM_OPS NULL
  2990. #endif /* CONFIG_PM_SLEEP */
  2991. static struct pci_driver ath5k_pci_driver = {
  2992. .name = KBUILD_MODNAME,
  2993. .id_table = ath5k_pci_id_table,
  2994. .probe = ath5k_pci_probe,
  2995. .remove = __devexit_p(ath5k_pci_remove),
  2996. .driver.pm = ATH5K_PM_OPS,
  2997. };
  2998. /*
  2999. * Module init/exit functions
  3000. */
  3001. static int __init
  3002. init_ath5k_pci(void)
  3003. {
  3004. int ret;
  3005. ath5k_debug_init();
  3006. ret = pci_register_driver(&ath5k_pci_driver);
  3007. if (ret) {
  3008. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  3009. return ret;
  3010. }
  3011. return 0;
  3012. }
  3013. static void __exit
  3014. exit_ath5k_pci(void)
  3015. {
  3016. pci_unregister_driver(&ath5k_pci_driver);
  3017. ath5k_debug_finish();
  3018. }
  3019. module_init(init_ath5k_pci);
  3020. module_exit(exit_ath5k_pci);