exynos_drm_fimd.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/samsung_fimd.h>
  23. #include <drm/exynos_drm.h>
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_fbdev.h"
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_iommu.h"
  28. /*
  29. * FIMD is stand for Fully Interactive Mobile Display and
  30. * as a display controller, it transfers contents drawn on memory
  31. * to a LCD Panel through Display Interfaces such as RGB or
  32. * CPU Interface.
  33. */
  34. /* position control register for hardware window 0, 2 ~ 4.*/
  35. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  36. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  37. /*
  38. * size control register for hardware windows 0 and alpha control register
  39. * for hardware windows 1 ~ 4
  40. */
  41. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  42. /* size control register for hardware windows 1 ~ 2. */
  43. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  44. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  45. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  46. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  47. /* color key control register for hardware window 1 ~ 4. */
  48. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  49. /* color key value register for hardware window 1 ~ 4. */
  50. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  51. /* FIMD has totally five hardware windows. */
  52. #define WINDOWS_NR 5
  53. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  54. struct fimd_driver_data {
  55. unsigned int timing_base;
  56. unsigned int has_shadowcon:1;
  57. };
  58. static struct fimd_driver_data exynos4_fimd_driver_data = {
  59. .timing_base = 0x0,
  60. .has_shadowcon = 1,
  61. };
  62. static struct fimd_driver_data exynos5_fimd_driver_data = {
  63. .timing_base = 0x20000,
  64. .has_shadowcon = 1,
  65. };
  66. struct fimd_win_data {
  67. unsigned int offset_x;
  68. unsigned int offset_y;
  69. unsigned int ovl_width;
  70. unsigned int ovl_height;
  71. unsigned int fb_width;
  72. unsigned int fb_height;
  73. unsigned int bpp;
  74. dma_addr_t dma_addr;
  75. unsigned int buf_offsize;
  76. unsigned int line_size; /* bytes */
  77. bool enabled;
  78. bool resume;
  79. };
  80. struct fimd_context {
  81. struct exynos_drm_subdrv subdrv;
  82. int irq;
  83. struct drm_crtc *crtc;
  84. struct clk *bus_clk;
  85. struct clk *lcd_clk;
  86. void __iomem *regs;
  87. struct fimd_win_data win_data[WINDOWS_NR];
  88. unsigned int clkdiv;
  89. unsigned int default_win;
  90. unsigned long irq_flags;
  91. u32 vidcon0;
  92. u32 vidcon1;
  93. bool suspended;
  94. struct mutex lock;
  95. wait_queue_head_t wait_vsync_queue;
  96. atomic_t wait_vsync_event;
  97. struct exynos_drm_panel_info *panel;
  98. struct fimd_driver_data *driver_data;
  99. };
  100. #ifdef CONFIG_OF
  101. static const struct of_device_id fimd_driver_dt_match[] = {
  102. { .compatible = "samsung,exynos4210-fimd",
  103. .data = &exynos4_fimd_driver_data },
  104. { .compatible = "samsung,exynos5250-fimd",
  105. .data = &exynos5_fimd_driver_data },
  106. {},
  107. };
  108. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  109. #endif
  110. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  111. struct platform_device *pdev)
  112. {
  113. #ifdef CONFIG_OF
  114. const struct of_device_id *of_id =
  115. of_match_device(fimd_driver_dt_match, &pdev->dev);
  116. if (of_id)
  117. return (struct fimd_driver_data *)of_id->data;
  118. #endif
  119. return (struct fimd_driver_data *)
  120. platform_get_device_id(pdev)->driver_data;
  121. }
  122. static bool fimd_display_is_connected(struct device *dev)
  123. {
  124. DRM_DEBUG_KMS("%s\n", __FILE__);
  125. /* TODO. */
  126. return true;
  127. }
  128. static void *fimd_get_panel(struct device *dev)
  129. {
  130. struct fimd_context *ctx = get_fimd_context(dev);
  131. DRM_DEBUG_KMS("%s\n", __FILE__);
  132. return ctx->panel;
  133. }
  134. static int fimd_check_timing(struct device *dev, void *timing)
  135. {
  136. DRM_DEBUG_KMS("%s\n", __FILE__);
  137. /* TODO. */
  138. return 0;
  139. }
  140. static int fimd_display_power_on(struct device *dev, int mode)
  141. {
  142. DRM_DEBUG_KMS("%s\n", __FILE__);
  143. /* TODO */
  144. return 0;
  145. }
  146. static struct exynos_drm_display_ops fimd_display_ops = {
  147. .type = EXYNOS_DISPLAY_TYPE_LCD,
  148. .is_connected = fimd_display_is_connected,
  149. .get_panel = fimd_get_panel,
  150. .check_timing = fimd_check_timing,
  151. .power_on = fimd_display_power_on,
  152. };
  153. static void fimd_dpms(struct device *subdrv_dev, int mode)
  154. {
  155. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  156. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  157. mutex_lock(&ctx->lock);
  158. switch (mode) {
  159. case DRM_MODE_DPMS_ON:
  160. /*
  161. * enable fimd hardware only if suspended status.
  162. *
  163. * P.S. fimd_dpms function would be called at booting time so
  164. * clk_enable could be called double time.
  165. */
  166. if (ctx->suspended)
  167. pm_runtime_get_sync(subdrv_dev);
  168. break;
  169. case DRM_MODE_DPMS_STANDBY:
  170. case DRM_MODE_DPMS_SUSPEND:
  171. case DRM_MODE_DPMS_OFF:
  172. if (!ctx->suspended)
  173. pm_runtime_put_sync(subdrv_dev);
  174. break;
  175. default:
  176. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  177. break;
  178. }
  179. mutex_unlock(&ctx->lock);
  180. }
  181. static void fimd_apply(struct device *subdrv_dev)
  182. {
  183. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  184. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  185. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  186. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  187. struct fimd_win_data *win_data;
  188. int i;
  189. DRM_DEBUG_KMS("%s\n", __FILE__);
  190. for (i = 0; i < WINDOWS_NR; i++) {
  191. win_data = &ctx->win_data[i];
  192. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  193. ovl_ops->commit(subdrv_dev, i);
  194. }
  195. if (mgr_ops && mgr_ops->commit)
  196. mgr_ops->commit(subdrv_dev);
  197. }
  198. static void fimd_commit(struct device *dev)
  199. {
  200. struct fimd_context *ctx = get_fimd_context(dev);
  201. struct exynos_drm_panel_info *panel = ctx->panel;
  202. struct fb_videomode *timing = &panel->timing;
  203. struct fimd_driver_data *driver_data;
  204. u32 val;
  205. driver_data = ctx->driver_data;
  206. if (ctx->suspended)
  207. return;
  208. DRM_DEBUG_KMS("%s\n", __FILE__);
  209. /* setup polarity values from machine code. */
  210. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  211. /* setup vertical timing values. */
  212. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  213. VIDTCON0_VFPD(timing->lower_margin - 1) |
  214. VIDTCON0_VSPW(timing->vsync_len - 1);
  215. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  216. /* setup horizontal timing values. */
  217. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  218. VIDTCON1_HFPD(timing->right_margin - 1) |
  219. VIDTCON1_HSPW(timing->hsync_len - 1);
  220. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  221. /* setup horizontal and vertical display size. */
  222. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  223. VIDTCON2_HOZVAL(timing->xres - 1) |
  224. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  225. VIDTCON2_HOZVAL_E(timing->xres - 1);
  226. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  227. /* setup clock source, clock divider, enable dma. */
  228. val = ctx->vidcon0;
  229. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  230. if (ctx->clkdiv > 1)
  231. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  232. else
  233. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  234. /*
  235. * fields of register with prefix '_F' would be updated
  236. * at vsync(same as dma start)
  237. */
  238. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  239. writel(val, ctx->regs + VIDCON0);
  240. }
  241. static int fimd_enable_vblank(struct device *dev)
  242. {
  243. struct fimd_context *ctx = get_fimd_context(dev);
  244. u32 val;
  245. DRM_DEBUG_KMS("%s\n", __FILE__);
  246. if (ctx->suspended)
  247. return -EPERM;
  248. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  249. val = readl(ctx->regs + VIDINTCON0);
  250. val |= VIDINTCON0_INT_ENABLE;
  251. val |= VIDINTCON0_INT_FRAME;
  252. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  253. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  254. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  255. val |= VIDINTCON0_FRAMESEL1_NONE;
  256. writel(val, ctx->regs + VIDINTCON0);
  257. }
  258. return 0;
  259. }
  260. static void fimd_disable_vblank(struct device *dev)
  261. {
  262. struct fimd_context *ctx = get_fimd_context(dev);
  263. u32 val;
  264. DRM_DEBUG_KMS("%s\n", __FILE__);
  265. if (ctx->suspended)
  266. return;
  267. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  268. val = readl(ctx->regs + VIDINTCON0);
  269. val &= ~VIDINTCON0_INT_FRAME;
  270. val &= ~VIDINTCON0_INT_ENABLE;
  271. writel(val, ctx->regs + VIDINTCON0);
  272. }
  273. }
  274. static void fimd_wait_for_vblank(struct device *dev)
  275. {
  276. struct fimd_context *ctx = get_fimd_context(dev);
  277. if (ctx->suspended)
  278. return;
  279. atomic_set(&ctx->wait_vsync_event, 1);
  280. /*
  281. * wait for FIMD to signal VSYNC interrupt or return after
  282. * timeout which is set to 50ms (refresh rate of 20).
  283. */
  284. if (!wait_event_timeout(ctx->wait_vsync_queue,
  285. !atomic_read(&ctx->wait_vsync_event),
  286. DRM_HZ/20))
  287. DRM_DEBUG_KMS("vblank wait timed out.\n");
  288. }
  289. static struct exynos_drm_manager_ops fimd_manager_ops = {
  290. .dpms = fimd_dpms,
  291. .apply = fimd_apply,
  292. .commit = fimd_commit,
  293. .enable_vblank = fimd_enable_vblank,
  294. .disable_vblank = fimd_disable_vblank,
  295. .wait_for_vblank = fimd_wait_for_vblank,
  296. };
  297. static void fimd_win_mode_set(struct device *dev,
  298. struct exynos_drm_overlay *overlay)
  299. {
  300. struct fimd_context *ctx = get_fimd_context(dev);
  301. struct fimd_win_data *win_data;
  302. int win;
  303. unsigned long offset;
  304. DRM_DEBUG_KMS("%s\n", __FILE__);
  305. if (!overlay) {
  306. dev_err(dev, "overlay is NULL\n");
  307. return;
  308. }
  309. win = overlay->zpos;
  310. if (win == DEFAULT_ZPOS)
  311. win = ctx->default_win;
  312. if (win < 0 || win >= WINDOWS_NR)
  313. return;
  314. offset = overlay->fb_x * (overlay->bpp >> 3);
  315. offset += overlay->fb_y * overlay->pitch;
  316. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  317. win_data = &ctx->win_data[win];
  318. win_data->offset_x = overlay->crtc_x;
  319. win_data->offset_y = overlay->crtc_y;
  320. win_data->ovl_width = overlay->crtc_width;
  321. win_data->ovl_height = overlay->crtc_height;
  322. win_data->fb_width = overlay->fb_width;
  323. win_data->fb_height = overlay->fb_height;
  324. win_data->dma_addr = overlay->dma_addr[0] + offset;
  325. win_data->bpp = overlay->bpp;
  326. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  327. (overlay->bpp >> 3);
  328. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  329. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  330. win_data->offset_x, win_data->offset_y);
  331. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  332. win_data->ovl_width, win_data->ovl_height);
  333. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  334. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  335. overlay->fb_width, overlay->crtc_width);
  336. }
  337. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  338. {
  339. struct fimd_context *ctx = get_fimd_context(dev);
  340. struct fimd_win_data *win_data = &ctx->win_data[win];
  341. unsigned long val;
  342. DRM_DEBUG_KMS("%s\n", __FILE__);
  343. val = WINCONx_ENWIN;
  344. switch (win_data->bpp) {
  345. case 1:
  346. val |= WINCON0_BPPMODE_1BPP;
  347. val |= WINCONx_BITSWP;
  348. val |= WINCONx_BURSTLEN_4WORD;
  349. break;
  350. case 2:
  351. val |= WINCON0_BPPMODE_2BPP;
  352. val |= WINCONx_BITSWP;
  353. val |= WINCONx_BURSTLEN_8WORD;
  354. break;
  355. case 4:
  356. val |= WINCON0_BPPMODE_4BPP;
  357. val |= WINCONx_BITSWP;
  358. val |= WINCONx_BURSTLEN_8WORD;
  359. break;
  360. case 8:
  361. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  362. val |= WINCONx_BURSTLEN_8WORD;
  363. val |= WINCONx_BYTSWP;
  364. break;
  365. case 16:
  366. val |= WINCON0_BPPMODE_16BPP_565;
  367. val |= WINCONx_HAWSWP;
  368. val |= WINCONx_BURSTLEN_16WORD;
  369. break;
  370. case 24:
  371. val |= WINCON0_BPPMODE_24BPP_888;
  372. val |= WINCONx_WSWP;
  373. val |= WINCONx_BURSTLEN_16WORD;
  374. break;
  375. case 32:
  376. val |= WINCON1_BPPMODE_28BPP_A4888
  377. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  378. val |= WINCONx_WSWP;
  379. val |= WINCONx_BURSTLEN_16WORD;
  380. break;
  381. default:
  382. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  383. val |= WINCON0_BPPMODE_24BPP_888;
  384. val |= WINCONx_WSWP;
  385. val |= WINCONx_BURSTLEN_16WORD;
  386. break;
  387. }
  388. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  389. writel(val, ctx->regs + WINCON(win));
  390. }
  391. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  392. {
  393. struct fimd_context *ctx = get_fimd_context(dev);
  394. unsigned int keycon0 = 0, keycon1 = 0;
  395. DRM_DEBUG_KMS("%s\n", __FILE__);
  396. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  397. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  398. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  399. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  400. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  401. }
  402. /**
  403. * shadow_protect_win() - disable updating values from shadow registers at vsync
  404. *
  405. * @win: window to protect registers for
  406. * @protect: 1 to protect (disable updates)
  407. */
  408. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  409. int win, bool protect)
  410. {
  411. u32 reg, bits, val;
  412. if (ctx->driver_data->has_shadowcon) {
  413. reg = SHADOWCON;
  414. bits = SHADOWCON_WINx_PROTECT(win);
  415. } else {
  416. reg = PRTCON;
  417. bits = PRTCON_PROTECT;
  418. }
  419. val = readl(ctx->regs + reg);
  420. if (protect)
  421. val |= bits;
  422. else
  423. val &= ~bits;
  424. writel(val, ctx->regs + reg);
  425. }
  426. static void fimd_win_commit(struct device *dev, int zpos)
  427. {
  428. struct fimd_context *ctx = get_fimd_context(dev);
  429. struct fimd_win_data *win_data;
  430. int win = zpos;
  431. unsigned long val, alpha, size;
  432. unsigned int last_x;
  433. unsigned int last_y;
  434. DRM_DEBUG_KMS("%s\n", __FILE__);
  435. if (ctx->suspended)
  436. return;
  437. if (win == DEFAULT_ZPOS)
  438. win = ctx->default_win;
  439. if (win < 0 || win >= WINDOWS_NR)
  440. return;
  441. win_data = &ctx->win_data[win];
  442. /*
  443. * SHADOWCON/PRTCON register is used for enabling timing.
  444. *
  445. * for example, once only width value of a register is set,
  446. * if the dma is started then fimd hardware could malfunction so
  447. * with protect window setting, the register fields with prefix '_F'
  448. * wouldn't be updated at vsync also but updated once unprotect window
  449. * is set.
  450. */
  451. /* protect windows */
  452. fimd_shadow_protect_win(ctx, win, true);
  453. /* buffer start address */
  454. val = (unsigned long)win_data->dma_addr;
  455. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  456. /* buffer end address */
  457. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  458. val = (unsigned long)(win_data->dma_addr + size);
  459. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  460. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  461. (unsigned long)win_data->dma_addr, val, size);
  462. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  463. win_data->ovl_width, win_data->ovl_height);
  464. /* buffer size */
  465. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  466. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  467. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  468. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  469. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  470. /* OSD position */
  471. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  472. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  473. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  474. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  475. writel(val, ctx->regs + VIDOSD_A(win));
  476. last_x = win_data->offset_x + win_data->ovl_width;
  477. if (last_x)
  478. last_x--;
  479. last_y = win_data->offset_y + win_data->ovl_height;
  480. if (last_y)
  481. last_y--;
  482. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  483. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  484. writel(val, ctx->regs + VIDOSD_B(win));
  485. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  486. win_data->offset_x, win_data->offset_y, last_x, last_y);
  487. /* hardware window 0 doesn't support alpha channel. */
  488. if (win != 0) {
  489. /* OSD alpha */
  490. alpha = VIDISD14C_ALPHA1_R(0xf) |
  491. VIDISD14C_ALPHA1_G(0xf) |
  492. VIDISD14C_ALPHA1_B(0xf);
  493. writel(alpha, ctx->regs + VIDOSD_C(win));
  494. }
  495. /* OSD size */
  496. if (win != 3 && win != 4) {
  497. u32 offset = VIDOSD_D(win);
  498. if (win == 0)
  499. offset = VIDOSD_C(win);
  500. val = win_data->ovl_width * win_data->ovl_height;
  501. writel(val, ctx->regs + offset);
  502. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  503. }
  504. fimd_win_set_pixfmt(dev, win);
  505. /* hardware window 0 doesn't support color key. */
  506. if (win != 0)
  507. fimd_win_set_colkey(dev, win);
  508. /* wincon */
  509. val = readl(ctx->regs + WINCON(win));
  510. val |= WINCONx_ENWIN;
  511. writel(val, ctx->regs + WINCON(win));
  512. /* Enable DMA channel and unprotect windows */
  513. fimd_shadow_protect_win(ctx, win, false);
  514. if (ctx->driver_data->has_shadowcon) {
  515. val = readl(ctx->regs + SHADOWCON);
  516. val |= SHADOWCON_CHx_ENABLE(win);
  517. writel(val, ctx->regs + SHADOWCON);
  518. }
  519. win_data->enabled = true;
  520. }
  521. static void fimd_win_disable(struct device *dev, int zpos)
  522. {
  523. struct fimd_context *ctx = get_fimd_context(dev);
  524. struct fimd_win_data *win_data;
  525. int win = zpos;
  526. u32 val;
  527. DRM_DEBUG_KMS("%s\n", __FILE__);
  528. if (win == DEFAULT_ZPOS)
  529. win = ctx->default_win;
  530. if (win < 0 || win >= WINDOWS_NR)
  531. return;
  532. win_data = &ctx->win_data[win];
  533. if (ctx->suspended) {
  534. /* do not resume this window*/
  535. win_data->resume = false;
  536. return;
  537. }
  538. /* protect windows */
  539. fimd_shadow_protect_win(ctx, win, true);
  540. /* wincon */
  541. val = readl(ctx->regs + WINCON(win));
  542. val &= ~WINCONx_ENWIN;
  543. writel(val, ctx->regs + WINCON(win));
  544. /* unprotect windows */
  545. if (ctx->driver_data->has_shadowcon) {
  546. val = readl(ctx->regs + SHADOWCON);
  547. val &= ~SHADOWCON_CHx_ENABLE(win);
  548. writel(val, ctx->regs + SHADOWCON);
  549. }
  550. fimd_shadow_protect_win(ctx, win, false);
  551. win_data->enabled = false;
  552. }
  553. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  554. .mode_set = fimd_win_mode_set,
  555. .commit = fimd_win_commit,
  556. .disable = fimd_win_disable,
  557. };
  558. static struct exynos_drm_manager fimd_manager = {
  559. .pipe = -1,
  560. .ops = &fimd_manager_ops,
  561. .overlay_ops = &fimd_overlay_ops,
  562. .display_ops = &fimd_display_ops,
  563. };
  564. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  565. {
  566. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  567. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  568. struct drm_device *drm_dev = subdrv->drm_dev;
  569. struct exynos_drm_manager *manager = subdrv->manager;
  570. u32 val;
  571. val = readl(ctx->regs + VIDINTCON1);
  572. if (val & VIDINTCON1_INT_FRAME)
  573. /* VSYNC interrupt */
  574. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  575. /* check the crtc is detached already from encoder */
  576. if (manager->pipe < 0)
  577. goto out;
  578. drm_handle_vblank(drm_dev, manager->pipe);
  579. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  580. /* set wait vsync event to zero and wake up queue. */
  581. if (atomic_read(&ctx->wait_vsync_event)) {
  582. atomic_set(&ctx->wait_vsync_event, 0);
  583. DRM_WAKEUP(&ctx->wait_vsync_queue);
  584. }
  585. out:
  586. return IRQ_HANDLED;
  587. }
  588. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  589. {
  590. DRM_DEBUG_KMS("%s\n", __FILE__);
  591. /*
  592. * enable drm irq mode.
  593. * - with irq_enabled = 1, we can use the vblank feature.
  594. *
  595. * P.S. note that we wouldn't use drm irq handler but
  596. * just specific driver own one instead because
  597. * drm framework supports only one irq handler.
  598. */
  599. drm_dev->irq_enabled = 1;
  600. /*
  601. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  602. * by drm timer once a current process gives up ownership of
  603. * vblank event.(after drm_vblank_put function is called)
  604. */
  605. drm_dev->vblank_disable_allowed = 1;
  606. /* attach this sub driver to iommu mapping if supported. */
  607. if (is_drm_iommu_supported(drm_dev))
  608. drm_iommu_attach_device(drm_dev, dev);
  609. return 0;
  610. }
  611. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  612. {
  613. DRM_DEBUG_KMS("%s\n", __FILE__);
  614. /* detach this sub driver from iommu mapping if supported. */
  615. if (is_drm_iommu_supported(drm_dev))
  616. drm_iommu_detach_device(drm_dev, dev);
  617. }
  618. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  619. struct fb_videomode *timing)
  620. {
  621. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  622. u32 retrace;
  623. u32 clkdiv;
  624. u32 best_framerate = 0;
  625. u32 framerate;
  626. DRM_DEBUG_KMS("%s\n", __FILE__);
  627. retrace = timing->left_margin + timing->hsync_len +
  628. timing->right_margin + timing->xres;
  629. retrace *= timing->upper_margin + timing->vsync_len +
  630. timing->lower_margin + timing->yres;
  631. /* default framerate is 60Hz */
  632. if (!timing->refresh)
  633. timing->refresh = 60;
  634. clk /= retrace;
  635. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  636. int tmp;
  637. /* get best framerate */
  638. framerate = clk / clkdiv;
  639. tmp = timing->refresh - framerate;
  640. if (tmp < 0) {
  641. best_framerate = framerate;
  642. continue;
  643. } else {
  644. if (!best_framerate)
  645. best_framerate = framerate;
  646. else if (tmp < (best_framerate - framerate))
  647. best_framerate = framerate;
  648. break;
  649. }
  650. }
  651. return clkdiv;
  652. }
  653. static void fimd_clear_win(struct fimd_context *ctx, int win)
  654. {
  655. DRM_DEBUG_KMS("%s\n", __FILE__);
  656. writel(0, ctx->regs + WINCON(win));
  657. writel(0, ctx->regs + VIDOSD_A(win));
  658. writel(0, ctx->regs + VIDOSD_B(win));
  659. writel(0, ctx->regs + VIDOSD_C(win));
  660. if (win == 1 || win == 2)
  661. writel(0, ctx->regs + VIDOSD_D(win));
  662. fimd_shadow_protect_win(ctx, win, false);
  663. }
  664. static int fimd_clock(struct fimd_context *ctx, bool enable)
  665. {
  666. DRM_DEBUG_KMS("%s\n", __FILE__);
  667. if (enable) {
  668. int ret;
  669. ret = clk_prepare_enable(ctx->bus_clk);
  670. if (ret < 0)
  671. return ret;
  672. ret = clk_prepare_enable(ctx->lcd_clk);
  673. if (ret < 0) {
  674. clk_disable_unprepare(ctx->bus_clk);
  675. return ret;
  676. }
  677. } else {
  678. clk_disable_unprepare(ctx->lcd_clk);
  679. clk_disable_unprepare(ctx->bus_clk);
  680. }
  681. return 0;
  682. }
  683. static void fimd_window_suspend(struct device *dev)
  684. {
  685. struct fimd_context *ctx = get_fimd_context(dev);
  686. struct fimd_win_data *win_data;
  687. int i;
  688. for (i = 0; i < WINDOWS_NR; i++) {
  689. win_data = &ctx->win_data[i];
  690. win_data->resume = win_data->enabled;
  691. fimd_win_disable(dev, i);
  692. }
  693. fimd_wait_for_vblank(dev);
  694. }
  695. static void fimd_window_resume(struct device *dev)
  696. {
  697. struct fimd_context *ctx = get_fimd_context(dev);
  698. struct fimd_win_data *win_data;
  699. int i;
  700. for (i = 0; i < WINDOWS_NR; i++) {
  701. win_data = &ctx->win_data[i];
  702. win_data->enabled = win_data->resume;
  703. win_data->resume = false;
  704. }
  705. }
  706. static int fimd_activate(struct fimd_context *ctx, bool enable)
  707. {
  708. struct device *dev = ctx->subdrv.dev;
  709. if (enable) {
  710. int ret;
  711. ret = fimd_clock(ctx, true);
  712. if (ret < 0)
  713. return ret;
  714. ctx->suspended = false;
  715. /* if vblank was enabled status, enable it again. */
  716. if (test_and_clear_bit(0, &ctx->irq_flags))
  717. fimd_enable_vblank(dev);
  718. fimd_window_resume(dev);
  719. } else {
  720. fimd_window_suspend(dev);
  721. fimd_clock(ctx, false);
  722. ctx->suspended = true;
  723. }
  724. return 0;
  725. }
  726. static int fimd_probe(struct platform_device *pdev)
  727. {
  728. struct device *dev = &pdev->dev;
  729. struct fimd_context *ctx;
  730. struct exynos_drm_subdrv *subdrv;
  731. struct exynos_drm_fimd_pdata *pdata;
  732. struct exynos_drm_panel_info *panel;
  733. struct resource *res;
  734. int win;
  735. int ret = -EINVAL;
  736. DRM_DEBUG_KMS("%s\n", __FILE__);
  737. if (dev->of_node) {
  738. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  739. if (!pdata) {
  740. DRM_ERROR("memory allocation for pdata failed\n");
  741. return -ENOMEM;
  742. }
  743. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  744. OF_USE_NATIVE_MODE);
  745. if (ret) {
  746. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  747. return ret;
  748. }
  749. } else {
  750. pdata = dev->platform_data;
  751. if (!pdata) {
  752. DRM_ERROR("no platform data specified\n");
  753. return -EINVAL;
  754. }
  755. }
  756. panel = &pdata->panel;
  757. if (!panel) {
  758. dev_err(dev, "panel is null.\n");
  759. return -EINVAL;
  760. }
  761. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  762. if (!ctx)
  763. return -ENOMEM;
  764. ctx->bus_clk = devm_clk_get(dev, "fimd");
  765. if (IS_ERR(ctx->bus_clk)) {
  766. dev_err(dev, "failed to get bus clock\n");
  767. return PTR_ERR(ctx->bus_clk);
  768. }
  769. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  770. if (IS_ERR(ctx->lcd_clk)) {
  771. dev_err(dev, "failed to get lcd clock\n");
  772. return PTR_ERR(ctx->lcd_clk);
  773. }
  774. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  775. ctx->regs = devm_ioremap_resource(dev, res);
  776. if (IS_ERR(ctx->regs))
  777. return PTR_ERR(ctx->regs);
  778. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  779. if (!res) {
  780. dev_err(dev, "irq request failed.\n");
  781. return -ENXIO;
  782. }
  783. ctx->irq = res->start;
  784. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  785. 0, "drm_fimd", ctx);
  786. if (ret) {
  787. dev_err(dev, "irq request failed.\n");
  788. return ret;
  789. }
  790. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  791. ctx->vidcon0 = pdata->vidcon0;
  792. ctx->vidcon1 = pdata->vidcon1;
  793. ctx->default_win = pdata->default_win;
  794. ctx->panel = panel;
  795. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  796. atomic_set(&ctx->wait_vsync_event, 0);
  797. subdrv = &ctx->subdrv;
  798. subdrv->dev = dev;
  799. subdrv->manager = &fimd_manager;
  800. subdrv->probe = fimd_subdrv_probe;
  801. subdrv->remove = fimd_subdrv_remove;
  802. mutex_init(&ctx->lock);
  803. platform_set_drvdata(pdev, ctx);
  804. pm_runtime_enable(dev);
  805. pm_runtime_get_sync(dev);
  806. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  807. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  808. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  809. panel->timing.pixclock, ctx->clkdiv);
  810. for (win = 0; win < WINDOWS_NR; win++)
  811. fimd_clear_win(ctx, win);
  812. exynos_drm_subdrv_register(subdrv);
  813. return 0;
  814. }
  815. static int fimd_remove(struct platform_device *pdev)
  816. {
  817. struct device *dev = &pdev->dev;
  818. struct fimd_context *ctx = platform_get_drvdata(pdev);
  819. DRM_DEBUG_KMS("%s\n", __FILE__);
  820. exynos_drm_subdrv_unregister(&ctx->subdrv);
  821. if (ctx->suspended)
  822. goto out;
  823. pm_runtime_set_suspended(dev);
  824. pm_runtime_put_sync(dev);
  825. out:
  826. pm_runtime_disable(dev);
  827. return 0;
  828. }
  829. #ifdef CONFIG_PM_SLEEP
  830. static int fimd_suspend(struct device *dev)
  831. {
  832. struct fimd_context *ctx = get_fimd_context(dev);
  833. /*
  834. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  835. * called here, an error would be returned by that interface
  836. * because the usage_count of pm runtime is more than 1.
  837. */
  838. if (!pm_runtime_suspended(dev))
  839. return fimd_activate(ctx, false);
  840. return 0;
  841. }
  842. static int fimd_resume(struct device *dev)
  843. {
  844. struct fimd_context *ctx = get_fimd_context(dev);
  845. /*
  846. * if entered to sleep when lcd panel was on, the usage_count
  847. * of pm runtime would still be 1 so in this case, fimd driver
  848. * should be on directly not drawing on pm runtime interface.
  849. */
  850. if (!pm_runtime_suspended(dev)) {
  851. int ret;
  852. ret = fimd_activate(ctx, true);
  853. if (ret < 0)
  854. return ret;
  855. /*
  856. * in case of dpms on(standby), fimd_apply function will
  857. * be called by encoder's dpms callback to update fimd's
  858. * registers but in case of sleep wakeup, it's not.
  859. * so fimd_apply function should be called at here.
  860. */
  861. fimd_apply(dev);
  862. }
  863. return 0;
  864. }
  865. #endif
  866. #ifdef CONFIG_PM_RUNTIME
  867. static int fimd_runtime_suspend(struct device *dev)
  868. {
  869. struct fimd_context *ctx = get_fimd_context(dev);
  870. DRM_DEBUG_KMS("%s\n", __FILE__);
  871. return fimd_activate(ctx, false);
  872. }
  873. static int fimd_runtime_resume(struct device *dev)
  874. {
  875. struct fimd_context *ctx = get_fimd_context(dev);
  876. DRM_DEBUG_KMS("%s\n", __FILE__);
  877. return fimd_activate(ctx, true);
  878. }
  879. #endif
  880. static struct platform_device_id fimd_driver_ids[] = {
  881. {
  882. .name = "exynos4-fb",
  883. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  884. }, {
  885. .name = "exynos5-fb",
  886. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  887. },
  888. {},
  889. };
  890. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  891. static const struct dev_pm_ops fimd_pm_ops = {
  892. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  893. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  894. };
  895. struct platform_driver fimd_driver = {
  896. .probe = fimd_probe,
  897. .remove = fimd_remove,
  898. .id_table = fimd_driver_ids,
  899. .driver = {
  900. .name = "exynos4-fb",
  901. .owner = THIS_MODULE,
  902. .pm = &fimd_pm_ops,
  903. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  904. },
  905. };