be_cmds.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (be_error(adapter))
  30. return;
  31. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  32. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  33. wmb();
  34. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  35. }
  36. /* To check if valid bit is set, check the entire word as we don't know
  37. * the endianness of the data (old entry is host endian while a new entry is
  38. * little endian) */
  39. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  40. {
  41. if (compl->flags != 0) {
  42. compl->flags = le32_to_cpu(compl->flags);
  43. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  44. return true;
  45. } else {
  46. return false;
  47. }
  48. }
  49. /* Need to reset the entire word that houses the valid bit */
  50. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  51. {
  52. compl->flags = 0;
  53. }
  54. static int be_mcc_compl_process(struct be_adapter *adapter,
  55. struct be_mcc_compl *compl)
  56. {
  57. u16 compl_status, extd_status;
  58. /* Just swap the status to host endian; mcc tag is opaquely copied
  59. * from mcc_wrb */
  60. be_dws_le_to_cpu(compl, 4);
  61. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  62. CQE_STATUS_COMPL_MASK;
  63. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  64. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  65. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  66. adapter->flash_status = compl_status;
  67. complete(&adapter->flash_compl);
  68. }
  69. if (compl_status == MCC_STATUS_SUCCESS) {
  70. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  71. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  72. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  73. be_parse_stats(adapter);
  74. adapter->stats_cmd_sent = false;
  75. }
  76. if (compl->tag0 ==
  77. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  78. struct be_mcc_wrb *mcc_wrb =
  79. queue_index_node(&adapter->mcc_obj.q,
  80. compl->tag1);
  81. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  82. embedded_payload(mcc_wrb);
  83. adapter->drv_stats.be_on_die_temperature =
  84. resp->on_die_temperature;
  85. }
  86. } else {
  87. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  88. be_get_temp_freq = 0;
  89. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  90. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  91. goto done;
  92. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  93. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  94. "permitted to execute this cmd (opcode %d)\n",
  95. compl->tag0);
  96. } else {
  97. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  98. CQE_STATUS_EXTD_MASK;
  99. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  100. "status %d, extd-status %d\n",
  101. compl->tag0, compl_status, extd_status);
  102. }
  103. }
  104. done:
  105. return compl_status;
  106. }
  107. /* Link state evt is a string of bytes; no need for endian swapping */
  108. static void be_async_link_state_process(struct be_adapter *adapter,
  109. struct be_async_event_link_state *evt)
  110. {
  111. be_link_status_update(adapter, evt->port_link_status);
  112. }
  113. /* Grp5 CoS Priority evt */
  114. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  115. struct be_async_event_grp5_cos_priority *evt)
  116. {
  117. if (evt->valid) {
  118. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  119. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  120. adapter->recommended_prio =
  121. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  122. }
  123. }
  124. /* Grp5 QOS Speed evt */
  125. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  126. struct be_async_event_grp5_qos_link_speed *evt)
  127. {
  128. if (evt->physical_port == adapter->port_num) {
  129. /* qos_link_speed is in units of 10 Mbps */
  130. adapter->link_speed = evt->qos_link_speed * 10;
  131. }
  132. }
  133. /*Grp5 PVID evt*/
  134. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  135. struct be_async_event_grp5_pvid_state *evt)
  136. {
  137. if (evt->enabled)
  138. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  139. else
  140. adapter->pvid = 0;
  141. }
  142. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  143. u32 trailer, struct be_mcc_compl *evt)
  144. {
  145. u8 event_type = 0;
  146. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  147. ASYNC_TRAILER_EVENT_TYPE_MASK;
  148. switch (event_type) {
  149. case ASYNC_EVENT_COS_PRIORITY:
  150. be_async_grp5_cos_priority_process(adapter,
  151. (struct be_async_event_grp5_cos_priority *)evt);
  152. break;
  153. case ASYNC_EVENT_QOS_SPEED:
  154. be_async_grp5_qos_speed_process(adapter,
  155. (struct be_async_event_grp5_qos_link_speed *)evt);
  156. break;
  157. case ASYNC_EVENT_PVID_STATE:
  158. be_async_grp5_pvid_state_process(adapter,
  159. (struct be_async_event_grp5_pvid_state *)evt);
  160. break;
  161. default:
  162. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  163. break;
  164. }
  165. }
  166. static inline bool is_link_state_evt(u32 trailer)
  167. {
  168. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  169. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  170. ASYNC_EVENT_CODE_LINK_STATE;
  171. }
  172. static inline bool is_grp5_evt(u32 trailer)
  173. {
  174. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  175. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  176. ASYNC_EVENT_CODE_GRP_5);
  177. }
  178. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  179. {
  180. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  181. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  182. if (be_mcc_compl_is_new(compl)) {
  183. queue_tail_inc(mcc_cq);
  184. return compl;
  185. }
  186. return NULL;
  187. }
  188. void be_async_mcc_enable(struct be_adapter *adapter)
  189. {
  190. spin_lock_bh(&adapter->mcc_cq_lock);
  191. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  192. adapter->mcc_obj.rearm_cq = true;
  193. spin_unlock_bh(&adapter->mcc_cq_lock);
  194. }
  195. void be_async_mcc_disable(struct be_adapter *adapter)
  196. {
  197. adapter->mcc_obj.rearm_cq = false;
  198. }
  199. int be_process_mcc(struct be_adapter *adapter, int *status)
  200. {
  201. struct be_mcc_compl *compl;
  202. int num = 0;
  203. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  204. spin_lock_bh(&adapter->mcc_cq_lock);
  205. while ((compl = be_mcc_compl_get(adapter))) {
  206. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  207. /* Interpret flags as an async trailer */
  208. if (is_link_state_evt(compl->flags))
  209. be_async_link_state_process(adapter,
  210. (struct be_async_event_link_state *) compl);
  211. else if (is_grp5_evt(compl->flags))
  212. be_async_grp5_evt_process(adapter,
  213. compl->flags, compl);
  214. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  215. *status = be_mcc_compl_process(adapter, compl);
  216. atomic_dec(&mcc_obj->q.used);
  217. }
  218. be_mcc_compl_use(compl);
  219. num++;
  220. }
  221. spin_unlock_bh(&adapter->mcc_cq_lock);
  222. return num;
  223. }
  224. /* Wait till no more pending mcc requests are present */
  225. static int be_mcc_wait_compl(struct be_adapter *adapter)
  226. {
  227. #define mcc_timeout 120000 /* 12s timeout */
  228. int i, num, status = 0;
  229. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  230. for (i = 0; i < mcc_timeout; i++) {
  231. if (be_error(adapter))
  232. return -EIO;
  233. num = be_process_mcc(adapter, &status);
  234. if (num)
  235. be_cq_notify(adapter, mcc_obj->cq.id,
  236. mcc_obj->rearm_cq, num);
  237. if (atomic_read(&mcc_obj->q.used) == 0)
  238. break;
  239. udelay(100);
  240. }
  241. if (i == mcc_timeout) {
  242. dev_err(&adapter->pdev->dev, "FW not responding\n");
  243. adapter->fw_timeout = true;
  244. return -1;
  245. }
  246. return status;
  247. }
  248. /* Notify MCC requests and wait for completion */
  249. static int be_mcc_notify_wait(struct be_adapter *adapter)
  250. {
  251. be_mcc_notify(adapter);
  252. return be_mcc_wait_compl(adapter);
  253. }
  254. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  255. {
  256. int msecs = 0;
  257. u32 ready;
  258. do {
  259. if (be_error(adapter))
  260. return -EIO;
  261. ready = ioread32(db);
  262. if (ready == 0xffffffff)
  263. return -1;
  264. ready &= MPU_MAILBOX_DB_RDY_MASK;
  265. if (ready)
  266. break;
  267. if (msecs > 4000) {
  268. dev_err(&adapter->pdev->dev, "FW not responding\n");
  269. adapter->fw_timeout = true;
  270. be_detect_dump_ue(adapter);
  271. return -1;
  272. }
  273. msleep(1);
  274. msecs++;
  275. } while (true);
  276. return 0;
  277. }
  278. /*
  279. * Insert the mailbox address into the doorbell in two steps
  280. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  281. */
  282. static int be_mbox_notify_wait(struct be_adapter *adapter)
  283. {
  284. int status;
  285. u32 val = 0;
  286. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  287. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  288. struct be_mcc_mailbox *mbox = mbox_mem->va;
  289. struct be_mcc_compl *compl = &mbox->compl;
  290. /* wait for ready to be set */
  291. status = be_mbox_db_ready_wait(adapter, db);
  292. if (status != 0)
  293. return status;
  294. val |= MPU_MAILBOX_DB_HI_MASK;
  295. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  296. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  297. iowrite32(val, db);
  298. /* wait for ready to be set */
  299. status = be_mbox_db_ready_wait(adapter, db);
  300. if (status != 0)
  301. return status;
  302. val = 0;
  303. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  304. val |= (u32)(mbox_mem->dma >> 4) << 2;
  305. iowrite32(val, db);
  306. status = be_mbox_db_ready_wait(adapter, db);
  307. if (status != 0)
  308. return status;
  309. /* A cq entry has been made now */
  310. if (be_mcc_compl_is_new(compl)) {
  311. status = be_mcc_compl_process(adapter, &mbox->compl);
  312. be_mcc_compl_use(compl);
  313. if (status)
  314. return status;
  315. } else {
  316. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  317. return -1;
  318. }
  319. return 0;
  320. }
  321. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  322. {
  323. u32 sem;
  324. if (lancer_chip(adapter))
  325. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  326. else
  327. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  328. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  329. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  330. return -1;
  331. else
  332. return 0;
  333. }
  334. int be_cmd_POST(struct be_adapter *adapter)
  335. {
  336. u16 stage;
  337. int status, timeout = 0;
  338. struct device *dev = &adapter->pdev->dev;
  339. do {
  340. status = be_POST_stage_get(adapter, &stage);
  341. if (status) {
  342. dev_err(dev, "POST error; stage=0x%x\n", stage);
  343. return -1;
  344. } else if (stage != POST_STAGE_ARMFW_RDY) {
  345. if (msleep_interruptible(2000)) {
  346. dev_err(dev, "Waiting for POST aborted\n");
  347. return -EINTR;
  348. }
  349. timeout += 2;
  350. } else {
  351. return 0;
  352. }
  353. } while (timeout < 60);
  354. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  355. return -1;
  356. }
  357. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  358. {
  359. return &wrb->payload.sgl[0];
  360. }
  361. /* Don't touch the hdr after it's prepared */
  362. /* mem will be NULL for embedded commands */
  363. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  364. u8 subsystem, u8 opcode, int cmd_len,
  365. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  366. {
  367. struct be_sge *sge;
  368. req_hdr->opcode = opcode;
  369. req_hdr->subsystem = subsystem;
  370. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  371. req_hdr->version = 0;
  372. wrb->tag0 = opcode;
  373. wrb->tag1 = subsystem;
  374. wrb->payload_length = cmd_len;
  375. if (mem) {
  376. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  377. MCC_WRB_SGE_CNT_SHIFT;
  378. sge = nonembedded_sgl(wrb);
  379. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  380. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  381. sge->len = cpu_to_le32(mem->size);
  382. } else
  383. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  384. be_dws_cpu_to_le(wrb, 8);
  385. }
  386. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  387. struct be_dma_mem *mem)
  388. {
  389. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  390. u64 dma = (u64)mem->dma;
  391. for (i = 0; i < buf_pages; i++) {
  392. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  393. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  394. dma += PAGE_SIZE_4K;
  395. }
  396. }
  397. /* Converts interrupt delay in microseconds to multiplier value */
  398. static u32 eq_delay_to_mult(u32 usec_delay)
  399. {
  400. #define MAX_INTR_RATE 651042
  401. const u32 round = 10;
  402. u32 multiplier;
  403. if (usec_delay == 0)
  404. multiplier = 0;
  405. else {
  406. u32 interrupt_rate = 1000000 / usec_delay;
  407. /* Max delay, corresponding to the lowest interrupt rate */
  408. if (interrupt_rate == 0)
  409. multiplier = 1023;
  410. else {
  411. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  412. multiplier /= interrupt_rate;
  413. /* Round the multiplier to the closest value.*/
  414. multiplier = (multiplier + round/2) / round;
  415. multiplier = min(multiplier, (u32)1023);
  416. }
  417. }
  418. return multiplier;
  419. }
  420. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  421. {
  422. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  423. struct be_mcc_wrb *wrb
  424. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  425. memset(wrb, 0, sizeof(*wrb));
  426. return wrb;
  427. }
  428. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  429. {
  430. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  431. struct be_mcc_wrb *wrb;
  432. if (atomic_read(&mccq->used) >= mccq->len) {
  433. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  434. return NULL;
  435. }
  436. wrb = queue_head_node(mccq);
  437. queue_head_inc(mccq);
  438. atomic_inc(&mccq->used);
  439. memset(wrb, 0, sizeof(*wrb));
  440. return wrb;
  441. }
  442. /* Tell fw we're about to start firing cmds by writing a
  443. * special pattern across the wrb hdr; uses mbox
  444. */
  445. int be_cmd_fw_init(struct be_adapter *adapter)
  446. {
  447. u8 *wrb;
  448. int status;
  449. if (mutex_lock_interruptible(&adapter->mbox_lock))
  450. return -1;
  451. wrb = (u8 *)wrb_from_mbox(adapter);
  452. *wrb++ = 0xFF;
  453. *wrb++ = 0x12;
  454. *wrb++ = 0x34;
  455. *wrb++ = 0xFF;
  456. *wrb++ = 0xFF;
  457. *wrb++ = 0x56;
  458. *wrb++ = 0x78;
  459. *wrb = 0xFF;
  460. status = be_mbox_notify_wait(adapter);
  461. mutex_unlock(&adapter->mbox_lock);
  462. return status;
  463. }
  464. /* Tell fw we're done with firing cmds by writing a
  465. * special pattern across the wrb hdr; uses mbox
  466. */
  467. int be_cmd_fw_clean(struct be_adapter *adapter)
  468. {
  469. u8 *wrb;
  470. int status;
  471. if (mutex_lock_interruptible(&adapter->mbox_lock))
  472. return -1;
  473. wrb = (u8 *)wrb_from_mbox(adapter);
  474. *wrb++ = 0xFF;
  475. *wrb++ = 0xAA;
  476. *wrb++ = 0xBB;
  477. *wrb++ = 0xFF;
  478. *wrb++ = 0xFF;
  479. *wrb++ = 0xCC;
  480. *wrb++ = 0xDD;
  481. *wrb = 0xFF;
  482. status = be_mbox_notify_wait(adapter);
  483. mutex_unlock(&adapter->mbox_lock);
  484. return status;
  485. }
  486. int be_cmd_eq_create(struct be_adapter *adapter,
  487. struct be_queue_info *eq, int eq_delay)
  488. {
  489. struct be_mcc_wrb *wrb;
  490. struct be_cmd_req_eq_create *req;
  491. struct be_dma_mem *q_mem = &eq->dma_mem;
  492. int status;
  493. if (mutex_lock_interruptible(&adapter->mbox_lock))
  494. return -1;
  495. wrb = wrb_from_mbox(adapter);
  496. req = embedded_payload(wrb);
  497. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  498. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  499. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  500. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  501. /* 4byte eqe*/
  502. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  503. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  504. __ilog2_u32(eq->len/256));
  505. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  506. eq_delay_to_mult(eq_delay));
  507. be_dws_cpu_to_le(req->context, sizeof(req->context));
  508. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  509. status = be_mbox_notify_wait(adapter);
  510. if (!status) {
  511. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  512. eq->id = le16_to_cpu(resp->eq_id);
  513. eq->created = true;
  514. }
  515. mutex_unlock(&adapter->mbox_lock);
  516. return status;
  517. }
  518. /* Use MCC */
  519. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  520. u8 type, bool permanent, u32 if_handle)
  521. {
  522. struct be_mcc_wrb *wrb;
  523. struct be_cmd_req_mac_query *req;
  524. int status;
  525. spin_lock_bh(&adapter->mcc_lock);
  526. wrb = wrb_from_mccq(adapter);
  527. if (!wrb) {
  528. status = -EBUSY;
  529. goto err;
  530. }
  531. req = embedded_payload(wrb);
  532. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  533. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  534. req->type = type;
  535. if (permanent) {
  536. req->permanent = 1;
  537. } else {
  538. req->if_id = cpu_to_le16((u16) if_handle);
  539. req->permanent = 0;
  540. }
  541. status = be_mcc_notify_wait(adapter);
  542. if (!status) {
  543. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  544. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  545. }
  546. err:
  547. spin_unlock_bh(&adapter->mcc_lock);
  548. return status;
  549. }
  550. /* Uses synchronous MCCQ */
  551. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  552. u32 if_id, u32 *pmac_id, u32 domain)
  553. {
  554. struct be_mcc_wrb *wrb;
  555. struct be_cmd_req_pmac_add *req;
  556. int status;
  557. spin_lock_bh(&adapter->mcc_lock);
  558. wrb = wrb_from_mccq(adapter);
  559. if (!wrb) {
  560. status = -EBUSY;
  561. goto err;
  562. }
  563. req = embedded_payload(wrb);
  564. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  565. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  566. req->hdr.domain = domain;
  567. req->if_id = cpu_to_le32(if_id);
  568. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  569. status = be_mcc_notify_wait(adapter);
  570. if (!status) {
  571. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  572. *pmac_id = le32_to_cpu(resp->pmac_id);
  573. }
  574. err:
  575. spin_unlock_bh(&adapter->mcc_lock);
  576. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  577. status = -EPERM;
  578. return status;
  579. }
  580. /* Uses synchronous MCCQ */
  581. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  582. {
  583. struct be_mcc_wrb *wrb;
  584. struct be_cmd_req_pmac_del *req;
  585. int status;
  586. if (pmac_id == -1)
  587. return 0;
  588. spin_lock_bh(&adapter->mcc_lock);
  589. wrb = wrb_from_mccq(adapter);
  590. if (!wrb) {
  591. status = -EBUSY;
  592. goto err;
  593. }
  594. req = embedded_payload(wrb);
  595. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  596. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  597. req->hdr.domain = dom;
  598. req->if_id = cpu_to_le32(if_id);
  599. req->pmac_id = cpu_to_le32(pmac_id);
  600. status = be_mcc_notify_wait(adapter);
  601. err:
  602. spin_unlock_bh(&adapter->mcc_lock);
  603. return status;
  604. }
  605. /* Uses Mbox */
  606. int be_cmd_cq_create(struct be_adapter *adapter,
  607. struct be_queue_info *cq, struct be_queue_info *eq,
  608. bool sol_evts, bool no_delay, int coalesce_wm)
  609. {
  610. struct be_mcc_wrb *wrb;
  611. struct be_cmd_req_cq_create *req;
  612. struct be_dma_mem *q_mem = &cq->dma_mem;
  613. void *ctxt;
  614. int status;
  615. if (mutex_lock_interruptible(&adapter->mbox_lock))
  616. return -1;
  617. wrb = wrb_from_mbox(adapter);
  618. req = embedded_payload(wrb);
  619. ctxt = &req->context;
  620. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  621. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  622. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  623. if (lancer_chip(adapter)) {
  624. req->hdr.version = 2;
  625. req->page_size = 1; /* 1 for 4K */
  626. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  627. no_delay);
  628. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  629. __ilog2_u32(cq->len/256));
  630. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  631. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  632. ctxt, 1);
  633. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  634. ctxt, eq->id);
  635. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  636. } else {
  637. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  638. coalesce_wm);
  639. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  640. ctxt, no_delay);
  641. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  642. __ilog2_u32(cq->len/256));
  643. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  644. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  645. ctxt, sol_evts);
  646. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  647. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  648. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  649. }
  650. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  651. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  652. status = be_mbox_notify_wait(adapter);
  653. if (!status) {
  654. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  655. cq->id = le16_to_cpu(resp->cq_id);
  656. cq->created = true;
  657. }
  658. mutex_unlock(&adapter->mbox_lock);
  659. return status;
  660. }
  661. static u32 be_encoded_q_len(int q_len)
  662. {
  663. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  664. if (len_encoded == 16)
  665. len_encoded = 0;
  666. return len_encoded;
  667. }
  668. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  669. struct be_queue_info *mccq,
  670. struct be_queue_info *cq)
  671. {
  672. struct be_mcc_wrb *wrb;
  673. struct be_cmd_req_mcc_ext_create *req;
  674. struct be_dma_mem *q_mem = &mccq->dma_mem;
  675. void *ctxt;
  676. int status;
  677. if (mutex_lock_interruptible(&adapter->mbox_lock))
  678. return -1;
  679. wrb = wrb_from_mbox(adapter);
  680. req = embedded_payload(wrb);
  681. ctxt = &req->context;
  682. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  683. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  684. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  685. if (lancer_chip(adapter)) {
  686. req->hdr.version = 1;
  687. req->cq_id = cpu_to_le16(cq->id);
  688. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  689. be_encoded_q_len(mccq->len));
  690. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  691. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  692. ctxt, cq->id);
  693. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  694. ctxt, 1);
  695. } else {
  696. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  697. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  698. be_encoded_q_len(mccq->len));
  699. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  700. }
  701. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  702. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  703. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  704. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  705. status = be_mbox_notify_wait(adapter);
  706. if (!status) {
  707. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  708. mccq->id = le16_to_cpu(resp->id);
  709. mccq->created = true;
  710. }
  711. mutex_unlock(&adapter->mbox_lock);
  712. return status;
  713. }
  714. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  715. struct be_queue_info *mccq,
  716. struct be_queue_info *cq)
  717. {
  718. struct be_mcc_wrb *wrb;
  719. struct be_cmd_req_mcc_create *req;
  720. struct be_dma_mem *q_mem = &mccq->dma_mem;
  721. void *ctxt;
  722. int status;
  723. if (mutex_lock_interruptible(&adapter->mbox_lock))
  724. return -1;
  725. wrb = wrb_from_mbox(adapter);
  726. req = embedded_payload(wrb);
  727. ctxt = &req->context;
  728. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  729. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  730. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  731. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  732. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  733. be_encoded_q_len(mccq->len));
  734. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  735. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  736. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  737. status = be_mbox_notify_wait(adapter);
  738. if (!status) {
  739. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  740. mccq->id = le16_to_cpu(resp->id);
  741. mccq->created = true;
  742. }
  743. mutex_unlock(&adapter->mbox_lock);
  744. return status;
  745. }
  746. int be_cmd_mccq_create(struct be_adapter *adapter,
  747. struct be_queue_info *mccq,
  748. struct be_queue_info *cq)
  749. {
  750. int status;
  751. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  752. if (status && !lancer_chip(adapter)) {
  753. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  754. "or newer to avoid conflicting priorities between NIC "
  755. "and FCoE traffic");
  756. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  757. }
  758. return status;
  759. }
  760. int be_cmd_txq_create(struct be_adapter *adapter,
  761. struct be_queue_info *txq,
  762. struct be_queue_info *cq)
  763. {
  764. struct be_mcc_wrb *wrb;
  765. struct be_cmd_req_eth_tx_create *req;
  766. struct be_dma_mem *q_mem = &txq->dma_mem;
  767. void *ctxt;
  768. int status;
  769. spin_lock_bh(&adapter->mcc_lock);
  770. wrb = wrb_from_mccq(adapter);
  771. if (!wrb) {
  772. status = -EBUSY;
  773. goto err;
  774. }
  775. req = embedded_payload(wrb);
  776. ctxt = &req->context;
  777. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  778. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  779. if (lancer_chip(adapter)) {
  780. req->hdr.version = 1;
  781. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  782. adapter->if_handle);
  783. }
  784. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  785. req->ulp_num = BE_ULP1_NUM;
  786. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  787. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  788. be_encoded_q_len(txq->len));
  789. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  790. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  791. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  792. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  793. status = be_mcc_notify_wait(adapter);
  794. if (!status) {
  795. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  796. txq->id = le16_to_cpu(resp->cid);
  797. txq->created = true;
  798. }
  799. err:
  800. spin_unlock_bh(&adapter->mcc_lock);
  801. return status;
  802. }
  803. /* Uses MCC */
  804. int be_cmd_rxq_create(struct be_adapter *adapter,
  805. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  806. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  807. {
  808. struct be_mcc_wrb *wrb;
  809. struct be_cmd_req_eth_rx_create *req;
  810. struct be_dma_mem *q_mem = &rxq->dma_mem;
  811. int status;
  812. spin_lock_bh(&adapter->mcc_lock);
  813. wrb = wrb_from_mccq(adapter);
  814. if (!wrb) {
  815. status = -EBUSY;
  816. goto err;
  817. }
  818. req = embedded_payload(wrb);
  819. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  820. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  821. req->cq_id = cpu_to_le16(cq_id);
  822. req->frag_size = fls(frag_size) - 1;
  823. req->num_pages = 2;
  824. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  825. req->interface_id = cpu_to_le32(if_id);
  826. req->max_frame_size = cpu_to_le16(max_frame_size);
  827. req->rss_queue = cpu_to_le32(rss);
  828. status = be_mcc_notify_wait(adapter);
  829. if (!status) {
  830. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  831. rxq->id = le16_to_cpu(resp->id);
  832. rxq->created = true;
  833. *rss_id = resp->rss_id;
  834. }
  835. err:
  836. spin_unlock_bh(&adapter->mcc_lock);
  837. return status;
  838. }
  839. /* Generic destroyer function for all types of queues
  840. * Uses Mbox
  841. */
  842. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  843. int queue_type)
  844. {
  845. struct be_mcc_wrb *wrb;
  846. struct be_cmd_req_q_destroy *req;
  847. u8 subsys = 0, opcode = 0;
  848. int status;
  849. if (mutex_lock_interruptible(&adapter->mbox_lock))
  850. return -1;
  851. wrb = wrb_from_mbox(adapter);
  852. req = embedded_payload(wrb);
  853. switch (queue_type) {
  854. case QTYPE_EQ:
  855. subsys = CMD_SUBSYSTEM_COMMON;
  856. opcode = OPCODE_COMMON_EQ_DESTROY;
  857. break;
  858. case QTYPE_CQ:
  859. subsys = CMD_SUBSYSTEM_COMMON;
  860. opcode = OPCODE_COMMON_CQ_DESTROY;
  861. break;
  862. case QTYPE_TXQ:
  863. subsys = CMD_SUBSYSTEM_ETH;
  864. opcode = OPCODE_ETH_TX_DESTROY;
  865. break;
  866. case QTYPE_RXQ:
  867. subsys = CMD_SUBSYSTEM_ETH;
  868. opcode = OPCODE_ETH_RX_DESTROY;
  869. break;
  870. case QTYPE_MCCQ:
  871. subsys = CMD_SUBSYSTEM_COMMON;
  872. opcode = OPCODE_COMMON_MCC_DESTROY;
  873. break;
  874. default:
  875. BUG();
  876. }
  877. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  878. NULL);
  879. req->id = cpu_to_le16(q->id);
  880. status = be_mbox_notify_wait(adapter);
  881. if (!status)
  882. q->created = false;
  883. mutex_unlock(&adapter->mbox_lock);
  884. return status;
  885. }
  886. /* Uses MCC */
  887. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  888. {
  889. struct be_mcc_wrb *wrb;
  890. struct be_cmd_req_q_destroy *req;
  891. int status;
  892. spin_lock_bh(&adapter->mcc_lock);
  893. wrb = wrb_from_mccq(adapter);
  894. if (!wrb) {
  895. status = -EBUSY;
  896. goto err;
  897. }
  898. req = embedded_payload(wrb);
  899. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  900. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  901. req->id = cpu_to_le16(q->id);
  902. status = be_mcc_notify_wait(adapter);
  903. if (!status)
  904. q->created = false;
  905. err:
  906. spin_unlock_bh(&adapter->mcc_lock);
  907. return status;
  908. }
  909. /* Create an rx filtering policy configuration on an i/f
  910. * Uses MCCQ
  911. */
  912. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  913. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  914. {
  915. struct be_mcc_wrb *wrb;
  916. struct be_cmd_req_if_create *req;
  917. int status;
  918. spin_lock_bh(&adapter->mcc_lock);
  919. wrb = wrb_from_mccq(adapter);
  920. if (!wrb) {
  921. status = -EBUSY;
  922. goto err;
  923. }
  924. req = embedded_payload(wrb);
  925. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  926. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  927. req->hdr.domain = domain;
  928. req->capability_flags = cpu_to_le32(cap_flags);
  929. req->enable_flags = cpu_to_le32(en_flags);
  930. if (mac)
  931. memcpy(req->mac_addr, mac, ETH_ALEN);
  932. else
  933. req->pmac_invalid = true;
  934. status = be_mcc_notify_wait(adapter);
  935. if (!status) {
  936. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  937. *if_handle = le32_to_cpu(resp->interface_id);
  938. if (mac)
  939. *pmac_id = le32_to_cpu(resp->pmac_id);
  940. }
  941. err:
  942. spin_unlock_bh(&adapter->mcc_lock);
  943. return status;
  944. }
  945. /* Uses MCCQ */
  946. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  947. {
  948. struct be_mcc_wrb *wrb;
  949. struct be_cmd_req_if_destroy *req;
  950. int status;
  951. if (interface_id == -1)
  952. return 0;
  953. spin_lock_bh(&adapter->mcc_lock);
  954. wrb = wrb_from_mccq(adapter);
  955. if (!wrb) {
  956. status = -EBUSY;
  957. goto err;
  958. }
  959. req = embedded_payload(wrb);
  960. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  961. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  962. req->hdr.domain = domain;
  963. req->interface_id = cpu_to_le32(interface_id);
  964. status = be_mcc_notify_wait(adapter);
  965. err:
  966. spin_unlock_bh(&adapter->mcc_lock);
  967. return status;
  968. }
  969. /* Get stats is a non embedded command: the request is not embedded inside
  970. * WRB but is a separate dma memory block
  971. * Uses asynchronous MCC
  972. */
  973. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  974. {
  975. struct be_mcc_wrb *wrb;
  976. struct be_cmd_req_hdr *hdr;
  977. int status = 0;
  978. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  979. be_cmd_get_die_temperature(adapter);
  980. spin_lock_bh(&adapter->mcc_lock);
  981. wrb = wrb_from_mccq(adapter);
  982. if (!wrb) {
  983. status = -EBUSY;
  984. goto err;
  985. }
  986. hdr = nonemb_cmd->va;
  987. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  988. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  989. if (adapter->generation == BE_GEN3)
  990. hdr->version = 1;
  991. be_mcc_notify(adapter);
  992. adapter->stats_cmd_sent = true;
  993. err:
  994. spin_unlock_bh(&adapter->mcc_lock);
  995. return status;
  996. }
  997. /* Lancer Stats */
  998. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  999. struct be_dma_mem *nonemb_cmd)
  1000. {
  1001. struct be_mcc_wrb *wrb;
  1002. struct lancer_cmd_req_pport_stats *req;
  1003. int status = 0;
  1004. spin_lock_bh(&adapter->mcc_lock);
  1005. wrb = wrb_from_mccq(adapter);
  1006. if (!wrb) {
  1007. status = -EBUSY;
  1008. goto err;
  1009. }
  1010. req = nonemb_cmd->va;
  1011. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1012. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1013. nonemb_cmd);
  1014. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1015. req->cmd_params.params.reset_stats = 0;
  1016. be_mcc_notify(adapter);
  1017. adapter->stats_cmd_sent = true;
  1018. err:
  1019. spin_unlock_bh(&adapter->mcc_lock);
  1020. return status;
  1021. }
  1022. /* Uses synchronous mcc */
  1023. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1024. u16 *link_speed, u32 dom)
  1025. {
  1026. struct be_mcc_wrb *wrb;
  1027. struct be_cmd_req_link_status *req;
  1028. int status;
  1029. spin_lock_bh(&adapter->mcc_lock);
  1030. wrb = wrb_from_mccq(adapter);
  1031. if (!wrb) {
  1032. status = -EBUSY;
  1033. goto err;
  1034. }
  1035. req = embedded_payload(wrb);
  1036. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1037. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1038. status = be_mcc_notify_wait(adapter);
  1039. if (!status) {
  1040. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1041. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1042. *link_speed = le16_to_cpu(resp->link_speed);
  1043. if (mac_speed)
  1044. *mac_speed = resp->mac_speed;
  1045. }
  1046. }
  1047. err:
  1048. spin_unlock_bh(&adapter->mcc_lock);
  1049. return status;
  1050. }
  1051. /* Uses synchronous mcc */
  1052. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1053. {
  1054. struct be_mcc_wrb *wrb;
  1055. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1056. u16 mccq_index;
  1057. int status;
  1058. spin_lock_bh(&adapter->mcc_lock);
  1059. mccq_index = adapter->mcc_obj.q.head;
  1060. wrb = wrb_from_mccq(adapter);
  1061. if (!wrb) {
  1062. status = -EBUSY;
  1063. goto err;
  1064. }
  1065. req = embedded_payload(wrb);
  1066. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1067. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1068. wrb, NULL);
  1069. wrb->tag1 = mccq_index;
  1070. be_mcc_notify(adapter);
  1071. err:
  1072. spin_unlock_bh(&adapter->mcc_lock);
  1073. return status;
  1074. }
  1075. /* Uses synchronous mcc */
  1076. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1077. {
  1078. struct be_mcc_wrb *wrb;
  1079. struct be_cmd_req_get_fat *req;
  1080. int status;
  1081. spin_lock_bh(&adapter->mcc_lock);
  1082. wrb = wrb_from_mccq(adapter);
  1083. if (!wrb) {
  1084. status = -EBUSY;
  1085. goto err;
  1086. }
  1087. req = embedded_payload(wrb);
  1088. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1089. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1090. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1091. status = be_mcc_notify_wait(adapter);
  1092. if (!status) {
  1093. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1094. if (log_size && resp->log_size)
  1095. *log_size = le32_to_cpu(resp->log_size) -
  1096. sizeof(u32);
  1097. }
  1098. err:
  1099. spin_unlock_bh(&adapter->mcc_lock);
  1100. return status;
  1101. }
  1102. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1103. {
  1104. struct be_dma_mem get_fat_cmd;
  1105. struct be_mcc_wrb *wrb;
  1106. struct be_cmd_req_get_fat *req;
  1107. u32 offset = 0, total_size, buf_size,
  1108. log_offset = sizeof(u32), payload_len;
  1109. int status;
  1110. if (buf_len == 0)
  1111. return;
  1112. total_size = buf_len;
  1113. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1114. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1115. get_fat_cmd.size,
  1116. &get_fat_cmd.dma);
  1117. if (!get_fat_cmd.va) {
  1118. status = -ENOMEM;
  1119. dev_err(&adapter->pdev->dev,
  1120. "Memory allocation failure while retrieving FAT data\n");
  1121. return;
  1122. }
  1123. spin_lock_bh(&adapter->mcc_lock);
  1124. while (total_size) {
  1125. buf_size = min(total_size, (u32)60*1024);
  1126. total_size -= buf_size;
  1127. wrb = wrb_from_mccq(adapter);
  1128. if (!wrb) {
  1129. status = -EBUSY;
  1130. goto err;
  1131. }
  1132. req = get_fat_cmd.va;
  1133. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1134. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1135. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1136. &get_fat_cmd);
  1137. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1138. req->read_log_offset = cpu_to_le32(log_offset);
  1139. req->read_log_length = cpu_to_le32(buf_size);
  1140. req->data_buffer_size = cpu_to_le32(buf_size);
  1141. status = be_mcc_notify_wait(adapter);
  1142. if (!status) {
  1143. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1144. memcpy(buf + offset,
  1145. resp->data_buffer,
  1146. le32_to_cpu(resp->read_log_length));
  1147. } else {
  1148. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1149. goto err;
  1150. }
  1151. offset += buf_size;
  1152. log_offset += buf_size;
  1153. }
  1154. err:
  1155. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1156. get_fat_cmd.va,
  1157. get_fat_cmd.dma);
  1158. spin_unlock_bh(&adapter->mcc_lock);
  1159. }
  1160. /* Uses synchronous mcc */
  1161. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1162. char *fw_on_flash)
  1163. {
  1164. struct be_mcc_wrb *wrb;
  1165. struct be_cmd_req_get_fw_version *req;
  1166. int status;
  1167. spin_lock_bh(&adapter->mcc_lock);
  1168. wrb = wrb_from_mccq(adapter);
  1169. if (!wrb) {
  1170. status = -EBUSY;
  1171. goto err;
  1172. }
  1173. req = embedded_payload(wrb);
  1174. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1175. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1176. status = be_mcc_notify_wait(adapter);
  1177. if (!status) {
  1178. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1179. strcpy(fw_ver, resp->firmware_version_string);
  1180. if (fw_on_flash)
  1181. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1182. }
  1183. err:
  1184. spin_unlock_bh(&adapter->mcc_lock);
  1185. return status;
  1186. }
  1187. /* set the EQ delay interval of an EQ to specified value
  1188. * Uses async mcc
  1189. */
  1190. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1191. {
  1192. struct be_mcc_wrb *wrb;
  1193. struct be_cmd_req_modify_eq_delay *req;
  1194. int status = 0;
  1195. spin_lock_bh(&adapter->mcc_lock);
  1196. wrb = wrb_from_mccq(adapter);
  1197. if (!wrb) {
  1198. status = -EBUSY;
  1199. goto err;
  1200. }
  1201. req = embedded_payload(wrb);
  1202. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1203. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1204. req->num_eq = cpu_to_le32(1);
  1205. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1206. req->delay[0].phase = 0;
  1207. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1208. be_mcc_notify(adapter);
  1209. err:
  1210. spin_unlock_bh(&adapter->mcc_lock);
  1211. return status;
  1212. }
  1213. /* Uses sycnhronous mcc */
  1214. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1215. u32 num, bool untagged, bool promiscuous)
  1216. {
  1217. struct be_mcc_wrb *wrb;
  1218. struct be_cmd_req_vlan_config *req;
  1219. int status;
  1220. spin_lock_bh(&adapter->mcc_lock);
  1221. wrb = wrb_from_mccq(adapter);
  1222. if (!wrb) {
  1223. status = -EBUSY;
  1224. goto err;
  1225. }
  1226. req = embedded_payload(wrb);
  1227. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1228. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1229. req->interface_id = if_id;
  1230. req->promiscuous = promiscuous;
  1231. req->untagged = untagged;
  1232. req->num_vlan = num;
  1233. if (!promiscuous) {
  1234. memcpy(req->normal_vlan, vtag_array,
  1235. req->num_vlan * sizeof(vtag_array[0]));
  1236. }
  1237. status = be_mcc_notify_wait(adapter);
  1238. err:
  1239. spin_unlock_bh(&adapter->mcc_lock);
  1240. return status;
  1241. }
  1242. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1243. {
  1244. struct be_mcc_wrb *wrb;
  1245. struct be_dma_mem *mem = &adapter->rx_filter;
  1246. struct be_cmd_req_rx_filter *req = mem->va;
  1247. int status;
  1248. spin_lock_bh(&adapter->mcc_lock);
  1249. wrb = wrb_from_mccq(adapter);
  1250. if (!wrb) {
  1251. status = -EBUSY;
  1252. goto err;
  1253. }
  1254. memset(req, 0, sizeof(*req));
  1255. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1256. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1257. wrb, mem);
  1258. req->if_id = cpu_to_le32(adapter->if_handle);
  1259. if (flags & IFF_PROMISC) {
  1260. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1261. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1262. if (value == ON)
  1263. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1264. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1265. } else if (flags & IFF_ALLMULTI) {
  1266. req->if_flags_mask = req->if_flags =
  1267. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1268. } else {
  1269. struct netdev_hw_addr *ha;
  1270. int i = 0;
  1271. req->if_flags_mask = req->if_flags =
  1272. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1273. /* Reset mcast promisc mode if already set by setting mask
  1274. * and not setting flags field
  1275. */
  1276. req->if_flags_mask |=
  1277. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1278. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1279. netdev_for_each_mc_addr(ha, adapter->netdev)
  1280. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1281. }
  1282. status = be_mcc_notify_wait(adapter);
  1283. err:
  1284. spin_unlock_bh(&adapter->mcc_lock);
  1285. return status;
  1286. }
  1287. /* Uses synchrounous mcc */
  1288. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1289. {
  1290. struct be_mcc_wrb *wrb;
  1291. struct be_cmd_req_set_flow_control *req;
  1292. int status;
  1293. spin_lock_bh(&adapter->mcc_lock);
  1294. wrb = wrb_from_mccq(adapter);
  1295. if (!wrb) {
  1296. status = -EBUSY;
  1297. goto err;
  1298. }
  1299. req = embedded_payload(wrb);
  1300. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1301. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1302. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1303. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1304. status = be_mcc_notify_wait(adapter);
  1305. err:
  1306. spin_unlock_bh(&adapter->mcc_lock);
  1307. return status;
  1308. }
  1309. /* Uses sycn mcc */
  1310. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1311. {
  1312. struct be_mcc_wrb *wrb;
  1313. struct be_cmd_req_get_flow_control *req;
  1314. int status;
  1315. spin_lock_bh(&adapter->mcc_lock);
  1316. wrb = wrb_from_mccq(adapter);
  1317. if (!wrb) {
  1318. status = -EBUSY;
  1319. goto err;
  1320. }
  1321. req = embedded_payload(wrb);
  1322. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1323. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1324. status = be_mcc_notify_wait(adapter);
  1325. if (!status) {
  1326. struct be_cmd_resp_get_flow_control *resp =
  1327. embedded_payload(wrb);
  1328. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1329. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1330. }
  1331. err:
  1332. spin_unlock_bh(&adapter->mcc_lock);
  1333. return status;
  1334. }
  1335. /* Uses mbox */
  1336. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1337. u32 *mode, u32 *caps)
  1338. {
  1339. struct be_mcc_wrb *wrb;
  1340. struct be_cmd_req_query_fw_cfg *req;
  1341. int status;
  1342. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1343. return -1;
  1344. wrb = wrb_from_mbox(adapter);
  1345. req = embedded_payload(wrb);
  1346. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1347. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1348. status = be_mbox_notify_wait(adapter);
  1349. if (!status) {
  1350. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1351. *port_num = le32_to_cpu(resp->phys_port);
  1352. *mode = le32_to_cpu(resp->function_mode);
  1353. *caps = le32_to_cpu(resp->function_caps);
  1354. }
  1355. mutex_unlock(&adapter->mbox_lock);
  1356. return status;
  1357. }
  1358. /* Uses mbox */
  1359. int be_cmd_reset_function(struct be_adapter *adapter)
  1360. {
  1361. struct be_mcc_wrb *wrb;
  1362. struct be_cmd_req_hdr *req;
  1363. int status;
  1364. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1365. return -1;
  1366. wrb = wrb_from_mbox(adapter);
  1367. req = embedded_payload(wrb);
  1368. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1369. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1370. status = be_mbox_notify_wait(adapter);
  1371. mutex_unlock(&adapter->mbox_lock);
  1372. return status;
  1373. }
  1374. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1375. {
  1376. struct be_mcc_wrb *wrb;
  1377. struct be_cmd_req_rss_config *req;
  1378. u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
  1379. 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
  1380. int status;
  1381. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1382. return -1;
  1383. wrb = wrb_from_mbox(adapter);
  1384. req = embedded_payload(wrb);
  1385. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1386. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1387. req->if_id = cpu_to_le32(adapter->if_handle);
  1388. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1389. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1390. memcpy(req->cpu_table, rsstable, table_size);
  1391. memcpy(req->hash, myhash, sizeof(myhash));
  1392. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1393. status = be_mbox_notify_wait(adapter);
  1394. mutex_unlock(&adapter->mbox_lock);
  1395. return status;
  1396. }
  1397. /* Uses sync mcc */
  1398. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1399. u8 bcn, u8 sts, u8 state)
  1400. {
  1401. struct be_mcc_wrb *wrb;
  1402. struct be_cmd_req_enable_disable_beacon *req;
  1403. int status;
  1404. spin_lock_bh(&adapter->mcc_lock);
  1405. wrb = wrb_from_mccq(adapter);
  1406. if (!wrb) {
  1407. status = -EBUSY;
  1408. goto err;
  1409. }
  1410. req = embedded_payload(wrb);
  1411. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1412. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1413. req->port_num = port_num;
  1414. req->beacon_state = state;
  1415. req->beacon_duration = bcn;
  1416. req->status_duration = sts;
  1417. status = be_mcc_notify_wait(adapter);
  1418. err:
  1419. spin_unlock_bh(&adapter->mcc_lock);
  1420. return status;
  1421. }
  1422. /* Uses sync mcc */
  1423. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1424. {
  1425. struct be_mcc_wrb *wrb;
  1426. struct be_cmd_req_get_beacon_state *req;
  1427. int status;
  1428. spin_lock_bh(&adapter->mcc_lock);
  1429. wrb = wrb_from_mccq(adapter);
  1430. if (!wrb) {
  1431. status = -EBUSY;
  1432. goto err;
  1433. }
  1434. req = embedded_payload(wrb);
  1435. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1436. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1437. req->port_num = port_num;
  1438. status = be_mcc_notify_wait(adapter);
  1439. if (!status) {
  1440. struct be_cmd_resp_get_beacon_state *resp =
  1441. embedded_payload(wrb);
  1442. *state = resp->beacon_state;
  1443. }
  1444. err:
  1445. spin_unlock_bh(&adapter->mcc_lock);
  1446. return status;
  1447. }
  1448. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1449. u32 data_size, u32 data_offset, const char *obj_name,
  1450. u32 *data_written, u8 *addn_status)
  1451. {
  1452. struct be_mcc_wrb *wrb;
  1453. struct lancer_cmd_req_write_object *req;
  1454. struct lancer_cmd_resp_write_object *resp;
  1455. void *ctxt = NULL;
  1456. int status;
  1457. spin_lock_bh(&adapter->mcc_lock);
  1458. adapter->flash_status = 0;
  1459. wrb = wrb_from_mccq(adapter);
  1460. if (!wrb) {
  1461. status = -EBUSY;
  1462. goto err_unlock;
  1463. }
  1464. req = embedded_payload(wrb);
  1465. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1466. OPCODE_COMMON_WRITE_OBJECT,
  1467. sizeof(struct lancer_cmd_req_write_object), wrb,
  1468. NULL);
  1469. ctxt = &req->context;
  1470. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1471. write_length, ctxt, data_size);
  1472. if (data_size == 0)
  1473. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1474. eof, ctxt, 1);
  1475. else
  1476. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1477. eof, ctxt, 0);
  1478. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1479. req->write_offset = cpu_to_le32(data_offset);
  1480. strcpy(req->object_name, obj_name);
  1481. req->descriptor_count = cpu_to_le32(1);
  1482. req->buf_len = cpu_to_le32(data_size);
  1483. req->addr_low = cpu_to_le32((cmd->dma +
  1484. sizeof(struct lancer_cmd_req_write_object))
  1485. & 0xFFFFFFFF);
  1486. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1487. sizeof(struct lancer_cmd_req_write_object)));
  1488. be_mcc_notify(adapter);
  1489. spin_unlock_bh(&adapter->mcc_lock);
  1490. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1491. msecs_to_jiffies(12000)))
  1492. status = -1;
  1493. else
  1494. status = adapter->flash_status;
  1495. resp = embedded_payload(wrb);
  1496. if (!status) {
  1497. *data_written = le32_to_cpu(resp->actual_write_len);
  1498. } else {
  1499. *addn_status = resp->additional_status;
  1500. status = resp->status;
  1501. }
  1502. return status;
  1503. err_unlock:
  1504. spin_unlock_bh(&adapter->mcc_lock);
  1505. return status;
  1506. }
  1507. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1508. u32 data_size, u32 data_offset, const char *obj_name,
  1509. u32 *data_read, u32 *eof, u8 *addn_status)
  1510. {
  1511. struct be_mcc_wrb *wrb;
  1512. struct lancer_cmd_req_read_object *req;
  1513. struct lancer_cmd_resp_read_object *resp;
  1514. int status;
  1515. spin_lock_bh(&adapter->mcc_lock);
  1516. wrb = wrb_from_mccq(adapter);
  1517. if (!wrb) {
  1518. status = -EBUSY;
  1519. goto err_unlock;
  1520. }
  1521. req = embedded_payload(wrb);
  1522. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1523. OPCODE_COMMON_READ_OBJECT,
  1524. sizeof(struct lancer_cmd_req_read_object), wrb,
  1525. NULL);
  1526. req->desired_read_len = cpu_to_le32(data_size);
  1527. req->read_offset = cpu_to_le32(data_offset);
  1528. strcpy(req->object_name, obj_name);
  1529. req->descriptor_count = cpu_to_le32(1);
  1530. req->buf_len = cpu_to_le32(data_size);
  1531. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1532. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1533. status = be_mcc_notify_wait(adapter);
  1534. resp = embedded_payload(wrb);
  1535. if (!status) {
  1536. *data_read = le32_to_cpu(resp->actual_read_len);
  1537. *eof = le32_to_cpu(resp->eof);
  1538. } else {
  1539. *addn_status = resp->additional_status;
  1540. }
  1541. err_unlock:
  1542. spin_unlock_bh(&adapter->mcc_lock);
  1543. return status;
  1544. }
  1545. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1546. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1547. {
  1548. struct be_mcc_wrb *wrb;
  1549. struct be_cmd_write_flashrom *req;
  1550. int status;
  1551. spin_lock_bh(&adapter->mcc_lock);
  1552. adapter->flash_status = 0;
  1553. wrb = wrb_from_mccq(adapter);
  1554. if (!wrb) {
  1555. status = -EBUSY;
  1556. goto err_unlock;
  1557. }
  1558. req = cmd->va;
  1559. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1560. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1561. req->params.op_type = cpu_to_le32(flash_type);
  1562. req->params.op_code = cpu_to_le32(flash_opcode);
  1563. req->params.data_buf_size = cpu_to_le32(buf_size);
  1564. be_mcc_notify(adapter);
  1565. spin_unlock_bh(&adapter->mcc_lock);
  1566. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1567. msecs_to_jiffies(40000)))
  1568. status = -1;
  1569. else
  1570. status = adapter->flash_status;
  1571. return status;
  1572. err_unlock:
  1573. spin_unlock_bh(&adapter->mcc_lock);
  1574. return status;
  1575. }
  1576. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1577. int offset)
  1578. {
  1579. struct be_mcc_wrb *wrb;
  1580. struct be_cmd_write_flashrom *req;
  1581. int status;
  1582. spin_lock_bh(&adapter->mcc_lock);
  1583. wrb = wrb_from_mccq(adapter);
  1584. if (!wrb) {
  1585. status = -EBUSY;
  1586. goto err;
  1587. }
  1588. req = embedded_payload(wrb);
  1589. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1590. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1591. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1592. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1593. req->params.offset = cpu_to_le32(offset);
  1594. req->params.data_buf_size = cpu_to_le32(0x4);
  1595. status = be_mcc_notify_wait(adapter);
  1596. if (!status)
  1597. memcpy(flashed_crc, req->params.data_buf, 4);
  1598. err:
  1599. spin_unlock_bh(&adapter->mcc_lock);
  1600. return status;
  1601. }
  1602. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1603. struct be_dma_mem *nonemb_cmd)
  1604. {
  1605. struct be_mcc_wrb *wrb;
  1606. struct be_cmd_req_acpi_wol_magic_config *req;
  1607. int status;
  1608. spin_lock_bh(&adapter->mcc_lock);
  1609. wrb = wrb_from_mccq(adapter);
  1610. if (!wrb) {
  1611. status = -EBUSY;
  1612. goto err;
  1613. }
  1614. req = nonemb_cmd->va;
  1615. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1616. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1617. nonemb_cmd);
  1618. memcpy(req->magic_mac, mac, ETH_ALEN);
  1619. status = be_mcc_notify_wait(adapter);
  1620. err:
  1621. spin_unlock_bh(&adapter->mcc_lock);
  1622. return status;
  1623. }
  1624. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1625. u8 loopback_type, u8 enable)
  1626. {
  1627. struct be_mcc_wrb *wrb;
  1628. struct be_cmd_req_set_lmode *req;
  1629. int status;
  1630. spin_lock_bh(&adapter->mcc_lock);
  1631. wrb = wrb_from_mccq(adapter);
  1632. if (!wrb) {
  1633. status = -EBUSY;
  1634. goto err;
  1635. }
  1636. req = embedded_payload(wrb);
  1637. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1638. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1639. NULL);
  1640. req->src_port = port_num;
  1641. req->dest_port = port_num;
  1642. req->loopback_type = loopback_type;
  1643. req->loopback_state = enable;
  1644. status = be_mcc_notify_wait(adapter);
  1645. err:
  1646. spin_unlock_bh(&adapter->mcc_lock);
  1647. return status;
  1648. }
  1649. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1650. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1651. {
  1652. struct be_mcc_wrb *wrb;
  1653. struct be_cmd_req_loopback_test *req;
  1654. int status;
  1655. spin_lock_bh(&adapter->mcc_lock);
  1656. wrb = wrb_from_mccq(adapter);
  1657. if (!wrb) {
  1658. status = -EBUSY;
  1659. goto err;
  1660. }
  1661. req = embedded_payload(wrb);
  1662. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1663. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1664. req->hdr.timeout = cpu_to_le32(4);
  1665. req->pattern = cpu_to_le64(pattern);
  1666. req->src_port = cpu_to_le32(port_num);
  1667. req->dest_port = cpu_to_le32(port_num);
  1668. req->pkt_size = cpu_to_le32(pkt_size);
  1669. req->num_pkts = cpu_to_le32(num_pkts);
  1670. req->loopback_type = cpu_to_le32(loopback_type);
  1671. status = be_mcc_notify_wait(adapter);
  1672. if (!status) {
  1673. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1674. status = le32_to_cpu(resp->status);
  1675. }
  1676. err:
  1677. spin_unlock_bh(&adapter->mcc_lock);
  1678. return status;
  1679. }
  1680. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1681. u32 byte_cnt, struct be_dma_mem *cmd)
  1682. {
  1683. struct be_mcc_wrb *wrb;
  1684. struct be_cmd_req_ddrdma_test *req;
  1685. int status;
  1686. int i, j = 0;
  1687. spin_lock_bh(&adapter->mcc_lock);
  1688. wrb = wrb_from_mccq(adapter);
  1689. if (!wrb) {
  1690. status = -EBUSY;
  1691. goto err;
  1692. }
  1693. req = cmd->va;
  1694. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1695. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1696. req->pattern = cpu_to_le64(pattern);
  1697. req->byte_count = cpu_to_le32(byte_cnt);
  1698. for (i = 0; i < byte_cnt; i++) {
  1699. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1700. j++;
  1701. if (j > 7)
  1702. j = 0;
  1703. }
  1704. status = be_mcc_notify_wait(adapter);
  1705. if (!status) {
  1706. struct be_cmd_resp_ddrdma_test *resp;
  1707. resp = cmd->va;
  1708. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1709. resp->snd_err) {
  1710. status = -1;
  1711. }
  1712. }
  1713. err:
  1714. spin_unlock_bh(&adapter->mcc_lock);
  1715. return status;
  1716. }
  1717. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1718. struct be_dma_mem *nonemb_cmd)
  1719. {
  1720. struct be_mcc_wrb *wrb;
  1721. struct be_cmd_req_seeprom_read *req;
  1722. struct be_sge *sge;
  1723. int status;
  1724. spin_lock_bh(&adapter->mcc_lock);
  1725. wrb = wrb_from_mccq(adapter);
  1726. if (!wrb) {
  1727. status = -EBUSY;
  1728. goto err;
  1729. }
  1730. req = nonemb_cmd->va;
  1731. sge = nonembedded_sgl(wrb);
  1732. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1733. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1734. nonemb_cmd);
  1735. status = be_mcc_notify_wait(adapter);
  1736. err:
  1737. spin_unlock_bh(&adapter->mcc_lock);
  1738. return status;
  1739. }
  1740. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1741. struct be_phy_info *phy_info)
  1742. {
  1743. struct be_mcc_wrb *wrb;
  1744. struct be_cmd_req_get_phy_info *req;
  1745. struct be_dma_mem cmd;
  1746. int status;
  1747. spin_lock_bh(&adapter->mcc_lock);
  1748. wrb = wrb_from_mccq(adapter);
  1749. if (!wrb) {
  1750. status = -EBUSY;
  1751. goto err;
  1752. }
  1753. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1754. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1755. &cmd.dma);
  1756. if (!cmd.va) {
  1757. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1758. status = -ENOMEM;
  1759. goto err;
  1760. }
  1761. req = cmd.va;
  1762. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1763. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1764. wrb, &cmd);
  1765. status = be_mcc_notify_wait(adapter);
  1766. if (!status) {
  1767. struct be_phy_info *resp_phy_info =
  1768. cmd.va + sizeof(struct be_cmd_req_hdr);
  1769. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1770. phy_info->interface_type =
  1771. le16_to_cpu(resp_phy_info->interface_type);
  1772. }
  1773. pci_free_consistent(adapter->pdev, cmd.size,
  1774. cmd.va, cmd.dma);
  1775. err:
  1776. spin_unlock_bh(&adapter->mcc_lock);
  1777. return status;
  1778. }
  1779. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1780. {
  1781. struct be_mcc_wrb *wrb;
  1782. struct be_cmd_req_set_qos *req;
  1783. int status;
  1784. spin_lock_bh(&adapter->mcc_lock);
  1785. wrb = wrb_from_mccq(adapter);
  1786. if (!wrb) {
  1787. status = -EBUSY;
  1788. goto err;
  1789. }
  1790. req = embedded_payload(wrb);
  1791. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1792. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1793. req->hdr.domain = domain;
  1794. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1795. req->max_bps_nic = cpu_to_le32(bps);
  1796. status = be_mcc_notify_wait(adapter);
  1797. err:
  1798. spin_unlock_bh(&adapter->mcc_lock);
  1799. return status;
  1800. }
  1801. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1802. {
  1803. struct be_mcc_wrb *wrb;
  1804. struct be_cmd_req_cntl_attribs *req;
  1805. struct be_cmd_resp_cntl_attribs *resp;
  1806. int status;
  1807. int payload_len = max(sizeof(*req), sizeof(*resp));
  1808. struct mgmt_controller_attrib *attribs;
  1809. struct be_dma_mem attribs_cmd;
  1810. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1811. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1812. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1813. &attribs_cmd.dma);
  1814. if (!attribs_cmd.va) {
  1815. dev_err(&adapter->pdev->dev,
  1816. "Memory allocation failure\n");
  1817. return -ENOMEM;
  1818. }
  1819. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1820. return -1;
  1821. wrb = wrb_from_mbox(adapter);
  1822. if (!wrb) {
  1823. status = -EBUSY;
  1824. goto err;
  1825. }
  1826. req = attribs_cmd.va;
  1827. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1828. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1829. &attribs_cmd);
  1830. status = be_mbox_notify_wait(adapter);
  1831. if (!status) {
  1832. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1833. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1834. }
  1835. err:
  1836. mutex_unlock(&adapter->mbox_lock);
  1837. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1838. attribs_cmd.dma);
  1839. return status;
  1840. }
  1841. /* Uses mbox */
  1842. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1843. {
  1844. struct be_mcc_wrb *wrb;
  1845. struct be_cmd_req_set_func_cap *req;
  1846. int status;
  1847. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1848. return -1;
  1849. wrb = wrb_from_mbox(adapter);
  1850. if (!wrb) {
  1851. status = -EBUSY;
  1852. goto err;
  1853. }
  1854. req = embedded_payload(wrb);
  1855. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1856. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1857. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1858. CAPABILITY_BE3_NATIVE_ERX_API);
  1859. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1860. status = be_mbox_notify_wait(adapter);
  1861. if (!status) {
  1862. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1863. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1864. CAPABILITY_BE3_NATIVE_ERX_API;
  1865. }
  1866. err:
  1867. mutex_unlock(&adapter->mbox_lock);
  1868. return status;
  1869. }