emulate.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. #include "tss.h"
  35. /*
  36. * Opcode effective-address decode tables.
  37. * Note that we only emulate instructions that have at least one memory
  38. * operand (excluding implicit stack references). We assume that stack
  39. * references and instruction fetches will never occur in special memory
  40. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  41. * not be handled.
  42. */
  43. /* Operand sizes: 8-bit operands or specified/overridden size. */
  44. #define ByteOp (1<<0) /* 8-bit operands. */
  45. /* Destination operand type. */
  46. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  47. #define DstReg (2<<1) /* Register operand. */
  48. #define DstMem (3<<1) /* Memory operand. */
  49. #define DstAcc (4<<1) /* Destination Accumulator */
  50. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  51. #define DstMem64 (6<<1) /* 64bit memory operand */
  52. #define DstMask (7<<1)
  53. /* Source operand type. */
  54. #define SrcNone (0<<4) /* No source operand. */
  55. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  56. #define SrcReg (1<<4) /* Register operand. */
  57. #define SrcMem (2<<4) /* Memory operand. */
  58. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  59. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  60. #define SrcImm (5<<4) /* Immediate operand. */
  61. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  62. #define SrcOne (7<<4) /* Implied '1' */
  63. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  64. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  65. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  66. #define SrcMask (0xf<<4)
  67. /* Generic ModRM decode. */
  68. #define ModRM (1<<8)
  69. /* Destination is only written; never read. */
  70. #define Mov (1<<9)
  71. #define BitOp (1<<10)
  72. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  73. #define String (1<<12) /* String instruction (rep capable) */
  74. #define Stack (1<<13) /* Stack instruction (push/pop) */
  75. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  76. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  77. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  78. /* Misc flags */
  79. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  80. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  81. #define No64 (1<<28)
  82. /* Source 2 operand type */
  83. #define Src2None (0<<29)
  84. #define Src2CL (1<<29)
  85. #define Src2ImmByte (2<<29)
  86. #define Src2One (3<<29)
  87. #define Src2Imm16 (4<<29)
  88. #define Src2Mem16 (5<<29) /* Used for Ep encoding. First argument has to be
  89. in memory and second argument is located
  90. immediately after the first one in memory. */
  91. #define Src2Mask (7<<29)
  92. enum {
  93. Group1_80, Group1_81, Group1_82, Group1_83,
  94. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  95. Group8, Group9,
  96. };
  97. static u32 opcode_table[256] = {
  98. /* 0x00 - 0x07 */
  99. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  100. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  101. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  102. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  103. /* 0x08 - 0x0F */
  104. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  105. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  106. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  107. ImplicitOps | Stack | No64, 0,
  108. /* 0x10 - 0x17 */
  109. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  110. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  111. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  112. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  113. /* 0x18 - 0x1F */
  114. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  117. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  118. /* 0x20 - 0x27 */
  119. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  120. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  121. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  122. /* 0x28 - 0x2F */
  123. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  124. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  125. 0, 0, 0, 0,
  126. /* 0x30 - 0x37 */
  127. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  128. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  129. 0, 0, 0, 0,
  130. /* 0x38 - 0x3F */
  131. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  132. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  133. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  134. 0, 0,
  135. /* 0x40 - 0x47 */
  136. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  137. /* 0x48 - 0x4F */
  138. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  139. /* 0x50 - 0x57 */
  140. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  141. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  142. /* 0x58 - 0x5F */
  143. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  144. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  145. /* 0x60 - 0x67 */
  146. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  147. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  148. 0, 0, 0, 0,
  149. /* 0x68 - 0x6F */
  150. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  151. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  152. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  153. /* 0x70 - 0x77 */
  154. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  155. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  156. /* 0x78 - 0x7F */
  157. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  158. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  159. /* 0x80 - 0x87 */
  160. Group | Group1_80, Group | Group1_81,
  161. Group | Group1_82, Group | Group1_83,
  162. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  163. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  164. /* 0x88 - 0x8F */
  165. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  166. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  167. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  168. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  169. /* 0x90 - 0x97 */
  170. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  171. /* 0x98 - 0x9F */
  172. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  173. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  174. /* 0xA0 - 0xA7 */
  175. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  176. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  177. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  178. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  179. /* 0xA8 - 0xAF */
  180. 0, 0, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  181. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  182. ByteOp | DstDI | String, DstDI | String,
  183. /* 0xB0 - 0xB7 */
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  186. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  187. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  188. /* 0xB8 - 0xBF */
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  191. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  192. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  193. /* 0xC0 - 0xC7 */
  194. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  195. 0, ImplicitOps | Stack, 0, 0,
  196. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  197. /* 0xC8 - 0xCF */
  198. 0, 0, 0, ImplicitOps | Stack,
  199. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  200. /* 0xD0 - 0xD7 */
  201. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  202. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  203. 0, 0, 0, 0,
  204. /* 0xD8 - 0xDF */
  205. 0, 0, 0, 0, 0, 0, 0, 0,
  206. /* 0xE0 - 0xE7 */
  207. 0, 0, 0, 0,
  208. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  209. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  210. /* 0xE8 - 0xEF */
  211. SrcImm | Stack, SrcImm | ImplicitOps,
  212. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  213. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  214. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  215. /* 0xF0 - 0xF7 */
  216. 0, 0, 0, 0,
  217. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  218. /* 0xF8 - 0xFF */
  219. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  220. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  221. };
  222. static u32 twobyte_table[256] = {
  223. /* 0x00 - 0x0F */
  224. 0, Group | GroupDual | Group7, 0, 0,
  225. 0, ImplicitOps, ImplicitOps | Priv, 0,
  226. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  227. 0, ImplicitOps | ModRM, 0, 0,
  228. /* 0x10 - 0x1F */
  229. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  230. /* 0x20 - 0x2F */
  231. ModRM | ImplicitOps | Priv, ModRM | Priv,
  232. ModRM | ImplicitOps | Priv, ModRM | Priv,
  233. 0, 0, 0, 0,
  234. 0, 0, 0, 0, 0, 0, 0, 0,
  235. /* 0x30 - 0x3F */
  236. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  237. ImplicitOps, ImplicitOps | Priv, 0, 0,
  238. 0, 0, 0, 0, 0, 0, 0, 0,
  239. /* 0x40 - 0x47 */
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  243. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  244. /* 0x48 - 0x4F */
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  247. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  248. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  249. /* 0x50 - 0x5F */
  250. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  251. /* 0x60 - 0x6F */
  252. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  253. /* 0x70 - 0x7F */
  254. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  255. /* 0x80 - 0x8F */
  256. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  257. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  258. /* 0x90 - 0x9F */
  259. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  260. /* 0xA0 - 0xA7 */
  261. ImplicitOps | Stack, ImplicitOps | Stack,
  262. 0, DstMem | SrcReg | ModRM | BitOp,
  263. DstMem | SrcReg | Src2ImmByte | ModRM,
  264. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  265. /* 0xA8 - 0xAF */
  266. ImplicitOps | Stack, ImplicitOps | Stack,
  267. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  268. DstMem | SrcReg | Src2ImmByte | ModRM,
  269. DstMem | SrcReg | Src2CL | ModRM,
  270. ModRM, 0,
  271. /* 0xB0 - 0xB7 */
  272. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  273. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  274. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  275. DstReg | SrcMem16 | ModRM | Mov,
  276. /* 0xB8 - 0xBF */
  277. 0, 0,
  278. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  279. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  280. DstReg | SrcMem16 | ModRM | Mov,
  281. /* 0xC0 - 0xCF */
  282. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  283. 0, 0, 0, Group | GroupDual | Group9,
  284. 0, 0, 0, 0, 0, 0, 0, 0,
  285. /* 0xD0 - 0xDF */
  286. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  287. /* 0xE0 - 0xEF */
  288. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  289. /* 0xF0 - 0xFF */
  290. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  291. };
  292. static u32 group_table[] = {
  293. [Group1_80*8] =
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM | Lock,
  300. ByteOp | DstMem | SrcImm | ModRM | Lock,
  301. ByteOp | DstMem | SrcImm | ModRM,
  302. [Group1_81*8] =
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM | Lock,
  308. DstMem | SrcImm | ModRM | Lock,
  309. DstMem | SrcImm | ModRM | Lock,
  310. DstMem | SrcImm | ModRM,
  311. [Group1_82*8] =
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  317. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  318. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  319. ByteOp | DstMem | SrcImm | ModRM | No64,
  320. [Group1_83*8] =
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM | Lock,
  326. DstMem | SrcImmByte | ModRM | Lock,
  327. DstMem | SrcImmByte | ModRM | Lock,
  328. DstMem | SrcImmByte | ModRM,
  329. [Group1A*8] =
  330. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  331. [Group3_Byte*8] =
  332. ByteOp | SrcImm | DstMem | ModRM, 0,
  333. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  334. 0, 0, 0, 0,
  335. [Group3*8] =
  336. DstMem | SrcImm | ModRM, 0,
  337. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  338. 0, 0, 0, 0,
  339. [Group4*8] =
  340. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  341. 0, 0, 0, 0, 0, 0,
  342. [Group5*8] =
  343. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  344. SrcMem | ModRM | Stack, 0,
  345. SrcMem | ModRM | Stack, SrcMem | ModRM | Src2Mem16 | ImplicitOps,
  346. SrcMem | ModRM | Stack, 0,
  347. [Group7*8] =
  348. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  349. SrcNone | ModRM | DstMem | Mov, 0,
  350. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  351. [Group8*8] =
  352. 0, 0, 0, 0,
  353. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  354. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  355. [Group9*8] =
  356. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  357. };
  358. static u32 group2_table[] = {
  359. [Group7*8] =
  360. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  361. SrcNone | ModRM | DstMem | Mov, 0,
  362. SrcMem16 | ModRM | Mov | Priv, 0,
  363. [Group9*8] =
  364. 0, 0, 0, 0, 0, 0, 0, 0,
  365. };
  366. /* EFLAGS bit definitions. */
  367. #define EFLG_ID (1<<21)
  368. #define EFLG_VIP (1<<20)
  369. #define EFLG_VIF (1<<19)
  370. #define EFLG_AC (1<<18)
  371. #define EFLG_VM (1<<17)
  372. #define EFLG_RF (1<<16)
  373. #define EFLG_IOPL (3<<12)
  374. #define EFLG_NT (1<<14)
  375. #define EFLG_OF (1<<11)
  376. #define EFLG_DF (1<<10)
  377. #define EFLG_IF (1<<9)
  378. #define EFLG_TF (1<<8)
  379. #define EFLG_SF (1<<7)
  380. #define EFLG_ZF (1<<6)
  381. #define EFLG_AF (1<<4)
  382. #define EFLG_PF (1<<2)
  383. #define EFLG_CF (1<<0)
  384. /*
  385. * Instruction emulation:
  386. * Most instructions are emulated directly via a fragment of inline assembly
  387. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  388. * any modified flags.
  389. */
  390. #if defined(CONFIG_X86_64)
  391. #define _LO32 "k" /* force 32-bit operand */
  392. #define _STK "%%rsp" /* stack pointer */
  393. #elif defined(__i386__)
  394. #define _LO32 "" /* force 32-bit operand */
  395. #define _STK "%%esp" /* stack pointer */
  396. #endif
  397. /*
  398. * These EFLAGS bits are restored from saved value during emulation, and
  399. * any changes are written back to the saved value after emulation.
  400. */
  401. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  402. /* Before executing instruction: restore necessary bits in EFLAGS. */
  403. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  404. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  405. "movl %"_sav",%"_LO32 _tmp"; " \
  406. "push %"_tmp"; " \
  407. "push %"_tmp"; " \
  408. "movl %"_msk",%"_LO32 _tmp"; " \
  409. "andl %"_LO32 _tmp",("_STK"); " \
  410. "pushf; " \
  411. "notl %"_LO32 _tmp"; " \
  412. "andl %"_LO32 _tmp",("_STK"); " \
  413. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  414. "pop %"_tmp"; " \
  415. "orl %"_LO32 _tmp",("_STK"); " \
  416. "popf; " \
  417. "pop %"_sav"; "
  418. /* After executing instruction: write-back necessary bits in EFLAGS. */
  419. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  420. /* _sav |= EFLAGS & _msk; */ \
  421. "pushf; " \
  422. "pop %"_tmp"; " \
  423. "andl %"_msk",%"_LO32 _tmp"; " \
  424. "orl %"_LO32 _tmp",%"_sav"; "
  425. #ifdef CONFIG_X86_64
  426. #define ON64(x) x
  427. #else
  428. #define ON64(x)
  429. #endif
  430. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  431. do { \
  432. __asm__ __volatile__ ( \
  433. _PRE_EFLAGS("0", "4", "2") \
  434. _op _suffix " %"_x"3,%1; " \
  435. _POST_EFLAGS("0", "4", "2") \
  436. : "=m" (_eflags), "=m" ((_dst).val), \
  437. "=&r" (_tmp) \
  438. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  439. } while (0)
  440. /* Raw emulation: instruction has two explicit operands. */
  441. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  442. do { \
  443. unsigned long _tmp; \
  444. \
  445. switch ((_dst).bytes) { \
  446. case 2: \
  447. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  448. break; \
  449. case 4: \
  450. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  451. break; \
  452. case 8: \
  453. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  454. break; \
  455. } \
  456. } while (0)
  457. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  458. do { \
  459. unsigned long _tmp; \
  460. switch ((_dst).bytes) { \
  461. case 1: \
  462. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  463. break; \
  464. default: \
  465. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  466. _wx, _wy, _lx, _ly, _qx, _qy); \
  467. break; \
  468. } \
  469. } while (0)
  470. /* Source operand is byte-sized and may be restricted to just %cl. */
  471. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  472. __emulate_2op(_op, _src, _dst, _eflags, \
  473. "b", "c", "b", "c", "b", "c", "b", "c")
  474. /* Source operand is byte, word, long or quad sized. */
  475. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  476. __emulate_2op(_op, _src, _dst, _eflags, \
  477. "b", "q", "w", "r", _LO32, "r", "", "r")
  478. /* Source operand is word, long or quad sized. */
  479. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  480. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  481. "w", "r", _LO32, "r", "", "r")
  482. /* Instruction has three operands and one operand is stored in ECX register */
  483. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  484. do { \
  485. unsigned long _tmp; \
  486. _type _clv = (_cl).val; \
  487. _type _srcv = (_src).val; \
  488. _type _dstv = (_dst).val; \
  489. \
  490. __asm__ __volatile__ ( \
  491. _PRE_EFLAGS("0", "5", "2") \
  492. _op _suffix " %4,%1 \n" \
  493. _POST_EFLAGS("0", "5", "2") \
  494. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  495. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  496. ); \
  497. \
  498. (_cl).val = (unsigned long) _clv; \
  499. (_src).val = (unsigned long) _srcv; \
  500. (_dst).val = (unsigned long) _dstv; \
  501. } while (0)
  502. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  503. do { \
  504. switch ((_dst).bytes) { \
  505. case 2: \
  506. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  507. "w", unsigned short); \
  508. break; \
  509. case 4: \
  510. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  511. "l", unsigned int); \
  512. break; \
  513. case 8: \
  514. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  515. "q", unsigned long)); \
  516. break; \
  517. } \
  518. } while (0)
  519. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  520. do { \
  521. unsigned long _tmp; \
  522. \
  523. __asm__ __volatile__ ( \
  524. _PRE_EFLAGS("0", "3", "2") \
  525. _op _suffix " %1; " \
  526. _POST_EFLAGS("0", "3", "2") \
  527. : "=m" (_eflags), "+m" ((_dst).val), \
  528. "=&r" (_tmp) \
  529. : "i" (EFLAGS_MASK)); \
  530. } while (0)
  531. /* Instruction has only one explicit operand (no source operand). */
  532. #define emulate_1op(_op, _dst, _eflags) \
  533. do { \
  534. switch ((_dst).bytes) { \
  535. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  536. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  537. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  538. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  539. } \
  540. } while (0)
  541. /* Fetch next part of the instruction being emulated. */
  542. #define insn_fetch(_type, _size, _eip) \
  543. ({ unsigned long _x; \
  544. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  545. if (rc != X86EMUL_CONTINUE) \
  546. goto done; \
  547. (_eip) += (_size); \
  548. (_type)_x; \
  549. })
  550. static inline unsigned long ad_mask(struct decode_cache *c)
  551. {
  552. return (1UL << (c->ad_bytes << 3)) - 1;
  553. }
  554. /* Access/update address held in a register, based on addressing mode. */
  555. static inline unsigned long
  556. address_mask(struct decode_cache *c, unsigned long reg)
  557. {
  558. if (c->ad_bytes == sizeof(unsigned long))
  559. return reg;
  560. else
  561. return reg & ad_mask(c);
  562. }
  563. static inline unsigned long
  564. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  565. {
  566. return base + address_mask(c, reg);
  567. }
  568. static inline void
  569. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  570. {
  571. if (c->ad_bytes == sizeof(unsigned long))
  572. *reg += inc;
  573. else
  574. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  575. }
  576. static inline void jmp_rel(struct decode_cache *c, int rel)
  577. {
  578. register_address_increment(c, &c->eip, rel);
  579. }
  580. static void set_seg_override(struct decode_cache *c, int seg)
  581. {
  582. c->has_seg_override = true;
  583. c->seg_override = seg;
  584. }
  585. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  586. {
  587. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  588. return 0;
  589. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  590. }
  591. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  592. struct decode_cache *c)
  593. {
  594. if (!c->has_seg_override)
  595. return 0;
  596. return seg_base(ctxt, c->seg_override);
  597. }
  598. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  599. {
  600. return seg_base(ctxt, VCPU_SREG_ES);
  601. }
  602. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  603. {
  604. return seg_base(ctxt, VCPU_SREG_SS);
  605. }
  606. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  607. struct x86_emulate_ops *ops,
  608. unsigned long linear, u8 *dest)
  609. {
  610. struct fetch_cache *fc = &ctxt->decode.fetch;
  611. int rc;
  612. int size;
  613. if (linear < fc->start || linear >= fc->end) {
  614. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  615. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  616. if (rc != X86EMUL_CONTINUE)
  617. return rc;
  618. fc->start = linear;
  619. fc->end = linear + size;
  620. }
  621. *dest = fc->data[linear - fc->start];
  622. return X86EMUL_CONTINUE;
  623. }
  624. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  625. struct x86_emulate_ops *ops,
  626. unsigned long eip, void *dest, unsigned size)
  627. {
  628. int rc;
  629. /* x86 instructions are limited to 15 bytes. */
  630. if (eip + size - ctxt->eip > 15)
  631. return X86EMUL_UNHANDLEABLE;
  632. eip += ctxt->cs_base;
  633. while (size--) {
  634. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  635. if (rc != X86EMUL_CONTINUE)
  636. return rc;
  637. }
  638. return X86EMUL_CONTINUE;
  639. }
  640. /*
  641. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  642. * pointer into the block that addresses the relevant register.
  643. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  644. */
  645. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  646. int highbyte_regs)
  647. {
  648. void *p;
  649. p = &regs[modrm_reg];
  650. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  651. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  652. return p;
  653. }
  654. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  655. struct x86_emulate_ops *ops,
  656. void *ptr,
  657. u16 *size, unsigned long *address, int op_bytes)
  658. {
  659. int rc;
  660. if (op_bytes == 2)
  661. op_bytes = 3;
  662. *address = 0;
  663. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  664. ctxt->vcpu, NULL);
  665. if (rc != X86EMUL_CONTINUE)
  666. return rc;
  667. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  668. ctxt->vcpu, NULL);
  669. return rc;
  670. }
  671. static int test_cc(unsigned int condition, unsigned int flags)
  672. {
  673. int rc = 0;
  674. switch ((condition & 15) >> 1) {
  675. case 0: /* o */
  676. rc |= (flags & EFLG_OF);
  677. break;
  678. case 1: /* b/c/nae */
  679. rc |= (flags & EFLG_CF);
  680. break;
  681. case 2: /* z/e */
  682. rc |= (flags & EFLG_ZF);
  683. break;
  684. case 3: /* be/na */
  685. rc |= (flags & (EFLG_CF|EFLG_ZF));
  686. break;
  687. case 4: /* s */
  688. rc |= (flags & EFLG_SF);
  689. break;
  690. case 5: /* p/pe */
  691. rc |= (flags & EFLG_PF);
  692. break;
  693. case 7: /* le/ng */
  694. rc |= (flags & EFLG_ZF);
  695. /* fall through */
  696. case 6: /* l/nge */
  697. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  698. break;
  699. }
  700. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  701. return (!!rc ^ (condition & 1));
  702. }
  703. static void decode_register_operand(struct operand *op,
  704. struct decode_cache *c,
  705. int inhibit_bytereg)
  706. {
  707. unsigned reg = c->modrm_reg;
  708. int highbyte_regs = c->rex_prefix == 0;
  709. if (!(c->d & ModRM))
  710. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  711. op->type = OP_REG;
  712. if ((c->d & ByteOp) && !inhibit_bytereg) {
  713. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  714. op->val = *(u8 *)op->ptr;
  715. op->bytes = 1;
  716. } else {
  717. op->ptr = decode_register(reg, c->regs, 0);
  718. op->bytes = c->op_bytes;
  719. switch (op->bytes) {
  720. case 2:
  721. op->val = *(u16 *)op->ptr;
  722. break;
  723. case 4:
  724. op->val = *(u32 *)op->ptr;
  725. break;
  726. case 8:
  727. op->val = *(u64 *) op->ptr;
  728. break;
  729. }
  730. }
  731. op->orig_val = op->val;
  732. }
  733. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  734. struct x86_emulate_ops *ops)
  735. {
  736. struct decode_cache *c = &ctxt->decode;
  737. u8 sib;
  738. int index_reg = 0, base_reg = 0, scale;
  739. int rc = X86EMUL_CONTINUE;
  740. if (c->rex_prefix) {
  741. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  742. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  743. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  744. }
  745. c->modrm = insn_fetch(u8, 1, c->eip);
  746. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  747. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  748. c->modrm_rm |= (c->modrm & 0x07);
  749. c->modrm_ea = 0;
  750. c->use_modrm_ea = 1;
  751. if (c->modrm_mod == 3) {
  752. c->modrm_ptr = decode_register(c->modrm_rm,
  753. c->regs, c->d & ByteOp);
  754. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  755. return rc;
  756. }
  757. if (c->ad_bytes == 2) {
  758. unsigned bx = c->regs[VCPU_REGS_RBX];
  759. unsigned bp = c->regs[VCPU_REGS_RBP];
  760. unsigned si = c->regs[VCPU_REGS_RSI];
  761. unsigned di = c->regs[VCPU_REGS_RDI];
  762. /* 16-bit ModR/M decode. */
  763. switch (c->modrm_mod) {
  764. case 0:
  765. if (c->modrm_rm == 6)
  766. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  767. break;
  768. case 1:
  769. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  770. break;
  771. case 2:
  772. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  773. break;
  774. }
  775. switch (c->modrm_rm) {
  776. case 0:
  777. c->modrm_ea += bx + si;
  778. break;
  779. case 1:
  780. c->modrm_ea += bx + di;
  781. break;
  782. case 2:
  783. c->modrm_ea += bp + si;
  784. break;
  785. case 3:
  786. c->modrm_ea += bp + di;
  787. break;
  788. case 4:
  789. c->modrm_ea += si;
  790. break;
  791. case 5:
  792. c->modrm_ea += di;
  793. break;
  794. case 6:
  795. if (c->modrm_mod != 0)
  796. c->modrm_ea += bp;
  797. break;
  798. case 7:
  799. c->modrm_ea += bx;
  800. break;
  801. }
  802. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  803. (c->modrm_rm == 6 && c->modrm_mod != 0))
  804. if (!c->has_seg_override)
  805. set_seg_override(c, VCPU_SREG_SS);
  806. c->modrm_ea = (u16)c->modrm_ea;
  807. } else {
  808. /* 32/64-bit ModR/M decode. */
  809. if ((c->modrm_rm & 7) == 4) {
  810. sib = insn_fetch(u8, 1, c->eip);
  811. index_reg |= (sib >> 3) & 7;
  812. base_reg |= sib & 7;
  813. scale = sib >> 6;
  814. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  815. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  816. else
  817. c->modrm_ea += c->regs[base_reg];
  818. if (index_reg != 4)
  819. c->modrm_ea += c->regs[index_reg] << scale;
  820. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  821. if (ctxt->mode == X86EMUL_MODE_PROT64)
  822. c->rip_relative = 1;
  823. } else
  824. c->modrm_ea += c->regs[c->modrm_rm];
  825. switch (c->modrm_mod) {
  826. case 0:
  827. if (c->modrm_rm == 5)
  828. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  829. break;
  830. case 1:
  831. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  832. break;
  833. case 2:
  834. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  835. break;
  836. }
  837. }
  838. done:
  839. return rc;
  840. }
  841. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  842. struct x86_emulate_ops *ops)
  843. {
  844. struct decode_cache *c = &ctxt->decode;
  845. int rc = X86EMUL_CONTINUE;
  846. switch (c->ad_bytes) {
  847. case 2:
  848. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  849. break;
  850. case 4:
  851. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  852. break;
  853. case 8:
  854. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  855. break;
  856. }
  857. done:
  858. return rc;
  859. }
  860. int
  861. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  862. {
  863. struct decode_cache *c = &ctxt->decode;
  864. int rc = X86EMUL_CONTINUE;
  865. int mode = ctxt->mode;
  866. int def_op_bytes, def_ad_bytes, group;
  867. /* we cannot decode insn before we complete previous rep insn */
  868. WARN_ON(ctxt->restart);
  869. /* Shadow copy of register state. Committed on successful emulation. */
  870. memset(c, 0, sizeof(struct decode_cache));
  871. c->eip = ctxt->eip;
  872. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  873. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  874. switch (mode) {
  875. case X86EMUL_MODE_REAL:
  876. case X86EMUL_MODE_VM86:
  877. case X86EMUL_MODE_PROT16:
  878. def_op_bytes = def_ad_bytes = 2;
  879. break;
  880. case X86EMUL_MODE_PROT32:
  881. def_op_bytes = def_ad_bytes = 4;
  882. break;
  883. #ifdef CONFIG_X86_64
  884. case X86EMUL_MODE_PROT64:
  885. def_op_bytes = 4;
  886. def_ad_bytes = 8;
  887. break;
  888. #endif
  889. default:
  890. return -1;
  891. }
  892. c->op_bytes = def_op_bytes;
  893. c->ad_bytes = def_ad_bytes;
  894. /* Legacy prefixes. */
  895. for (;;) {
  896. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  897. case 0x66: /* operand-size override */
  898. /* switch between 2/4 bytes */
  899. c->op_bytes = def_op_bytes ^ 6;
  900. break;
  901. case 0x67: /* address-size override */
  902. if (mode == X86EMUL_MODE_PROT64)
  903. /* switch between 4/8 bytes */
  904. c->ad_bytes = def_ad_bytes ^ 12;
  905. else
  906. /* switch between 2/4 bytes */
  907. c->ad_bytes = def_ad_bytes ^ 6;
  908. break;
  909. case 0x26: /* ES override */
  910. case 0x2e: /* CS override */
  911. case 0x36: /* SS override */
  912. case 0x3e: /* DS override */
  913. set_seg_override(c, (c->b >> 3) & 3);
  914. break;
  915. case 0x64: /* FS override */
  916. case 0x65: /* GS override */
  917. set_seg_override(c, c->b & 7);
  918. break;
  919. case 0x40 ... 0x4f: /* REX */
  920. if (mode != X86EMUL_MODE_PROT64)
  921. goto done_prefixes;
  922. c->rex_prefix = c->b;
  923. continue;
  924. case 0xf0: /* LOCK */
  925. c->lock_prefix = 1;
  926. break;
  927. case 0xf2: /* REPNE/REPNZ */
  928. c->rep_prefix = REPNE_PREFIX;
  929. break;
  930. case 0xf3: /* REP/REPE/REPZ */
  931. c->rep_prefix = REPE_PREFIX;
  932. break;
  933. default:
  934. goto done_prefixes;
  935. }
  936. /* Any legacy prefix after a REX prefix nullifies its effect. */
  937. c->rex_prefix = 0;
  938. }
  939. done_prefixes:
  940. /* REX prefix. */
  941. if (c->rex_prefix)
  942. if (c->rex_prefix & 8)
  943. c->op_bytes = 8; /* REX.W */
  944. /* Opcode byte(s). */
  945. c->d = opcode_table[c->b];
  946. if (c->d == 0) {
  947. /* Two-byte opcode? */
  948. if (c->b == 0x0f) {
  949. c->twobyte = 1;
  950. c->b = insn_fetch(u8, 1, c->eip);
  951. c->d = twobyte_table[c->b];
  952. }
  953. }
  954. if (c->d & Group) {
  955. group = c->d & GroupMask;
  956. c->modrm = insn_fetch(u8, 1, c->eip);
  957. --c->eip;
  958. group = (group << 3) + ((c->modrm >> 3) & 7);
  959. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  960. c->d = group2_table[group];
  961. else
  962. c->d = group_table[group];
  963. }
  964. /* Unrecognised? */
  965. if (c->d == 0) {
  966. DPRINTF("Cannot emulate %02x\n", c->b);
  967. return -1;
  968. }
  969. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  970. c->op_bytes = 8;
  971. /* ModRM and SIB bytes. */
  972. if (c->d & ModRM)
  973. rc = decode_modrm(ctxt, ops);
  974. else if (c->d & MemAbs)
  975. rc = decode_abs(ctxt, ops);
  976. if (rc != X86EMUL_CONTINUE)
  977. goto done;
  978. if (!c->has_seg_override)
  979. set_seg_override(c, VCPU_SREG_DS);
  980. if (!(!c->twobyte && c->b == 0x8d))
  981. c->modrm_ea += seg_override_base(ctxt, c);
  982. if (c->ad_bytes != 8)
  983. c->modrm_ea = (u32)c->modrm_ea;
  984. if (c->rip_relative)
  985. c->modrm_ea += c->eip;
  986. /*
  987. * Decode and fetch the source operand: register, memory
  988. * or immediate.
  989. */
  990. switch (c->d & SrcMask) {
  991. case SrcNone:
  992. break;
  993. case SrcReg:
  994. decode_register_operand(&c->src, c, 0);
  995. break;
  996. case SrcMem16:
  997. c->src.bytes = 2;
  998. goto srcmem_common;
  999. case SrcMem32:
  1000. c->src.bytes = 4;
  1001. goto srcmem_common;
  1002. case SrcMem:
  1003. c->src.bytes = (c->d & ByteOp) ? 1 :
  1004. c->op_bytes;
  1005. /* Don't fetch the address for invlpg: it could be unmapped. */
  1006. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1007. break;
  1008. srcmem_common:
  1009. /*
  1010. * For instructions with a ModR/M byte, switch to register
  1011. * access if Mod = 3.
  1012. */
  1013. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1014. c->src.type = OP_REG;
  1015. c->src.val = c->modrm_val;
  1016. c->src.ptr = c->modrm_ptr;
  1017. break;
  1018. }
  1019. c->src.type = OP_MEM;
  1020. c->src.ptr = (unsigned long *)c->modrm_ea;
  1021. c->src.val = 0;
  1022. break;
  1023. case SrcImm:
  1024. case SrcImmU:
  1025. c->src.type = OP_IMM;
  1026. c->src.ptr = (unsigned long *)c->eip;
  1027. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1028. if (c->src.bytes == 8)
  1029. c->src.bytes = 4;
  1030. /* NB. Immediates are sign-extended as necessary. */
  1031. switch (c->src.bytes) {
  1032. case 1:
  1033. c->src.val = insn_fetch(s8, 1, c->eip);
  1034. break;
  1035. case 2:
  1036. c->src.val = insn_fetch(s16, 2, c->eip);
  1037. break;
  1038. case 4:
  1039. c->src.val = insn_fetch(s32, 4, c->eip);
  1040. break;
  1041. }
  1042. if ((c->d & SrcMask) == SrcImmU) {
  1043. switch (c->src.bytes) {
  1044. case 1:
  1045. c->src.val &= 0xff;
  1046. break;
  1047. case 2:
  1048. c->src.val &= 0xffff;
  1049. break;
  1050. case 4:
  1051. c->src.val &= 0xffffffff;
  1052. break;
  1053. }
  1054. }
  1055. break;
  1056. case SrcImmByte:
  1057. case SrcImmUByte:
  1058. c->src.type = OP_IMM;
  1059. c->src.ptr = (unsigned long *)c->eip;
  1060. c->src.bytes = 1;
  1061. if ((c->d & SrcMask) == SrcImmByte)
  1062. c->src.val = insn_fetch(s8, 1, c->eip);
  1063. else
  1064. c->src.val = insn_fetch(u8, 1, c->eip);
  1065. break;
  1066. case SrcOne:
  1067. c->src.bytes = 1;
  1068. c->src.val = 1;
  1069. break;
  1070. case SrcSI:
  1071. c->src.type = OP_MEM;
  1072. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1073. c->src.ptr = (unsigned long *)
  1074. register_address(c, seg_override_base(ctxt, c),
  1075. c->regs[VCPU_REGS_RSI]);
  1076. c->src.val = 0;
  1077. break;
  1078. }
  1079. /*
  1080. * Decode and fetch the second source operand: register, memory
  1081. * or immediate.
  1082. */
  1083. switch (c->d & Src2Mask) {
  1084. case Src2None:
  1085. break;
  1086. case Src2CL:
  1087. c->src2.bytes = 1;
  1088. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1089. break;
  1090. case Src2ImmByte:
  1091. c->src2.type = OP_IMM;
  1092. c->src2.ptr = (unsigned long *)c->eip;
  1093. c->src2.bytes = 1;
  1094. c->src2.val = insn_fetch(u8, 1, c->eip);
  1095. break;
  1096. case Src2Imm16:
  1097. c->src2.type = OP_IMM;
  1098. c->src2.ptr = (unsigned long *)c->eip;
  1099. c->src2.bytes = 2;
  1100. c->src2.val = insn_fetch(u16, 2, c->eip);
  1101. break;
  1102. case Src2One:
  1103. c->src2.bytes = 1;
  1104. c->src2.val = 1;
  1105. break;
  1106. case Src2Mem16:
  1107. c->src2.type = OP_MEM;
  1108. c->src2.bytes = 2;
  1109. c->src2.ptr = (unsigned long *)(c->modrm_ea + c->src.bytes);
  1110. c->src2.val = 0;
  1111. break;
  1112. }
  1113. /* Decode and fetch the destination operand: register or memory. */
  1114. switch (c->d & DstMask) {
  1115. case ImplicitOps:
  1116. /* Special instructions do their own operand decoding. */
  1117. return 0;
  1118. case DstReg:
  1119. decode_register_operand(&c->dst, c,
  1120. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1121. break;
  1122. case DstMem:
  1123. case DstMem64:
  1124. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1125. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1126. c->dst.type = OP_REG;
  1127. c->dst.val = c->dst.orig_val = c->modrm_val;
  1128. c->dst.ptr = c->modrm_ptr;
  1129. break;
  1130. }
  1131. c->dst.type = OP_MEM;
  1132. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1133. if ((c->d & DstMask) == DstMem64)
  1134. c->dst.bytes = 8;
  1135. else
  1136. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1137. c->dst.val = 0;
  1138. if (c->d & BitOp) {
  1139. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1140. c->dst.ptr = (void *)c->dst.ptr +
  1141. (c->src.val & mask) / 8;
  1142. }
  1143. break;
  1144. case DstAcc:
  1145. c->dst.type = OP_REG;
  1146. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1147. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1148. switch (c->dst.bytes) {
  1149. case 1:
  1150. c->dst.val = *(u8 *)c->dst.ptr;
  1151. break;
  1152. case 2:
  1153. c->dst.val = *(u16 *)c->dst.ptr;
  1154. break;
  1155. case 4:
  1156. c->dst.val = *(u32 *)c->dst.ptr;
  1157. break;
  1158. case 8:
  1159. c->dst.val = *(u64 *)c->dst.ptr;
  1160. break;
  1161. }
  1162. c->dst.orig_val = c->dst.val;
  1163. break;
  1164. case DstDI:
  1165. c->dst.type = OP_MEM;
  1166. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1167. c->dst.ptr = (unsigned long *)
  1168. register_address(c, es_base(ctxt),
  1169. c->regs[VCPU_REGS_RDI]);
  1170. c->dst.val = 0;
  1171. break;
  1172. }
  1173. done:
  1174. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1175. }
  1176. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1177. struct x86_emulate_ops *ops,
  1178. unsigned int size, unsigned short port,
  1179. void *dest)
  1180. {
  1181. struct read_cache *rc = &ctxt->decode.io_read;
  1182. if (rc->pos == rc->end) { /* refill pio read ahead */
  1183. struct decode_cache *c = &ctxt->decode;
  1184. unsigned int in_page, n;
  1185. unsigned int count = c->rep_prefix ?
  1186. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1187. in_page = (ctxt->eflags & EFLG_DF) ?
  1188. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1189. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1190. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1191. count);
  1192. if (n == 0)
  1193. n = 1;
  1194. rc->pos = rc->end = 0;
  1195. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1196. return 0;
  1197. rc->end = n * size;
  1198. }
  1199. memcpy(dest, rc->data + rc->pos, size);
  1200. rc->pos += size;
  1201. return 1;
  1202. }
  1203. static u32 desc_limit_scaled(struct desc_struct *desc)
  1204. {
  1205. u32 limit = get_desc_limit(desc);
  1206. return desc->g ? (limit << 12) | 0xfff : limit;
  1207. }
  1208. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1209. struct x86_emulate_ops *ops,
  1210. u16 selector, struct desc_ptr *dt)
  1211. {
  1212. if (selector & 1 << 2) {
  1213. struct desc_struct desc;
  1214. memset (dt, 0, sizeof *dt);
  1215. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1216. return;
  1217. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1218. dt->address = get_desc_base(&desc);
  1219. } else
  1220. ops->get_gdt(dt, ctxt->vcpu);
  1221. }
  1222. /* allowed just for 8 bytes segments */
  1223. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1224. struct x86_emulate_ops *ops,
  1225. u16 selector, struct desc_struct *desc)
  1226. {
  1227. struct desc_ptr dt;
  1228. u16 index = selector >> 3;
  1229. int ret;
  1230. u32 err;
  1231. ulong addr;
  1232. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1233. if (dt.size < index * 8 + 7) {
  1234. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1235. return X86EMUL_PROPAGATE_FAULT;
  1236. }
  1237. addr = dt.address + index * 8;
  1238. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1239. if (ret == X86EMUL_PROPAGATE_FAULT)
  1240. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1241. return ret;
  1242. }
  1243. /* allowed just for 8 bytes segments */
  1244. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1245. struct x86_emulate_ops *ops,
  1246. u16 selector, struct desc_struct *desc)
  1247. {
  1248. struct desc_ptr dt;
  1249. u16 index = selector >> 3;
  1250. u32 err;
  1251. ulong addr;
  1252. int ret;
  1253. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1254. if (dt.size < index * 8 + 7) {
  1255. kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
  1256. return X86EMUL_PROPAGATE_FAULT;
  1257. }
  1258. addr = dt.address + index * 8;
  1259. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1260. if (ret == X86EMUL_PROPAGATE_FAULT)
  1261. kvm_inject_page_fault(ctxt->vcpu, addr, err);
  1262. return ret;
  1263. }
  1264. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1265. struct x86_emulate_ops *ops,
  1266. u16 selector, int seg)
  1267. {
  1268. struct desc_struct seg_desc;
  1269. u8 dpl, rpl, cpl;
  1270. unsigned err_vec = GP_VECTOR;
  1271. u32 err_code = 0;
  1272. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1273. int ret;
  1274. memset(&seg_desc, 0, sizeof seg_desc);
  1275. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1276. || ctxt->mode == X86EMUL_MODE_REAL) {
  1277. /* set real mode segment descriptor */
  1278. set_desc_base(&seg_desc, selector << 4);
  1279. set_desc_limit(&seg_desc, 0xffff);
  1280. seg_desc.type = 3;
  1281. seg_desc.p = 1;
  1282. seg_desc.s = 1;
  1283. goto load;
  1284. }
  1285. /* NULL selector is not valid for TR, CS and SS */
  1286. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1287. && null_selector)
  1288. goto exception;
  1289. /* TR should be in GDT only */
  1290. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1291. goto exception;
  1292. if (null_selector) /* for NULL selector skip all following checks */
  1293. goto load;
  1294. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1295. if (ret != X86EMUL_CONTINUE)
  1296. return ret;
  1297. err_code = selector & 0xfffc;
  1298. err_vec = GP_VECTOR;
  1299. /* can't load system descriptor into segment selecor */
  1300. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1301. goto exception;
  1302. if (!seg_desc.p) {
  1303. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1304. goto exception;
  1305. }
  1306. rpl = selector & 3;
  1307. dpl = seg_desc.dpl;
  1308. cpl = ops->cpl(ctxt->vcpu);
  1309. switch (seg) {
  1310. case VCPU_SREG_SS:
  1311. /*
  1312. * segment is not a writable data segment or segment
  1313. * selector's RPL != CPL or segment selector's RPL != CPL
  1314. */
  1315. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1316. goto exception;
  1317. break;
  1318. case VCPU_SREG_CS:
  1319. if (!(seg_desc.type & 8))
  1320. goto exception;
  1321. if (seg_desc.type & 4) {
  1322. /* conforming */
  1323. if (dpl > cpl)
  1324. goto exception;
  1325. } else {
  1326. /* nonconforming */
  1327. if (rpl > cpl || dpl != cpl)
  1328. goto exception;
  1329. }
  1330. /* CS(RPL) <- CPL */
  1331. selector = (selector & 0xfffc) | cpl;
  1332. break;
  1333. case VCPU_SREG_TR:
  1334. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1335. goto exception;
  1336. break;
  1337. case VCPU_SREG_LDTR:
  1338. if (seg_desc.s || seg_desc.type != 2)
  1339. goto exception;
  1340. break;
  1341. default: /* DS, ES, FS, or GS */
  1342. /*
  1343. * segment is not a data or readable code segment or
  1344. * ((segment is a data or nonconforming code segment)
  1345. * and (both RPL and CPL > DPL))
  1346. */
  1347. if ((seg_desc.type & 0xa) == 0x8 ||
  1348. (((seg_desc.type & 0xc) != 0xc) &&
  1349. (rpl > dpl && cpl > dpl)))
  1350. goto exception;
  1351. break;
  1352. }
  1353. if (seg_desc.s) {
  1354. /* mark segment as accessed */
  1355. seg_desc.type |= 1;
  1356. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1357. if (ret != X86EMUL_CONTINUE)
  1358. return ret;
  1359. }
  1360. load:
  1361. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1362. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1363. return X86EMUL_CONTINUE;
  1364. exception:
  1365. kvm_queue_exception_e(ctxt->vcpu, err_vec, err_code);
  1366. return X86EMUL_PROPAGATE_FAULT;
  1367. }
  1368. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1369. {
  1370. struct decode_cache *c = &ctxt->decode;
  1371. c->dst.type = OP_MEM;
  1372. c->dst.bytes = c->op_bytes;
  1373. c->dst.val = c->src.val;
  1374. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1375. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1376. c->regs[VCPU_REGS_RSP]);
  1377. }
  1378. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1379. struct x86_emulate_ops *ops,
  1380. void *dest, int len)
  1381. {
  1382. struct decode_cache *c = &ctxt->decode;
  1383. int rc;
  1384. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1385. c->regs[VCPU_REGS_RSP]),
  1386. dest, len, ctxt->vcpu);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1390. return rc;
  1391. }
  1392. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1393. struct x86_emulate_ops *ops,
  1394. void *dest, int len)
  1395. {
  1396. int rc;
  1397. unsigned long val, change_mask;
  1398. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1399. int cpl = ops->cpl(ctxt->vcpu);
  1400. rc = emulate_pop(ctxt, ops, &val, len);
  1401. if (rc != X86EMUL_CONTINUE)
  1402. return rc;
  1403. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1404. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1405. switch(ctxt->mode) {
  1406. case X86EMUL_MODE_PROT64:
  1407. case X86EMUL_MODE_PROT32:
  1408. case X86EMUL_MODE_PROT16:
  1409. if (cpl == 0)
  1410. change_mask |= EFLG_IOPL;
  1411. if (cpl <= iopl)
  1412. change_mask |= EFLG_IF;
  1413. break;
  1414. case X86EMUL_MODE_VM86:
  1415. if (iopl < 3) {
  1416. kvm_inject_gp(ctxt->vcpu, 0);
  1417. return X86EMUL_PROPAGATE_FAULT;
  1418. }
  1419. change_mask |= EFLG_IF;
  1420. break;
  1421. default: /* real mode */
  1422. change_mask |= (EFLG_IOPL | EFLG_IF);
  1423. break;
  1424. }
  1425. *(unsigned long *)dest =
  1426. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1427. return rc;
  1428. }
  1429. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1430. {
  1431. struct decode_cache *c = &ctxt->decode;
  1432. struct kvm_segment segment;
  1433. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1434. c->src.val = segment.selector;
  1435. emulate_push(ctxt);
  1436. }
  1437. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1438. struct x86_emulate_ops *ops, int seg)
  1439. {
  1440. struct decode_cache *c = &ctxt->decode;
  1441. unsigned long selector;
  1442. int rc;
  1443. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1444. if (rc != X86EMUL_CONTINUE)
  1445. return rc;
  1446. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1447. return rc;
  1448. }
  1449. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1450. {
  1451. struct decode_cache *c = &ctxt->decode;
  1452. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1453. int reg = VCPU_REGS_RAX;
  1454. while (reg <= VCPU_REGS_RDI) {
  1455. (reg == VCPU_REGS_RSP) ?
  1456. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1457. emulate_push(ctxt);
  1458. ++reg;
  1459. }
  1460. }
  1461. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1462. struct x86_emulate_ops *ops)
  1463. {
  1464. struct decode_cache *c = &ctxt->decode;
  1465. int rc = X86EMUL_CONTINUE;
  1466. int reg = VCPU_REGS_RDI;
  1467. while (reg >= VCPU_REGS_RAX) {
  1468. if (reg == VCPU_REGS_RSP) {
  1469. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1470. c->op_bytes);
  1471. --reg;
  1472. }
  1473. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1474. if (rc != X86EMUL_CONTINUE)
  1475. break;
  1476. --reg;
  1477. }
  1478. return rc;
  1479. }
  1480. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1481. struct x86_emulate_ops *ops)
  1482. {
  1483. struct decode_cache *c = &ctxt->decode;
  1484. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1485. }
  1486. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1487. {
  1488. struct decode_cache *c = &ctxt->decode;
  1489. switch (c->modrm_reg) {
  1490. case 0: /* rol */
  1491. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1492. break;
  1493. case 1: /* ror */
  1494. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1495. break;
  1496. case 2: /* rcl */
  1497. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1498. break;
  1499. case 3: /* rcr */
  1500. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1501. break;
  1502. case 4: /* sal/shl */
  1503. case 6: /* sal/shl */
  1504. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1505. break;
  1506. case 5: /* shr */
  1507. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1508. break;
  1509. case 7: /* sar */
  1510. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1511. break;
  1512. }
  1513. }
  1514. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1515. struct x86_emulate_ops *ops)
  1516. {
  1517. struct decode_cache *c = &ctxt->decode;
  1518. switch (c->modrm_reg) {
  1519. case 0 ... 1: /* test */
  1520. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1521. break;
  1522. case 2: /* not */
  1523. c->dst.val = ~c->dst.val;
  1524. break;
  1525. case 3: /* neg */
  1526. emulate_1op("neg", c->dst, ctxt->eflags);
  1527. break;
  1528. default:
  1529. return 0;
  1530. }
  1531. return 1;
  1532. }
  1533. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1534. struct x86_emulate_ops *ops)
  1535. {
  1536. struct decode_cache *c = &ctxt->decode;
  1537. switch (c->modrm_reg) {
  1538. case 0: /* inc */
  1539. emulate_1op("inc", c->dst, ctxt->eflags);
  1540. break;
  1541. case 1: /* dec */
  1542. emulate_1op("dec", c->dst, ctxt->eflags);
  1543. break;
  1544. case 2: /* call near abs */ {
  1545. long int old_eip;
  1546. old_eip = c->eip;
  1547. c->eip = c->src.val;
  1548. c->src.val = old_eip;
  1549. emulate_push(ctxt);
  1550. break;
  1551. }
  1552. case 4: /* jmp abs */
  1553. c->eip = c->src.val;
  1554. break;
  1555. case 6: /* push */
  1556. emulate_push(ctxt);
  1557. break;
  1558. }
  1559. return X86EMUL_CONTINUE;
  1560. }
  1561. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1562. struct x86_emulate_ops *ops)
  1563. {
  1564. struct decode_cache *c = &ctxt->decode;
  1565. u64 old = c->dst.orig_val;
  1566. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1567. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1568. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1569. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1570. ctxt->eflags &= ~EFLG_ZF;
  1571. } else {
  1572. c->dst.val = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1573. (u32) c->regs[VCPU_REGS_RBX];
  1574. ctxt->eflags |= EFLG_ZF;
  1575. }
  1576. return X86EMUL_CONTINUE;
  1577. }
  1578. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1579. struct x86_emulate_ops *ops)
  1580. {
  1581. struct decode_cache *c = &ctxt->decode;
  1582. int rc;
  1583. unsigned long cs;
  1584. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1585. if (rc != X86EMUL_CONTINUE)
  1586. return rc;
  1587. if (c->op_bytes == 4)
  1588. c->eip = (u32)c->eip;
  1589. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1590. if (rc != X86EMUL_CONTINUE)
  1591. return rc;
  1592. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1593. return rc;
  1594. }
  1595. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1596. struct x86_emulate_ops *ops)
  1597. {
  1598. int rc;
  1599. struct decode_cache *c = &ctxt->decode;
  1600. switch (c->dst.type) {
  1601. case OP_REG:
  1602. /* The 4-byte case *is* correct:
  1603. * in 64-bit mode we zero-extend.
  1604. */
  1605. switch (c->dst.bytes) {
  1606. case 1:
  1607. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1608. break;
  1609. case 2:
  1610. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1611. break;
  1612. case 4:
  1613. *c->dst.ptr = (u32)c->dst.val;
  1614. break; /* 64b: zero-ext */
  1615. case 8:
  1616. *c->dst.ptr = c->dst.val;
  1617. break;
  1618. }
  1619. break;
  1620. case OP_MEM:
  1621. if (c->lock_prefix)
  1622. rc = ops->cmpxchg_emulated(
  1623. (unsigned long)c->dst.ptr,
  1624. &c->dst.orig_val,
  1625. &c->dst.val,
  1626. c->dst.bytes,
  1627. ctxt->vcpu);
  1628. else
  1629. rc = ops->write_emulated(
  1630. (unsigned long)c->dst.ptr,
  1631. &c->dst.val,
  1632. c->dst.bytes,
  1633. ctxt->vcpu);
  1634. if (rc != X86EMUL_CONTINUE)
  1635. return rc;
  1636. break;
  1637. case OP_NONE:
  1638. /* no writeback */
  1639. break;
  1640. default:
  1641. break;
  1642. }
  1643. return X86EMUL_CONTINUE;
  1644. }
  1645. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1646. {
  1647. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1648. /*
  1649. * an sti; sti; sequence only disable interrupts for the first
  1650. * instruction. So, if the last instruction, be it emulated or
  1651. * not, left the system with the INT_STI flag enabled, it
  1652. * means that the last instruction is an sti. We should not
  1653. * leave the flag on in this case. The same goes for mov ss
  1654. */
  1655. if (!(int_shadow & mask))
  1656. ctxt->interruptibility = mask;
  1657. }
  1658. static inline void
  1659. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1660. struct kvm_segment *cs, struct kvm_segment *ss)
  1661. {
  1662. memset(cs, 0, sizeof(struct kvm_segment));
  1663. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1664. memset(ss, 0, sizeof(struct kvm_segment));
  1665. cs->l = 0; /* will be adjusted later */
  1666. cs->base = 0; /* flat segment */
  1667. cs->g = 1; /* 4kb granularity */
  1668. cs->limit = 0xffffffff; /* 4GB limit */
  1669. cs->type = 0x0b; /* Read, Execute, Accessed */
  1670. cs->s = 1;
  1671. cs->dpl = 0; /* will be adjusted later */
  1672. cs->present = 1;
  1673. cs->db = 1;
  1674. ss->unusable = 0;
  1675. ss->base = 0; /* flat segment */
  1676. ss->limit = 0xffffffff; /* 4GB limit */
  1677. ss->g = 1; /* 4kb granularity */
  1678. ss->s = 1;
  1679. ss->type = 0x03; /* Read/Write, Accessed */
  1680. ss->db = 1; /* 32bit stack segment */
  1681. ss->dpl = 0;
  1682. ss->present = 1;
  1683. }
  1684. static int
  1685. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1686. {
  1687. struct decode_cache *c = &ctxt->decode;
  1688. struct kvm_segment cs, ss;
  1689. u64 msr_data;
  1690. /* syscall is not available in real mode */
  1691. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1692. ctxt->mode == X86EMUL_MODE_VM86) {
  1693. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1694. return X86EMUL_PROPAGATE_FAULT;
  1695. }
  1696. setup_syscalls_segments(ctxt, &cs, &ss);
  1697. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1698. msr_data >>= 32;
  1699. cs.selector = (u16)(msr_data & 0xfffc);
  1700. ss.selector = (u16)(msr_data + 8);
  1701. if (is_long_mode(ctxt->vcpu)) {
  1702. cs.db = 0;
  1703. cs.l = 1;
  1704. }
  1705. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1706. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1707. c->regs[VCPU_REGS_RCX] = c->eip;
  1708. if (is_long_mode(ctxt->vcpu)) {
  1709. #ifdef CONFIG_X86_64
  1710. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1711. kvm_x86_ops->get_msr(ctxt->vcpu,
  1712. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1713. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1714. c->eip = msr_data;
  1715. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1716. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1717. #endif
  1718. } else {
  1719. /* legacy mode */
  1720. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1721. c->eip = (u32)msr_data;
  1722. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1723. }
  1724. return X86EMUL_CONTINUE;
  1725. }
  1726. static int
  1727. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1728. {
  1729. struct decode_cache *c = &ctxt->decode;
  1730. struct kvm_segment cs, ss;
  1731. u64 msr_data;
  1732. /* inject #GP if in real mode */
  1733. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1734. kvm_inject_gp(ctxt->vcpu, 0);
  1735. return X86EMUL_PROPAGATE_FAULT;
  1736. }
  1737. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1738. * Therefore, we inject an #UD.
  1739. */
  1740. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1741. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  1742. return X86EMUL_PROPAGATE_FAULT;
  1743. }
  1744. setup_syscalls_segments(ctxt, &cs, &ss);
  1745. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1746. switch (ctxt->mode) {
  1747. case X86EMUL_MODE_PROT32:
  1748. if ((msr_data & 0xfffc) == 0x0) {
  1749. kvm_inject_gp(ctxt->vcpu, 0);
  1750. return X86EMUL_PROPAGATE_FAULT;
  1751. }
  1752. break;
  1753. case X86EMUL_MODE_PROT64:
  1754. if (msr_data == 0x0) {
  1755. kvm_inject_gp(ctxt->vcpu, 0);
  1756. return X86EMUL_PROPAGATE_FAULT;
  1757. }
  1758. break;
  1759. }
  1760. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1761. cs.selector = (u16)msr_data;
  1762. cs.selector &= ~SELECTOR_RPL_MASK;
  1763. ss.selector = cs.selector + 8;
  1764. ss.selector &= ~SELECTOR_RPL_MASK;
  1765. if (ctxt->mode == X86EMUL_MODE_PROT64
  1766. || is_long_mode(ctxt->vcpu)) {
  1767. cs.db = 0;
  1768. cs.l = 1;
  1769. }
  1770. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1771. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1772. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1773. c->eip = msr_data;
  1774. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1775. c->regs[VCPU_REGS_RSP] = msr_data;
  1776. return X86EMUL_CONTINUE;
  1777. }
  1778. static int
  1779. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1780. {
  1781. struct decode_cache *c = &ctxt->decode;
  1782. struct kvm_segment cs, ss;
  1783. u64 msr_data;
  1784. int usermode;
  1785. /* inject #GP if in real mode or Virtual 8086 mode */
  1786. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1787. ctxt->mode == X86EMUL_MODE_VM86) {
  1788. kvm_inject_gp(ctxt->vcpu, 0);
  1789. return X86EMUL_PROPAGATE_FAULT;
  1790. }
  1791. setup_syscalls_segments(ctxt, &cs, &ss);
  1792. if ((c->rex_prefix & 0x8) != 0x0)
  1793. usermode = X86EMUL_MODE_PROT64;
  1794. else
  1795. usermode = X86EMUL_MODE_PROT32;
  1796. cs.dpl = 3;
  1797. ss.dpl = 3;
  1798. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1799. switch (usermode) {
  1800. case X86EMUL_MODE_PROT32:
  1801. cs.selector = (u16)(msr_data + 16);
  1802. if ((msr_data & 0xfffc) == 0x0) {
  1803. kvm_inject_gp(ctxt->vcpu, 0);
  1804. return X86EMUL_PROPAGATE_FAULT;
  1805. }
  1806. ss.selector = (u16)(msr_data + 24);
  1807. break;
  1808. case X86EMUL_MODE_PROT64:
  1809. cs.selector = (u16)(msr_data + 32);
  1810. if (msr_data == 0x0) {
  1811. kvm_inject_gp(ctxt->vcpu, 0);
  1812. return X86EMUL_PROPAGATE_FAULT;
  1813. }
  1814. ss.selector = cs.selector + 8;
  1815. cs.db = 0;
  1816. cs.l = 1;
  1817. break;
  1818. }
  1819. cs.selector |= SELECTOR_RPL_MASK;
  1820. ss.selector |= SELECTOR_RPL_MASK;
  1821. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1822. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1823. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1824. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1825. return X86EMUL_CONTINUE;
  1826. }
  1827. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1828. struct x86_emulate_ops *ops)
  1829. {
  1830. int iopl;
  1831. if (ctxt->mode == X86EMUL_MODE_REAL)
  1832. return false;
  1833. if (ctxt->mode == X86EMUL_MODE_VM86)
  1834. return true;
  1835. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1836. return ops->cpl(ctxt->vcpu) > iopl;
  1837. }
  1838. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1839. struct x86_emulate_ops *ops,
  1840. u16 port, u16 len)
  1841. {
  1842. struct kvm_segment tr_seg;
  1843. int r;
  1844. u16 io_bitmap_ptr;
  1845. u8 perm, bit_idx = port & 0x7;
  1846. unsigned mask = (1 << len) - 1;
  1847. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1848. if (tr_seg.unusable)
  1849. return false;
  1850. if (tr_seg.limit < 103)
  1851. return false;
  1852. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1853. NULL);
  1854. if (r != X86EMUL_CONTINUE)
  1855. return false;
  1856. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1857. return false;
  1858. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1859. ctxt->vcpu, NULL);
  1860. if (r != X86EMUL_CONTINUE)
  1861. return false;
  1862. if ((perm >> bit_idx) & mask)
  1863. return false;
  1864. return true;
  1865. }
  1866. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1867. struct x86_emulate_ops *ops,
  1868. u16 port, u16 len)
  1869. {
  1870. if (emulator_bad_iopl(ctxt, ops))
  1871. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1872. return false;
  1873. return true;
  1874. }
  1875. static u32 get_cached_descriptor_base(struct x86_emulate_ctxt *ctxt,
  1876. struct x86_emulate_ops *ops,
  1877. int seg)
  1878. {
  1879. struct desc_struct desc;
  1880. if (ops->get_cached_descriptor(&desc, seg, ctxt->vcpu))
  1881. return get_desc_base(&desc);
  1882. else
  1883. return ~0;
  1884. }
  1885. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1886. struct x86_emulate_ops *ops,
  1887. struct tss_segment_16 *tss)
  1888. {
  1889. struct decode_cache *c = &ctxt->decode;
  1890. tss->ip = c->eip;
  1891. tss->flag = ctxt->eflags;
  1892. tss->ax = c->regs[VCPU_REGS_RAX];
  1893. tss->cx = c->regs[VCPU_REGS_RCX];
  1894. tss->dx = c->regs[VCPU_REGS_RDX];
  1895. tss->bx = c->regs[VCPU_REGS_RBX];
  1896. tss->sp = c->regs[VCPU_REGS_RSP];
  1897. tss->bp = c->regs[VCPU_REGS_RBP];
  1898. tss->si = c->regs[VCPU_REGS_RSI];
  1899. tss->di = c->regs[VCPU_REGS_RDI];
  1900. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1901. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1902. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1903. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1904. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1905. }
  1906. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1907. struct x86_emulate_ops *ops,
  1908. struct tss_segment_16 *tss)
  1909. {
  1910. struct decode_cache *c = &ctxt->decode;
  1911. int ret;
  1912. c->eip = tss->ip;
  1913. ctxt->eflags = tss->flag | 2;
  1914. c->regs[VCPU_REGS_RAX] = tss->ax;
  1915. c->regs[VCPU_REGS_RCX] = tss->cx;
  1916. c->regs[VCPU_REGS_RDX] = tss->dx;
  1917. c->regs[VCPU_REGS_RBX] = tss->bx;
  1918. c->regs[VCPU_REGS_RSP] = tss->sp;
  1919. c->regs[VCPU_REGS_RBP] = tss->bp;
  1920. c->regs[VCPU_REGS_RSI] = tss->si;
  1921. c->regs[VCPU_REGS_RDI] = tss->di;
  1922. /*
  1923. * SDM says that segment selectors are loaded before segment
  1924. * descriptors
  1925. */
  1926. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1927. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1928. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1929. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1930. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1931. /*
  1932. * Now load segment descriptors. If fault happenes at this stage
  1933. * it is handled in a context of new task
  1934. */
  1935. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1936. if (ret != X86EMUL_CONTINUE)
  1937. return ret;
  1938. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1939. if (ret != X86EMUL_CONTINUE)
  1940. return ret;
  1941. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1942. if (ret != X86EMUL_CONTINUE)
  1943. return ret;
  1944. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1945. if (ret != X86EMUL_CONTINUE)
  1946. return ret;
  1947. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1948. if (ret != X86EMUL_CONTINUE)
  1949. return ret;
  1950. return X86EMUL_CONTINUE;
  1951. }
  1952. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1953. struct x86_emulate_ops *ops,
  1954. u16 tss_selector, u16 old_tss_sel,
  1955. ulong old_tss_base, struct desc_struct *new_desc)
  1956. {
  1957. struct tss_segment_16 tss_seg;
  1958. int ret;
  1959. u32 err, new_tss_base = get_desc_base(new_desc);
  1960. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1961. &err);
  1962. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1963. /* FIXME: need to provide precise fault address */
  1964. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1965. return ret;
  1966. }
  1967. save_state_to_tss16(ctxt, ops, &tss_seg);
  1968. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1969. &err);
  1970. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1971. /* FIXME: need to provide precise fault address */
  1972. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  1973. return ret;
  1974. }
  1975. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1976. &err);
  1977. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1978. /* FIXME: need to provide precise fault address */
  1979. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1980. return ret;
  1981. }
  1982. if (old_tss_sel != 0xffff) {
  1983. tss_seg.prev_task_link = old_tss_sel;
  1984. ret = ops->write_std(new_tss_base,
  1985. &tss_seg.prev_task_link,
  1986. sizeof tss_seg.prev_task_link,
  1987. ctxt->vcpu, &err);
  1988. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1989. /* FIXME: need to provide precise fault address */
  1990. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  1991. return ret;
  1992. }
  1993. }
  1994. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1995. }
  1996. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1997. struct x86_emulate_ops *ops,
  1998. struct tss_segment_32 *tss)
  1999. {
  2000. struct decode_cache *c = &ctxt->decode;
  2001. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2002. tss->eip = c->eip;
  2003. tss->eflags = ctxt->eflags;
  2004. tss->eax = c->regs[VCPU_REGS_RAX];
  2005. tss->ecx = c->regs[VCPU_REGS_RCX];
  2006. tss->edx = c->regs[VCPU_REGS_RDX];
  2007. tss->ebx = c->regs[VCPU_REGS_RBX];
  2008. tss->esp = c->regs[VCPU_REGS_RSP];
  2009. tss->ebp = c->regs[VCPU_REGS_RBP];
  2010. tss->esi = c->regs[VCPU_REGS_RSI];
  2011. tss->edi = c->regs[VCPU_REGS_RDI];
  2012. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2013. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2014. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2015. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2016. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2017. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2018. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2019. }
  2020. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2021. struct x86_emulate_ops *ops,
  2022. struct tss_segment_32 *tss)
  2023. {
  2024. struct decode_cache *c = &ctxt->decode;
  2025. int ret;
  2026. ops->set_cr(3, tss->cr3, ctxt->vcpu);
  2027. c->eip = tss->eip;
  2028. ctxt->eflags = tss->eflags | 2;
  2029. c->regs[VCPU_REGS_RAX] = tss->eax;
  2030. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2031. c->regs[VCPU_REGS_RDX] = tss->edx;
  2032. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2033. c->regs[VCPU_REGS_RSP] = tss->esp;
  2034. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2035. c->regs[VCPU_REGS_RSI] = tss->esi;
  2036. c->regs[VCPU_REGS_RDI] = tss->edi;
  2037. /*
  2038. * SDM says that segment selectors are loaded before segment
  2039. * descriptors
  2040. */
  2041. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2042. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2043. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2044. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2045. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2046. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2047. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2048. /*
  2049. * Now load segment descriptors. If fault happenes at this stage
  2050. * it is handled in a context of new task
  2051. */
  2052. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2053. if (ret != X86EMUL_CONTINUE)
  2054. return ret;
  2055. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2056. if (ret != X86EMUL_CONTINUE)
  2057. return ret;
  2058. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2059. if (ret != X86EMUL_CONTINUE)
  2060. return ret;
  2061. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2062. if (ret != X86EMUL_CONTINUE)
  2063. return ret;
  2064. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2065. if (ret != X86EMUL_CONTINUE)
  2066. return ret;
  2067. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2068. if (ret != X86EMUL_CONTINUE)
  2069. return ret;
  2070. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2071. if (ret != X86EMUL_CONTINUE)
  2072. return ret;
  2073. return X86EMUL_CONTINUE;
  2074. }
  2075. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2076. struct x86_emulate_ops *ops,
  2077. u16 tss_selector, u16 old_tss_sel,
  2078. ulong old_tss_base, struct desc_struct *new_desc)
  2079. {
  2080. struct tss_segment_32 tss_seg;
  2081. int ret;
  2082. u32 err, new_tss_base = get_desc_base(new_desc);
  2083. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2084. &err);
  2085. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2086. /* FIXME: need to provide precise fault address */
  2087. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2088. return ret;
  2089. }
  2090. save_state_to_tss32(ctxt, ops, &tss_seg);
  2091. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2092. &err);
  2093. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2094. /* FIXME: need to provide precise fault address */
  2095. kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
  2096. return ret;
  2097. }
  2098. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2099. &err);
  2100. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2101. /* FIXME: need to provide precise fault address */
  2102. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2103. return ret;
  2104. }
  2105. if (old_tss_sel != 0xffff) {
  2106. tss_seg.prev_task_link = old_tss_sel;
  2107. ret = ops->write_std(new_tss_base,
  2108. &tss_seg.prev_task_link,
  2109. sizeof tss_seg.prev_task_link,
  2110. ctxt->vcpu, &err);
  2111. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2112. /* FIXME: need to provide precise fault address */
  2113. kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
  2114. return ret;
  2115. }
  2116. }
  2117. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2118. }
  2119. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2120. struct x86_emulate_ops *ops,
  2121. u16 tss_selector, int reason)
  2122. {
  2123. struct desc_struct curr_tss_desc, next_tss_desc;
  2124. int ret;
  2125. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2126. ulong old_tss_base =
  2127. get_cached_descriptor_base(ctxt, ops, VCPU_SREG_TR);
  2128. u32 desc_limit;
  2129. /* FIXME: old_tss_base == ~0 ? */
  2130. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2131. if (ret != X86EMUL_CONTINUE)
  2132. return ret;
  2133. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2134. if (ret != X86EMUL_CONTINUE)
  2135. return ret;
  2136. /* FIXME: check that next_tss_desc is tss */
  2137. if (reason != TASK_SWITCH_IRET) {
  2138. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2139. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2140. kvm_inject_gp(ctxt->vcpu, 0);
  2141. return X86EMUL_PROPAGATE_FAULT;
  2142. }
  2143. }
  2144. desc_limit = desc_limit_scaled(&next_tss_desc);
  2145. if (!next_tss_desc.p ||
  2146. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2147. desc_limit < 0x2b)) {
  2148. kvm_queue_exception_e(ctxt->vcpu, TS_VECTOR,
  2149. tss_selector & 0xfffc);
  2150. return X86EMUL_PROPAGATE_FAULT;
  2151. }
  2152. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2153. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2154. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2155. &curr_tss_desc);
  2156. }
  2157. if (reason == TASK_SWITCH_IRET)
  2158. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2159. /* set back link to prev task only if NT bit is set in eflags
  2160. note that old_tss_sel is not used afetr this point */
  2161. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2162. old_tss_sel = 0xffff;
  2163. if (next_tss_desc.type & 8)
  2164. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2165. old_tss_base, &next_tss_desc);
  2166. else
  2167. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2168. old_tss_base, &next_tss_desc);
  2169. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2170. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2171. if (reason != TASK_SWITCH_IRET) {
  2172. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2173. write_segment_descriptor(ctxt, ops, tss_selector,
  2174. &next_tss_desc);
  2175. }
  2176. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2177. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2178. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2179. return ret;
  2180. }
  2181. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2182. struct x86_emulate_ops *ops,
  2183. u16 tss_selector, int reason)
  2184. {
  2185. struct decode_cache *c = &ctxt->decode;
  2186. int rc;
  2187. memset(c, 0, sizeof(struct decode_cache));
  2188. c->eip = ctxt->eip;
  2189. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2190. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason);
  2191. if (rc == X86EMUL_CONTINUE) {
  2192. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2193. kvm_rip_write(ctxt->vcpu, c->eip);
  2194. }
  2195. return rc;
  2196. }
  2197. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2198. int reg, struct operand *op)
  2199. {
  2200. struct decode_cache *c = &ctxt->decode;
  2201. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2202. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2203. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2204. }
  2205. int
  2206. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2207. {
  2208. u64 msr_data;
  2209. struct decode_cache *c = &ctxt->decode;
  2210. int rc = X86EMUL_CONTINUE;
  2211. int saved_dst_type = c->dst.type;
  2212. ctxt->interruptibility = 0;
  2213. /* Shadow copy of register state. Committed on successful emulation.
  2214. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  2215. * modify them.
  2216. */
  2217. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  2218. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2219. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2220. goto done;
  2221. }
  2222. /* LOCK prefix is allowed only with some instructions */
  2223. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2224. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2225. goto done;
  2226. }
  2227. /* Privileged instruction can be executed only in CPL=0 */
  2228. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2229. kvm_inject_gp(ctxt->vcpu, 0);
  2230. goto done;
  2231. }
  2232. if (c->rep_prefix && (c->d & String)) {
  2233. ctxt->restart = true;
  2234. /* All REP prefixes have the same first termination condition */
  2235. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2236. string_done:
  2237. ctxt->restart = false;
  2238. kvm_rip_write(ctxt->vcpu, c->eip);
  2239. goto done;
  2240. }
  2241. /* The second termination condition only applies for REPE
  2242. * and REPNE. Test if the repeat string operation prefix is
  2243. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2244. * corresponding termination condition according to:
  2245. * - if REPE/REPZ and ZF = 0 then done
  2246. * - if REPNE/REPNZ and ZF = 1 then done
  2247. */
  2248. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2249. (c->b == 0xae) || (c->b == 0xaf)) {
  2250. if ((c->rep_prefix == REPE_PREFIX) &&
  2251. ((ctxt->eflags & EFLG_ZF) == 0))
  2252. goto string_done;
  2253. if ((c->rep_prefix == REPNE_PREFIX) &&
  2254. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2255. goto string_done;
  2256. }
  2257. c->eip = ctxt->eip;
  2258. }
  2259. if (c->src.type == OP_MEM) {
  2260. rc = ops->read_emulated((unsigned long)c->src.ptr,
  2261. &c->src.val,
  2262. c->src.bytes,
  2263. ctxt->vcpu);
  2264. if (rc != X86EMUL_CONTINUE)
  2265. goto done;
  2266. c->src.orig_val = c->src.val;
  2267. }
  2268. if (c->src2.type == OP_MEM) {
  2269. rc = ops->read_emulated((unsigned long)c->src2.ptr,
  2270. &c->src2.val,
  2271. c->src2.bytes,
  2272. ctxt->vcpu);
  2273. if (rc != X86EMUL_CONTINUE)
  2274. goto done;
  2275. }
  2276. if ((c->d & DstMask) == ImplicitOps)
  2277. goto special_insn;
  2278. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2279. /* optimisation - avoid slow emulated read if Mov */
  2280. rc = ops->read_emulated((unsigned long)c->dst.ptr, &c->dst.val,
  2281. c->dst.bytes, ctxt->vcpu);
  2282. if (rc != X86EMUL_CONTINUE)
  2283. goto done;
  2284. }
  2285. c->dst.orig_val = c->dst.val;
  2286. special_insn:
  2287. if (c->twobyte)
  2288. goto twobyte_insn;
  2289. switch (c->b) {
  2290. case 0x00 ... 0x05:
  2291. add: /* add */
  2292. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2293. break;
  2294. case 0x06: /* push es */
  2295. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  2296. break;
  2297. case 0x07: /* pop es */
  2298. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2299. if (rc != X86EMUL_CONTINUE)
  2300. goto done;
  2301. break;
  2302. case 0x08 ... 0x0d:
  2303. or: /* or */
  2304. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2305. break;
  2306. case 0x0e: /* push cs */
  2307. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  2308. break;
  2309. case 0x10 ... 0x15:
  2310. adc: /* adc */
  2311. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2312. break;
  2313. case 0x16: /* push ss */
  2314. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  2315. break;
  2316. case 0x17: /* pop ss */
  2317. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2318. if (rc != X86EMUL_CONTINUE)
  2319. goto done;
  2320. break;
  2321. case 0x18 ... 0x1d:
  2322. sbb: /* sbb */
  2323. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2324. break;
  2325. case 0x1e: /* push ds */
  2326. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  2327. break;
  2328. case 0x1f: /* pop ds */
  2329. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2330. if (rc != X86EMUL_CONTINUE)
  2331. goto done;
  2332. break;
  2333. case 0x20 ... 0x25:
  2334. and: /* and */
  2335. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2336. break;
  2337. case 0x28 ... 0x2d:
  2338. sub: /* sub */
  2339. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2340. break;
  2341. case 0x30 ... 0x35:
  2342. xor: /* xor */
  2343. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2344. break;
  2345. case 0x38 ... 0x3d:
  2346. cmp: /* cmp */
  2347. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2348. break;
  2349. case 0x40 ... 0x47: /* inc r16/r32 */
  2350. emulate_1op("inc", c->dst, ctxt->eflags);
  2351. break;
  2352. case 0x48 ... 0x4f: /* dec r16/r32 */
  2353. emulate_1op("dec", c->dst, ctxt->eflags);
  2354. break;
  2355. case 0x50 ... 0x57: /* push reg */
  2356. emulate_push(ctxt);
  2357. break;
  2358. case 0x58 ... 0x5f: /* pop reg */
  2359. pop_instruction:
  2360. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2361. if (rc != X86EMUL_CONTINUE)
  2362. goto done;
  2363. break;
  2364. case 0x60: /* pusha */
  2365. emulate_pusha(ctxt);
  2366. break;
  2367. case 0x61: /* popa */
  2368. rc = emulate_popa(ctxt, ops);
  2369. if (rc != X86EMUL_CONTINUE)
  2370. goto done;
  2371. break;
  2372. case 0x63: /* movsxd */
  2373. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2374. goto cannot_emulate;
  2375. c->dst.val = (s32) c->src.val;
  2376. break;
  2377. case 0x68: /* push imm */
  2378. case 0x6a: /* push imm8 */
  2379. emulate_push(ctxt);
  2380. break;
  2381. case 0x6c: /* insb */
  2382. case 0x6d: /* insw/insd */
  2383. c->dst.bytes = min(c->dst.bytes, 4u);
  2384. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2385. c->dst.bytes)) {
  2386. kvm_inject_gp(ctxt->vcpu, 0);
  2387. goto done;
  2388. }
  2389. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2390. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2391. goto done; /* IO is needed, skip writeback */
  2392. break;
  2393. case 0x6e: /* outsb */
  2394. case 0x6f: /* outsw/outsd */
  2395. c->src.bytes = min(c->src.bytes, 4u);
  2396. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2397. c->src.bytes)) {
  2398. kvm_inject_gp(ctxt->vcpu, 0);
  2399. goto done;
  2400. }
  2401. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2402. &c->src.val, 1, ctxt->vcpu);
  2403. c->dst.type = OP_NONE; /* nothing to writeback */
  2404. break;
  2405. case 0x70 ... 0x7f: /* jcc (short) */
  2406. if (test_cc(c->b, ctxt->eflags))
  2407. jmp_rel(c, c->src.val);
  2408. break;
  2409. case 0x80 ... 0x83: /* Grp1 */
  2410. switch (c->modrm_reg) {
  2411. case 0:
  2412. goto add;
  2413. case 1:
  2414. goto or;
  2415. case 2:
  2416. goto adc;
  2417. case 3:
  2418. goto sbb;
  2419. case 4:
  2420. goto and;
  2421. case 5:
  2422. goto sub;
  2423. case 6:
  2424. goto xor;
  2425. case 7:
  2426. goto cmp;
  2427. }
  2428. break;
  2429. case 0x84 ... 0x85:
  2430. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2431. break;
  2432. case 0x86 ... 0x87: /* xchg */
  2433. xchg:
  2434. /* Write back the register source. */
  2435. switch (c->dst.bytes) {
  2436. case 1:
  2437. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2438. break;
  2439. case 2:
  2440. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2441. break;
  2442. case 4:
  2443. *c->src.ptr = (u32) c->dst.val;
  2444. break; /* 64b reg: zero-extend */
  2445. case 8:
  2446. *c->src.ptr = c->dst.val;
  2447. break;
  2448. }
  2449. /*
  2450. * Write back the memory destination with implicit LOCK
  2451. * prefix.
  2452. */
  2453. c->dst.val = c->src.val;
  2454. c->lock_prefix = 1;
  2455. break;
  2456. case 0x88 ... 0x8b: /* mov */
  2457. goto mov;
  2458. case 0x8c: { /* mov r/m, sreg */
  2459. struct kvm_segment segreg;
  2460. if (c->modrm_reg <= VCPU_SREG_GS)
  2461. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  2462. else {
  2463. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2464. goto done;
  2465. }
  2466. c->dst.val = segreg.selector;
  2467. break;
  2468. }
  2469. case 0x8d: /* lea r16/r32, m */
  2470. c->dst.val = c->modrm_ea;
  2471. break;
  2472. case 0x8e: { /* mov seg, r/m16 */
  2473. uint16_t sel;
  2474. sel = c->src.val;
  2475. if (c->modrm_reg == VCPU_SREG_CS ||
  2476. c->modrm_reg > VCPU_SREG_GS) {
  2477. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2478. goto done;
  2479. }
  2480. if (c->modrm_reg == VCPU_SREG_SS)
  2481. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
  2482. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2483. c->dst.type = OP_NONE; /* Disable writeback. */
  2484. break;
  2485. }
  2486. case 0x8f: /* pop (sole member of Grp1a) */
  2487. rc = emulate_grp1a(ctxt, ops);
  2488. if (rc != X86EMUL_CONTINUE)
  2489. goto done;
  2490. break;
  2491. case 0x90: /* nop / xchg r8,rax */
  2492. if (!(c->rex_prefix & 1)) { /* nop */
  2493. c->dst.type = OP_NONE;
  2494. break;
  2495. }
  2496. case 0x91 ... 0x97: /* xchg reg,rax */
  2497. c->src.type = c->dst.type = OP_REG;
  2498. c->src.bytes = c->dst.bytes = c->op_bytes;
  2499. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2500. c->src.val = *(c->src.ptr);
  2501. goto xchg;
  2502. case 0x9c: /* pushf */
  2503. c->src.val = (unsigned long) ctxt->eflags;
  2504. emulate_push(ctxt);
  2505. break;
  2506. case 0x9d: /* popf */
  2507. c->dst.type = OP_REG;
  2508. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2509. c->dst.bytes = c->op_bytes;
  2510. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2511. if (rc != X86EMUL_CONTINUE)
  2512. goto done;
  2513. break;
  2514. case 0xa0 ... 0xa1: /* mov */
  2515. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2516. c->dst.val = c->src.val;
  2517. break;
  2518. case 0xa2 ... 0xa3: /* mov */
  2519. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  2520. break;
  2521. case 0xa4 ... 0xa5: /* movs */
  2522. goto mov;
  2523. case 0xa6 ... 0xa7: /* cmps */
  2524. c->dst.type = OP_NONE; /* Disable writeback. */
  2525. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2526. goto cmp;
  2527. case 0xaa ... 0xab: /* stos */
  2528. c->dst.val = c->regs[VCPU_REGS_RAX];
  2529. break;
  2530. case 0xac ... 0xad: /* lods */
  2531. goto mov;
  2532. case 0xae ... 0xaf: /* scas */
  2533. DPRINTF("Urk! I don't handle SCAS.\n");
  2534. goto cannot_emulate;
  2535. case 0xb0 ... 0xbf: /* mov r, imm */
  2536. goto mov;
  2537. case 0xc0 ... 0xc1:
  2538. emulate_grp2(ctxt);
  2539. break;
  2540. case 0xc3: /* ret */
  2541. c->dst.type = OP_REG;
  2542. c->dst.ptr = &c->eip;
  2543. c->dst.bytes = c->op_bytes;
  2544. goto pop_instruction;
  2545. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2546. mov:
  2547. c->dst.val = c->src.val;
  2548. break;
  2549. case 0xcb: /* ret far */
  2550. rc = emulate_ret_far(ctxt, ops);
  2551. if (rc != X86EMUL_CONTINUE)
  2552. goto done;
  2553. break;
  2554. case 0xd0 ... 0xd1: /* Grp2 */
  2555. c->src.val = 1;
  2556. emulate_grp2(ctxt);
  2557. break;
  2558. case 0xd2 ... 0xd3: /* Grp2 */
  2559. c->src.val = c->regs[VCPU_REGS_RCX];
  2560. emulate_grp2(ctxt);
  2561. break;
  2562. case 0xe4: /* inb */
  2563. case 0xe5: /* in */
  2564. goto do_io_in;
  2565. case 0xe6: /* outb */
  2566. case 0xe7: /* out */
  2567. goto do_io_out;
  2568. case 0xe8: /* call (near) */ {
  2569. long int rel = c->src.val;
  2570. c->src.val = (unsigned long) c->eip;
  2571. jmp_rel(c, rel);
  2572. emulate_push(ctxt);
  2573. break;
  2574. }
  2575. case 0xe9: /* jmp rel */
  2576. goto jmp;
  2577. case 0xea: /* jmp far */
  2578. jump_far:
  2579. if (load_segment_descriptor(ctxt, ops, c->src2.val,
  2580. VCPU_SREG_CS))
  2581. goto done;
  2582. c->eip = c->src.val;
  2583. break;
  2584. case 0xeb:
  2585. jmp: /* jmp rel short */
  2586. jmp_rel(c, c->src.val);
  2587. c->dst.type = OP_NONE; /* Disable writeback. */
  2588. break;
  2589. case 0xec: /* in al,dx */
  2590. case 0xed: /* in (e/r)ax,dx */
  2591. c->src.val = c->regs[VCPU_REGS_RDX];
  2592. do_io_in:
  2593. c->dst.bytes = min(c->dst.bytes, 4u);
  2594. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2595. kvm_inject_gp(ctxt->vcpu, 0);
  2596. goto done;
  2597. }
  2598. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2599. &c->dst.val))
  2600. goto done; /* IO is needed */
  2601. break;
  2602. case 0xee: /* out al,dx */
  2603. case 0xef: /* out (e/r)ax,dx */
  2604. c->src.val = c->regs[VCPU_REGS_RDX];
  2605. do_io_out:
  2606. c->dst.bytes = min(c->dst.bytes, 4u);
  2607. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2608. kvm_inject_gp(ctxt->vcpu, 0);
  2609. goto done;
  2610. }
  2611. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2612. ctxt->vcpu);
  2613. c->dst.type = OP_NONE; /* Disable writeback. */
  2614. break;
  2615. case 0xf4: /* hlt */
  2616. ctxt->vcpu->arch.halt_request = 1;
  2617. break;
  2618. case 0xf5: /* cmc */
  2619. /* complement carry flag from eflags reg */
  2620. ctxt->eflags ^= EFLG_CF;
  2621. c->dst.type = OP_NONE; /* Disable writeback. */
  2622. break;
  2623. case 0xf6 ... 0xf7: /* Grp3 */
  2624. if (!emulate_grp3(ctxt, ops))
  2625. goto cannot_emulate;
  2626. break;
  2627. case 0xf8: /* clc */
  2628. ctxt->eflags &= ~EFLG_CF;
  2629. c->dst.type = OP_NONE; /* Disable writeback. */
  2630. break;
  2631. case 0xfa: /* cli */
  2632. if (emulator_bad_iopl(ctxt, ops))
  2633. kvm_inject_gp(ctxt->vcpu, 0);
  2634. else {
  2635. ctxt->eflags &= ~X86_EFLAGS_IF;
  2636. c->dst.type = OP_NONE; /* Disable writeback. */
  2637. }
  2638. break;
  2639. case 0xfb: /* sti */
  2640. if (emulator_bad_iopl(ctxt, ops))
  2641. kvm_inject_gp(ctxt->vcpu, 0);
  2642. else {
  2643. toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
  2644. ctxt->eflags |= X86_EFLAGS_IF;
  2645. c->dst.type = OP_NONE; /* Disable writeback. */
  2646. }
  2647. break;
  2648. case 0xfc: /* cld */
  2649. ctxt->eflags &= ~EFLG_DF;
  2650. c->dst.type = OP_NONE; /* Disable writeback. */
  2651. break;
  2652. case 0xfd: /* std */
  2653. ctxt->eflags |= EFLG_DF;
  2654. c->dst.type = OP_NONE; /* Disable writeback. */
  2655. break;
  2656. case 0xfe: /* Grp4 */
  2657. grp45:
  2658. rc = emulate_grp45(ctxt, ops);
  2659. if (rc != X86EMUL_CONTINUE)
  2660. goto done;
  2661. break;
  2662. case 0xff: /* Grp5 */
  2663. if (c->modrm_reg == 5)
  2664. goto jump_far;
  2665. goto grp45;
  2666. }
  2667. writeback:
  2668. rc = writeback(ctxt, ops);
  2669. if (rc != X86EMUL_CONTINUE)
  2670. goto done;
  2671. /*
  2672. * restore dst type in case the decoding will be reused
  2673. * (happens for string instruction )
  2674. */
  2675. c->dst.type = saved_dst_type;
  2676. if ((c->d & SrcMask) == SrcSI)
  2677. string_addr_inc(ctxt, seg_override_base(ctxt, c), VCPU_REGS_RSI,
  2678. &c->src);
  2679. if ((c->d & DstMask) == DstDI)
  2680. string_addr_inc(ctxt, es_base(ctxt), VCPU_REGS_RDI, &c->dst);
  2681. if (c->rep_prefix && (c->d & String)) {
  2682. struct read_cache *rc = &ctxt->decode.io_read;
  2683. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2684. /*
  2685. * Re-enter guest when pio read ahead buffer is empty or,
  2686. * if it is not used, after each 1024 iteration.
  2687. */
  2688. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2689. (rc->end != 0 && rc->end == rc->pos))
  2690. ctxt->restart = false;
  2691. }
  2692. /* Commit shadow register state. */
  2693. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2694. kvm_rip_write(ctxt->vcpu, c->eip);
  2695. ops->set_rflags(ctxt->vcpu, ctxt->eflags);
  2696. done:
  2697. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2698. twobyte_insn:
  2699. switch (c->b) {
  2700. case 0x01: /* lgdt, lidt, lmsw */
  2701. switch (c->modrm_reg) {
  2702. u16 size;
  2703. unsigned long address;
  2704. case 0: /* vmcall */
  2705. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2706. goto cannot_emulate;
  2707. rc = kvm_fix_hypercall(ctxt->vcpu);
  2708. if (rc != X86EMUL_CONTINUE)
  2709. goto done;
  2710. /* Let the processor re-execute the fixed hypercall */
  2711. c->eip = ctxt->eip;
  2712. /* Disable writeback. */
  2713. c->dst.type = OP_NONE;
  2714. break;
  2715. case 2: /* lgdt */
  2716. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2717. &size, &address, c->op_bytes);
  2718. if (rc != X86EMUL_CONTINUE)
  2719. goto done;
  2720. realmode_lgdt(ctxt->vcpu, size, address);
  2721. /* Disable writeback. */
  2722. c->dst.type = OP_NONE;
  2723. break;
  2724. case 3: /* lidt/vmmcall */
  2725. if (c->modrm_mod == 3) {
  2726. switch (c->modrm_rm) {
  2727. case 1:
  2728. rc = kvm_fix_hypercall(ctxt->vcpu);
  2729. if (rc != X86EMUL_CONTINUE)
  2730. goto done;
  2731. break;
  2732. default:
  2733. goto cannot_emulate;
  2734. }
  2735. } else {
  2736. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2737. &size, &address,
  2738. c->op_bytes);
  2739. if (rc != X86EMUL_CONTINUE)
  2740. goto done;
  2741. realmode_lidt(ctxt->vcpu, size, address);
  2742. }
  2743. /* Disable writeback. */
  2744. c->dst.type = OP_NONE;
  2745. break;
  2746. case 4: /* smsw */
  2747. c->dst.bytes = 2;
  2748. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2749. break;
  2750. case 6: /* lmsw */
  2751. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2752. (c->src.val & 0x0f), ctxt->vcpu);
  2753. c->dst.type = OP_NONE;
  2754. break;
  2755. case 5: /* not defined */
  2756. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2757. goto done;
  2758. case 7: /* invlpg*/
  2759. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2760. /* Disable writeback. */
  2761. c->dst.type = OP_NONE;
  2762. break;
  2763. default:
  2764. goto cannot_emulate;
  2765. }
  2766. break;
  2767. case 0x05: /* syscall */
  2768. rc = emulate_syscall(ctxt);
  2769. if (rc != X86EMUL_CONTINUE)
  2770. goto done;
  2771. else
  2772. goto writeback;
  2773. break;
  2774. case 0x06:
  2775. emulate_clts(ctxt->vcpu);
  2776. c->dst.type = OP_NONE;
  2777. break;
  2778. case 0x08: /* invd */
  2779. case 0x09: /* wbinvd */
  2780. case 0x0d: /* GrpP (prefetch) */
  2781. case 0x18: /* Grp16 (prefetch/nop) */
  2782. c->dst.type = OP_NONE;
  2783. break;
  2784. case 0x20: /* mov cr, reg */
  2785. switch (c->modrm_reg) {
  2786. case 1:
  2787. case 5 ... 7:
  2788. case 9 ... 15:
  2789. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2790. goto done;
  2791. }
  2792. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2793. c->dst.type = OP_NONE; /* no writeback */
  2794. break;
  2795. case 0x21: /* mov from dr to reg */
  2796. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2797. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2798. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2799. goto done;
  2800. }
  2801. emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2802. c->dst.type = OP_NONE; /* no writeback */
  2803. break;
  2804. case 0x22: /* mov reg, cr */
  2805. ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu);
  2806. c->dst.type = OP_NONE;
  2807. break;
  2808. case 0x23: /* mov from reg to dr */
  2809. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2810. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2811. kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
  2812. goto done;
  2813. }
  2814. emulator_set_dr(ctxt, c->modrm_reg, c->regs[c->modrm_rm]);
  2815. c->dst.type = OP_NONE; /* no writeback */
  2816. break;
  2817. case 0x30:
  2818. /* wrmsr */
  2819. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2820. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2821. if (kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2822. kvm_inject_gp(ctxt->vcpu, 0);
  2823. goto done;
  2824. }
  2825. rc = X86EMUL_CONTINUE;
  2826. c->dst.type = OP_NONE;
  2827. break;
  2828. case 0x32:
  2829. /* rdmsr */
  2830. if (kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2831. kvm_inject_gp(ctxt->vcpu, 0);
  2832. goto done;
  2833. } else {
  2834. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2835. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2836. }
  2837. rc = X86EMUL_CONTINUE;
  2838. c->dst.type = OP_NONE;
  2839. break;
  2840. case 0x34: /* sysenter */
  2841. rc = emulate_sysenter(ctxt);
  2842. if (rc != X86EMUL_CONTINUE)
  2843. goto done;
  2844. else
  2845. goto writeback;
  2846. break;
  2847. case 0x35: /* sysexit */
  2848. rc = emulate_sysexit(ctxt);
  2849. if (rc != X86EMUL_CONTINUE)
  2850. goto done;
  2851. else
  2852. goto writeback;
  2853. break;
  2854. case 0x40 ... 0x4f: /* cmov */
  2855. c->dst.val = c->dst.orig_val = c->src.val;
  2856. if (!test_cc(c->b, ctxt->eflags))
  2857. c->dst.type = OP_NONE; /* no writeback */
  2858. break;
  2859. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2860. if (test_cc(c->b, ctxt->eflags))
  2861. jmp_rel(c, c->src.val);
  2862. c->dst.type = OP_NONE;
  2863. break;
  2864. case 0xa0: /* push fs */
  2865. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2866. break;
  2867. case 0xa1: /* pop fs */
  2868. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2869. if (rc != X86EMUL_CONTINUE)
  2870. goto done;
  2871. break;
  2872. case 0xa3:
  2873. bt: /* bt */
  2874. c->dst.type = OP_NONE;
  2875. /* only subword offset */
  2876. c->src.val &= (c->dst.bytes << 3) - 1;
  2877. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2878. break;
  2879. case 0xa4: /* shld imm8, r, r/m */
  2880. case 0xa5: /* shld cl, r, r/m */
  2881. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2882. break;
  2883. case 0xa8: /* push gs */
  2884. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2885. break;
  2886. case 0xa9: /* pop gs */
  2887. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2888. if (rc != X86EMUL_CONTINUE)
  2889. goto done;
  2890. break;
  2891. case 0xab:
  2892. bts: /* bts */
  2893. /* only subword offset */
  2894. c->src.val &= (c->dst.bytes << 3) - 1;
  2895. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2896. break;
  2897. case 0xac: /* shrd imm8, r, r/m */
  2898. case 0xad: /* shrd cl, r, r/m */
  2899. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2900. break;
  2901. case 0xae: /* clflush */
  2902. break;
  2903. case 0xb0 ... 0xb1: /* cmpxchg */
  2904. /*
  2905. * Save real source value, then compare EAX against
  2906. * destination.
  2907. */
  2908. c->src.orig_val = c->src.val;
  2909. c->src.val = c->regs[VCPU_REGS_RAX];
  2910. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2911. if (ctxt->eflags & EFLG_ZF) {
  2912. /* Success: write back to memory. */
  2913. c->dst.val = c->src.orig_val;
  2914. } else {
  2915. /* Failure: write the value we saw to EAX. */
  2916. c->dst.type = OP_REG;
  2917. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2918. }
  2919. break;
  2920. case 0xb3:
  2921. btr: /* btr */
  2922. /* only subword offset */
  2923. c->src.val &= (c->dst.bytes << 3) - 1;
  2924. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2925. break;
  2926. case 0xb6 ... 0xb7: /* movzx */
  2927. c->dst.bytes = c->op_bytes;
  2928. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2929. : (u16) c->src.val;
  2930. break;
  2931. case 0xba: /* Grp8 */
  2932. switch (c->modrm_reg & 3) {
  2933. case 0:
  2934. goto bt;
  2935. case 1:
  2936. goto bts;
  2937. case 2:
  2938. goto btr;
  2939. case 3:
  2940. goto btc;
  2941. }
  2942. break;
  2943. case 0xbb:
  2944. btc: /* btc */
  2945. /* only subword offset */
  2946. c->src.val &= (c->dst.bytes << 3) - 1;
  2947. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2948. break;
  2949. case 0xbe ... 0xbf: /* movsx */
  2950. c->dst.bytes = c->op_bytes;
  2951. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2952. (s16) c->src.val;
  2953. break;
  2954. case 0xc3: /* movnti */
  2955. c->dst.bytes = c->op_bytes;
  2956. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2957. (u64) c->src.val;
  2958. break;
  2959. case 0xc7: /* Grp9 (cmpxchg8b) */
  2960. rc = emulate_grp9(ctxt, ops);
  2961. if (rc != X86EMUL_CONTINUE)
  2962. goto done;
  2963. break;
  2964. }
  2965. goto writeback;
  2966. cannot_emulate:
  2967. DPRINTF("Cannot emulate %02x\n", c->b);
  2968. return -1;
  2969. }