nouveau_drv.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. static inline struct nouveau_bo *
  84. nouveau_bo(struct ttm_buffer_object *bo)
  85. {
  86. return container_of(bo, struct nouveau_bo, bo);
  87. }
  88. static inline struct nouveau_bo *
  89. nouveau_gem_object(struct drm_gem_object *gem)
  90. {
  91. return gem ? gem->driver_private : NULL;
  92. }
  93. /* TODO: submit equivalent to TTM generic API upstream? */
  94. static inline void __iomem *
  95. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  96. {
  97. bool is_iomem;
  98. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  99. &nvbo->kmap, &is_iomem);
  100. WARN_ON_ONCE(ioptr && !is_iomem);
  101. return ioptr;
  102. }
  103. enum nouveau_flags {
  104. NV_NFORCE = 0x10000000,
  105. NV_NFORCE2 = 0x20000000
  106. };
  107. #define NVOBJ_ENGINE_SW 0
  108. #define NVOBJ_ENGINE_GR 1
  109. #define NVOBJ_ENGINE_DISPLAY 2
  110. #define NVOBJ_ENGINE_INT 0xdeadbeef
  111. #define NVOBJ_FLAG_ALLOW_NO_REFS (1 << 0)
  112. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  113. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  114. #define NVOBJ_FLAG_FAKE (1 << 3)
  115. struct nouveau_gpuobj {
  116. struct drm_device *dev;
  117. struct list_head list;
  118. struct nouveau_channel *im_channel;
  119. struct drm_mm_node *im_pramin;
  120. struct nouveau_bo *im_backing;
  121. uint32_t im_backing_start;
  122. uint32_t *im_backing_suspend;
  123. int im_bound;
  124. uint32_t flags;
  125. int refcount;
  126. u32 pinst;
  127. u32 cinst;
  128. u64 vinst;
  129. uint32_t engine;
  130. uint32_t class;
  131. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  132. void *priv;
  133. };
  134. struct nouveau_gpuobj_ref {
  135. struct list_head list;
  136. struct nouveau_gpuobj *gpuobj;
  137. uint32_t instance;
  138. struct nouveau_channel *channel;
  139. int handle;
  140. };
  141. struct nouveau_channel {
  142. struct drm_device *dev;
  143. int id;
  144. /* owner of this fifo */
  145. struct drm_file *file_priv;
  146. /* mapping of the fifo itself */
  147. struct drm_local_map *map;
  148. /* mapping of the regs controling the fifo */
  149. void __iomem *user;
  150. uint32_t user_get;
  151. uint32_t user_put;
  152. /* Fencing */
  153. struct {
  154. /* lock protects the pending list only */
  155. spinlock_t lock;
  156. struct list_head pending;
  157. uint32_t sequence;
  158. uint32_t sequence_ack;
  159. atomic_t last_sequence_irq;
  160. } fence;
  161. /* DMA push buffer */
  162. struct nouveau_gpuobj_ref *pushbuf;
  163. struct nouveau_bo *pushbuf_bo;
  164. uint32_t pushbuf_base;
  165. /* Notifier memory */
  166. struct nouveau_bo *notifier_bo;
  167. struct drm_mm notifier_heap;
  168. /* PFIFO context */
  169. struct nouveau_gpuobj_ref *ramfc;
  170. struct nouveau_gpuobj_ref *cache;
  171. /* PGRAPH context */
  172. /* XXX may be merge 2 pointers as private data ??? */
  173. struct nouveau_gpuobj_ref *ramin_grctx;
  174. void *pgraph_ctx;
  175. /* NV50 VM */
  176. struct nouveau_gpuobj *vm_pd;
  177. struct nouveau_gpuobj_ref *vm_gart_pt;
  178. struct nouveau_gpuobj_ref *vm_vram_pt[NV50_VM_VRAM_NR];
  179. /* Objects */
  180. struct nouveau_gpuobj_ref *ramin; /* Private instmem */
  181. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  182. struct nouveau_gpuobj_ref *ramht; /* Hash table */
  183. struct list_head ramht_refs; /* Objects referenced by RAMHT */
  184. /* GPU object info for stuff used in-kernel (mm_enabled) */
  185. uint32_t m2mf_ntfy;
  186. uint32_t vram_handle;
  187. uint32_t gart_handle;
  188. bool accel_done;
  189. /* Push buffer state (only for drm's channel on !mm_enabled) */
  190. struct {
  191. int max;
  192. int free;
  193. int cur;
  194. int put;
  195. /* access via pushbuf_bo */
  196. int ib_base;
  197. int ib_max;
  198. int ib_free;
  199. int ib_put;
  200. } dma;
  201. uint32_t sw_subchannel[8];
  202. struct {
  203. struct nouveau_gpuobj *vblsem;
  204. uint32_t vblsem_offset;
  205. uint32_t vblsem_rval;
  206. struct list_head vbl_wait;
  207. } nvsw;
  208. struct {
  209. bool active;
  210. char name[32];
  211. struct drm_info_list info;
  212. } debugfs;
  213. };
  214. struct nouveau_instmem_engine {
  215. void *priv;
  216. int (*init)(struct drm_device *dev);
  217. void (*takedown)(struct drm_device *dev);
  218. int (*suspend)(struct drm_device *dev);
  219. void (*resume)(struct drm_device *dev);
  220. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  221. uint32_t *size);
  222. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  223. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  224. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  225. void (*flush)(struct drm_device *);
  226. };
  227. struct nouveau_mc_engine {
  228. int (*init)(struct drm_device *dev);
  229. void (*takedown)(struct drm_device *dev);
  230. };
  231. struct nouveau_timer_engine {
  232. int (*init)(struct drm_device *dev);
  233. void (*takedown)(struct drm_device *dev);
  234. uint64_t (*read)(struct drm_device *dev);
  235. };
  236. struct nouveau_fb_engine {
  237. int num_tiles;
  238. int (*init)(struct drm_device *dev);
  239. void (*takedown)(struct drm_device *dev);
  240. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  241. uint32_t size, uint32_t pitch);
  242. };
  243. struct nouveau_fifo_engine {
  244. int channels;
  245. struct nouveau_gpuobj_ref *playlist[2];
  246. int cur_playlist;
  247. int (*init)(struct drm_device *);
  248. void (*takedown)(struct drm_device *);
  249. void (*disable)(struct drm_device *);
  250. void (*enable)(struct drm_device *);
  251. bool (*reassign)(struct drm_device *, bool enable);
  252. bool (*cache_flush)(struct drm_device *dev);
  253. bool (*cache_pull)(struct drm_device *dev, bool enable);
  254. int (*channel_id)(struct drm_device *);
  255. int (*create_context)(struct nouveau_channel *);
  256. void (*destroy_context)(struct nouveau_channel *);
  257. int (*load_context)(struct nouveau_channel *);
  258. int (*unload_context)(struct drm_device *);
  259. };
  260. struct nouveau_pgraph_object_method {
  261. int id;
  262. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  263. uint32_t data);
  264. };
  265. struct nouveau_pgraph_object_class {
  266. int id;
  267. bool software;
  268. struct nouveau_pgraph_object_method *methods;
  269. };
  270. struct nouveau_pgraph_engine {
  271. struct nouveau_pgraph_object_class *grclass;
  272. bool accel_blocked;
  273. int grctx_size;
  274. /* NV2x/NV3x context table (0x400780) */
  275. struct nouveau_gpuobj_ref *ctx_table;
  276. int (*init)(struct drm_device *);
  277. void (*takedown)(struct drm_device *);
  278. void (*fifo_access)(struct drm_device *, bool);
  279. struct nouveau_channel *(*channel)(struct drm_device *);
  280. int (*create_context)(struct nouveau_channel *);
  281. void (*destroy_context)(struct nouveau_channel *);
  282. int (*load_context)(struct nouveau_channel *);
  283. int (*unload_context)(struct drm_device *);
  284. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  285. uint32_t size, uint32_t pitch);
  286. };
  287. struct nouveau_display_engine {
  288. int (*early_init)(struct drm_device *);
  289. void (*late_takedown)(struct drm_device *);
  290. int (*create)(struct drm_device *);
  291. int (*init)(struct drm_device *);
  292. void (*destroy)(struct drm_device *);
  293. };
  294. struct nouveau_gpio_engine {
  295. int (*init)(struct drm_device *);
  296. void (*takedown)(struct drm_device *);
  297. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  298. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  299. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  300. };
  301. struct nouveau_engine {
  302. struct nouveau_instmem_engine instmem;
  303. struct nouveau_mc_engine mc;
  304. struct nouveau_timer_engine timer;
  305. struct nouveau_fb_engine fb;
  306. struct nouveau_pgraph_engine graph;
  307. struct nouveau_fifo_engine fifo;
  308. struct nouveau_display_engine display;
  309. struct nouveau_gpio_engine gpio;
  310. };
  311. struct nouveau_pll_vals {
  312. union {
  313. struct {
  314. #ifdef __BIG_ENDIAN
  315. uint8_t N1, M1, N2, M2;
  316. #else
  317. uint8_t M1, N1, M2, N2;
  318. #endif
  319. };
  320. struct {
  321. uint16_t NM1, NM2;
  322. } __attribute__((packed));
  323. };
  324. int log2P;
  325. int refclk;
  326. };
  327. enum nv04_fp_display_regs {
  328. FP_DISPLAY_END,
  329. FP_TOTAL,
  330. FP_CRTC,
  331. FP_SYNC_START,
  332. FP_SYNC_END,
  333. FP_VALID_START,
  334. FP_VALID_END
  335. };
  336. struct nv04_crtc_reg {
  337. unsigned char MiscOutReg; /* */
  338. uint8_t CRTC[0xa0];
  339. uint8_t CR58[0x10];
  340. uint8_t Sequencer[5];
  341. uint8_t Graphics[9];
  342. uint8_t Attribute[21];
  343. unsigned char DAC[768]; /* Internal Colorlookuptable */
  344. /* PCRTC regs */
  345. uint32_t fb_start;
  346. uint32_t crtc_cfg;
  347. uint32_t cursor_cfg;
  348. uint32_t gpio_ext;
  349. uint32_t crtc_830;
  350. uint32_t crtc_834;
  351. uint32_t crtc_850;
  352. uint32_t crtc_eng_ctrl;
  353. /* PRAMDAC regs */
  354. uint32_t nv10_cursync;
  355. struct nouveau_pll_vals pllvals;
  356. uint32_t ramdac_gen_ctrl;
  357. uint32_t ramdac_630;
  358. uint32_t ramdac_634;
  359. uint32_t tv_setup;
  360. uint32_t tv_vtotal;
  361. uint32_t tv_vskew;
  362. uint32_t tv_vsync_delay;
  363. uint32_t tv_htotal;
  364. uint32_t tv_hskew;
  365. uint32_t tv_hsync_delay;
  366. uint32_t tv_hsync_delay2;
  367. uint32_t fp_horiz_regs[7];
  368. uint32_t fp_vert_regs[7];
  369. uint32_t dither;
  370. uint32_t fp_control;
  371. uint32_t dither_regs[6];
  372. uint32_t fp_debug_0;
  373. uint32_t fp_debug_1;
  374. uint32_t fp_debug_2;
  375. uint32_t fp_margin_color;
  376. uint32_t ramdac_8c0;
  377. uint32_t ramdac_a20;
  378. uint32_t ramdac_a24;
  379. uint32_t ramdac_a34;
  380. uint32_t ctv_regs[38];
  381. };
  382. struct nv04_output_reg {
  383. uint32_t output;
  384. int head;
  385. };
  386. struct nv04_mode_state {
  387. uint32_t bpp;
  388. uint32_t width;
  389. uint32_t height;
  390. uint32_t interlace;
  391. uint32_t repaint0;
  392. uint32_t repaint1;
  393. uint32_t screen;
  394. uint32_t scale;
  395. uint32_t dither;
  396. uint32_t extra;
  397. uint32_t fifo;
  398. uint32_t pixel;
  399. uint32_t horiz;
  400. int arbitration0;
  401. int arbitration1;
  402. uint32_t pll;
  403. uint32_t pllB;
  404. uint32_t vpll;
  405. uint32_t vpll2;
  406. uint32_t vpllB;
  407. uint32_t vpll2B;
  408. uint32_t pllsel;
  409. uint32_t sel_clk;
  410. uint32_t general;
  411. uint32_t crtcOwner;
  412. uint32_t head;
  413. uint32_t head2;
  414. uint32_t cursorConfig;
  415. uint32_t cursor0;
  416. uint32_t cursor1;
  417. uint32_t cursor2;
  418. uint32_t timingH;
  419. uint32_t timingV;
  420. uint32_t displayV;
  421. uint32_t crtcSync;
  422. struct nv04_crtc_reg crtc_reg[2];
  423. };
  424. enum nouveau_card_type {
  425. NV_04 = 0x00,
  426. NV_10 = 0x10,
  427. NV_20 = 0x20,
  428. NV_30 = 0x30,
  429. NV_40 = 0x40,
  430. NV_50 = 0x50,
  431. NV_C0 = 0xc0,
  432. };
  433. struct drm_nouveau_private {
  434. struct drm_device *dev;
  435. /* the card type, takes NV_* as values */
  436. enum nouveau_card_type card_type;
  437. /* exact chipset, derived from NV_PMC_BOOT_0 */
  438. int chipset;
  439. int flags;
  440. void __iomem *mmio;
  441. void __iomem *ramin;
  442. uint32_t ramin_size;
  443. struct nouveau_bo *vga_ram;
  444. struct workqueue_struct *wq;
  445. struct work_struct irq_work;
  446. struct work_struct hpd_work;
  447. struct list_head vbl_waiting;
  448. struct {
  449. struct drm_global_reference mem_global_ref;
  450. struct ttm_bo_global_ref bo_global_ref;
  451. struct ttm_bo_device bdev;
  452. atomic_t validate_sequence;
  453. } ttm;
  454. int fifo_alloc_count;
  455. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  456. struct nouveau_engine engine;
  457. struct nouveau_channel *channel;
  458. /* For PFIFO and PGRAPH. */
  459. spinlock_t context_switch_lock;
  460. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  461. struct nouveau_gpuobj *ramht;
  462. uint32_t ramin_rsvd_vram;
  463. uint32_t ramht_offset;
  464. uint32_t ramht_size;
  465. uint32_t ramht_bits;
  466. uint32_t ramfc_offset;
  467. uint32_t ramfc_size;
  468. uint32_t ramro_offset;
  469. uint32_t ramro_size;
  470. struct {
  471. enum {
  472. NOUVEAU_GART_NONE = 0,
  473. NOUVEAU_GART_AGP,
  474. NOUVEAU_GART_SGDMA
  475. } type;
  476. uint64_t aper_base;
  477. uint64_t aper_size;
  478. uint64_t aper_free;
  479. struct nouveau_gpuobj *sg_ctxdma;
  480. struct page *sg_dummy_page;
  481. dma_addr_t sg_dummy_bus;
  482. } gart_info;
  483. /* nv10-nv40 tiling regions */
  484. struct {
  485. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  486. spinlock_t lock;
  487. } tile;
  488. /* VRAM/fb configuration */
  489. uint64_t vram_size;
  490. uint64_t vram_sys_base;
  491. uint64_t fb_phys;
  492. uint64_t fb_available_size;
  493. uint64_t fb_mappable_pages;
  494. uint64_t fb_aper_free;
  495. int fb_mtrr;
  496. /* G8x/G9x virtual address space */
  497. uint64_t vm_gart_base;
  498. uint64_t vm_gart_size;
  499. uint64_t vm_vram_base;
  500. uint64_t vm_vram_size;
  501. uint64_t vm_end;
  502. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  503. int vm_vram_pt_nr;
  504. struct drm_mm ramin_heap;
  505. struct list_head gpuobj_list;
  506. struct nvbios vbios;
  507. struct nv04_mode_state mode_reg;
  508. struct nv04_mode_state saved_reg;
  509. uint32_t saved_vga_font[4][16384];
  510. uint32_t crtc_owner;
  511. uint32_t dac_users[4];
  512. struct nouveau_suspend_resume {
  513. uint32_t *ramin_copy;
  514. } susres;
  515. struct backlight_device *backlight;
  516. struct nouveau_channel *evo;
  517. struct {
  518. struct dcb_entry *dcb;
  519. u16 script;
  520. u32 pclk;
  521. } evo_irq;
  522. struct {
  523. struct dentry *channel_root;
  524. } debugfs;
  525. struct nouveau_fbdev *nfbdev;
  526. struct apertures_struct *apertures;
  527. };
  528. static inline struct drm_nouveau_private *
  529. nouveau_bdev(struct ttm_bo_device *bd)
  530. {
  531. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  532. }
  533. static inline int
  534. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  535. {
  536. struct nouveau_bo *prev;
  537. if (!pnvbo)
  538. return -EINVAL;
  539. prev = *pnvbo;
  540. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  541. if (prev) {
  542. struct ttm_buffer_object *bo = &prev->bo;
  543. ttm_bo_unref(&bo);
  544. }
  545. return 0;
  546. }
  547. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  548. struct drm_nouveau_private *nv = dev->dev_private; \
  549. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  550. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  551. DRM_CURRENTPID, (id)); \
  552. return -EPERM; \
  553. } \
  554. (ch) = nv->fifos[(id)]; \
  555. } while (0)
  556. /* nouveau_drv.c */
  557. extern int nouveau_noagp;
  558. extern int nouveau_duallink;
  559. extern int nouveau_uscript_lvds;
  560. extern int nouveau_uscript_tmds;
  561. extern int nouveau_vram_pushbuf;
  562. extern int nouveau_vram_notify;
  563. extern int nouveau_fbpercrtc;
  564. extern int nouveau_tv_disable;
  565. extern char *nouveau_tv_norm;
  566. extern int nouveau_reg_debug;
  567. extern char *nouveau_vbios;
  568. extern int nouveau_ignorelid;
  569. extern int nouveau_nofbaccel;
  570. extern int nouveau_noaccel;
  571. extern int nouveau_override_conntype;
  572. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  573. extern int nouveau_pci_resume(struct pci_dev *pdev);
  574. /* nouveau_state.c */
  575. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  576. extern int nouveau_load(struct drm_device *, unsigned long flags);
  577. extern int nouveau_firstopen(struct drm_device *);
  578. extern void nouveau_lastclose(struct drm_device *);
  579. extern int nouveau_unload(struct drm_device *);
  580. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  581. struct drm_file *);
  582. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  583. struct drm_file *);
  584. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  585. uint32_t reg, uint32_t mask, uint32_t val);
  586. extern bool nouveau_wait_for_idle(struct drm_device *);
  587. extern int nouveau_card_init(struct drm_device *);
  588. /* nouveau_mem.c */
  589. extern int nouveau_mem_detect(struct drm_device *dev);
  590. extern int nouveau_mem_init(struct drm_device *);
  591. extern int nouveau_mem_init_agp(struct drm_device *);
  592. extern int nouveau_mem_reset_agp(struct drm_device *);
  593. extern void nouveau_mem_close(struct drm_device *);
  594. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  595. uint32_t addr,
  596. uint32_t size,
  597. uint32_t pitch);
  598. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  599. struct nouveau_tile_reg *tile,
  600. struct nouveau_fence *fence);
  601. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  602. uint32_t size, uint32_t flags,
  603. uint64_t phys);
  604. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  605. uint32_t size);
  606. /* nouveau_notifier.c */
  607. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  608. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  609. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  610. int cout, uint32_t *offset);
  611. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  612. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  613. struct drm_file *);
  614. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  615. struct drm_file *);
  616. /* nouveau_channel.c */
  617. extern struct drm_ioctl_desc nouveau_ioctls[];
  618. extern int nouveau_max_ioctl;
  619. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  620. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  621. int channel);
  622. extern int nouveau_channel_alloc(struct drm_device *dev,
  623. struct nouveau_channel **chan,
  624. struct drm_file *file_priv,
  625. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  626. extern void nouveau_channel_free(struct nouveau_channel *);
  627. /* nouveau_object.c */
  628. extern int nouveau_gpuobj_early_init(struct drm_device *);
  629. extern int nouveau_gpuobj_init(struct drm_device *);
  630. extern void nouveau_gpuobj_takedown(struct drm_device *);
  631. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  632. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  633. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  634. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  635. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  636. uint32_t vram_h, uint32_t tt_h);
  637. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  638. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  639. uint32_t size, int align, uint32_t flags,
  640. struct nouveau_gpuobj **);
  641. extern int nouveau_gpuobj_del(struct drm_device *, struct nouveau_gpuobj **);
  642. extern int nouveau_gpuobj_ref_add(struct drm_device *, struct nouveau_channel *,
  643. uint32_t handle, struct nouveau_gpuobj *,
  644. struct nouveau_gpuobj_ref **);
  645. extern int nouveau_gpuobj_ref_del(struct drm_device *,
  646. struct nouveau_gpuobj_ref **);
  647. extern int nouveau_gpuobj_ref_find(struct nouveau_channel *, uint32_t handle,
  648. struct nouveau_gpuobj_ref **ref_ret);
  649. extern int nouveau_gpuobj_new_ref(struct drm_device *,
  650. struct nouveau_channel *alloc_chan,
  651. struct nouveau_channel *ref_chan,
  652. uint32_t handle, uint32_t size, int align,
  653. uint32_t flags, struct nouveau_gpuobj_ref **);
  654. extern int nouveau_gpuobj_new_fake(struct drm_device *,
  655. uint32_t p_offset, uint32_t b_offset,
  656. uint32_t size, uint32_t flags,
  657. struct nouveau_gpuobj **,
  658. struct nouveau_gpuobj_ref**);
  659. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  660. uint64_t offset, uint64_t size, int access,
  661. int target, struct nouveau_gpuobj **);
  662. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  663. uint64_t offset, uint64_t size,
  664. int access, struct nouveau_gpuobj **,
  665. uint32_t *o_ret);
  666. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  667. struct nouveau_gpuobj **);
  668. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  669. struct nouveau_gpuobj **);
  670. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  671. struct drm_file *);
  672. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  673. struct drm_file *);
  674. /* nouveau_irq.c */
  675. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  676. extern void nouveau_irq_preinstall(struct drm_device *);
  677. extern int nouveau_irq_postinstall(struct drm_device *);
  678. extern void nouveau_irq_uninstall(struct drm_device *);
  679. /* nouveau_sgdma.c */
  680. extern int nouveau_sgdma_init(struct drm_device *);
  681. extern void nouveau_sgdma_takedown(struct drm_device *);
  682. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  683. uint32_t *page);
  684. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  685. /* nouveau_debugfs.c */
  686. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  687. extern int nouveau_debugfs_init(struct drm_minor *);
  688. extern void nouveau_debugfs_takedown(struct drm_minor *);
  689. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  690. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  691. #else
  692. static inline int
  693. nouveau_debugfs_init(struct drm_minor *minor)
  694. {
  695. return 0;
  696. }
  697. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  698. {
  699. }
  700. static inline int
  701. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  702. {
  703. return 0;
  704. }
  705. static inline void
  706. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  707. {
  708. }
  709. #endif
  710. /* nouveau_dma.c */
  711. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  712. extern int nouveau_dma_init(struct nouveau_channel *);
  713. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  714. /* nouveau_acpi.c */
  715. #define ROM_BIOS_PAGE 4096
  716. #if defined(CONFIG_ACPI)
  717. void nouveau_register_dsm_handler(void);
  718. void nouveau_unregister_dsm_handler(void);
  719. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  720. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  721. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  722. #else
  723. static inline void nouveau_register_dsm_handler(void) {}
  724. static inline void nouveau_unregister_dsm_handler(void) {}
  725. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  726. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  727. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  728. #endif
  729. /* nouveau_backlight.c */
  730. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  731. extern int nouveau_backlight_init(struct drm_device *);
  732. extern void nouveau_backlight_exit(struct drm_device *);
  733. #else
  734. static inline int nouveau_backlight_init(struct drm_device *dev)
  735. {
  736. return 0;
  737. }
  738. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  739. #endif
  740. /* nouveau_bios.c */
  741. extern int nouveau_bios_init(struct drm_device *);
  742. extern void nouveau_bios_takedown(struct drm_device *dev);
  743. extern int nouveau_run_vbios_init(struct drm_device *);
  744. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  745. struct dcb_entry *);
  746. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  747. enum dcb_gpio_tag);
  748. extern struct dcb_connector_table_entry *
  749. nouveau_bios_connector_entry(struct drm_device *, int index);
  750. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  751. struct pll_lims *);
  752. extern int nouveau_bios_run_display_table(struct drm_device *,
  753. struct dcb_entry *,
  754. uint32_t script, int pxclk);
  755. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  756. int *length);
  757. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  758. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  759. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  760. bool *dl, bool *if_is_24bit);
  761. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  762. int head, int pxclk);
  763. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  764. enum LVDS_script, int pxclk);
  765. /* nouveau_ttm.c */
  766. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  767. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  768. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  769. /* nouveau_dp.c */
  770. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  771. uint8_t *data, int data_nr);
  772. bool nouveau_dp_detect(struct drm_encoder *);
  773. bool nouveau_dp_link_train(struct drm_encoder *);
  774. /* nv04_fb.c */
  775. extern int nv04_fb_init(struct drm_device *);
  776. extern void nv04_fb_takedown(struct drm_device *);
  777. /* nv10_fb.c */
  778. extern int nv10_fb_init(struct drm_device *);
  779. extern void nv10_fb_takedown(struct drm_device *);
  780. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  781. uint32_t, uint32_t);
  782. /* nv30_fb.c */
  783. extern int nv30_fb_init(struct drm_device *);
  784. extern void nv30_fb_takedown(struct drm_device *);
  785. /* nv40_fb.c */
  786. extern int nv40_fb_init(struct drm_device *);
  787. extern void nv40_fb_takedown(struct drm_device *);
  788. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  789. uint32_t, uint32_t);
  790. /* nv50_fb.c */
  791. extern int nv50_fb_init(struct drm_device *);
  792. extern void nv50_fb_takedown(struct drm_device *);
  793. /* nvc0_fb.c */
  794. extern int nvc0_fb_init(struct drm_device *);
  795. extern void nvc0_fb_takedown(struct drm_device *);
  796. /* nv04_fifo.c */
  797. extern int nv04_fifo_init(struct drm_device *);
  798. extern void nv04_fifo_disable(struct drm_device *);
  799. extern void nv04_fifo_enable(struct drm_device *);
  800. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  801. extern bool nv04_fifo_cache_flush(struct drm_device *);
  802. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  803. extern int nv04_fifo_channel_id(struct drm_device *);
  804. extern int nv04_fifo_create_context(struct nouveau_channel *);
  805. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  806. extern int nv04_fifo_load_context(struct nouveau_channel *);
  807. extern int nv04_fifo_unload_context(struct drm_device *);
  808. /* nv10_fifo.c */
  809. extern int nv10_fifo_init(struct drm_device *);
  810. extern int nv10_fifo_channel_id(struct drm_device *);
  811. extern int nv10_fifo_create_context(struct nouveau_channel *);
  812. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  813. extern int nv10_fifo_load_context(struct nouveau_channel *);
  814. extern int nv10_fifo_unload_context(struct drm_device *);
  815. /* nv40_fifo.c */
  816. extern int nv40_fifo_init(struct drm_device *);
  817. extern int nv40_fifo_create_context(struct nouveau_channel *);
  818. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  819. extern int nv40_fifo_load_context(struct nouveau_channel *);
  820. extern int nv40_fifo_unload_context(struct drm_device *);
  821. /* nv50_fifo.c */
  822. extern int nv50_fifo_init(struct drm_device *);
  823. extern void nv50_fifo_takedown(struct drm_device *);
  824. extern int nv50_fifo_channel_id(struct drm_device *);
  825. extern int nv50_fifo_create_context(struct nouveau_channel *);
  826. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  827. extern int nv50_fifo_load_context(struct nouveau_channel *);
  828. extern int nv50_fifo_unload_context(struct drm_device *);
  829. /* nvc0_fifo.c */
  830. extern int nvc0_fifo_init(struct drm_device *);
  831. extern void nvc0_fifo_takedown(struct drm_device *);
  832. extern void nvc0_fifo_disable(struct drm_device *);
  833. extern void nvc0_fifo_enable(struct drm_device *);
  834. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  835. extern bool nvc0_fifo_cache_flush(struct drm_device *);
  836. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  837. extern int nvc0_fifo_channel_id(struct drm_device *);
  838. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  839. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  840. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  841. extern int nvc0_fifo_unload_context(struct drm_device *);
  842. /* nv04_graph.c */
  843. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  844. extern int nv04_graph_init(struct drm_device *);
  845. extern void nv04_graph_takedown(struct drm_device *);
  846. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  847. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  848. extern int nv04_graph_create_context(struct nouveau_channel *);
  849. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  850. extern int nv04_graph_load_context(struct nouveau_channel *);
  851. extern int nv04_graph_unload_context(struct drm_device *);
  852. extern void nv04_graph_context_switch(struct drm_device *);
  853. /* nv10_graph.c */
  854. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  855. extern int nv10_graph_init(struct drm_device *);
  856. extern void nv10_graph_takedown(struct drm_device *);
  857. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  858. extern int nv10_graph_create_context(struct nouveau_channel *);
  859. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  860. extern int nv10_graph_load_context(struct nouveau_channel *);
  861. extern int nv10_graph_unload_context(struct drm_device *);
  862. extern void nv10_graph_context_switch(struct drm_device *);
  863. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  864. uint32_t, uint32_t);
  865. /* nv20_graph.c */
  866. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  867. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  868. extern int nv20_graph_create_context(struct nouveau_channel *);
  869. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  870. extern int nv20_graph_load_context(struct nouveau_channel *);
  871. extern int nv20_graph_unload_context(struct drm_device *);
  872. extern int nv20_graph_init(struct drm_device *);
  873. extern void nv20_graph_takedown(struct drm_device *);
  874. extern int nv30_graph_init(struct drm_device *);
  875. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  876. uint32_t, uint32_t);
  877. /* nv40_graph.c */
  878. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  879. extern int nv40_graph_init(struct drm_device *);
  880. extern void nv40_graph_takedown(struct drm_device *);
  881. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  882. extern int nv40_graph_create_context(struct nouveau_channel *);
  883. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  884. extern int nv40_graph_load_context(struct nouveau_channel *);
  885. extern int nv40_graph_unload_context(struct drm_device *);
  886. extern void nv40_grctx_init(struct nouveau_grctx *);
  887. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  888. uint32_t, uint32_t);
  889. /* nv50_graph.c */
  890. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  891. extern int nv50_graph_init(struct drm_device *);
  892. extern void nv50_graph_takedown(struct drm_device *);
  893. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  894. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  895. extern int nv50_graph_create_context(struct nouveau_channel *);
  896. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  897. extern int nv50_graph_load_context(struct nouveau_channel *);
  898. extern int nv50_graph_unload_context(struct drm_device *);
  899. extern void nv50_graph_context_switch(struct drm_device *);
  900. extern int nv50_grctx_init(struct nouveau_grctx *);
  901. /* nvc0_graph.c */
  902. extern int nvc0_graph_init(struct drm_device *);
  903. extern void nvc0_graph_takedown(struct drm_device *);
  904. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  905. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  906. extern int nvc0_graph_create_context(struct nouveau_channel *);
  907. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  908. extern int nvc0_graph_load_context(struct nouveau_channel *);
  909. extern int nvc0_graph_unload_context(struct drm_device *);
  910. /* nv04_instmem.c */
  911. extern int nv04_instmem_init(struct drm_device *);
  912. extern void nv04_instmem_takedown(struct drm_device *);
  913. extern int nv04_instmem_suspend(struct drm_device *);
  914. extern void nv04_instmem_resume(struct drm_device *);
  915. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  916. uint32_t *size);
  917. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  918. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  919. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  920. extern void nv04_instmem_flush(struct drm_device *);
  921. /* nv50_instmem.c */
  922. extern int nv50_instmem_init(struct drm_device *);
  923. extern void nv50_instmem_takedown(struct drm_device *);
  924. extern int nv50_instmem_suspend(struct drm_device *);
  925. extern void nv50_instmem_resume(struct drm_device *);
  926. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  927. uint32_t *size);
  928. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  929. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  930. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  931. extern void nv50_instmem_flush(struct drm_device *);
  932. extern void nv84_instmem_flush(struct drm_device *);
  933. extern void nv50_vm_flush(struct drm_device *, int engine);
  934. /* nvc0_instmem.c */
  935. extern int nvc0_instmem_init(struct drm_device *);
  936. extern void nvc0_instmem_takedown(struct drm_device *);
  937. extern int nvc0_instmem_suspend(struct drm_device *);
  938. extern void nvc0_instmem_resume(struct drm_device *);
  939. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  940. uint32_t *size);
  941. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  942. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  943. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  944. extern void nvc0_instmem_flush(struct drm_device *);
  945. /* nv04_mc.c */
  946. extern int nv04_mc_init(struct drm_device *);
  947. extern void nv04_mc_takedown(struct drm_device *);
  948. /* nv40_mc.c */
  949. extern int nv40_mc_init(struct drm_device *);
  950. extern void nv40_mc_takedown(struct drm_device *);
  951. /* nv50_mc.c */
  952. extern int nv50_mc_init(struct drm_device *);
  953. extern void nv50_mc_takedown(struct drm_device *);
  954. /* nv04_timer.c */
  955. extern int nv04_timer_init(struct drm_device *);
  956. extern uint64_t nv04_timer_read(struct drm_device *);
  957. extern void nv04_timer_takedown(struct drm_device *);
  958. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  959. unsigned long arg);
  960. /* nv04_dac.c */
  961. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  962. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  963. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  964. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  965. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  966. /* nv04_dfp.c */
  967. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  968. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  969. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  970. int head, bool dl);
  971. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  972. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  973. /* nv04_tv.c */
  974. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  975. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  976. /* nv17_tv.c */
  977. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  978. /* nv04_display.c */
  979. extern int nv04_display_early_init(struct drm_device *);
  980. extern void nv04_display_late_takedown(struct drm_device *);
  981. extern int nv04_display_create(struct drm_device *);
  982. extern int nv04_display_init(struct drm_device *);
  983. extern void nv04_display_destroy(struct drm_device *);
  984. /* nv04_crtc.c */
  985. extern int nv04_crtc_create(struct drm_device *, int index);
  986. /* nouveau_bo.c */
  987. extern struct ttm_bo_driver nouveau_bo_driver;
  988. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  989. int size, int align, uint32_t flags,
  990. uint32_t tile_mode, uint32_t tile_flags,
  991. bool no_vm, bool mappable, struct nouveau_bo **);
  992. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  993. extern int nouveau_bo_unpin(struct nouveau_bo *);
  994. extern int nouveau_bo_map(struct nouveau_bo *);
  995. extern void nouveau_bo_unmap(struct nouveau_bo *);
  996. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  997. uint32_t busy);
  998. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  999. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1000. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1001. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1002. extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
  1003. /* nouveau_fence.c */
  1004. struct nouveau_fence;
  1005. extern int nouveau_fence_init(struct nouveau_channel *);
  1006. extern void nouveau_fence_fini(struct nouveau_channel *);
  1007. extern void nouveau_fence_update(struct nouveau_channel *);
  1008. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1009. bool emit);
  1010. extern int nouveau_fence_emit(struct nouveau_fence *);
  1011. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1012. extern bool nouveau_fence_signalled(void *obj, void *arg);
  1013. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1014. extern int nouveau_fence_flush(void *obj, void *arg);
  1015. extern void nouveau_fence_unref(void **obj);
  1016. extern void *nouveau_fence_ref(void *obj);
  1017. /* nouveau_gem.c */
  1018. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1019. int size, int align, uint32_t flags,
  1020. uint32_t tile_mode, uint32_t tile_flags,
  1021. bool no_vm, bool mappable, struct nouveau_bo **);
  1022. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1023. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1024. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1025. struct drm_file *);
  1026. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1027. struct drm_file *);
  1028. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1029. struct drm_file *);
  1030. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1031. struct drm_file *);
  1032. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1033. struct drm_file *);
  1034. /* nv10_gpio.c */
  1035. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1036. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1037. /* nv50_gpio.c */
  1038. int nv50_gpio_init(struct drm_device *dev);
  1039. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1040. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1041. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1042. /* nv50_calc. */
  1043. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1044. int *N1, int *M1, int *N2, int *M2, int *P);
  1045. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1046. int clk, int *N, int *fN, int *M, int *P);
  1047. #ifndef ioread32_native
  1048. #ifdef __BIG_ENDIAN
  1049. #define ioread16_native ioread16be
  1050. #define iowrite16_native iowrite16be
  1051. #define ioread32_native ioread32be
  1052. #define iowrite32_native iowrite32be
  1053. #else /* def __BIG_ENDIAN */
  1054. #define ioread16_native ioread16
  1055. #define iowrite16_native iowrite16
  1056. #define ioread32_native ioread32
  1057. #define iowrite32_native iowrite32
  1058. #endif /* def __BIG_ENDIAN else */
  1059. #endif /* !ioread32_native */
  1060. /* channel control reg access */
  1061. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1062. {
  1063. return ioread32_native(chan->user + reg);
  1064. }
  1065. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1066. unsigned reg, u32 val)
  1067. {
  1068. iowrite32_native(val, chan->user + reg);
  1069. }
  1070. /* register access */
  1071. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1072. {
  1073. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1074. return ioread32_native(dev_priv->mmio + reg);
  1075. }
  1076. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1077. {
  1078. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1079. iowrite32_native(val, dev_priv->mmio + reg);
  1080. }
  1081. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1082. {
  1083. u32 tmp = nv_rd32(dev, reg);
  1084. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1085. return tmp;
  1086. }
  1087. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1088. {
  1089. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1090. return ioread8(dev_priv->mmio + reg);
  1091. }
  1092. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1093. {
  1094. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1095. iowrite8(val, dev_priv->mmio + reg);
  1096. }
  1097. #define nv_wait(reg, mask, val) \
  1098. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1099. /* PRAMIN access */
  1100. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1101. {
  1102. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1103. return ioread32_native(dev_priv->ramin + offset);
  1104. }
  1105. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1106. {
  1107. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1108. iowrite32_native(val, dev_priv->ramin + offset);
  1109. }
  1110. /* object access */
  1111. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1112. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1113. /*
  1114. * Logging
  1115. * Argument d is (struct drm_device *).
  1116. */
  1117. #define NV_PRINTK(level, d, fmt, arg...) \
  1118. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1119. pci_name(d->pdev), ##arg)
  1120. #ifndef NV_DEBUG_NOTRACE
  1121. #define NV_DEBUG(d, fmt, arg...) do { \
  1122. if (drm_debug & DRM_UT_DRIVER) { \
  1123. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1124. __LINE__, ##arg); \
  1125. } \
  1126. } while (0)
  1127. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1128. if (drm_debug & DRM_UT_KMS) { \
  1129. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1130. __LINE__, ##arg); \
  1131. } \
  1132. } while (0)
  1133. #else
  1134. #define NV_DEBUG(d, fmt, arg...) do { \
  1135. if (drm_debug & DRM_UT_DRIVER) \
  1136. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1137. } while (0)
  1138. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1139. if (drm_debug & DRM_UT_KMS) \
  1140. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1141. } while (0)
  1142. #endif
  1143. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1144. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1145. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1146. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1147. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1148. /* nouveau_reg_debug bitmask */
  1149. enum {
  1150. NOUVEAU_REG_DEBUG_MC = 0x1,
  1151. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1152. NOUVEAU_REG_DEBUG_FB = 0x4,
  1153. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1154. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1155. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1156. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1157. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1158. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1159. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1160. };
  1161. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1162. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1163. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1164. } while (0)
  1165. static inline bool
  1166. nv_two_heads(struct drm_device *dev)
  1167. {
  1168. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1169. const int impl = dev->pci_device & 0x0ff0;
  1170. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1171. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1172. return true;
  1173. return false;
  1174. }
  1175. static inline bool
  1176. nv_gf4_disp_arch(struct drm_device *dev)
  1177. {
  1178. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1179. }
  1180. static inline bool
  1181. nv_two_reg_pll(struct drm_device *dev)
  1182. {
  1183. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1184. const int impl = dev->pci_device & 0x0ff0;
  1185. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1186. return true;
  1187. return false;
  1188. }
  1189. static inline bool
  1190. nv_match_device(struct drm_device *dev, unsigned device,
  1191. unsigned sub_vendor, unsigned sub_device)
  1192. {
  1193. return dev->pdev->device == device &&
  1194. dev->pdev->subsystem_vendor == sub_vendor &&
  1195. dev->pdev->subsystem_device == sub_device;
  1196. }
  1197. #define NV_SW 0x0000506e
  1198. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1199. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1200. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1201. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1202. #define NV_SW_DMA_VBLSEM 0x0000018c
  1203. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1204. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1205. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1206. #endif /* __NOUVEAU_DRV_H__ */