fimc-core.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707
  1. /*
  2. * Copyright (C) 2010 - 2011 Samsung Electronics Co., Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef FIMC_CORE_H_
  9. #define FIMC_CORE_H_
  10. /*#define DEBUG*/
  11. #include <linux/sched.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/types.h>
  14. #include <linux/videodev2.h>
  15. #include <linux/io.h>
  16. #include <media/videobuf2-core.h>
  17. #include <media/v4l2-device.h>
  18. #include <media/v4l2-mem2mem.h>
  19. #include <media/v4l2-mediabus.h>
  20. #include <media/s5p_fimc.h>
  21. #include "regs-fimc.h"
  22. #define err(fmt, args...) \
  23. printk(KERN_ERR "%s:%d: " fmt "\n", __func__, __LINE__, ##args)
  24. #define dbg(fmt, args...) \
  25. pr_debug("%s:%d: " fmt "\n", __func__, __LINE__, ##args)
  26. /* Time to wait for next frame VSYNC interrupt while stopping operation. */
  27. #define FIMC_SHUTDOWN_TIMEOUT ((100*HZ)/1000)
  28. #define MAX_FIMC_CLOCKS 3
  29. #define MODULE_NAME "s5p-fimc"
  30. #define FIMC_MAX_DEVS 4
  31. #define FIMC_MAX_OUT_BUFS 4
  32. #define SCALER_MAX_HRATIO 64
  33. #define SCALER_MAX_VRATIO 64
  34. #define DMA_MIN_SIZE 8
  35. /* indices to the clocks array */
  36. enum {
  37. CLK_BUS,
  38. CLK_GATE,
  39. CLK_CAM,
  40. };
  41. enum fimc_dev_flags {
  42. /* for m2m node */
  43. ST_IDLE,
  44. ST_OUTDMA_RUN,
  45. ST_M2M_PEND,
  46. /* for capture node */
  47. ST_CAPT_PEND,
  48. ST_CAPT_RUN,
  49. ST_CAPT_STREAM,
  50. ST_CAPT_SHUT,
  51. };
  52. #define fimc_m2m_active(dev) test_bit(ST_OUTDMA_RUN, &(dev)->state)
  53. #define fimc_m2m_pending(dev) test_bit(ST_M2M_PEND, &(dev)->state)
  54. #define fimc_capture_running(dev) test_bit(ST_CAPT_RUN, &(dev)->state)
  55. #define fimc_capture_pending(dev) test_bit(ST_CAPT_PEND, &(dev)->state)
  56. enum fimc_datapath {
  57. FIMC_CAMERA,
  58. FIMC_DMA,
  59. FIMC_LCDFIFO,
  60. FIMC_WRITEBACK
  61. };
  62. enum fimc_color_fmt {
  63. S5P_FIMC_RGB565 = 0x10,
  64. S5P_FIMC_RGB666,
  65. S5P_FIMC_RGB888,
  66. S5P_FIMC_RGB30_LOCAL,
  67. S5P_FIMC_YCBCR420 = 0x20,
  68. S5P_FIMC_YCBYCR422,
  69. S5P_FIMC_YCRYCB422,
  70. S5P_FIMC_CBYCRY422,
  71. S5P_FIMC_CRYCBY422,
  72. S5P_FIMC_YCBCR444_LOCAL,
  73. };
  74. #define fimc_fmt_is_rgb(x) ((x) & 0x10)
  75. /* Cb/Cr chrominance components order for 2 plane Y/CbCr 4:2:2 formats. */
  76. #define S5P_FIMC_LSB_CRCB S5P_CIOCTRL_ORDER422_2P_LSB_CRCB
  77. /* The embedded image effect selection */
  78. #define S5P_FIMC_EFFECT_ORIGINAL S5P_CIIMGEFF_FIN_BYPASS
  79. #define S5P_FIMC_EFFECT_ARBITRARY S5P_CIIMGEFF_FIN_ARBITRARY
  80. #define S5P_FIMC_EFFECT_NEGATIVE S5P_CIIMGEFF_FIN_NEGATIVE
  81. #define S5P_FIMC_EFFECT_ARTFREEZE S5P_CIIMGEFF_FIN_ARTFREEZE
  82. #define S5P_FIMC_EFFECT_EMBOSSING S5P_CIIMGEFF_FIN_EMBOSSING
  83. #define S5P_FIMC_EFFECT_SIKHOUETTE S5P_CIIMGEFF_FIN_SILHOUETTE
  84. /* The hardware context state. */
  85. #define FIMC_PARAMS (1 << 0)
  86. #define FIMC_SRC_ADDR (1 << 1)
  87. #define FIMC_DST_ADDR (1 << 2)
  88. #define FIMC_SRC_FMT (1 << 3)
  89. #define FIMC_DST_FMT (1 << 4)
  90. #define FIMC_CTX_M2M (1 << 5)
  91. #define FIMC_CTX_CAP (1 << 6)
  92. #define FIMC_CTX_SHUT (1 << 7)
  93. /* Image conversion flags */
  94. #define FIMC_IN_DMA_ACCESS_TILED (1 << 0)
  95. #define FIMC_IN_DMA_ACCESS_LINEAR (0 << 0)
  96. #define FIMC_OUT_DMA_ACCESS_TILED (1 << 1)
  97. #define FIMC_OUT_DMA_ACCESS_LINEAR (0 << 1)
  98. #define FIMC_SCAN_MODE_PROGRESSIVE (0 << 2)
  99. #define FIMC_SCAN_MODE_INTERLACED (1 << 2)
  100. /*
  101. * YCbCr data dynamic range for RGB-YUV color conversion.
  102. * Y/Cb/Cr: (0 ~ 255) */
  103. #define FIMC_COLOR_RANGE_WIDE (0 << 3)
  104. /* Y (16 ~ 235), Cb/Cr (16 ~ 240) */
  105. #define FIMC_COLOR_RANGE_NARROW (1 << 3)
  106. #define FLIP_NONE 0
  107. #define FLIP_X_AXIS 1
  108. #define FLIP_Y_AXIS 2
  109. #define FLIP_XY_AXIS (FLIP_X_AXIS | FLIP_Y_AXIS)
  110. /**
  111. * struct fimc_fmt - the driver's internal color format data
  112. * @mbus_code: Media Bus pixel code, -1 if not applicable
  113. * @name: format description
  114. * @fourcc: the fourcc code for this format, 0 if not applicable
  115. * @color: the corresponding fimc_color_fmt
  116. * @memplanes: number of physically non-contiguous data planes
  117. * @colplanes: number of physically contiguous data planes
  118. * @depth: per plane driver's private 'number of bits per pixel'
  119. * @flags: flags indicating which operation mode format applies to
  120. */
  121. struct fimc_fmt {
  122. enum v4l2_mbus_pixelcode mbus_code;
  123. char *name;
  124. u32 fourcc;
  125. u32 color;
  126. u16 memplanes;
  127. u16 colplanes;
  128. u8 depth[VIDEO_MAX_PLANES];
  129. u16 flags;
  130. #define FMT_FLAGS_CAM (1 << 0)
  131. #define FMT_FLAGS_M2M (1 << 1)
  132. };
  133. /**
  134. * struct fimc_dma_offset - pixel offset information for DMA
  135. * @y_h: y value horizontal offset
  136. * @y_v: y value vertical offset
  137. * @cb_h: cb value horizontal offset
  138. * @cb_v: cb value vertical offset
  139. * @cr_h: cr value horizontal offset
  140. * @cr_v: cr value vertical offset
  141. */
  142. struct fimc_dma_offset {
  143. int y_h;
  144. int y_v;
  145. int cb_h;
  146. int cb_v;
  147. int cr_h;
  148. int cr_v;
  149. };
  150. /**
  151. * struct fimc_effect - color effect information
  152. * @type: effect type
  153. * @pat_cb: cr value when type is "arbitrary"
  154. * @pat_cr: cr value when type is "arbitrary"
  155. */
  156. struct fimc_effect {
  157. u32 type;
  158. u8 pat_cb;
  159. u8 pat_cr;
  160. };
  161. /**
  162. * struct fimc_scaler - the configuration data for FIMC inetrnal scaler
  163. * @scaleup_h: flag indicating scaling up horizontally
  164. * @scaleup_v: flag indicating scaling up vertically
  165. * @copy_mode: flag indicating transparent DMA transfer (no scaling
  166. * and color format conversion)
  167. * @enabled: flag indicating if the scaler is used
  168. * @hfactor: horizontal shift factor
  169. * @vfactor: vertical shift factor
  170. * @pre_hratio: horizontal ratio of the prescaler
  171. * @pre_vratio: vertical ratio of the prescaler
  172. * @pre_dst_width: the prescaler's destination width
  173. * @pre_dst_height: the prescaler's destination height
  174. * @main_hratio: the main scaler's horizontal ratio
  175. * @main_vratio: the main scaler's vertical ratio
  176. * @real_width: source pixel (width - offset)
  177. * @real_height: source pixel (height - offset)
  178. */
  179. struct fimc_scaler {
  180. unsigned int scaleup_h:1;
  181. unsigned int scaleup_v:1;
  182. unsigned int copy_mode:1;
  183. unsigned int enabled:1;
  184. u32 hfactor;
  185. u32 vfactor;
  186. u32 pre_hratio;
  187. u32 pre_vratio;
  188. u32 pre_dst_width;
  189. u32 pre_dst_height;
  190. u32 main_hratio;
  191. u32 main_vratio;
  192. u32 real_width;
  193. u32 real_height;
  194. };
  195. /**
  196. * struct fimc_addr - the FIMC physical address set for DMA
  197. * @y: luminance plane physical address
  198. * @cb: Cb plane physical address
  199. * @cr: Cr plane physical address
  200. */
  201. struct fimc_addr {
  202. u32 y;
  203. u32 cb;
  204. u32 cr;
  205. };
  206. /**
  207. * struct fimc_vid_buffer - the driver's video buffer
  208. * @vb: v4l videobuf buffer
  209. * @list: linked list structure for buffer queue
  210. * @paddr: precalculated physical address set
  211. * @index: buffer index for the output DMA engine
  212. */
  213. struct fimc_vid_buffer {
  214. struct vb2_buffer vb;
  215. struct list_head list;
  216. struct fimc_addr paddr;
  217. int index;
  218. };
  219. /**
  220. * struct fimc_frame - source/target frame properties
  221. * @f_width: image full width (virtual screen size)
  222. * @f_height: image full height (virtual screen size)
  223. * @o_width: original image width as set by S_FMT
  224. * @o_height: original image height as set by S_FMT
  225. * @offs_h: image horizontal pixel offset
  226. * @offs_v: image vertical pixel offset
  227. * @width: image pixel width
  228. * @height: image pixel weight
  229. * @payload: image size in bytes (w x h x bpp)
  230. * @paddr: image frame buffer physical addresses
  231. * @dma_offset: DMA offset in bytes
  232. * @fmt: fimc color format pointer
  233. */
  234. struct fimc_frame {
  235. u32 f_width;
  236. u32 f_height;
  237. u32 o_width;
  238. u32 o_height;
  239. u32 offs_h;
  240. u32 offs_v;
  241. u32 width;
  242. u32 height;
  243. unsigned long payload[VIDEO_MAX_PLANES];
  244. struct fimc_addr paddr;
  245. struct fimc_dma_offset dma_offset;
  246. struct fimc_fmt *fmt;
  247. };
  248. /**
  249. * struct fimc_m2m_device - v4l2 memory-to-memory device data
  250. * @vfd: the video device node for v4l2 m2m mode
  251. * @v4l2_dev: v4l2 device for m2m mode
  252. * @m2m_dev: v4l2 memory-to-memory device data
  253. * @ctx: hardware context data
  254. * @refcnt: the reference counter
  255. */
  256. struct fimc_m2m_device {
  257. struct video_device *vfd;
  258. struct v4l2_device v4l2_dev;
  259. struct v4l2_m2m_dev *m2m_dev;
  260. struct fimc_ctx *ctx;
  261. int refcnt;
  262. };
  263. /**
  264. * struct fimc_vid_cap - camera capture device information
  265. * @ctx: hardware context data
  266. * @vfd: video device node for camera capture mode
  267. * @v4l2_dev: v4l2_device struct to manage subdevs
  268. * @sd: pointer to camera sensor subdevice currently in use
  269. * @fmt: Media Bus format configured at selected image sensor
  270. * @pending_buf_q: the pending buffer queue head
  271. * @active_buf_q: the queue head of buffers scheduled in hardware
  272. * @vbq: the capture am video buffer queue
  273. * @active_buf_cnt: number of video buffers scheduled in hardware
  274. * @buf_index: index for managing the output DMA buffers
  275. * @frame_count: the frame counter for statistics
  276. * @reqbufs_count: the number of buffers requested in REQBUFS ioctl
  277. * @input_index: input (camera sensor) index
  278. * @refcnt: driver's private reference counter
  279. */
  280. struct fimc_vid_cap {
  281. struct fimc_ctx *ctx;
  282. struct vb2_alloc_ctx *alloc_ctx;
  283. struct video_device *vfd;
  284. struct v4l2_device v4l2_dev;
  285. struct v4l2_subdev *sd;;
  286. struct v4l2_mbus_framefmt fmt;
  287. struct list_head pending_buf_q;
  288. struct list_head active_buf_q;
  289. struct vb2_queue vbq;
  290. int active_buf_cnt;
  291. int buf_index;
  292. unsigned int frame_count;
  293. unsigned int reqbufs_count;
  294. int input_index;
  295. int refcnt;
  296. };
  297. /**
  298. * struct fimc_pix_limit - image pixel size limits in various IP configurations
  299. *
  300. * @scaler_en_w: max input pixel width when the scaler is enabled
  301. * @scaler_dis_w: max input pixel width when the scaler is disabled
  302. * @in_rot_en_h: max input width with the input rotator is on
  303. * @in_rot_dis_w: max input width with the input rotator is off
  304. * @out_rot_en_w: max output width with the output rotator on
  305. * @out_rot_dis_w: max output width with the output rotator off
  306. */
  307. struct fimc_pix_limit {
  308. u16 scaler_en_w;
  309. u16 scaler_dis_w;
  310. u16 in_rot_en_h;
  311. u16 in_rot_dis_w;
  312. u16 out_rot_en_w;
  313. u16 out_rot_dis_w;
  314. };
  315. /**
  316. * struct samsung_fimc_variant - camera interface variant information
  317. *
  318. * @pix_hoff: indicate whether horizontal offset is in pixels or in bytes
  319. * @has_inp_rot: set if has input rotator
  320. * @has_out_rot: set if has output rotator
  321. * @has_cistatus2: 1 if CISTATUS2 register is present in this IP revision
  322. * @has_mainscaler_ext: 1 if extended mainscaler ratios in CIEXTEN register
  323. * are present in this IP revision
  324. * @pix_limit: pixel size constraints for the scaler
  325. * @min_inp_pixsize: minimum input pixel size
  326. * @min_out_pixsize: minimum output pixel size
  327. * @hor_offs_align: horizontal pixel offset aligment
  328. * @out_buf_count: the number of buffers in output DMA sequence
  329. */
  330. struct samsung_fimc_variant {
  331. unsigned int pix_hoff:1;
  332. unsigned int has_inp_rot:1;
  333. unsigned int has_out_rot:1;
  334. unsigned int has_cistatus2:1;
  335. unsigned int has_mainscaler_ext:1;
  336. struct fimc_pix_limit *pix_limit;
  337. u16 min_inp_pixsize;
  338. u16 min_out_pixsize;
  339. u16 hor_offs_align;
  340. u16 out_buf_count;
  341. };
  342. /**
  343. * struct samsung_fimc_driverdata - per device type driver data for init time.
  344. *
  345. * @variant: the variant information for this driver.
  346. * @dev_cnt: number of fimc sub-devices available in SoC
  347. * @lclk_frequency: fimc bus clock frequency
  348. */
  349. struct samsung_fimc_driverdata {
  350. struct samsung_fimc_variant *variant[FIMC_MAX_DEVS];
  351. unsigned long lclk_frequency;
  352. int num_entities;
  353. };
  354. struct fimc_ctx;
  355. /**
  356. * struct fimc_dev - abstraction for FIMC entity
  357. * @slock: the spinlock protecting this data structure
  358. * @lock: the mutex protecting this data structure
  359. * @pdev: pointer to the FIMC platform device
  360. * @pdata: pointer to the device platform data
  361. * @variant: the IP variant information
  362. * @id: FIMC device index (0..FIMC_MAX_DEVS)
  363. * @num_clocks: the number of clocks managed by this device instance
  364. * @clock: clocks required for FIMC operation
  365. * @regs: the mapped hardware registers
  366. * @regs_res: the resource claimed for IO registers
  367. * @irq: FIMC interrupt number
  368. * @irq_queue: interrupt handler waitqueue
  369. * @m2m: memory-to-memory V4L2 device information
  370. * @vid_cap: camera capture device information
  371. * @state: flags used to synchronize m2m and capture mode operation
  372. * @alloc_ctx: videobuf2 memory allocator context
  373. */
  374. struct fimc_dev {
  375. spinlock_t slock;
  376. struct mutex lock;
  377. struct platform_device *pdev;
  378. struct s5p_platform_fimc *pdata;
  379. struct samsung_fimc_variant *variant;
  380. u16 id;
  381. u16 num_clocks;
  382. struct clk *clock[MAX_FIMC_CLOCKS];
  383. void __iomem *regs;
  384. struct resource *regs_res;
  385. int irq;
  386. wait_queue_head_t irq_queue;
  387. struct fimc_m2m_device m2m;
  388. struct fimc_vid_cap vid_cap;
  389. unsigned long state;
  390. struct vb2_alloc_ctx *alloc_ctx;
  391. };
  392. /**
  393. * fimc_ctx - the device context data
  394. * @slock: spinlock protecting this data structure
  395. * @s_frame: source frame properties
  396. * @d_frame: destination frame properties
  397. * @out_order_1p: output 1-plane YCBCR order
  398. * @out_order_2p: output 2-plane YCBCR order
  399. * @in_order_1p input 1-plane YCBCR order
  400. * @in_order_2p: input 2-plane YCBCR order
  401. * @in_path: input mode (DMA or camera)
  402. * @out_path: output mode (DMA or FIFO)
  403. * @scaler: image scaler properties
  404. * @effect: image effect
  405. * @rotation: image clockwise rotation in degrees
  406. * @flip: image flip mode
  407. * @flags: additional flags for image conversion
  408. * @state: flags to keep track of user configuration
  409. * @fimc_dev: the FIMC device this context applies to
  410. * @m2m_ctx: memory-to-memory device context
  411. */
  412. struct fimc_ctx {
  413. spinlock_t slock;
  414. struct fimc_frame s_frame;
  415. struct fimc_frame d_frame;
  416. u32 out_order_1p;
  417. u32 out_order_2p;
  418. u32 in_order_1p;
  419. u32 in_order_2p;
  420. enum fimc_datapath in_path;
  421. enum fimc_datapath out_path;
  422. struct fimc_scaler scaler;
  423. struct fimc_effect effect;
  424. int rotation;
  425. u32 flip;
  426. u32 flags;
  427. u32 state;
  428. struct fimc_dev *fimc_dev;
  429. struct v4l2_m2m_ctx *m2m_ctx;
  430. };
  431. static inline bool fimc_capture_active(struct fimc_dev *fimc)
  432. {
  433. unsigned long flags;
  434. bool ret;
  435. spin_lock_irqsave(&fimc->slock, flags);
  436. ret = !!(fimc->state & (1 << ST_CAPT_RUN) ||
  437. fimc->state & (1 << ST_CAPT_PEND));
  438. spin_unlock_irqrestore(&fimc->slock, flags);
  439. return ret;
  440. }
  441. static inline void fimc_ctx_state_lock_set(u32 state, struct fimc_ctx *ctx)
  442. {
  443. unsigned long flags;
  444. spin_lock_irqsave(&ctx->slock, flags);
  445. ctx->state |= state;
  446. spin_unlock_irqrestore(&ctx->slock, flags);
  447. }
  448. static inline bool fimc_ctx_state_is_set(u32 mask, struct fimc_ctx *ctx)
  449. {
  450. unsigned long flags;
  451. bool ret;
  452. spin_lock_irqsave(&ctx->slock, flags);
  453. ret = (ctx->state & mask) == mask;
  454. spin_unlock_irqrestore(&ctx->slock, flags);
  455. return ret;
  456. }
  457. static inline int tiled_fmt(struct fimc_fmt *fmt)
  458. {
  459. return fmt->fourcc == V4L2_PIX_FMT_NV12MT;
  460. }
  461. static inline void fimc_hw_clear_irq(struct fimc_dev *dev)
  462. {
  463. u32 cfg = readl(dev->regs + S5P_CIGCTRL);
  464. cfg |= S5P_CIGCTRL_IRQ_CLR;
  465. writel(cfg, dev->regs + S5P_CIGCTRL);
  466. }
  467. static inline void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
  468. {
  469. u32 cfg = readl(dev->regs + S5P_CISCCTRL);
  470. if (on)
  471. cfg |= S5P_CISCCTRL_SCALERSTART;
  472. else
  473. cfg &= ~S5P_CISCCTRL_SCALERSTART;
  474. writel(cfg, dev->regs + S5P_CISCCTRL);
  475. }
  476. static inline void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
  477. {
  478. u32 cfg = readl(dev->regs + S5P_MSCTRL);
  479. if (on)
  480. cfg |= S5P_MSCTRL_ENVID;
  481. else
  482. cfg &= ~S5P_MSCTRL_ENVID;
  483. writel(cfg, dev->regs + S5P_MSCTRL);
  484. }
  485. static inline void fimc_hw_dis_capture(struct fimc_dev *dev)
  486. {
  487. u32 cfg = readl(dev->regs + S5P_CIIMGCPT);
  488. cfg &= ~(S5P_CIIMGCPT_IMGCPTEN | S5P_CIIMGCPT_IMGCPTEN_SC);
  489. writel(cfg, dev->regs + S5P_CIIMGCPT);
  490. }
  491. /**
  492. * fimc_hw_set_dma_seq - configure output DMA buffer sequence
  493. * @mask: each bit corresponds to one of 32 output buffer registers set
  494. * 1 to include buffer in the sequence, 0 to disable
  495. *
  496. * This function mask output DMA ring buffers, i.e. it allows to configure
  497. * which of the output buffer address registers will be used by the DMA
  498. * engine.
  499. */
  500. static inline void fimc_hw_set_dma_seq(struct fimc_dev *dev, u32 mask)
  501. {
  502. writel(mask, dev->regs + S5P_CIFCNTSEQ);
  503. }
  504. static inline struct fimc_frame *ctx_get_frame(struct fimc_ctx *ctx,
  505. enum v4l2_buf_type type)
  506. {
  507. struct fimc_frame *frame;
  508. if (V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE == type) {
  509. if (fimc_ctx_state_is_set(FIMC_CTX_M2M, ctx))
  510. frame = &ctx->s_frame;
  511. else
  512. return ERR_PTR(-EINVAL);
  513. } else if (V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE == type) {
  514. frame = &ctx->d_frame;
  515. } else {
  516. v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
  517. "Wrong buffer/video queue type (%d)\n", type);
  518. return ERR_PTR(-EINVAL);
  519. }
  520. return frame;
  521. }
  522. /* Return an index to the buffer actually being written. */
  523. static inline u32 fimc_hw_get_frame_index(struct fimc_dev *dev)
  524. {
  525. u32 reg;
  526. if (dev->variant->has_cistatus2) {
  527. reg = readl(dev->regs + S5P_CISTATUS2) & 0x3F;
  528. return reg > 0 ? --reg : reg;
  529. } else {
  530. reg = readl(dev->regs + S5P_CISTATUS);
  531. return (reg & S5P_CISTATUS_FRAMECNT_MASK) >>
  532. S5P_CISTATUS_FRAMECNT_SHIFT;
  533. }
  534. }
  535. /* -----------------------------------------------------*/
  536. /* fimc-reg.c */
  537. void fimc_hw_reset(struct fimc_dev *fimc);
  538. void fimc_hw_set_rotation(struct fimc_ctx *ctx);
  539. void fimc_hw_set_target_format(struct fimc_ctx *ctx);
  540. void fimc_hw_set_out_dma(struct fimc_ctx *ctx);
  541. void fimc_hw_en_lastirq(struct fimc_dev *fimc, int enable);
  542. void fimc_hw_en_irq(struct fimc_dev *fimc, int enable);
  543. void fimc_hw_set_prescaler(struct fimc_ctx *ctx);
  544. void fimc_hw_set_mainscaler(struct fimc_ctx *ctx);
  545. void fimc_hw_en_capture(struct fimc_ctx *ctx);
  546. void fimc_hw_set_effect(struct fimc_ctx *ctx);
  547. void fimc_hw_set_in_dma(struct fimc_ctx *ctx);
  548. void fimc_hw_set_input_path(struct fimc_ctx *ctx);
  549. void fimc_hw_set_output_path(struct fimc_ctx *ctx);
  550. void fimc_hw_set_input_addr(struct fimc_dev *fimc, struct fimc_addr *paddr);
  551. void fimc_hw_set_output_addr(struct fimc_dev *fimc, struct fimc_addr *paddr,
  552. int index);
  553. int fimc_hw_set_camera_source(struct fimc_dev *fimc,
  554. struct s5p_fimc_isp_info *cam);
  555. int fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f);
  556. int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
  557. struct s5p_fimc_isp_info *cam);
  558. int fimc_hw_set_camera_type(struct fimc_dev *fimc,
  559. struct s5p_fimc_isp_info *cam);
  560. /* -----------------------------------------------------*/
  561. /* fimc-core.c */
  562. int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
  563. struct v4l2_fmtdesc *f);
  564. int fimc_vidioc_g_fmt_mplane(struct file *file, void *priv,
  565. struct v4l2_format *f);
  566. int fimc_vidioc_try_fmt_mplane(struct file *file, void *priv,
  567. struct v4l2_format *f);
  568. int fimc_vidioc_queryctrl(struct file *file, void *priv,
  569. struct v4l2_queryctrl *qc);
  570. int fimc_vidioc_g_ctrl(struct file *file, void *priv,
  571. struct v4l2_control *ctrl);
  572. int fimc_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr);
  573. int check_ctrl_val(struct fimc_ctx *ctx, struct v4l2_control *ctrl);
  574. int fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_control *ctrl);
  575. struct fimc_fmt *find_format(struct v4l2_format *f, unsigned int mask);
  576. struct fimc_fmt *find_mbus_format(struct v4l2_mbus_framefmt *f,
  577. unsigned int mask);
  578. int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot);
  579. int fimc_set_scaler_info(struct fimc_ctx *ctx);
  580. int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags);
  581. int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
  582. struct fimc_frame *frame, struct fimc_addr *paddr);
  583. /* -----------------------------------------------------*/
  584. /* fimc-capture.c */
  585. int fimc_register_capture_device(struct fimc_dev *fimc);
  586. void fimc_unregister_capture_device(struct fimc_dev *fimc);
  587. int fimc_sensor_sd_init(struct fimc_dev *fimc, int index);
  588. int fimc_vid_cap_buf_queue(struct fimc_dev *fimc,
  589. struct fimc_vid_buffer *fimc_vb);
  590. /* Locking: the caller holds fimc->slock */
  591. static inline void fimc_activate_capture(struct fimc_ctx *ctx)
  592. {
  593. fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
  594. fimc_hw_en_capture(ctx);
  595. }
  596. static inline void fimc_deactivate_capture(struct fimc_dev *fimc)
  597. {
  598. fimc_hw_en_lastirq(fimc, true);
  599. fimc_hw_dis_capture(fimc);
  600. fimc_hw_enable_scaler(fimc, false);
  601. fimc_hw_en_lastirq(fimc, false);
  602. }
  603. /*
  604. * Add buf to the capture active buffers queue.
  605. * Locking: Need to be called with fimc_dev::slock held.
  606. */
  607. static inline void active_queue_add(struct fimc_vid_cap *vid_cap,
  608. struct fimc_vid_buffer *buf)
  609. {
  610. list_add_tail(&buf->list, &vid_cap->active_buf_q);
  611. vid_cap->active_buf_cnt++;
  612. }
  613. /*
  614. * Pop a video buffer from the capture active buffers queue
  615. * Locking: Need to be called with fimc_dev::slock held.
  616. */
  617. static inline struct fimc_vid_buffer *
  618. active_queue_pop(struct fimc_vid_cap *vid_cap)
  619. {
  620. struct fimc_vid_buffer *buf;
  621. buf = list_entry(vid_cap->active_buf_q.next,
  622. struct fimc_vid_buffer, list);
  623. list_del(&buf->list);
  624. vid_cap->active_buf_cnt--;
  625. return buf;
  626. }
  627. /* Add video buffer to the capture pending buffers queue */
  628. static inline void fimc_pending_queue_add(struct fimc_vid_cap *vid_cap,
  629. struct fimc_vid_buffer *buf)
  630. {
  631. list_add_tail(&buf->list, &vid_cap->pending_buf_q);
  632. }
  633. /* Add video buffer to the capture pending buffers queue */
  634. static inline struct fimc_vid_buffer *
  635. pending_queue_pop(struct fimc_vid_cap *vid_cap)
  636. {
  637. struct fimc_vid_buffer *buf;
  638. buf = list_entry(vid_cap->pending_buf_q.next,
  639. struct fimc_vid_buffer, list);
  640. list_del(&buf->list);
  641. return buf;
  642. }
  643. #endif /* FIMC_CORE_H_ */