smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. /* State of each CPU */
  71. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  72. /* Store all idle threads, this can be reused instead of creating
  73. * a new thread. Also avoids complicated thread destroy functionality
  74. * for idle threads.
  75. */
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  79. * removed after init for !CONFIG_HOTPLUG_CPU.
  80. */
  81. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  82. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  83. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  84. /*
  85. * We need this for trampoline_base protection from concurrent accesses when
  86. * off- and onlining cores wildly.
  87. */
  88. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  89. void cpu_hotplug_driver_lock(void)
  90. {
  91. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  92. }
  93. void cpu_hotplug_driver_unlock(void)
  94. {
  95. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  96. }
  97. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  98. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  99. #else
  100. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  101. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  102. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  103. #endif
  104. /* Number of siblings per CPU package */
  105. int smp_num_siblings = 1;
  106. EXPORT_SYMBOL(smp_num_siblings);
  107. /* Last level cache ID of each logical CPU */
  108. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  109. /* representing HT siblings of each logical CPU */
  110. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  111. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  112. /* representing HT and core siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  115. /* Per CPU bogomips and other parameters */
  116. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  117. EXPORT_PER_CPU_SYMBOL(cpu_info);
  118. atomic_t init_deasserted;
  119. /*
  120. * Report back to the Boot Processor.
  121. * Running on AP.
  122. */
  123. static void __cpuinit smp_callin(void)
  124. {
  125. int cpuid, phys_id;
  126. unsigned long timeout;
  127. /*
  128. * If waken up by an INIT in an 82489DX configuration
  129. * we may get here before an INIT-deassert IPI reaches
  130. * our local APIC. We have to wait for the IPI or we'll
  131. * lock up on an APIC access.
  132. */
  133. if (apic->wait_for_init_deassert)
  134. apic->wait_for_init_deassert(&init_deasserted);
  135. /*
  136. * (This works even if the APIC is not enabled.)
  137. */
  138. phys_id = read_apic_id();
  139. cpuid = smp_processor_id();
  140. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  141. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  142. phys_id, cpuid);
  143. }
  144. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  145. /*
  146. * STARTUP IPIs are fragile beasts as they might sometimes
  147. * trigger some glue motherboard logic. Complete APIC bus
  148. * silence for 1 second, this overestimates the time the
  149. * boot CPU is spending to send the up to 2 STARTUP IPIs
  150. * by a factor of two. This should be enough.
  151. */
  152. /*
  153. * Waiting 2s total for startup (udelay is not yet working)
  154. */
  155. timeout = jiffies + 2*HZ;
  156. while (time_before(jiffies, timeout)) {
  157. /*
  158. * Has the boot CPU finished it's STARTUP sequence?
  159. */
  160. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  161. break;
  162. cpu_relax();
  163. }
  164. if (!time_before(jiffies, timeout)) {
  165. panic("%s: CPU%d started up but did not get a callout!\n",
  166. __func__, cpuid);
  167. }
  168. /*
  169. * the boot CPU has finished the init stage and is spinning
  170. * on callin_map until we finish. We are free to set up this
  171. * CPU, first the APIC. (this is probably redundant on most
  172. * boards)
  173. */
  174. pr_debug("CALLIN, before setup_local_APIC().\n");
  175. if (apic->smp_callin_clear_local_apic)
  176. apic->smp_callin_clear_local_apic();
  177. setup_local_APIC();
  178. end_local_APIC_setup();
  179. /*
  180. * Need to setup vector mappings before we enable interrupts.
  181. */
  182. setup_vector_irq(smp_processor_id());
  183. /*
  184. * Get our bogomips.
  185. *
  186. * Need to enable IRQs because it can take longer and then
  187. * the NMI watchdog might kill us.
  188. */
  189. local_irq_enable();
  190. calibrate_delay();
  191. local_irq_disable();
  192. pr_debug("Stack at about %p\n", &cpuid);
  193. /*
  194. * Save our processor parameters
  195. */
  196. smp_store_cpu_info(cpuid);
  197. /*
  198. * This must be done before setting cpu_online_mask
  199. * or calling notify_cpu_starting.
  200. */
  201. set_cpu_sibling_map(raw_smp_processor_id());
  202. wmb();
  203. notify_cpu_starting(cpuid);
  204. /*
  205. * Allow the master to continue.
  206. */
  207. cpumask_set_cpu(cpuid, cpu_callin_mask);
  208. }
  209. /*
  210. * Activate a secondary processor.
  211. */
  212. notrace static void __cpuinit start_secondary(void *unused)
  213. {
  214. /*
  215. * Don't put *anything* before cpu_init(), SMP booting is too
  216. * fragile that we want to limit the things done here to the
  217. * most necessary things.
  218. */
  219. cpu_init();
  220. preempt_disable();
  221. smp_callin();
  222. #ifdef CONFIG_X86_32
  223. /* switch away from the initial page table */
  224. load_cr3(swapper_pg_dir);
  225. __flush_tlb_all();
  226. #endif
  227. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  228. barrier();
  229. /*
  230. * Check TSC synchronization with the BP:
  231. */
  232. check_tsc_sync_target();
  233. /*
  234. * We need to hold call_lock, so there is no inconsistency
  235. * between the time smp_call_function() determines number of
  236. * IPI recipients, and the time when the determination is made
  237. * for which cpus receive the IPI. Holding this
  238. * lock helps us to not include this cpu in a currently in progress
  239. * smp_call_function().
  240. *
  241. * We need to hold vector_lock so there the set of online cpus
  242. * does not change while we are assigning vectors to cpus. Holding
  243. * this lock ensures we don't half assign or remove an irq from a cpu.
  244. */
  245. ipi_call_lock();
  246. lock_vector_lock();
  247. set_cpu_online(smp_processor_id(), true);
  248. unlock_vector_lock();
  249. ipi_call_unlock();
  250. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  251. x86_platform.nmi_init();
  252. /* enable local interrupts */
  253. local_irq_enable();
  254. /* to prevent fake stack check failure in clock setup */
  255. boot_init_stack_canary();
  256. x86_cpuinit.setup_percpu_clockev();
  257. wmb();
  258. cpu_idle();
  259. }
  260. #ifdef CONFIG_CPUMASK_OFFSTACK
  261. /* In this case, llc_shared_map is a pointer to a cpumask. */
  262. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  263. const struct cpuinfo_x86 *src)
  264. {
  265. struct cpumask *llc = dst->llc_shared_map;
  266. *dst = *src;
  267. dst->llc_shared_map = llc;
  268. }
  269. #else
  270. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  271. const struct cpuinfo_x86 *src)
  272. {
  273. *dst = *src;
  274. }
  275. #endif /* CONFIG_CPUMASK_OFFSTACK */
  276. /*
  277. * The bootstrap kernel entry code has set these up. Save them for
  278. * a given CPU
  279. */
  280. void __cpuinit smp_store_cpu_info(int id)
  281. {
  282. struct cpuinfo_x86 *c = &cpu_data(id);
  283. copy_cpuinfo_x86(c, &boot_cpu_data);
  284. c->cpu_index = id;
  285. if (id != 0)
  286. identify_secondary_cpu(c);
  287. }
  288. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  289. {
  290. struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
  291. struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
  292. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  293. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  294. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  295. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  296. cpumask_set_cpu(cpu1, c2->llc_shared_map);
  297. cpumask_set_cpu(cpu2, c1->llc_shared_map);
  298. }
  299. void __cpuinit set_cpu_sibling_map(int cpu)
  300. {
  301. int i;
  302. struct cpuinfo_x86 *c = &cpu_data(cpu);
  303. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  304. if (smp_num_siblings > 1) {
  305. for_each_cpu(i, cpu_sibling_setup_mask) {
  306. struct cpuinfo_x86 *o = &cpu_data(i);
  307. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  308. if (c->phys_proc_id == o->phys_proc_id &&
  309. c->compute_unit_id == o->compute_unit_id)
  310. link_thread_siblings(cpu, i);
  311. } else if (c->phys_proc_id == o->phys_proc_id &&
  312. c->cpu_core_id == o->cpu_core_id) {
  313. link_thread_siblings(cpu, i);
  314. }
  315. }
  316. } else {
  317. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  318. }
  319. cpumask_set_cpu(cpu, c->llc_shared_map);
  320. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  321. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  322. c->booted_cores = 1;
  323. return;
  324. }
  325. for_each_cpu(i, cpu_sibling_setup_mask) {
  326. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  327. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  328. cpumask_set_cpu(i, c->llc_shared_map);
  329. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  330. }
  331. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  332. cpumask_set_cpu(i, cpu_core_mask(cpu));
  333. cpumask_set_cpu(cpu, cpu_core_mask(i));
  334. /*
  335. * Does this new cpu bringup a new core?
  336. */
  337. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  338. /*
  339. * for each core in package, increment
  340. * the booted_cores for this new cpu
  341. */
  342. if (cpumask_first(cpu_sibling_mask(i)) == i)
  343. c->booted_cores++;
  344. /*
  345. * increment the core count for all
  346. * the other cpus in this package
  347. */
  348. if (i != cpu)
  349. cpu_data(i).booted_cores++;
  350. } else if (i != cpu && !c->booted_cores)
  351. c->booted_cores = cpu_data(i).booted_cores;
  352. }
  353. }
  354. }
  355. /* maps the cpu to the sched domain representing multi-core */
  356. const struct cpumask *cpu_coregroup_mask(int cpu)
  357. {
  358. struct cpuinfo_x86 *c = &cpu_data(cpu);
  359. /*
  360. * For perf, we return last level cache shared map.
  361. * And for power savings, we return cpu_core_map
  362. */
  363. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  364. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  365. return cpu_core_mask(cpu);
  366. else
  367. return c->llc_shared_map;
  368. }
  369. static void impress_friends(void)
  370. {
  371. int cpu;
  372. unsigned long bogosum = 0;
  373. /*
  374. * Allow the user to impress friends.
  375. */
  376. pr_debug("Before bogomips.\n");
  377. for_each_possible_cpu(cpu)
  378. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  379. bogosum += cpu_data(cpu).loops_per_jiffy;
  380. printk(KERN_INFO
  381. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  382. num_online_cpus(),
  383. bogosum/(500000/HZ),
  384. (bogosum/(5000/HZ))%100);
  385. pr_debug("Before bogocount - setting activated=1.\n");
  386. }
  387. void __inquire_remote_apic(int apicid)
  388. {
  389. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  390. char *names[] = { "ID", "VERSION", "SPIV" };
  391. int timeout;
  392. u32 status;
  393. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  394. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  395. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  396. /*
  397. * Wait for idle.
  398. */
  399. status = safe_apic_wait_icr_idle();
  400. if (status)
  401. printk(KERN_CONT
  402. "a previous APIC delivery may have failed\n");
  403. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  404. timeout = 0;
  405. do {
  406. udelay(100);
  407. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  408. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  409. switch (status) {
  410. case APIC_ICR_RR_VALID:
  411. status = apic_read(APIC_RRR);
  412. printk(KERN_CONT "%08x\n", status);
  413. break;
  414. default:
  415. printk(KERN_CONT "failed\n");
  416. }
  417. }
  418. }
  419. /*
  420. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  421. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  422. * won't ... remember to clear down the APIC, etc later.
  423. */
  424. int __cpuinit
  425. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  426. {
  427. unsigned long send_status, accept_status = 0;
  428. int maxlvt;
  429. /* Target chip */
  430. /* Boot on the stack */
  431. /* Kick the second */
  432. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  433. pr_debug("Waiting for send to finish...\n");
  434. send_status = safe_apic_wait_icr_idle();
  435. /*
  436. * Give the other CPU some time to accept the IPI.
  437. */
  438. udelay(200);
  439. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  440. maxlvt = lapic_get_maxlvt();
  441. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  442. apic_write(APIC_ESR, 0);
  443. accept_status = (apic_read(APIC_ESR) & 0xEF);
  444. }
  445. pr_debug("NMI sent.\n");
  446. if (send_status)
  447. printk(KERN_ERR "APIC never delivered???\n");
  448. if (accept_status)
  449. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  450. return (send_status | accept_status);
  451. }
  452. static int __cpuinit
  453. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  454. {
  455. unsigned long send_status, accept_status = 0;
  456. int maxlvt, num_starts, j;
  457. maxlvt = lapic_get_maxlvt();
  458. /*
  459. * Be paranoid about clearing APIC errors.
  460. */
  461. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  462. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  463. apic_write(APIC_ESR, 0);
  464. apic_read(APIC_ESR);
  465. }
  466. pr_debug("Asserting INIT.\n");
  467. /*
  468. * Turn INIT on target chip
  469. */
  470. /*
  471. * Send IPI
  472. */
  473. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  474. phys_apicid);
  475. pr_debug("Waiting for send to finish...\n");
  476. send_status = safe_apic_wait_icr_idle();
  477. mdelay(10);
  478. pr_debug("Deasserting INIT.\n");
  479. /* Target chip */
  480. /* Send IPI */
  481. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  482. pr_debug("Waiting for send to finish...\n");
  483. send_status = safe_apic_wait_icr_idle();
  484. mb();
  485. atomic_set(&init_deasserted, 1);
  486. /*
  487. * Should we send STARTUP IPIs ?
  488. *
  489. * Determine this based on the APIC version.
  490. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  491. */
  492. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  493. num_starts = 2;
  494. else
  495. num_starts = 0;
  496. /*
  497. * Paravirt / VMI wants a startup IPI hook here to set up the
  498. * target processor state.
  499. */
  500. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  501. (unsigned long)stack_start.sp);
  502. /*
  503. * Run STARTUP IPI loop.
  504. */
  505. pr_debug("#startup loops: %d.\n", num_starts);
  506. for (j = 1; j <= num_starts; j++) {
  507. pr_debug("Sending STARTUP #%d.\n", j);
  508. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  509. apic_write(APIC_ESR, 0);
  510. apic_read(APIC_ESR);
  511. pr_debug("After apic_write.\n");
  512. /*
  513. * STARTUP IPI
  514. */
  515. /* Target chip */
  516. /* Boot on the stack */
  517. /* Kick the second */
  518. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  519. phys_apicid);
  520. /*
  521. * Give the other CPU some time to accept the IPI.
  522. */
  523. udelay(300);
  524. pr_debug("Startup point 1.\n");
  525. pr_debug("Waiting for send to finish...\n");
  526. send_status = safe_apic_wait_icr_idle();
  527. /*
  528. * Give the other CPU some time to accept the IPI.
  529. */
  530. udelay(200);
  531. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  532. apic_write(APIC_ESR, 0);
  533. accept_status = (apic_read(APIC_ESR) & 0xEF);
  534. if (send_status || accept_status)
  535. break;
  536. }
  537. pr_debug("After Startup.\n");
  538. if (send_status)
  539. printk(KERN_ERR "APIC never delivered???\n");
  540. if (accept_status)
  541. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  542. return (send_status | accept_status);
  543. }
  544. struct create_idle {
  545. struct work_struct work;
  546. struct task_struct *idle;
  547. struct completion done;
  548. int cpu;
  549. };
  550. static void __cpuinit do_fork_idle(struct work_struct *work)
  551. {
  552. struct create_idle *c_idle =
  553. container_of(work, struct create_idle, work);
  554. c_idle->idle = fork_idle(c_idle->cpu);
  555. complete(&c_idle->done);
  556. }
  557. /* reduce the number of lines printed when booting a large cpu count system */
  558. static void __cpuinit announce_cpu(int cpu, int apicid)
  559. {
  560. static int current_node = -1;
  561. int node = early_cpu_to_node(cpu);
  562. if (system_state == SYSTEM_BOOTING) {
  563. if (node != current_node) {
  564. if (current_node > (-1))
  565. pr_cont(" Ok.\n");
  566. current_node = node;
  567. pr_info("Booting Node %3d, Processors ", node);
  568. }
  569. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  570. return;
  571. } else
  572. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  573. node, cpu, apicid);
  574. }
  575. /*
  576. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  577. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  578. * Returns zero if CPU booted OK, else error code from
  579. * ->wakeup_secondary_cpu.
  580. */
  581. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  582. {
  583. unsigned long boot_error = 0;
  584. unsigned long start_ip;
  585. int timeout;
  586. struct create_idle c_idle = {
  587. .cpu = cpu,
  588. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  589. };
  590. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  591. alternatives_smp_switch(1);
  592. c_idle.idle = get_idle_for_cpu(cpu);
  593. /*
  594. * We can't use kernel_thread since we must avoid to
  595. * reschedule the child.
  596. */
  597. if (c_idle.idle) {
  598. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  599. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  600. init_idle(c_idle.idle, cpu);
  601. goto do_rest;
  602. }
  603. schedule_work(&c_idle.work);
  604. wait_for_completion(&c_idle.done);
  605. if (IS_ERR(c_idle.idle)) {
  606. printk("failed fork for CPU %d\n", cpu);
  607. destroy_work_on_stack(&c_idle.work);
  608. return PTR_ERR(c_idle.idle);
  609. }
  610. set_idle_for_cpu(cpu, c_idle.idle);
  611. do_rest:
  612. per_cpu(current_task, cpu) = c_idle.idle;
  613. #ifdef CONFIG_X86_32
  614. /* Stack for startup_32 can be just as for start_secondary onwards */
  615. irq_ctx_init(cpu);
  616. #else
  617. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  618. initial_gs = per_cpu_offset(cpu);
  619. per_cpu(kernel_stack, cpu) =
  620. (unsigned long)task_stack_page(c_idle.idle) -
  621. KERNEL_STACK_OFFSET + THREAD_SIZE;
  622. #endif
  623. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  624. initial_code = (unsigned long)start_secondary;
  625. stack_start.sp = (void *) c_idle.idle->thread.sp;
  626. /* start_ip had better be page-aligned! */
  627. start_ip = setup_trampoline();
  628. /* So we see what's up */
  629. announce_cpu(cpu, apicid);
  630. /*
  631. * This grunge runs the startup process for
  632. * the targeted processor.
  633. */
  634. atomic_set(&init_deasserted, 0);
  635. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  636. pr_debug("Setting warm reset code and vector.\n");
  637. smpboot_setup_warm_reset_vector(start_ip);
  638. /*
  639. * Be paranoid about clearing APIC errors.
  640. */
  641. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  642. apic_write(APIC_ESR, 0);
  643. apic_read(APIC_ESR);
  644. }
  645. }
  646. /*
  647. * Kick the secondary CPU. Use the method in the APIC driver
  648. * if it's defined - or use an INIT boot APIC message otherwise:
  649. */
  650. if (apic->wakeup_secondary_cpu)
  651. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  652. else
  653. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  654. if (!boot_error) {
  655. /*
  656. * allow APs to start initializing.
  657. */
  658. pr_debug("Before Callout %d.\n", cpu);
  659. cpumask_set_cpu(cpu, cpu_callout_mask);
  660. pr_debug("After Callout %d.\n", cpu);
  661. /*
  662. * Wait 5s total for a response
  663. */
  664. for (timeout = 0; timeout < 50000; timeout++) {
  665. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  666. break; /* It has booted */
  667. udelay(100);
  668. /*
  669. * Allow other tasks to run while we wait for the
  670. * AP to come online. This also gives a chance
  671. * for the MTRR work(triggered by the AP coming online)
  672. * to be completed in the stop machine context.
  673. */
  674. schedule();
  675. }
  676. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  677. pr_debug("CPU%d: has booted.\n", cpu);
  678. else {
  679. boot_error = 1;
  680. if (*((volatile unsigned char *)trampoline_base)
  681. == 0xA5)
  682. /* trampoline started but...? */
  683. pr_err("CPU%d: Stuck ??\n", cpu);
  684. else
  685. /* trampoline code not run */
  686. pr_err("CPU%d: Not responding.\n", cpu);
  687. if (apic->inquire_remote_apic)
  688. apic->inquire_remote_apic(apicid);
  689. }
  690. }
  691. if (boot_error) {
  692. /* Try to put things back the way they were before ... */
  693. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  694. /* was set by do_boot_cpu() */
  695. cpumask_clear_cpu(cpu, cpu_callout_mask);
  696. /* was set by cpu_init() */
  697. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  698. set_cpu_present(cpu, false);
  699. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  700. }
  701. /* mark "stuck" area as not stuck */
  702. *((volatile unsigned long *)trampoline_base) = 0;
  703. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  704. /*
  705. * Cleanup possible dangling ends...
  706. */
  707. smpboot_restore_warm_reset_vector();
  708. }
  709. destroy_work_on_stack(&c_idle.work);
  710. return boot_error;
  711. }
  712. int __cpuinit native_cpu_up(unsigned int cpu)
  713. {
  714. int apicid = apic->cpu_present_to_apicid(cpu);
  715. unsigned long flags;
  716. int err;
  717. WARN_ON(irqs_disabled());
  718. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  719. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  720. !physid_isset(apicid, phys_cpu_present_map)) {
  721. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  722. return -EINVAL;
  723. }
  724. /*
  725. * Already booted CPU?
  726. */
  727. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  728. pr_debug("do_boot_cpu %d Already started\n", cpu);
  729. return -ENOSYS;
  730. }
  731. /*
  732. * Save current MTRR state in case it was changed since early boot
  733. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  734. */
  735. mtrr_save_state();
  736. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  737. err = do_boot_cpu(apicid, cpu);
  738. if (err) {
  739. pr_debug("do_boot_cpu failed %d\n", err);
  740. return -EIO;
  741. }
  742. /*
  743. * Check TSC synchronization with the AP (keep irqs disabled
  744. * while doing so):
  745. */
  746. local_irq_save(flags);
  747. check_tsc_sync_source(cpu);
  748. local_irq_restore(flags);
  749. while (!cpu_online(cpu)) {
  750. cpu_relax();
  751. touch_nmi_watchdog();
  752. }
  753. return 0;
  754. }
  755. /*
  756. * Fall back to non SMP mode after errors.
  757. *
  758. * RED-PEN audit/test this more. I bet there is more state messed up here.
  759. */
  760. static __init void disable_smp(void)
  761. {
  762. init_cpu_present(cpumask_of(0));
  763. init_cpu_possible(cpumask_of(0));
  764. smpboot_clear_io_apic_irqs();
  765. if (smp_found_config)
  766. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  767. else
  768. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  769. cpumask_set_cpu(0, cpu_sibling_mask(0));
  770. cpumask_set_cpu(0, cpu_core_mask(0));
  771. }
  772. /*
  773. * Various sanity checks.
  774. */
  775. static int __init smp_sanity_check(unsigned max_cpus)
  776. {
  777. preempt_disable();
  778. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  779. if (def_to_bigsmp && nr_cpu_ids > 8) {
  780. unsigned int cpu;
  781. unsigned nr;
  782. printk(KERN_WARNING
  783. "More than 8 CPUs detected - skipping them.\n"
  784. "Use CONFIG_X86_BIGSMP.\n");
  785. nr = 0;
  786. for_each_present_cpu(cpu) {
  787. if (nr >= 8)
  788. set_cpu_present(cpu, false);
  789. nr++;
  790. }
  791. nr = 0;
  792. for_each_possible_cpu(cpu) {
  793. if (nr >= 8)
  794. set_cpu_possible(cpu, false);
  795. nr++;
  796. }
  797. nr_cpu_ids = 8;
  798. }
  799. #endif
  800. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  801. printk(KERN_WARNING
  802. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  803. hard_smp_processor_id());
  804. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  805. }
  806. /*
  807. * If we couldn't find an SMP configuration at boot time,
  808. * get out of here now!
  809. */
  810. if (!smp_found_config && !acpi_lapic) {
  811. preempt_enable();
  812. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  813. disable_smp();
  814. if (APIC_init_uniprocessor())
  815. printk(KERN_NOTICE "Local APIC not detected."
  816. " Using dummy APIC emulation.\n");
  817. return -1;
  818. }
  819. /*
  820. * Should not be necessary because the MP table should list the boot
  821. * CPU too, but we do it for the sake of robustness anyway.
  822. */
  823. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  824. printk(KERN_NOTICE
  825. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  826. boot_cpu_physical_apicid);
  827. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  828. }
  829. preempt_enable();
  830. /*
  831. * If we couldn't find a local APIC, then get out of here now!
  832. */
  833. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  834. !cpu_has_apic) {
  835. if (!disable_apic) {
  836. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  837. boot_cpu_physical_apicid);
  838. pr_err("... forcing use of dummy APIC emulation."
  839. "(tell your hw vendor)\n");
  840. }
  841. smpboot_clear_io_apic();
  842. arch_disable_smp_support();
  843. return -1;
  844. }
  845. verify_local_APIC();
  846. /*
  847. * If SMP should be disabled, then really disable it!
  848. */
  849. if (!max_cpus) {
  850. printk(KERN_INFO "SMP mode deactivated.\n");
  851. smpboot_clear_io_apic();
  852. connect_bsp_APIC();
  853. setup_local_APIC();
  854. end_local_APIC_setup();
  855. return -1;
  856. }
  857. return 0;
  858. }
  859. static void __init smp_cpu_index_default(void)
  860. {
  861. int i;
  862. struct cpuinfo_x86 *c;
  863. for_each_possible_cpu(i) {
  864. c = &cpu_data(i);
  865. /* mark all to hotplug */
  866. c->cpu_index = nr_cpu_ids;
  867. }
  868. }
  869. /*
  870. * Prepare for SMP bootup. The MP table or ACPI has been read
  871. * earlier. Just do some sanity checking here and enable APIC mode.
  872. */
  873. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  874. {
  875. unsigned int i;
  876. preempt_disable();
  877. smp_cpu_index_default();
  878. memcpy(__this_cpu_ptr(&cpu_info), &boot_cpu_data, sizeof(cpu_info));
  879. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  880. mb();
  881. /*
  882. * Setup boot CPU information
  883. */
  884. smp_store_cpu_info(0); /* Final full version of the data */
  885. current_thread_info()->cpu = 0; /* needed? */
  886. for_each_possible_cpu(i) {
  887. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  888. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  889. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  890. }
  891. set_cpu_sibling_map(0);
  892. if (smp_sanity_check(max_cpus) < 0) {
  893. printk(KERN_INFO "SMP disabled\n");
  894. disable_smp();
  895. goto out;
  896. }
  897. default_setup_apic_routing();
  898. preempt_disable();
  899. if (read_apic_id() != boot_cpu_physical_apicid) {
  900. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  901. read_apic_id(), boot_cpu_physical_apicid);
  902. /* Or can we switch back to PIC here? */
  903. }
  904. preempt_enable();
  905. connect_bsp_APIC();
  906. /*
  907. * Switch from PIC to APIC mode.
  908. */
  909. setup_local_APIC();
  910. /*
  911. * Enable IO APIC before setting up error vector
  912. */
  913. if (!skip_ioapic_setup && nr_ioapics)
  914. enable_IO_APIC();
  915. end_local_APIC_setup();
  916. if (apic->setup_portio_remap)
  917. apic->setup_portio_remap();
  918. smpboot_setup_io_apic();
  919. /*
  920. * Set up local APIC timer on boot CPU.
  921. */
  922. printk(KERN_INFO "CPU%d: ", 0);
  923. print_cpu_info(&cpu_data(0));
  924. x86_init.timers.setup_percpu_clockev();
  925. if (is_uv_system())
  926. uv_system_init();
  927. set_mtrr_aps_delayed_init();
  928. out:
  929. preempt_enable();
  930. }
  931. void arch_disable_nonboot_cpus_begin(void)
  932. {
  933. /*
  934. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  935. * In the suspend path, we will be back in the SMP mode shortly anyways.
  936. */
  937. skip_smp_alternatives = true;
  938. }
  939. void arch_disable_nonboot_cpus_end(void)
  940. {
  941. skip_smp_alternatives = false;
  942. }
  943. void arch_enable_nonboot_cpus_begin(void)
  944. {
  945. set_mtrr_aps_delayed_init();
  946. }
  947. void arch_enable_nonboot_cpus_end(void)
  948. {
  949. mtrr_aps_init();
  950. }
  951. /*
  952. * Early setup to make printk work.
  953. */
  954. void __init native_smp_prepare_boot_cpu(void)
  955. {
  956. int me = smp_processor_id();
  957. switch_to_new_gdt(me);
  958. /* already set me in cpu_online_mask in boot_cpu_init() */
  959. cpumask_set_cpu(me, cpu_callout_mask);
  960. per_cpu(cpu_state, me) = CPU_ONLINE;
  961. }
  962. void __init native_smp_cpus_done(unsigned int max_cpus)
  963. {
  964. pr_debug("Boot done.\n");
  965. impress_friends();
  966. #ifdef CONFIG_X86_IO_APIC
  967. setup_ioapic_dest();
  968. #endif
  969. mtrr_aps_init();
  970. }
  971. static int __initdata setup_possible_cpus = -1;
  972. static int __init _setup_possible_cpus(char *str)
  973. {
  974. get_option(&str, &setup_possible_cpus);
  975. return 0;
  976. }
  977. early_param("possible_cpus", _setup_possible_cpus);
  978. /*
  979. * cpu_possible_mask should be static, it cannot change as cpu's
  980. * are onlined, or offlined. The reason is per-cpu data-structures
  981. * are allocated by some modules at init time, and dont expect to
  982. * do this dynamically on cpu arrival/departure.
  983. * cpu_present_mask on the other hand can change dynamically.
  984. * In case when cpu_hotplug is not compiled, then we resort to current
  985. * behaviour, which is cpu_possible == cpu_present.
  986. * - Ashok Raj
  987. *
  988. * Three ways to find out the number of additional hotplug CPUs:
  989. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  990. * - The user can overwrite it with possible_cpus=NUM
  991. * - Otherwise don't reserve additional CPUs.
  992. * We do this because additional CPUs waste a lot of memory.
  993. * -AK
  994. */
  995. __init void prefill_possible_map(void)
  996. {
  997. int i, possible;
  998. /* no processor from mptable or madt */
  999. if (!num_processors)
  1000. num_processors = 1;
  1001. i = setup_max_cpus ?: 1;
  1002. if (setup_possible_cpus == -1) {
  1003. possible = num_processors;
  1004. #ifdef CONFIG_HOTPLUG_CPU
  1005. if (setup_max_cpus)
  1006. possible += disabled_cpus;
  1007. #else
  1008. if (possible > i)
  1009. possible = i;
  1010. #endif
  1011. } else
  1012. possible = setup_possible_cpus;
  1013. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1014. /* nr_cpu_ids could be reduced via nr_cpus= */
  1015. if (possible > nr_cpu_ids) {
  1016. printk(KERN_WARNING
  1017. "%d Processors exceeds NR_CPUS limit of %d\n",
  1018. possible, nr_cpu_ids);
  1019. possible = nr_cpu_ids;
  1020. }
  1021. #ifdef CONFIG_HOTPLUG_CPU
  1022. if (!setup_max_cpus)
  1023. #endif
  1024. if (possible > i) {
  1025. printk(KERN_WARNING
  1026. "%d Processors exceeds max_cpus limit of %u\n",
  1027. possible, setup_max_cpus);
  1028. possible = i;
  1029. }
  1030. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1031. possible, max_t(int, possible - num_processors, 0));
  1032. for (i = 0; i < possible; i++)
  1033. set_cpu_possible(i, true);
  1034. for (; i < NR_CPUS; i++)
  1035. set_cpu_possible(i, false);
  1036. nr_cpu_ids = possible;
  1037. }
  1038. #ifdef CONFIG_HOTPLUG_CPU
  1039. static void remove_siblinginfo(int cpu)
  1040. {
  1041. int sibling;
  1042. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1043. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1044. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1045. /*/
  1046. * last thread sibling in this cpu core going down
  1047. */
  1048. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1049. cpu_data(sibling).booted_cores--;
  1050. }
  1051. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1052. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1053. cpumask_clear(cpu_sibling_mask(cpu));
  1054. cpumask_clear(cpu_core_mask(cpu));
  1055. c->phys_proc_id = 0;
  1056. c->cpu_core_id = 0;
  1057. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1058. }
  1059. static void __ref remove_cpu_from_maps(int cpu)
  1060. {
  1061. set_cpu_online(cpu, false);
  1062. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1063. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1064. /* was set by cpu_init() */
  1065. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1066. numa_remove_cpu(cpu);
  1067. }
  1068. void cpu_disable_common(void)
  1069. {
  1070. int cpu = smp_processor_id();
  1071. remove_siblinginfo(cpu);
  1072. /* It's now safe to remove this processor from the online map */
  1073. lock_vector_lock();
  1074. remove_cpu_from_maps(cpu);
  1075. unlock_vector_lock();
  1076. fixup_irqs();
  1077. }
  1078. int native_cpu_disable(void)
  1079. {
  1080. int cpu = smp_processor_id();
  1081. /*
  1082. * Perhaps use cpufreq to drop frequency, but that could go
  1083. * into generic code.
  1084. *
  1085. * We won't take down the boot processor on i386 due to some
  1086. * interrupts only being able to be serviced by the BSP.
  1087. * Especially so if we're not using an IOAPIC -zwane
  1088. */
  1089. if (cpu == 0)
  1090. return -EBUSY;
  1091. clear_local_APIC();
  1092. cpu_disable_common();
  1093. return 0;
  1094. }
  1095. void native_cpu_die(unsigned int cpu)
  1096. {
  1097. /* We don't do anything here: idle task is faking death itself. */
  1098. unsigned int i;
  1099. for (i = 0; i < 10; i++) {
  1100. /* They ack this in play_dead by setting CPU_DEAD */
  1101. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1102. if (system_state == SYSTEM_RUNNING)
  1103. pr_info("CPU %u is now offline\n", cpu);
  1104. if (1 == num_online_cpus())
  1105. alternatives_smp_switch(0);
  1106. return;
  1107. }
  1108. msleep(100);
  1109. }
  1110. pr_err("CPU %u didn't die...\n", cpu);
  1111. }
  1112. void play_dead_common(void)
  1113. {
  1114. idle_task_exit();
  1115. reset_lazy_tlbstate();
  1116. c1e_remove_cpu(raw_smp_processor_id());
  1117. mb();
  1118. /* Ack it */
  1119. __this_cpu_write(cpu_state, CPU_DEAD);
  1120. /*
  1121. * With physical CPU hotplug, we should halt the cpu
  1122. */
  1123. local_irq_disable();
  1124. }
  1125. /*
  1126. * We need to flush the caches before going to sleep, lest we have
  1127. * dirty data in our caches when we come back up.
  1128. */
  1129. static inline void mwait_play_dead(void)
  1130. {
  1131. unsigned int eax, ebx, ecx, edx;
  1132. unsigned int highest_cstate = 0;
  1133. unsigned int highest_subcstate = 0;
  1134. int i;
  1135. void *mwait_ptr;
  1136. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1137. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1138. return;
  1139. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1140. return;
  1141. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1142. return;
  1143. eax = CPUID_MWAIT_LEAF;
  1144. ecx = 0;
  1145. native_cpuid(&eax, &ebx, &ecx, &edx);
  1146. /*
  1147. * eax will be 0 if EDX enumeration is not valid.
  1148. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1149. */
  1150. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1151. eax = 0;
  1152. } else {
  1153. edx >>= MWAIT_SUBSTATE_SIZE;
  1154. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1155. if (edx & MWAIT_SUBSTATE_MASK) {
  1156. highest_cstate = i;
  1157. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1158. }
  1159. }
  1160. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1161. (highest_subcstate - 1);
  1162. }
  1163. /*
  1164. * This should be a memory location in a cache line which is
  1165. * unlikely to be touched by other processors. The actual
  1166. * content is immaterial as it is not actually modified in any way.
  1167. */
  1168. mwait_ptr = &current_thread_info()->flags;
  1169. wbinvd();
  1170. while (1) {
  1171. /*
  1172. * The CLFLUSH is a workaround for erratum AAI65 for
  1173. * the Xeon 7400 series. It's not clear it is actually
  1174. * needed, but it should be harmless in either case.
  1175. * The WBINVD is insufficient due to the spurious-wakeup
  1176. * case where we return around the loop.
  1177. */
  1178. clflush(mwait_ptr);
  1179. __monitor(mwait_ptr, 0, 0);
  1180. mb();
  1181. __mwait(eax, 0);
  1182. }
  1183. }
  1184. static inline void hlt_play_dead(void)
  1185. {
  1186. if (__this_cpu_read(cpu_info.x86) >= 4)
  1187. wbinvd();
  1188. while (1) {
  1189. native_halt();
  1190. }
  1191. }
  1192. void native_play_dead(void)
  1193. {
  1194. play_dead_common();
  1195. tboot_shutdown(TB_SHUTDOWN_WFS);
  1196. mwait_play_dead(); /* Only returns on failure */
  1197. hlt_play_dead();
  1198. }
  1199. #else /* ... !CONFIG_HOTPLUG_CPU */
  1200. int native_cpu_disable(void)
  1201. {
  1202. return -ENOSYS;
  1203. }
  1204. void native_cpu_die(unsigned int cpu)
  1205. {
  1206. /* We said "no" in __cpu_disable */
  1207. BUG();
  1208. }
  1209. void native_play_dead(void)
  1210. {
  1211. BUG();
  1212. }
  1213. #endif