i915_irq.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. /* For display hotplug interrupt */
  75. static void
  76. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  77. {
  78. assert_spin_locked(&dev_priv->irq_lock);
  79. if ((dev_priv->irq_mask & mask) != 0) {
  80. dev_priv->irq_mask &= ~mask;
  81. I915_WRITE(DEIMR, dev_priv->irq_mask);
  82. POSTING_READ(DEIMR);
  83. }
  84. }
  85. static void
  86. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. assert_spin_locked(&dev_priv->irq_lock);
  89. if ((dev_priv->irq_mask & mask) != mask) {
  90. dev_priv->irq_mask |= mask;
  91. I915_WRITE(DEIMR, dev_priv->irq_mask);
  92. POSTING_READ(DEIMR);
  93. }
  94. }
  95. static bool ivb_can_enable_err_int(struct drm_device *dev)
  96. {
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct intel_crtc *crtc;
  99. enum pipe pipe;
  100. assert_spin_locked(&dev_priv->irq_lock);
  101. for_each_pipe(pipe) {
  102. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  103. if (crtc->cpu_fifo_underrun_disabled)
  104. return false;
  105. }
  106. return true;
  107. }
  108. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  109. {
  110. struct drm_i915_private *dev_priv = dev->dev_private;
  111. enum pipe pipe;
  112. struct intel_crtc *crtc;
  113. assert_spin_locked(&dev_priv->irq_lock);
  114. for_each_pipe(pipe) {
  115. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  116. if (crtc->pch_fifo_underrun_disabled)
  117. return false;
  118. }
  119. return true;
  120. }
  121. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  122. enum pipe pipe, bool enable)
  123. {
  124. struct drm_i915_private *dev_priv = dev->dev_private;
  125. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  126. DE_PIPEB_FIFO_UNDERRUN;
  127. if (enable)
  128. ironlake_enable_display_irq(dev_priv, bit);
  129. else
  130. ironlake_disable_display_irq(dev_priv, bit);
  131. }
  132. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  133. enum pipe pipe, bool enable)
  134. {
  135. struct drm_i915_private *dev_priv = dev->dev_private;
  136. if (enable) {
  137. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
  138. if (!ivb_can_enable_err_int(dev))
  139. return;
  140. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  141. } else {
  142. bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
  143. /* Change the state _after_ we've read out the current one. */
  144. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  145. if (!was_enabled &&
  146. (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
  147. DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
  148. pipe_name(pipe));
  149. }
  150. }
  151. }
  152. /**
  153. * ibx_display_interrupt_update - update SDEIMR
  154. * @dev_priv: driver private
  155. * @interrupt_mask: mask of interrupt bits to update
  156. * @enabled_irq_mask: mask of interrupt bits to enable
  157. */
  158. static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  159. uint32_t interrupt_mask,
  160. uint32_t enabled_irq_mask)
  161. {
  162. uint32_t sdeimr = I915_READ(SDEIMR);
  163. sdeimr &= ~interrupt_mask;
  164. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  165. assert_spin_locked(&dev_priv->irq_lock);
  166. I915_WRITE(SDEIMR, sdeimr);
  167. POSTING_READ(SDEIMR);
  168. }
  169. #define ibx_enable_display_interrupt(dev_priv, bits) \
  170. ibx_display_interrupt_update((dev_priv), (bits), (bits))
  171. #define ibx_disable_display_interrupt(dev_priv, bits) \
  172. ibx_display_interrupt_update((dev_priv), (bits), 0)
  173. static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
  174. enum transcoder pch_transcoder,
  175. bool enable)
  176. {
  177. struct drm_i915_private *dev_priv = dev->dev_private;
  178. uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
  179. SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
  180. if (enable)
  181. ibx_enable_display_interrupt(dev_priv, bit);
  182. else
  183. ibx_disable_display_interrupt(dev_priv, bit);
  184. }
  185. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  186. enum transcoder pch_transcoder,
  187. bool enable)
  188. {
  189. struct drm_i915_private *dev_priv = dev->dev_private;
  190. if (enable) {
  191. I915_WRITE(SERR_INT,
  192. SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
  193. if (!cpt_can_enable_serr_int(dev))
  194. return;
  195. ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  196. } else {
  197. uint32_t tmp = I915_READ(SERR_INT);
  198. bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
  199. /* Change the state _after_ we've read out the current one. */
  200. ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  201. if (!was_enabled &&
  202. (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
  203. DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
  204. transcoder_name(pch_transcoder));
  205. }
  206. }
  207. }
  208. /**
  209. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  210. * @dev: drm device
  211. * @pipe: pipe
  212. * @enable: true if we want to report FIFO underrun errors, false otherwise
  213. *
  214. * This function makes us disable or enable CPU fifo underruns for a specific
  215. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  216. * reporting for one pipe may also disable all the other CPU error interruts for
  217. * the other pipes, due to the fact that there's just one interrupt mask/enable
  218. * bit for all the pipes.
  219. *
  220. * Returns the previous state of underrun reporting.
  221. */
  222. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  223. enum pipe pipe, bool enable)
  224. {
  225. struct drm_i915_private *dev_priv = dev->dev_private;
  226. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  227. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  228. unsigned long flags;
  229. bool ret;
  230. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  231. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  232. if (enable == ret)
  233. goto done;
  234. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  235. if (IS_GEN5(dev) || IS_GEN6(dev))
  236. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  237. else if (IS_GEN7(dev))
  238. ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
  239. done:
  240. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  241. return ret;
  242. }
  243. /**
  244. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  245. * @dev: drm device
  246. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  247. * @enable: true if we want to report FIFO underrun errors, false otherwise
  248. *
  249. * This function makes us disable or enable PCH fifo underruns for a specific
  250. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  251. * underrun reporting for one transcoder may also disable all the other PCH
  252. * error interruts for the other transcoders, due to the fact that there's just
  253. * one interrupt mask/enable bit for all the transcoders.
  254. *
  255. * Returns the previous state of underrun reporting.
  256. */
  257. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  258. enum transcoder pch_transcoder,
  259. bool enable)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  263. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  264. unsigned long flags;
  265. bool ret;
  266. /*
  267. * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
  268. * has only one pch transcoder A that all pipes can use. To avoid racy
  269. * pch transcoder -> pipe lookups from interrupt code simply store the
  270. * underrun statistics in crtc A. Since we never expose this anywhere
  271. * nor use it outside of the fifo underrun code here using the "wrong"
  272. * crtc on LPT won't cause issues.
  273. */
  274. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  275. ret = !intel_crtc->pch_fifo_underrun_disabled;
  276. if (enable == ret)
  277. goto done;
  278. intel_crtc->pch_fifo_underrun_disabled = !enable;
  279. if (HAS_PCH_IBX(dev))
  280. ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  281. else
  282. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  283. done:
  284. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  285. return ret;
  286. }
  287. void
  288. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  289. {
  290. u32 reg = PIPESTAT(pipe);
  291. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  292. assert_spin_locked(&dev_priv->irq_lock);
  293. if ((pipestat & mask) == mask)
  294. return;
  295. /* Enable the interrupt, clear any pending status */
  296. pipestat |= mask | (mask >> 16);
  297. I915_WRITE(reg, pipestat);
  298. POSTING_READ(reg);
  299. }
  300. void
  301. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  302. {
  303. u32 reg = PIPESTAT(pipe);
  304. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  305. assert_spin_locked(&dev_priv->irq_lock);
  306. if ((pipestat & mask) == 0)
  307. return;
  308. pipestat &= ~mask;
  309. I915_WRITE(reg, pipestat);
  310. POSTING_READ(reg);
  311. }
  312. /**
  313. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  314. */
  315. static void i915_enable_asle_pipestat(struct drm_device *dev)
  316. {
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. unsigned long irqflags;
  319. if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
  320. return;
  321. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  322. i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
  323. if (INTEL_INFO(dev)->gen >= 4)
  324. i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
  325. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  326. }
  327. /**
  328. * i915_pipe_enabled - check if a pipe is enabled
  329. * @dev: DRM device
  330. * @pipe: pipe to check
  331. *
  332. * Reading certain registers when the pipe is disabled can hang the chip.
  333. * Use this routine to make sure the PLL is running and the pipe is active
  334. * before reading such registers if unsure.
  335. */
  336. static int
  337. i915_pipe_enabled(struct drm_device *dev, int pipe)
  338. {
  339. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  340. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  341. /* Locking is horribly broken here, but whatever. */
  342. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  343. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  344. return intel_crtc->active;
  345. } else {
  346. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  347. }
  348. }
  349. /* Called from drm generic code, passed a 'crtc', which
  350. * we use as a pipe index
  351. */
  352. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  353. {
  354. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  355. unsigned long high_frame;
  356. unsigned long low_frame;
  357. u32 high1, high2, low;
  358. if (!i915_pipe_enabled(dev, pipe)) {
  359. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  360. "pipe %c\n", pipe_name(pipe));
  361. return 0;
  362. }
  363. high_frame = PIPEFRAME(pipe);
  364. low_frame = PIPEFRAMEPIXEL(pipe);
  365. /*
  366. * High & low register fields aren't synchronized, so make sure
  367. * we get a low value that's stable across two reads of the high
  368. * register.
  369. */
  370. do {
  371. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  372. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  373. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  374. } while (high1 != high2);
  375. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  376. low >>= PIPE_FRAME_LOW_SHIFT;
  377. return (high1 << 8) | low;
  378. }
  379. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  380. {
  381. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  382. int reg = PIPE_FRMCOUNT_GM45(pipe);
  383. if (!i915_pipe_enabled(dev, pipe)) {
  384. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  385. "pipe %c\n", pipe_name(pipe));
  386. return 0;
  387. }
  388. return I915_READ(reg);
  389. }
  390. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  391. int *vpos, int *hpos)
  392. {
  393. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  394. u32 vbl = 0, position = 0;
  395. int vbl_start, vbl_end, htotal, vtotal;
  396. bool in_vbl = true;
  397. int ret = 0;
  398. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  399. pipe);
  400. if (!i915_pipe_enabled(dev, pipe)) {
  401. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  402. "pipe %c\n", pipe_name(pipe));
  403. return 0;
  404. }
  405. /* Get vtotal. */
  406. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  407. if (INTEL_INFO(dev)->gen >= 4) {
  408. /* No obvious pixelcount register. Only query vertical
  409. * scanout position from Display scan line register.
  410. */
  411. position = I915_READ(PIPEDSL(pipe));
  412. /* Decode into vertical scanout position. Don't have
  413. * horizontal scanout position.
  414. */
  415. *vpos = position & 0x1fff;
  416. *hpos = 0;
  417. } else {
  418. /* Have access to pixelcount since start of frame.
  419. * We can split this into vertical and horizontal
  420. * scanout position.
  421. */
  422. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  423. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  424. *vpos = position / htotal;
  425. *hpos = position - (*vpos * htotal);
  426. }
  427. /* Query vblank area. */
  428. vbl = I915_READ(VBLANK(cpu_transcoder));
  429. /* Test position against vblank region. */
  430. vbl_start = vbl & 0x1fff;
  431. vbl_end = (vbl >> 16) & 0x1fff;
  432. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  433. in_vbl = false;
  434. /* Inside "upper part" of vblank area? Apply corrective offset: */
  435. if (in_vbl && (*vpos >= vbl_start))
  436. *vpos = *vpos - vtotal;
  437. /* Readouts valid? */
  438. if (vbl > 0)
  439. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  440. /* In vblank? */
  441. if (in_vbl)
  442. ret |= DRM_SCANOUTPOS_INVBL;
  443. return ret;
  444. }
  445. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  446. int *max_error,
  447. struct timeval *vblank_time,
  448. unsigned flags)
  449. {
  450. struct drm_crtc *crtc;
  451. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  452. DRM_ERROR("Invalid crtc %d\n", pipe);
  453. return -EINVAL;
  454. }
  455. /* Get drm_crtc to timestamp: */
  456. crtc = intel_get_crtc_for_pipe(dev, pipe);
  457. if (crtc == NULL) {
  458. DRM_ERROR("Invalid crtc %d\n", pipe);
  459. return -EINVAL;
  460. }
  461. if (!crtc->enabled) {
  462. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  463. return -EBUSY;
  464. }
  465. /* Helper routine in DRM core does all the work: */
  466. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  467. vblank_time, flags,
  468. crtc);
  469. }
  470. static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
  471. {
  472. enum drm_connector_status old_status;
  473. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  474. old_status = connector->status;
  475. connector->status = connector->funcs->detect(connector, false);
  476. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
  477. connector->base.id,
  478. drm_get_connector_name(connector),
  479. old_status, connector->status);
  480. return (old_status != connector->status);
  481. }
  482. /*
  483. * Handle hotplug events outside the interrupt handler proper.
  484. */
  485. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  486. static void i915_hotplug_work_func(struct work_struct *work)
  487. {
  488. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  489. hotplug_work);
  490. struct drm_device *dev = dev_priv->dev;
  491. struct drm_mode_config *mode_config = &dev->mode_config;
  492. struct intel_connector *intel_connector;
  493. struct intel_encoder *intel_encoder;
  494. struct drm_connector *connector;
  495. unsigned long irqflags;
  496. bool hpd_disabled = false;
  497. bool changed = false;
  498. u32 hpd_event_bits;
  499. /* HPD irq before everything is fully set up. */
  500. if (!dev_priv->enable_hotplug_processing)
  501. return;
  502. mutex_lock(&mode_config->mutex);
  503. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  504. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  505. hpd_event_bits = dev_priv->hpd_event_bits;
  506. dev_priv->hpd_event_bits = 0;
  507. list_for_each_entry(connector, &mode_config->connector_list, head) {
  508. intel_connector = to_intel_connector(connector);
  509. intel_encoder = intel_connector->encoder;
  510. if (intel_encoder->hpd_pin > HPD_NONE &&
  511. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  512. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  513. DRM_INFO("HPD interrupt storm detected on connector %s: "
  514. "switching from hotplug detection to polling\n",
  515. drm_get_connector_name(connector));
  516. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  517. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  518. | DRM_CONNECTOR_POLL_DISCONNECT;
  519. hpd_disabled = true;
  520. }
  521. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  522. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  523. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  524. }
  525. }
  526. /* if there were no outputs to poll, poll was disabled,
  527. * therefore make sure it's enabled when disabling HPD on
  528. * some connectors */
  529. if (hpd_disabled) {
  530. drm_kms_helper_poll_enable(dev);
  531. mod_timer(&dev_priv->hotplug_reenable_timer,
  532. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  533. }
  534. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  535. list_for_each_entry(connector, &mode_config->connector_list, head) {
  536. intel_connector = to_intel_connector(connector);
  537. intel_encoder = intel_connector->encoder;
  538. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  539. if (intel_encoder->hot_plug)
  540. intel_encoder->hot_plug(intel_encoder);
  541. if (intel_hpd_irq_event(dev, connector))
  542. changed = true;
  543. }
  544. }
  545. mutex_unlock(&mode_config->mutex);
  546. if (changed)
  547. drm_kms_helper_hotplug_event(dev);
  548. }
  549. static void ironlake_handle_rps_change(struct drm_device *dev)
  550. {
  551. drm_i915_private_t *dev_priv = dev->dev_private;
  552. u32 busy_up, busy_down, max_avg, min_avg;
  553. u8 new_delay;
  554. unsigned long flags;
  555. spin_lock_irqsave(&mchdev_lock, flags);
  556. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  557. new_delay = dev_priv->ips.cur_delay;
  558. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  559. busy_up = I915_READ(RCPREVBSYTUPAVG);
  560. busy_down = I915_READ(RCPREVBSYTDNAVG);
  561. max_avg = I915_READ(RCBMAXAVG);
  562. min_avg = I915_READ(RCBMINAVG);
  563. /* Handle RCS change request from hw */
  564. if (busy_up > max_avg) {
  565. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  566. new_delay = dev_priv->ips.cur_delay - 1;
  567. if (new_delay < dev_priv->ips.max_delay)
  568. new_delay = dev_priv->ips.max_delay;
  569. } else if (busy_down < min_avg) {
  570. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  571. new_delay = dev_priv->ips.cur_delay + 1;
  572. if (new_delay > dev_priv->ips.min_delay)
  573. new_delay = dev_priv->ips.min_delay;
  574. }
  575. if (ironlake_set_drps(dev, new_delay))
  576. dev_priv->ips.cur_delay = new_delay;
  577. spin_unlock_irqrestore(&mchdev_lock, flags);
  578. return;
  579. }
  580. static void notify_ring(struct drm_device *dev,
  581. struct intel_ring_buffer *ring)
  582. {
  583. struct drm_i915_private *dev_priv = dev->dev_private;
  584. if (ring->obj == NULL)
  585. return;
  586. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  587. wake_up_all(&ring->irq_queue);
  588. if (i915_enable_hangcheck) {
  589. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  590. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  591. }
  592. }
  593. static void gen6_pm_rps_work(struct work_struct *work)
  594. {
  595. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  596. rps.work);
  597. u32 pm_iir, pm_imr;
  598. u8 new_delay;
  599. spin_lock_irq(&dev_priv->rps.lock);
  600. pm_iir = dev_priv->rps.pm_iir;
  601. dev_priv->rps.pm_iir = 0;
  602. pm_imr = I915_READ(GEN6_PMIMR);
  603. /* Make sure not to corrupt PMIMR state used by ringbuffer code */
  604. I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
  605. spin_unlock_irq(&dev_priv->rps.lock);
  606. if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
  607. return;
  608. mutex_lock(&dev_priv->rps.hw_lock);
  609. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  610. new_delay = dev_priv->rps.cur_delay + 1;
  611. /*
  612. * For better performance, jump directly
  613. * to RPe if we're below it.
  614. */
  615. if (IS_VALLEYVIEW(dev_priv->dev) &&
  616. dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
  617. new_delay = dev_priv->rps.rpe_delay;
  618. } else
  619. new_delay = dev_priv->rps.cur_delay - 1;
  620. /* sysfs frequency interfaces may have snuck in while servicing the
  621. * interrupt
  622. */
  623. if (new_delay >= dev_priv->rps.min_delay &&
  624. new_delay <= dev_priv->rps.max_delay) {
  625. if (IS_VALLEYVIEW(dev_priv->dev))
  626. valleyview_set_rps(dev_priv->dev, new_delay);
  627. else
  628. gen6_set_rps(dev_priv->dev, new_delay);
  629. }
  630. if (IS_VALLEYVIEW(dev_priv->dev)) {
  631. /*
  632. * On VLV, when we enter RC6 we may not be at the minimum
  633. * voltage level, so arm a timer to check. It should only
  634. * fire when there's activity or once after we've entered
  635. * RC6, and then won't be re-armed until the next RPS interrupt.
  636. */
  637. mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
  638. msecs_to_jiffies(100));
  639. }
  640. mutex_unlock(&dev_priv->rps.hw_lock);
  641. }
  642. /**
  643. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  644. * occurred.
  645. * @work: workqueue struct
  646. *
  647. * Doesn't actually do anything except notify userspace. As a consequence of
  648. * this event, userspace should try to remap the bad rows since statistically
  649. * it is likely the same row is more likely to go bad again.
  650. */
  651. static void ivybridge_parity_work(struct work_struct *work)
  652. {
  653. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  654. l3_parity.error_work);
  655. u32 error_status, row, bank, subbank;
  656. char *parity_event[5];
  657. uint32_t misccpctl;
  658. unsigned long flags;
  659. /* We must turn off DOP level clock gating to access the L3 registers.
  660. * In order to prevent a get/put style interface, acquire struct mutex
  661. * any time we access those registers.
  662. */
  663. mutex_lock(&dev_priv->dev->struct_mutex);
  664. misccpctl = I915_READ(GEN7_MISCCPCTL);
  665. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  666. POSTING_READ(GEN7_MISCCPCTL);
  667. error_status = I915_READ(GEN7_L3CDERRST1);
  668. row = GEN7_PARITY_ERROR_ROW(error_status);
  669. bank = GEN7_PARITY_ERROR_BANK(error_status);
  670. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  671. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  672. GEN7_L3CDERRST1_ENABLE);
  673. POSTING_READ(GEN7_L3CDERRST1);
  674. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  675. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  676. dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  677. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  678. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  679. mutex_unlock(&dev_priv->dev->struct_mutex);
  680. parity_event[0] = "L3_PARITY_ERROR=1";
  681. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  682. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  683. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  684. parity_event[4] = NULL;
  685. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  686. KOBJ_CHANGE, parity_event);
  687. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  688. row, bank, subbank);
  689. kfree(parity_event[3]);
  690. kfree(parity_event[2]);
  691. kfree(parity_event[1]);
  692. }
  693. static void ivybridge_handle_parity_error(struct drm_device *dev)
  694. {
  695. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  696. unsigned long flags;
  697. if (!HAS_L3_GPU_CACHE(dev))
  698. return;
  699. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  700. dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  701. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  702. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  703. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  704. }
  705. static void snb_gt_irq_handler(struct drm_device *dev,
  706. struct drm_i915_private *dev_priv,
  707. u32 gt_iir)
  708. {
  709. if (gt_iir &
  710. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  711. notify_ring(dev, &dev_priv->ring[RCS]);
  712. if (gt_iir & GT_BSD_USER_INTERRUPT)
  713. notify_ring(dev, &dev_priv->ring[VCS]);
  714. if (gt_iir & GT_BLT_USER_INTERRUPT)
  715. notify_ring(dev, &dev_priv->ring[BCS]);
  716. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  717. GT_BSD_CS_ERROR_INTERRUPT |
  718. GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
  719. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  720. i915_handle_error(dev, false);
  721. }
  722. if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  723. ivybridge_handle_parity_error(dev);
  724. }
  725. /* Legacy way of handling PM interrupts */
  726. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  727. u32 pm_iir)
  728. {
  729. unsigned long flags;
  730. /*
  731. * IIR bits should never already be set because IMR should
  732. * prevent an interrupt from being shown in IIR. The warning
  733. * displays a case where we've unsafely cleared
  734. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  735. * type is not a problem, it displays a problem in the logic.
  736. *
  737. * The mask bit in IMR is cleared by dev_priv->rps.work.
  738. */
  739. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  740. dev_priv->rps.pm_iir |= pm_iir;
  741. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  742. POSTING_READ(GEN6_PMIMR);
  743. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  744. queue_work(dev_priv->wq, &dev_priv->rps.work);
  745. }
  746. #define HPD_STORM_DETECT_PERIOD 1000
  747. #define HPD_STORM_THRESHOLD 5
  748. static inline void intel_hpd_irq_handler(struct drm_device *dev,
  749. u32 hotplug_trigger,
  750. const u32 *hpd)
  751. {
  752. drm_i915_private_t *dev_priv = dev->dev_private;
  753. int i;
  754. bool storm_detected = false;
  755. if (!hotplug_trigger)
  756. return;
  757. spin_lock(&dev_priv->irq_lock);
  758. for (i = 1; i < HPD_NUM_PINS; i++) {
  759. if (!(hpd[i] & hotplug_trigger) ||
  760. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  761. continue;
  762. dev_priv->hpd_event_bits |= (1 << i);
  763. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  764. dev_priv->hpd_stats[i].hpd_last_jiffies
  765. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  766. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  767. dev_priv->hpd_stats[i].hpd_cnt = 0;
  768. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  769. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  770. dev_priv->hpd_event_bits &= ~(1 << i);
  771. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  772. storm_detected = true;
  773. } else {
  774. dev_priv->hpd_stats[i].hpd_cnt++;
  775. }
  776. }
  777. if (storm_detected)
  778. dev_priv->display.hpd_irq_setup(dev);
  779. spin_unlock(&dev_priv->irq_lock);
  780. queue_work(dev_priv->wq,
  781. &dev_priv->hotplug_work);
  782. }
  783. static void gmbus_irq_handler(struct drm_device *dev)
  784. {
  785. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  786. wake_up_all(&dev_priv->gmbus_wait_queue);
  787. }
  788. static void dp_aux_irq_handler(struct drm_device *dev)
  789. {
  790. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  791. wake_up_all(&dev_priv->gmbus_wait_queue);
  792. }
  793. /* Unlike gen6_queue_rps_work() from which this function is originally derived,
  794. * we must be able to deal with other PM interrupts. This is complicated because
  795. * of the way in which we use the masks to defer the RPS work (which for
  796. * posterity is necessary because of forcewake).
  797. */
  798. static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
  799. u32 pm_iir)
  800. {
  801. unsigned long flags;
  802. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  803. dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
  804. if (dev_priv->rps.pm_iir) {
  805. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  806. /* never want to mask useful interrupts. (also posting read) */
  807. WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
  808. /* TODO: if queue_work is slow, move it out of the spinlock */
  809. queue_work(dev_priv->wq, &dev_priv->rps.work);
  810. }
  811. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  812. if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
  813. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  814. notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
  815. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
  816. DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
  817. i915_handle_error(dev_priv->dev, false);
  818. }
  819. }
  820. }
  821. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  822. {
  823. struct drm_device *dev = (struct drm_device *) arg;
  824. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  825. u32 iir, gt_iir, pm_iir;
  826. irqreturn_t ret = IRQ_NONE;
  827. unsigned long irqflags;
  828. int pipe;
  829. u32 pipe_stats[I915_MAX_PIPES];
  830. atomic_inc(&dev_priv->irq_received);
  831. while (true) {
  832. iir = I915_READ(VLV_IIR);
  833. gt_iir = I915_READ(GTIIR);
  834. pm_iir = I915_READ(GEN6_PMIIR);
  835. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  836. goto out;
  837. ret = IRQ_HANDLED;
  838. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  839. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  840. for_each_pipe(pipe) {
  841. int reg = PIPESTAT(pipe);
  842. pipe_stats[pipe] = I915_READ(reg);
  843. /*
  844. * Clear the PIPE*STAT regs before the IIR
  845. */
  846. if (pipe_stats[pipe] & 0x8000ffff) {
  847. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  848. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  849. pipe_name(pipe));
  850. I915_WRITE(reg, pipe_stats[pipe]);
  851. }
  852. }
  853. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  854. for_each_pipe(pipe) {
  855. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  856. drm_handle_vblank(dev, pipe);
  857. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  858. intel_prepare_page_flip(dev, pipe);
  859. intel_finish_page_flip(dev, pipe);
  860. }
  861. }
  862. /* Consume port. Then clear IIR or we'll miss events */
  863. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  864. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  865. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  866. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  867. hotplug_status);
  868. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  869. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  870. I915_READ(PORT_HOTPLUG_STAT);
  871. }
  872. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  873. gmbus_irq_handler(dev);
  874. if (pm_iir & GEN6_PM_RPS_EVENTS)
  875. gen6_queue_rps_work(dev_priv, pm_iir);
  876. I915_WRITE(GTIIR, gt_iir);
  877. I915_WRITE(GEN6_PMIIR, pm_iir);
  878. I915_WRITE(VLV_IIR, iir);
  879. }
  880. out:
  881. return ret;
  882. }
  883. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  884. {
  885. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  886. int pipe;
  887. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  888. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
  889. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  890. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  891. SDE_AUDIO_POWER_SHIFT);
  892. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  893. port_name(port));
  894. }
  895. if (pch_iir & SDE_AUX_MASK)
  896. dp_aux_irq_handler(dev);
  897. if (pch_iir & SDE_GMBUS)
  898. gmbus_irq_handler(dev);
  899. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  900. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  901. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  902. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  903. if (pch_iir & SDE_POISON)
  904. DRM_ERROR("PCH poison interrupt\n");
  905. if (pch_iir & SDE_FDI_MASK)
  906. for_each_pipe(pipe)
  907. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  908. pipe_name(pipe),
  909. I915_READ(FDI_RX_IIR(pipe)));
  910. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  911. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  912. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  913. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  914. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  915. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  916. false))
  917. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  918. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  919. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  920. false))
  921. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  922. }
  923. static void ivb_err_int_handler(struct drm_device *dev)
  924. {
  925. struct drm_i915_private *dev_priv = dev->dev_private;
  926. u32 err_int = I915_READ(GEN7_ERR_INT);
  927. if (err_int & ERR_INT_POISON)
  928. DRM_ERROR("Poison interrupt\n");
  929. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  930. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  931. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  932. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  933. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  934. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  935. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  936. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  937. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  938. I915_WRITE(GEN7_ERR_INT, err_int);
  939. }
  940. static void cpt_serr_int_handler(struct drm_device *dev)
  941. {
  942. struct drm_i915_private *dev_priv = dev->dev_private;
  943. u32 serr_int = I915_READ(SERR_INT);
  944. if (serr_int & SERR_INT_POISON)
  945. DRM_ERROR("PCH poison interrupt\n");
  946. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  947. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  948. false))
  949. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  950. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  951. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  952. false))
  953. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  954. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  955. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  956. false))
  957. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  958. I915_WRITE(SERR_INT, serr_int);
  959. }
  960. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  961. {
  962. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  963. int pipe;
  964. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  965. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
  966. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  967. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  968. SDE_AUDIO_POWER_SHIFT_CPT);
  969. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  970. port_name(port));
  971. }
  972. if (pch_iir & SDE_AUX_MASK_CPT)
  973. dp_aux_irq_handler(dev);
  974. if (pch_iir & SDE_GMBUS_CPT)
  975. gmbus_irq_handler(dev);
  976. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  977. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  978. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  979. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  980. if (pch_iir & SDE_FDI_MASK_CPT)
  981. for_each_pipe(pipe)
  982. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  983. pipe_name(pipe),
  984. I915_READ(FDI_RX_IIR(pipe)));
  985. if (pch_iir & SDE_ERROR_CPT)
  986. cpt_serr_int_handler(dev);
  987. }
  988. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  989. {
  990. struct drm_device *dev = (struct drm_device *) arg;
  991. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  992. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  993. irqreturn_t ret = IRQ_NONE;
  994. int i;
  995. atomic_inc(&dev_priv->irq_received);
  996. /* We get interrupts on unclaimed registers, so check for this before we
  997. * do any I915_{READ,WRITE}. */
  998. if (IS_HASWELL(dev) &&
  999. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1000. DRM_ERROR("Unclaimed register before interrupt\n");
  1001. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1002. }
  1003. /* disable master interrupt before clearing iir */
  1004. de_ier = I915_READ(DEIER);
  1005. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1006. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1007. * interrupts will will be stored on its back queue, and then we'll be
  1008. * able to process them after we restore SDEIER (as soon as we restore
  1009. * it, we'll get an interrupt if SDEIIR still has something to process
  1010. * due to its back queue). */
  1011. if (!HAS_PCH_NOP(dev)) {
  1012. sde_ier = I915_READ(SDEIER);
  1013. I915_WRITE(SDEIER, 0);
  1014. POSTING_READ(SDEIER);
  1015. }
  1016. /* On Haswell, also mask ERR_INT because we don't want to risk
  1017. * generating "unclaimed register" interrupts from inside the interrupt
  1018. * handler. */
  1019. if (IS_HASWELL(dev)) {
  1020. spin_lock(&dev_priv->irq_lock);
  1021. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1022. spin_unlock(&dev_priv->irq_lock);
  1023. }
  1024. gt_iir = I915_READ(GTIIR);
  1025. if (gt_iir) {
  1026. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1027. I915_WRITE(GTIIR, gt_iir);
  1028. ret = IRQ_HANDLED;
  1029. }
  1030. de_iir = I915_READ(DEIIR);
  1031. if (de_iir) {
  1032. if (de_iir & DE_ERR_INT_IVB)
  1033. ivb_err_int_handler(dev);
  1034. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1035. dp_aux_irq_handler(dev);
  1036. if (de_iir & DE_GSE_IVB)
  1037. intel_opregion_asle_intr(dev);
  1038. for (i = 0; i < 3; i++) {
  1039. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  1040. drm_handle_vblank(dev, i);
  1041. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  1042. intel_prepare_page_flip(dev, i);
  1043. intel_finish_page_flip_plane(dev, i);
  1044. }
  1045. }
  1046. /* check event from PCH */
  1047. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  1048. u32 pch_iir = I915_READ(SDEIIR);
  1049. cpt_irq_handler(dev, pch_iir);
  1050. /* clear PCH hotplug event before clear CPU irq */
  1051. I915_WRITE(SDEIIR, pch_iir);
  1052. }
  1053. I915_WRITE(DEIIR, de_iir);
  1054. ret = IRQ_HANDLED;
  1055. }
  1056. pm_iir = I915_READ(GEN6_PMIIR);
  1057. if (pm_iir) {
  1058. if (IS_HASWELL(dev))
  1059. hsw_pm_irq_handler(dev_priv, pm_iir);
  1060. else if (pm_iir & GEN6_PM_RPS_EVENTS)
  1061. gen6_queue_rps_work(dev_priv, pm_iir);
  1062. I915_WRITE(GEN6_PMIIR, pm_iir);
  1063. ret = IRQ_HANDLED;
  1064. }
  1065. if (IS_HASWELL(dev)) {
  1066. spin_lock(&dev_priv->irq_lock);
  1067. if (ivb_can_enable_err_int(dev))
  1068. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1069. spin_unlock(&dev_priv->irq_lock);
  1070. }
  1071. I915_WRITE(DEIER, de_ier);
  1072. POSTING_READ(DEIER);
  1073. if (!HAS_PCH_NOP(dev)) {
  1074. I915_WRITE(SDEIER, sde_ier);
  1075. POSTING_READ(SDEIER);
  1076. }
  1077. return ret;
  1078. }
  1079. static void ilk_gt_irq_handler(struct drm_device *dev,
  1080. struct drm_i915_private *dev_priv,
  1081. u32 gt_iir)
  1082. {
  1083. if (gt_iir &
  1084. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  1085. notify_ring(dev, &dev_priv->ring[RCS]);
  1086. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1087. notify_ring(dev, &dev_priv->ring[VCS]);
  1088. }
  1089. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1090. {
  1091. struct drm_device *dev = (struct drm_device *) arg;
  1092. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1093. int ret = IRQ_NONE;
  1094. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  1095. atomic_inc(&dev_priv->irq_received);
  1096. /* disable master interrupt before clearing iir */
  1097. de_ier = I915_READ(DEIER);
  1098. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1099. POSTING_READ(DEIER);
  1100. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1101. * interrupts will will be stored on its back queue, and then we'll be
  1102. * able to process them after we restore SDEIER (as soon as we restore
  1103. * it, we'll get an interrupt if SDEIIR still has something to process
  1104. * due to its back queue). */
  1105. sde_ier = I915_READ(SDEIER);
  1106. I915_WRITE(SDEIER, 0);
  1107. POSTING_READ(SDEIER);
  1108. de_iir = I915_READ(DEIIR);
  1109. gt_iir = I915_READ(GTIIR);
  1110. pm_iir = I915_READ(GEN6_PMIIR);
  1111. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  1112. goto done;
  1113. ret = IRQ_HANDLED;
  1114. if (IS_GEN5(dev))
  1115. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1116. else
  1117. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1118. if (de_iir & DE_AUX_CHANNEL_A)
  1119. dp_aux_irq_handler(dev);
  1120. if (de_iir & DE_GSE)
  1121. intel_opregion_asle_intr(dev);
  1122. if (de_iir & DE_PIPEA_VBLANK)
  1123. drm_handle_vblank(dev, 0);
  1124. if (de_iir & DE_PIPEB_VBLANK)
  1125. drm_handle_vblank(dev, 1);
  1126. if (de_iir & DE_POISON)
  1127. DRM_ERROR("Poison interrupt\n");
  1128. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1129. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1130. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1131. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1132. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1133. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1134. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1135. intel_prepare_page_flip(dev, 0);
  1136. intel_finish_page_flip_plane(dev, 0);
  1137. }
  1138. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1139. intel_prepare_page_flip(dev, 1);
  1140. intel_finish_page_flip_plane(dev, 1);
  1141. }
  1142. /* check event from PCH */
  1143. if (de_iir & DE_PCH_EVENT) {
  1144. u32 pch_iir = I915_READ(SDEIIR);
  1145. if (HAS_PCH_CPT(dev))
  1146. cpt_irq_handler(dev, pch_iir);
  1147. else
  1148. ibx_irq_handler(dev, pch_iir);
  1149. /* should clear PCH hotplug event before clear CPU irq */
  1150. I915_WRITE(SDEIIR, pch_iir);
  1151. }
  1152. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1153. ironlake_handle_rps_change(dev);
  1154. if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
  1155. gen6_queue_rps_work(dev_priv, pm_iir);
  1156. I915_WRITE(GTIIR, gt_iir);
  1157. I915_WRITE(DEIIR, de_iir);
  1158. I915_WRITE(GEN6_PMIIR, pm_iir);
  1159. done:
  1160. I915_WRITE(DEIER, de_ier);
  1161. POSTING_READ(DEIER);
  1162. I915_WRITE(SDEIER, sde_ier);
  1163. POSTING_READ(SDEIER);
  1164. return ret;
  1165. }
  1166. /**
  1167. * i915_error_work_func - do process context error handling work
  1168. * @work: work struct
  1169. *
  1170. * Fire an error uevent so userspace can see that a hang or error
  1171. * was detected.
  1172. */
  1173. static void i915_error_work_func(struct work_struct *work)
  1174. {
  1175. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1176. work);
  1177. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1178. gpu_error);
  1179. struct drm_device *dev = dev_priv->dev;
  1180. struct intel_ring_buffer *ring;
  1181. char *error_event[] = { "ERROR=1", NULL };
  1182. char *reset_event[] = { "RESET=1", NULL };
  1183. char *reset_done_event[] = { "ERROR=0", NULL };
  1184. int i, ret;
  1185. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1186. /*
  1187. * Note that there's only one work item which does gpu resets, so we
  1188. * need not worry about concurrent gpu resets potentially incrementing
  1189. * error->reset_counter twice. We only need to take care of another
  1190. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1191. * quick check for that is good enough: schedule_work ensures the
  1192. * correct ordering between hang detection and this work item, and since
  1193. * the reset in-progress bit is only ever set by code outside of this
  1194. * work we don't need to worry about any other races.
  1195. */
  1196. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1197. DRM_DEBUG_DRIVER("resetting chip\n");
  1198. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1199. reset_event);
  1200. ret = i915_reset(dev);
  1201. if (ret == 0) {
  1202. /*
  1203. * After all the gem state is reset, increment the reset
  1204. * counter and wake up everyone waiting for the reset to
  1205. * complete.
  1206. *
  1207. * Since unlock operations are a one-sided barrier only,
  1208. * we need to insert a barrier here to order any seqno
  1209. * updates before
  1210. * the counter increment.
  1211. */
  1212. smp_mb__before_atomic_inc();
  1213. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1214. kobject_uevent_env(&dev->primary->kdev.kobj,
  1215. KOBJ_CHANGE, reset_done_event);
  1216. } else {
  1217. atomic_set(&error->reset_counter, I915_WEDGED);
  1218. }
  1219. for_each_ring(ring, dev_priv, i)
  1220. wake_up_all(&ring->irq_queue);
  1221. intel_display_handle_reset(dev);
  1222. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1223. }
  1224. }
  1225. /* NB: please notice the memset */
  1226. static void i915_get_extra_instdone(struct drm_device *dev,
  1227. uint32_t *instdone)
  1228. {
  1229. struct drm_i915_private *dev_priv = dev->dev_private;
  1230. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1231. switch(INTEL_INFO(dev)->gen) {
  1232. case 2:
  1233. case 3:
  1234. instdone[0] = I915_READ(INSTDONE);
  1235. break;
  1236. case 4:
  1237. case 5:
  1238. case 6:
  1239. instdone[0] = I915_READ(INSTDONE_I965);
  1240. instdone[1] = I915_READ(INSTDONE1);
  1241. break;
  1242. default:
  1243. WARN_ONCE(1, "Unsupported platform\n");
  1244. case 7:
  1245. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1246. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1247. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1248. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1249. break;
  1250. }
  1251. }
  1252. #ifdef CONFIG_DEBUG_FS
  1253. static struct drm_i915_error_object *
  1254. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  1255. struct drm_i915_gem_object *src,
  1256. const int num_pages)
  1257. {
  1258. struct drm_i915_error_object *dst;
  1259. int i;
  1260. u32 reloc_offset;
  1261. if (src == NULL || src->pages == NULL)
  1262. return NULL;
  1263. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  1264. if (dst == NULL)
  1265. return NULL;
  1266. reloc_offset = dst->gtt_offset = i915_gem_obj_ggtt_offset(src);
  1267. for (i = 0; i < num_pages; i++) {
  1268. unsigned long flags;
  1269. void *d;
  1270. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  1271. if (d == NULL)
  1272. goto unwind;
  1273. local_irq_save(flags);
  1274. if (reloc_offset < dev_priv->gtt.mappable_end &&
  1275. src->has_global_gtt_mapping) {
  1276. void __iomem *s;
  1277. /* Simply ignore tiling or any overlapping fence.
  1278. * It's part of the error state, and this hopefully
  1279. * captures what the GPU read.
  1280. */
  1281. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1282. reloc_offset);
  1283. memcpy_fromio(d, s, PAGE_SIZE);
  1284. io_mapping_unmap_atomic(s);
  1285. } else if (src->stolen) {
  1286. unsigned long offset;
  1287. offset = dev_priv->mm.stolen_base;
  1288. offset += src->stolen->start;
  1289. offset += i << PAGE_SHIFT;
  1290. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  1291. } else {
  1292. struct page *page;
  1293. void *s;
  1294. page = i915_gem_object_get_page(src, i);
  1295. drm_clflush_pages(&page, 1);
  1296. s = kmap_atomic(page);
  1297. memcpy(d, s, PAGE_SIZE);
  1298. kunmap_atomic(s);
  1299. drm_clflush_pages(&page, 1);
  1300. }
  1301. local_irq_restore(flags);
  1302. dst->pages[i] = d;
  1303. reloc_offset += PAGE_SIZE;
  1304. }
  1305. dst->page_count = num_pages;
  1306. return dst;
  1307. unwind:
  1308. while (i--)
  1309. kfree(dst->pages[i]);
  1310. kfree(dst);
  1311. return NULL;
  1312. }
  1313. #define i915_error_object_create(dev_priv, src) \
  1314. i915_error_object_create_sized((dev_priv), (src), \
  1315. (src)->base.size>>PAGE_SHIFT)
  1316. static void
  1317. i915_error_object_free(struct drm_i915_error_object *obj)
  1318. {
  1319. int page;
  1320. if (obj == NULL)
  1321. return;
  1322. for (page = 0; page < obj->page_count; page++)
  1323. kfree(obj->pages[page]);
  1324. kfree(obj);
  1325. }
  1326. void
  1327. i915_error_state_free(struct kref *error_ref)
  1328. {
  1329. struct drm_i915_error_state *error = container_of(error_ref,
  1330. typeof(*error), ref);
  1331. int i;
  1332. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1333. i915_error_object_free(error->ring[i].batchbuffer);
  1334. i915_error_object_free(error->ring[i].ringbuffer);
  1335. i915_error_object_free(error->ring[i].ctx);
  1336. kfree(error->ring[i].requests);
  1337. }
  1338. kfree(error->active_bo);
  1339. kfree(error->overlay);
  1340. kfree(error->display);
  1341. kfree(error);
  1342. }
  1343. static void capture_bo(struct drm_i915_error_buffer *err,
  1344. struct drm_i915_gem_object *obj)
  1345. {
  1346. err->size = obj->base.size;
  1347. err->name = obj->base.name;
  1348. err->rseqno = obj->last_read_seqno;
  1349. err->wseqno = obj->last_write_seqno;
  1350. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1351. err->read_domains = obj->base.read_domains;
  1352. err->write_domain = obj->base.write_domain;
  1353. err->fence_reg = obj->fence_reg;
  1354. err->pinned = 0;
  1355. if (obj->pin_count > 0)
  1356. err->pinned = 1;
  1357. if (obj->user_pin_count > 0)
  1358. err->pinned = -1;
  1359. err->tiling = obj->tiling_mode;
  1360. err->dirty = obj->dirty;
  1361. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1362. err->ring = obj->ring ? obj->ring->id : -1;
  1363. err->cache_level = obj->cache_level;
  1364. }
  1365. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1366. int count, struct list_head *head)
  1367. {
  1368. struct drm_i915_gem_object *obj;
  1369. int i = 0;
  1370. list_for_each_entry(obj, head, mm_list) {
  1371. capture_bo(err++, obj);
  1372. if (++i == count)
  1373. break;
  1374. }
  1375. return i;
  1376. }
  1377. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1378. int count, struct list_head *head)
  1379. {
  1380. struct drm_i915_gem_object *obj;
  1381. int i = 0;
  1382. list_for_each_entry(obj, head, global_list) {
  1383. if (obj->pin_count == 0)
  1384. continue;
  1385. capture_bo(err++, obj);
  1386. if (++i == count)
  1387. break;
  1388. }
  1389. return i;
  1390. }
  1391. static void i915_gem_record_fences(struct drm_device *dev,
  1392. struct drm_i915_error_state *error)
  1393. {
  1394. struct drm_i915_private *dev_priv = dev->dev_private;
  1395. int i;
  1396. /* Fences */
  1397. switch (INTEL_INFO(dev)->gen) {
  1398. case 7:
  1399. case 6:
  1400. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1401. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1402. break;
  1403. case 5:
  1404. case 4:
  1405. for (i = 0; i < 16; i++)
  1406. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1407. break;
  1408. case 3:
  1409. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1410. for (i = 0; i < 8; i++)
  1411. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1412. case 2:
  1413. for (i = 0; i < 8; i++)
  1414. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1415. break;
  1416. default:
  1417. BUG();
  1418. }
  1419. }
  1420. static struct drm_i915_error_object *
  1421. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1422. struct intel_ring_buffer *ring)
  1423. {
  1424. struct drm_i915_gem_object *obj;
  1425. u32 seqno;
  1426. if (!ring->get_seqno)
  1427. return NULL;
  1428. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1429. u32 acthd = I915_READ(ACTHD);
  1430. if (WARN_ON(ring->id != RCS))
  1431. return NULL;
  1432. obj = ring->private;
  1433. if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
  1434. acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
  1435. return i915_error_object_create(dev_priv, obj);
  1436. }
  1437. seqno = ring->get_seqno(ring, false);
  1438. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1439. if (obj->ring != ring)
  1440. continue;
  1441. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1442. continue;
  1443. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1444. continue;
  1445. /* We need to copy these to an anonymous buffer as the simplest
  1446. * method to avoid being overwritten by userspace.
  1447. */
  1448. return i915_error_object_create(dev_priv, obj);
  1449. }
  1450. return NULL;
  1451. }
  1452. static void i915_record_ring_state(struct drm_device *dev,
  1453. struct drm_i915_error_state *error,
  1454. struct intel_ring_buffer *ring)
  1455. {
  1456. struct drm_i915_private *dev_priv = dev->dev_private;
  1457. if (INTEL_INFO(dev)->gen >= 6) {
  1458. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1459. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1460. error->semaphore_mboxes[ring->id][0]
  1461. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1462. error->semaphore_mboxes[ring->id][1]
  1463. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1464. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1465. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1466. }
  1467. if (INTEL_INFO(dev)->gen >= 4) {
  1468. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1469. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1470. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1471. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1472. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1473. if (ring->id == RCS)
  1474. error->bbaddr = I915_READ64(BB_ADDR);
  1475. } else {
  1476. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1477. error->ipeir[ring->id] = I915_READ(IPEIR);
  1478. error->ipehr[ring->id] = I915_READ(IPEHR);
  1479. error->instdone[ring->id] = I915_READ(INSTDONE);
  1480. }
  1481. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1482. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1483. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1484. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1485. error->head[ring->id] = I915_READ_HEAD(ring);
  1486. error->tail[ring->id] = I915_READ_TAIL(ring);
  1487. error->ctl[ring->id] = I915_READ_CTL(ring);
  1488. error->cpu_ring_head[ring->id] = ring->head;
  1489. error->cpu_ring_tail[ring->id] = ring->tail;
  1490. }
  1491. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1492. struct drm_i915_error_state *error,
  1493. struct drm_i915_error_ring *ering)
  1494. {
  1495. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1496. struct drm_i915_gem_object *obj;
  1497. /* Currently render ring is the only HW context user */
  1498. if (ring->id != RCS || !error->ccid)
  1499. return;
  1500. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  1501. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  1502. ering->ctx = i915_error_object_create_sized(dev_priv,
  1503. obj, 1);
  1504. break;
  1505. }
  1506. }
  1507. }
  1508. static void i915_gem_record_rings(struct drm_device *dev,
  1509. struct drm_i915_error_state *error)
  1510. {
  1511. struct drm_i915_private *dev_priv = dev->dev_private;
  1512. struct intel_ring_buffer *ring;
  1513. struct drm_i915_gem_request *request;
  1514. int i, count;
  1515. for_each_ring(ring, dev_priv, i) {
  1516. i915_record_ring_state(dev, error, ring);
  1517. error->ring[i].batchbuffer =
  1518. i915_error_first_batchbuffer(dev_priv, ring);
  1519. error->ring[i].ringbuffer =
  1520. i915_error_object_create(dev_priv, ring->obj);
  1521. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1522. count = 0;
  1523. list_for_each_entry(request, &ring->request_list, list)
  1524. count++;
  1525. error->ring[i].num_requests = count;
  1526. error->ring[i].requests =
  1527. kmalloc(count*sizeof(struct drm_i915_error_request),
  1528. GFP_ATOMIC);
  1529. if (error->ring[i].requests == NULL) {
  1530. error->ring[i].num_requests = 0;
  1531. continue;
  1532. }
  1533. count = 0;
  1534. list_for_each_entry(request, &ring->request_list, list) {
  1535. struct drm_i915_error_request *erq;
  1536. erq = &error->ring[i].requests[count++];
  1537. erq->seqno = request->seqno;
  1538. erq->jiffies = request->emitted_jiffies;
  1539. erq->tail = request->tail;
  1540. }
  1541. }
  1542. }
  1543. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  1544. struct drm_i915_error_state *error)
  1545. {
  1546. struct drm_i915_gem_object *obj;
  1547. int i;
  1548. i = 0;
  1549. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1550. i++;
  1551. error->active_bo_count = i;
  1552. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  1553. if (obj->pin_count)
  1554. i++;
  1555. error->pinned_bo_count = i - error->active_bo_count;
  1556. if (i) {
  1557. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1558. GFP_ATOMIC);
  1559. if (error->active_bo)
  1560. error->pinned_bo =
  1561. error->active_bo + error->active_bo_count;
  1562. }
  1563. if (error->active_bo)
  1564. error->active_bo_count =
  1565. capture_active_bo(error->active_bo,
  1566. error->active_bo_count,
  1567. &dev_priv->mm.active_list);
  1568. if (error->pinned_bo)
  1569. error->pinned_bo_count =
  1570. capture_pinned_bo(error->pinned_bo,
  1571. error->pinned_bo_count,
  1572. &dev_priv->mm.bound_list);
  1573. }
  1574. /**
  1575. * i915_capture_error_state - capture an error record for later analysis
  1576. * @dev: drm device
  1577. *
  1578. * Should be called when an error is detected (either a hang or an error
  1579. * interrupt) to capture error state from the time of the error. Fills
  1580. * out a structure which becomes available in debugfs for user level tools
  1581. * to pick up.
  1582. */
  1583. static void i915_capture_error_state(struct drm_device *dev)
  1584. {
  1585. struct drm_i915_private *dev_priv = dev->dev_private;
  1586. struct drm_i915_error_state *error;
  1587. unsigned long flags;
  1588. int pipe;
  1589. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1590. error = dev_priv->gpu_error.first_error;
  1591. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1592. if (error)
  1593. return;
  1594. /* Account for pipe specific data like PIPE*STAT */
  1595. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1596. if (!error) {
  1597. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1598. return;
  1599. }
  1600. DRM_INFO("capturing error event; look for more information in "
  1601. "/sys/class/drm/card%d/error\n", dev->primary->index);
  1602. kref_init(&error->ref);
  1603. error->eir = I915_READ(EIR);
  1604. error->pgtbl_er = I915_READ(PGTBL_ER);
  1605. if (HAS_HW_CONTEXTS(dev))
  1606. error->ccid = I915_READ(CCID);
  1607. if (HAS_PCH_SPLIT(dev))
  1608. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1609. else if (IS_VALLEYVIEW(dev))
  1610. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1611. else if (IS_GEN2(dev))
  1612. error->ier = I915_READ16(IER);
  1613. else
  1614. error->ier = I915_READ(IER);
  1615. if (INTEL_INFO(dev)->gen >= 6)
  1616. error->derrmr = I915_READ(DERRMR);
  1617. if (IS_VALLEYVIEW(dev))
  1618. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1619. else if (INTEL_INFO(dev)->gen >= 7)
  1620. error->forcewake = I915_READ(FORCEWAKE_MT);
  1621. else if (INTEL_INFO(dev)->gen == 6)
  1622. error->forcewake = I915_READ(FORCEWAKE);
  1623. if (!HAS_PCH_SPLIT(dev))
  1624. for_each_pipe(pipe)
  1625. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1626. if (INTEL_INFO(dev)->gen >= 6) {
  1627. error->error = I915_READ(ERROR_GEN6);
  1628. error->done_reg = I915_READ(DONE_REG);
  1629. }
  1630. if (INTEL_INFO(dev)->gen == 7)
  1631. error->err_int = I915_READ(GEN7_ERR_INT);
  1632. i915_get_extra_instdone(dev, error->extra_instdone);
  1633. i915_gem_capture_buffers(dev_priv, error);
  1634. i915_gem_record_fences(dev, error);
  1635. i915_gem_record_rings(dev, error);
  1636. do_gettimeofday(&error->time);
  1637. error->overlay = intel_overlay_capture_error_state(dev);
  1638. error->display = intel_display_capture_error_state(dev);
  1639. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1640. if (dev_priv->gpu_error.first_error == NULL) {
  1641. dev_priv->gpu_error.first_error = error;
  1642. error = NULL;
  1643. }
  1644. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1645. if (error)
  1646. i915_error_state_free(&error->ref);
  1647. }
  1648. void i915_destroy_error_state(struct drm_device *dev)
  1649. {
  1650. struct drm_i915_private *dev_priv = dev->dev_private;
  1651. struct drm_i915_error_state *error;
  1652. unsigned long flags;
  1653. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1654. error = dev_priv->gpu_error.first_error;
  1655. dev_priv->gpu_error.first_error = NULL;
  1656. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1657. if (error)
  1658. kref_put(&error->ref, i915_error_state_free);
  1659. }
  1660. #else
  1661. #define i915_capture_error_state(x)
  1662. #endif
  1663. static void i915_report_and_clear_eir(struct drm_device *dev)
  1664. {
  1665. struct drm_i915_private *dev_priv = dev->dev_private;
  1666. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1667. u32 eir = I915_READ(EIR);
  1668. int pipe, i;
  1669. if (!eir)
  1670. return;
  1671. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1672. i915_get_extra_instdone(dev, instdone);
  1673. if (IS_G4X(dev)) {
  1674. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1675. u32 ipeir = I915_READ(IPEIR_I965);
  1676. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1677. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1678. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1679. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1680. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1681. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1682. I915_WRITE(IPEIR_I965, ipeir);
  1683. POSTING_READ(IPEIR_I965);
  1684. }
  1685. if (eir & GM45_ERROR_PAGE_TABLE) {
  1686. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1687. pr_err("page table error\n");
  1688. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1689. I915_WRITE(PGTBL_ER, pgtbl_err);
  1690. POSTING_READ(PGTBL_ER);
  1691. }
  1692. }
  1693. if (!IS_GEN2(dev)) {
  1694. if (eir & I915_ERROR_PAGE_TABLE) {
  1695. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1696. pr_err("page table error\n");
  1697. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1698. I915_WRITE(PGTBL_ER, pgtbl_err);
  1699. POSTING_READ(PGTBL_ER);
  1700. }
  1701. }
  1702. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1703. pr_err("memory refresh error:\n");
  1704. for_each_pipe(pipe)
  1705. pr_err("pipe %c stat: 0x%08x\n",
  1706. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1707. /* pipestat has already been acked */
  1708. }
  1709. if (eir & I915_ERROR_INSTRUCTION) {
  1710. pr_err("instruction error\n");
  1711. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1712. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1713. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1714. if (INTEL_INFO(dev)->gen < 4) {
  1715. u32 ipeir = I915_READ(IPEIR);
  1716. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1717. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1718. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1719. I915_WRITE(IPEIR, ipeir);
  1720. POSTING_READ(IPEIR);
  1721. } else {
  1722. u32 ipeir = I915_READ(IPEIR_I965);
  1723. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1724. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1725. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1726. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1727. I915_WRITE(IPEIR_I965, ipeir);
  1728. POSTING_READ(IPEIR_I965);
  1729. }
  1730. }
  1731. I915_WRITE(EIR, eir);
  1732. POSTING_READ(EIR);
  1733. eir = I915_READ(EIR);
  1734. if (eir) {
  1735. /*
  1736. * some errors might have become stuck,
  1737. * mask them.
  1738. */
  1739. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1740. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1741. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1742. }
  1743. }
  1744. /**
  1745. * i915_handle_error - handle an error interrupt
  1746. * @dev: drm device
  1747. *
  1748. * Do some basic checking of regsiter state at error interrupt time and
  1749. * dump it to the syslog. Also call i915_capture_error_state() to make
  1750. * sure we get a record and make it available in debugfs. Fire a uevent
  1751. * so userspace knows something bad happened (should trigger collection
  1752. * of a ring dump etc.).
  1753. */
  1754. void i915_handle_error(struct drm_device *dev, bool wedged)
  1755. {
  1756. struct drm_i915_private *dev_priv = dev->dev_private;
  1757. struct intel_ring_buffer *ring;
  1758. int i;
  1759. i915_capture_error_state(dev);
  1760. i915_report_and_clear_eir(dev);
  1761. if (wedged) {
  1762. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1763. &dev_priv->gpu_error.reset_counter);
  1764. /*
  1765. * Wakeup waiting processes so that the reset work item
  1766. * doesn't deadlock trying to grab various locks.
  1767. */
  1768. for_each_ring(ring, dev_priv, i)
  1769. wake_up_all(&ring->irq_queue);
  1770. }
  1771. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1772. }
  1773. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1774. {
  1775. drm_i915_private_t *dev_priv = dev->dev_private;
  1776. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1777. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1778. struct drm_i915_gem_object *obj;
  1779. struct intel_unpin_work *work;
  1780. unsigned long flags;
  1781. bool stall_detected;
  1782. /* Ignore early vblank irqs */
  1783. if (intel_crtc == NULL)
  1784. return;
  1785. spin_lock_irqsave(&dev->event_lock, flags);
  1786. work = intel_crtc->unpin_work;
  1787. if (work == NULL ||
  1788. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1789. !work->enable_stall_check) {
  1790. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1791. spin_unlock_irqrestore(&dev->event_lock, flags);
  1792. return;
  1793. }
  1794. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1795. obj = work->pending_flip_obj;
  1796. if (INTEL_INFO(dev)->gen >= 4) {
  1797. int dspsurf = DSPSURF(intel_crtc->plane);
  1798. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1799. i915_gem_obj_ggtt_offset(obj);
  1800. } else {
  1801. int dspaddr = DSPADDR(intel_crtc->plane);
  1802. stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
  1803. crtc->y * crtc->fb->pitches[0] +
  1804. crtc->x * crtc->fb->bits_per_pixel/8);
  1805. }
  1806. spin_unlock_irqrestore(&dev->event_lock, flags);
  1807. if (stall_detected) {
  1808. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1809. intel_prepare_page_flip(dev, intel_crtc->plane);
  1810. }
  1811. }
  1812. /* Called from drm generic code, passed 'crtc' which
  1813. * we use as a pipe index
  1814. */
  1815. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1816. {
  1817. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1818. unsigned long irqflags;
  1819. if (!i915_pipe_enabled(dev, pipe))
  1820. return -EINVAL;
  1821. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1822. if (INTEL_INFO(dev)->gen >= 4)
  1823. i915_enable_pipestat(dev_priv, pipe,
  1824. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1825. else
  1826. i915_enable_pipestat(dev_priv, pipe,
  1827. PIPE_VBLANK_INTERRUPT_ENABLE);
  1828. /* maintain vblank delivery even in deep C-states */
  1829. if (dev_priv->info->gen == 3)
  1830. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1831. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1832. return 0;
  1833. }
  1834. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1835. {
  1836. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1837. unsigned long irqflags;
  1838. if (!i915_pipe_enabled(dev, pipe))
  1839. return -EINVAL;
  1840. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1841. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1842. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1843. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1844. return 0;
  1845. }
  1846. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1847. {
  1848. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1849. unsigned long irqflags;
  1850. if (!i915_pipe_enabled(dev, pipe))
  1851. return -EINVAL;
  1852. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1853. ironlake_enable_display_irq(dev_priv,
  1854. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1855. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1856. return 0;
  1857. }
  1858. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1859. {
  1860. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1861. unsigned long irqflags;
  1862. u32 imr;
  1863. if (!i915_pipe_enabled(dev, pipe))
  1864. return -EINVAL;
  1865. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1866. imr = I915_READ(VLV_IMR);
  1867. if (pipe == 0)
  1868. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1869. else
  1870. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1871. I915_WRITE(VLV_IMR, imr);
  1872. i915_enable_pipestat(dev_priv, pipe,
  1873. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1874. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1875. return 0;
  1876. }
  1877. /* Called from drm generic code, passed 'crtc' which
  1878. * we use as a pipe index
  1879. */
  1880. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1881. {
  1882. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1883. unsigned long irqflags;
  1884. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1885. if (dev_priv->info->gen == 3)
  1886. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1887. i915_disable_pipestat(dev_priv, pipe,
  1888. PIPE_VBLANK_INTERRUPT_ENABLE |
  1889. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1890. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1891. }
  1892. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1893. {
  1894. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1895. unsigned long irqflags;
  1896. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1897. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1898. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1899. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1900. }
  1901. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1902. {
  1903. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1904. unsigned long irqflags;
  1905. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1906. ironlake_disable_display_irq(dev_priv,
  1907. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1908. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1909. }
  1910. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1911. {
  1912. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1913. unsigned long irqflags;
  1914. u32 imr;
  1915. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1916. i915_disable_pipestat(dev_priv, pipe,
  1917. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1918. imr = I915_READ(VLV_IMR);
  1919. if (pipe == 0)
  1920. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1921. else
  1922. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1923. I915_WRITE(VLV_IMR, imr);
  1924. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1925. }
  1926. static u32
  1927. ring_last_seqno(struct intel_ring_buffer *ring)
  1928. {
  1929. return list_entry(ring->request_list.prev,
  1930. struct drm_i915_gem_request, list)->seqno;
  1931. }
  1932. static bool
  1933. ring_idle(struct intel_ring_buffer *ring, u32 seqno)
  1934. {
  1935. return (list_empty(&ring->request_list) ||
  1936. i915_seqno_passed(seqno, ring_last_seqno(ring)));
  1937. }
  1938. static struct intel_ring_buffer *
  1939. semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
  1940. {
  1941. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1942. u32 cmd, ipehr, acthd, acthd_min;
  1943. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1944. if ((ipehr & ~(0x3 << 16)) !=
  1945. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1946. return NULL;
  1947. /* ACTHD is likely pointing to the dword after the actual command,
  1948. * so scan backwards until we find the MBOX.
  1949. */
  1950. acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1951. acthd_min = max((int)acthd - 3 * 4, 0);
  1952. do {
  1953. cmd = ioread32(ring->virtual_start + acthd);
  1954. if (cmd == ipehr)
  1955. break;
  1956. acthd -= 4;
  1957. if (acthd < acthd_min)
  1958. return NULL;
  1959. } while (1);
  1960. *seqno = ioread32(ring->virtual_start+acthd+4)+1;
  1961. return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1962. }
  1963. static int semaphore_passed(struct intel_ring_buffer *ring)
  1964. {
  1965. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1966. struct intel_ring_buffer *signaller;
  1967. u32 seqno, ctl;
  1968. ring->hangcheck.deadlock = true;
  1969. signaller = semaphore_waits_for(ring, &seqno);
  1970. if (signaller == NULL || signaller->hangcheck.deadlock)
  1971. return -1;
  1972. /* cursory check for an unkickable deadlock */
  1973. ctl = I915_READ_CTL(signaller);
  1974. if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
  1975. return -1;
  1976. return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
  1977. }
  1978. static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
  1979. {
  1980. struct intel_ring_buffer *ring;
  1981. int i;
  1982. for_each_ring(ring, dev_priv, i)
  1983. ring->hangcheck.deadlock = false;
  1984. }
  1985. static enum intel_ring_hangcheck_action
  1986. ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
  1987. {
  1988. struct drm_device *dev = ring->dev;
  1989. struct drm_i915_private *dev_priv = dev->dev_private;
  1990. u32 tmp;
  1991. if (ring->hangcheck.acthd != acthd)
  1992. return active;
  1993. if (IS_GEN2(dev))
  1994. return hung;
  1995. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1996. * If so we can simply poke the RB_WAIT bit
  1997. * and break the hang. This should work on
  1998. * all but the second generation chipsets.
  1999. */
  2000. tmp = I915_READ_CTL(ring);
  2001. if (tmp & RING_WAIT) {
  2002. DRM_ERROR("Kicking stuck wait on %s\n",
  2003. ring->name);
  2004. I915_WRITE_CTL(ring, tmp);
  2005. return kick;
  2006. }
  2007. if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
  2008. switch (semaphore_passed(ring)) {
  2009. default:
  2010. return hung;
  2011. case 1:
  2012. DRM_ERROR("Kicking stuck semaphore on %s\n",
  2013. ring->name);
  2014. I915_WRITE_CTL(ring, tmp);
  2015. return kick;
  2016. case 0:
  2017. return wait;
  2018. }
  2019. }
  2020. return hung;
  2021. }
  2022. /**
  2023. * This is called when the chip hasn't reported back with completed
  2024. * batchbuffers in a long time. We keep track per ring seqno progress and
  2025. * if there are no progress, hangcheck score for that ring is increased.
  2026. * Further, acthd is inspected to see if the ring is stuck. On stuck case
  2027. * we kick the ring. If we see no progress on three subsequent calls
  2028. * we assume chip is wedged and try to fix it by resetting the chip.
  2029. */
  2030. void i915_hangcheck_elapsed(unsigned long data)
  2031. {
  2032. struct drm_device *dev = (struct drm_device *)data;
  2033. drm_i915_private_t *dev_priv = dev->dev_private;
  2034. struct intel_ring_buffer *ring;
  2035. int i;
  2036. int busy_count = 0, rings_hung = 0;
  2037. bool stuck[I915_NUM_RINGS] = { 0 };
  2038. #define BUSY 1
  2039. #define KICK 5
  2040. #define HUNG 20
  2041. #define FIRE 30
  2042. if (!i915_enable_hangcheck)
  2043. return;
  2044. for_each_ring(ring, dev_priv, i) {
  2045. u32 seqno, acthd;
  2046. bool busy = true;
  2047. semaphore_clear_deadlocks(dev_priv);
  2048. seqno = ring->get_seqno(ring, false);
  2049. acthd = intel_ring_get_active_head(ring);
  2050. if (ring->hangcheck.seqno == seqno) {
  2051. if (ring_idle(ring, seqno)) {
  2052. if (waitqueue_active(&ring->irq_queue)) {
  2053. /* Issue a wake-up to catch stuck h/w. */
  2054. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  2055. ring->name);
  2056. wake_up_all(&ring->irq_queue);
  2057. ring->hangcheck.score += HUNG;
  2058. } else
  2059. busy = false;
  2060. } else {
  2061. int score;
  2062. /* We always increment the hangcheck score
  2063. * if the ring is busy and still processing
  2064. * the same request, so that no single request
  2065. * can run indefinitely (such as a chain of
  2066. * batches). The only time we do not increment
  2067. * the hangcheck score on this ring, if this
  2068. * ring is in a legitimate wait for another
  2069. * ring. In that case the waiting ring is a
  2070. * victim and we want to be sure we catch the
  2071. * right culprit. Then every time we do kick
  2072. * the ring, add a small increment to the
  2073. * score so that we can catch a batch that is
  2074. * being repeatedly kicked and so responsible
  2075. * for stalling the machine.
  2076. */
  2077. ring->hangcheck.action = ring_stuck(ring,
  2078. acthd);
  2079. switch (ring->hangcheck.action) {
  2080. case wait:
  2081. score = 0;
  2082. break;
  2083. case active:
  2084. score = BUSY;
  2085. break;
  2086. case kick:
  2087. score = KICK;
  2088. break;
  2089. case hung:
  2090. score = HUNG;
  2091. stuck[i] = true;
  2092. break;
  2093. }
  2094. ring->hangcheck.score += score;
  2095. }
  2096. } else {
  2097. /* Gradually reduce the count so that we catch DoS
  2098. * attempts across multiple batches.
  2099. */
  2100. if (ring->hangcheck.score > 0)
  2101. ring->hangcheck.score--;
  2102. }
  2103. ring->hangcheck.seqno = seqno;
  2104. ring->hangcheck.acthd = acthd;
  2105. busy_count += busy;
  2106. }
  2107. for_each_ring(ring, dev_priv, i) {
  2108. if (ring->hangcheck.score > FIRE) {
  2109. DRM_ERROR("%s on %s\n",
  2110. stuck[i] ? "stuck" : "no progress",
  2111. ring->name);
  2112. rings_hung++;
  2113. }
  2114. }
  2115. if (rings_hung)
  2116. return i915_handle_error(dev, true);
  2117. if (busy_count)
  2118. /* Reset timer case chip hangs without another request
  2119. * being added */
  2120. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  2121. round_jiffies_up(jiffies +
  2122. DRM_I915_HANGCHECK_JIFFIES));
  2123. }
  2124. static void ibx_irq_preinstall(struct drm_device *dev)
  2125. {
  2126. struct drm_i915_private *dev_priv = dev->dev_private;
  2127. if (HAS_PCH_NOP(dev))
  2128. return;
  2129. /* south display irq */
  2130. I915_WRITE(SDEIMR, 0xffffffff);
  2131. /*
  2132. * SDEIER is also touched by the interrupt handler to work around missed
  2133. * PCH interrupts. Hence we can't update it after the interrupt handler
  2134. * is enabled - instead we unconditionally enable all PCH interrupt
  2135. * sources here, but then only unmask them as needed with SDEIMR.
  2136. */
  2137. I915_WRITE(SDEIER, 0xffffffff);
  2138. POSTING_READ(SDEIER);
  2139. }
  2140. /* drm_dma.h hooks
  2141. */
  2142. static void ironlake_irq_preinstall(struct drm_device *dev)
  2143. {
  2144. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2145. atomic_set(&dev_priv->irq_received, 0);
  2146. I915_WRITE(HWSTAM, 0xeffe);
  2147. /* XXX hotplug from PCH */
  2148. I915_WRITE(DEIMR, 0xffffffff);
  2149. I915_WRITE(DEIER, 0x0);
  2150. POSTING_READ(DEIER);
  2151. /* and GT */
  2152. I915_WRITE(GTIMR, 0xffffffff);
  2153. I915_WRITE(GTIER, 0x0);
  2154. POSTING_READ(GTIER);
  2155. ibx_irq_preinstall(dev);
  2156. }
  2157. static void ivybridge_irq_preinstall(struct drm_device *dev)
  2158. {
  2159. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2160. atomic_set(&dev_priv->irq_received, 0);
  2161. I915_WRITE(HWSTAM, 0xeffe);
  2162. /* XXX hotplug from PCH */
  2163. I915_WRITE(DEIMR, 0xffffffff);
  2164. I915_WRITE(DEIER, 0x0);
  2165. POSTING_READ(DEIER);
  2166. /* and GT */
  2167. I915_WRITE(GTIMR, 0xffffffff);
  2168. I915_WRITE(GTIER, 0x0);
  2169. POSTING_READ(GTIER);
  2170. /* Power management */
  2171. I915_WRITE(GEN6_PMIMR, 0xffffffff);
  2172. I915_WRITE(GEN6_PMIER, 0x0);
  2173. POSTING_READ(GEN6_PMIER);
  2174. ibx_irq_preinstall(dev);
  2175. }
  2176. static void valleyview_irq_preinstall(struct drm_device *dev)
  2177. {
  2178. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2179. int pipe;
  2180. atomic_set(&dev_priv->irq_received, 0);
  2181. /* VLV magic */
  2182. I915_WRITE(VLV_IMR, 0);
  2183. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  2184. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  2185. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  2186. /* and GT */
  2187. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2188. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2189. I915_WRITE(GTIMR, 0xffffffff);
  2190. I915_WRITE(GTIER, 0x0);
  2191. POSTING_READ(GTIER);
  2192. I915_WRITE(DPINVGTT, 0xff);
  2193. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2194. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2195. for_each_pipe(pipe)
  2196. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2197. I915_WRITE(VLV_IIR, 0xffffffff);
  2198. I915_WRITE(VLV_IMR, 0xffffffff);
  2199. I915_WRITE(VLV_IER, 0x0);
  2200. POSTING_READ(VLV_IER);
  2201. }
  2202. static void ibx_hpd_irq_setup(struct drm_device *dev)
  2203. {
  2204. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2205. struct drm_mode_config *mode_config = &dev->mode_config;
  2206. struct intel_encoder *intel_encoder;
  2207. u32 hotplug_irqs, hotplug, enabled_irqs = 0;
  2208. if (HAS_PCH_IBX(dev)) {
  2209. hotplug_irqs = SDE_HOTPLUG_MASK;
  2210. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2211. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2212. enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
  2213. } else {
  2214. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2215. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2216. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2217. enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
  2218. }
  2219. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2220. /*
  2221. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2222. * duration to 2ms (which is the minimum in the Display Port spec)
  2223. *
  2224. * This register is the same on all known PCH chips.
  2225. */
  2226. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2227. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2228. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2229. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2230. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2231. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2232. }
  2233. static void ibx_irq_postinstall(struct drm_device *dev)
  2234. {
  2235. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2236. u32 mask;
  2237. if (HAS_PCH_NOP(dev))
  2238. return;
  2239. if (HAS_PCH_IBX(dev)) {
  2240. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  2241. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  2242. } else {
  2243. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  2244. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2245. }
  2246. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2247. I915_WRITE(SDEIMR, ~mask);
  2248. }
  2249. static int ironlake_irq_postinstall(struct drm_device *dev)
  2250. {
  2251. unsigned long irqflags;
  2252. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2253. /* enable kind of interrupts always enabled */
  2254. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2255. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2256. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  2257. DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
  2258. u32 gt_irqs;
  2259. dev_priv->irq_mask = ~display_mask;
  2260. /* should always can generate irq */
  2261. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2262. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2263. I915_WRITE(DEIER, display_mask |
  2264. DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
  2265. POSTING_READ(DEIER);
  2266. dev_priv->gt_irq_mask = ~0;
  2267. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2268. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2269. gt_irqs = GT_RENDER_USER_INTERRUPT;
  2270. if (IS_GEN6(dev))
  2271. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2272. else
  2273. gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
  2274. ILK_BSD_USER_INTERRUPT;
  2275. I915_WRITE(GTIER, gt_irqs);
  2276. POSTING_READ(GTIER);
  2277. ibx_irq_postinstall(dev);
  2278. if (IS_IRONLAKE_M(dev)) {
  2279. /* Enable PCU event interrupts
  2280. *
  2281. * spinlocking not required here for correctness since interrupt
  2282. * setup is guaranteed to run in single-threaded context. But we
  2283. * need it to make the assert_spin_locked happy. */
  2284. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2285. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2286. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2287. }
  2288. return 0;
  2289. }
  2290. static int ivybridge_irq_postinstall(struct drm_device *dev)
  2291. {
  2292. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2293. /* enable kind of interrupts always enabled */
  2294. u32 display_mask =
  2295. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  2296. DE_PLANEC_FLIP_DONE_IVB |
  2297. DE_PLANEB_FLIP_DONE_IVB |
  2298. DE_PLANEA_FLIP_DONE_IVB |
  2299. DE_AUX_CHANNEL_A_IVB |
  2300. DE_ERR_INT_IVB;
  2301. u32 pm_irqs = GEN6_PM_RPS_EVENTS;
  2302. u32 gt_irqs;
  2303. dev_priv->irq_mask = ~display_mask;
  2304. /* should always can generate irq */
  2305. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2306. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2307. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2308. I915_WRITE(DEIER,
  2309. display_mask |
  2310. DE_PIPEC_VBLANK_IVB |
  2311. DE_PIPEB_VBLANK_IVB |
  2312. DE_PIPEA_VBLANK_IVB);
  2313. POSTING_READ(DEIER);
  2314. dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2315. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2316. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2317. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2318. GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2319. I915_WRITE(GTIER, gt_irqs);
  2320. POSTING_READ(GTIER);
  2321. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2322. if (HAS_VEBOX(dev))
  2323. pm_irqs |= PM_VEBOX_USER_INTERRUPT |
  2324. PM_VEBOX_CS_ERROR_INTERRUPT;
  2325. /* Our enable/disable rps functions may touch these registers so
  2326. * make sure to set a known state for only the non-RPS bits.
  2327. * The RMW is extra paranoia since this should be called after being set
  2328. * to a known state in preinstall.
  2329. * */
  2330. I915_WRITE(GEN6_PMIMR,
  2331. (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
  2332. I915_WRITE(GEN6_PMIER,
  2333. (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
  2334. POSTING_READ(GEN6_PMIER);
  2335. ibx_irq_postinstall(dev);
  2336. return 0;
  2337. }
  2338. static int valleyview_irq_postinstall(struct drm_device *dev)
  2339. {
  2340. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2341. u32 gt_irqs;
  2342. u32 enable_mask;
  2343. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  2344. unsigned long irqflags;
  2345. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  2346. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2347. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2348. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2349. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2350. /*
  2351. *Leave vblank interrupts masked initially. enable/disable will
  2352. * toggle them based on usage.
  2353. */
  2354. dev_priv->irq_mask = (~enable_mask) |
  2355. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2356. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2357. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2358. POSTING_READ(PORT_HOTPLUG_EN);
  2359. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  2360. I915_WRITE(VLV_IER, enable_mask);
  2361. I915_WRITE(VLV_IIR, 0xffffffff);
  2362. I915_WRITE(PIPESTAT(0), 0xffff);
  2363. I915_WRITE(PIPESTAT(1), 0xffff);
  2364. POSTING_READ(VLV_IER);
  2365. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2366. * just to make the assert_spin_locked check happy. */
  2367. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2368. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  2369. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2370. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  2371. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2372. I915_WRITE(VLV_IIR, 0xffffffff);
  2373. I915_WRITE(VLV_IIR, 0xffffffff);
  2374. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2375. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2376. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2377. GT_BLT_USER_INTERRUPT;
  2378. I915_WRITE(GTIER, gt_irqs);
  2379. POSTING_READ(GTIER);
  2380. /* ack & enable invalid PTE error interrupts */
  2381. #if 0 /* FIXME: add support to irq handler for checking these bits */
  2382. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2383. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  2384. #endif
  2385. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2386. return 0;
  2387. }
  2388. static void valleyview_irq_uninstall(struct drm_device *dev)
  2389. {
  2390. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2391. int pipe;
  2392. if (!dev_priv)
  2393. return;
  2394. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2395. for_each_pipe(pipe)
  2396. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2397. I915_WRITE(HWSTAM, 0xffffffff);
  2398. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2399. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2400. for_each_pipe(pipe)
  2401. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2402. I915_WRITE(VLV_IIR, 0xffffffff);
  2403. I915_WRITE(VLV_IMR, 0xffffffff);
  2404. I915_WRITE(VLV_IER, 0x0);
  2405. POSTING_READ(VLV_IER);
  2406. }
  2407. static void ironlake_irq_uninstall(struct drm_device *dev)
  2408. {
  2409. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2410. if (!dev_priv)
  2411. return;
  2412. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2413. I915_WRITE(HWSTAM, 0xffffffff);
  2414. I915_WRITE(DEIMR, 0xffffffff);
  2415. I915_WRITE(DEIER, 0x0);
  2416. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2417. if (IS_GEN7(dev))
  2418. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2419. I915_WRITE(GTIMR, 0xffffffff);
  2420. I915_WRITE(GTIER, 0x0);
  2421. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2422. if (HAS_PCH_NOP(dev))
  2423. return;
  2424. I915_WRITE(SDEIMR, 0xffffffff);
  2425. I915_WRITE(SDEIER, 0x0);
  2426. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2427. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2428. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2429. }
  2430. static void i8xx_irq_preinstall(struct drm_device * dev)
  2431. {
  2432. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2433. int pipe;
  2434. atomic_set(&dev_priv->irq_received, 0);
  2435. for_each_pipe(pipe)
  2436. I915_WRITE(PIPESTAT(pipe), 0);
  2437. I915_WRITE16(IMR, 0xffff);
  2438. I915_WRITE16(IER, 0x0);
  2439. POSTING_READ16(IER);
  2440. }
  2441. static int i8xx_irq_postinstall(struct drm_device *dev)
  2442. {
  2443. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2444. I915_WRITE16(EMR,
  2445. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2446. /* Unmask the interrupts that we always want on. */
  2447. dev_priv->irq_mask =
  2448. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2449. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2450. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2451. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2452. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2453. I915_WRITE16(IMR, dev_priv->irq_mask);
  2454. I915_WRITE16(IER,
  2455. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2456. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2457. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2458. I915_USER_INTERRUPT);
  2459. POSTING_READ16(IER);
  2460. return 0;
  2461. }
  2462. /*
  2463. * Returns true when a page flip has completed.
  2464. */
  2465. static bool i8xx_handle_vblank(struct drm_device *dev,
  2466. int pipe, u16 iir)
  2467. {
  2468. drm_i915_private_t *dev_priv = dev->dev_private;
  2469. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2470. if (!drm_handle_vblank(dev, pipe))
  2471. return false;
  2472. if ((iir & flip_pending) == 0)
  2473. return false;
  2474. intel_prepare_page_flip(dev, pipe);
  2475. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2476. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2477. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2478. * the flip is completed (no longer pending). Since this doesn't raise
  2479. * an interrupt per se, we watch for the change at vblank.
  2480. */
  2481. if (I915_READ16(ISR) & flip_pending)
  2482. return false;
  2483. intel_finish_page_flip(dev, pipe);
  2484. return true;
  2485. }
  2486. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2487. {
  2488. struct drm_device *dev = (struct drm_device *) arg;
  2489. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2490. u16 iir, new_iir;
  2491. u32 pipe_stats[2];
  2492. unsigned long irqflags;
  2493. int irq_received;
  2494. int pipe;
  2495. u16 flip_mask =
  2496. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2497. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2498. atomic_inc(&dev_priv->irq_received);
  2499. iir = I915_READ16(IIR);
  2500. if (iir == 0)
  2501. return IRQ_NONE;
  2502. while (iir & ~flip_mask) {
  2503. /* Can't rely on pipestat interrupt bit in iir as it might
  2504. * have been cleared after the pipestat interrupt was received.
  2505. * It doesn't set the bit in iir again, but it still produces
  2506. * interrupts (for non-MSI).
  2507. */
  2508. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2509. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2510. i915_handle_error(dev, false);
  2511. for_each_pipe(pipe) {
  2512. int reg = PIPESTAT(pipe);
  2513. pipe_stats[pipe] = I915_READ(reg);
  2514. /*
  2515. * Clear the PIPE*STAT regs before the IIR
  2516. */
  2517. if (pipe_stats[pipe] & 0x8000ffff) {
  2518. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2519. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2520. pipe_name(pipe));
  2521. I915_WRITE(reg, pipe_stats[pipe]);
  2522. irq_received = 1;
  2523. }
  2524. }
  2525. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2526. I915_WRITE16(IIR, iir & ~flip_mask);
  2527. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2528. i915_update_dri1_breadcrumb(dev);
  2529. if (iir & I915_USER_INTERRUPT)
  2530. notify_ring(dev, &dev_priv->ring[RCS]);
  2531. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2532. i8xx_handle_vblank(dev, 0, iir))
  2533. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2534. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2535. i8xx_handle_vblank(dev, 1, iir))
  2536. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2537. iir = new_iir;
  2538. }
  2539. return IRQ_HANDLED;
  2540. }
  2541. static void i8xx_irq_uninstall(struct drm_device * dev)
  2542. {
  2543. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2544. int pipe;
  2545. for_each_pipe(pipe) {
  2546. /* Clear enable bits; then clear status bits */
  2547. I915_WRITE(PIPESTAT(pipe), 0);
  2548. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2549. }
  2550. I915_WRITE16(IMR, 0xffff);
  2551. I915_WRITE16(IER, 0x0);
  2552. I915_WRITE16(IIR, I915_READ16(IIR));
  2553. }
  2554. static void i915_irq_preinstall(struct drm_device * dev)
  2555. {
  2556. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2557. int pipe;
  2558. atomic_set(&dev_priv->irq_received, 0);
  2559. if (I915_HAS_HOTPLUG(dev)) {
  2560. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2561. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2562. }
  2563. I915_WRITE16(HWSTAM, 0xeffe);
  2564. for_each_pipe(pipe)
  2565. I915_WRITE(PIPESTAT(pipe), 0);
  2566. I915_WRITE(IMR, 0xffffffff);
  2567. I915_WRITE(IER, 0x0);
  2568. POSTING_READ(IER);
  2569. }
  2570. static int i915_irq_postinstall(struct drm_device *dev)
  2571. {
  2572. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2573. u32 enable_mask;
  2574. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2575. /* Unmask the interrupts that we always want on. */
  2576. dev_priv->irq_mask =
  2577. ~(I915_ASLE_INTERRUPT |
  2578. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2579. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2580. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2581. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2582. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2583. enable_mask =
  2584. I915_ASLE_INTERRUPT |
  2585. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2586. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2587. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2588. I915_USER_INTERRUPT;
  2589. if (I915_HAS_HOTPLUG(dev)) {
  2590. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2591. POSTING_READ(PORT_HOTPLUG_EN);
  2592. /* Enable in IER... */
  2593. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2594. /* and unmask in IMR */
  2595. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2596. }
  2597. I915_WRITE(IMR, dev_priv->irq_mask);
  2598. I915_WRITE(IER, enable_mask);
  2599. POSTING_READ(IER);
  2600. i915_enable_asle_pipestat(dev);
  2601. return 0;
  2602. }
  2603. /*
  2604. * Returns true when a page flip has completed.
  2605. */
  2606. static bool i915_handle_vblank(struct drm_device *dev,
  2607. int plane, int pipe, u32 iir)
  2608. {
  2609. drm_i915_private_t *dev_priv = dev->dev_private;
  2610. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2611. if (!drm_handle_vblank(dev, pipe))
  2612. return false;
  2613. if ((iir & flip_pending) == 0)
  2614. return false;
  2615. intel_prepare_page_flip(dev, plane);
  2616. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2617. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2618. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2619. * the flip is completed (no longer pending). Since this doesn't raise
  2620. * an interrupt per se, we watch for the change at vblank.
  2621. */
  2622. if (I915_READ(ISR) & flip_pending)
  2623. return false;
  2624. intel_finish_page_flip(dev, pipe);
  2625. return true;
  2626. }
  2627. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2628. {
  2629. struct drm_device *dev = (struct drm_device *) arg;
  2630. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2631. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2632. unsigned long irqflags;
  2633. u32 flip_mask =
  2634. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2635. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2636. int pipe, ret = IRQ_NONE;
  2637. atomic_inc(&dev_priv->irq_received);
  2638. iir = I915_READ(IIR);
  2639. do {
  2640. bool irq_received = (iir & ~flip_mask) != 0;
  2641. bool blc_event = false;
  2642. /* Can't rely on pipestat interrupt bit in iir as it might
  2643. * have been cleared after the pipestat interrupt was received.
  2644. * It doesn't set the bit in iir again, but it still produces
  2645. * interrupts (for non-MSI).
  2646. */
  2647. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2648. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2649. i915_handle_error(dev, false);
  2650. for_each_pipe(pipe) {
  2651. int reg = PIPESTAT(pipe);
  2652. pipe_stats[pipe] = I915_READ(reg);
  2653. /* Clear the PIPE*STAT regs before the IIR */
  2654. if (pipe_stats[pipe] & 0x8000ffff) {
  2655. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2656. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2657. pipe_name(pipe));
  2658. I915_WRITE(reg, pipe_stats[pipe]);
  2659. irq_received = true;
  2660. }
  2661. }
  2662. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2663. if (!irq_received)
  2664. break;
  2665. /* Consume port. Then clear IIR or we'll miss events */
  2666. if ((I915_HAS_HOTPLUG(dev)) &&
  2667. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2668. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2669. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2670. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2671. hotplug_status);
  2672. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  2673. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2674. POSTING_READ(PORT_HOTPLUG_STAT);
  2675. }
  2676. I915_WRITE(IIR, iir & ~flip_mask);
  2677. new_iir = I915_READ(IIR); /* Flush posted writes */
  2678. if (iir & I915_USER_INTERRUPT)
  2679. notify_ring(dev, &dev_priv->ring[RCS]);
  2680. for_each_pipe(pipe) {
  2681. int plane = pipe;
  2682. if (IS_MOBILE(dev))
  2683. plane = !plane;
  2684. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2685. i915_handle_vblank(dev, plane, pipe, iir))
  2686. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2687. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2688. blc_event = true;
  2689. }
  2690. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2691. intel_opregion_asle_intr(dev);
  2692. /* With MSI, interrupts are only generated when iir
  2693. * transitions from zero to nonzero. If another bit got
  2694. * set while we were handling the existing iir bits, then
  2695. * we would never get another interrupt.
  2696. *
  2697. * This is fine on non-MSI as well, as if we hit this path
  2698. * we avoid exiting the interrupt handler only to generate
  2699. * another one.
  2700. *
  2701. * Note that for MSI this could cause a stray interrupt report
  2702. * if an interrupt landed in the time between writing IIR and
  2703. * the posting read. This should be rare enough to never
  2704. * trigger the 99% of 100,000 interrupts test for disabling
  2705. * stray interrupts.
  2706. */
  2707. ret = IRQ_HANDLED;
  2708. iir = new_iir;
  2709. } while (iir & ~flip_mask);
  2710. i915_update_dri1_breadcrumb(dev);
  2711. return ret;
  2712. }
  2713. static void i915_irq_uninstall(struct drm_device * dev)
  2714. {
  2715. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2716. int pipe;
  2717. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2718. if (I915_HAS_HOTPLUG(dev)) {
  2719. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2720. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2721. }
  2722. I915_WRITE16(HWSTAM, 0xffff);
  2723. for_each_pipe(pipe) {
  2724. /* Clear enable bits; then clear status bits */
  2725. I915_WRITE(PIPESTAT(pipe), 0);
  2726. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2727. }
  2728. I915_WRITE(IMR, 0xffffffff);
  2729. I915_WRITE(IER, 0x0);
  2730. I915_WRITE(IIR, I915_READ(IIR));
  2731. }
  2732. static void i965_irq_preinstall(struct drm_device * dev)
  2733. {
  2734. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2735. int pipe;
  2736. atomic_set(&dev_priv->irq_received, 0);
  2737. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2738. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2739. I915_WRITE(HWSTAM, 0xeffe);
  2740. for_each_pipe(pipe)
  2741. I915_WRITE(PIPESTAT(pipe), 0);
  2742. I915_WRITE(IMR, 0xffffffff);
  2743. I915_WRITE(IER, 0x0);
  2744. POSTING_READ(IER);
  2745. }
  2746. static int i965_irq_postinstall(struct drm_device *dev)
  2747. {
  2748. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2749. u32 enable_mask;
  2750. u32 error_mask;
  2751. unsigned long irqflags;
  2752. /* Unmask the interrupts that we always want on. */
  2753. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2754. I915_DISPLAY_PORT_INTERRUPT |
  2755. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2756. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2757. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2758. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2759. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2760. enable_mask = ~dev_priv->irq_mask;
  2761. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2762. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2763. enable_mask |= I915_USER_INTERRUPT;
  2764. if (IS_G4X(dev))
  2765. enable_mask |= I915_BSD_USER_INTERRUPT;
  2766. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2767. * just to make the assert_spin_locked check happy. */
  2768. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2769. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2770. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2771. /*
  2772. * Enable some error detection, note the instruction error mask
  2773. * bit is reserved, so we leave it masked.
  2774. */
  2775. if (IS_G4X(dev)) {
  2776. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2777. GM45_ERROR_MEM_PRIV |
  2778. GM45_ERROR_CP_PRIV |
  2779. I915_ERROR_MEMORY_REFRESH);
  2780. } else {
  2781. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2782. I915_ERROR_MEMORY_REFRESH);
  2783. }
  2784. I915_WRITE(EMR, error_mask);
  2785. I915_WRITE(IMR, dev_priv->irq_mask);
  2786. I915_WRITE(IER, enable_mask);
  2787. POSTING_READ(IER);
  2788. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2789. POSTING_READ(PORT_HOTPLUG_EN);
  2790. i915_enable_asle_pipestat(dev);
  2791. return 0;
  2792. }
  2793. static void i915_hpd_irq_setup(struct drm_device *dev)
  2794. {
  2795. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2796. struct drm_mode_config *mode_config = &dev->mode_config;
  2797. struct intel_encoder *intel_encoder;
  2798. u32 hotplug_en;
  2799. assert_spin_locked(&dev_priv->irq_lock);
  2800. if (I915_HAS_HOTPLUG(dev)) {
  2801. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2802. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2803. /* Note HDMI and DP share hotplug bits */
  2804. /* enable bits are the same for all generations */
  2805. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2806. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2807. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2808. /* Programming the CRT detection parameters tends
  2809. to generate a spurious hotplug event about three
  2810. seconds later. So just do it once.
  2811. */
  2812. if (IS_G4X(dev))
  2813. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2814. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2815. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2816. /* Ignore TV since it's buggy */
  2817. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2818. }
  2819. }
  2820. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2821. {
  2822. struct drm_device *dev = (struct drm_device *) arg;
  2823. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2824. u32 iir, new_iir;
  2825. u32 pipe_stats[I915_MAX_PIPES];
  2826. unsigned long irqflags;
  2827. int irq_received;
  2828. int ret = IRQ_NONE, pipe;
  2829. u32 flip_mask =
  2830. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2831. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2832. atomic_inc(&dev_priv->irq_received);
  2833. iir = I915_READ(IIR);
  2834. for (;;) {
  2835. bool blc_event = false;
  2836. irq_received = (iir & ~flip_mask) != 0;
  2837. /* Can't rely on pipestat interrupt bit in iir as it might
  2838. * have been cleared after the pipestat interrupt was received.
  2839. * It doesn't set the bit in iir again, but it still produces
  2840. * interrupts (for non-MSI).
  2841. */
  2842. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2843. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2844. i915_handle_error(dev, false);
  2845. for_each_pipe(pipe) {
  2846. int reg = PIPESTAT(pipe);
  2847. pipe_stats[pipe] = I915_READ(reg);
  2848. /*
  2849. * Clear the PIPE*STAT regs before the IIR
  2850. */
  2851. if (pipe_stats[pipe] & 0x8000ffff) {
  2852. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2853. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2854. pipe_name(pipe));
  2855. I915_WRITE(reg, pipe_stats[pipe]);
  2856. irq_received = 1;
  2857. }
  2858. }
  2859. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2860. if (!irq_received)
  2861. break;
  2862. ret = IRQ_HANDLED;
  2863. /* Consume port. Then clear IIR or we'll miss events */
  2864. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2865. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2866. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2867. HOTPLUG_INT_STATUS_G4X :
  2868. HOTPLUG_INT_STATUS_I915);
  2869. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2870. hotplug_status);
  2871. intel_hpd_irq_handler(dev, hotplug_trigger,
  2872. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
  2873. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2874. I915_READ(PORT_HOTPLUG_STAT);
  2875. }
  2876. I915_WRITE(IIR, iir & ~flip_mask);
  2877. new_iir = I915_READ(IIR); /* Flush posted writes */
  2878. if (iir & I915_USER_INTERRUPT)
  2879. notify_ring(dev, &dev_priv->ring[RCS]);
  2880. if (iir & I915_BSD_USER_INTERRUPT)
  2881. notify_ring(dev, &dev_priv->ring[VCS]);
  2882. for_each_pipe(pipe) {
  2883. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2884. i915_handle_vblank(dev, pipe, pipe, iir))
  2885. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2886. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2887. blc_event = true;
  2888. }
  2889. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2890. intel_opregion_asle_intr(dev);
  2891. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2892. gmbus_irq_handler(dev);
  2893. /* With MSI, interrupts are only generated when iir
  2894. * transitions from zero to nonzero. If another bit got
  2895. * set while we were handling the existing iir bits, then
  2896. * we would never get another interrupt.
  2897. *
  2898. * This is fine on non-MSI as well, as if we hit this path
  2899. * we avoid exiting the interrupt handler only to generate
  2900. * another one.
  2901. *
  2902. * Note that for MSI this could cause a stray interrupt report
  2903. * if an interrupt landed in the time between writing IIR and
  2904. * the posting read. This should be rare enough to never
  2905. * trigger the 99% of 100,000 interrupts test for disabling
  2906. * stray interrupts.
  2907. */
  2908. iir = new_iir;
  2909. }
  2910. i915_update_dri1_breadcrumb(dev);
  2911. return ret;
  2912. }
  2913. static void i965_irq_uninstall(struct drm_device * dev)
  2914. {
  2915. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2916. int pipe;
  2917. if (!dev_priv)
  2918. return;
  2919. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2920. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2921. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2922. I915_WRITE(HWSTAM, 0xffffffff);
  2923. for_each_pipe(pipe)
  2924. I915_WRITE(PIPESTAT(pipe), 0);
  2925. I915_WRITE(IMR, 0xffffffff);
  2926. I915_WRITE(IER, 0x0);
  2927. for_each_pipe(pipe)
  2928. I915_WRITE(PIPESTAT(pipe),
  2929. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2930. I915_WRITE(IIR, I915_READ(IIR));
  2931. }
  2932. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2933. {
  2934. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2935. struct drm_device *dev = dev_priv->dev;
  2936. struct drm_mode_config *mode_config = &dev->mode_config;
  2937. unsigned long irqflags;
  2938. int i;
  2939. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2940. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2941. struct drm_connector *connector;
  2942. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2943. continue;
  2944. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2945. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2946. struct intel_connector *intel_connector = to_intel_connector(connector);
  2947. if (intel_connector->encoder->hpd_pin == i) {
  2948. if (connector->polled != intel_connector->polled)
  2949. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2950. drm_get_connector_name(connector));
  2951. connector->polled = intel_connector->polled;
  2952. if (!connector->polled)
  2953. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2954. }
  2955. }
  2956. }
  2957. if (dev_priv->display.hpd_irq_setup)
  2958. dev_priv->display.hpd_irq_setup(dev);
  2959. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2960. }
  2961. void intel_irq_init(struct drm_device *dev)
  2962. {
  2963. struct drm_i915_private *dev_priv = dev->dev_private;
  2964. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2965. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2966. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2967. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2968. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2969. i915_hangcheck_elapsed,
  2970. (unsigned long) dev);
  2971. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2972. (unsigned long) dev_priv);
  2973. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2974. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2975. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2976. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2977. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2978. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2979. }
  2980. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2981. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2982. else
  2983. dev->driver->get_vblank_timestamp = NULL;
  2984. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2985. if (IS_VALLEYVIEW(dev)) {
  2986. dev->driver->irq_handler = valleyview_irq_handler;
  2987. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2988. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2989. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2990. dev->driver->enable_vblank = valleyview_enable_vblank;
  2991. dev->driver->disable_vblank = valleyview_disable_vblank;
  2992. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2993. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2994. /* Share uninstall handlers with ILK/SNB */
  2995. dev->driver->irq_handler = ivybridge_irq_handler;
  2996. dev->driver->irq_preinstall = ivybridge_irq_preinstall;
  2997. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2998. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2999. dev->driver->enable_vblank = ivybridge_enable_vblank;
  3000. dev->driver->disable_vblank = ivybridge_disable_vblank;
  3001. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  3002. } else if (HAS_PCH_SPLIT(dev)) {
  3003. dev->driver->irq_handler = ironlake_irq_handler;
  3004. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  3005. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3006. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3007. dev->driver->enable_vblank = ironlake_enable_vblank;
  3008. dev->driver->disable_vblank = ironlake_disable_vblank;
  3009. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  3010. } else {
  3011. if (INTEL_INFO(dev)->gen == 2) {
  3012. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  3013. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3014. dev->driver->irq_handler = i8xx_irq_handler;
  3015. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  3016. } else if (INTEL_INFO(dev)->gen == 3) {
  3017. dev->driver->irq_preinstall = i915_irq_preinstall;
  3018. dev->driver->irq_postinstall = i915_irq_postinstall;
  3019. dev->driver->irq_uninstall = i915_irq_uninstall;
  3020. dev->driver->irq_handler = i915_irq_handler;
  3021. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3022. } else {
  3023. dev->driver->irq_preinstall = i965_irq_preinstall;
  3024. dev->driver->irq_postinstall = i965_irq_postinstall;
  3025. dev->driver->irq_uninstall = i965_irq_uninstall;
  3026. dev->driver->irq_handler = i965_irq_handler;
  3027. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3028. }
  3029. dev->driver->enable_vblank = i915_enable_vblank;
  3030. dev->driver->disable_vblank = i915_disable_vblank;
  3031. }
  3032. }
  3033. void intel_hpd_init(struct drm_device *dev)
  3034. {
  3035. struct drm_i915_private *dev_priv = dev->dev_private;
  3036. struct drm_mode_config *mode_config = &dev->mode_config;
  3037. struct drm_connector *connector;
  3038. unsigned long irqflags;
  3039. int i;
  3040. for (i = 1; i < HPD_NUM_PINS; i++) {
  3041. dev_priv->hpd_stats[i].hpd_cnt = 0;
  3042. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  3043. }
  3044. list_for_each_entry(connector, &mode_config->connector_list, head) {
  3045. struct intel_connector *intel_connector = to_intel_connector(connector);
  3046. connector->polled = intel_connector->polled;
  3047. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  3048. connector->polled = DRM_CONNECTOR_POLL_HPD;
  3049. }
  3050. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3051. * just to make the assert_spin_locked checks happy. */
  3052. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  3053. if (dev_priv->display.hpd_irq_setup)
  3054. dev_priv->display.hpd_irq_setup(dev);
  3055. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  3056. }