exynos_drm_fimd.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/samsung_fimd.h>
  23. #include <drm/exynos_drm.h>
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_fbdev.h"
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_iommu.h"
  28. /*
  29. * FIMD is stand for Fully Interactive Mobile Display and
  30. * as a display controller, it transfers contents drawn on memory
  31. * to a LCD Panel through Display Interfaces such as RGB or
  32. * CPU Interface.
  33. */
  34. /* position control register for hardware window 0, 2 ~ 4.*/
  35. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  36. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  37. /*
  38. * size control register for hardware windows 0 and alpha control register
  39. * for hardware windows 1 ~ 4
  40. */
  41. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  42. /* size control register for hardware windows 1 ~ 2. */
  43. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  44. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  45. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  46. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  47. /* color key control register for hardware window 1 ~ 4. */
  48. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  49. /* color key value register for hardware window 1 ~ 4. */
  50. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  51. /* FIMD has totally five hardware windows. */
  52. #define WINDOWS_NR 5
  53. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  54. struct fimd_driver_data {
  55. unsigned int timing_base;
  56. unsigned int has_shadowcon:1;
  57. unsigned int has_clksel:1;
  58. };
  59. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  60. .timing_base = 0x0,
  61. .has_clksel = 1,
  62. };
  63. static struct fimd_driver_data exynos4_fimd_driver_data = {
  64. .timing_base = 0x0,
  65. .has_shadowcon = 1,
  66. };
  67. static struct fimd_driver_data exynos5_fimd_driver_data = {
  68. .timing_base = 0x20000,
  69. .has_shadowcon = 1,
  70. };
  71. struct fimd_win_data {
  72. unsigned int offset_x;
  73. unsigned int offset_y;
  74. unsigned int ovl_width;
  75. unsigned int ovl_height;
  76. unsigned int fb_width;
  77. unsigned int fb_height;
  78. unsigned int bpp;
  79. dma_addr_t dma_addr;
  80. unsigned int buf_offsize;
  81. unsigned int line_size; /* bytes */
  82. bool enabled;
  83. bool resume;
  84. };
  85. struct fimd_context {
  86. struct exynos_drm_subdrv subdrv;
  87. int irq;
  88. struct drm_crtc *crtc;
  89. struct clk *bus_clk;
  90. struct clk *lcd_clk;
  91. void __iomem *regs;
  92. struct fimd_win_data win_data[WINDOWS_NR];
  93. unsigned int clkdiv;
  94. unsigned int default_win;
  95. unsigned long irq_flags;
  96. u32 vidcon0;
  97. u32 vidcon1;
  98. bool suspended;
  99. struct mutex lock;
  100. wait_queue_head_t wait_vsync_queue;
  101. atomic_t wait_vsync_event;
  102. struct exynos_drm_panel_info *panel;
  103. struct fimd_driver_data *driver_data;
  104. };
  105. #ifdef CONFIG_OF
  106. static const struct of_device_id fimd_driver_dt_match[] = {
  107. { .compatible = "samsung,s3c6400-fimd",
  108. .data = &s3c64xx_fimd_driver_data },
  109. { .compatible = "samsung,exynos4210-fimd",
  110. .data = &exynos4_fimd_driver_data },
  111. { .compatible = "samsung,exynos5250-fimd",
  112. .data = &exynos5_fimd_driver_data },
  113. {},
  114. };
  115. #endif
  116. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  117. struct platform_device *pdev)
  118. {
  119. #ifdef CONFIG_OF
  120. const struct of_device_id *of_id =
  121. of_match_device(fimd_driver_dt_match, &pdev->dev);
  122. if (of_id)
  123. return (struct fimd_driver_data *)of_id->data;
  124. #endif
  125. return (struct fimd_driver_data *)
  126. platform_get_device_id(pdev)->driver_data;
  127. }
  128. static bool fimd_display_is_connected(struct device *dev)
  129. {
  130. /* TODO. */
  131. return true;
  132. }
  133. static void *fimd_get_panel(struct device *dev)
  134. {
  135. struct fimd_context *ctx = get_fimd_context(dev);
  136. return ctx->panel;
  137. }
  138. static int fimd_check_mode(struct device *dev, struct drm_display_mode *mode)
  139. {
  140. /* TODO. */
  141. return 0;
  142. }
  143. static int fimd_display_power_on(struct device *dev, int mode)
  144. {
  145. /* TODO */
  146. return 0;
  147. }
  148. static struct exynos_drm_display_ops fimd_display_ops = {
  149. .type = EXYNOS_DISPLAY_TYPE_LCD,
  150. .is_connected = fimd_display_is_connected,
  151. .get_panel = fimd_get_panel,
  152. .check_mode = fimd_check_mode,
  153. .power_on = fimd_display_power_on,
  154. };
  155. static void fimd_dpms(struct device *subdrv_dev, int mode)
  156. {
  157. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  158. DRM_DEBUG_KMS("%d\n", mode);
  159. mutex_lock(&ctx->lock);
  160. switch (mode) {
  161. case DRM_MODE_DPMS_ON:
  162. /*
  163. * enable fimd hardware only if suspended status.
  164. *
  165. * P.S. fimd_dpms function would be called at booting time so
  166. * clk_enable could be called double time.
  167. */
  168. if (ctx->suspended)
  169. pm_runtime_get_sync(subdrv_dev);
  170. break;
  171. case DRM_MODE_DPMS_STANDBY:
  172. case DRM_MODE_DPMS_SUSPEND:
  173. case DRM_MODE_DPMS_OFF:
  174. if (!ctx->suspended)
  175. pm_runtime_put_sync(subdrv_dev);
  176. break;
  177. default:
  178. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  179. break;
  180. }
  181. mutex_unlock(&ctx->lock);
  182. }
  183. static void fimd_apply(struct device *subdrv_dev)
  184. {
  185. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  186. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  187. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  188. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  189. struct fimd_win_data *win_data;
  190. int i;
  191. for (i = 0; i < WINDOWS_NR; i++) {
  192. win_data = &ctx->win_data[i];
  193. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  194. ovl_ops->commit(subdrv_dev, i);
  195. }
  196. if (mgr_ops && mgr_ops->commit)
  197. mgr_ops->commit(subdrv_dev);
  198. }
  199. static void fimd_commit(struct device *dev)
  200. {
  201. struct fimd_context *ctx = get_fimd_context(dev);
  202. struct exynos_drm_panel_info *panel = ctx->panel;
  203. struct fb_videomode *timing = &panel->timing;
  204. struct fimd_driver_data *driver_data;
  205. u32 val;
  206. driver_data = ctx->driver_data;
  207. if (ctx->suspended)
  208. return;
  209. /* setup polarity values from machine code. */
  210. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  211. /* setup vertical timing values. */
  212. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  213. VIDTCON0_VFPD(timing->lower_margin - 1) |
  214. VIDTCON0_VSPW(timing->vsync_len - 1);
  215. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  216. /* setup horizontal timing values. */
  217. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  218. VIDTCON1_HFPD(timing->right_margin - 1) |
  219. VIDTCON1_HSPW(timing->hsync_len - 1);
  220. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  221. /* setup horizontal and vertical display size. */
  222. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  223. VIDTCON2_HOZVAL(timing->xres - 1) |
  224. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  225. VIDTCON2_HOZVAL_E(timing->xres - 1);
  226. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  227. /* setup clock source, clock divider, enable dma. */
  228. val = ctx->vidcon0;
  229. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  230. if (ctx->driver_data->has_clksel) {
  231. val &= ~VIDCON0_CLKSEL_MASK;
  232. val |= VIDCON0_CLKSEL_LCD;
  233. }
  234. if (ctx->clkdiv > 1)
  235. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  236. else
  237. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  238. /*
  239. * fields of register with prefix '_F' would be updated
  240. * at vsync(same as dma start)
  241. */
  242. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  243. writel(val, ctx->regs + VIDCON0);
  244. }
  245. static int fimd_enable_vblank(struct device *dev)
  246. {
  247. struct fimd_context *ctx = get_fimd_context(dev);
  248. u32 val;
  249. if (ctx->suspended)
  250. return -EPERM;
  251. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  252. val = readl(ctx->regs + VIDINTCON0);
  253. val |= VIDINTCON0_INT_ENABLE;
  254. val |= VIDINTCON0_INT_FRAME;
  255. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  256. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  257. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  258. val |= VIDINTCON0_FRAMESEL1_NONE;
  259. writel(val, ctx->regs + VIDINTCON0);
  260. }
  261. return 0;
  262. }
  263. static void fimd_disable_vblank(struct device *dev)
  264. {
  265. struct fimd_context *ctx = get_fimd_context(dev);
  266. u32 val;
  267. if (ctx->suspended)
  268. return;
  269. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  270. val = readl(ctx->regs + VIDINTCON0);
  271. val &= ~VIDINTCON0_INT_FRAME;
  272. val &= ~VIDINTCON0_INT_ENABLE;
  273. writel(val, ctx->regs + VIDINTCON0);
  274. }
  275. }
  276. static void fimd_wait_for_vblank(struct device *dev)
  277. {
  278. struct fimd_context *ctx = get_fimd_context(dev);
  279. if (ctx->suspended)
  280. return;
  281. atomic_set(&ctx->wait_vsync_event, 1);
  282. /*
  283. * wait for FIMD to signal VSYNC interrupt or return after
  284. * timeout which is set to 50ms (refresh rate of 20).
  285. */
  286. if (!wait_event_timeout(ctx->wait_vsync_queue,
  287. !atomic_read(&ctx->wait_vsync_event),
  288. DRM_HZ/20))
  289. DRM_DEBUG_KMS("vblank wait timed out.\n");
  290. }
  291. static struct exynos_drm_manager_ops fimd_manager_ops = {
  292. .dpms = fimd_dpms,
  293. .apply = fimd_apply,
  294. .commit = fimd_commit,
  295. .enable_vblank = fimd_enable_vblank,
  296. .disable_vblank = fimd_disable_vblank,
  297. .wait_for_vblank = fimd_wait_for_vblank,
  298. };
  299. static void fimd_win_mode_set(struct device *dev,
  300. struct exynos_drm_overlay *overlay)
  301. {
  302. struct fimd_context *ctx = get_fimd_context(dev);
  303. struct fimd_win_data *win_data;
  304. int win;
  305. unsigned long offset;
  306. if (!overlay) {
  307. dev_err(dev, "overlay is NULL\n");
  308. return;
  309. }
  310. win = overlay->zpos;
  311. if (win == DEFAULT_ZPOS)
  312. win = ctx->default_win;
  313. if (win < 0 || win >= WINDOWS_NR)
  314. return;
  315. offset = overlay->fb_x * (overlay->bpp >> 3);
  316. offset += overlay->fb_y * overlay->pitch;
  317. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  318. win_data = &ctx->win_data[win];
  319. win_data->offset_x = overlay->crtc_x;
  320. win_data->offset_y = overlay->crtc_y;
  321. win_data->ovl_width = overlay->crtc_width;
  322. win_data->ovl_height = overlay->crtc_height;
  323. win_data->fb_width = overlay->fb_width;
  324. win_data->fb_height = overlay->fb_height;
  325. win_data->dma_addr = overlay->dma_addr[0] + offset;
  326. win_data->bpp = overlay->bpp;
  327. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  328. (overlay->bpp >> 3);
  329. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  330. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  331. win_data->offset_x, win_data->offset_y);
  332. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  333. win_data->ovl_width, win_data->ovl_height);
  334. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  335. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  336. overlay->fb_width, overlay->crtc_width);
  337. }
  338. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  339. {
  340. struct fimd_context *ctx = get_fimd_context(dev);
  341. struct fimd_win_data *win_data = &ctx->win_data[win];
  342. unsigned long val;
  343. val = WINCONx_ENWIN;
  344. switch (win_data->bpp) {
  345. case 1:
  346. val |= WINCON0_BPPMODE_1BPP;
  347. val |= WINCONx_BITSWP;
  348. val |= WINCONx_BURSTLEN_4WORD;
  349. break;
  350. case 2:
  351. val |= WINCON0_BPPMODE_2BPP;
  352. val |= WINCONx_BITSWP;
  353. val |= WINCONx_BURSTLEN_8WORD;
  354. break;
  355. case 4:
  356. val |= WINCON0_BPPMODE_4BPP;
  357. val |= WINCONx_BITSWP;
  358. val |= WINCONx_BURSTLEN_8WORD;
  359. break;
  360. case 8:
  361. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  362. val |= WINCONx_BURSTLEN_8WORD;
  363. val |= WINCONx_BYTSWP;
  364. break;
  365. case 16:
  366. val |= WINCON0_BPPMODE_16BPP_565;
  367. val |= WINCONx_HAWSWP;
  368. val |= WINCONx_BURSTLEN_16WORD;
  369. break;
  370. case 24:
  371. val |= WINCON0_BPPMODE_24BPP_888;
  372. val |= WINCONx_WSWP;
  373. val |= WINCONx_BURSTLEN_16WORD;
  374. break;
  375. case 32:
  376. val |= WINCON1_BPPMODE_28BPP_A4888
  377. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  378. val |= WINCONx_WSWP;
  379. val |= WINCONx_BURSTLEN_16WORD;
  380. break;
  381. default:
  382. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  383. val |= WINCON0_BPPMODE_24BPP_888;
  384. val |= WINCONx_WSWP;
  385. val |= WINCONx_BURSTLEN_16WORD;
  386. break;
  387. }
  388. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  389. writel(val, ctx->regs + WINCON(win));
  390. }
  391. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  392. {
  393. struct fimd_context *ctx = get_fimd_context(dev);
  394. unsigned int keycon0 = 0, keycon1 = 0;
  395. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  396. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  397. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  398. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  399. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  400. }
  401. /**
  402. * shadow_protect_win() - disable updating values from shadow registers at vsync
  403. *
  404. * @win: window to protect registers for
  405. * @protect: 1 to protect (disable updates)
  406. */
  407. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  408. int win, bool protect)
  409. {
  410. u32 reg, bits, val;
  411. if (ctx->driver_data->has_shadowcon) {
  412. reg = SHADOWCON;
  413. bits = SHADOWCON_WINx_PROTECT(win);
  414. } else {
  415. reg = PRTCON;
  416. bits = PRTCON_PROTECT;
  417. }
  418. val = readl(ctx->regs + reg);
  419. if (protect)
  420. val |= bits;
  421. else
  422. val &= ~bits;
  423. writel(val, ctx->regs + reg);
  424. }
  425. static void fimd_win_commit(struct device *dev, int zpos)
  426. {
  427. struct fimd_context *ctx = get_fimd_context(dev);
  428. struct fimd_win_data *win_data;
  429. int win = zpos;
  430. unsigned long val, alpha, size;
  431. unsigned int last_x;
  432. unsigned int last_y;
  433. if (ctx->suspended)
  434. return;
  435. if (win == DEFAULT_ZPOS)
  436. win = ctx->default_win;
  437. if (win < 0 || win >= WINDOWS_NR)
  438. return;
  439. win_data = &ctx->win_data[win];
  440. /*
  441. * SHADOWCON/PRTCON register is used for enabling timing.
  442. *
  443. * for example, once only width value of a register is set,
  444. * if the dma is started then fimd hardware could malfunction so
  445. * with protect window setting, the register fields with prefix '_F'
  446. * wouldn't be updated at vsync also but updated once unprotect window
  447. * is set.
  448. */
  449. /* protect windows */
  450. fimd_shadow_protect_win(ctx, win, true);
  451. /* buffer start address */
  452. val = (unsigned long)win_data->dma_addr;
  453. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  454. /* buffer end address */
  455. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  456. val = (unsigned long)(win_data->dma_addr + size);
  457. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  458. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  459. (unsigned long)win_data->dma_addr, val, size);
  460. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  461. win_data->ovl_width, win_data->ovl_height);
  462. /* buffer size */
  463. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  464. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  465. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  466. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  467. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  468. /* OSD position */
  469. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  470. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  471. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  472. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  473. writel(val, ctx->regs + VIDOSD_A(win));
  474. last_x = win_data->offset_x + win_data->ovl_width;
  475. if (last_x)
  476. last_x--;
  477. last_y = win_data->offset_y + win_data->ovl_height;
  478. if (last_y)
  479. last_y--;
  480. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  481. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  482. writel(val, ctx->regs + VIDOSD_B(win));
  483. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  484. win_data->offset_x, win_data->offset_y, last_x, last_y);
  485. /* hardware window 0 doesn't support alpha channel. */
  486. if (win != 0) {
  487. /* OSD alpha */
  488. alpha = VIDISD14C_ALPHA1_R(0xf) |
  489. VIDISD14C_ALPHA1_G(0xf) |
  490. VIDISD14C_ALPHA1_B(0xf);
  491. writel(alpha, ctx->regs + VIDOSD_C(win));
  492. }
  493. /* OSD size */
  494. if (win != 3 && win != 4) {
  495. u32 offset = VIDOSD_D(win);
  496. if (win == 0)
  497. offset = VIDOSD_C(win);
  498. val = win_data->ovl_width * win_data->ovl_height;
  499. writel(val, ctx->regs + offset);
  500. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  501. }
  502. fimd_win_set_pixfmt(dev, win);
  503. /* hardware window 0 doesn't support color key. */
  504. if (win != 0)
  505. fimd_win_set_colkey(dev, win);
  506. /* wincon */
  507. val = readl(ctx->regs + WINCON(win));
  508. val |= WINCONx_ENWIN;
  509. writel(val, ctx->regs + WINCON(win));
  510. /* Enable DMA channel and unprotect windows */
  511. fimd_shadow_protect_win(ctx, win, false);
  512. if (ctx->driver_data->has_shadowcon) {
  513. val = readl(ctx->regs + SHADOWCON);
  514. val |= SHADOWCON_CHx_ENABLE(win);
  515. writel(val, ctx->regs + SHADOWCON);
  516. }
  517. win_data->enabled = true;
  518. }
  519. static void fimd_win_disable(struct device *dev, int zpos)
  520. {
  521. struct fimd_context *ctx = get_fimd_context(dev);
  522. struct fimd_win_data *win_data;
  523. int win = zpos;
  524. u32 val;
  525. if (win == DEFAULT_ZPOS)
  526. win = ctx->default_win;
  527. if (win < 0 || win >= WINDOWS_NR)
  528. return;
  529. win_data = &ctx->win_data[win];
  530. if (ctx->suspended) {
  531. /* do not resume this window*/
  532. win_data->resume = false;
  533. return;
  534. }
  535. /* protect windows */
  536. fimd_shadow_protect_win(ctx, win, true);
  537. /* wincon */
  538. val = readl(ctx->regs + WINCON(win));
  539. val &= ~WINCONx_ENWIN;
  540. writel(val, ctx->regs + WINCON(win));
  541. /* unprotect windows */
  542. if (ctx->driver_data->has_shadowcon) {
  543. val = readl(ctx->regs + SHADOWCON);
  544. val &= ~SHADOWCON_CHx_ENABLE(win);
  545. writel(val, ctx->regs + SHADOWCON);
  546. }
  547. fimd_shadow_protect_win(ctx, win, false);
  548. win_data->enabled = false;
  549. }
  550. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  551. .mode_set = fimd_win_mode_set,
  552. .commit = fimd_win_commit,
  553. .disable = fimd_win_disable,
  554. };
  555. static struct exynos_drm_manager fimd_manager = {
  556. .pipe = -1,
  557. .ops = &fimd_manager_ops,
  558. .overlay_ops = &fimd_overlay_ops,
  559. .display_ops = &fimd_display_ops,
  560. };
  561. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  562. {
  563. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  564. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  565. struct drm_device *drm_dev = subdrv->drm_dev;
  566. struct exynos_drm_manager *manager = subdrv->manager;
  567. u32 val;
  568. val = readl(ctx->regs + VIDINTCON1);
  569. if (val & VIDINTCON1_INT_FRAME)
  570. /* VSYNC interrupt */
  571. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  572. /* check the crtc is detached already from encoder */
  573. if (manager->pipe < 0)
  574. goto out;
  575. drm_handle_vblank(drm_dev, manager->pipe);
  576. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  577. /* set wait vsync event to zero and wake up queue. */
  578. if (atomic_read(&ctx->wait_vsync_event)) {
  579. atomic_set(&ctx->wait_vsync_event, 0);
  580. DRM_WAKEUP(&ctx->wait_vsync_queue);
  581. }
  582. out:
  583. return IRQ_HANDLED;
  584. }
  585. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  586. {
  587. /*
  588. * enable drm irq mode.
  589. * - with irq_enabled = 1, we can use the vblank feature.
  590. *
  591. * P.S. note that we wouldn't use drm irq handler but
  592. * just specific driver own one instead because
  593. * drm framework supports only one irq handler.
  594. */
  595. drm_dev->irq_enabled = 1;
  596. /*
  597. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  598. * by drm timer once a current process gives up ownership of
  599. * vblank event.(after drm_vblank_put function is called)
  600. */
  601. drm_dev->vblank_disable_allowed = 1;
  602. /* attach this sub driver to iommu mapping if supported. */
  603. if (is_drm_iommu_supported(drm_dev))
  604. drm_iommu_attach_device(drm_dev, dev);
  605. return 0;
  606. }
  607. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  608. {
  609. /* detach this sub driver from iommu mapping if supported. */
  610. if (is_drm_iommu_supported(drm_dev))
  611. drm_iommu_detach_device(drm_dev, dev);
  612. }
  613. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  614. struct fb_videomode *timing)
  615. {
  616. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  617. u32 retrace;
  618. u32 clkdiv;
  619. u32 best_framerate = 0;
  620. u32 framerate;
  621. retrace = timing->left_margin + timing->hsync_len +
  622. timing->right_margin + timing->xres;
  623. retrace *= timing->upper_margin + timing->vsync_len +
  624. timing->lower_margin + timing->yres;
  625. /* default framerate is 60Hz */
  626. if (!timing->refresh)
  627. timing->refresh = 60;
  628. clk /= retrace;
  629. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  630. int tmp;
  631. /* get best framerate */
  632. framerate = clk / clkdiv;
  633. tmp = timing->refresh - framerate;
  634. if (tmp < 0) {
  635. best_framerate = framerate;
  636. continue;
  637. } else {
  638. if (!best_framerate)
  639. best_framerate = framerate;
  640. else if (tmp < (best_framerate - framerate))
  641. best_framerate = framerate;
  642. break;
  643. }
  644. }
  645. return clkdiv;
  646. }
  647. static void fimd_clear_win(struct fimd_context *ctx, int win)
  648. {
  649. writel(0, ctx->regs + WINCON(win));
  650. writel(0, ctx->regs + VIDOSD_A(win));
  651. writel(0, ctx->regs + VIDOSD_B(win));
  652. writel(0, ctx->regs + VIDOSD_C(win));
  653. if (win == 1 || win == 2)
  654. writel(0, ctx->regs + VIDOSD_D(win));
  655. fimd_shadow_protect_win(ctx, win, false);
  656. }
  657. static int fimd_clock(struct fimd_context *ctx, bool enable)
  658. {
  659. if (enable) {
  660. int ret;
  661. ret = clk_prepare_enable(ctx->bus_clk);
  662. if (ret < 0)
  663. return ret;
  664. ret = clk_prepare_enable(ctx->lcd_clk);
  665. if (ret < 0) {
  666. clk_disable_unprepare(ctx->bus_clk);
  667. return ret;
  668. }
  669. } else {
  670. clk_disable_unprepare(ctx->lcd_clk);
  671. clk_disable_unprepare(ctx->bus_clk);
  672. }
  673. return 0;
  674. }
  675. static void fimd_window_suspend(struct device *dev)
  676. {
  677. struct fimd_context *ctx = get_fimd_context(dev);
  678. struct fimd_win_data *win_data;
  679. int i;
  680. for (i = 0; i < WINDOWS_NR; i++) {
  681. win_data = &ctx->win_data[i];
  682. win_data->resume = win_data->enabled;
  683. fimd_win_disable(dev, i);
  684. }
  685. fimd_wait_for_vblank(dev);
  686. }
  687. static void fimd_window_resume(struct device *dev)
  688. {
  689. struct fimd_context *ctx = get_fimd_context(dev);
  690. struct fimd_win_data *win_data;
  691. int i;
  692. for (i = 0; i < WINDOWS_NR; i++) {
  693. win_data = &ctx->win_data[i];
  694. win_data->enabled = win_data->resume;
  695. win_data->resume = false;
  696. }
  697. }
  698. static int fimd_activate(struct fimd_context *ctx, bool enable)
  699. {
  700. struct device *dev = ctx->subdrv.dev;
  701. if (enable) {
  702. int ret;
  703. ret = fimd_clock(ctx, true);
  704. if (ret < 0)
  705. return ret;
  706. ctx->suspended = false;
  707. /* if vblank was enabled status, enable it again. */
  708. if (test_and_clear_bit(0, &ctx->irq_flags))
  709. fimd_enable_vblank(dev);
  710. fimd_window_resume(dev);
  711. } else {
  712. fimd_window_suspend(dev);
  713. fimd_clock(ctx, false);
  714. ctx->suspended = true;
  715. }
  716. return 0;
  717. }
  718. static int fimd_probe(struct platform_device *pdev)
  719. {
  720. struct device *dev = &pdev->dev;
  721. struct fimd_context *ctx;
  722. struct exynos_drm_subdrv *subdrv;
  723. struct exynos_drm_fimd_pdata *pdata;
  724. struct exynos_drm_panel_info *panel;
  725. struct resource *res;
  726. int win;
  727. int ret = -EINVAL;
  728. if (dev->of_node) {
  729. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  730. if (!pdata) {
  731. DRM_ERROR("memory allocation for pdata failed\n");
  732. return -ENOMEM;
  733. }
  734. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  735. OF_USE_NATIVE_MODE);
  736. if (ret) {
  737. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  738. return ret;
  739. }
  740. } else {
  741. pdata = dev->platform_data;
  742. if (!pdata) {
  743. DRM_ERROR("no platform data specified\n");
  744. return -EINVAL;
  745. }
  746. }
  747. panel = &pdata->panel;
  748. if (!panel) {
  749. dev_err(dev, "panel is null.\n");
  750. return -EINVAL;
  751. }
  752. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  753. if (!ctx)
  754. return -ENOMEM;
  755. ctx->bus_clk = devm_clk_get(dev, "fimd");
  756. if (IS_ERR(ctx->bus_clk)) {
  757. dev_err(dev, "failed to get bus clock\n");
  758. return PTR_ERR(ctx->bus_clk);
  759. }
  760. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  761. if (IS_ERR(ctx->lcd_clk)) {
  762. dev_err(dev, "failed to get lcd clock\n");
  763. return PTR_ERR(ctx->lcd_clk);
  764. }
  765. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  766. ctx->regs = devm_ioremap_resource(dev, res);
  767. if (IS_ERR(ctx->regs))
  768. return PTR_ERR(ctx->regs);
  769. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  770. if (!res) {
  771. dev_err(dev, "irq request failed.\n");
  772. return -ENXIO;
  773. }
  774. ctx->irq = res->start;
  775. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  776. 0, "drm_fimd", ctx);
  777. if (ret) {
  778. dev_err(dev, "irq request failed.\n");
  779. return ret;
  780. }
  781. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  782. ctx->vidcon0 = pdata->vidcon0;
  783. ctx->vidcon1 = pdata->vidcon1;
  784. ctx->default_win = pdata->default_win;
  785. ctx->panel = panel;
  786. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  787. atomic_set(&ctx->wait_vsync_event, 0);
  788. subdrv = &ctx->subdrv;
  789. subdrv->dev = dev;
  790. subdrv->manager = &fimd_manager;
  791. subdrv->probe = fimd_subdrv_probe;
  792. subdrv->remove = fimd_subdrv_remove;
  793. mutex_init(&ctx->lock);
  794. platform_set_drvdata(pdev, ctx);
  795. pm_runtime_enable(dev);
  796. pm_runtime_get_sync(dev);
  797. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  798. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  799. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  800. panel->timing.pixclock, ctx->clkdiv);
  801. for (win = 0; win < WINDOWS_NR; win++)
  802. fimd_clear_win(ctx, win);
  803. exynos_drm_subdrv_register(subdrv);
  804. return 0;
  805. }
  806. static int fimd_remove(struct platform_device *pdev)
  807. {
  808. struct device *dev = &pdev->dev;
  809. struct fimd_context *ctx = platform_get_drvdata(pdev);
  810. exynos_drm_subdrv_unregister(&ctx->subdrv);
  811. if (ctx->suspended)
  812. goto out;
  813. pm_runtime_set_suspended(dev);
  814. pm_runtime_put_sync(dev);
  815. out:
  816. pm_runtime_disable(dev);
  817. return 0;
  818. }
  819. #ifdef CONFIG_PM_SLEEP
  820. static int fimd_suspend(struct device *dev)
  821. {
  822. struct fimd_context *ctx = get_fimd_context(dev);
  823. /*
  824. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  825. * called here, an error would be returned by that interface
  826. * because the usage_count of pm runtime is more than 1.
  827. */
  828. if (!pm_runtime_suspended(dev))
  829. return fimd_activate(ctx, false);
  830. return 0;
  831. }
  832. static int fimd_resume(struct device *dev)
  833. {
  834. struct fimd_context *ctx = get_fimd_context(dev);
  835. /*
  836. * if entered to sleep when lcd panel was on, the usage_count
  837. * of pm runtime would still be 1 so in this case, fimd driver
  838. * should be on directly not drawing on pm runtime interface.
  839. */
  840. if (!pm_runtime_suspended(dev)) {
  841. int ret;
  842. ret = fimd_activate(ctx, true);
  843. if (ret < 0)
  844. return ret;
  845. /*
  846. * in case of dpms on(standby), fimd_apply function will
  847. * be called by encoder's dpms callback to update fimd's
  848. * registers but in case of sleep wakeup, it's not.
  849. * so fimd_apply function should be called at here.
  850. */
  851. fimd_apply(dev);
  852. }
  853. return 0;
  854. }
  855. #endif
  856. #ifdef CONFIG_PM_RUNTIME
  857. static int fimd_runtime_suspend(struct device *dev)
  858. {
  859. struct fimd_context *ctx = get_fimd_context(dev);
  860. return fimd_activate(ctx, false);
  861. }
  862. static int fimd_runtime_resume(struct device *dev)
  863. {
  864. struct fimd_context *ctx = get_fimd_context(dev);
  865. return fimd_activate(ctx, true);
  866. }
  867. #endif
  868. static struct platform_device_id fimd_driver_ids[] = {
  869. {
  870. .name = "s3c64xx-fb",
  871. .driver_data = (unsigned long)&s3c64xx_fimd_driver_data,
  872. }, {
  873. .name = "exynos4-fb",
  874. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  875. }, {
  876. .name = "exynos5-fb",
  877. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  878. },
  879. {},
  880. };
  881. static const struct dev_pm_ops fimd_pm_ops = {
  882. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  883. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  884. };
  885. struct platform_driver fimd_driver = {
  886. .probe = fimd_probe,
  887. .remove = fimd_remove,
  888. .id_table = fimd_driver_ids,
  889. .driver = {
  890. .name = "exynos4-fb",
  891. .owner = THIS_MODULE,
  892. .pm = &fimd_pm_ops,
  893. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  894. },
  895. };