i915_gem.c 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/swap.h>
  34. #include <linux/pci.h>
  35. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  36. static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
  39. static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
  40. int write);
  41. static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  42. uint64_t offset,
  43. uint64_t size);
  44. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
  45. static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
  46. static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
  47. unsigned alignment);
  48. static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
  49. static int i915_gem_evict_something(struct drm_device *dev, int min_size);
  50. static int i915_gem_evict_from_inactive_list(struct drm_device *dev);
  51. static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  52. struct drm_i915_gem_pwrite *args,
  53. struct drm_file *file_priv);
  54. static LIST_HEAD(shrink_list);
  55. static DEFINE_SPINLOCK(shrink_list_lock);
  56. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  57. unsigned long end)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. if (start >= end ||
  61. (start & (PAGE_SIZE - 1)) != 0 ||
  62. (end & (PAGE_SIZE - 1)) != 0) {
  63. return -EINVAL;
  64. }
  65. drm_mm_init(&dev_priv->mm.gtt_space, start,
  66. end - start);
  67. dev->gtt_total = (uint32_t) (end - start);
  68. return 0;
  69. }
  70. int
  71. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  72. struct drm_file *file_priv)
  73. {
  74. struct drm_i915_gem_init *args = data;
  75. int ret;
  76. mutex_lock(&dev->struct_mutex);
  77. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
  78. mutex_unlock(&dev->struct_mutex);
  79. return ret;
  80. }
  81. int
  82. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  83. struct drm_file *file_priv)
  84. {
  85. struct drm_i915_gem_get_aperture *args = data;
  86. if (!(dev->driver->driver_features & DRIVER_GEM))
  87. return -ENODEV;
  88. args->aper_size = dev->gtt_total;
  89. args->aper_available_size = (args->aper_size -
  90. atomic_read(&dev->pin_memory));
  91. return 0;
  92. }
  93. /**
  94. * Creates a new mm object and returns a handle to it.
  95. */
  96. int
  97. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  98. struct drm_file *file_priv)
  99. {
  100. struct drm_i915_gem_create *args = data;
  101. struct drm_gem_object *obj;
  102. int ret;
  103. u32 handle;
  104. args->size = roundup(args->size, PAGE_SIZE);
  105. /* Allocate the new object */
  106. obj = drm_gem_object_alloc(dev, args->size);
  107. if (obj == NULL)
  108. return -ENOMEM;
  109. ret = drm_gem_handle_create(file_priv, obj, &handle);
  110. drm_gem_object_handle_unreference_unlocked(obj);
  111. if (ret)
  112. return ret;
  113. args->handle = handle;
  114. return 0;
  115. }
  116. static inline int
  117. fast_shmem_read(struct page **pages,
  118. loff_t page_base, int page_offset,
  119. char __user *data,
  120. int length)
  121. {
  122. char __iomem *vaddr;
  123. int unwritten;
  124. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  125. if (vaddr == NULL)
  126. return -ENOMEM;
  127. unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
  128. kunmap_atomic(vaddr, KM_USER0);
  129. if (unwritten)
  130. return -EFAULT;
  131. return 0;
  132. }
  133. static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
  134. {
  135. drm_i915_private_t *dev_priv = obj->dev->dev_private;
  136. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  137. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  138. obj_priv->tiling_mode != I915_TILING_NONE;
  139. }
  140. static inline int
  141. slow_shmem_copy(struct page *dst_page,
  142. int dst_offset,
  143. struct page *src_page,
  144. int src_offset,
  145. int length)
  146. {
  147. char *dst_vaddr, *src_vaddr;
  148. dst_vaddr = kmap_atomic(dst_page, KM_USER0);
  149. if (dst_vaddr == NULL)
  150. return -ENOMEM;
  151. src_vaddr = kmap_atomic(src_page, KM_USER1);
  152. if (src_vaddr == NULL) {
  153. kunmap_atomic(dst_vaddr, KM_USER0);
  154. return -ENOMEM;
  155. }
  156. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  157. kunmap_atomic(src_vaddr, KM_USER1);
  158. kunmap_atomic(dst_vaddr, KM_USER0);
  159. return 0;
  160. }
  161. static inline int
  162. slow_shmem_bit17_copy(struct page *gpu_page,
  163. int gpu_offset,
  164. struct page *cpu_page,
  165. int cpu_offset,
  166. int length,
  167. int is_read)
  168. {
  169. char *gpu_vaddr, *cpu_vaddr;
  170. /* Use the unswizzled path if this page isn't affected. */
  171. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  172. if (is_read)
  173. return slow_shmem_copy(cpu_page, cpu_offset,
  174. gpu_page, gpu_offset, length);
  175. else
  176. return slow_shmem_copy(gpu_page, gpu_offset,
  177. cpu_page, cpu_offset, length);
  178. }
  179. gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
  180. if (gpu_vaddr == NULL)
  181. return -ENOMEM;
  182. cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
  183. if (cpu_vaddr == NULL) {
  184. kunmap_atomic(gpu_vaddr, KM_USER0);
  185. return -ENOMEM;
  186. }
  187. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  188. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  189. */
  190. while (length > 0) {
  191. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  192. int this_length = min(cacheline_end - gpu_offset, length);
  193. int swizzled_gpu_offset = gpu_offset ^ 64;
  194. if (is_read) {
  195. memcpy(cpu_vaddr + cpu_offset,
  196. gpu_vaddr + swizzled_gpu_offset,
  197. this_length);
  198. } else {
  199. memcpy(gpu_vaddr + swizzled_gpu_offset,
  200. cpu_vaddr + cpu_offset,
  201. this_length);
  202. }
  203. cpu_offset += this_length;
  204. gpu_offset += this_length;
  205. length -= this_length;
  206. }
  207. kunmap_atomic(cpu_vaddr, KM_USER1);
  208. kunmap_atomic(gpu_vaddr, KM_USER0);
  209. return 0;
  210. }
  211. /**
  212. * This is the fast shmem pread path, which attempts to copy_from_user directly
  213. * from the backing pages of the object to the user's address space. On a
  214. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  215. */
  216. static int
  217. i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
  218. struct drm_i915_gem_pread *args,
  219. struct drm_file *file_priv)
  220. {
  221. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  222. ssize_t remain;
  223. loff_t offset, page_base;
  224. char __user *user_data;
  225. int page_offset, page_length;
  226. int ret;
  227. user_data = (char __user *) (uintptr_t) args->data_ptr;
  228. remain = args->size;
  229. mutex_lock(&dev->struct_mutex);
  230. ret = i915_gem_object_get_pages(obj, 0);
  231. if (ret != 0)
  232. goto fail_unlock;
  233. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  234. args->size);
  235. if (ret != 0)
  236. goto fail_put_pages;
  237. obj_priv = obj->driver_private;
  238. offset = args->offset;
  239. while (remain > 0) {
  240. /* Operation in this page
  241. *
  242. * page_base = page offset within aperture
  243. * page_offset = offset within page
  244. * page_length = bytes to copy for this page
  245. */
  246. page_base = (offset & ~(PAGE_SIZE-1));
  247. page_offset = offset & (PAGE_SIZE-1);
  248. page_length = remain;
  249. if ((page_offset + remain) > PAGE_SIZE)
  250. page_length = PAGE_SIZE - page_offset;
  251. ret = fast_shmem_read(obj_priv->pages,
  252. page_base, page_offset,
  253. user_data, page_length);
  254. if (ret)
  255. goto fail_put_pages;
  256. remain -= page_length;
  257. user_data += page_length;
  258. offset += page_length;
  259. }
  260. fail_put_pages:
  261. i915_gem_object_put_pages(obj);
  262. fail_unlock:
  263. mutex_unlock(&dev->struct_mutex);
  264. return ret;
  265. }
  266. static int
  267. i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
  268. {
  269. int ret;
  270. ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
  271. /* If we've insufficient memory to map in the pages, attempt
  272. * to make some space by throwing out some old buffers.
  273. */
  274. if (ret == -ENOMEM) {
  275. struct drm_device *dev = obj->dev;
  276. ret = i915_gem_evict_something(dev, obj->size);
  277. if (ret)
  278. return ret;
  279. ret = i915_gem_object_get_pages(obj, 0);
  280. }
  281. return ret;
  282. }
  283. /**
  284. * This is the fallback shmem pread path, which allocates temporary storage
  285. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  286. * can copy out of the object's backing pages while holding the struct mutex
  287. * and not take page faults.
  288. */
  289. static int
  290. i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
  291. struct drm_i915_gem_pread *args,
  292. struct drm_file *file_priv)
  293. {
  294. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  295. struct mm_struct *mm = current->mm;
  296. struct page **user_pages;
  297. ssize_t remain;
  298. loff_t offset, pinned_pages, i;
  299. loff_t first_data_page, last_data_page, num_pages;
  300. int shmem_page_index, shmem_page_offset;
  301. int data_page_index, data_page_offset;
  302. int page_length;
  303. int ret;
  304. uint64_t data_ptr = args->data_ptr;
  305. int do_bit17_swizzling;
  306. remain = args->size;
  307. /* Pin the user pages containing the data. We can't fault while
  308. * holding the struct mutex, yet we want to hold it while
  309. * dereferencing the user data.
  310. */
  311. first_data_page = data_ptr / PAGE_SIZE;
  312. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  313. num_pages = last_data_page - first_data_page + 1;
  314. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  315. if (user_pages == NULL)
  316. return -ENOMEM;
  317. down_read(&mm->mmap_sem);
  318. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  319. num_pages, 1, 0, user_pages, NULL);
  320. up_read(&mm->mmap_sem);
  321. if (pinned_pages < num_pages) {
  322. ret = -EFAULT;
  323. goto fail_put_user_pages;
  324. }
  325. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  326. mutex_lock(&dev->struct_mutex);
  327. ret = i915_gem_object_get_pages_or_evict(obj);
  328. if (ret)
  329. goto fail_unlock;
  330. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  331. args->size);
  332. if (ret != 0)
  333. goto fail_put_pages;
  334. obj_priv = obj->driver_private;
  335. offset = args->offset;
  336. while (remain > 0) {
  337. /* Operation in this page
  338. *
  339. * shmem_page_index = page number within shmem file
  340. * shmem_page_offset = offset within page in shmem file
  341. * data_page_index = page number in get_user_pages return
  342. * data_page_offset = offset with data_page_index page.
  343. * page_length = bytes to copy for this page
  344. */
  345. shmem_page_index = offset / PAGE_SIZE;
  346. shmem_page_offset = offset & ~PAGE_MASK;
  347. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  348. data_page_offset = data_ptr & ~PAGE_MASK;
  349. page_length = remain;
  350. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  351. page_length = PAGE_SIZE - shmem_page_offset;
  352. if ((data_page_offset + page_length) > PAGE_SIZE)
  353. page_length = PAGE_SIZE - data_page_offset;
  354. if (do_bit17_swizzling) {
  355. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  356. shmem_page_offset,
  357. user_pages[data_page_index],
  358. data_page_offset,
  359. page_length,
  360. 1);
  361. } else {
  362. ret = slow_shmem_copy(user_pages[data_page_index],
  363. data_page_offset,
  364. obj_priv->pages[shmem_page_index],
  365. shmem_page_offset,
  366. page_length);
  367. }
  368. if (ret)
  369. goto fail_put_pages;
  370. remain -= page_length;
  371. data_ptr += page_length;
  372. offset += page_length;
  373. }
  374. fail_put_pages:
  375. i915_gem_object_put_pages(obj);
  376. fail_unlock:
  377. mutex_unlock(&dev->struct_mutex);
  378. fail_put_user_pages:
  379. for (i = 0; i < pinned_pages; i++) {
  380. SetPageDirty(user_pages[i]);
  381. page_cache_release(user_pages[i]);
  382. }
  383. drm_free_large(user_pages);
  384. return ret;
  385. }
  386. /**
  387. * Reads data from the object referenced by handle.
  388. *
  389. * On error, the contents of *data are undefined.
  390. */
  391. int
  392. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  393. struct drm_file *file_priv)
  394. {
  395. struct drm_i915_gem_pread *args = data;
  396. struct drm_gem_object *obj;
  397. struct drm_i915_gem_object *obj_priv;
  398. int ret;
  399. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  400. if (obj == NULL)
  401. return -EBADF;
  402. obj_priv = obj->driver_private;
  403. /* Bounds check source.
  404. *
  405. * XXX: This could use review for overflow issues...
  406. */
  407. if (args->offset > obj->size || args->size > obj->size ||
  408. args->offset + args->size > obj->size) {
  409. drm_gem_object_unreference_unlocked(obj);
  410. return -EINVAL;
  411. }
  412. if (i915_gem_object_needs_bit17_swizzle(obj)) {
  413. ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
  414. } else {
  415. ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
  416. if (ret != 0)
  417. ret = i915_gem_shmem_pread_slow(dev, obj, args,
  418. file_priv);
  419. }
  420. drm_gem_object_unreference_unlocked(obj);
  421. return ret;
  422. }
  423. /* This is the fast write path which cannot handle
  424. * page faults in the source data
  425. */
  426. static inline int
  427. fast_user_write(struct io_mapping *mapping,
  428. loff_t page_base, int page_offset,
  429. char __user *user_data,
  430. int length)
  431. {
  432. char *vaddr_atomic;
  433. unsigned long unwritten;
  434. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  435. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  436. user_data, length);
  437. io_mapping_unmap_atomic(vaddr_atomic);
  438. if (unwritten)
  439. return -EFAULT;
  440. return 0;
  441. }
  442. /* Here's the write path which can sleep for
  443. * page faults
  444. */
  445. static inline int
  446. slow_kernel_write(struct io_mapping *mapping,
  447. loff_t gtt_base, int gtt_offset,
  448. struct page *user_page, int user_offset,
  449. int length)
  450. {
  451. char *src_vaddr, *dst_vaddr;
  452. unsigned long unwritten;
  453. dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
  454. src_vaddr = kmap_atomic(user_page, KM_USER1);
  455. unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
  456. src_vaddr + user_offset,
  457. length);
  458. kunmap_atomic(src_vaddr, KM_USER1);
  459. io_mapping_unmap_atomic(dst_vaddr);
  460. if (unwritten)
  461. return -EFAULT;
  462. return 0;
  463. }
  464. static inline int
  465. fast_shmem_write(struct page **pages,
  466. loff_t page_base, int page_offset,
  467. char __user *data,
  468. int length)
  469. {
  470. char __iomem *vaddr;
  471. unsigned long unwritten;
  472. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  473. if (vaddr == NULL)
  474. return -ENOMEM;
  475. unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
  476. kunmap_atomic(vaddr, KM_USER0);
  477. if (unwritten)
  478. return -EFAULT;
  479. return 0;
  480. }
  481. /**
  482. * This is the fast pwrite path, where we copy the data directly from the
  483. * user into the GTT, uncached.
  484. */
  485. static int
  486. i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  487. struct drm_i915_gem_pwrite *args,
  488. struct drm_file *file_priv)
  489. {
  490. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  491. drm_i915_private_t *dev_priv = dev->dev_private;
  492. ssize_t remain;
  493. loff_t offset, page_base;
  494. char __user *user_data;
  495. int page_offset, page_length;
  496. int ret;
  497. user_data = (char __user *) (uintptr_t) args->data_ptr;
  498. remain = args->size;
  499. if (!access_ok(VERIFY_READ, user_data, remain))
  500. return -EFAULT;
  501. mutex_lock(&dev->struct_mutex);
  502. ret = i915_gem_object_pin(obj, 0);
  503. if (ret) {
  504. mutex_unlock(&dev->struct_mutex);
  505. return ret;
  506. }
  507. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  508. if (ret)
  509. goto fail;
  510. obj_priv = obj->driver_private;
  511. offset = obj_priv->gtt_offset + args->offset;
  512. while (remain > 0) {
  513. /* Operation in this page
  514. *
  515. * page_base = page offset within aperture
  516. * page_offset = offset within page
  517. * page_length = bytes to copy for this page
  518. */
  519. page_base = (offset & ~(PAGE_SIZE-1));
  520. page_offset = offset & (PAGE_SIZE-1);
  521. page_length = remain;
  522. if ((page_offset + remain) > PAGE_SIZE)
  523. page_length = PAGE_SIZE - page_offset;
  524. ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
  525. page_offset, user_data, page_length);
  526. /* If we get a fault while copying data, then (presumably) our
  527. * source page isn't available. Return the error and we'll
  528. * retry in the slow path.
  529. */
  530. if (ret)
  531. goto fail;
  532. remain -= page_length;
  533. user_data += page_length;
  534. offset += page_length;
  535. }
  536. fail:
  537. i915_gem_object_unpin(obj);
  538. mutex_unlock(&dev->struct_mutex);
  539. return ret;
  540. }
  541. /**
  542. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  543. * the memory and maps it using kmap_atomic for copying.
  544. *
  545. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  546. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  547. */
  548. static int
  549. i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  550. struct drm_i915_gem_pwrite *args,
  551. struct drm_file *file_priv)
  552. {
  553. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  554. drm_i915_private_t *dev_priv = dev->dev_private;
  555. ssize_t remain;
  556. loff_t gtt_page_base, offset;
  557. loff_t first_data_page, last_data_page, num_pages;
  558. loff_t pinned_pages, i;
  559. struct page **user_pages;
  560. struct mm_struct *mm = current->mm;
  561. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  562. int ret;
  563. uint64_t data_ptr = args->data_ptr;
  564. remain = args->size;
  565. /* Pin the user pages containing the data. We can't fault while
  566. * holding the struct mutex, and all of the pwrite implementations
  567. * want to hold it while dereferencing the user data.
  568. */
  569. first_data_page = data_ptr / PAGE_SIZE;
  570. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  571. num_pages = last_data_page - first_data_page + 1;
  572. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  573. if (user_pages == NULL)
  574. return -ENOMEM;
  575. down_read(&mm->mmap_sem);
  576. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  577. num_pages, 0, 0, user_pages, NULL);
  578. up_read(&mm->mmap_sem);
  579. if (pinned_pages < num_pages) {
  580. ret = -EFAULT;
  581. goto out_unpin_pages;
  582. }
  583. mutex_lock(&dev->struct_mutex);
  584. ret = i915_gem_object_pin(obj, 0);
  585. if (ret)
  586. goto out_unlock;
  587. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  588. if (ret)
  589. goto out_unpin_object;
  590. obj_priv = obj->driver_private;
  591. offset = obj_priv->gtt_offset + args->offset;
  592. while (remain > 0) {
  593. /* Operation in this page
  594. *
  595. * gtt_page_base = page offset within aperture
  596. * gtt_page_offset = offset within page in aperture
  597. * data_page_index = page number in get_user_pages return
  598. * data_page_offset = offset with data_page_index page.
  599. * page_length = bytes to copy for this page
  600. */
  601. gtt_page_base = offset & PAGE_MASK;
  602. gtt_page_offset = offset & ~PAGE_MASK;
  603. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  604. data_page_offset = data_ptr & ~PAGE_MASK;
  605. page_length = remain;
  606. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  607. page_length = PAGE_SIZE - gtt_page_offset;
  608. if ((data_page_offset + page_length) > PAGE_SIZE)
  609. page_length = PAGE_SIZE - data_page_offset;
  610. ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
  611. gtt_page_base, gtt_page_offset,
  612. user_pages[data_page_index],
  613. data_page_offset,
  614. page_length);
  615. /* If we get a fault while copying data, then (presumably) our
  616. * source page isn't available. Return the error and we'll
  617. * retry in the slow path.
  618. */
  619. if (ret)
  620. goto out_unpin_object;
  621. remain -= page_length;
  622. offset += page_length;
  623. data_ptr += page_length;
  624. }
  625. out_unpin_object:
  626. i915_gem_object_unpin(obj);
  627. out_unlock:
  628. mutex_unlock(&dev->struct_mutex);
  629. out_unpin_pages:
  630. for (i = 0; i < pinned_pages; i++)
  631. page_cache_release(user_pages[i]);
  632. drm_free_large(user_pages);
  633. return ret;
  634. }
  635. /**
  636. * This is the fast shmem pwrite path, which attempts to directly
  637. * copy_from_user into the kmapped pages backing the object.
  638. */
  639. static int
  640. i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  641. struct drm_i915_gem_pwrite *args,
  642. struct drm_file *file_priv)
  643. {
  644. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  645. ssize_t remain;
  646. loff_t offset, page_base;
  647. char __user *user_data;
  648. int page_offset, page_length;
  649. int ret;
  650. user_data = (char __user *) (uintptr_t) args->data_ptr;
  651. remain = args->size;
  652. mutex_lock(&dev->struct_mutex);
  653. ret = i915_gem_object_get_pages(obj, 0);
  654. if (ret != 0)
  655. goto fail_unlock;
  656. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  657. if (ret != 0)
  658. goto fail_put_pages;
  659. obj_priv = obj->driver_private;
  660. offset = args->offset;
  661. obj_priv->dirty = 1;
  662. while (remain > 0) {
  663. /* Operation in this page
  664. *
  665. * page_base = page offset within aperture
  666. * page_offset = offset within page
  667. * page_length = bytes to copy for this page
  668. */
  669. page_base = (offset & ~(PAGE_SIZE-1));
  670. page_offset = offset & (PAGE_SIZE-1);
  671. page_length = remain;
  672. if ((page_offset + remain) > PAGE_SIZE)
  673. page_length = PAGE_SIZE - page_offset;
  674. ret = fast_shmem_write(obj_priv->pages,
  675. page_base, page_offset,
  676. user_data, page_length);
  677. if (ret)
  678. goto fail_put_pages;
  679. remain -= page_length;
  680. user_data += page_length;
  681. offset += page_length;
  682. }
  683. fail_put_pages:
  684. i915_gem_object_put_pages(obj);
  685. fail_unlock:
  686. mutex_unlock(&dev->struct_mutex);
  687. return ret;
  688. }
  689. /**
  690. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  691. * the memory and maps it using kmap_atomic for copying.
  692. *
  693. * This avoids taking mmap_sem for faulting on the user's address while the
  694. * struct_mutex is held.
  695. */
  696. static int
  697. i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  698. struct drm_i915_gem_pwrite *args,
  699. struct drm_file *file_priv)
  700. {
  701. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  702. struct mm_struct *mm = current->mm;
  703. struct page **user_pages;
  704. ssize_t remain;
  705. loff_t offset, pinned_pages, i;
  706. loff_t first_data_page, last_data_page, num_pages;
  707. int shmem_page_index, shmem_page_offset;
  708. int data_page_index, data_page_offset;
  709. int page_length;
  710. int ret;
  711. uint64_t data_ptr = args->data_ptr;
  712. int do_bit17_swizzling;
  713. remain = args->size;
  714. /* Pin the user pages containing the data. We can't fault while
  715. * holding the struct mutex, and all of the pwrite implementations
  716. * want to hold it while dereferencing the user data.
  717. */
  718. first_data_page = data_ptr / PAGE_SIZE;
  719. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  720. num_pages = last_data_page - first_data_page + 1;
  721. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  722. if (user_pages == NULL)
  723. return -ENOMEM;
  724. down_read(&mm->mmap_sem);
  725. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  726. num_pages, 0, 0, user_pages, NULL);
  727. up_read(&mm->mmap_sem);
  728. if (pinned_pages < num_pages) {
  729. ret = -EFAULT;
  730. goto fail_put_user_pages;
  731. }
  732. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  733. mutex_lock(&dev->struct_mutex);
  734. ret = i915_gem_object_get_pages_or_evict(obj);
  735. if (ret)
  736. goto fail_unlock;
  737. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  738. if (ret != 0)
  739. goto fail_put_pages;
  740. obj_priv = obj->driver_private;
  741. offset = args->offset;
  742. obj_priv->dirty = 1;
  743. while (remain > 0) {
  744. /* Operation in this page
  745. *
  746. * shmem_page_index = page number within shmem file
  747. * shmem_page_offset = offset within page in shmem file
  748. * data_page_index = page number in get_user_pages return
  749. * data_page_offset = offset with data_page_index page.
  750. * page_length = bytes to copy for this page
  751. */
  752. shmem_page_index = offset / PAGE_SIZE;
  753. shmem_page_offset = offset & ~PAGE_MASK;
  754. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  755. data_page_offset = data_ptr & ~PAGE_MASK;
  756. page_length = remain;
  757. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  758. page_length = PAGE_SIZE - shmem_page_offset;
  759. if ((data_page_offset + page_length) > PAGE_SIZE)
  760. page_length = PAGE_SIZE - data_page_offset;
  761. if (do_bit17_swizzling) {
  762. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  763. shmem_page_offset,
  764. user_pages[data_page_index],
  765. data_page_offset,
  766. page_length,
  767. 0);
  768. } else {
  769. ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
  770. shmem_page_offset,
  771. user_pages[data_page_index],
  772. data_page_offset,
  773. page_length);
  774. }
  775. if (ret)
  776. goto fail_put_pages;
  777. remain -= page_length;
  778. data_ptr += page_length;
  779. offset += page_length;
  780. }
  781. fail_put_pages:
  782. i915_gem_object_put_pages(obj);
  783. fail_unlock:
  784. mutex_unlock(&dev->struct_mutex);
  785. fail_put_user_pages:
  786. for (i = 0; i < pinned_pages; i++)
  787. page_cache_release(user_pages[i]);
  788. drm_free_large(user_pages);
  789. return ret;
  790. }
  791. /**
  792. * Writes data to the object referenced by handle.
  793. *
  794. * On error, the contents of the buffer that were to be modified are undefined.
  795. */
  796. int
  797. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  798. struct drm_file *file_priv)
  799. {
  800. struct drm_i915_gem_pwrite *args = data;
  801. struct drm_gem_object *obj;
  802. struct drm_i915_gem_object *obj_priv;
  803. int ret = 0;
  804. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  805. if (obj == NULL)
  806. return -EBADF;
  807. obj_priv = obj->driver_private;
  808. /* Bounds check destination.
  809. *
  810. * XXX: This could use review for overflow issues...
  811. */
  812. if (args->offset > obj->size || args->size > obj->size ||
  813. args->offset + args->size > obj->size) {
  814. drm_gem_object_unreference_unlocked(obj);
  815. return -EINVAL;
  816. }
  817. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  818. * it would end up going through the fenced access, and we'll get
  819. * different detiling behavior between reading and writing.
  820. * pread/pwrite currently are reading and writing from the CPU
  821. * perspective, requiring manual detiling by the client.
  822. */
  823. if (obj_priv->phys_obj)
  824. ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
  825. else if (obj_priv->tiling_mode == I915_TILING_NONE &&
  826. dev->gtt_total != 0) {
  827. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
  828. if (ret == -EFAULT) {
  829. ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
  830. file_priv);
  831. }
  832. } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
  833. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
  834. } else {
  835. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
  836. if (ret == -EFAULT) {
  837. ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
  838. file_priv);
  839. }
  840. }
  841. #if WATCH_PWRITE
  842. if (ret)
  843. DRM_INFO("pwrite failed %d\n", ret);
  844. #endif
  845. drm_gem_object_unreference_unlocked(obj);
  846. return ret;
  847. }
  848. /**
  849. * Called when user space prepares to use an object with the CPU, either
  850. * through the mmap ioctl's mapping or a GTT mapping.
  851. */
  852. int
  853. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv)
  855. {
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. struct drm_i915_gem_set_domain *args = data;
  858. struct drm_gem_object *obj;
  859. struct drm_i915_gem_object *obj_priv;
  860. uint32_t read_domains = args->read_domains;
  861. uint32_t write_domain = args->write_domain;
  862. int ret;
  863. if (!(dev->driver->driver_features & DRIVER_GEM))
  864. return -ENODEV;
  865. /* Only handle setting domains to types used by the CPU. */
  866. if (write_domain & I915_GEM_GPU_DOMAINS)
  867. return -EINVAL;
  868. if (read_domains & I915_GEM_GPU_DOMAINS)
  869. return -EINVAL;
  870. /* Having something in the write domain implies it's in the read
  871. * domain, and only that read domain. Enforce that in the request.
  872. */
  873. if (write_domain != 0 && read_domains != write_domain)
  874. return -EINVAL;
  875. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  876. if (obj == NULL)
  877. return -EBADF;
  878. obj_priv = obj->driver_private;
  879. mutex_lock(&dev->struct_mutex);
  880. intel_mark_busy(dev, obj);
  881. #if WATCH_BUF
  882. DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
  883. obj, obj->size, read_domains, write_domain);
  884. #endif
  885. if (read_domains & I915_GEM_DOMAIN_GTT) {
  886. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  887. /* Update the LRU on the fence for the CPU access that's
  888. * about to occur.
  889. */
  890. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  891. list_move_tail(&obj_priv->fence_list,
  892. &dev_priv->mm.fence_list);
  893. }
  894. /* Silently promote "you're not bound, there was nothing to do"
  895. * to success, since the client was just asking us to
  896. * make sure everything was done.
  897. */
  898. if (ret == -EINVAL)
  899. ret = 0;
  900. } else {
  901. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  902. }
  903. drm_gem_object_unreference(obj);
  904. mutex_unlock(&dev->struct_mutex);
  905. return ret;
  906. }
  907. /**
  908. * Called when user space has done writes to this buffer
  909. */
  910. int
  911. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  912. struct drm_file *file_priv)
  913. {
  914. struct drm_i915_gem_sw_finish *args = data;
  915. struct drm_gem_object *obj;
  916. struct drm_i915_gem_object *obj_priv;
  917. int ret = 0;
  918. if (!(dev->driver->driver_features & DRIVER_GEM))
  919. return -ENODEV;
  920. mutex_lock(&dev->struct_mutex);
  921. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  922. if (obj == NULL) {
  923. mutex_unlock(&dev->struct_mutex);
  924. return -EBADF;
  925. }
  926. #if WATCH_BUF
  927. DRM_INFO("%s: sw_finish %d (%p %zd)\n",
  928. __func__, args->handle, obj, obj->size);
  929. #endif
  930. obj_priv = obj->driver_private;
  931. /* Pinned buffers may be scanout, so flush the cache */
  932. if (obj_priv->pin_count)
  933. i915_gem_object_flush_cpu_write_domain(obj);
  934. drm_gem_object_unreference(obj);
  935. mutex_unlock(&dev->struct_mutex);
  936. return ret;
  937. }
  938. /**
  939. * Maps the contents of an object, returning the address it is mapped
  940. * into.
  941. *
  942. * While the mapping holds a reference on the contents of the object, it doesn't
  943. * imply a ref on the object itself.
  944. */
  945. int
  946. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  947. struct drm_file *file_priv)
  948. {
  949. struct drm_i915_gem_mmap *args = data;
  950. struct drm_gem_object *obj;
  951. loff_t offset;
  952. unsigned long addr;
  953. if (!(dev->driver->driver_features & DRIVER_GEM))
  954. return -ENODEV;
  955. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  956. if (obj == NULL)
  957. return -EBADF;
  958. offset = args->offset;
  959. down_write(&current->mm->mmap_sem);
  960. addr = do_mmap(obj->filp, 0, args->size,
  961. PROT_READ | PROT_WRITE, MAP_SHARED,
  962. args->offset);
  963. up_write(&current->mm->mmap_sem);
  964. drm_gem_object_unreference_unlocked(obj);
  965. if (IS_ERR((void *)addr))
  966. return addr;
  967. args->addr_ptr = (uint64_t) addr;
  968. return 0;
  969. }
  970. /**
  971. * i915_gem_fault - fault a page into the GTT
  972. * vma: VMA in question
  973. * vmf: fault info
  974. *
  975. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  976. * from userspace. The fault handler takes care of binding the object to
  977. * the GTT (if needed), allocating and programming a fence register (again,
  978. * only if needed based on whether the old reg is still valid or the object
  979. * is tiled) and inserting a new PTE into the faulting process.
  980. *
  981. * Note that the faulting process may involve evicting existing objects
  982. * from the GTT and/or fence registers to make room. So performance may
  983. * suffer if the GTT working set is large or there are few fence registers
  984. * left.
  985. */
  986. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  987. {
  988. struct drm_gem_object *obj = vma->vm_private_data;
  989. struct drm_device *dev = obj->dev;
  990. struct drm_i915_private *dev_priv = dev->dev_private;
  991. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  992. pgoff_t page_offset;
  993. unsigned long pfn;
  994. int ret = 0;
  995. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  996. /* We don't use vmf->pgoff since that has the fake offset */
  997. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  998. PAGE_SHIFT;
  999. /* Now bind it into the GTT if needed */
  1000. mutex_lock(&dev->struct_mutex);
  1001. if (!obj_priv->gtt_space) {
  1002. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1003. if (ret)
  1004. goto unlock;
  1005. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1006. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1007. if (ret)
  1008. goto unlock;
  1009. }
  1010. /* Need a new fence register? */
  1011. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1012. ret = i915_gem_object_get_fence_reg(obj);
  1013. if (ret)
  1014. goto unlock;
  1015. }
  1016. pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
  1017. page_offset;
  1018. /* Finally, remap it using the new GTT offset */
  1019. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1020. unlock:
  1021. mutex_unlock(&dev->struct_mutex);
  1022. switch (ret) {
  1023. case 0:
  1024. case -ERESTARTSYS:
  1025. return VM_FAULT_NOPAGE;
  1026. case -ENOMEM:
  1027. case -EAGAIN:
  1028. return VM_FAULT_OOM;
  1029. default:
  1030. return VM_FAULT_SIGBUS;
  1031. }
  1032. }
  1033. /**
  1034. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1035. * @obj: obj in question
  1036. *
  1037. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1038. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1039. * up the object based on the offset and sets up the various memory mapping
  1040. * structures.
  1041. *
  1042. * This routine allocates and attaches a fake offset for @obj.
  1043. */
  1044. static int
  1045. i915_gem_create_mmap_offset(struct drm_gem_object *obj)
  1046. {
  1047. struct drm_device *dev = obj->dev;
  1048. struct drm_gem_mm *mm = dev->mm_private;
  1049. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1050. struct drm_map_list *list;
  1051. struct drm_local_map *map;
  1052. int ret = 0;
  1053. /* Set the object up for mmap'ing */
  1054. list = &obj->map_list;
  1055. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1056. if (!list->map)
  1057. return -ENOMEM;
  1058. map = list->map;
  1059. map->type = _DRM_GEM;
  1060. map->size = obj->size;
  1061. map->handle = obj;
  1062. /* Get a DRM GEM mmap offset allocated... */
  1063. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1064. obj->size / PAGE_SIZE, 0, 0);
  1065. if (!list->file_offset_node) {
  1066. DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
  1067. ret = -ENOMEM;
  1068. goto out_free_list;
  1069. }
  1070. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1071. obj->size / PAGE_SIZE, 0);
  1072. if (!list->file_offset_node) {
  1073. ret = -ENOMEM;
  1074. goto out_free_list;
  1075. }
  1076. list->hash.key = list->file_offset_node->start;
  1077. if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
  1078. DRM_ERROR("failed to add to map hash\n");
  1079. ret = -ENOMEM;
  1080. goto out_free_mm;
  1081. }
  1082. /* By now we should be all set, any drm_mmap request on the offset
  1083. * below will get to our mmap & fault handler */
  1084. obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
  1085. return 0;
  1086. out_free_mm:
  1087. drm_mm_put_block(list->file_offset_node);
  1088. out_free_list:
  1089. kfree(list->map);
  1090. return ret;
  1091. }
  1092. /**
  1093. * i915_gem_release_mmap - remove physical page mappings
  1094. * @obj: obj in question
  1095. *
  1096. * Preserve the reservation of the mmapping with the DRM core code, but
  1097. * relinquish ownership of the pages back to the system.
  1098. *
  1099. * It is vital that we remove the page mapping if we have mapped a tiled
  1100. * object through the GTT and then lose the fence register due to
  1101. * resource pressure. Similarly if the object has been moved out of the
  1102. * aperture, than pages mapped into userspace must be revoked. Removing the
  1103. * mapping will then trigger a page fault on the next user access, allowing
  1104. * fixup by i915_gem_fault().
  1105. */
  1106. void
  1107. i915_gem_release_mmap(struct drm_gem_object *obj)
  1108. {
  1109. struct drm_device *dev = obj->dev;
  1110. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1111. if (dev->dev_mapping)
  1112. unmap_mapping_range(dev->dev_mapping,
  1113. obj_priv->mmap_offset, obj->size, 1);
  1114. }
  1115. static void
  1116. i915_gem_free_mmap_offset(struct drm_gem_object *obj)
  1117. {
  1118. struct drm_device *dev = obj->dev;
  1119. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1120. struct drm_gem_mm *mm = dev->mm_private;
  1121. struct drm_map_list *list;
  1122. list = &obj->map_list;
  1123. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1124. if (list->file_offset_node) {
  1125. drm_mm_put_block(list->file_offset_node);
  1126. list->file_offset_node = NULL;
  1127. }
  1128. if (list->map) {
  1129. kfree(list->map);
  1130. list->map = NULL;
  1131. }
  1132. obj_priv->mmap_offset = 0;
  1133. }
  1134. /**
  1135. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1136. * @obj: object to check
  1137. *
  1138. * Return the required GTT alignment for an object, taking into account
  1139. * potential fence register mapping if needed.
  1140. */
  1141. static uint32_t
  1142. i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
  1143. {
  1144. struct drm_device *dev = obj->dev;
  1145. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1146. int start, i;
  1147. /*
  1148. * Minimum alignment is 4k (GTT page size), but might be greater
  1149. * if a fence register is needed for the object.
  1150. */
  1151. if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
  1152. return 4096;
  1153. /*
  1154. * Previous chips need to be aligned to the size of the smallest
  1155. * fence register that can contain the object.
  1156. */
  1157. if (IS_I9XX(dev))
  1158. start = 1024*1024;
  1159. else
  1160. start = 512*1024;
  1161. for (i = start; i < obj->size; i <<= 1)
  1162. ;
  1163. return i;
  1164. }
  1165. /**
  1166. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1167. * @dev: DRM device
  1168. * @data: GTT mapping ioctl data
  1169. * @file_priv: GEM object info
  1170. *
  1171. * Simply returns the fake offset to userspace so it can mmap it.
  1172. * The mmap call will end up in drm_gem_mmap(), which will set things
  1173. * up so we can get faults in the handler above.
  1174. *
  1175. * The fault handler will take care of binding the object into the GTT
  1176. * (since it may have been evicted to make room for something), allocating
  1177. * a fence register, and mapping the appropriate aperture address into
  1178. * userspace.
  1179. */
  1180. int
  1181. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1182. struct drm_file *file_priv)
  1183. {
  1184. struct drm_i915_gem_mmap_gtt *args = data;
  1185. struct drm_i915_private *dev_priv = dev->dev_private;
  1186. struct drm_gem_object *obj;
  1187. struct drm_i915_gem_object *obj_priv;
  1188. int ret;
  1189. if (!(dev->driver->driver_features & DRIVER_GEM))
  1190. return -ENODEV;
  1191. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1192. if (obj == NULL)
  1193. return -EBADF;
  1194. mutex_lock(&dev->struct_mutex);
  1195. obj_priv = obj->driver_private;
  1196. if (obj_priv->madv != I915_MADV_WILLNEED) {
  1197. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1198. drm_gem_object_unreference(obj);
  1199. mutex_unlock(&dev->struct_mutex);
  1200. return -EINVAL;
  1201. }
  1202. if (!obj_priv->mmap_offset) {
  1203. ret = i915_gem_create_mmap_offset(obj);
  1204. if (ret) {
  1205. drm_gem_object_unreference(obj);
  1206. mutex_unlock(&dev->struct_mutex);
  1207. return ret;
  1208. }
  1209. }
  1210. args->offset = obj_priv->mmap_offset;
  1211. /*
  1212. * Pull it into the GTT so that we have a page list (makes the
  1213. * initial fault faster and any subsequent flushing possible).
  1214. */
  1215. if (!obj_priv->agp_mem) {
  1216. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1217. if (ret) {
  1218. drm_gem_object_unreference(obj);
  1219. mutex_unlock(&dev->struct_mutex);
  1220. return ret;
  1221. }
  1222. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1223. }
  1224. drm_gem_object_unreference(obj);
  1225. mutex_unlock(&dev->struct_mutex);
  1226. return 0;
  1227. }
  1228. void
  1229. i915_gem_object_put_pages(struct drm_gem_object *obj)
  1230. {
  1231. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1232. int page_count = obj->size / PAGE_SIZE;
  1233. int i;
  1234. BUG_ON(obj_priv->pages_refcount == 0);
  1235. BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
  1236. if (--obj_priv->pages_refcount != 0)
  1237. return;
  1238. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1239. i915_gem_object_save_bit_17_swizzle(obj);
  1240. if (obj_priv->madv == I915_MADV_DONTNEED)
  1241. obj_priv->dirty = 0;
  1242. for (i = 0; i < page_count; i++) {
  1243. if (obj_priv->pages[i] == NULL)
  1244. break;
  1245. if (obj_priv->dirty)
  1246. set_page_dirty(obj_priv->pages[i]);
  1247. if (obj_priv->madv == I915_MADV_WILLNEED)
  1248. mark_page_accessed(obj_priv->pages[i]);
  1249. page_cache_release(obj_priv->pages[i]);
  1250. }
  1251. obj_priv->dirty = 0;
  1252. drm_free_large(obj_priv->pages);
  1253. obj_priv->pages = NULL;
  1254. }
  1255. static void
  1256. i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno)
  1257. {
  1258. struct drm_device *dev = obj->dev;
  1259. drm_i915_private_t *dev_priv = dev->dev_private;
  1260. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1261. /* Add a reference if we're newly entering the active list. */
  1262. if (!obj_priv->active) {
  1263. drm_gem_object_reference(obj);
  1264. obj_priv->active = 1;
  1265. }
  1266. /* Move from whatever list we were on to the tail of execution. */
  1267. spin_lock(&dev_priv->mm.active_list_lock);
  1268. list_move_tail(&obj_priv->list,
  1269. &dev_priv->mm.active_list);
  1270. spin_unlock(&dev_priv->mm.active_list_lock);
  1271. obj_priv->last_rendering_seqno = seqno;
  1272. }
  1273. static void
  1274. i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
  1275. {
  1276. struct drm_device *dev = obj->dev;
  1277. drm_i915_private_t *dev_priv = dev->dev_private;
  1278. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1279. BUG_ON(!obj_priv->active);
  1280. list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
  1281. obj_priv->last_rendering_seqno = 0;
  1282. }
  1283. /* Immediately discard the backing storage */
  1284. static void
  1285. i915_gem_object_truncate(struct drm_gem_object *obj)
  1286. {
  1287. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1288. struct inode *inode;
  1289. inode = obj->filp->f_path.dentry->d_inode;
  1290. if (inode->i_op->truncate)
  1291. inode->i_op->truncate (inode);
  1292. obj_priv->madv = __I915_MADV_PURGED;
  1293. }
  1294. static inline int
  1295. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
  1296. {
  1297. return obj_priv->madv == I915_MADV_DONTNEED;
  1298. }
  1299. static void
  1300. i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
  1301. {
  1302. struct drm_device *dev = obj->dev;
  1303. drm_i915_private_t *dev_priv = dev->dev_private;
  1304. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1305. i915_verify_inactive(dev, __FILE__, __LINE__);
  1306. if (obj_priv->pin_count != 0)
  1307. list_del_init(&obj_priv->list);
  1308. else
  1309. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1310. BUG_ON(!list_empty(&obj_priv->gpu_write_list));
  1311. obj_priv->last_rendering_seqno = 0;
  1312. if (obj_priv->active) {
  1313. obj_priv->active = 0;
  1314. drm_gem_object_unreference(obj);
  1315. }
  1316. i915_verify_inactive(dev, __FILE__, __LINE__);
  1317. }
  1318. /**
  1319. * Creates a new sequence number, emitting a write of it to the status page
  1320. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  1321. *
  1322. * Must be called with struct_lock held.
  1323. *
  1324. * Returned sequence numbers are nonzero on success.
  1325. */
  1326. uint32_t
  1327. i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  1328. uint32_t flush_domains)
  1329. {
  1330. drm_i915_private_t *dev_priv = dev->dev_private;
  1331. struct drm_i915_file_private *i915_file_priv = NULL;
  1332. struct drm_i915_gem_request *request;
  1333. uint32_t seqno;
  1334. int was_empty;
  1335. RING_LOCALS;
  1336. if (file_priv != NULL)
  1337. i915_file_priv = file_priv->driver_priv;
  1338. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1339. if (request == NULL)
  1340. return 0;
  1341. /* Grab the seqno we're going to make this request be, and bump the
  1342. * next (skipping 0 so it can be the reserved no-seqno value).
  1343. */
  1344. seqno = dev_priv->mm.next_gem_seqno;
  1345. dev_priv->mm.next_gem_seqno++;
  1346. if (dev_priv->mm.next_gem_seqno == 0)
  1347. dev_priv->mm.next_gem_seqno++;
  1348. BEGIN_LP_RING(4);
  1349. OUT_RING(MI_STORE_DWORD_INDEX);
  1350. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1351. OUT_RING(seqno);
  1352. OUT_RING(MI_USER_INTERRUPT);
  1353. ADVANCE_LP_RING();
  1354. DRM_DEBUG_DRIVER("%d\n", seqno);
  1355. request->seqno = seqno;
  1356. request->emitted_jiffies = jiffies;
  1357. was_empty = list_empty(&dev_priv->mm.request_list);
  1358. list_add_tail(&request->list, &dev_priv->mm.request_list);
  1359. if (i915_file_priv) {
  1360. list_add_tail(&request->client_list,
  1361. &i915_file_priv->mm.request_list);
  1362. } else {
  1363. INIT_LIST_HEAD(&request->client_list);
  1364. }
  1365. /* Associate any objects on the flushing list matching the write
  1366. * domain we're flushing with our flush.
  1367. */
  1368. if (flush_domains != 0) {
  1369. struct drm_i915_gem_object *obj_priv, *next;
  1370. list_for_each_entry_safe(obj_priv, next,
  1371. &dev_priv->mm.gpu_write_list,
  1372. gpu_write_list) {
  1373. struct drm_gem_object *obj = obj_priv->obj;
  1374. if ((obj->write_domain & flush_domains) ==
  1375. obj->write_domain) {
  1376. uint32_t old_write_domain = obj->write_domain;
  1377. obj->write_domain = 0;
  1378. list_del_init(&obj_priv->gpu_write_list);
  1379. i915_gem_object_move_to_active(obj, seqno);
  1380. trace_i915_gem_object_change_domain(obj,
  1381. obj->read_domains,
  1382. old_write_domain);
  1383. }
  1384. }
  1385. }
  1386. if (!dev_priv->mm.suspended) {
  1387. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1388. if (was_empty)
  1389. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1390. }
  1391. return seqno;
  1392. }
  1393. /**
  1394. * Command execution barrier
  1395. *
  1396. * Ensures that all commands in the ring are finished
  1397. * before signalling the CPU
  1398. */
  1399. static uint32_t
  1400. i915_retire_commands(struct drm_device *dev)
  1401. {
  1402. drm_i915_private_t *dev_priv = dev->dev_private;
  1403. uint32_t cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1404. uint32_t flush_domains = 0;
  1405. RING_LOCALS;
  1406. /* The sampler always gets flushed on i965 (sigh) */
  1407. if (IS_I965G(dev))
  1408. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1409. BEGIN_LP_RING(2);
  1410. OUT_RING(cmd);
  1411. OUT_RING(0); /* noop */
  1412. ADVANCE_LP_RING();
  1413. return flush_domains;
  1414. }
  1415. /**
  1416. * Moves buffers associated only with the given active seqno from the active
  1417. * to inactive list, potentially freeing them.
  1418. */
  1419. static void
  1420. i915_gem_retire_request(struct drm_device *dev,
  1421. struct drm_i915_gem_request *request)
  1422. {
  1423. drm_i915_private_t *dev_priv = dev->dev_private;
  1424. trace_i915_gem_request_retire(dev, request->seqno);
  1425. /* Move any buffers on the active list that are no longer referenced
  1426. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1427. */
  1428. spin_lock(&dev_priv->mm.active_list_lock);
  1429. while (!list_empty(&dev_priv->mm.active_list)) {
  1430. struct drm_gem_object *obj;
  1431. struct drm_i915_gem_object *obj_priv;
  1432. obj_priv = list_first_entry(&dev_priv->mm.active_list,
  1433. struct drm_i915_gem_object,
  1434. list);
  1435. obj = obj_priv->obj;
  1436. /* If the seqno being retired doesn't match the oldest in the
  1437. * list, then the oldest in the list must still be newer than
  1438. * this seqno.
  1439. */
  1440. if (obj_priv->last_rendering_seqno != request->seqno)
  1441. goto out;
  1442. #if WATCH_LRU
  1443. DRM_INFO("%s: retire %d moves to inactive list %p\n",
  1444. __func__, request->seqno, obj);
  1445. #endif
  1446. if (obj->write_domain != 0)
  1447. i915_gem_object_move_to_flushing(obj);
  1448. else {
  1449. /* Take a reference on the object so it won't be
  1450. * freed while the spinlock is held. The list
  1451. * protection for this spinlock is safe when breaking
  1452. * the lock like this since the next thing we do
  1453. * is just get the head of the list again.
  1454. */
  1455. drm_gem_object_reference(obj);
  1456. i915_gem_object_move_to_inactive(obj);
  1457. spin_unlock(&dev_priv->mm.active_list_lock);
  1458. drm_gem_object_unreference(obj);
  1459. spin_lock(&dev_priv->mm.active_list_lock);
  1460. }
  1461. }
  1462. out:
  1463. spin_unlock(&dev_priv->mm.active_list_lock);
  1464. }
  1465. /**
  1466. * Returns true if seq1 is later than seq2.
  1467. */
  1468. bool
  1469. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1470. {
  1471. return (int32_t)(seq1 - seq2) >= 0;
  1472. }
  1473. uint32_t
  1474. i915_get_gem_seqno(struct drm_device *dev)
  1475. {
  1476. drm_i915_private_t *dev_priv = dev->dev_private;
  1477. return READ_HWSP(dev_priv, I915_GEM_HWS_INDEX);
  1478. }
  1479. /**
  1480. * This function clears the request list as sequence numbers are passed.
  1481. */
  1482. void
  1483. i915_gem_retire_requests(struct drm_device *dev)
  1484. {
  1485. drm_i915_private_t *dev_priv = dev->dev_private;
  1486. uint32_t seqno;
  1487. if (!dev_priv->hw_status_page || list_empty(&dev_priv->mm.request_list))
  1488. return;
  1489. seqno = i915_get_gem_seqno(dev);
  1490. while (!list_empty(&dev_priv->mm.request_list)) {
  1491. struct drm_i915_gem_request *request;
  1492. uint32_t retiring_seqno;
  1493. request = list_first_entry(&dev_priv->mm.request_list,
  1494. struct drm_i915_gem_request,
  1495. list);
  1496. retiring_seqno = request->seqno;
  1497. if (i915_seqno_passed(seqno, retiring_seqno) ||
  1498. atomic_read(&dev_priv->mm.wedged)) {
  1499. i915_gem_retire_request(dev, request);
  1500. list_del(&request->list);
  1501. list_del(&request->client_list);
  1502. kfree(request);
  1503. } else
  1504. break;
  1505. }
  1506. if (unlikely (dev_priv->trace_irq_seqno &&
  1507. i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
  1508. i915_user_irq_put(dev);
  1509. dev_priv->trace_irq_seqno = 0;
  1510. }
  1511. }
  1512. void
  1513. i915_gem_retire_work_handler(struct work_struct *work)
  1514. {
  1515. drm_i915_private_t *dev_priv;
  1516. struct drm_device *dev;
  1517. dev_priv = container_of(work, drm_i915_private_t,
  1518. mm.retire_work.work);
  1519. dev = dev_priv->dev;
  1520. mutex_lock(&dev->struct_mutex);
  1521. i915_gem_retire_requests(dev);
  1522. if (!dev_priv->mm.suspended &&
  1523. !list_empty(&dev_priv->mm.request_list))
  1524. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1525. mutex_unlock(&dev->struct_mutex);
  1526. }
  1527. int
  1528. i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible)
  1529. {
  1530. drm_i915_private_t *dev_priv = dev->dev_private;
  1531. u32 ier;
  1532. int ret = 0;
  1533. BUG_ON(seqno == 0);
  1534. if (atomic_read(&dev_priv->mm.wedged))
  1535. return -EIO;
  1536. if (!i915_seqno_passed(i915_get_gem_seqno(dev), seqno)) {
  1537. if (IS_IRONLAKE(dev))
  1538. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1539. else
  1540. ier = I915_READ(IER);
  1541. if (!ier) {
  1542. DRM_ERROR("something (likely vbetool) disabled "
  1543. "interrupts, re-enabling\n");
  1544. i915_driver_irq_preinstall(dev);
  1545. i915_driver_irq_postinstall(dev);
  1546. }
  1547. trace_i915_gem_request_wait_begin(dev, seqno);
  1548. dev_priv->mm.waiting_gem_seqno = seqno;
  1549. i915_user_irq_get(dev);
  1550. if (interruptible)
  1551. ret = wait_event_interruptible(dev_priv->irq_queue,
  1552. i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
  1553. atomic_read(&dev_priv->mm.wedged));
  1554. else
  1555. wait_event(dev_priv->irq_queue,
  1556. i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
  1557. atomic_read(&dev_priv->mm.wedged));
  1558. i915_user_irq_put(dev);
  1559. dev_priv->mm.waiting_gem_seqno = 0;
  1560. trace_i915_gem_request_wait_end(dev, seqno);
  1561. }
  1562. if (atomic_read(&dev_priv->mm.wedged))
  1563. ret = -EIO;
  1564. if (ret && ret != -ERESTARTSYS)
  1565. DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
  1566. __func__, ret, seqno, i915_get_gem_seqno(dev));
  1567. /* Directly dispatch request retiring. While we have the work queue
  1568. * to handle this, the waiter on a request often wants an associated
  1569. * buffer to have made it to the inactive list, and we would need
  1570. * a separate wait queue to handle that.
  1571. */
  1572. if (ret == 0)
  1573. i915_gem_retire_requests(dev);
  1574. return ret;
  1575. }
  1576. /**
  1577. * Waits for a sequence number to be signaled, and cleans up the
  1578. * request and object lists appropriately for that event.
  1579. */
  1580. static int
  1581. i915_wait_request(struct drm_device *dev, uint32_t seqno)
  1582. {
  1583. return i915_do_wait_request(dev, seqno, 1);
  1584. }
  1585. static void
  1586. i915_gem_flush(struct drm_device *dev,
  1587. uint32_t invalidate_domains,
  1588. uint32_t flush_domains)
  1589. {
  1590. drm_i915_private_t *dev_priv = dev->dev_private;
  1591. uint32_t cmd;
  1592. RING_LOCALS;
  1593. #if WATCH_EXEC
  1594. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  1595. invalidate_domains, flush_domains);
  1596. #endif
  1597. trace_i915_gem_request_flush(dev, dev_priv->mm.next_gem_seqno,
  1598. invalidate_domains, flush_domains);
  1599. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1600. drm_agp_chipset_flush(dev);
  1601. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  1602. /*
  1603. * read/write caches:
  1604. *
  1605. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  1606. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  1607. * also flushed at 2d versus 3d pipeline switches.
  1608. *
  1609. * read-only caches:
  1610. *
  1611. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  1612. * MI_READ_FLUSH is set, and is always flushed on 965.
  1613. *
  1614. * I915_GEM_DOMAIN_COMMAND may not exist?
  1615. *
  1616. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  1617. * invalidated when MI_EXE_FLUSH is set.
  1618. *
  1619. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  1620. * invalidated with every MI_FLUSH.
  1621. *
  1622. * TLBs:
  1623. *
  1624. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  1625. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  1626. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  1627. * are flushed at any MI_FLUSH.
  1628. */
  1629. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1630. if ((invalidate_domains|flush_domains) &
  1631. I915_GEM_DOMAIN_RENDER)
  1632. cmd &= ~MI_NO_WRITE_FLUSH;
  1633. if (!IS_I965G(dev)) {
  1634. /*
  1635. * On the 965, the sampler cache always gets flushed
  1636. * and this bit is reserved.
  1637. */
  1638. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  1639. cmd |= MI_READ_FLUSH;
  1640. }
  1641. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  1642. cmd |= MI_EXE_FLUSH;
  1643. #if WATCH_EXEC
  1644. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  1645. #endif
  1646. BEGIN_LP_RING(2);
  1647. OUT_RING(cmd);
  1648. OUT_RING(MI_NOOP);
  1649. ADVANCE_LP_RING();
  1650. }
  1651. }
  1652. /**
  1653. * Ensures that all rendering to the object has completed and the object is
  1654. * safe to unbind from the GTT or access from the CPU.
  1655. */
  1656. static int
  1657. i915_gem_object_wait_rendering(struct drm_gem_object *obj)
  1658. {
  1659. struct drm_device *dev = obj->dev;
  1660. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1661. int ret;
  1662. /* This function only exists to support waiting for existing rendering,
  1663. * not for emitting required flushes.
  1664. */
  1665. BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1666. /* If there is rendering queued on the buffer being evicted, wait for
  1667. * it.
  1668. */
  1669. if (obj_priv->active) {
  1670. #if WATCH_BUF
  1671. DRM_INFO("%s: object %p wait for seqno %08x\n",
  1672. __func__, obj, obj_priv->last_rendering_seqno);
  1673. #endif
  1674. ret = i915_wait_request(dev, obj_priv->last_rendering_seqno);
  1675. if (ret != 0)
  1676. return ret;
  1677. }
  1678. return 0;
  1679. }
  1680. /**
  1681. * Unbinds an object from the GTT aperture.
  1682. */
  1683. int
  1684. i915_gem_object_unbind(struct drm_gem_object *obj)
  1685. {
  1686. struct drm_device *dev = obj->dev;
  1687. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1688. int ret = 0;
  1689. #if WATCH_BUF
  1690. DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
  1691. DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
  1692. #endif
  1693. if (obj_priv->gtt_space == NULL)
  1694. return 0;
  1695. if (obj_priv->pin_count != 0) {
  1696. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1697. return -EINVAL;
  1698. }
  1699. /* blow away mappings if mapped through GTT */
  1700. i915_gem_release_mmap(obj);
  1701. /* Move the object to the CPU domain to ensure that
  1702. * any possible CPU writes while it's not in the GTT
  1703. * are flushed when we go to remap it. This will
  1704. * also ensure that all pending GPU writes are finished
  1705. * before we unbind.
  1706. */
  1707. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1708. if (ret) {
  1709. if (ret != -ERESTARTSYS)
  1710. DRM_ERROR("set_domain failed: %d\n", ret);
  1711. return ret;
  1712. }
  1713. BUG_ON(obj_priv->active);
  1714. /* release the fence reg _after_ flushing */
  1715. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  1716. i915_gem_clear_fence_reg(obj);
  1717. if (obj_priv->agp_mem != NULL) {
  1718. drm_unbind_agp(obj_priv->agp_mem);
  1719. drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
  1720. obj_priv->agp_mem = NULL;
  1721. }
  1722. i915_gem_object_put_pages(obj);
  1723. BUG_ON(obj_priv->pages_refcount);
  1724. if (obj_priv->gtt_space) {
  1725. atomic_dec(&dev->gtt_count);
  1726. atomic_sub(obj->size, &dev->gtt_memory);
  1727. drm_mm_put_block(obj_priv->gtt_space);
  1728. obj_priv->gtt_space = NULL;
  1729. }
  1730. /* Remove ourselves from the LRU list if present. */
  1731. if (!list_empty(&obj_priv->list))
  1732. list_del_init(&obj_priv->list);
  1733. if (i915_gem_object_is_purgeable(obj_priv))
  1734. i915_gem_object_truncate(obj);
  1735. trace_i915_gem_object_unbind(obj);
  1736. return 0;
  1737. }
  1738. static struct drm_gem_object *
  1739. i915_gem_find_inactive_object(struct drm_device *dev, int min_size)
  1740. {
  1741. drm_i915_private_t *dev_priv = dev->dev_private;
  1742. struct drm_i915_gem_object *obj_priv;
  1743. struct drm_gem_object *best = NULL;
  1744. struct drm_gem_object *first = NULL;
  1745. /* Try to find the smallest clean object */
  1746. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  1747. struct drm_gem_object *obj = obj_priv->obj;
  1748. if (obj->size >= min_size) {
  1749. if ((!obj_priv->dirty ||
  1750. i915_gem_object_is_purgeable(obj_priv)) &&
  1751. (!best || obj->size < best->size)) {
  1752. best = obj;
  1753. if (best->size == min_size)
  1754. return best;
  1755. }
  1756. if (!first)
  1757. first = obj;
  1758. }
  1759. }
  1760. return best ? best : first;
  1761. }
  1762. static int
  1763. i915_gem_evict_everything(struct drm_device *dev)
  1764. {
  1765. drm_i915_private_t *dev_priv = dev->dev_private;
  1766. int ret;
  1767. uint32_t seqno;
  1768. bool lists_empty;
  1769. spin_lock(&dev_priv->mm.active_list_lock);
  1770. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1771. list_empty(&dev_priv->mm.flushing_list) &&
  1772. list_empty(&dev_priv->mm.active_list));
  1773. spin_unlock(&dev_priv->mm.active_list_lock);
  1774. if (lists_empty)
  1775. return -ENOSPC;
  1776. /* Flush everything (on to the inactive lists) and evict */
  1777. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1778. seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
  1779. if (seqno == 0)
  1780. return -ENOMEM;
  1781. ret = i915_wait_request(dev, seqno);
  1782. if (ret)
  1783. return ret;
  1784. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  1785. ret = i915_gem_evict_from_inactive_list(dev);
  1786. if (ret)
  1787. return ret;
  1788. spin_lock(&dev_priv->mm.active_list_lock);
  1789. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1790. list_empty(&dev_priv->mm.flushing_list) &&
  1791. list_empty(&dev_priv->mm.active_list));
  1792. spin_unlock(&dev_priv->mm.active_list_lock);
  1793. BUG_ON(!lists_empty);
  1794. return 0;
  1795. }
  1796. static int
  1797. i915_gem_evict_something(struct drm_device *dev, int min_size)
  1798. {
  1799. drm_i915_private_t *dev_priv = dev->dev_private;
  1800. struct drm_gem_object *obj;
  1801. int ret;
  1802. for (;;) {
  1803. i915_gem_retire_requests(dev);
  1804. /* If there's an inactive buffer available now, grab it
  1805. * and be done.
  1806. */
  1807. obj = i915_gem_find_inactive_object(dev, min_size);
  1808. if (obj) {
  1809. struct drm_i915_gem_object *obj_priv;
  1810. #if WATCH_LRU
  1811. DRM_INFO("%s: evicting %p\n", __func__, obj);
  1812. #endif
  1813. obj_priv = obj->driver_private;
  1814. BUG_ON(obj_priv->pin_count != 0);
  1815. BUG_ON(obj_priv->active);
  1816. /* Wait on the rendering and unbind the buffer. */
  1817. return i915_gem_object_unbind(obj);
  1818. }
  1819. /* If we didn't get anything, but the ring is still processing
  1820. * things, wait for the next to finish and hopefully leave us
  1821. * a buffer to evict.
  1822. */
  1823. if (!list_empty(&dev_priv->mm.request_list)) {
  1824. struct drm_i915_gem_request *request;
  1825. request = list_first_entry(&dev_priv->mm.request_list,
  1826. struct drm_i915_gem_request,
  1827. list);
  1828. ret = i915_wait_request(dev, request->seqno);
  1829. if (ret)
  1830. return ret;
  1831. continue;
  1832. }
  1833. /* If we didn't have anything on the request list but there
  1834. * are buffers awaiting a flush, emit one and try again.
  1835. * When we wait on it, those buffers waiting for that flush
  1836. * will get moved to inactive.
  1837. */
  1838. if (!list_empty(&dev_priv->mm.flushing_list)) {
  1839. struct drm_i915_gem_object *obj_priv;
  1840. /* Find an object that we can immediately reuse */
  1841. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  1842. obj = obj_priv->obj;
  1843. if (obj->size >= min_size)
  1844. break;
  1845. obj = NULL;
  1846. }
  1847. if (obj != NULL) {
  1848. uint32_t seqno;
  1849. i915_gem_flush(dev,
  1850. obj->write_domain,
  1851. obj->write_domain);
  1852. seqno = i915_add_request(dev, NULL, obj->write_domain);
  1853. if (seqno == 0)
  1854. return -ENOMEM;
  1855. ret = i915_wait_request(dev, seqno);
  1856. if (ret)
  1857. return ret;
  1858. continue;
  1859. }
  1860. }
  1861. /* If we didn't do any of the above, there's no single buffer
  1862. * large enough to swap out for the new one, so just evict
  1863. * everything and start again. (This should be rare.)
  1864. */
  1865. if (!list_empty (&dev_priv->mm.inactive_list))
  1866. return i915_gem_evict_from_inactive_list(dev);
  1867. else
  1868. return i915_gem_evict_everything(dev);
  1869. }
  1870. }
  1871. int
  1872. i915_gem_object_get_pages(struct drm_gem_object *obj,
  1873. gfp_t gfpmask)
  1874. {
  1875. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1876. int page_count, i;
  1877. struct address_space *mapping;
  1878. struct inode *inode;
  1879. struct page *page;
  1880. int ret;
  1881. if (obj_priv->pages_refcount++ != 0)
  1882. return 0;
  1883. /* Get the list of pages out of our struct file. They'll be pinned
  1884. * at this point until we release them.
  1885. */
  1886. page_count = obj->size / PAGE_SIZE;
  1887. BUG_ON(obj_priv->pages != NULL);
  1888. obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
  1889. if (obj_priv->pages == NULL) {
  1890. obj_priv->pages_refcount--;
  1891. return -ENOMEM;
  1892. }
  1893. inode = obj->filp->f_path.dentry->d_inode;
  1894. mapping = inode->i_mapping;
  1895. for (i = 0; i < page_count; i++) {
  1896. page = read_cache_page_gfp(mapping, i,
  1897. mapping_gfp_mask (mapping) |
  1898. __GFP_COLD |
  1899. gfpmask);
  1900. if (IS_ERR(page)) {
  1901. ret = PTR_ERR(page);
  1902. i915_gem_object_put_pages(obj);
  1903. return ret;
  1904. }
  1905. obj_priv->pages[i] = page;
  1906. }
  1907. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1908. i915_gem_object_do_bit_17_swizzle(obj);
  1909. return 0;
  1910. }
  1911. static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
  1912. {
  1913. struct drm_gem_object *obj = reg->obj;
  1914. struct drm_device *dev = obj->dev;
  1915. drm_i915_private_t *dev_priv = dev->dev_private;
  1916. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1917. int regnum = obj_priv->fence_reg;
  1918. uint64_t val;
  1919. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1920. 0xfffff000) << 32;
  1921. val |= obj_priv->gtt_offset & 0xfffff000;
  1922. val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1923. if (obj_priv->tiling_mode == I915_TILING_Y)
  1924. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1925. val |= I965_FENCE_REG_VALID;
  1926. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1927. }
  1928. static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
  1929. {
  1930. struct drm_gem_object *obj = reg->obj;
  1931. struct drm_device *dev = obj->dev;
  1932. drm_i915_private_t *dev_priv = dev->dev_private;
  1933. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1934. int regnum = obj_priv->fence_reg;
  1935. int tile_width;
  1936. uint32_t fence_reg, val;
  1937. uint32_t pitch_val;
  1938. if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
  1939. (obj_priv->gtt_offset & (obj->size - 1))) {
  1940. WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
  1941. __func__, obj_priv->gtt_offset, obj->size);
  1942. return;
  1943. }
  1944. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1945. HAS_128_BYTE_Y_TILING(dev))
  1946. tile_width = 128;
  1947. else
  1948. tile_width = 512;
  1949. /* Note: pitch better be a power of two tile widths */
  1950. pitch_val = obj_priv->stride / tile_width;
  1951. pitch_val = ffs(pitch_val) - 1;
  1952. val = obj_priv->gtt_offset;
  1953. if (obj_priv->tiling_mode == I915_TILING_Y)
  1954. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1955. val |= I915_FENCE_SIZE_BITS(obj->size);
  1956. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1957. val |= I830_FENCE_REG_VALID;
  1958. if (regnum < 8)
  1959. fence_reg = FENCE_REG_830_0 + (regnum * 4);
  1960. else
  1961. fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
  1962. I915_WRITE(fence_reg, val);
  1963. }
  1964. static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
  1965. {
  1966. struct drm_gem_object *obj = reg->obj;
  1967. struct drm_device *dev = obj->dev;
  1968. drm_i915_private_t *dev_priv = dev->dev_private;
  1969. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1970. int regnum = obj_priv->fence_reg;
  1971. uint32_t val;
  1972. uint32_t pitch_val;
  1973. uint32_t fence_size_bits;
  1974. if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
  1975. (obj_priv->gtt_offset & (obj->size - 1))) {
  1976. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  1977. __func__, obj_priv->gtt_offset);
  1978. return;
  1979. }
  1980. pitch_val = obj_priv->stride / 128;
  1981. pitch_val = ffs(pitch_val) - 1;
  1982. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  1983. val = obj_priv->gtt_offset;
  1984. if (obj_priv->tiling_mode == I915_TILING_Y)
  1985. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1986. fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
  1987. WARN_ON(fence_size_bits & ~0x00000f00);
  1988. val |= fence_size_bits;
  1989. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1990. val |= I830_FENCE_REG_VALID;
  1991. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  1992. }
  1993. /**
  1994. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  1995. * @obj: object to map through a fence reg
  1996. *
  1997. * When mapping objects through the GTT, userspace wants to be able to write
  1998. * to them without having to worry about swizzling if the object is tiled.
  1999. *
  2000. * This function walks the fence regs looking for a free one for @obj,
  2001. * stealing one if it can't find any.
  2002. *
  2003. * It then sets up the reg based on the object's properties: address, pitch
  2004. * and tiling format.
  2005. */
  2006. int
  2007. i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
  2008. {
  2009. struct drm_device *dev = obj->dev;
  2010. struct drm_i915_private *dev_priv = dev->dev_private;
  2011. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2012. struct drm_i915_fence_reg *reg = NULL;
  2013. struct drm_i915_gem_object *old_obj_priv = NULL;
  2014. int i, ret, avail;
  2015. /* Just update our place in the LRU if our fence is getting used. */
  2016. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  2017. list_move_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  2018. return 0;
  2019. }
  2020. switch (obj_priv->tiling_mode) {
  2021. case I915_TILING_NONE:
  2022. WARN(1, "allocating a fence for non-tiled object?\n");
  2023. break;
  2024. case I915_TILING_X:
  2025. if (!obj_priv->stride)
  2026. return -EINVAL;
  2027. WARN((obj_priv->stride & (512 - 1)),
  2028. "object 0x%08x is X tiled but has non-512B pitch\n",
  2029. obj_priv->gtt_offset);
  2030. break;
  2031. case I915_TILING_Y:
  2032. if (!obj_priv->stride)
  2033. return -EINVAL;
  2034. WARN((obj_priv->stride & (128 - 1)),
  2035. "object 0x%08x is Y tiled but has non-128B pitch\n",
  2036. obj_priv->gtt_offset);
  2037. break;
  2038. }
  2039. /* First try to find a free reg */
  2040. avail = 0;
  2041. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2042. reg = &dev_priv->fence_regs[i];
  2043. if (!reg->obj)
  2044. break;
  2045. old_obj_priv = reg->obj->driver_private;
  2046. if (!old_obj_priv->pin_count)
  2047. avail++;
  2048. }
  2049. /* None available, try to steal one or wait for a user to finish */
  2050. if (i == dev_priv->num_fence_regs) {
  2051. struct drm_gem_object *old_obj = NULL;
  2052. if (avail == 0)
  2053. return -ENOSPC;
  2054. list_for_each_entry(old_obj_priv, &dev_priv->mm.fence_list,
  2055. fence_list) {
  2056. old_obj = old_obj_priv->obj;
  2057. if (old_obj_priv->pin_count)
  2058. continue;
  2059. /* Take a reference, as otherwise the wait_rendering
  2060. * below may cause the object to get freed out from
  2061. * under us.
  2062. */
  2063. drm_gem_object_reference(old_obj);
  2064. /* i915 uses fences for GPU access to tiled buffers */
  2065. if (IS_I965G(dev) || !old_obj_priv->active)
  2066. break;
  2067. /* This brings the object to the head of the LRU if it
  2068. * had been written to. The only way this should
  2069. * result in us waiting longer than the expected
  2070. * optimal amount of time is if there was a
  2071. * fence-using buffer later that was read-only.
  2072. */
  2073. i915_gem_object_flush_gpu_write_domain(old_obj);
  2074. ret = i915_gem_object_wait_rendering(old_obj);
  2075. if (ret != 0) {
  2076. drm_gem_object_unreference(old_obj);
  2077. return ret;
  2078. }
  2079. break;
  2080. }
  2081. /*
  2082. * Zap this virtual mapping so we can set up a fence again
  2083. * for this object next time we need it.
  2084. */
  2085. i915_gem_release_mmap(old_obj);
  2086. i = old_obj_priv->fence_reg;
  2087. reg = &dev_priv->fence_regs[i];
  2088. old_obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2089. list_del_init(&old_obj_priv->fence_list);
  2090. drm_gem_object_unreference(old_obj);
  2091. }
  2092. obj_priv->fence_reg = i;
  2093. list_add_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  2094. reg->obj = obj;
  2095. if (IS_I965G(dev))
  2096. i965_write_fence_reg(reg);
  2097. else if (IS_I9XX(dev))
  2098. i915_write_fence_reg(reg);
  2099. else
  2100. i830_write_fence_reg(reg);
  2101. trace_i915_gem_object_get_fence(obj, i, obj_priv->tiling_mode);
  2102. return 0;
  2103. }
  2104. /**
  2105. * i915_gem_clear_fence_reg - clear out fence register info
  2106. * @obj: object to clear
  2107. *
  2108. * Zeroes out the fence register itself and clears out the associated
  2109. * data structures in dev_priv and obj_priv.
  2110. */
  2111. static void
  2112. i915_gem_clear_fence_reg(struct drm_gem_object *obj)
  2113. {
  2114. struct drm_device *dev = obj->dev;
  2115. drm_i915_private_t *dev_priv = dev->dev_private;
  2116. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2117. if (IS_I965G(dev))
  2118. I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
  2119. else {
  2120. uint32_t fence_reg;
  2121. if (obj_priv->fence_reg < 8)
  2122. fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
  2123. else
  2124. fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
  2125. 8) * 4;
  2126. I915_WRITE(fence_reg, 0);
  2127. }
  2128. dev_priv->fence_regs[obj_priv->fence_reg].obj = NULL;
  2129. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2130. list_del_init(&obj_priv->fence_list);
  2131. }
  2132. /**
  2133. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2134. * to the buffer to finish, and then resets the fence register.
  2135. * @obj: tiled object holding a fence register.
  2136. *
  2137. * Zeroes out the fence register itself and clears out the associated
  2138. * data structures in dev_priv and obj_priv.
  2139. */
  2140. int
  2141. i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
  2142. {
  2143. struct drm_device *dev = obj->dev;
  2144. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2145. if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
  2146. return 0;
  2147. /* On the i915, GPU access to tiled buffers is via a fence,
  2148. * therefore we must wait for any outstanding access to complete
  2149. * before clearing the fence.
  2150. */
  2151. if (!IS_I965G(dev)) {
  2152. int ret;
  2153. i915_gem_object_flush_gpu_write_domain(obj);
  2154. i915_gem_object_flush_gtt_write_domain(obj);
  2155. ret = i915_gem_object_wait_rendering(obj);
  2156. if (ret != 0)
  2157. return ret;
  2158. }
  2159. i915_gem_clear_fence_reg (obj);
  2160. return 0;
  2161. }
  2162. /**
  2163. * Finds free space in the GTT aperture and binds the object there.
  2164. */
  2165. static int
  2166. i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
  2167. {
  2168. struct drm_device *dev = obj->dev;
  2169. drm_i915_private_t *dev_priv = dev->dev_private;
  2170. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2171. struct drm_mm_node *free_space;
  2172. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2173. int ret;
  2174. if (obj_priv->madv != I915_MADV_WILLNEED) {
  2175. DRM_ERROR("Attempting to bind a purgeable object\n");
  2176. return -EINVAL;
  2177. }
  2178. if (alignment == 0)
  2179. alignment = i915_gem_get_gtt_alignment(obj);
  2180. if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
  2181. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2182. return -EINVAL;
  2183. }
  2184. search_free:
  2185. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2186. obj->size, alignment, 0);
  2187. if (free_space != NULL) {
  2188. obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
  2189. alignment);
  2190. if (obj_priv->gtt_space != NULL) {
  2191. obj_priv->gtt_space->private = obj;
  2192. obj_priv->gtt_offset = obj_priv->gtt_space->start;
  2193. }
  2194. }
  2195. if (obj_priv->gtt_space == NULL) {
  2196. /* If the gtt is empty and we're still having trouble
  2197. * fitting our object in, we're out of memory.
  2198. */
  2199. #if WATCH_LRU
  2200. DRM_INFO("%s: GTT full, evicting something\n", __func__);
  2201. #endif
  2202. ret = i915_gem_evict_something(dev, obj->size);
  2203. if (ret)
  2204. return ret;
  2205. goto search_free;
  2206. }
  2207. #if WATCH_BUF
  2208. DRM_INFO("Binding object of size %zd at 0x%08x\n",
  2209. obj->size, obj_priv->gtt_offset);
  2210. #endif
  2211. ret = i915_gem_object_get_pages(obj, gfpmask);
  2212. if (ret) {
  2213. drm_mm_put_block(obj_priv->gtt_space);
  2214. obj_priv->gtt_space = NULL;
  2215. if (ret == -ENOMEM) {
  2216. /* first try to clear up some space from the GTT */
  2217. ret = i915_gem_evict_something(dev, obj->size);
  2218. if (ret) {
  2219. /* now try to shrink everyone else */
  2220. if (gfpmask) {
  2221. gfpmask = 0;
  2222. goto search_free;
  2223. }
  2224. return ret;
  2225. }
  2226. goto search_free;
  2227. }
  2228. return ret;
  2229. }
  2230. /* Create an AGP memory structure pointing at our pages, and bind it
  2231. * into the GTT.
  2232. */
  2233. obj_priv->agp_mem = drm_agp_bind_pages(dev,
  2234. obj_priv->pages,
  2235. obj->size >> PAGE_SHIFT,
  2236. obj_priv->gtt_offset,
  2237. obj_priv->agp_type);
  2238. if (obj_priv->agp_mem == NULL) {
  2239. i915_gem_object_put_pages(obj);
  2240. drm_mm_put_block(obj_priv->gtt_space);
  2241. obj_priv->gtt_space = NULL;
  2242. ret = i915_gem_evict_something(dev, obj->size);
  2243. if (ret)
  2244. return ret;
  2245. goto search_free;
  2246. }
  2247. atomic_inc(&dev->gtt_count);
  2248. atomic_add(obj->size, &dev->gtt_memory);
  2249. /* Assert that the object is not currently in any GPU domain. As it
  2250. * wasn't in the GTT, there shouldn't be any way it could have been in
  2251. * a GPU cache
  2252. */
  2253. BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
  2254. BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
  2255. trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
  2256. return 0;
  2257. }
  2258. void
  2259. i915_gem_clflush_object(struct drm_gem_object *obj)
  2260. {
  2261. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2262. /* If we don't have a page list set up, then we're not pinned
  2263. * to GPU, and we can ignore the cache flush because it'll happen
  2264. * again at bind time.
  2265. */
  2266. if (obj_priv->pages == NULL)
  2267. return;
  2268. trace_i915_gem_object_clflush(obj);
  2269. drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
  2270. }
  2271. /** Flushes any GPU write domain for the object if it's dirty. */
  2272. static void
  2273. i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
  2274. {
  2275. struct drm_device *dev = obj->dev;
  2276. uint32_t seqno;
  2277. uint32_t old_write_domain;
  2278. if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2279. return;
  2280. /* Queue the GPU write cache flushing we need. */
  2281. old_write_domain = obj->write_domain;
  2282. i915_gem_flush(dev, 0, obj->write_domain);
  2283. seqno = i915_add_request(dev, NULL, obj->write_domain);
  2284. BUG_ON(obj->write_domain);
  2285. i915_gem_object_move_to_active(obj, seqno);
  2286. trace_i915_gem_object_change_domain(obj,
  2287. obj->read_domains,
  2288. old_write_domain);
  2289. }
  2290. /** Flushes the GTT write domain for the object if it's dirty. */
  2291. static void
  2292. i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
  2293. {
  2294. uint32_t old_write_domain;
  2295. if (obj->write_domain != I915_GEM_DOMAIN_GTT)
  2296. return;
  2297. /* No actual flushing is required for the GTT write domain. Writes
  2298. * to it immediately go to main memory as far as we know, so there's
  2299. * no chipset flush. It also doesn't land in render cache.
  2300. */
  2301. old_write_domain = obj->write_domain;
  2302. obj->write_domain = 0;
  2303. trace_i915_gem_object_change_domain(obj,
  2304. obj->read_domains,
  2305. old_write_domain);
  2306. }
  2307. /** Flushes the CPU write domain for the object if it's dirty. */
  2308. static void
  2309. i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
  2310. {
  2311. struct drm_device *dev = obj->dev;
  2312. uint32_t old_write_domain;
  2313. if (obj->write_domain != I915_GEM_DOMAIN_CPU)
  2314. return;
  2315. i915_gem_clflush_object(obj);
  2316. drm_agp_chipset_flush(dev);
  2317. old_write_domain = obj->write_domain;
  2318. obj->write_domain = 0;
  2319. trace_i915_gem_object_change_domain(obj,
  2320. obj->read_domains,
  2321. old_write_domain);
  2322. }
  2323. void
  2324. i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
  2325. {
  2326. switch (obj->write_domain) {
  2327. case I915_GEM_DOMAIN_GTT:
  2328. i915_gem_object_flush_gtt_write_domain(obj);
  2329. break;
  2330. case I915_GEM_DOMAIN_CPU:
  2331. i915_gem_object_flush_cpu_write_domain(obj);
  2332. break;
  2333. default:
  2334. i915_gem_object_flush_gpu_write_domain(obj);
  2335. break;
  2336. }
  2337. }
  2338. /**
  2339. * Moves a single object to the GTT read, and possibly write domain.
  2340. *
  2341. * This function returns when the move is complete, including waiting on
  2342. * flushes to occur.
  2343. */
  2344. int
  2345. i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
  2346. {
  2347. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2348. uint32_t old_write_domain, old_read_domains;
  2349. int ret;
  2350. /* Not valid to be called on unbound objects. */
  2351. if (obj_priv->gtt_space == NULL)
  2352. return -EINVAL;
  2353. i915_gem_object_flush_gpu_write_domain(obj);
  2354. /* Wait on any GPU rendering and flushing to occur. */
  2355. ret = i915_gem_object_wait_rendering(obj);
  2356. if (ret != 0)
  2357. return ret;
  2358. old_write_domain = obj->write_domain;
  2359. old_read_domains = obj->read_domains;
  2360. /* If we're writing through the GTT domain, then CPU and GPU caches
  2361. * will need to be invalidated at next use.
  2362. */
  2363. if (write)
  2364. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2365. i915_gem_object_flush_cpu_write_domain(obj);
  2366. /* It should now be out of any other write domains, and we can update
  2367. * the domain values for our changes.
  2368. */
  2369. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2370. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2371. if (write) {
  2372. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2373. obj_priv->dirty = 1;
  2374. }
  2375. trace_i915_gem_object_change_domain(obj,
  2376. old_read_domains,
  2377. old_write_domain);
  2378. return 0;
  2379. }
  2380. /*
  2381. * Prepare buffer for display plane. Use uninterruptible for possible flush
  2382. * wait, as in modesetting process we're not supposed to be interrupted.
  2383. */
  2384. int
  2385. i915_gem_object_set_to_display_plane(struct drm_gem_object *obj)
  2386. {
  2387. struct drm_device *dev = obj->dev;
  2388. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2389. uint32_t old_write_domain, old_read_domains;
  2390. int ret;
  2391. /* Not valid to be called on unbound objects. */
  2392. if (obj_priv->gtt_space == NULL)
  2393. return -EINVAL;
  2394. i915_gem_object_flush_gpu_write_domain(obj);
  2395. /* Wait on any GPU rendering and flushing to occur. */
  2396. if (obj_priv->active) {
  2397. #if WATCH_BUF
  2398. DRM_INFO("%s: object %p wait for seqno %08x\n",
  2399. __func__, obj, obj_priv->last_rendering_seqno);
  2400. #endif
  2401. ret = i915_do_wait_request(dev, obj_priv->last_rendering_seqno, 0);
  2402. if (ret != 0)
  2403. return ret;
  2404. }
  2405. old_write_domain = obj->write_domain;
  2406. old_read_domains = obj->read_domains;
  2407. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2408. i915_gem_object_flush_cpu_write_domain(obj);
  2409. /* It should now be out of any other write domains, and we can update
  2410. * the domain values for our changes.
  2411. */
  2412. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2413. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2414. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2415. obj_priv->dirty = 1;
  2416. trace_i915_gem_object_change_domain(obj,
  2417. old_read_domains,
  2418. old_write_domain);
  2419. return 0;
  2420. }
  2421. /**
  2422. * Moves a single object to the CPU read, and possibly write domain.
  2423. *
  2424. * This function returns when the move is complete, including waiting on
  2425. * flushes to occur.
  2426. */
  2427. static int
  2428. i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
  2429. {
  2430. uint32_t old_write_domain, old_read_domains;
  2431. int ret;
  2432. i915_gem_object_flush_gpu_write_domain(obj);
  2433. /* Wait on any GPU rendering and flushing to occur. */
  2434. ret = i915_gem_object_wait_rendering(obj);
  2435. if (ret != 0)
  2436. return ret;
  2437. i915_gem_object_flush_gtt_write_domain(obj);
  2438. /* If we have a partially-valid cache of the object in the CPU,
  2439. * finish invalidating it and free the per-page flags.
  2440. */
  2441. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2442. old_write_domain = obj->write_domain;
  2443. old_read_domains = obj->read_domains;
  2444. /* Flush the CPU cache if it's still invalid. */
  2445. if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2446. i915_gem_clflush_object(obj);
  2447. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2448. }
  2449. /* It should now be out of any other write domains, and we can update
  2450. * the domain values for our changes.
  2451. */
  2452. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2453. /* If we're writing through the CPU, then the GPU read domains will
  2454. * need to be invalidated at next use.
  2455. */
  2456. if (write) {
  2457. obj->read_domains &= I915_GEM_DOMAIN_CPU;
  2458. obj->write_domain = I915_GEM_DOMAIN_CPU;
  2459. }
  2460. trace_i915_gem_object_change_domain(obj,
  2461. old_read_domains,
  2462. old_write_domain);
  2463. return 0;
  2464. }
  2465. /*
  2466. * Set the next domain for the specified object. This
  2467. * may not actually perform the necessary flushing/invaliding though,
  2468. * as that may want to be batched with other set_domain operations
  2469. *
  2470. * This is (we hope) the only really tricky part of gem. The goal
  2471. * is fairly simple -- track which caches hold bits of the object
  2472. * and make sure they remain coherent. A few concrete examples may
  2473. * help to explain how it works. For shorthand, we use the notation
  2474. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2475. * a pair of read and write domain masks.
  2476. *
  2477. * Case 1: the batch buffer
  2478. *
  2479. * 1. Allocated
  2480. * 2. Written by CPU
  2481. * 3. Mapped to GTT
  2482. * 4. Read by GPU
  2483. * 5. Unmapped from GTT
  2484. * 6. Freed
  2485. *
  2486. * Let's take these a step at a time
  2487. *
  2488. * 1. Allocated
  2489. * Pages allocated from the kernel may still have
  2490. * cache contents, so we set them to (CPU, CPU) always.
  2491. * 2. Written by CPU (using pwrite)
  2492. * The pwrite function calls set_domain (CPU, CPU) and
  2493. * this function does nothing (as nothing changes)
  2494. * 3. Mapped by GTT
  2495. * This function asserts that the object is not
  2496. * currently in any GPU-based read or write domains
  2497. * 4. Read by GPU
  2498. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2499. * As write_domain is zero, this function adds in the
  2500. * current read domains (CPU+COMMAND, 0).
  2501. * flush_domains is set to CPU.
  2502. * invalidate_domains is set to COMMAND
  2503. * clflush is run to get data out of the CPU caches
  2504. * then i915_dev_set_domain calls i915_gem_flush to
  2505. * emit an MI_FLUSH and drm_agp_chipset_flush
  2506. * 5. Unmapped from GTT
  2507. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2508. * flush_domains and invalidate_domains end up both zero
  2509. * so no flushing/invalidating happens
  2510. * 6. Freed
  2511. * yay, done
  2512. *
  2513. * Case 2: The shared render buffer
  2514. *
  2515. * 1. Allocated
  2516. * 2. Mapped to GTT
  2517. * 3. Read/written by GPU
  2518. * 4. set_domain to (CPU,CPU)
  2519. * 5. Read/written by CPU
  2520. * 6. Read/written by GPU
  2521. *
  2522. * 1. Allocated
  2523. * Same as last example, (CPU, CPU)
  2524. * 2. Mapped to GTT
  2525. * Nothing changes (assertions find that it is not in the GPU)
  2526. * 3. Read/written by GPU
  2527. * execbuffer calls set_domain (RENDER, RENDER)
  2528. * flush_domains gets CPU
  2529. * invalidate_domains gets GPU
  2530. * clflush (obj)
  2531. * MI_FLUSH and drm_agp_chipset_flush
  2532. * 4. set_domain (CPU, CPU)
  2533. * flush_domains gets GPU
  2534. * invalidate_domains gets CPU
  2535. * wait_rendering (obj) to make sure all drawing is complete.
  2536. * This will include an MI_FLUSH to get the data from GPU
  2537. * to memory
  2538. * clflush (obj) to invalidate the CPU cache
  2539. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2540. * 5. Read/written by CPU
  2541. * cache lines are loaded and dirtied
  2542. * 6. Read written by GPU
  2543. * Same as last GPU access
  2544. *
  2545. * Case 3: The constant buffer
  2546. *
  2547. * 1. Allocated
  2548. * 2. Written by CPU
  2549. * 3. Read by GPU
  2550. * 4. Updated (written) by CPU again
  2551. * 5. Read by GPU
  2552. *
  2553. * 1. Allocated
  2554. * (CPU, CPU)
  2555. * 2. Written by CPU
  2556. * (CPU, CPU)
  2557. * 3. Read by GPU
  2558. * (CPU+RENDER, 0)
  2559. * flush_domains = CPU
  2560. * invalidate_domains = RENDER
  2561. * clflush (obj)
  2562. * MI_FLUSH
  2563. * drm_agp_chipset_flush
  2564. * 4. Updated (written) by CPU again
  2565. * (CPU, CPU)
  2566. * flush_domains = 0 (no previous write domain)
  2567. * invalidate_domains = 0 (no new read domains)
  2568. * 5. Read by GPU
  2569. * (CPU+RENDER, 0)
  2570. * flush_domains = CPU
  2571. * invalidate_domains = RENDER
  2572. * clflush (obj)
  2573. * MI_FLUSH
  2574. * drm_agp_chipset_flush
  2575. */
  2576. static void
  2577. i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
  2578. {
  2579. struct drm_device *dev = obj->dev;
  2580. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2581. uint32_t invalidate_domains = 0;
  2582. uint32_t flush_domains = 0;
  2583. uint32_t old_read_domains;
  2584. BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
  2585. BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
  2586. intel_mark_busy(dev, obj);
  2587. #if WATCH_BUF
  2588. DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
  2589. __func__, obj,
  2590. obj->read_domains, obj->pending_read_domains,
  2591. obj->write_domain, obj->pending_write_domain);
  2592. #endif
  2593. /*
  2594. * If the object isn't moving to a new write domain,
  2595. * let the object stay in multiple read domains
  2596. */
  2597. if (obj->pending_write_domain == 0)
  2598. obj->pending_read_domains |= obj->read_domains;
  2599. else
  2600. obj_priv->dirty = 1;
  2601. /*
  2602. * Flush the current write domain if
  2603. * the new read domains don't match. Invalidate
  2604. * any read domains which differ from the old
  2605. * write domain
  2606. */
  2607. if (obj->write_domain &&
  2608. obj->write_domain != obj->pending_read_domains) {
  2609. flush_domains |= obj->write_domain;
  2610. invalidate_domains |=
  2611. obj->pending_read_domains & ~obj->write_domain;
  2612. }
  2613. /*
  2614. * Invalidate any read caches which may have
  2615. * stale data. That is, any new read domains.
  2616. */
  2617. invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
  2618. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
  2619. #if WATCH_BUF
  2620. DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
  2621. __func__, flush_domains, invalidate_domains);
  2622. #endif
  2623. i915_gem_clflush_object(obj);
  2624. }
  2625. old_read_domains = obj->read_domains;
  2626. /* The actual obj->write_domain will be updated with
  2627. * pending_write_domain after we emit the accumulated flush for all
  2628. * of our domain changes in execbuffers (which clears objects'
  2629. * write_domains). So if we have a current write domain that we
  2630. * aren't changing, set pending_write_domain to that.
  2631. */
  2632. if (flush_domains == 0 && obj->pending_write_domain == 0)
  2633. obj->pending_write_domain = obj->write_domain;
  2634. obj->read_domains = obj->pending_read_domains;
  2635. dev->invalidate_domains |= invalidate_domains;
  2636. dev->flush_domains |= flush_domains;
  2637. #if WATCH_BUF
  2638. DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
  2639. __func__,
  2640. obj->read_domains, obj->write_domain,
  2641. dev->invalidate_domains, dev->flush_domains);
  2642. #endif
  2643. trace_i915_gem_object_change_domain(obj,
  2644. old_read_domains,
  2645. obj->write_domain);
  2646. }
  2647. /**
  2648. * Moves the object from a partially CPU read to a full one.
  2649. *
  2650. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2651. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2652. */
  2653. static void
  2654. i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
  2655. {
  2656. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2657. if (!obj_priv->page_cpu_valid)
  2658. return;
  2659. /* If we're partially in the CPU read domain, finish moving it in.
  2660. */
  2661. if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
  2662. int i;
  2663. for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
  2664. if (obj_priv->page_cpu_valid[i])
  2665. continue;
  2666. drm_clflush_pages(obj_priv->pages + i, 1);
  2667. }
  2668. }
  2669. /* Free the page_cpu_valid mappings which are now stale, whether
  2670. * or not we've got I915_GEM_DOMAIN_CPU.
  2671. */
  2672. kfree(obj_priv->page_cpu_valid);
  2673. obj_priv->page_cpu_valid = NULL;
  2674. }
  2675. /**
  2676. * Set the CPU read domain on a range of the object.
  2677. *
  2678. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2679. * not entirely valid. The page_cpu_valid member of the object flags which
  2680. * pages have been flushed, and will be respected by
  2681. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2682. * of the whole object.
  2683. *
  2684. * This function returns when the move is complete, including waiting on
  2685. * flushes to occur.
  2686. */
  2687. static int
  2688. i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  2689. uint64_t offset, uint64_t size)
  2690. {
  2691. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2692. uint32_t old_read_domains;
  2693. int i, ret;
  2694. if (offset == 0 && size == obj->size)
  2695. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2696. i915_gem_object_flush_gpu_write_domain(obj);
  2697. /* Wait on any GPU rendering and flushing to occur. */
  2698. ret = i915_gem_object_wait_rendering(obj);
  2699. if (ret != 0)
  2700. return ret;
  2701. i915_gem_object_flush_gtt_write_domain(obj);
  2702. /* If we're already fully in the CPU read domain, we're done. */
  2703. if (obj_priv->page_cpu_valid == NULL &&
  2704. (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2705. return 0;
  2706. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2707. * newly adding I915_GEM_DOMAIN_CPU
  2708. */
  2709. if (obj_priv->page_cpu_valid == NULL) {
  2710. obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
  2711. GFP_KERNEL);
  2712. if (obj_priv->page_cpu_valid == NULL)
  2713. return -ENOMEM;
  2714. } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2715. memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
  2716. /* Flush the cache on any pages that are still invalid from the CPU's
  2717. * perspective.
  2718. */
  2719. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2720. i++) {
  2721. if (obj_priv->page_cpu_valid[i])
  2722. continue;
  2723. drm_clflush_pages(obj_priv->pages + i, 1);
  2724. obj_priv->page_cpu_valid[i] = 1;
  2725. }
  2726. /* It should now be out of any other write domains, and we can update
  2727. * the domain values for our changes.
  2728. */
  2729. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2730. old_read_domains = obj->read_domains;
  2731. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2732. trace_i915_gem_object_change_domain(obj,
  2733. old_read_domains,
  2734. obj->write_domain);
  2735. return 0;
  2736. }
  2737. /**
  2738. * Pin an object to the GTT and evaluate the relocations landing in it.
  2739. */
  2740. static int
  2741. i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
  2742. struct drm_file *file_priv,
  2743. struct drm_i915_gem_exec_object2 *entry,
  2744. struct drm_i915_gem_relocation_entry *relocs)
  2745. {
  2746. struct drm_device *dev = obj->dev;
  2747. drm_i915_private_t *dev_priv = dev->dev_private;
  2748. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2749. int i, ret;
  2750. void __iomem *reloc_page;
  2751. bool need_fence;
  2752. need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  2753. obj_priv->tiling_mode != I915_TILING_NONE;
  2754. /* Check fence reg constraints and rebind if necessary */
  2755. if (need_fence && !i915_obj_fenceable(dev, obj))
  2756. i915_gem_object_unbind(obj);
  2757. /* Choose the GTT offset for our buffer and put it there. */
  2758. ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
  2759. if (ret)
  2760. return ret;
  2761. /*
  2762. * Pre-965 chips need a fence register set up in order to
  2763. * properly handle blits to/from tiled surfaces.
  2764. */
  2765. if (need_fence) {
  2766. ret = i915_gem_object_get_fence_reg(obj);
  2767. if (ret != 0) {
  2768. if (ret != -EBUSY && ret != -ERESTARTSYS)
  2769. DRM_ERROR("Failure to install fence: %d\n",
  2770. ret);
  2771. i915_gem_object_unpin(obj);
  2772. return ret;
  2773. }
  2774. }
  2775. entry->offset = obj_priv->gtt_offset;
  2776. /* Apply the relocations, using the GTT aperture to avoid cache
  2777. * flushing requirements.
  2778. */
  2779. for (i = 0; i < entry->relocation_count; i++) {
  2780. struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
  2781. struct drm_gem_object *target_obj;
  2782. struct drm_i915_gem_object *target_obj_priv;
  2783. uint32_t reloc_val, reloc_offset;
  2784. uint32_t __iomem *reloc_entry;
  2785. target_obj = drm_gem_object_lookup(obj->dev, file_priv,
  2786. reloc->target_handle);
  2787. if (target_obj == NULL) {
  2788. i915_gem_object_unpin(obj);
  2789. return -EBADF;
  2790. }
  2791. target_obj_priv = target_obj->driver_private;
  2792. #if WATCH_RELOC
  2793. DRM_INFO("%s: obj %p offset %08x target %d "
  2794. "read %08x write %08x gtt %08x "
  2795. "presumed %08x delta %08x\n",
  2796. __func__,
  2797. obj,
  2798. (int) reloc->offset,
  2799. (int) reloc->target_handle,
  2800. (int) reloc->read_domains,
  2801. (int) reloc->write_domain,
  2802. (int) target_obj_priv->gtt_offset,
  2803. (int) reloc->presumed_offset,
  2804. reloc->delta);
  2805. #endif
  2806. /* The target buffer should have appeared before us in the
  2807. * exec_object list, so it should have a GTT space bound by now.
  2808. */
  2809. if (target_obj_priv->gtt_space == NULL) {
  2810. DRM_ERROR("No GTT space found for object %d\n",
  2811. reloc->target_handle);
  2812. drm_gem_object_unreference(target_obj);
  2813. i915_gem_object_unpin(obj);
  2814. return -EINVAL;
  2815. }
  2816. /* Validate that the target is in a valid r/w GPU domain */
  2817. if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
  2818. reloc->read_domains & I915_GEM_DOMAIN_CPU) {
  2819. DRM_ERROR("reloc with read/write CPU domains: "
  2820. "obj %p target %d offset %d "
  2821. "read %08x write %08x",
  2822. obj, reloc->target_handle,
  2823. (int) reloc->offset,
  2824. reloc->read_domains,
  2825. reloc->write_domain);
  2826. drm_gem_object_unreference(target_obj);
  2827. i915_gem_object_unpin(obj);
  2828. return -EINVAL;
  2829. }
  2830. if (reloc->write_domain && target_obj->pending_write_domain &&
  2831. reloc->write_domain != target_obj->pending_write_domain) {
  2832. DRM_ERROR("Write domain conflict: "
  2833. "obj %p target %d offset %d "
  2834. "new %08x old %08x\n",
  2835. obj, reloc->target_handle,
  2836. (int) reloc->offset,
  2837. reloc->write_domain,
  2838. target_obj->pending_write_domain);
  2839. drm_gem_object_unreference(target_obj);
  2840. i915_gem_object_unpin(obj);
  2841. return -EINVAL;
  2842. }
  2843. target_obj->pending_read_domains |= reloc->read_domains;
  2844. target_obj->pending_write_domain |= reloc->write_domain;
  2845. /* If the relocation already has the right value in it, no
  2846. * more work needs to be done.
  2847. */
  2848. if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
  2849. drm_gem_object_unreference(target_obj);
  2850. continue;
  2851. }
  2852. /* Check that the relocation address is valid... */
  2853. if (reloc->offset > obj->size - 4) {
  2854. DRM_ERROR("Relocation beyond object bounds: "
  2855. "obj %p target %d offset %d size %d.\n",
  2856. obj, reloc->target_handle,
  2857. (int) reloc->offset, (int) obj->size);
  2858. drm_gem_object_unreference(target_obj);
  2859. i915_gem_object_unpin(obj);
  2860. return -EINVAL;
  2861. }
  2862. if (reloc->offset & 3) {
  2863. DRM_ERROR("Relocation not 4-byte aligned: "
  2864. "obj %p target %d offset %d.\n",
  2865. obj, reloc->target_handle,
  2866. (int) reloc->offset);
  2867. drm_gem_object_unreference(target_obj);
  2868. i915_gem_object_unpin(obj);
  2869. return -EINVAL;
  2870. }
  2871. /* and points to somewhere within the target object. */
  2872. if (reloc->delta >= target_obj->size) {
  2873. DRM_ERROR("Relocation beyond target object bounds: "
  2874. "obj %p target %d delta %d size %d.\n",
  2875. obj, reloc->target_handle,
  2876. (int) reloc->delta, (int) target_obj->size);
  2877. drm_gem_object_unreference(target_obj);
  2878. i915_gem_object_unpin(obj);
  2879. return -EINVAL;
  2880. }
  2881. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  2882. if (ret != 0) {
  2883. drm_gem_object_unreference(target_obj);
  2884. i915_gem_object_unpin(obj);
  2885. return -EINVAL;
  2886. }
  2887. /* Map the page containing the relocation we're going to
  2888. * perform.
  2889. */
  2890. reloc_offset = obj_priv->gtt_offset + reloc->offset;
  2891. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2892. (reloc_offset &
  2893. ~(PAGE_SIZE - 1)));
  2894. reloc_entry = (uint32_t __iomem *)(reloc_page +
  2895. (reloc_offset & (PAGE_SIZE - 1)));
  2896. reloc_val = target_obj_priv->gtt_offset + reloc->delta;
  2897. #if WATCH_BUF
  2898. DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
  2899. obj, (unsigned int) reloc->offset,
  2900. readl(reloc_entry), reloc_val);
  2901. #endif
  2902. writel(reloc_val, reloc_entry);
  2903. io_mapping_unmap_atomic(reloc_page);
  2904. /* The updated presumed offset for this entry will be
  2905. * copied back out to the user.
  2906. */
  2907. reloc->presumed_offset = target_obj_priv->gtt_offset;
  2908. drm_gem_object_unreference(target_obj);
  2909. }
  2910. #if WATCH_BUF
  2911. if (0)
  2912. i915_gem_dump_object(obj, 128, __func__, ~0);
  2913. #endif
  2914. return 0;
  2915. }
  2916. /** Dispatch a batchbuffer to the ring
  2917. */
  2918. static int
  2919. i915_dispatch_gem_execbuffer(struct drm_device *dev,
  2920. struct drm_i915_gem_execbuffer2 *exec,
  2921. struct drm_clip_rect *cliprects,
  2922. uint64_t exec_offset)
  2923. {
  2924. drm_i915_private_t *dev_priv = dev->dev_private;
  2925. int nbox = exec->num_cliprects;
  2926. int i = 0, count;
  2927. uint32_t exec_start, exec_len;
  2928. RING_LOCALS;
  2929. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  2930. exec_len = (uint32_t) exec->batch_len;
  2931. trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno + 1);
  2932. count = nbox ? nbox : 1;
  2933. for (i = 0; i < count; i++) {
  2934. if (i < nbox) {
  2935. int ret = i915_emit_box(dev, cliprects, i,
  2936. exec->DR1, exec->DR4);
  2937. if (ret)
  2938. return ret;
  2939. }
  2940. if (IS_I830(dev) || IS_845G(dev)) {
  2941. BEGIN_LP_RING(4);
  2942. OUT_RING(MI_BATCH_BUFFER);
  2943. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2944. OUT_RING(exec_start + exec_len - 4);
  2945. OUT_RING(0);
  2946. ADVANCE_LP_RING();
  2947. } else {
  2948. BEGIN_LP_RING(2);
  2949. if (IS_I965G(dev)) {
  2950. OUT_RING(MI_BATCH_BUFFER_START |
  2951. (2 << 6) |
  2952. MI_BATCH_NON_SECURE_I965);
  2953. OUT_RING(exec_start);
  2954. } else {
  2955. OUT_RING(MI_BATCH_BUFFER_START |
  2956. (2 << 6));
  2957. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2958. }
  2959. ADVANCE_LP_RING();
  2960. }
  2961. }
  2962. /* XXX breadcrumb */
  2963. return 0;
  2964. }
  2965. /* Throttle our rendering by waiting until the ring has completed our requests
  2966. * emitted over 20 msec ago.
  2967. *
  2968. * Note that if we were to use the current jiffies each time around the loop,
  2969. * we wouldn't escape the function with any frames outstanding if the time to
  2970. * render a frame was over 20ms.
  2971. *
  2972. * This should get us reasonable parallelism between CPU and GPU but also
  2973. * relatively low latency when blocking on a particular request to finish.
  2974. */
  2975. static int
  2976. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
  2977. {
  2978. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  2979. int ret = 0;
  2980. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2981. mutex_lock(&dev->struct_mutex);
  2982. while (!list_empty(&i915_file_priv->mm.request_list)) {
  2983. struct drm_i915_gem_request *request;
  2984. request = list_first_entry(&i915_file_priv->mm.request_list,
  2985. struct drm_i915_gem_request,
  2986. client_list);
  2987. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2988. break;
  2989. ret = i915_wait_request(dev, request->seqno);
  2990. if (ret != 0)
  2991. break;
  2992. }
  2993. mutex_unlock(&dev->struct_mutex);
  2994. return ret;
  2995. }
  2996. static int
  2997. i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
  2998. uint32_t buffer_count,
  2999. struct drm_i915_gem_relocation_entry **relocs)
  3000. {
  3001. uint32_t reloc_count = 0, reloc_index = 0, i;
  3002. int ret;
  3003. *relocs = NULL;
  3004. for (i = 0; i < buffer_count; i++) {
  3005. if (reloc_count + exec_list[i].relocation_count < reloc_count)
  3006. return -EINVAL;
  3007. reloc_count += exec_list[i].relocation_count;
  3008. }
  3009. *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
  3010. if (*relocs == NULL) {
  3011. DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
  3012. return -ENOMEM;
  3013. }
  3014. for (i = 0; i < buffer_count; i++) {
  3015. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3016. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3017. ret = copy_from_user(&(*relocs)[reloc_index],
  3018. user_relocs,
  3019. exec_list[i].relocation_count *
  3020. sizeof(**relocs));
  3021. if (ret != 0) {
  3022. drm_free_large(*relocs);
  3023. *relocs = NULL;
  3024. return -EFAULT;
  3025. }
  3026. reloc_index += exec_list[i].relocation_count;
  3027. }
  3028. return 0;
  3029. }
  3030. static int
  3031. i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
  3032. uint32_t buffer_count,
  3033. struct drm_i915_gem_relocation_entry *relocs)
  3034. {
  3035. uint32_t reloc_count = 0, i;
  3036. int ret = 0;
  3037. if (relocs == NULL)
  3038. return 0;
  3039. for (i = 0; i < buffer_count; i++) {
  3040. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3041. int unwritten;
  3042. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3043. unwritten = copy_to_user(user_relocs,
  3044. &relocs[reloc_count],
  3045. exec_list[i].relocation_count *
  3046. sizeof(*relocs));
  3047. if (unwritten) {
  3048. ret = -EFAULT;
  3049. goto err;
  3050. }
  3051. reloc_count += exec_list[i].relocation_count;
  3052. }
  3053. err:
  3054. drm_free_large(relocs);
  3055. return ret;
  3056. }
  3057. static int
  3058. i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
  3059. uint64_t exec_offset)
  3060. {
  3061. uint32_t exec_start, exec_len;
  3062. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  3063. exec_len = (uint32_t) exec->batch_len;
  3064. if ((exec_start | exec_len) & 0x7)
  3065. return -EINVAL;
  3066. if (!exec_start)
  3067. return -EINVAL;
  3068. return 0;
  3069. }
  3070. static int
  3071. i915_gem_wait_for_pending_flip(struct drm_device *dev,
  3072. struct drm_gem_object **object_list,
  3073. int count)
  3074. {
  3075. drm_i915_private_t *dev_priv = dev->dev_private;
  3076. struct drm_i915_gem_object *obj_priv;
  3077. DEFINE_WAIT(wait);
  3078. int i, ret = 0;
  3079. for (;;) {
  3080. prepare_to_wait(&dev_priv->pending_flip_queue,
  3081. &wait, TASK_INTERRUPTIBLE);
  3082. for (i = 0; i < count; i++) {
  3083. obj_priv = object_list[i]->driver_private;
  3084. if (atomic_read(&obj_priv->pending_flip) > 0)
  3085. break;
  3086. }
  3087. if (i == count)
  3088. break;
  3089. if (!signal_pending(current)) {
  3090. mutex_unlock(&dev->struct_mutex);
  3091. schedule();
  3092. mutex_lock(&dev->struct_mutex);
  3093. continue;
  3094. }
  3095. ret = -ERESTARTSYS;
  3096. break;
  3097. }
  3098. finish_wait(&dev_priv->pending_flip_queue, &wait);
  3099. return ret;
  3100. }
  3101. int
  3102. i915_gem_do_execbuffer(struct drm_device *dev, void *data,
  3103. struct drm_file *file_priv,
  3104. struct drm_i915_gem_execbuffer2 *args,
  3105. struct drm_i915_gem_exec_object2 *exec_list)
  3106. {
  3107. drm_i915_private_t *dev_priv = dev->dev_private;
  3108. struct drm_gem_object **object_list = NULL;
  3109. struct drm_gem_object *batch_obj;
  3110. struct drm_i915_gem_object *obj_priv;
  3111. struct drm_clip_rect *cliprects = NULL;
  3112. struct drm_i915_gem_relocation_entry *relocs = NULL;
  3113. int ret = 0, ret2, i, pinned = 0;
  3114. uint64_t exec_offset;
  3115. uint32_t seqno, flush_domains, reloc_index;
  3116. int pin_tries, flips;
  3117. #if WATCH_EXEC
  3118. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3119. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3120. #endif
  3121. if (args->buffer_count < 1) {
  3122. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3123. return -EINVAL;
  3124. }
  3125. object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
  3126. if (object_list == NULL) {
  3127. DRM_ERROR("Failed to allocate object list for %d buffers\n",
  3128. args->buffer_count);
  3129. ret = -ENOMEM;
  3130. goto pre_mutex_err;
  3131. }
  3132. if (args->num_cliprects != 0) {
  3133. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  3134. GFP_KERNEL);
  3135. if (cliprects == NULL) {
  3136. ret = -ENOMEM;
  3137. goto pre_mutex_err;
  3138. }
  3139. ret = copy_from_user(cliprects,
  3140. (struct drm_clip_rect __user *)
  3141. (uintptr_t) args->cliprects_ptr,
  3142. sizeof(*cliprects) * args->num_cliprects);
  3143. if (ret != 0) {
  3144. DRM_ERROR("copy %d cliprects failed: %d\n",
  3145. args->num_cliprects, ret);
  3146. goto pre_mutex_err;
  3147. }
  3148. }
  3149. ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
  3150. &relocs);
  3151. if (ret != 0)
  3152. goto pre_mutex_err;
  3153. mutex_lock(&dev->struct_mutex);
  3154. i915_verify_inactive(dev, __FILE__, __LINE__);
  3155. if (atomic_read(&dev_priv->mm.wedged)) {
  3156. mutex_unlock(&dev->struct_mutex);
  3157. ret = -EIO;
  3158. goto pre_mutex_err;
  3159. }
  3160. if (dev_priv->mm.suspended) {
  3161. mutex_unlock(&dev->struct_mutex);
  3162. ret = -EBUSY;
  3163. goto pre_mutex_err;
  3164. }
  3165. /* Look up object handles */
  3166. flips = 0;
  3167. for (i = 0; i < args->buffer_count; i++) {
  3168. object_list[i] = drm_gem_object_lookup(dev, file_priv,
  3169. exec_list[i].handle);
  3170. if (object_list[i] == NULL) {
  3171. DRM_ERROR("Invalid object handle %d at index %d\n",
  3172. exec_list[i].handle, i);
  3173. /* prevent error path from reading uninitialized data */
  3174. args->buffer_count = i + 1;
  3175. ret = -EBADF;
  3176. goto err;
  3177. }
  3178. obj_priv = object_list[i]->driver_private;
  3179. if (obj_priv->in_execbuffer) {
  3180. DRM_ERROR("Object %p appears more than once in object list\n",
  3181. object_list[i]);
  3182. /* prevent error path from reading uninitialized data */
  3183. args->buffer_count = i + 1;
  3184. ret = -EBADF;
  3185. goto err;
  3186. }
  3187. obj_priv->in_execbuffer = true;
  3188. flips += atomic_read(&obj_priv->pending_flip);
  3189. }
  3190. if (flips > 0) {
  3191. ret = i915_gem_wait_for_pending_flip(dev, object_list,
  3192. args->buffer_count);
  3193. if (ret)
  3194. goto err;
  3195. }
  3196. /* Pin and relocate */
  3197. for (pin_tries = 0; ; pin_tries++) {
  3198. ret = 0;
  3199. reloc_index = 0;
  3200. for (i = 0; i < args->buffer_count; i++) {
  3201. object_list[i]->pending_read_domains = 0;
  3202. object_list[i]->pending_write_domain = 0;
  3203. ret = i915_gem_object_pin_and_relocate(object_list[i],
  3204. file_priv,
  3205. &exec_list[i],
  3206. &relocs[reloc_index]);
  3207. if (ret)
  3208. break;
  3209. pinned = i + 1;
  3210. reloc_index += exec_list[i].relocation_count;
  3211. }
  3212. /* success */
  3213. if (ret == 0)
  3214. break;
  3215. /* error other than GTT full, or we've already tried again */
  3216. if (ret != -ENOSPC || pin_tries >= 1) {
  3217. if (ret != -ERESTARTSYS) {
  3218. unsigned long long total_size = 0;
  3219. for (i = 0; i < args->buffer_count; i++)
  3220. total_size += object_list[i]->size;
  3221. DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes: %d\n",
  3222. pinned+1, args->buffer_count,
  3223. total_size, ret);
  3224. DRM_ERROR("%d objects [%d pinned], "
  3225. "%d object bytes [%d pinned], "
  3226. "%d/%d gtt bytes\n",
  3227. atomic_read(&dev->object_count),
  3228. atomic_read(&dev->pin_count),
  3229. atomic_read(&dev->object_memory),
  3230. atomic_read(&dev->pin_memory),
  3231. atomic_read(&dev->gtt_memory),
  3232. dev->gtt_total);
  3233. }
  3234. goto err;
  3235. }
  3236. /* unpin all of our buffers */
  3237. for (i = 0; i < pinned; i++)
  3238. i915_gem_object_unpin(object_list[i]);
  3239. pinned = 0;
  3240. /* evict everyone we can from the aperture */
  3241. ret = i915_gem_evict_everything(dev);
  3242. if (ret && ret != -ENOSPC)
  3243. goto err;
  3244. }
  3245. /* Set the pending read domains for the batch buffer to COMMAND */
  3246. batch_obj = object_list[args->buffer_count-1];
  3247. if (batch_obj->pending_write_domain) {
  3248. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  3249. ret = -EINVAL;
  3250. goto err;
  3251. }
  3252. batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  3253. /* Sanity check the batch buffer, prior to moving objects */
  3254. exec_offset = exec_list[args->buffer_count - 1].offset;
  3255. ret = i915_gem_check_execbuffer (args, exec_offset);
  3256. if (ret != 0) {
  3257. DRM_ERROR("execbuf with invalid offset/length\n");
  3258. goto err;
  3259. }
  3260. i915_verify_inactive(dev, __FILE__, __LINE__);
  3261. /* Zero the global flush/invalidate flags. These
  3262. * will be modified as new domains are computed
  3263. * for each object
  3264. */
  3265. dev->invalidate_domains = 0;
  3266. dev->flush_domains = 0;
  3267. for (i = 0; i < args->buffer_count; i++) {
  3268. struct drm_gem_object *obj = object_list[i];
  3269. /* Compute new gpu domains and update invalidate/flush */
  3270. i915_gem_object_set_to_gpu_domain(obj);
  3271. }
  3272. i915_verify_inactive(dev, __FILE__, __LINE__);
  3273. if (dev->invalidate_domains | dev->flush_domains) {
  3274. #if WATCH_EXEC
  3275. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  3276. __func__,
  3277. dev->invalidate_domains,
  3278. dev->flush_domains);
  3279. #endif
  3280. i915_gem_flush(dev,
  3281. dev->invalidate_domains,
  3282. dev->flush_domains);
  3283. if (dev->flush_domains & I915_GEM_GPU_DOMAINS)
  3284. (void)i915_add_request(dev, file_priv,
  3285. dev->flush_domains);
  3286. }
  3287. for (i = 0; i < args->buffer_count; i++) {
  3288. struct drm_gem_object *obj = object_list[i];
  3289. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3290. uint32_t old_write_domain = obj->write_domain;
  3291. obj->write_domain = obj->pending_write_domain;
  3292. if (obj->write_domain)
  3293. list_move_tail(&obj_priv->gpu_write_list,
  3294. &dev_priv->mm.gpu_write_list);
  3295. else
  3296. list_del_init(&obj_priv->gpu_write_list);
  3297. trace_i915_gem_object_change_domain(obj,
  3298. obj->read_domains,
  3299. old_write_domain);
  3300. }
  3301. i915_verify_inactive(dev, __FILE__, __LINE__);
  3302. #if WATCH_COHERENCY
  3303. for (i = 0; i < args->buffer_count; i++) {
  3304. i915_gem_object_check_coherency(object_list[i],
  3305. exec_list[i].handle);
  3306. }
  3307. #endif
  3308. #if WATCH_EXEC
  3309. i915_gem_dump_object(batch_obj,
  3310. args->batch_len,
  3311. __func__,
  3312. ~0);
  3313. #endif
  3314. /* Exec the batchbuffer */
  3315. ret = i915_dispatch_gem_execbuffer(dev, args, cliprects, exec_offset);
  3316. if (ret) {
  3317. DRM_ERROR("dispatch failed %d\n", ret);
  3318. goto err;
  3319. }
  3320. /*
  3321. * Ensure that the commands in the batch buffer are
  3322. * finished before the interrupt fires
  3323. */
  3324. flush_domains = i915_retire_commands(dev);
  3325. i915_verify_inactive(dev, __FILE__, __LINE__);
  3326. /*
  3327. * Get a seqno representing the execution of the current buffer,
  3328. * which we can wait on. We would like to mitigate these interrupts,
  3329. * likely by only creating seqnos occasionally (so that we have
  3330. * *some* interrupts representing completion of buffers that we can
  3331. * wait on when trying to clear up gtt space).
  3332. */
  3333. seqno = i915_add_request(dev, file_priv, flush_domains);
  3334. BUG_ON(seqno == 0);
  3335. for (i = 0; i < args->buffer_count; i++) {
  3336. struct drm_gem_object *obj = object_list[i];
  3337. i915_gem_object_move_to_active(obj, seqno);
  3338. #if WATCH_LRU
  3339. DRM_INFO("%s: move to exec list %p\n", __func__, obj);
  3340. #endif
  3341. }
  3342. #if WATCH_LRU
  3343. i915_dump_lru(dev, __func__);
  3344. #endif
  3345. i915_verify_inactive(dev, __FILE__, __LINE__);
  3346. err:
  3347. for (i = 0; i < pinned; i++)
  3348. i915_gem_object_unpin(object_list[i]);
  3349. for (i = 0; i < args->buffer_count; i++) {
  3350. if (object_list[i]) {
  3351. obj_priv = object_list[i]->driver_private;
  3352. obj_priv->in_execbuffer = false;
  3353. }
  3354. drm_gem_object_unreference(object_list[i]);
  3355. }
  3356. mutex_unlock(&dev->struct_mutex);
  3357. pre_mutex_err:
  3358. /* Copy the updated relocations out regardless of current error
  3359. * state. Failure to update the relocs would mean that the next
  3360. * time userland calls execbuf, it would do so with presumed offset
  3361. * state that didn't match the actual object state.
  3362. */
  3363. ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
  3364. relocs);
  3365. if (ret2 != 0) {
  3366. DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
  3367. if (ret == 0)
  3368. ret = ret2;
  3369. }
  3370. drm_free_large(object_list);
  3371. kfree(cliprects);
  3372. return ret;
  3373. }
  3374. /*
  3375. * Legacy execbuffer just creates an exec2 list from the original exec object
  3376. * list array and passes it to the real function.
  3377. */
  3378. int
  3379. i915_gem_execbuffer(struct drm_device *dev, void *data,
  3380. struct drm_file *file_priv)
  3381. {
  3382. struct drm_i915_gem_execbuffer *args = data;
  3383. struct drm_i915_gem_execbuffer2 exec2;
  3384. struct drm_i915_gem_exec_object *exec_list = NULL;
  3385. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3386. int ret, i;
  3387. #if WATCH_EXEC
  3388. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3389. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3390. #endif
  3391. if (args->buffer_count < 1) {
  3392. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3393. return -EINVAL;
  3394. }
  3395. /* Copy in the exec list from userland */
  3396. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  3397. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3398. if (exec_list == NULL || exec2_list == NULL) {
  3399. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3400. args->buffer_count);
  3401. drm_free_large(exec_list);
  3402. drm_free_large(exec2_list);
  3403. return -ENOMEM;
  3404. }
  3405. ret = copy_from_user(exec_list,
  3406. (struct drm_i915_relocation_entry __user *)
  3407. (uintptr_t) args->buffers_ptr,
  3408. sizeof(*exec_list) * args->buffer_count);
  3409. if (ret != 0) {
  3410. DRM_ERROR("copy %d exec entries failed %d\n",
  3411. args->buffer_count, ret);
  3412. drm_free_large(exec_list);
  3413. drm_free_large(exec2_list);
  3414. return -EFAULT;
  3415. }
  3416. for (i = 0; i < args->buffer_count; i++) {
  3417. exec2_list[i].handle = exec_list[i].handle;
  3418. exec2_list[i].relocation_count = exec_list[i].relocation_count;
  3419. exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
  3420. exec2_list[i].alignment = exec_list[i].alignment;
  3421. exec2_list[i].offset = exec_list[i].offset;
  3422. if (!IS_I965G(dev))
  3423. exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
  3424. else
  3425. exec2_list[i].flags = 0;
  3426. }
  3427. exec2.buffers_ptr = args->buffers_ptr;
  3428. exec2.buffer_count = args->buffer_count;
  3429. exec2.batch_start_offset = args->batch_start_offset;
  3430. exec2.batch_len = args->batch_len;
  3431. exec2.DR1 = args->DR1;
  3432. exec2.DR4 = args->DR4;
  3433. exec2.num_cliprects = args->num_cliprects;
  3434. exec2.cliprects_ptr = args->cliprects_ptr;
  3435. exec2.flags = 0;
  3436. ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
  3437. if (!ret) {
  3438. /* Copy the new buffer offsets back to the user's exec list. */
  3439. for (i = 0; i < args->buffer_count; i++)
  3440. exec_list[i].offset = exec2_list[i].offset;
  3441. /* ... and back out to userspace */
  3442. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3443. (uintptr_t) args->buffers_ptr,
  3444. exec_list,
  3445. sizeof(*exec_list) * args->buffer_count);
  3446. if (ret) {
  3447. ret = -EFAULT;
  3448. DRM_ERROR("failed to copy %d exec entries "
  3449. "back to user (%d)\n",
  3450. args->buffer_count, ret);
  3451. }
  3452. }
  3453. drm_free_large(exec_list);
  3454. drm_free_large(exec2_list);
  3455. return ret;
  3456. }
  3457. int
  3458. i915_gem_execbuffer2(struct drm_device *dev, void *data,
  3459. struct drm_file *file_priv)
  3460. {
  3461. struct drm_i915_gem_execbuffer2 *args = data;
  3462. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3463. int ret;
  3464. #if WATCH_EXEC
  3465. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3466. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3467. #endif
  3468. if (args->buffer_count < 1) {
  3469. DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
  3470. return -EINVAL;
  3471. }
  3472. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3473. if (exec2_list == NULL) {
  3474. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3475. args->buffer_count);
  3476. return -ENOMEM;
  3477. }
  3478. ret = copy_from_user(exec2_list,
  3479. (struct drm_i915_relocation_entry __user *)
  3480. (uintptr_t) args->buffers_ptr,
  3481. sizeof(*exec2_list) * args->buffer_count);
  3482. if (ret != 0) {
  3483. DRM_ERROR("copy %d exec entries failed %d\n",
  3484. args->buffer_count, ret);
  3485. drm_free_large(exec2_list);
  3486. return -EFAULT;
  3487. }
  3488. ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
  3489. if (!ret) {
  3490. /* Copy the new buffer offsets back to the user's exec list. */
  3491. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3492. (uintptr_t) args->buffers_ptr,
  3493. exec2_list,
  3494. sizeof(*exec2_list) * args->buffer_count);
  3495. if (ret) {
  3496. ret = -EFAULT;
  3497. DRM_ERROR("failed to copy %d exec entries "
  3498. "back to user (%d)\n",
  3499. args->buffer_count, ret);
  3500. }
  3501. }
  3502. drm_free_large(exec2_list);
  3503. return ret;
  3504. }
  3505. int
  3506. i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
  3507. {
  3508. struct drm_device *dev = obj->dev;
  3509. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3510. int ret;
  3511. i915_verify_inactive(dev, __FILE__, __LINE__);
  3512. if (obj_priv->gtt_space == NULL) {
  3513. ret = i915_gem_object_bind_to_gtt(obj, alignment);
  3514. if (ret)
  3515. return ret;
  3516. }
  3517. obj_priv->pin_count++;
  3518. /* If the object is not active and not pending a flush,
  3519. * remove it from the inactive list
  3520. */
  3521. if (obj_priv->pin_count == 1) {
  3522. atomic_inc(&dev->pin_count);
  3523. atomic_add(obj->size, &dev->pin_memory);
  3524. if (!obj_priv->active &&
  3525. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
  3526. !list_empty(&obj_priv->list))
  3527. list_del_init(&obj_priv->list);
  3528. }
  3529. i915_verify_inactive(dev, __FILE__, __LINE__);
  3530. return 0;
  3531. }
  3532. void
  3533. i915_gem_object_unpin(struct drm_gem_object *obj)
  3534. {
  3535. struct drm_device *dev = obj->dev;
  3536. drm_i915_private_t *dev_priv = dev->dev_private;
  3537. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3538. i915_verify_inactive(dev, __FILE__, __LINE__);
  3539. obj_priv->pin_count--;
  3540. BUG_ON(obj_priv->pin_count < 0);
  3541. BUG_ON(obj_priv->gtt_space == NULL);
  3542. /* If the object is no longer pinned, and is
  3543. * neither active nor being flushed, then stick it on
  3544. * the inactive list
  3545. */
  3546. if (obj_priv->pin_count == 0) {
  3547. if (!obj_priv->active &&
  3548. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  3549. list_move_tail(&obj_priv->list,
  3550. &dev_priv->mm.inactive_list);
  3551. atomic_dec(&dev->pin_count);
  3552. atomic_sub(obj->size, &dev->pin_memory);
  3553. }
  3554. i915_verify_inactive(dev, __FILE__, __LINE__);
  3555. }
  3556. int
  3557. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3558. struct drm_file *file_priv)
  3559. {
  3560. struct drm_i915_gem_pin *args = data;
  3561. struct drm_gem_object *obj;
  3562. struct drm_i915_gem_object *obj_priv;
  3563. int ret;
  3564. mutex_lock(&dev->struct_mutex);
  3565. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3566. if (obj == NULL) {
  3567. DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
  3568. args->handle);
  3569. mutex_unlock(&dev->struct_mutex);
  3570. return -EBADF;
  3571. }
  3572. obj_priv = obj->driver_private;
  3573. if (obj_priv->madv != I915_MADV_WILLNEED) {
  3574. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3575. drm_gem_object_unreference(obj);
  3576. mutex_unlock(&dev->struct_mutex);
  3577. return -EINVAL;
  3578. }
  3579. if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
  3580. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3581. args->handle);
  3582. drm_gem_object_unreference(obj);
  3583. mutex_unlock(&dev->struct_mutex);
  3584. return -EINVAL;
  3585. }
  3586. obj_priv->user_pin_count++;
  3587. obj_priv->pin_filp = file_priv;
  3588. if (obj_priv->user_pin_count == 1) {
  3589. ret = i915_gem_object_pin(obj, args->alignment);
  3590. if (ret != 0) {
  3591. drm_gem_object_unreference(obj);
  3592. mutex_unlock(&dev->struct_mutex);
  3593. return ret;
  3594. }
  3595. }
  3596. /* XXX - flush the CPU caches for pinned objects
  3597. * as the X server doesn't manage domains yet
  3598. */
  3599. i915_gem_object_flush_cpu_write_domain(obj);
  3600. args->offset = obj_priv->gtt_offset;
  3601. drm_gem_object_unreference(obj);
  3602. mutex_unlock(&dev->struct_mutex);
  3603. return 0;
  3604. }
  3605. int
  3606. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3607. struct drm_file *file_priv)
  3608. {
  3609. struct drm_i915_gem_pin *args = data;
  3610. struct drm_gem_object *obj;
  3611. struct drm_i915_gem_object *obj_priv;
  3612. mutex_lock(&dev->struct_mutex);
  3613. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3614. if (obj == NULL) {
  3615. DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
  3616. args->handle);
  3617. mutex_unlock(&dev->struct_mutex);
  3618. return -EBADF;
  3619. }
  3620. obj_priv = obj->driver_private;
  3621. if (obj_priv->pin_filp != file_priv) {
  3622. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3623. args->handle);
  3624. drm_gem_object_unreference(obj);
  3625. mutex_unlock(&dev->struct_mutex);
  3626. return -EINVAL;
  3627. }
  3628. obj_priv->user_pin_count--;
  3629. if (obj_priv->user_pin_count == 0) {
  3630. obj_priv->pin_filp = NULL;
  3631. i915_gem_object_unpin(obj);
  3632. }
  3633. drm_gem_object_unreference(obj);
  3634. mutex_unlock(&dev->struct_mutex);
  3635. return 0;
  3636. }
  3637. int
  3638. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3639. struct drm_file *file_priv)
  3640. {
  3641. struct drm_i915_gem_busy *args = data;
  3642. struct drm_gem_object *obj;
  3643. struct drm_i915_gem_object *obj_priv;
  3644. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3645. if (obj == NULL) {
  3646. DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
  3647. args->handle);
  3648. return -EBADF;
  3649. }
  3650. mutex_lock(&dev->struct_mutex);
  3651. /* Update the active list for the hardware's current position.
  3652. * Otherwise this only updates on a delayed timer or when irqs are
  3653. * actually unmasked, and our working set ends up being larger than
  3654. * required.
  3655. */
  3656. i915_gem_retire_requests(dev);
  3657. obj_priv = obj->driver_private;
  3658. /* Don't count being on the flushing list against the object being
  3659. * done. Otherwise, a buffer left on the flushing list but not getting
  3660. * flushed (because nobody's flushing that domain) won't ever return
  3661. * unbusy and get reused by libdrm's bo cache. The other expected
  3662. * consumer of this interface, OpenGL's occlusion queries, also specs
  3663. * that the objects get unbusy "eventually" without any interference.
  3664. */
  3665. args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
  3666. drm_gem_object_unreference(obj);
  3667. mutex_unlock(&dev->struct_mutex);
  3668. return 0;
  3669. }
  3670. int
  3671. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3672. struct drm_file *file_priv)
  3673. {
  3674. return i915_gem_ring_throttle(dev, file_priv);
  3675. }
  3676. int
  3677. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3678. struct drm_file *file_priv)
  3679. {
  3680. struct drm_i915_gem_madvise *args = data;
  3681. struct drm_gem_object *obj;
  3682. struct drm_i915_gem_object *obj_priv;
  3683. switch (args->madv) {
  3684. case I915_MADV_DONTNEED:
  3685. case I915_MADV_WILLNEED:
  3686. break;
  3687. default:
  3688. return -EINVAL;
  3689. }
  3690. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3691. if (obj == NULL) {
  3692. DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
  3693. args->handle);
  3694. return -EBADF;
  3695. }
  3696. mutex_lock(&dev->struct_mutex);
  3697. obj_priv = obj->driver_private;
  3698. if (obj_priv->pin_count) {
  3699. drm_gem_object_unreference(obj);
  3700. mutex_unlock(&dev->struct_mutex);
  3701. DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
  3702. return -EINVAL;
  3703. }
  3704. if (obj_priv->madv != __I915_MADV_PURGED)
  3705. obj_priv->madv = args->madv;
  3706. /* if the object is no longer bound, discard its backing storage */
  3707. if (i915_gem_object_is_purgeable(obj_priv) &&
  3708. obj_priv->gtt_space == NULL)
  3709. i915_gem_object_truncate(obj);
  3710. args->retained = obj_priv->madv != __I915_MADV_PURGED;
  3711. drm_gem_object_unreference(obj);
  3712. mutex_unlock(&dev->struct_mutex);
  3713. return 0;
  3714. }
  3715. int i915_gem_init_object(struct drm_gem_object *obj)
  3716. {
  3717. struct drm_i915_gem_object *obj_priv;
  3718. obj_priv = kzalloc(sizeof(*obj_priv), GFP_KERNEL);
  3719. if (obj_priv == NULL)
  3720. return -ENOMEM;
  3721. /*
  3722. * We've just allocated pages from the kernel,
  3723. * so they've just been written by the CPU with
  3724. * zeros. They'll need to be clflushed before we
  3725. * use them with the GPU.
  3726. */
  3727. obj->write_domain = I915_GEM_DOMAIN_CPU;
  3728. obj->read_domains = I915_GEM_DOMAIN_CPU;
  3729. obj_priv->agp_type = AGP_USER_MEMORY;
  3730. obj->driver_private = obj_priv;
  3731. obj_priv->obj = obj;
  3732. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  3733. INIT_LIST_HEAD(&obj_priv->list);
  3734. INIT_LIST_HEAD(&obj_priv->gpu_write_list);
  3735. INIT_LIST_HEAD(&obj_priv->fence_list);
  3736. obj_priv->madv = I915_MADV_WILLNEED;
  3737. trace_i915_gem_object_create(obj);
  3738. return 0;
  3739. }
  3740. void i915_gem_free_object(struct drm_gem_object *obj)
  3741. {
  3742. struct drm_device *dev = obj->dev;
  3743. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3744. trace_i915_gem_object_destroy(obj);
  3745. while (obj_priv->pin_count > 0)
  3746. i915_gem_object_unpin(obj);
  3747. if (obj_priv->phys_obj)
  3748. i915_gem_detach_phys_object(dev, obj);
  3749. i915_gem_object_unbind(obj);
  3750. if (obj_priv->mmap_offset)
  3751. i915_gem_free_mmap_offset(obj);
  3752. kfree(obj_priv->page_cpu_valid);
  3753. kfree(obj_priv->bit_17);
  3754. kfree(obj->driver_private);
  3755. }
  3756. /** Unbinds all inactive objects. */
  3757. static int
  3758. i915_gem_evict_from_inactive_list(struct drm_device *dev)
  3759. {
  3760. drm_i915_private_t *dev_priv = dev->dev_private;
  3761. while (!list_empty(&dev_priv->mm.inactive_list)) {
  3762. struct drm_gem_object *obj;
  3763. int ret;
  3764. obj = list_first_entry(&dev_priv->mm.inactive_list,
  3765. struct drm_i915_gem_object,
  3766. list)->obj;
  3767. ret = i915_gem_object_unbind(obj);
  3768. if (ret != 0) {
  3769. DRM_ERROR("Error unbinding object: %d\n", ret);
  3770. return ret;
  3771. }
  3772. }
  3773. return 0;
  3774. }
  3775. int
  3776. i915_gem_idle(struct drm_device *dev)
  3777. {
  3778. drm_i915_private_t *dev_priv = dev->dev_private;
  3779. uint32_t seqno, cur_seqno, last_seqno;
  3780. int stuck, ret;
  3781. mutex_lock(&dev->struct_mutex);
  3782. if (dev_priv->mm.suspended || dev_priv->ring.ring_obj == NULL) {
  3783. mutex_unlock(&dev->struct_mutex);
  3784. return 0;
  3785. }
  3786. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3787. * We need to replace this with a semaphore, or something.
  3788. */
  3789. dev_priv->mm.suspended = 1;
  3790. del_timer(&dev_priv->hangcheck_timer);
  3791. /* Cancel the retire work handler, wait for it to finish if running
  3792. */
  3793. mutex_unlock(&dev->struct_mutex);
  3794. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3795. mutex_lock(&dev->struct_mutex);
  3796. i915_kernel_lost_context(dev);
  3797. /* Flush the GPU along with all non-CPU write domains
  3798. */
  3799. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  3800. seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
  3801. if (seqno == 0) {
  3802. mutex_unlock(&dev->struct_mutex);
  3803. return -ENOMEM;
  3804. }
  3805. dev_priv->mm.waiting_gem_seqno = seqno;
  3806. last_seqno = 0;
  3807. stuck = 0;
  3808. for (;;) {
  3809. cur_seqno = i915_get_gem_seqno(dev);
  3810. if (i915_seqno_passed(cur_seqno, seqno))
  3811. break;
  3812. if (last_seqno == cur_seqno) {
  3813. if (stuck++ > 100) {
  3814. DRM_ERROR("hardware wedged\n");
  3815. atomic_set(&dev_priv->mm.wedged, 1);
  3816. DRM_WAKEUP(&dev_priv->irq_queue);
  3817. break;
  3818. }
  3819. }
  3820. msleep(10);
  3821. last_seqno = cur_seqno;
  3822. }
  3823. dev_priv->mm.waiting_gem_seqno = 0;
  3824. i915_gem_retire_requests(dev);
  3825. spin_lock(&dev_priv->mm.active_list_lock);
  3826. if (!atomic_read(&dev_priv->mm.wedged)) {
  3827. /* Active and flushing should now be empty as we've
  3828. * waited for a sequence higher than any pending execbuffer
  3829. */
  3830. WARN_ON(!list_empty(&dev_priv->mm.active_list));
  3831. WARN_ON(!list_empty(&dev_priv->mm.flushing_list));
  3832. /* Request should now be empty as we've also waited
  3833. * for the last request in the list
  3834. */
  3835. WARN_ON(!list_empty(&dev_priv->mm.request_list));
  3836. }
  3837. /* Empty the active and flushing lists to inactive. If there's
  3838. * anything left at this point, it means that we're wedged and
  3839. * nothing good's going to happen by leaving them there. So strip
  3840. * the GPU domains and just stuff them onto inactive.
  3841. */
  3842. while (!list_empty(&dev_priv->mm.active_list)) {
  3843. struct drm_gem_object *obj;
  3844. uint32_t old_write_domain;
  3845. obj = list_first_entry(&dev_priv->mm.active_list,
  3846. struct drm_i915_gem_object,
  3847. list)->obj;
  3848. old_write_domain = obj->write_domain;
  3849. obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
  3850. i915_gem_object_move_to_inactive(obj);
  3851. trace_i915_gem_object_change_domain(obj,
  3852. obj->read_domains,
  3853. old_write_domain);
  3854. }
  3855. spin_unlock(&dev_priv->mm.active_list_lock);
  3856. while (!list_empty(&dev_priv->mm.flushing_list)) {
  3857. struct drm_gem_object *obj;
  3858. uint32_t old_write_domain;
  3859. obj = list_first_entry(&dev_priv->mm.flushing_list,
  3860. struct drm_i915_gem_object,
  3861. list)->obj;
  3862. old_write_domain = obj->write_domain;
  3863. obj->write_domain &= ~I915_GEM_GPU_DOMAINS;
  3864. i915_gem_object_move_to_inactive(obj);
  3865. trace_i915_gem_object_change_domain(obj,
  3866. obj->read_domains,
  3867. old_write_domain);
  3868. }
  3869. /* Move all inactive buffers out of the GTT. */
  3870. ret = i915_gem_evict_from_inactive_list(dev);
  3871. WARN_ON(!list_empty(&dev_priv->mm.inactive_list));
  3872. if (ret) {
  3873. mutex_unlock(&dev->struct_mutex);
  3874. return ret;
  3875. }
  3876. i915_gem_cleanup_ringbuffer(dev);
  3877. mutex_unlock(&dev->struct_mutex);
  3878. return 0;
  3879. }
  3880. static int
  3881. i915_gem_init_hws(struct drm_device *dev)
  3882. {
  3883. drm_i915_private_t *dev_priv = dev->dev_private;
  3884. struct drm_gem_object *obj;
  3885. struct drm_i915_gem_object *obj_priv;
  3886. int ret;
  3887. /* If we need a physical address for the status page, it's already
  3888. * initialized at driver load time.
  3889. */
  3890. if (!I915_NEED_GFX_HWS(dev))
  3891. return 0;
  3892. obj = drm_gem_object_alloc(dev, 4096);
  3893. if (obj == NULL) {
  3894. DRM_ERROR("Failed to allocate status page\n");
  3895. return -ENOMEM;
  3896. }
  3897. obj_priv = obj->driver_private;
  3898. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  3899. ret = i915_gem_object_pin(obj, 4096);
  3900. if (ret != 0) {
  3901. drm_gem_object_unreference(obj);
  3902. return ret;
  3903. }
  3904. dev_priv->status_gfx_addr = obj_priv->gtt_offset;
  3905. dev_priv->hw_status_page = kmap(obj_priv->pages[0]);
  3906. if (dev_priv->hw_status_page == NULL) {
  3907. DRM_ERROR("Failed to map status page.\n");
  3908. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3909. i915_gem_object_unpin(obj);
  3910. drm_gem_object_unreference(obj);
  3911. return -EINVAL;
  3912. }
  3913. dev_priv->hws_obj = obj;
  3914. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  3915. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  3916. I915_READ(HWS_PGA); /* posting read */
  3917. DRM_DEBUG_DRIVER("hws offset: 0x%08x\n", dev_priv->status_gfx_addr);
  3918. return 0;
  3919. }
  3920. static void
  3921. i915_gem_cleanup_hws(struct drm_device *dev)
  3922. {
  3923. drm_i915_private_t *dev_priv = dev->dev_private;
  3924. struct drm_gem_object *obj;
  3925. struct drm_i915_gem_object *obj_priv;
  3926. if (dev_priv->hws_obj == NULL)
  3927. return;
  3928. obj = dev_priv->hws_obj;
  3929. obj_priv = obj->driver_private;
  3930. kunmap(obj_priv->pages[0]);
  3931. i915_gem_object_unpin(obj);
  3932. drm_gem_object_unreference(obj);
  3933. dev_priv->hws_obj = NULL;
  3934. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3935. dev_priv->hw_status_page = NULL;
  3936. /* Write high address into HWS_PGA when disabling. */
  3937. I915_WRITE(HWS_PGA, 0x1ffff000);
  3938. }
  3939. int
  3940. i915_gem_init_ringbuffer(struct drm_device *dev)
  3941. {
  3942. drm_i915_private_t *dev_priv = dev->dev_private;
  3943. struct drm_gem_object *obj;
  3944. struct drm_i915_gem_object *obj_priv;
  3945. drm_i915_ring_buffer_t *ring = &dev_priv->ring;
  3946. int ret;
  3947. u32 head;
  3948. ret = i915_gem_init_hws(dev);
  3949. if (ret != 0)
  3950. return ret;
  3951. obj = drm_gem_object_alloc(dev, 128 * 1024);
  3952. if (obj == NULL) {
  3953. DRM_ERROR("Failed to allocate ringbuffer\n");
  3954. i915_gem_cleanup_hws(dev);
  3955. return -ENOMEM;
  3956. }
  3957. obj_priv = obj->driver_private;
  3958. ret = i915_gem_object_pin(obj, 4096);
  3959. if (ret != 0) {
  3960. drm_gem_object_unreference(obj);
  3961. i915_gem_cleanup_hws(dev);
  3962. return ret;
  3963. }
  3964. /* Set up the kernel mapping for the ring. */
  3965. ring->Size = obj->size;
  3966. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  3967. ring->map.size = obj->size;
  3968. ring->map.type = 0;
  3969. ring->map.flags = 0;
  3970. ring->map.mtrr = 0;
  3971. drm_core_ioremap_wc(&ring->map, dev);
  3972. if (ring->map.handle == NULL) {
  3973. DRM_ERROR("Failed to map ringbuffer.\n");
  3974. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  3975. i915_gem_object_unpin(obj);
  3976. drm_gem_object_unreference(obj);
  3977. i915_gem_cleanup_hws(dev);
  3978. return -EINVAL;
  3979. }
  3980. ring->ring_obj = obj;
  3981. ring->virtual_start = ring->map.handle;
  3982. /* Stop the ring if it's running. */
  3983. I915_WRITE(PRB0_CTL, 0);
  3984. I915_WRITE(PRB0_TAIL, 0);
  3985. I915_WRITE(PRB0_HEAD, 0);
  3986. /* Initialize the ring. */
  3987. I915_WRITE(PRB0_START, obj_priv->gtt_offset);
  3988. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3989. /* G45 ring initialization fails to reset head to zero */
  3990. if (head != 0) {
  3991. DRM_ERROR("Ring head not reset to zero "
  3992. "ctl %08x head %08x tail %08x start %08x\n",
  3993. I915_READ(PRB0_CTL),
  3994. I915_READ(PRB0_HEAD),
  3995. I915_READ(PRB0_TAIL),
  3996. I915_READ(PRB0_START));
  3997. I915_WRITE(PRB0_HEAD, 0);
  3998. DRM_ERROR("Ring head forced to zero "
  3999. "ctl %08x head %08x tail %08x start %08x\n",
  4000. I915_READ(PRB0_CTL),
  4001. I915_READ(PRB0_HEAD),
  4002. I915_READ(PRB0_TAIL),
  4003. I915_READ(PRB0_START));
  4004. }
  4005. I915_WRITE(PRB0_CTL,
  4006. ((obj->size - 4096) & RING_NR_PAGES) |
  4007. RING_NO_REPORT |
  4008. RING_VALID);
  4009. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  4010. /* If the head is still not zero, the ring is dead */
  4011. if (head != 0) {
  4012. DRM_ERROR("Ring initialization failed "
  4013. "ctl %08x head %08x tail %08x start %08x\n",
  4014. I915_READ(PRB0_CTL),
  4015. I915_READ(PRB0_HEAD),
  4016. I915_READ(PRB0_TAIL),
  4017. I915_READ(PRB0_START));
  4018. return -EIO;
  4019. }
  4020. /* Update our cache of the ring state */
  4021. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4022. i915_kernel_lost_context(dev);
  4023. else {
  4024. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  4025. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  4026. ring->space = ring->head - (ring->tail + 8);
  4027. if (ring->space < 0)
  4028. ring->space += ring->Size;
  4029. }
  4030. return 0;
  4031. }
  4032. void
  4033. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  4034. {
  4035. drm_i915_private_t *dev_priv = dev->dev_private;
  4036. if (dev_priv->ring.ring_obj == NULL)
  4037. return;
  4038. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  4039. i915_gem_object_unpin(dev_priv->ring.ring_obj);
  4040. drm_gem_object_unreference(dev_priv->ring.ring_obj);
  4041. dev_priv->ring.ring_obj = NULL;
  4042. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  4043. i915_gem_cleanup_hws(dev);
  4044. }
  4045. int
  4046. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  4047. struct drm_file *file_priv)
  4048. {
  4049. drm_i915_private_t *dev_priv = dev->dev_private;
  4050. int ret;
  4051. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4052. return 0;
  4053. if (atomic_read(&dev_priv->mm.wedged)) {
  4054. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  4055. atomic_set(&dev_priv->mm.wedged, 0);
  4056. }
  4057. mutex_lock(&dev->struct_mutex);
  4058. dev_priv->mm.suspended = 0;
  4059. ret = i915_gem_init_ringbuffer(dev);
  4060. if (ret != 0) {
  4061. mutex_unlock(&dev->struct_mutex);
  4062. return ret;
  4063. }
  4064. spin_lock(&dev_priv->mm.active_list_lock);
  4065. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  4066. spin_unlock(&dev_priv->mm.active_list_lock);
  4067. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  4068. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  4069. BUG_ON(!list_empty(&dev_priv->mm.request_list));
  4070. mutex_unlock(&dev->struct_mutex);
  4071. drm_irq_install(dev);
  4072. return 0;
  4073. }
  4074. int
  4075. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  4076. struct drm_file *file_priv)
  4077. {
  4078. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4079. return 0;
  4080. drm_irq_uninstall(dev);
  4081. return i915_gem_idle(dev);
  4082. }
  4083. void
  4084. i915_gem_lastclose(struct drm_device *dev)
  4085. {
  4086. int ret;
  4087. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4088. return;
  4089. ret = i915_gem_idle(dev);
  4090. if (ret)
  4091. DRM_ERROR("failed to idle hardware: %d\n", ret);
  4092. }
  4093. void
  4094. i915_gem_load(struct drm_device *dev)
  4095. {
  4096. int i;
  4097. drm_i915_private_t *dev_priv = dev->dev_private;
  4098. spin_lock_init(&dev_priv->mm.active_list_lock);
  4099. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  4100. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  4101. INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
  4102. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  4103. INIT_LIST_HEAD(&dev_priv->mm.request_list);
  4104. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  4105. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  4106. i915_gem_retire_work_handler);
  4107. dev_priv->mm.next_gem_seqno = 1;
  4108. spin_lock(&shrink_list_lock);
  4109. list_add(&dev_priv->mm.shrink_list, &shrink_list);
  4110. spin_unlock(&shrink_list_lock);
  4111. /* Old X drivers will take 0-2 for front, back, depth buffers */
  4112. dev_priv->fence_reg_start = 3;
  4113. if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4114. dev_priv->num_fence_regs = 16;
  4115. else
  4116. dev_priv->num_fence_regs = 8;
  4117. /* Initialize fence registers to zero */
  4118. if (IS_I965G(dev)) {
  4119. for (i = 0; i < 16; i++)
  4120. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  4121. } else {
  4122. for (i = 0; i < 8; i++)
  4123. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  4124. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4125. for (i = 0; i < 8; i++)
  4126. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  4127. }
  4128. i915_gem_detect_bit_6_swizzle(dev);
  4129. init_waitqueue_head(&dev_priv->pending_flip_queue);
  4130. }
  4131. /*
  4132. * Create a physically contiguous memory object for this object
  4133. * e.g. for cursor + overlay regs
  4134. */
  4135. int i915_gem_init_phys_object(struct drm_device *dev,
  4136. int id, int size)
  4137. {
  4138. drm_i915_private_t *dev_priv = dev->dev_private;
  4139. struct drm_i915_gem_phys_object *phys_obj;
  4140. int ret;
  4141. if (dev_priv->mm.phys_objs[id - 1] || !size)
  4142. return 0;
  4143. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  4144. if (!phys_obj)
  4145. return -ENOMEM;
  4146. phys_obj->id = id;
  4147. phys_obj->handle = drm_pci_alloc(dev, size, 0);
  4148. if (!phys_obj->handle) {
  4149. ret = -ENOMEM;
  4150. goto kfree_obj;
  4151. }
  4152. #ifdef CONFIG_X86
  4153. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4154. #endif
  4155. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  4156. return 0;
  4157. kfree_obj:
  4158. kfree(phys_obj);
  4159. return ret;
  4160. }
  4161. void i915_gem_free_phys_object(struct drm_device *dev, int id)
  4162. {
  4163. drm_i915_private_t *dev_priv = dev->dev_private;
  4164. struct drm_i915_gem_phys_object *phys_obj;
  4165. if (!dev_priv->mm.phys_objs[id - 1])
  4166. return;
  4167. phys_obj = dev_priv->mm.phys_objs[id - 1];
  4168. if (phys_obj->cur_obj) {
  4169. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  4170. }
  4171. #ifdef CONFIG_X86
  4172. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4173. #endif
  4174. drm_pci_free(dev, phys_obj->handle);
  4175. kfree(phys_obj);
  4176. dev_priv->mm.phys_objs[id - 1] = NULL;
  4177. }
  4178. void i915_gem_free_all_phys_object(struct drm_device *dev)
  4179. {
  4180. int i;
  4181. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  4182. i915_gem_free_phys_object(dev, i);
  4183. }
  4184. void i915_gem_detach_phys_object(struct drm_device *dev,
  4185. struct drm_gem_object *obj)
  4186. {
  4187. struct drm_i915_gem_object *obj_priv;
  4188. int i;
  4189. int ret;
  4190. int page_count;
  4191. obj_priv = obj->driver_private;
  4192. if (!obj_priv->phys_obj)
  4193. return;
  4194. ret = i915_gem_object_get_pages(obj, 0);
  4195. if (ret)
  4196. goto out;
  4197. page_count = obj->size / PAGE_SIZE;
  4198. for (i = 0; i < page_count; i++) {
  4199. char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4200. char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4201. memcpy(dst, src, PAGE_SIZE);
  4202. kunmap_atomic(dst, KM_USER0);
  4203. }
  4204. drm_clflush_pages(obj_priv->pages, page_count);
  4205. drm_agp_chipset_flush(dev);
  4206. i915_gem_object_put_pages(obj);
  4207. out:
  4208. obj_priv->phys_obj->cur_obj = NULL;
  4209. obj_priv->phys_obj = NULL;
  4210. }
  4211. int
  4212. i915_gem_attach_phys_object(struct drm_device *dev,
  4213. struct drm_gem_object *obj, int id)
  4214. {
  4215. drm_i915_private_t *dev_priv = dev->dev_private;
  4216. struct drm_i915_gem_object *obj_priv;
  4217. int ret = 0;
  4218. int page_count;
  4219. int i;
  4220. if (id > I915_MAX_PHYS_OBJECT)
  4221. return -EINVAL;
  4222. obj_priv = obj->driver_private;
  4223. if (obj_priv->phys_obj) {
  4224. if (obj_priv->phys_obj->id == id)
  4225. return 0;
  4226. i915_gem_detach_phys_object(dev, obj);
  4227. }
  4228. /* create a new object */
  4229. if (!dev_priv->mm.phys_objs[id - 1]) {
  4230. ret = i915_gem_init_phys_object(dev, id,
  4231. obj->size);
  4232. if (ret) {
  4233. DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
  4234. goto out;
  4235. }
  4236. }
  4237. /* bind to the object */
  4238. obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
  4239. obj_priv->phys_obj->cur_obj = obj;
  4240. ret = i915_gem_object_get_pages(obj, 0);
  4241. if (ret) {
  4242. DRM_ERROR("failed to get page list\n");
  4243. goto out;
  4244. }
  4245. page_count = obj->size / PAGE_SIZE;
  4246. for (i = 0; i < page_count; i++) {
  4247. char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4248. char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4249. memcpy(dst, src, PAGE_SIZE);
  4250. kunmap_atomic(src, KM_USER0);
  4251. }
  4252. i915_gem_object_put_pages(obj);
  4253. return 0;
  4254. out:
  4255. return ret;
  4256. }
  4257. static int
  4258. i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  4259. struct drm_i915_gem_pwrite *args,
  4260. struct drm_file *file_priv)
  4261. {
  4262. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  4263. void *obj_addr;
  4264. int ret;
  4265. char __user *user_data;
  4266. user_data = (char __user *) (uintptr_t) args->data_ptr;
  4267. obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
  4268. DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
  4269. ret = copy_from_user(obj_addr, user_data, args->size);
  4270. if (ret)
  4271. return -EFAULT;
  4272. drm_agp_chipset_flush(dev);
  4273. return 0;
  4274. }
  4275. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
  4276. {
  4277. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  4278. /* Clean up our request list when the client is going away, so that
  4279. * later retire_requests won't dereference our soon-to-be-gone
  4280. * file_priv.
  4281. */
  4282. mutex_lock(&dev->struct_mutex);
  4283. while (!list_empty(&i915_file_priv->mm.request_list))
  4284. list_del_init(i915_file_priv->mm.request_list.next);
  4285. mutex_unlock(&dev->struct_mutex);
  4286. }
  4287. static int
  4288. i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask)
  4289. {
  4290. drm_i915_private_t *dev_priv, *next_dev;
  4291. struct drm_i915_gem_object *obj_priv, *next_obj;
  4292. int cnt = 0;
  4293. int would_deadlock = 1;
  4294. /* "fast-path" to count number of available objects */
  4295. if (nr_to_scan == 0) {
  4296. spin_lock(&shrink_list_lock);
  4297. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4298. struct drm_device *dev = dev_priv->dev;
  4299. if (mutex_trylock(&dev->struct_mutex)) {
  4300. list_for_each_entry(obj_priv,
  4301. &dev_priv->mm.inactive_list,
  4302. list)
  4303. cnt++;
  4304. mutex_unlock(&dev->struct_mutex);
  4305. }
  4306. }
  4307. spin_unlock(&shrink_list_lock);
  4308. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4309. }
  4310. spin_lock(&shrink_list_lock);
  4311. /* first scan for clean buffers */
  4312. list_for_each_entry_safe(dev_priv, next_dev,
  4313. &shrink_list, mm.shrink_list) {
  4314. struct drm_device *dev = dev_priv->dev;
  4315. if (! mutex_trylock(&dev->struct_mutex))
  4316. continue;
  4317. spin_unlock(&shrink_list_lock);
  4318. i915_gem_retire_requests(dev);
  4319. list_for_each_entry_safe(obj_priv, next_obj,
  4320. &dev_priv->mm.inactive_list,
  4321. list) {
  4322. if (i915_gem_object_is_purgeable(obj_priv)) {
  4323. i915_gem_object_unbind(obj_priv->obj);
  4324. if (--nr_to_scan <= 0)
  4325. break;
  4326. }
  4327. }
  4328. spin_lock(&shrink_list_lock);
  4329. mutex_unlock(&dev->struct_mutex);
  4330. would_deadlock = 0;
  4331. if (nr_to_scan <= 0)
  4332. break;
  4333. }
  4334. /* second pass, evict/count anything still on the inactive list */
  4335. list_for_each_entry_safe(dev_priv, next_dev,
  4336. &shrink_list, mm.shrink_list) {
  4337. struct drm_device *dev = dev_priv->dev;
  4338. if (! mutex_trylock(&dev->struct_mutex))
  4339. continue;
  4340. spin_unlock(&shrink_list_lock);
  4341. list_for_each_entry_safe(obj_priv, next_obj,
  4342. &dev_priv->mm.inactive_list,
  4343. list) {
  4344. if (nr_to_scan > 0) {
  4345. i915_gem_object_unbind(obj_priv->obj);
  4346. nr_to_scan--;
  4347. } else
  4348. cnt++;
  4349. }
  4350. spin_lock(&shrink_list_lock);
  4351. mutex_unlock(&dev->struct_mutex);
  4352. would_deadlock = 0;
  4353. }
  4354. spin_unlock(&shrink_list_lock);
  4355. if (would_deadlock)
  4356. return -1;
  4357. else if (cnt > 0)
  4358. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4359. else
  4360. return 0;
  4361. }
  4362. static struct shrinker shrinker = {
  4363. .shrink = i915_gem_shrink,
  4364. .seeks = DEFAULT_SEEKS,
  4365. };
  4366. __init void
  4367. i915_gem_shrinker_init(void)
  4368. {
  4369. register_shrinker(&shrinker);
  4370. }
  4371. __exit void
  4372. i915_gem_shrinker_exit(void)
  4373. {
  4374. unregister_shrinker(&shrinker);
  4375. }