i915_dma.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  41. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  42. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  43. u32 last_acthd = I915_READ(acthd_reg);
  44. u32 acthd;
  45. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  46. int i;
  47. for (i = 0; i < 100000; i++) {
  48. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  49. acthd = I915_READ(acthd_reg);
  50. ring->space = ring->head - (ring->tail + 8);
  51. if (ring->space < 0)
  52. ring->space += ring->Size;
  53. if (ring->space >= n)
  54. return 0;
  55. if (master_priv->sarea_priv)
  56. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  57. if (ring->head != last_head)
  58. i = 0;
  59. if (acthd != last_acthd)
  60. i = 0;
  61. last_head = ring->head;
  62. last_acthd = acthd;
  63. msleep_interruptible(10);
  64. }
  65. return -EBUSY;
  66. }
  67. /**
  68. * Sets up the hardware status page for devices that need a physical address
  69. * in the register.
  70. */
  71. static int i915_init_phys_hws(struct drm_device *dev)
  72. {
  73. drm_i915_private_t *dev_priv = dev->dev_private;
  74. /* Program Hardware Status Page */
  75. dev_priv->status_page_dmah =
  76. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  77. if (!dev_priv->status_page_dmah) {
  78. DRM_ERROR("Can not allocate hardware status page\n");
  79. return -ENOMEM;
  80. }
  81. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  82. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  83. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  84. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  85. DRM_DEBUG("Enabled hardware status page\n");
  86. return 0;
  87. }
  88. /**
  89. * Frees the hardware status page, whether it's a physical address or a virtual
  90. * address set up by the X Server.
  91. */
  92. static void i915_free_hws(struct drm_device *dev)
  93. {
  94. drm_i915_private_t *dev_priv = dev->dev_private;
  95. if (dev_priv->status_page_dmah) {
  96. drm_pci_free(dev, dev_priv->status_page_dmah);
  97. dev_priv->status_page_dmah = NULL;
  98. }
  99. if (dev_priv->status_gfx_addr) {
  100. dev_priv->status_gfx_addr = 0;
  101. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  102. }
  103. /* Need to rewrite hardware status page */
  104. I915_WRITE(HWS_PGA, 0x1ffff000);
  105. }
  106. void i915_kernel_lost_context(struct drm_device * dev)
  107. {
  108. drm_i915_private_t *dev_priv = dev->dev_private;
  109. struct drm_i915_master_private *master_priv;
  110. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  111. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  112. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  113. ring->space = ring->head - (ring->tail + 8);
  114. if (ring->space < 0)
  115. ring->space += ring->Size;
  116. if (!dev->primary->master)
  117. return;
  118. master_priv = dev->primary->master->driver_priv;
  119. if (ring->head == ring->tail && master_priv->sarea_priv)
  120. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  121. }
  122. static int i915_dma_cleanup(struct drm_device * dev)
  123. {
  124. drm_i915_private_t *dev_priv = dev->dev_private;
  125. /* Make sure interrupts are disabled here because the uninstall ioctl
  126. * may not have been called from userspace and after dev_private
  127. * is freed, it's too late.
  128. */
  129. if (dev->irq_enabled)
  130. drm_irq_uninstall(dev);
  131. if (dev_priv->ring.virtual_start) {
  132. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  133. dev_priv->ring.virtual_start = NULL;
  134. dev_priv->ring.map.handle = NULL;
  135. dev_priv->ring.map.size = 0;
  136. }
  137. /* Clear the HWS virtual address at teardown */
  138. if (I915_NEED_GFX_HWS(dev))
  139. i915_free_hws(dev);
  140. return 0;
  141. }
  142. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  143. {
  144. drm_i915_private_t *dev_priv = dev->dev_private;
  145. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  146. if (init->ring_size != 0) {
  147. if (dev_priv->ring.ring_obj != NULL) {
  148. i915_dma_cleanup(dev);
  149. DRM_ERROR("Client tried to initialize ringbuffer in "
  150. "GEM mode\n");
  151. return -EINVAL;
  152. }
  153. dev_priv->ring.Size = init->ring_size;
  154. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  155. dev_priv->ring.map.offset = init->ring_start;
  156. dev_priv->ring.map.size = init->ring_size;
  157. dev_priv->ring.map.type = 0;
  158. dev_priv->ring.map.flags = 0;
  159. dev_priv->ring.map.mtrr = 0;
  160. drm_core_ioremap(&dev_priv->ring.map, dev);
  161. if (dev_priv->ring.map.handle == NULL) {
  162. i915_dma_cleanup(dev);
  163. DRM_ERROR("can not ioremap virtual address for"
  164. " ring buffer\n");
  165. return -ENOMEM;
  166. }
  167. }
  168. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  169. dev_priv->cpp = init->cpp;
  170. dev_priv->back_offset = init->back_offset;
  171. dev_priv->front_offset = init->front_offset;
  172. dev_priv->current_page = 0;
  173. if (master_priv->sarea_priv)
  174. master_priv->sarea_priv->pf_current_page = 0;
  175. /* Allow hardware batchbuffers unless told otherwise.
  176. */
  177. dev_priv->allow_batchbuffer = 1;
  178. return 0;
  179. }
  180. static int i915_dma_resume(struct drm_device * dev)
  181. {
  182. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  183. DRM_DEBUG("%s\n", __func__);
  184. if (dev_priv->ring.map.handle == NULL) {
  185. DRM_ERROR("can not ioremap virtual address for"
  186. " ring buffer\n");
  187. return -ENOMEM;
  188. }
  189. /* Program Hardware Status Page */
  190. if (!dev_priv->hw_status_page) {
  191. DRM_ERROR("Can not find hardware status page\n");
  192. return -EINVAL;
  193. }
  194. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  195. if (dev_priv->status_gfx_addr != 0)
  196. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  197. else
  198. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  199. DRM_DEBUG("Enabled hardware status page\n");
  200. return 0;
  201. }
  202. static int i915_dma_init(struct drm_device *dev, void *data,
  203. struct drm_file *file_priv)
  204. {
  205. drm_i915_init_t *init = data;
  206. int retcode = 0;
  207. switch (init->func) {
  208. case I915_INIT_DMA:
  209. retcode = i915_initialize(dev, init);
  210. break;
  211. case I915_CLEANUP_DMA:
  212. retcode = i915_dma_cleanup(dev);
  213. break;
  214. case I915_RESUME_DMA:
  215. retcode = i915_dma_resume(dev);
  216. break;
  217. default:
  218. retcode = -EINVAL;
  219. break;
  220. }
  221. return retcode;
  222. }
  223. /* Implement basically the same security restrictions as hardware does
  224. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  225. *
  226. * Most of the calculations below involve calculating the size of a
  227. * particular instruction. It's important to get the size right as
  228. * that tells us where the next instruction to check is. Any illegal
  229. * instruction detected will be given a size of zero, which is a
  230. * signal to abort the rest of the buffer.
  231. */
  232. static int do_validate_cmd(int cmd)
  233. {
  234. switch (((cmd >> 29) & 0x7)) {
  235. case 0x0:
  236. switch ((cmd >> 23) & 0x3f) {
  237. case 0x0:
  238. return 1; /* MI_NOOP */
  239. case 0x4:
  240. return 1; /* MI_FLUSH */
  241. default:
  242. return 0; /* disallow everything else */
  243. }
  244. break;
  245. case 0x1:
  246. return 0; /* reserved */
  247. case 0x2:
  248. return (cmd & 0xff) + 2; /* 2d commands */
  249. case 0x3:
  250. if (((cmd >> 24) & 0x1f) <= 0x18)
  251. return 1;
  252. switch ((cmd >> 24) & 0x1f) {
  253. case 0x1c:
  254. return 1;
  255. case 0x1d:
  256. switch ((cmd >> 16) & 0xff) {
  257. case 0x3:
  258. return (cmd & 0x1f) + 2;
  259. case 0x4:
  260. return (cmd & 0xf) + 2;
  261. default:
  262. return (cmd & 0xffff) + 2;
  263. }
  264. case 0x1e:
  265. if (cmd & (1 << 23))
  266. return (cmd & 0xffff) + 1;
  267. else
  268. return 1;
  269. case 0x1f:
  270. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  271. return (cmd & 0x1ffff) + 2;
  272. else if (cmd & (1 << 17)) /* indirect random */
  273. if ((cmd & 0xffff) == 0)
  274. return 0; /* unknown length, too hard */
  275. else
  276. return (((cmd & 0xffff) + 1) / 2) + 1;
  277. else
  278. return 2; /* indirect sequential */
  279. default:
  280. return 0;
  281. }
  282. default:
  283. return 0;
  284. }
  285. return 0;
  286. }
  287. static int validate_cmd(int cmd)
  288. {
  289. int ret = do_validate_cmd(cmd);
  290. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  291. return ret;
  292. }
  293. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  294. {
  295. drm_i915_private_t *dev_priv = dev->dev_private;
  296. int i;
  297. RING_LOCALS;
  298. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  299. return -EINVAL;
  300. BEGIN_LP_RING((dwords+1)&~1);
  301. for (i = 0; i < dwords;) {
  302. int cmd, sz;
  303. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  304. return -EINVAL;
  305. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  306. return -EINVAL;
  307. OUT_RING(cmd);
  308. while (++i, --sz) {
  309. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  310. sizeof(cmd))) {
  311. return -EINVAL;
  312. }
  313. OUT_RING(cmd);
  314. }
  315. }
  316. if (dwords & 1)
  317. OUT_RING(0);
  318. ADVANCE_LP_RING();
  319. return 0;
  320. }
  321. int
  322. i915_emit_box(struct drm_device *dev,
  323. struct drm_clip_rect __user *boxes,
  324. int i, int DR1, int DR4)
  325. {
  326. drm_i915_private_t *dev_priv = dev->dev_private;
  327. struct drm_clip_rect box;
  328. RING_LOCALS;
  329. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  330. return -EFAULT;
  331. }
  332. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  333. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  334. box.x1, box.y1, box.x2, box.y2);
  335. return -EINVAL;
  336. }
  337. if (IS_I965G(dev)) {
  338. BEGIN_LP_RING(4);
  339. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  340. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  341. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  342. OUT_RING(DR4);
  343. ADVANCE_LP_RING();
  344. } else {
  345. BEGIN_LP_RING(6);
  346. OUT_RING(GFX_OP_DRAWRECT_INFO);
  347. OUT_RING(DR1);
  348. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  349. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  350. OUT_RING(DR4);
  351. OUT_RING(0);
  352. ADVANCE_LP_RING();
  353. }
  354. return 0;
  355. }
  356. /* XXX: Emitting the counter should really be moved to part of the IRQ
  357. * emit. For now, do it in both places:
  358. */
  359. static void i915_emit_breadcrumb(struct drm_device *dev)
  360. {
  361. drm_i915_private_t *dev_priv = dev->dev_private;
  362. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  363. RING_LOCALS;
  364. dev_priv->counter++;
  365. if (dev_priv->counter > 0x7FFFFFFFUL)
  366. dev_priv->counter = 0;
  367. if (master_priv->sarea_priv)
  368. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  369. BEGIN_LP_RING(4);
  370. OUT_RING(MI_STORE_DWORD_INDEX);
  371. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  372. OUT_RING(dev_priv->counter);
  373. OUT_RING(0);
  374. ADVANCE_LP_RING();
  375. }
  376. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  377. drm_i915_cmdbuffer_t * cmd)
  378. {
  379. int nbox = cmd->num_cliprects;
  380. int i = 0, count, ret;
  381. if (cmd->sz & 0x3) {
  382. DRM_ERROR("alignment");
  383. return -EINVAL;
  384. }
  385. i915_kernel_lost_context(dev);
  386. count = nbox ? nbox : 1;
  387. for (i = 0; i < count; i++) {
  388. if (i < nbox) {
  389. ret = i915_emit_box(dev, cmd->cliprects, i,
  390. cmd->DR1, cmd->DR4);
  391. if (ret)
  392. return ret;
  393. }
  394. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  395. if (ret)
  396. return ret;
  397. }
  398. i915_emit_breadcrumb(dev);
  399. return 0;
  400. }
  401. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  402. drm_i915_batchbuffer_t * batch)
  403. {
  404. drm_i915_private_t *dev_priv = dev->dev_private;
  405. struct drm_clip_rect __user *boxes = batch->cliprects;
  406. int nbox = batch->num_cliprects;
  407. int i = 0, count;
  408. RING_LOCALS;
  409. if ((batch->start | batch->used) & 0x7) {
  410. DRM_ERROR("alignment");
  411. return -EINVAL;
  412. }
  413. i915_kernel_lost_context(dev);
  414. count = nbox ? nbox : 1;
  415. for (i = 0; i < count; i++) {
  416. if (i < nbox) {
  417. int ret = i915_emit_box(dev, boxes, i,
  418. batch->DR1, batch->DR4);
  419. if (ret)
  420. return ret;
  421. }
  422. if (!IS_I830(dev) && !IS_845G(dev)) {
  423. BEGIN_LP_RING(2);
  424. if (IS_I965G(dev)) {
  425. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  426. OUT_RING(batch->start);
  427. } else {
  428. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  429. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  430. }
  431. ADVANCE_LP_RING();
  432. } else {
  433. BEGIN_LP_RING(4);
  434. OUT_RING(MI_BATCH_BUFFER);
  435. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  436. OUT_RING(batch->start + batch->used - 4);
  437. OUT_RING(0);
  438. ADVANCE_LP_RING();
  439. }
  440. }
  441. i915_emit_breadcrumb(dev);
  442. return 0;
  443. }
  444. static int i915_dispatch_flip(struct drm_device * dev)
  445. {
  446. drm_i915_private_t *dev_priv = dev->dev_private;
  447. struct drm_i915_master_private *master_priv =
  448. dev->primary->master->driver_priv;
  449. RING_LOCALS;
  450. if (!master_priv->sarea_priv)
  451. return -EINVAL;
  452. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  453. __func__,
  454. dev_priv->current_page,
  455. master_priv->sarea_priv->pf_current_page);
  456. i915_kernel_lost_context(dev);
  457. BEGIN_LP_RING(2);
  458. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  459. OUT_RING(0);
  460. ADVANCE_LP_RING();
  461. BEGIN_LP_RING(6);
  462. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  463. OUT_RING(0);
  464. if (dev_priv->current_page == 0) {
  465. OUT_RING(dev_priv->back_offset);
  466. dev_priv->current_page = 1;
  467. } else {
  468. OUT_RING(dev_priv->front_offset);
  469. dev_priv->current_page = 0;
  470. }
  471. OUT_RING(0);
  472. ADVANCE_LP_RING();
  473. BEGIN_LP_RING(2);
  474. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  475. OUT_RING(0);
  476. ADVANCE_LP_RING();
  477. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  478. BEGIN_LP_RING(4);
  479. OUT_RING(MI_STORE_DWORD_INDEX);
  480. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  481. OUT_RING(dev_priv->counter);
  482. OUT_RING(0);
  483. ADVANCE_LP_RING();
  484. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  485. return 0;
  486. }
  487. static int i915_quiescent(struct drm_device * dev)
  488. {
  489. drm_i915_private_t *dev_priv = dev->dev_private;
  490. i915_kernel_lost_context(dev);
  491. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  492. }
  493. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  494. struct drm_file *file_priv)
  495. {
  496. int ret;
  497. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  498. mutex_lock(&dev->struct_mutex);
  499. ret = i915_quiescent(dev);
  500. mutex_unlock(&dev->struct_mutex);
  501. return ret;
  502. }
  503. static int i915_batchbuffer(struct drm_device *dev, void *data,
  504. struct drm_file *file_priv)
  505. {
  506. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  507. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  508. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  509. master_priv->sarea_priv;
  510. drm_i915_batchbuffer_t *batch = data;
  511. int ret;
  512. if (!dev_priv->allow_batchbuffer) {
  513. DRM_ERROR("Batchbuffer ioctl disabled\n");
  514. return -EINVAL;
  515. }
  516. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  517. batch->start, batch->used, batch->num_cliprects);
  518. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  519. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  520. batch->num_cliprects *
  521. sizeof(struct drm_clip_rect)))
  522. return -EFAULT;
  523. mutex_lock(&dev->struct_mutex);
  524. ret = i915_dispatch_batchbuffer(dev, batch);
  525. mutex_unlock(&dev->struct_mutex);
  526. if (sarea_priv)
  527. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  528. return ret;
  529. }
  530. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  531. struct drm_file *file_priv)
  532. {
  533. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  534. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  535. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  536. master_priv->sarea_priv;
  537. drm_i915_cmdbuffer_t *cmdbuf = data;
  538. int ret;
  539. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  540. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  541. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  542. if (cmdbuf->num_cliprects &&
  543. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  544. cmdbuf->num_cliprects *
  545. sizeof(struct drm_clip_rect))) {
  546. DRM_ERROR("Fault accessing cliprects\n");
  547. return -EFAULT;
  548. }
  549. mutex_lock(&dev->struct_mutex);
  550. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  551. mutex_unlock(&dev->struct_mutex);
  552. if (ret) {
  553. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  554. return ret;
  555. }
  556. if (sarea_priv)
  557. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  558. return 0;
  559. }
  560. static int i915_flip_bufs(struct drm_device *dev, void *data,
  561. struct drm_file *file_priv)
  562. {
  563. int ret;
  564. DRM_DEBUG("%s\n", __func__);
  565. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  566. mutex_lock(&dev->struct_mutex);
  567. ret = i915_dispatch_flip(dev);
  568. mutex_unlock(&dev->struct_mutex);
  569. return ret;
  570. }
  571. static int i915_getparam(struct drm_device *dev, void *data,
  572. struct drm_file *file_priv)
  573. {
  574. drm_i915_private_t *dev_priv = dev->dev_private;
  575. drm_i915_getparam_t *param = data;
  576. int value;
  577. if (!dev_priv) {
  578. DRM_ERROR("called with no initialization\n");
  579. return -EINVAL;
  580. }
  581. switch (param->param) {
  582. case I915_PARAM_IRQ_ACTIVE:
  583. value = dev->pdev->irq ? 1 : 0;
  584. break;
  585. case I915_PARAM_ALLOW_BATCHBUFFER:
  586. value = dev_priv->allow_batchbuffer ? 1 : 0;
  587. break;
  588. case I915_PARAM_LAST_DISPATCH:
  589. value = READ_BREADCRUMB(dev_priv);
  590. break;
  591. case I915_PARAM_CHIPSET_ID:
  592. value = dev->pci_device;
  593. break;
  594. case I915_PARAM_HAS_GEM:
  595. value = dev_priv->has_gem;
  596. break;
  597. default:
  598. DRM_ERROR("Unknown parameter %d\n", param->param);
  599. return -EINVAL;
  600. }
  601. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  602. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  603. return -EFAULT;
  604. }
  605. return 0;
  606. }
  607. static int i915_setparam(struct drm_device *dev, void *data,
  608. struct drm_file *file_priv)
  609. {
  610. drm_i915_private_t *dev_priv = dev->dev_private;
  611. drm_i915_setparam_t *param = data;
  612. if (!dev_priv) {
  613. DRM_ERROR("called with no initialization\n");
  614. return -EINVAL;
  615. }
  616. switch (param->param) {
  617. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  618. break;
  619. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  620. dev_priv->tex_lru_log_granularity = param->value;
  621. break;
  622. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  623. dev_priv->allow_batchbuffer = param->value;
  624. break;
  625. default:
  626. DRM_ERROR("unknown parameter %d\n", param->param);
  627. return -EINVAL;
  628. }
  629. return 0;
  630. }
  631. static int i915_set_status_page(struct drm_device *dev, void *data,
  632. struct drm_file *file_priv)
  633. {
  634. drm_i915_private_t *dev_priv = dev->dev_private;
  635. drm_i915_hws_addr_t *hws = data;
  636. if (!I915_NEED_GFX_HWS(dev))
  637. return -EINVAL;
  638. if (!dev_priv) {
  639. DRM_ERROR("called with no initialization\n");
  640. return -EINVAL;
  641. }
  642. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  643. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  644. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  645. dev_priv->hws_map.size = 4*1024;
  646. dev_priv->hws_map.type = 0;
  647. dev_priv->hws_map.flags = 0;
  648. dev_priv->hws_map.mtrr = 0;
  649. drm_core_ioremap(&dev_priv->hws_map, dev);
  650. if (dev_priv->hws_map.handle == NULL) {
  651. i915_dma_cleanup(dev);
  652. dev_priv->status_gfx_addr = 0;
  653. DRM_ERROR("can not ioremap virtual address for"
  654. " G33 hw status page\n");
  655. return -ENOMEM;
  656. }
  657. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  658. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  659. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  660. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  661. dev_priv->status_gfx_addr);
  662. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  663. return 0;
  664. }
  665. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  666. {
  667. struct drm_i915_master_private *master_priv;
  668. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  669. if (!master_priv)
  670. return -ENOMEM;
  671. master->driver_priv = master_priv;
  672. return 0;
  673. }
  674. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  675. {
  676. struct drm_i915_master_private *master_priv = master->driver_priv;
  677. if (!master_priv)
  678. return;
  679. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  680. master->driver_priv = NULL;
  681. }
  682. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  683. {
  684. struct drm_i915_private *dev_priv = dev->dev_private;
  685. unsigned long base, size;
  686. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  687. /* i915 has 4 more counters */
  688. dev->counters += 4;
  689. dev->types[6] = _DRM_STAT_IRQ;
  690. dev->types[7] = _DRM_STAT_PRIMARY;
  691. dev->types[8] = _DRM_STAT_SECONDARY;
  692. dev->types[9] = _DRM_STAT_DMA;
  693. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  694. if (dev_priv == NULL)
  695. return -ENOMEM;
  696. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  697. dev->dev_private = (void *)dev_priv;
  698. dev_priv->dev = dev;
  699. /* Add register map (needed for suspend/resume) */
  700. base = drm_get_resource_start(dev, mmio_bar);
  701. size = drm_get_resource_len(dev, mmio_bar);
  702. dev_priv->regs = ioremap(base, size);
  703. #ifdef CONFIG_HIGHMEM64G
  704. /* don't enable GEM on PAE - needs agp + set_memory_* interface fixes */
  705. dev_priv->has_gem = 0;
  706. #else
  707. /* enable GEM by default */
  708. dev_priv->has_gem = 1;
  709. #endif
  710. i915_gem_load(dev);
  711. /* Init HWS */
  712. if (!I915_NEED_GFX_HWS(dev)) {
  713. ret = i915_init_phys_hws(dev);
  714. if (ret != 0)
  715. return ret;
  716. }
  717. /* On the 945G/GM, the chipset reports the MSI capability on the
  718. * integrated graphics even though the support isn't actually there
  719. * according to the published specs. It doesn't appear to function
  720. * correctly in testing on 945G.
  721. * This may be a side effect of MSI having been made available for PEG
  722. * and the registers being closely associated.
  723. *
  724. * According to chipset errata, on the 965GM, MSI interrupts may
  725. * be lost or delayed, but we use them anyways to avoid
  726. * stuck interrupts on some machines.
  727. */
  728. if (!IS_I945G(dev) && !IS_I945GM(dev))
  729. pci_enable_msi(dev->pdev);
  730. intel_opregion_init(dev);
  731. spin_lock_init(&dev_priv->user_irq_lock);
  732. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  733. if (ret) {
  734. (void) i915_driver_unload(dev);
  735. return ret;
  736. }
  737. return ret;
  738. }
  739. int i915_driver_unload(struct drm_device *dev)
  740. {
  741. struct drm_i915_private *dev_priv = dev->dev_private;
  742. if (dev->pdev->msi_enabled)
  743. pci_disable_msi(dev->pdev);
  744. i915_free_hws(dev);
  745. if (dev_priv->regs != NULL)
  746. iounmap(dev_priv->regs);
  747. intel_opregion_free(dev);
  748. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  749. DRM_MEM_DRIVER);
  750. return 0;
  751. }
  752. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  753. {
  754. struct drm_i915_file_private *i915_file_priv;
  755. DRM_DEBUG("\n");
  756. i915_file_priv = (struct drm_i915_file_private *)
  757. drm_alloc(sizeof(*i915_file_priv), DRM_MEM_FILES);
  758. if (!i915_file_priv)
  759. return -ENOMEM;
  760. file_priv->driver_priv = i915_file_priv;
  761. i915_file_priv->mm.last_gem_seqno = 0;
  762. i915_file_priv->mm.last_gem_throttle_seqno = 0;
  763. return 0;
  764. }
  765. void i915_driver_lastclose(struct drm_device * dev)
  766. {
  767. drm_i915_private_t *dev_priv = dev->dev_private;
  768. if (!dev_priv)
  769. return;
  770. i915_gem_lastclose(dev);
  771. if (dev_priv->agp_heap)
  772. i915_mem_takedown(&(dev_priv->agp_heap));
  773. i915_dma_cleanup(dev);
  774. }
  775. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  776. {
  777. drm_i915_private_t *dev_priv = dev->dev_private;
  778. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  779. }
  780. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  781. {
  782. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  783. drm_free(i915_file_priv, sizeof(*i915_file_priv), DRM_MEM_FILES);
  784. }
  785. struct drm_ioctl_desc i915_ioctls[] = {
  786. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  787. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  788. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  789. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  790. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  791. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  792. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  793. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  794. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  795. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  796. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  797. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  798. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  799. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  800. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  801. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  802. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  803. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  804. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  805. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  806. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  807. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  808. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  809. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  810. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  811. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  812. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  813. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  814. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  815. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  816. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  817. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  818. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  819. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  820. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  821. };
  822. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  823. /**
  824. * Determine if the device really is AGP or not.
  825. *
  826. * All Intel graphics chipsets are treated as AGP, even if they are really
  827. * PCI-e.
  828. *
  829. * \param dev The device to be tested.
  830. *
  831. * \returns
  832. * A value of 1 is always retured to indictate every i9x5 is AGP.
  833. */
  834. int i915_driver_device_is_agp(struct drm_device * dev)
  835. {
  836. return 1;
  837. }