tg3.c 429 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #ifdef CONFIG_SPARC
  53. #include <asm/idprom.h>
  54. #include <asm/prom.h>
  55. #endif
  56. #define BAR_0 0
  57. #define BAR_2 2
  58. #include "tg3.h"
  59. /* Functions & macros to verify TG3_FLAGS types */
  60. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  61. {
  62. return test_bit(flag, bits);
  63. }
  64. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  65. {
  66. set_bit(flag, bits);
  67. }
  68. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  69. {
  70. clear_bit(flag, bits);
  71. }
  72. #define tg3_flag(tp, flag) \
  73. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_set(tp, flag) \
  75. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_clear(tp, flag) \
  77. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define DRV_MODULE_NAME "tg3"
  79. #define TG3_MAJ_NUM 3
  80. #define TG3_MIN_NUM 125
  81. #define DRV_MODULE_VERSION \
  82. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  83. #define DRV_MODULE_RELDATE "September 26, 2012"
  84. #define RESET_KIND_SHUTDOWN 0
  85. #define RESET_KIND_INIT 1
  86. #define RESET_KIND_SUSPEND 2
  87. #define TG3_DEF_RX_MODE 0
  88. #define TG3_DEF_TX_MODE 0
  89. #define TG3_DEF_MSG_ENABLE \
  90. (NETIF_MSG_DRV | \
  91. NETIF_MSG_PROBE | \
  92. NETIF_MSG_LINK | \
  93. NETIF_MSG_TIMER | \
  94. NETIF_MSG_IFDOWN | \
  95. NETIF_MSG_IFUP | \
  96. NETIF_MSG_RX_ERR | \
  97. NETIF_MSG_TX_ERR)
  98. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  99. /* length of time before we decide the hardware is borked,
  100. * and dev->tx_timeout() should be called to fix the problem
  101. */
  102. #define TG3_TX_TIMEOUT (5 * HZ)
  103. /* hardware minimum and maximum for a single frame's data payload */
  104. #define TG3_MIN_MTU 60
  105. #define TG3_MAX_MTU(tp) \
  106. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  107. /* These numbers seem to be hard coded in the NIC firmware somehow.
  108. * You can't change the ring sizes, but you can change where you place
  109. * them in the NIC onboard memory.
  110. */
  111. #define TG3_RX_STD_RING_SIZE(tp) \
  112. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  113. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  114. #define TG3_DEF_RX_RING_PENDING 200
  115. #define TG3_RX_JMB_RING_SIZE(tp) \
  116. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  117. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  118. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  119. /* Do not place this n-ring entries value into the tp struct itself,
  120. * we really want to expose these constants to GCC so that modulo et
  121. * al. operations are done with shifts and masks instead of with
  122. * hw multiply/modulo instructions. Another solution would be to
  123. * replace things like '% foo' with '& (foo - 1)'.
  124. */
  125. #define TG3_TX_RING_SIZE 512
  126. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  127. #define TG3_RX_STD_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  131. #define TG3_RX_RCB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  133. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  134. TG3_TX_RING_SIZE)
  135. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  136. #define TG3_DMA_BYTE_ENAB 64
  137. #define TG3_RX_STD_DMA_SZ 1536
  138. #define TG3_RX_JMB_DMA_SZ 9046
  139. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  140. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  141. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  142. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  144. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  146. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  147. * that are at least dword aligned when used in PCIX mode. The driver
  148. * works around this bug by double copying the packet. This workaround
  149. * is built into the normal double copy length check for efficiency.
  150. *
  151. * However, the double copy is only necessary on those architectures
  152. * where unaligned memory accesses are inefficient. For those architectures
  153. * where unaligned memory accesses incur little penalty, we can reintegrate
  154. * the 5701 in the normal rx path. Doing so saves a device structure
  155. * dereference by hardcoding the double copy threshold in place.
  156. */
  157. #define TG3_RX_COPY_THRESHOLD 256
  158. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  159. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  160. #else
  161. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  162. #endif
  163. #if (NET_IP_ALIGN != 0)
  164. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  165. #else
  166. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  167. #endif
  168. /* minimum number of free TX descriptors required to wake up TX process */
  169. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  170. #define TG3_TX_BD_DMA_MAX_2K 2048
  171. #define TG3_TX_BD_DMA_MAX_4K 4096
  172. #define TG3_RAW_IP_ALIGN 2
  173. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  174. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  175. #define FIRMWARE_TG3 "tigon/tg3.bin"
  176. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  177. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  178. static char version[] __devinitdata =
  179. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  180. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  181. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  182. MODULE_LICENSE("GPL");
  183. MODULE_VERSION(DRV_MODULE_VERSION);
  184. MODULE_FIRMWARE(FIRMWARE_TG3);
  185. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  186. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  187. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  188. module_param(tg3_debug, int, 0);
  189. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  190. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  272. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  273. {}
  274. };
  275. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  276. static const struct {
  277. const char string[ETH_GSTRING_LEN];
  278. } ethtool_stats_keys[] = {
  279. { "rx_octets" },
  280. { "rx_fragments" },
  281. { "rx_ucast_packets" },
  282. { "rx_mcast_packets" },
  283. { "rx_bcast_packets" },
  284. { "rx_fcs_errors" },
  285. { "rx_align_errors" },
  286. { "rx_xon_pause_rcvd" },
  287. { "rx_xoff_pause_rcvd" },
  288. { "rx_mac_ctrl_rcvd" },
  289. { "rx_xoff_entered" },
  290. { "rx_frame_too_long_errors" },
  291. { "rx_jabbers" },
  292. { "rx_undersize_packets" },
  293. { "rx_in_length_errors" },
  294. { "rx_out_length_errors" },
  295. { "rx_64_or_less_octet_packets" },
  296. { "rx_65_to_127_octet_packets" },
  297. { "rx_128_to_255_octet_packets" },
  298. { "rx_256_to_511_octet_packets" },
  299. { "rx_512_to_1023_octet_packets" },
  300. { "rx_1024_to_1522_octet_packets" },
  301. { "rx_1523_to_2047_octet_packets" },
  302. { "rx_2048_to_4095_octet_packets" },
  303. { "rx_4096_to_8191_octet_packets" },
  304. { "rx_8192_to_9022_octet_packets" },
  305. { "tx_octets" },
  306. { "tx_collisions" },
  307. { "tx_xon_sent" },
  308. { "tx_xoff_sent" },
  309. { "tx_flow_control" },
  310. { "tx_mac_errors" },
  311. { "tx_single_collisions" },
  312. { "tx_mult_collisions" },
  313. { "tx_deferred" },
  314. { "tx_excessive_collisions" },
  315. { "tx_late_collisions" },
  316. { "tx_collide_2times" },
  317. { "tx_collide_3times" },
  318. { "tx_collide_4times" },
  319. { "tx_collide_5times" },
  320. { "tx_collide_6times" },
  321. { "tx_collide_7times" },
  322. { "tx_collide_8times" },
  323. { "tx_collide_9times" },
  324. { "tx_collide_10times" },
  325. { "tx_collide_11times" },
  326. { "tx_collide_12times" },
  327. { "tx_collide_13times" },
  328. { "tx_collide_14times" },
  329. { "tx_collide_15times" },
  330. { "tx_ucast_packets" },
  331. { "tx_mcast_packets" },
  332. { "tx_bcast_packets" },
  333. { "tx_carrier_sense_errors" },
  334. { "tx_discards" },
  335. { "tx_errors" },
  336. { "dma_writeq_full" },
  337. { "dma_write_prioq_full" },
  338. { "rxbds_empty" },
  339. { "rx_discards" },
  340. { "rx_errors" },
  341. { "rx_threshold_hit" },
  342. { "dma_readq_full" },
  343. { "dma_read_prioq_full" },
  344. { "tx_comp_queue_full" },
  345. { "ring_set_send_prod_index" },
  346. { "ring_status_update" },
  347. { "nic_irqs" },
  348. { "nic_avoided_irqs" },
  349. { "nic_tx_threshold_hit" },
  350. { "mbuf_lwm_thresh_hit" },
  351. };
  352. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  353. static const struct {
  354. const char string[ETH_GSTRING_LEN];
  355. } ethtool_test_keys[] = {
  356. { "nvram test (online) " },
  357. { "link test (online) " },
  358. { "register test (offline)" },
  359. { "memory test (offline)" },
  360. { "mac loopback test (offline)" },
  361. { "phy loopback test (offline)" },
  362. { "ext loopback test (offline)" },
  363. { "interrupt test (offline)" },
  364. };
  365. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  366. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  367. {
  368. writel(val, tp->regs + off);
  369. }
  370. static u32 tg3_read32(struct tg3 *tp, u32 off)
  371. {
  372. return readl(tp->regs + off);
  373. }
  374. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. writel(val, tp->aperegs + off);
  377. }
  378. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  379. {
  380. return readl(tp->aperegs + off);
  381. }
  382. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  383. {
  384. unsigned long flags;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. }
  390. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  391. {
  392. writel(val, tp->regs + off);
  393. readl(tp->regs + off);
  394. }
  395. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  396. {
  397. unsigned long flags;
  398. u32 val;
  399. spin_lock_irqsave(&tp->indirect_lock, flags);
  400. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  401. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  402. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  403. return val;
  404. }
  405. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  406. {
  407. unsigned long flags;
  408. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  409. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  410. TG3_64BIT_REG_LOW, val);
  411. return;
  412. }
  413. if (off == TG3_RX_STD_PROD_IDX_REG) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  415. TG3_64BIT_REG_LOW, val);
  416. return;
  417. }
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  420. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  421. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  422. /* In indirect mode when disabling interrupts, we also need
  423. * to clear the interrupt bit in the GRC local ctrl register.
  424. */
  425. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  426. (val == 0x1)) {
  427. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  428. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  429. }
  430. }
  431. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  432. {
  433. unsigned long flags;
  434. u32 val;
  435. spin_lock_irqsave(&tp->indirect_lock, flags);
  436. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  437. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  438. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  439. return val;
  440. }
  441. /* usec_wait specifies the wait time in usec when writing to certain registers
  442. * where it is unsafe to read back the register without some delay.
  443. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  444. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  445. */
  446. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  447. {
  448. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  449. /* Non-posted methods */
  450. tp->write32(tp, off, val);
  451. else {
  452. /* Posted method */
  453. tg3_write32(tp, off, val);
  454. if (usec_wait)
  455. udelay(usec_wait);
  456. tp->read32(tp, off);
  457. }
  458. /* Wait again after the read for the posted method to guarantee that
  459. * the wait time is met.
  460. */
  461. if (usec_wait)
  462. udelay(usec_wait);
  463. }
  464. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  465. {
  466. tp->write32_mbox(tp, off, val);
  467. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  468. tp->read32_mbox(tp, off);
  469. }
  470. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. void __iomem *mbox = tp->regs + off;
  473. writel(val, mbox);
  474. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  475. writel(val, mbox);
  476. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  477. readl(mbox);
  478. }
  479. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  480. {
  481. return readl(tp->regs + off + GRCMBOX_BASE);
  482. }
  483. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  484. {
  485. writel(val, tp->regs + off + GRCMBOX_BASE);
  486. }
  487. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  488. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  489. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  490. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  491. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  492. #define tw32(reg, val) tp->write32(tp, reg, val)
  493. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  494. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  495. #define tr32(reg) tp->read32(tp, reg)
  496. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  497. {
  498. unsigned long flags;
  499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  500. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  501. return;
  502. spin_lock_irqsave(&tp->indirect_lock, flags);
  503. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  505. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  506. /* Always leave this as zero. */
  507. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  508. } else {
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  510. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  511. /* Always leave this as zero. */
  512. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  513. }
  514. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  515. }
  516. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  517. {
  518. unsigned long flags;
  519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  520. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  521. *val = 0;
  522. return;
  523. }
  524. spin_lock_irqsave(&tp->indirect_lock, flags);
  525. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  526. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  527. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  528. /* Always leave this as zero. */
  529. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  530. } else {
  531. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  532. *val = tr32(TG3PCI_MEM_WIN_DATA);
  533. /* Always leave this as zero. */
  534. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  535. }
  536. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  537. }
  538. static void tg3_ape_lock_init(struct tg3 *tp)
  539. {
  540. int i;
  541. u32 regbase, bit;
  542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  543. regbase = TG3_APE_LOCK_GRANT;
  544. else
  545. regbase = TG3_APE_PER_LOCK_GRANT;
  546. /* Make sure the driver hasn't any stale locks. */
  547. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  548. switch (i) {
  549. case TG3_APE_LOCK_PHY0:
  550. case TG3_APE_LOCK_PHY1:
  551. case TG3_APE_LOCK_PHY2:
  552. case TG3_APE_LOCK_PHY3:
  553. bit = APE_LOCK_GRANT_DRIVER;
  554. break;
  555. default:
  556. if (!tp->pci_fn)
  557. bit = APE_LOCK_GRANT_DRIVER;
  558. else
  559. bit = 1 << tp->pci_fn;
  560. }
  561. tg3_ape_write32(tp, regbase + 4 * i, bit);
  562. }
  563. }
  564. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  565. {
  566. int i, off;
  567. int ret = 0;
  568. u32 status, req, gnt, bit;
  569. if (!tg3_flag(tp, ENABLE_APE))
  570. return 0;
  571. switch (locknum) {
  572. case TG3_APE_LOCK_GPIO:
  573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  574. return 0;
  575. case TG3_APE_LOCK_GRC:
  576. case TG3_APE_LOCK_MEM:
  577. if (!tp->pci_fn)
  578. bit = APE_LOCK_REQ_DRIVER;
  579. else
  580. bit = 1 << tp->pci_fn;
  581. break;
  582. case TG3_APE_LOCK_PHY0:
  583. case TG3_APE_LOCK_PHY1:
  584. case TG3_APE_LOCK_PHY2:
  585. case TG3_APE_LOCK_PHY3:
  586. bit = APE_LOCK_REQ_DRIVER;
  587. break;
  588. default:
  589. return -EINVAL;
  590. }
  591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  592. req = TG3_APE_LOCK_REQ;
  593. gnt = TG3_APE_LOCK_GRANT;
  594. } else {
  595. req = TG3_APE_PER_LOCK_REQ;
  596. gnt = TG3_APE_PER_LOCK_GRANT;
  597. }
  598. off = 4 * locknum;
  599. tg3_ape_write32(tp, req + off, bit);
  600. /* Wait for up to 1 millisecond to acquire lock. */
  601. for (i = 0; i < 100; i++) {
  602. status = tg3_ape_read32(tp, gnt + off);
  603. if (status == bit)
  604. break;
  605. udelay(10);
  606. }
  607. if (status != bit) {
  608. /* Revoke the lock request. */
  609. tg3_ape_write32(tp, gnt + off, bit);
  610. ret = -EBUSY;
  611. }
  612. return ret;
  613. }
  614. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  615. {
  616. u32 gnt, bit;
  617. if (!tg3_flag(tp, ENABLE_APE))
  618. return;
  619. switch (locknum) {
  620. case TG3_APE_LOCK_GPIO:
  621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  622. return;
  623. case TG3_APE_LOCK_GRC:
  624. case TG3_APE_LOCK_MEM:
  625. if (!tp->pci_fn)
  626. bit = APE_LOCK_GRANT_DRIVER;
  627. else
  628. bit = 1 << tp->pci_fn;
  629. break;
  630. case TG3_APE_LOCK_PHY0:
  631. case TG3_APE_LOCK_PHY1:
  632. case TG3_APE_LOCK_PHY2:
  633. case TG3_APE_LOCK_PHY3:
  634. bit = APE_LOCK_GRANT_DRIVER;
  635. break;
  636. default:
  637. return;
  638. }
  639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  640. gnt = TG3_APE_LOCK_GRANT;
  641. else
  642. gnt = TG3_APE_PER_LOCK_GRANT;
  643. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  644. }
  645. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  646. {
  647. u32 apedata;
  648. while (timeout_us) {
  649. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  650. return -EBUSY;
  651. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  652. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  653. break;
  654. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  655. udelay(10);
  656. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  657. }
  658. return timeout_us ? 0 : -EBUSY;
  659. }
  660. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  661. {
  662. u32 i, apedata;
  663. for (i = 0; i < timeout_us / 10; i++) {
  664. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  665. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  666. break;
  667. udelay(10);
  668. }
  669. return i == timeout_us / 10;
  670. }
  671. int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off, u32 len)
  672. {
  673. int err;
  674. u32 i, bufoff, msgoff, maxlen, apedata;
  675. if (!tg3_flag(tp, APE_HAS_NCSI))
  676. return 0;
  677. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  678. if (apedata != APE_SEG_SIG_MAGIC)
  679. return -ENODEV;
  680. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  681. if (!(apedata & APE_FW_STATUS_READY))
  682. return -EAGAIN;
  683. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  684. TG3_APE_SHMEM_BASE;
  685. msgoff = bufoff + 2 * sizeof(u32);
  686. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  687. while (len) {
  688. u32 length;
  689. /* Cap xfer sizes to scratchpad limits. */
  690. length = (len > maxlen) ? maxlen : len;
  691. len -= length;
  692. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  693. if (!(apedata & APE_FW_STATUS_READY))
  694. return -EAGAIN;
  695. /* Wait for up to 1 msec for APE to service previous event. */
  696. err = tg3_ape_event_lock(tp, 1000);
  697. if (err)
  698. return err;
  699. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  700. APE_EVENT_STATUS_SCRTCHPD_READ |
  701. APE_EVENT_STATUS_EVENT_PENDING;
  702. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  703. tg3_ape_write32(tp, bufoff, base_off);
  704. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  705. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  706. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  707. base_off += length;
  708. if (tg3_ape_wait_for_event(tp, 30000))
  709. return -EAGAIN;
  710. for (i = 0; length; i += 4, length -= 4) {
  711. u32 val = tg3_ape_read32(tp, msgoff + i);
  712. memcpy(data, &val, sizeof(u32));
  713. data++;
  714. }
  715. }
  716. return 0;
  717. }
  718. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  719. {
  720. int err;
  721. u32 apedata;
  722. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  723. if (apedata != APE_SEG_SIG_MAGIC)
  724. return -EAGAIN;
  725. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  726. if (!(apedata & APE_FW_STATUS_READY))
  727. return -EAGAIN;
  728. /* Wait for up to 1 millisecond for APE to service previous event. */
  729. err = tg3_ape_event_lock(tp, 1000);
  730. if (err)
  731. return err;
  732. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  733. event | APE_EVENT_STATUS_EVENT_PENDING);
  734. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  735. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  736. return 0;
  737. }
  738. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  739. {
  740. u32 event;
  741. u32 apedata;
  742. if (!tg3_flag(tp, ENABLE_APE))
  743. return;
  744. switch (kind) {
  745. case RESET_KIND_INIT:
  746. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  747. APE_HOST_SEG_SIG_MAGIC);
  748. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  749. APE_HOST_SEG_LEN_MAGIC);
  750. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  751. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  752. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  753. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  754. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  755. APE_HOST_BEHAV_NO_PHYLOCK);
  756. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  757. TG3_APE_HOST_DRVR_STATE_START);
  758. event = APE_EVENT_STATUS_STATE_START;
  759. break;
  760. case RESET_KIND_SHUTDOWN:
  761. /* With the interface we are currently using,
  762. * APE does not track driver state. Wiping
  763. * out the HOST SEGMENT SIGNATURE forces
  764. * the APE to assume OS absent status.
  765. */
  766. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  767. if (device_may_wakeup(&tp->pdev->dev) &&
  768. tg3_flag(tp, WOL_ENABLE)) {
  769. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  770. TG3_APE_HOST_WOL_SPEED_AUTO);
  771. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  772. } else
  773. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  774. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  775. event = APE_EVENT_STATUS_STATE_UNLOAD;
  776. break;
  777. case RESET_KIND_SUSPEND:
  778. event = APE_EVENT_STATUS_STATE_SUSPEND;
  779. break;
  780. default:
  781. return;
  782. }
  783. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  784. tg3_ape_send_event(tp, event);
  785. }
  786. static void tg3_disable_ints(struct tg3 *tp)
  787. {
  788. int i;
  789. tw32(TG3PCI_MISC_HOST_CTRL,
  790. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  791. for (i = 0; i < tp->irq_max; i++)
  792. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  793. }
  794. static void tg3_enable_ints(struct tg3 *tp)
  795. {
  796. int i;
  797. tp->irq_sync = 0;
  798. wmb();
  799. tw32(TG3PCI_MISC_HOST_CTRL,
  800. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  801. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  802. for (i = 0; i < tp->irq_cnt; i++) {
  803. struct tg3_napi *tnapi = &tp->napi[i];
  804. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  805. if (tg3_flag(tp, 1SHOT_MSI))
  806. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  807. tp->coal_now |= tnapi->coal_now;
  808. }
  809. /* Force an initial interrupt */
  810. if (!tg3_flag(tp, TAGGED_STATUS) &&
  811. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  812. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  813. else
  814. tw32(HOSTCC_MODE, tp->coal_now);
  815. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  816. }
  817. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  818. {
  819. struct tg3 *tp = tnapi->tp;
  820. struct tg3_hw_status *sblk = tnapi->hw_status;
  821. unsigned int work_exists = 0;
  822. /* check for phy events */
  823. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  824. if (sblk->status & SD_STATUS_LINK_CHG)
  825. work_exists = 1;
  826. }
  827. /* check for TX work to do */
  828. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  829. work_exists = 1;
  830. /* check for RX work to do */
  831. if (tnapi->rx_rcb_prod_idx &&
  832. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  833. work_exists = 1;
  834. return work_exists;
  835. }
  836. /* tg3_int_reenable
  837. * similar to tg3_enable_ints, but it accurately determines whether there
  838. * is new work pending and can return without flushing the PIO write
  839. * which reenables interrupts
  840. */
  841. static void tg3_int_reenable(struct tg3_napi *tnapi)
  842. {
  843. struct tg3 *tp = tnapi->tp;
  844. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  845. mmiowb();
  846. /* When doing tagged status, this work check is unnecessary.
  847. * The last_tag we write above tells the chip which piece of
  848. * work we've completed.
  849. */
  850. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  851. tw32(HOSTCC_MODE, tp->coalesce_mode |
  852. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  853. }
  854. static void tg3_switch_clocks(struct tg3 *tp)
  855. {
  856. u32 clock_ctrl;
  857. u32 orig_clock_ctrl;
  858. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  859. return;
  860. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  861. orig_clock_ctrl = clock_ctrl;
  862. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  863. CLOCK_CTRL_CLKRUN_OENABLE |
  864. 0x1f);
  865. tp->pci_clock_ctrl = clock_ctrl;
  866. if (tg3_flag(tp, 5705_PLUS)) {
  867. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  868. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  869. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  870. }
  871. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  872. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  873. clock_ctrl |
  874. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  875. 40);
  876. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  877. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  878. 40);
  879. }
  880. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  881. }
  882. #define PHY_BUSY_LOOPS 5000
  883. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  884. {
  885. u32 frame_val;
  886. unsigned int loops;
  887. int ret;
  888. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  889. tw32_f(MAC_MI_MODE,
  890. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  891. udelay(80);
  892. }
  893. tg3_ape_lock(tp, tp->phy_ape_lock);
  894. *val = 0x0;
  895. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  896. MI_COM_PHY_ADDR_MASK);
  897. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  898. MI_COM_REG_ADDR_MASK);
  899. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  900. tw32_f(MAC_MI_COM, frame_val);
  901. loops = PHY_BUSY_LOOPS;
  902. while (loops != 0) {
  903. udelay(10);
  904. frame_val = tr32(MAC_MI_COM);
  905. if ((frame_val & MI_COM_BUSY) == 0) {
  906. udelay(5);
  907. frame_val = tr32(MAC_MI_COM);
  908. break;
  909. }
  910. loops -= 1;
  911. }
  912. ret = -EBUSY;
  913. if (loops != 0) {
  914. *val = frame_val & MI_COM_DATA_MASK;
  915. ret = 0;
  916. }
  917. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  918. tw32_f(MAC_MI_MODE, tp->mi_mode);
  919. udelay(80);
  920. }
  921. tg3_ape_unlock(tp, tp->phy_ape_lock);
  922. return ret;
  923. }
  924. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  925. {
  926. u32 frame_val;
  927. unsigned int loops;
  928. int ret;
  929. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  930. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  931. return 0;
  932. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  933. tw32_f(MAC_MI_MODE,
  934. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  935. udelay(80);
  936. }
  937. tg3_ape_lock(tp, tp->phy_ape_lock);
  938. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  939. MI_COM_PHY_ADDR_MASK);
  940. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  941. MI_COM_REG_ADDR_MASK);
  942. frame_val |= (val & MI_COM_DATA_MASK);
  943. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  944. tw32_f(MAC_MI_COM, frame_val);
  945. loops = PHY_BUSY_LOOPS;
  946. while (loops != 0) {
  947. udelay(10);
  948. frame_val = tr32(MAC_MI_COM);
  949. if ((frame_val & MI_COM_BUSY) == 0) {
  950. udelay(5);
  951. frame_val = tr32(MAC_MI_COM);
  952. break;
  953. }
  954. loops -= 1;
  955. }
  956. ret = -EBUSY;
  957. if (loops != 0)
  958. ret = 0;
  959. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  960. tw32_f(MAC_MI_MODE, tp->mi_mode);
  961. udelay(80);
  962. }
  963. tg3_ape_unlock(tp, tp->phy_ape_lock);
  964. return ret;
  965. }
  966. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  967. {
  968. int err;
  969. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  970. if (err)
  971. goto done;
  972. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  973. if (err)
  974. goto done;
  975. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  976. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  977. if (err)
  978. goto done;
  979. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  980. done:
  981. return err;
  982. }
  983. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  984. {
  985. int err;
  986. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  987. if (err)
  988. goto done;
  989. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  990. if (err)
  991. goto done;
  992. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  993. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  994. if (err)
  995. goto done;
  996. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  997. done:
  998. return err;
  999. }
  1000. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1001. {
  1002. int err;
  1003. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1004. if (!err)
  1005. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1006. return err;
  1007. }
  1008. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1009. {
  1010. int err;
  1011. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1012. if (!err)
  1013. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1014. return err;
  1015. }
  1016. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1017. {
  1018. int err;
  1019. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1020. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1021. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1022. if (!err)
  1023. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1024. return err;
  1025. }
  1026. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1027. {
  1028. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1029. set |= MII_TG3_AUXCTL_MISC_WREN;
  1030. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1031. }
  1032. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1033. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1034. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1035. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1036. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1037. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1038. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1039. static int tg3_bmcr_reset(struct tg3 *tp)
  1040. {
  1041. u32 phy_control;
  1042. int limit, err;
  1043. /* OK, reset it, and poll the BMCR_RESET bit until it
  1044. * clears or we time out.
  1045. */
  1046. phy_control = BMCR_RESET;
  1047. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1048. if (err != 0)
  1049. return -EBUSY;
  1050. limit = 5000;
  1051. while (limit--) {
  1052. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1053. if (err != 0)
  1054. return -EBUSY;
  1055. if ((phy_control & BMCR_RESET) == 0) {
  1056. udelay(40);
  1057. break;
  1058. }
  1059. udelay(10);
  1060. }
  1061. if (limit < 0)
  1062. return -EBUSY;
  1063. return 0;
  1064. }
  1065. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1066. {
  1067. struct tg3 *tp = bp->priv;
  1068. u32 val;
  1069. spin_lock_bh(&tp->lock);
  1070. if (tg3_readphy(tp, reg, &val))
  1071. val = -EIO;
  1072. spin_unlock_bh(&tp->lock);
  1073. return val;
  1074. }
  1075. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1076. {
  1077. struct tg3 *tp = bp->priv;
  1078. u32 ret = 0;
  1079. spin_lock_bh(&tp->lock);
  1080. if (tg3_writephy(tp, reg, val))
  1081. ret = -EIO;
  1082. spin_unlock_bh(&tp->lock);
  1083. return ret;
  1084. }
  1085. static int tg3_mdio_reset(struct mii_bus *bp)
  1086. {
  1087. return 0;
  1088. }
  1089. static void tg3_mdio_config_5785(struct tg3 *tp)
  1090. {
  1091. u32 val;
  1092. struct phy_device *phydev;
  1093. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1094. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1095. case PHY_ID_BCM50610:
  1096. case PHY_ID_BCM50610M:
  1097. val = MAC_PHYCFG2_50610_LED_MODES;
  1098. break;
  1099. case PHY_ID_BCMAC131:
  1100. val = MAC_PHYCFG2_AC131_LED_MODES;
  1101. break;
  1102. case PHY_ID_RTL8211C:
  1103. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1104. break;
  1105. case PHY_ID_RTL8201E:
  1106. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1107. break;
  1108. default:
  1109. return;
  1110. }
  1111. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1112. tw32(MAC_PHYCFG2, val);
  1113. val = tr32(MAC_PHYCFG1);
  1114. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1115. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1116. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1117. tw32(MAC_PHYCFG1, val);
  1118. return;
  1119. }
  1120. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1121. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1122. MAC_PHYCFG2_FMODE_MASK_MASK |
  1123. MAC_PHYCFG2_GMODE_MASK_MASK |
  1124. MAC_PHYCFG2_ACT_MASK_MASK |
  1125. MAC_PHYCFG2_QUAL_MASK_MASK |
  1126. MAC_PHYCFG2_INBAND_ENABLE;
  1127. tw32(MAC_PHYCFG2, val);
  1128. val = tr32(MAC_PHYCFG1);
  1129. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1130. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1131. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1132. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1133. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1134. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1135. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1136. }
  1137. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1138. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1139. tw32(MAC_PHYCFG1, val);
  1140. val = tr32(MAC_EXT_RGMII_MODE);
  1141. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1142. MAC_RGMII_MODE_RX_QUALITY |
  1143. MAC_RGMII_MODE_RX_ACTIVITY |
  1144. MAC_RGMII_MODE_RX_ENG_DET |
  1145. MAC_RGMII_MODE_TX_ENABLE |
  1146. MAC_RGMII_MODE_TX_LOWPWR |
  1147. MAC_RGMII_MODE_TX_RESET);
  1148. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1149. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1150. val |= MAC_RGMII_MODE_RX_INT_B |
  1151. MAC_RGMII_MODE_RX_QUALITY |
  1152. MAC_RGMII_MODE_RX_ACTIVITY |
  1153. MAC_RGMII_MODE_RX_ENG_DET;
  1154. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1155. val |= MAC_RGMII_MODE_TX_ENABLE |
  1156. MAC_RGMII_MODE_TX_LOWPWR |
  1157. MAC_RGMII_MODE_TX_RESET;
  1158. }
  1159. tw32(MAC_EXT_RGMII_MODE, val);
  1160. }
  1161. static void tg3_mdio_start(struct tg3 *tp)
  1162. {
  1163. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1164. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1165. udelay(80);
  1166. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1168. tg3_mdio_config_5785(tp);
  1169. }
  1170. static int tg3_mdio_init(struct tg3 *tp)
  1171. {
  1172. int i;
  1173. u32 reg;
  1174. struct phy_device *phydev;
  1175. if (tg3_flag(tp, 5717_PLUS)) {
  1176. u32 is_serdes;
  1177. tp->phy_addr = tp->pci_fn + 1;
  1178. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1179. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1180. else
  1181. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1182. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1183. if (is_serdes)
  1184. tp->phy_addr += 7;
  1185. } else
  1186. tp->phy_addr = TG3_PHY_MII_ADDR;
  1187. tg3_mdio_start(tp);
  1188. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1189. return 0;
  1190. tp->mdio_bus = mdiobus_alloc();
  1191. if (tp->mdio_bus == NULL)
  1192. return -ENOMEM;
  1193. tp->mdio_bus->name = "tg3 mdio bus";
  1194. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1195. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1196. tp->mdio_bus->priv = tp;
  1197. tp->mdio_bus->parent = &tp->pdev->dev;
  1198. tp->mdio_bus->read = &tg3_mdio_read;
  1199. tp->mdio_bus->write = &tg3_mdio_write;
  1200. tp->mdio_bus->reset = &tg3_mdio_reset;
  1201. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1202. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1203. for (i = 0; i < PHY_MAX_ADDR; i++)
  1204. tp->mdio_bus->irq[i] = PHY_POLL;
  1205. /* The bus registration will look for all the PHYs on the mdio bus.
  1206. * Unfortunately, it does not ensure the PHY is powered up before
  1207. * accessing the PHY ID registers. A chip reset is the
  1208. * quickest way to bring the device back to an operational state..
  1209. */
  1210. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1211. tg3_bmcr_reset(tp);
  1212. i = mdiobus_register(tp->mdio_bus);
  1213. if (i) {
  1214. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1215. mdiobus_free(tp->mdio_bus);
  1216. return i;
  1217. }
  1218. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1219. if (!phydev || !phydev->drv) {
  1220. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1221. mdiobus_unregister(tp->mdio_bus);
  1222. mdiobus_free(tp->mdio_bus);
  1223. return -ENODEV;
  1224. }
  1225. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1226. case PHY_ID_BCM57780:
  1227. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1228. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1229. break;
  1230. case PHY_ID_BCM50610:
  1231. case PHY_ID_BCM50610M:
  1232. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1233. PHY_BRCM_RX_REFCLK_UNUSED |
  1234. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1235. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1236. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1237. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1238. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1239. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1240. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1241. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1242. /* fallthru */
  1243. case PHY_ID_RTL8211C:
  1244. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1245. break;
  1246. case PHY_ID_RTL8201E:
  1247. case PHY_ID_BCMAC131:
  1248. phydev->interface = PHY_INTERFACE_MODE_MII;
  1249. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1250. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1251. break;
  1252. }
  1253. tg3_flag_set(tp, MDIOBUS_INITED);
  1254. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1255. tg3_mdio_config_5785(tp);
  1256. return 0;
  1257. }
  1258. static void tg3_mdio_fini(struct tg3 *tp)
  1259. {
  1260. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1261. tg3_flag_clear(tp, MDIOBUS_INITED);
  1262. mdiobus_unregister(tp->mdio_bus);
  1263. mdiobus_free(tp->mdio_bus);
  1264. }
  1265. }
  1266. /* tp->lock is held. */
  1267. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1268. {
  1269. u32 val;
  1270. val = tr32(GRC_RX_CPU_EVENT);
  1271. val |= GRC_RX_CPU_DRIVER_EVENT;
  1272. tw32_f(GRC_RX_CPU_EVENT, val);
  1273. tp->last_event_jiffies = jiffies;
  1274. }
  1275. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1276. /* tp->lock is held. */
  1277. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1278. {
  1279. int i;
  1280. unsigned int delay_cnt;
  1281. long time_remain;
  1282. /* If enough time has passed, no wait is necessary. */
  1283. time_remain = (long)(tp->last_event_jiffies + 1 +
  1284. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1285. (long)jiffies;
  1286. if (time_remain < 0)
  1287. return;
  1288. /* Check if we can shorten the wait time. */
  1289. delay_cnt = jiffies_to_usecs(time_remain);
  1290. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1291. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1292. delay_cnt = (delay_cnt >> 3) + 1;
  1293. for (i = 0; i < delay_cnt; i++) {
  1294. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1295. break;
  1296. udelay(8);
  1297. }
  1298. }
  1299. /* tp->lock is held. */
  1300. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1301. {
  1302. u32 reg, val;
  1303. val = 0;
  1304. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1305. val = reg << 16;
  1306. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1307. val |= (reg & 0xffff);
  1308. *data++ = val;
  1309. val = 0;
  1310. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1311. val = reg << 16;
  1312. if (!tg3_readphy(tp, MII_LPA, &reg))
  1313. val |= (reg & 0xffff);
  1314. *data++ = val;
  1315. val = 0;
  1316. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1317. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1318. val = reg << 16;
  1319. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1320. val |= (reg & 0xffff);
  1321. }
  1322. *data++ = val;
  1323. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1324. val = reg << 16;
  1325. else
  1326. val = 0;
  1327. *data++ = val;
  1328. }
  1329. /* tp->lock is held. */
  1330. static void tg3_ump_link_report(struct tg3 *tp)
  1331. {
  1332. u32 data[4];
  1333. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1334. return;
  1335. tg3_phy_gather_ump_data(tp, data);
  1336. tg3_wait_for_event_ack(tp);
  1337. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1338. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1339. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1340. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1341. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1342. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1343. tg3_generate_fw_event(tp);
  1344. }
  1345. /* tp->lock is held. */
  1346. static void tg3_stop_fw(struct tg3 *tp)
  1347. {
  1348. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1349. /* Wait for RX cpu to ACK the previous event. */
  1350. tg3_wait_for_event_ack(tp);
  1351. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1352. tg3_generate_fw_event(tp);
  1353. /* Wait for RX cpu to ACK this event. */
  1354. tg3_wait_for_event_ack(tp);
  1355. }
  1356. }
  1357. /* tp->lock is held. */
  1358. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1359. {
  1360. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1361. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1362. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1363. switch (kind) {
  1364. case RESET_KIND_INIT:
  1365. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1366. DRV_STATE_START);
  1367. break;
  1368. case RESET_KIND_SHUTDOWN:
  1369. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1370. DRV_STATE_UNLOAD);
  1371. break;
  1372. case RESET_KIND_SUSPEND:
  1373. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1374. DRV_STATE_SUSPEND);
  1375. break;
  1376. default:
  1377. break;
  1378. }
  1379. }
  1380. if (kind == RESET_KIND_INIT ||
  1381. kind == RESET_KIND_SUSPEND)
  1382. tg3_ape_driver_state_change(tp, kind);
  1383. }
  1384. /* tp->lock is held. */
  1385. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1386. {
  1387. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1388. switch (kind) {
  1389. case RESET_KIND_INIT:
  1390. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1391. DRV_STATE_START_DONE);
  1392. break;
  1393. case RESET_KIND_SHUTDOWN:
  1394. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1395. DRV_STATE_UNLOAD_DONE);
  1396. break;
  1397. default:
  1398. break;
  1399. }
  1400. }
  1401. if (kind == RESET_KIND_SHUTDOWN)
  1402. tg3_ape_driver_state_change(tp, kind);
  1403. }
  1404. /* tp->lock is held. */
  1405. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1406. {
  1407. if (tg3_flag(tp, ENABLE_ASF)) {
  1408. switch (kind) {
  1409. case RESET_KIND_INIT:
  1410. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1411. DRV_STATE_START);
  1412. break;
  1413. case RESET_KIND_SHUTDOWN:
  1414. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1415. DRV_STATE_UNLOAD);
  1416. break;
  1417. case RESET_KIND_SUSPEND:
  1418. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1419. DRV_STATE_SUSPEND);
  1420. break;
  1421. default:
  1422. break;
  1423. }
  1424. }
  1425. }
  1426. static int tg3_poll_fw(struct tg3 *tp)
  1427. {
  1428. int i;
  1429. u32 val;
  1430. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1431. /* Wait up to 20ms for init done. */
  1432. for (i = 0; i < 200; i++) {
  1433. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1434. return 0;
  1435. udelay(100);
  1436. }
  1437. return -ENODEV;
  1438. }
  1439. /* Wait for firmware initialization to complete. */
  1440. for (i = 0; i < 100000; i++) {
  1441. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1442. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1443. break;
  1444. udelay(10);
  1445. }
  1446. /* Chip might not be fitted with firmware. Some Sun onboard
  1447. * parts are configured like that. So don't signal the timeout
  1448. * of the above loop as an error, but do report the lack of
  1449. * running firmware once.
  1450. */
  1451. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1452. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1453. netdev_info(tp->dev, "No firmware running\n");
  1454. }
  1455. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1456. /* The 57765 A0 needs a little more
  1457. * time to do some important work.
  1458. */
  1459. mdelay(10);
  1460. }
  1461. return 0;
  1462. }
  1463. static void tg3_link_report(struct tg3 *tp)
  1464. {
  1465. if (!netif_carrier_ok(tp->dev)) {
  1466. netif_info(tp, link, tp->dev, "Link is down\n");
  1467. tg3_ump_link_report(tp);
  1468. } else if (netif_msg_link(tp)) {
  1469. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1470. (tp->link_config.active_speed == SPEED_1000 ?
  1471. 1000 :
  1472. (tp->link_config.active_speed == SPEED_100 ?
  1473. 100 : 10)),
  1474. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1475. "full" : "half"));
  1476. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1477. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1478. "on" : "off",
  1479. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1480. "on" : "off");
  1481. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1482. netdev_info(tp->dev, "EEE is %s\n",
  1483. tp->setlpicnt ? "enabled" : "disabled");
  1484. tg3_ump_link_report(tp);
  1485. }
  1486. }
  1487. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1488. {
  1489. u16 miireg;
  1490. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1491. miireg = ADVERTISE_1000XPAUSE;
  1492. else if (flow_ctrl & FLOW_CTRL_TX)
  1493. miireg = ADVERTISE_1000XPSE_ASYM;
  1494. else if (flow_ctrl & FLOW_CTRL_RX)
  1495. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1496. else
  1497. miireg = 0;
  1498. return miireg;
  1499. }
  1500. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1501. {
  1502. u8 cap = 0;
  1503. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1504. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1505. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1506. if (lcladv & ADVERTISE_1000XPAUSE)
  1507. cap = FLOW_CTRL_RX;
  1508. if (rmtadv & ADVERTISE_1000XPAUSE)
  1509. cap = FLOW_CTRL_TX;
  1510. }
  1511. return cap;
  1512. }
  1513. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1514. {
  1515. u8 autoneg;
  1516. u8 flowctrl = 0;
  1517. u32 old_rx_mode = tp->rx_mode;
  1518. u32 old_tx_mode = tp->tx_mode;
  1519. if (tg3_flag(tp, USE_PHYLIB))
  1520. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1521. else
  1522. autoneg = tp->link_config.autoneg;
  1523. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1524. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1525. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1526. else
  1527. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1528. } else
  1529. flowctrl = tp->link_config.flowctrl;
  1530. tp->link_config.active_flowctrl = flowctrl;
  1531. if (flowctrl & FLOW_CTRL_RX)
  1532. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1533. else
  1534. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1535. if (old_rx_mode != tp->rx_mode)
  1536. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1537. if (flowctrl & FLOW_CTRL_TX)
  1538. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1539. else
  1540. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1541. if (old_tx_mode != tp->tx_mode)
  1542. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1543. }
  1544. static void tg3_adjust_link(struct net_device *dev)
  1545. {
  1546. u8 oldflowctrl, linkmesg = 0;
  1547. u32 mac_mode, lcl_adv, rmt_adv;
  1548. struct tg3 *tp = netdev_priv(dev);
  1549. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1550. spin_lock_bh(&tp->lock);
  1551. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1552. MAC_MODE_HALF_DUPLEX);
  1553. oldflowctrl = tp->link_config.active_flowctrl;
  1554. if (phydev->link) {
  1555. lcl_adv = 0;
  1556. rmt_adv = 0;
  1557. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1558. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1559. else if (phydev->speed == SPEED_1000 ||
  1560. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1561. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1562. else
  1563. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1564. if (phydev->duplex == DUPLEX_HALF)
  1565. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1566. else {
  1567. lcl_adv = mii_advertise_flowctrl(
  1568. tp->link_config.flowctrl);
  1569. if (phydev->pause)
  1570. rmt_adv = LPA_PAUSE_CAP;
  1571. if (phydev->asym_pause)
  1572. rmt_adv |= LPA_PAUSE_ASYM;
  1573. }
  1574. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1575. } else
  1576. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1577. if (mac_mode != tp->mac_mode) {
  1578. tp->mac_mode = mac_mode;
  1579. tw32_f(MAC_MODE, tp->mac_mode);
  1580. udelay(40);
  1581. }
  1582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1583. if (phydev->speed == SPEED_10)
  1584. tw32(MAC_MI_STAT,
  1585. MAC_MI_STAT_10MBPS_MODE |
  1586. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1587. else
  1588. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1589. }
  1590. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1591. tw32(MAC_TX_LENGTHS,
  1592. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1593. (6 << TX_LENGTHS_IPG_SHIFT) |
  1594. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1595. else
  1596. tw32(MAC_TX_LENGTHS,
  1597. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1598. (6 << TX_LENGTHS_IPG_SHIFT) |
  1599. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1600. if (phydev->link != tp->old_link ||
  1601. phydev->speed != tp->link_config.active_speed ||
  1602. phydev->duplex != tp->link_config.active_duplex ||
  1603. oldflowctrl != tp->link_config.active_flowctrl)
  1604. linkmesg = 1;
  1605. tp->old_link = phydev->link;
  1606. tp->link_config.active_speed = phydev->speed;
  1607. tp->link_config.active_duplex = phydev->duplex;
  1608. spin_unlock_bh(&tp->lock);
  1609. if (linkmesg)
  1610. tg3_link_report(tp);
  1611. }
  1612. static int tg3_phy_init(struct tg3 *tp)
  1613. {
  1614. struct phy_device *phydev;
  1615. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1616. return 0;
  1617. /* Bring the PHY back to a known state. */
  1618. tg3_bmcr_reset(tp);
  1619. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1620. /* Attach the MAC to the PHY. */
  1621. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1622. phydev->dev_flags, phydev->interface);
  1623. if (IS_ERR(phydev)) {
  1624. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1625. return PTR_ERR(phydev);
  1626. }
  1627. /* Mask with MAC supported features. */
  1628. switch (phydev->interface) {
  1629. case PHY_INTERFACE_MODE_GMII:
  1630. case PHY_INTERFACE_MODE_RGMII:
  1631. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1632. phydev->supported &= (PHY_GBIT_FEATURES |
  1633. SUPPORTED_Pause |
  1634. SUPPORTED_Asym_Pause);
  1635. break;
  1636. }
  1637. /* fallthru */
  1638. case PHY_INTERFACE_MODE_MII:
  1639. phydev->supported &= (PHY_BASIC_FEATURES |
  1640. SUPPORTED_Pause |
  1641. SUPPORTED_Asym_Pause);
  1642. break;
  1643. default:
  1644. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1645. return -EINVAL;
  1646. }
  1647. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1648. phydev->advertising = phydev->supported;
  1649. return 0;
  1650. }
  1651. static void tg3_phy_start(struct tg3 *tp)
  1652. {
  1653. struct phy_device *phydev;
  1654. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1655. return;
  1656. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1657. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1658. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1659. phydev->speed = tp->link_config.speed;
  1660. phydev->duplex = tp->link_config.duplex;
  1661. phydev->autoneg = tp->link_config.autoneg;
  1662. phydev->advertising = tp->link_config.advertising;
  1663. }
  1664. phy_start(phydev);
  1665. phy_start_aneg(phydev);
  1666. }
  1667. static void tg3_phy_stop(struct tg3 *tp)
  1668. {
  1669. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1670. return;
  1671. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1672. }
  1673. static void tg3_phy_fini(struct tg3 *tp)
  1674. {
  1675. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1676. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1677. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1678. }
  1679. }
  1680. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1681. {
  1682. int err;
  1683. u32 val;
  1684. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1685. return 0;
  1686. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1687. /* Cannot do read-modify-write on 5401 */
  1688. err = tg3_phy_auxctl_write(tp,
  1689. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1690. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1691. 0x4c20);
  1692. goto done;
  1693. }
  1694. err = tg3_phy_auxctl_read(tp,
  1695. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1696. if (err)
  1697. return err;
  1698. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1699. err = tg3_phy_auxctl_write(tp,
  1700. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1701. done:
  1702. return err;
  1703. }
  1704. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1705. {
  1706. u32 phytest;
  1707. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1708. u32 phy;
  1709. tg3_writephy(tp, MII_TG3_FET_TEST,
  1710. phytest | MII_TG3_FET_SHADOW_EN);
  1711. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1712. if (enable)
  1713. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1714. else
  1715. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1716. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1717. }
  1718. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1719. }
  1720. }
  1721. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1722. {
  1723. u32 reg;
  1724. if (!tg3_flag(tp, 5705_PLUS) ||
  1725. (tg3_flag(tp, 5717_PLUS) &&
  1726. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1727. return;
  1728. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1729. tg3_phy_fet_toggle_apd(tp, enable);
  1730. return;
  1731. }
  1732. reg = MII_TG3_MISC_SHDW_WREN |
  1733. MII_TG3_MISC_SHDW_SCR5_SEL |
  1734. MII_TG3_MISC_SHDW_SCR5_LPED |
  1735. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1736. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1737. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1738. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1739. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1740. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1741. reg = MII_TG3_MISC_SHDW_WREN |
  1742. MII_TG3_MISC_SHDW_APD_SEL |
  1743. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1744. if (enable)
  1745. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1746. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1747. }
  1748. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1749. {
  1750. u32 phy;
  1751. if (!tg3_flag(tp, 5705_PLUS) ||
  1752. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1753. return;
  1754. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1755. u32 ephy;
  1756. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1757. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1758. tg3_writephy(tp, MII_TG3_FET_TEST,
  1759. ephy | MII_TG3_FET_SHADOW_EN);
  1760. if (!tg3_readphy(tp, reg, &phy)) {
  1761. if (enable)
  1762. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1763. else
  1764. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1765. tg3_writephy(tp, reg, phy);
  1766. }
  1767. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1768. }
  1769. } else {
  1770. int ret;
  1771. ret = tg3_phy_auxctl_read(tp,
  1772. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1773. if (!ret) {
  1774. if (enable)
  1775. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1776. else
  1777. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1778. tg3_phy_auxctl_write(tp,
  1779. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1780. }
  1781. }
  1782. }
  1783. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1784. {
  1785. int ret;
  1786. u32 val;
  1787. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1788. return;
  1789. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1790. if (!ret)
  1791. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1792. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1793. }
  1794. static void tg3_phy_apply_otp(struct tg3 *tp)
  1795. {
  1796. u32 otp, phy;
  1797. if (!tp->phy_otp)
  1798. return;
  1799. otp = tp->phy_otp;
  1800. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1801. return;
  1802. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1803. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1804. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1805. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1806. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1807. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1808. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1809. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1810. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1811. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1812. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1813. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1814. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1815. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1816. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1817. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1818. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1819. }
  1820. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1821. {
  1822. u32 val;
  1823. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1824. return;
  1825. tp->setlpicnt = 0;
  1826. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1827. current_link_up == 1 &&
  1828. tp->link_config.active_duplex == DUPLEX_FULL &&
  1829. (tp->link_config.active_speed == SPEED_100 ||
  1830. tp->link_config.active_speed == SPEED_1000)) {
  1831. u32 eeectl;
  1832. if (tp->link_config.active_speed == SPEED_1000)
  1833. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1834. else
  1835. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1836. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1837. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1838. TG3_CL45_D7_EEERES_STAT, &val);
  1839. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1840. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1841. tp->setlpicnt = 2;
  1842. }
  1843. if (!tp->setlpicnt) {
  1844. if (current_link_up == 1 &&
  1845. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1846. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1847. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1848. }
  1849. val = tr32(TG3_CPMU_EEE_MODE);
  1850. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1851. }
  1852. }
  1853. static void tg3_phy_eee_enable(struct tg3 *tp)
  1854. {
  1855. u32 val;
  1856. if (tp->link_config.active_speed == SPEED_1000 &&
  1857. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1859. tg3_flag(tp, 57765_CLASS)) &&
  1860. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1861. val = MII_TG3_DSP_TAP26_ALNOKO |
  1862. MII_TG3_DSP_TAP26_RMRXSTO;
  1863. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1864. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1865. }
  1866. val = tr32(TG3_CPMU_EEE_MODE);
  1867. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1868. }
  1869. static int tg3_wait_macro_done(struct tg3 *tp)
  1870. {
  1871. int limit = 100;
  1872. while (limit--) {
  1873. u32 tmp32;
  1874. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1875. if ((tmp32 & 0x1000) == 0)
  1876. break;
  1877. }
  1878. }
  1879. if (limit < 0)
  1880. return -EBUSY;
  1881. return 0;
  1882. }
  1883. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1884. {
  1885. static const u32 test_pat[4][6] = {
  1886. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1887. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1888. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1889. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1890. };
  1891. int chan;
  1892. for (chan = 0; chan < 4; chan++) {
  1893. int i;
  1894. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1895. (chan * 0x2000) | 0x0200);
  1896. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1897. for (i = 0; i < 6; i++)
  1898. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1899. test_pat[chan][i]);
  1900. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1901. if (tg3_wait_macro_done(tp)) {
  1902. *resetp = 1;
  1903. return -EBUSY;
  1904. }
  1905. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1906. (chan * 0x2000) | 0x0200);
  1907. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1908. if (tg3_wait_macro_done(tp)) {
  1909. *resetp = 1;
  1910. return -EBUSY;
  1911. }
  1912. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1913. if (tg3_wait_macro_done(tp)) {
  1914. *resetp = 1;
  1915. return -EBUSY;
  1916. }
  1917. for (i = 0; i < 6; i += 2) {
  1918. u32 low, high;
  1919. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1920. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1921. tg3_wait_macro_done(tp)) {
  1922. *resetp = 1;
  1923. return -EBUSY;
  1924. }
  1925. low &= 0x7fff;
  1926. high &= 0x000f;
  1927. if (low != test_pat[chan][i] ||
  1928. high != test_pat[chan][i+1]) {
  1929. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1930. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1931. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1932. return -EBUSY;
  1933. }
  1934. }
  1935. }
  1936. return 0;
  1937. }
  1938. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1939. {
  1940. int chan;
  1941. for (chan = 0; chan < 4; chan++) {
  1942. int i;
  1943. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1944. (chan * 0x2000) | 0x0200);
  1945. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1946. for (i = 0; i < 6; i++)
  1947. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1948. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1949. if (tg3_wait_macro_done(tp))
  1950. return -EBUSY;
  1951. }
  1952. return 0;
  1953. }
  1954. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1955. {
  1956. u32 reg32, phy9_orig;
  1957. int retries, do_phy_reset, err;
  1958. retries = 10;
  1959. do_phy_reset = 1;
  1960. do {
  1961. if (do_phy_reset) {
  1962. err = tg3_bmcr_reset(tp);
  1963. if (err)
  1964. return err;
  1965. do_phy_reset = 0;
  1966. }
  1967. /* Disable transmitter and interrupt. */
  1968. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1969. continue;
  1970. reg32 |= 0x3000;
  1971. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1972. /* Set full-duplex, 1000 mbps. */
  1973. tg3_writephy(tp, MII_BMCR,
  1974. BMCR_FULLDPLX | BMCR_SPEED1000);
  1975. /* Set to master mode. */
  1976. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1977. continue;
  1978. tg3_writephy(tp, MII_CTRL1000,
  1979. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1980. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1981. if (err)
  1982. return err;
  1983. /* Block the PHY control access. */
  1984. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1985. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1986. if (!err)
  1987. break;
  1988. } while (--retries);
  1989. err = tg3_phy_reset_chanpat(tp);
  1990. if (err)
  1991. return err;
  1992. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1993. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1994. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1995. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1996. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1997. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1998. reg32 &= ~0x3000;
  1999. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2000. } else if (!err)
  2001. err = -EBUSY;
  2002. return err;
  2003. }
  2004. /* This will reset the tigon3 PHY if there is no valid
  2005. * link unless the FORCE argument is non-zero.
  2006. */
  2007. static int tg3_phy_reset(struct tg3 *tp)
  2008. {
  2009. u32 val, cpmuctrl;
  2010. int err;
  2011. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2012. val = tr32(GRC_MISC_CFG);
  2013. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2014. udelay(40);
  2015. }
  2016. err = tg3_readphy(tp, MII_BMSR, &val);
  2017. err |= tg3_readphy(tp, MII_BMSR, &val);
  2018. if (err != 0)
  2019. return -EBUSY;
  2020. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  2021. netif_carrier_off(tp->dev);
  2022. tg3_link_report(tp);
  2023. }
  2024. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2026. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2027. err = tg3_phy_reset_5703_4_5(tp);
  2028. if (err)
  2029. return err;
  2030. goto out;
  2031. }
  2032. cpmuctrl = 0;
  2033. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2034. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2035. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2036. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2037. tw32(TG3_CPMU_CTRL,
  2038. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2039. }
  2040. err = tg3_bmcr_reset(tp);
  2041. if (err)
  2042. return err;
  2043. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2044. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2045. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2046. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2047. }
  2048. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2049. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2050. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2051. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2052. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2053. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2054. udelay(40);
  2055. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2056. }
  2057. }
  2058. if (tg3_flag(tp, 5717_PLUS) &&
  2059. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2060. return 0;
  2061. tg3_phy_apply_otp(tp);
  2062. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2063. tg3_phy_toggle_apd(tp, true);
  2064. else
  2065. tg3_phy_toggle_apd(tp, false);
  2066. out:
  2067. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2068. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2069. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2070. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2071. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2072. }
  2073. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2074. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2075. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2076. }
  2077. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2078. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2079. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2080. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2081. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2082. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2083. }
  2084. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2085. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2086. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2087. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2088. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2089. tg3_writephy(tp, MII_TG3_TEST1,
  2090. MII_TG3_TEST1_TRIM_EN | 0x4);
  2091. } else
  2092. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2093. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2094. }
  2095. }
  2096. /* Set Extended packet length bit (bit 14) on all chips that */
  2097. /* support jumbo frames */
  2098. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2099. /* Cannot do read-modify-write on 5401 */
  2100. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2101. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2102. /* Set bit 14 with read-modify-write to preserve other bits */
  2103. err = tg3_phy_auxctl_read(tp,
  2104. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2105. if (!err)
  2106. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2107. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2108. }
  2109. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2110. * jumbo frames transmission.
  2111. */
  2112. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2113. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2114. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2115. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2116. }
  2117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2118. /* adjust output voltage */
  2119. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2120. }
  2121. tg3_phy_toggle_automdix(tp, 1);
  2122. tg3_phy_set_wirespeed(tp);
  2123. return 0;
  2124. }
  2125. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2126. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2127. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2128. TG3_GPIO_MSG_NEED_VAUX)
  2129. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2130. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2131. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2132. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2133. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2134. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2135. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2136. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2137. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2138. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2139. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2140. {
  2141. u32 status, shift;
  2142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2144. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2145. else
  2146. status = tr32(TG3_CPMU_DRV_STATUS);
  2147. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2148. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2149. status |= (newstat << shift);
  2150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2152. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2153. else
  2154. tw32(TG3_CPMU_DRV_STATUS, status);
  2155. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2156. }
  2157. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2158. {
  2159. if (!tg3_flag(tp, IS_NIC))
  2160. return 0;
  2161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2164. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2165. return -EIO;
  2166. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2167. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2168. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2169. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2170. } else {
  2171. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2172. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2173. }
  2174. return 0;
  2175. }
  2176. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2177. {
  2178. u32 grc_local_ctrl;
  2179. if (!tg3_flag(tp, IS_NIC) ||
  2180. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2182. return;
  2183. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2184. tw32_wait_f(GRC_LOCAL_CTRL,
  2185. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2186. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2187. tw32_wait_f(GRC_LOCAL_CTRL,
  2188. grc_local_ctrl,
  2189. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2190. tw32_wait_f(GRC_LOCAL_CTRL,
  2191. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2192. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2193. }
  2194. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2195. {
  2196. if (!tg3_flag(tp, IS_NIC))
  2197. return;
  2198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2199. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2200. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2201. (GRC_LCLCTRL_GPIO_OE0 |
  2202. GRC_LCLCTRL_GPIO_OE1 |
  2203. GRC_LCLCTRL_GPIO_OE2 |
  2204. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2205. GRC_LCLCTRL_GPIO_OUTPUT1),
  2206. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2207. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2208. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2209. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2210. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2211. GRC_LCLCTRL_GPIO_OE1 |
  2212. GRC_LCLCTRL_GPIO_OE2 |
  2213. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2214. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2215. tp->grc_local_ctrl;
  2216. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2217. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2218. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2219. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2220. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2221. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2222. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2223. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2224. } else {
  2225. u32 no_gpio2;
  2226. u32 grc_local_ctrl = 0;
  2227. /* Workaround to prevent overdrawing Amps. */
  2228. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2229. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2230. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2231. grc_local_ctrl,
  2232. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2233. }
  2234. /* On 5753 and variants, GPIO2 cannot be used. */
  2235. no_gpio2 = tp->nic_sram_data_cfg &
  2236. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2237. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2238. GRC_LCLCTRL_GPIO_OE1 |
  2239. GRC_LCLCTRL_GPIO_OE2 |
  2240. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2241. GRC_LCLCTRL_GPIO_OUTPUT2;
  2242. if (no_gpio2) {
  2243. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2244. GRC_LCLCTRL_GPIO_OUTPUT2);
  2245. }
  2246. tw32_wait_f(GRC_LOCAL_CTRL,
  2247. tp->grc_local_ctrl | grc_local_ctrl,
  2248. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2249. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2250. tw32_wait_f(GRC_LOCAL_CTRL,
  2251. tp->grc_local_ctrl | grc_local_ctrl,
  2252. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2253. if (!no_gpio2) {
  2254. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2255. tw32_wait_f(GRC_LOCAL_CTRL,
  2256. tp->grc_local_ctrl | grc_local_ctrl,
  2257. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2258. }
  2259. }
  2260. }
  2261. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2262. {
  2263. u32 msg = 0;
  2264. /* Serialize power state transitions */
  2265. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2266. return;
  2267. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2268. msg = TG3_GPIO_MSG_NEED_VAUX;
  2269. msg = tg3_set_function_status(tp, msg);
  2270. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2271. goto done;
  2272. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2273. tg3_pwrsrc_switch_to_vaux(tp);
  2274. else
  2275. tg3_pwrsrc_die_with_vmain(tp);
  2276. done:
  2277. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2278. }
  2279. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2280. {
  2281. bool need_vaux = false;
  2282. /* The GPIOs do something completely different on 57765. */
  2283. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2284. return;
  2285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2288. tg3_frob_aux_power_5717(tp, include_wol ?
  2289. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2290. return;
  2291. }
  2292. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2293. struct net_device *dev_peer;
  2294. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2295. /* remove_one() may have been run on the peer. */
  2296. if (dev_peer) {
  2297. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2298. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2299. return;
  2300. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2301. tg3_flag(tp_peer, ENABLE_ASF))
  2302. need_vaux = true;
  2303. }
  2304. }
  2305. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2306. tg3_flag(tp, ENABLE_ASF))
  2307. need_vaux = true;
  2308. if (need_vaux)
  2309. tg3_pwrsrc_switch_to_vaux(tp);
  2310. else
  2311. tg3_pwrsrc_die_with_vmain(tp);
  2312. }
  2313. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2314. {
  2315. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2316. return 1;
  2317. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2318. if (speed != SPEED_10)
  2319. return 1;
  2320. } else if (speed == SPEED_10)
  2321. return 1;
  2322. return 0;
  2323. }
  2324. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2325. {
  2326. u32 val;
  2327. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2329. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2330. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2331. sg_dig_ctrl |=
  2332. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2333. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2334. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2335. }
  2336. return;
  2337. }
  2338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2339. tg3_bmcr_reset(tp);
  2340. val = tr32(GRC_MISC_CFG);
  2341. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2342. udelay(40);
  2343. return;
  2344. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2345. u32 phytest;
  2346. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2347. u32 phy;
  2348. tg3_writephy(tp, MII_ADVERTISE, 0);
  2349. tg3_writephy(tp, MII_BMCR,
  2350. BMCR_ANENABLE | BMCR_ANRESTART);
  2351. tg3_writephy(tp, MII_TG3_FET_TEST,
  2352. phytest | MII_TG3_FET_SHADOW_EN);
  2353. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2354. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2355. tg3_writephy(tp,
  2356. MII_TG3_FET_SHDW_AUXMODE4,
  2357. phy);
  2358. }
  2359. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2360. }
  2361. return;
  2362. } else if (do_low_power) {
  2363. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2364. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2365. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2366. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2367. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2368. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2369. }
  2370. /* The PHY should not be powered down on some chips because
  2371. * of bugs.
  2372. */
  2373. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2374. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2375. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2376. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2377. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2378. !tp->pci_fn))
  2379. return;
  2380. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2381. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2382. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2383. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2384. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2385. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2386. }
  2387. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2388. }
  2389. /* tp->lock is held. */
  2390. static int tg3_nvram_lock(struct tg3 *tp)
  2391. {
  2392. if (tg3_flag(tp, NVRAM)) {
  2393. int i;
  2394. if (tp->nvram_lock_cnt == 0) {
  2395. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2396. for (i = 0; i < 8000; i++) {
  2397. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2398. break;
  2399. udelay(20);
  2400. }
  2401. if (i == 8000) {
  2402. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2403. return -ENODEV;
  2404. }
  2405. }
  2406. tp->nvram_lock_cnt++;
  2407. }
  2408. return 0;
  2409. }
  2410. /* tp->lock is held. */
  2411. static void tg3_nvram_unlock(struct tg3 *tp)
  2412. {
  2413. if (tg3_flag(tp, NVRAM)) {
  2414. if (tp->nvram_lock_cnt > 0)
  2415. tp->nvram_lock_cnt--;
  2416. if (tp->nvram_lock_cnt == 0)
  2417. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2418. }
  2419. }
  2420. /* tp->lock is held. */
  2421. static void tg3_enable_nvram_access(struct tg3 *tp)
  2422. {
  2423. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2424. u32 nvaccess = tr32(NVRAM_ACCESS);
  2425. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2426. }
  2427. }
  2428. /* tp->lock is held. */
  2429. static void tg3_disable_nvram_access(struct tg3 *tp)
  2430. {
  2431. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2432. u32 nvaccess = tr32(NVRAM_ACCESS);
  2433. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2434. }
  2435. }
  2436. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2437. u32 offset, u32 *val)
  2438. {
  2439. u32 tmp;
  2440. int i;
  2441. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2442. return -EINVAL;
  2443. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2444. EEPROM_ADDR_DEVID_MASK |
  2445. EEPROM_ADDR_READ);
  2446. tw32(GRC_EEPROM_ADDR,
  2447. tmp |
  2448. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2449. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2450. EEPROM_ADDR_ADDR_MASK) |
  2451. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2452. for (i = 0; i < 1000; i++) {
  2453. tmp = tr32(GRC_EEPROM_ADDR);
  2454. if (tmp & EEPROM_ADDR_COMPLETE)
  2455. break;
  2456. msleep(1);
  2457. }
  2458. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2459. return -EBUSY;
  2460. tmp = tr32(GRC_EEPROM_DATA);
  2461. /*
  2462. * The data will always be opposite the native endian
  2463. * format. Perform a blind byteswap to compensate.
  2464. */
  2465. *val = swab32(tmp);
  2466. return 0;
  2467. }
  2468. #define NVRAM_CMD_TIMEOUT 10000
  2469. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2470. {
  2471. int i;
  2472. tw32(NVRAM_CMD, nvram_cmd);
  2473. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2474. udelay(10);
  2475. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2476. udelay(10);
  2477. break;
  2478. }
  2479. }
  2480. if (i == NVRAM_CMD_TIMEOUT)
  2481. return -EBUSY;
  2482. return 0;
  2483. }
  2484. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2485. {
  2486. if (tg3_flag(tp, NVRAM) &&
  2487. tg3_flag(tp, NVRAM_BUFFERED) &&
  2488. tg3_flag(tp, FLASH) &&
  2489. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2490. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2491. addr = ((addr / tp->nvram_pagesize) <<
  2492. ATMEL_AT45DB0X1B_PAGE_POS) +
  2493. (addr % tp->nvram_pagesize);
  2494. return addr;
  2495. }
  2496. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2497. {
  2498. if (tg3_flag(tp, NVRAM) &&
  2499. tg3_flag(tp, NVRAM_BUFFERED) &&
  2500. tg3_flag(tp, FLASH) &&
  2501. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2502. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2503. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2504. tp->nvram_pagesize) +
  2505. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2506. return addr;
  2507. }
  2508. /* NOTE: Data read in from NVRAM is byteswapped according to
  2509. * the byteswapping settings for all other register accesses.
  2510. * tg3 devices are BE devices, so on a BE machine, the data
  2511. * returned will be exactly as it is seen in NVRAM. On a LE
  2512. * machine, the 32-bit value will be byteswapped.
  2513. */
  2514. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2515. {
  2516. int ret;
  2517. if (!tg3_flag(tp, NVRAM))
  2518. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2519. offset = tg3_nvram_phys_addr(tp, offset);
  2520. if (offset > NVRAM_ADDR_MSK)
  2521. return -EINVAL;
  2522. ret = tg3_nvram_lock(tp);
  2523. if (ret)
  2524. return ret;
  2525. tg3_enable_nvram_access(tp);
  2526. tw32(NVRAM_ADDR, offset);
  2527. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2528. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2529. if (ret == 0)
  2530. *val = tr32(NVRAM_RDDATA);
  2531. tg3_disable_nvram_access(tp);
  2532. tg3_nvram_unlock(tp);
  2533. return ret;
  2534. }
  2535. /* Ensures NVRAM data is in bytestream format. */
  2536. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2537. {
  2538. u32 v;
  2539. int res = tg3_nvram_read(tp, offset, &v);
  2540. if (!res)
  2541. *val = cpu_to_be32(v);
  2542. return res;
  2543. }
  2544. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2545. u32 offset, u32 len, u8 *buf)
  2546. {
  2547. int i, j, rc = 0;
  2548. u32 val;
  2549. for (i = 0; i < len; i += 4) {
  2550. u32 addr;
  2551. __be32 data;
  2552. addr = offset + i;
  2553. memcpy(&data, buf + i, 4);
  2554. /*
  2555. * The SEEPROM interface expects the data to always be opposite
  2556. * the native endian format. We accomplish this by reversing
  2557. * all the operations that would have been performed on the
  2558. * data from a call to tg3_nvram_read_be32().
  2559. */
  2560. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2561. val = tr32(GRC_EEPROM_ADDR);
  2562. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2563. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2564. EEPROM_ADDR_READ);
  2565. tw32(GRC_EEPROM_ADDR, val |
  2566. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2567. (addr & EEPROM_ADDR_ADDR_MASK) |
  2568. EEPROM_ADDR_START |
  2569. EEPROM_ADDR_WRITE);
  2570. for (j = 0; j < 1000; j++) {
  2571. val = tr32(GRC_EEPROM_ADDR);
  2572. if (val & EEPROM_ADDR_COMPLETE)
  2573. break;
  2574. msleep(1);
  2575. }
  2576. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2577. rc = -EBUSY;
  2578. break;
  2579. }
  2580. }
  2581. return rc;
  2582. }
  2583. /* offset and length are dword aligned */
  2584. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2585. u8 *buf)
  2586. {
  2587. int ret = 0;
  2588. u32 pagesize = tp->nvram_pagesize;
  2589. u32 pagemask = pagesize - 1;
  2590. u32 nvram_cmd;
  2591. u8 *tmp;
  2592. tmp = kmalloc(pagesize, GFP_KERNEL);
  2593. if (tmp == NULL)
  2594. return -ENOMEM;
  2595. while (len) {
  2596. int j;
  2597. u32 phy_addr, page_off, size;
  2598. phy_addr = offset & ~pagemask;
  2599. for (j = 0; j < pagesize; j += 4) {
  2600. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2601. (__be32 *) (tmp + j));
  2602. if (ret)
  2603. break;
  2604. }
  2605. if (ret)
  2606. break;
  2607. page_off = offset & pagemask;
  2608. size = pagesize;
  2609. if (len < size)
  2610. size = len;
  2611. len -= size;
  2612. memcpy(tmp + page_off, buf, size);
  2613. offset = offset + (pagesize - page_off);
  2614. tg3_enable_nvram_access(tp);
  2615. /*
  2616. * Before we can erase the flash page, we need
  2617. * to issue a special "write enable" command.
  2618. */
  2619. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2620. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2621. break;
  2622. /* Erase the target page */
  2623. tw32(NVRAM_ADDR, phy_addr);
  2624. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2625. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2626. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2627. break;
  2628. /* Issue another write enable to start the write. */
  2629. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2630. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2631. break;
  2632. for (j = 0; j < pagesize; j += 4) {
  2633. __be32 data;
  2634. data = *((__be32 *) (tmp + j));
  2635. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2636. tw32(NVRAM_ADDR, phy_addr + j);
  2637. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2638. NVRAM_CMD_WR;
  2639. if (j == 0)
  2640. nvram_cmd |= NVRAM_CMD_FIRST;
  2641. else if (j == (pagesize - 4))
  2642. nvram_cmd |= NVRAM_CMD_LAST;
  2643. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2644. if (ret)
  2645. break;
  2646. }
  2647. if (ret)
  2648. break;
  2649. }
  2650. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2651. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2652. kfree(tmp);
  2653. return ret;
  2654. }
  2655. /* offset and length are dword aligned */
  2656. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2657. u8 *buf)
  2658. {
  2659. int i, ret = 0;
  2660. for (i = 0; i < len; i += 4, offset += 4) {
  2661. u32 page_off, phy_addr, nvram_cmd;
  2662. __be32 data;
  2663. memcpy(&data, buf + i, 4);
  2664. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2665. page_off = offset % tp->nvram_pagesize;
  2666. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2667. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2668. if (page_off == 0 || i == 0)
  2669. nvram_cmd |= NVRAM_CMD_FIRST;
  2670. if (page_off == (tp->nvram_pagesize - 4))
  2671. nvram_cmd |= NVRAM_CMD_LAST;
  2672. if (i == (len - 4))
  2673. nvram_cmd |= NVRAM_CMD_LAST;
  2674. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2675. !tg3_flag(tp, FLASH) ||
  2676. !tg3_flag(tp, 57765_PLUS))
  2677. tw32(NVRAM_ADDR, phy_addr);
  2678. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2679. !tg3_flag(tp, 5755_PLUS) &&
  2680. (tp->nvram_jedecnum == JEDEC_ST) &&
  2681. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2682. u32 cmd;
  2683. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2684. ret = tg3_nvram_exec_cmd(tp, cmd);
  2685. if (ret)
  2686. break;
  2687. }
  2688. if (!tg3_flag(tp, FLASH)) {
  2689. /* We always do complete word writes to eeprom. */
  2690. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2691. }
  2692. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2693. if (ret)
  2694. break;
  2695. }
  2696. return ret;
  2697. }
  2698. /* offset and length are dword aligned */
  2699. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2700. {
  2701. int ret;
  2702. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2703. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2704. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2705. udelay(40);
  2706. }
  2707. if (!tg3_flag(tp, NVRAM)) {
  2708. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2709. } else {
  2710. u32 grc_mode;
  2711. ret = tg3_nvram_lock(tp);
  2712. if (ret)
  2713. return ret;
  2714. tg3_enable_nvram_access(tp);
  2715. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2716. tw32(NVRAM_WRITE1, 0x406);
  2717. grc_mode = tr32(GRC_MODE);
  2718. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2719. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2720. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2721. buf);
  2722. } else {
  2723. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2724. buf);
  2725. }
  2726. grc_mode = tr32(GRC_MODE);
  2727. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2728. tg3_disable_nvram_access(tp);
  2729. tg3_nvram_unlock(tp);
  2730. }
  2731. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2732. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2733. udelay(40);
  2734. }
  2735. return ret;
  2736. }
  2737. #define RX_CPU_SCRATCH_BASE 0x30000
  2738. #define RX_CPU_SCRATCH_SIZE 0x04000
  2739. #define TX_CPU_SCRATCH_BASE 0x34000
  2740. #define TX_CPU_SCRATCH_SIZE 0x04000
  2741. /* tp->lock is held. */
  2742. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2743. {
  2744. int i;
  2745. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2747. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2748. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2749. return 0;
  2750. }
  2751. if (offset == RX_CPU_BASE) {
  2752. for (i = 0; i < 10000; i++) {
  2753. tw32(offset + CPU_STATE, 0xffffffff);
  2754. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2755. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2756. break;
  2757. }
  2758. tw32(offset + CPU_STATE, 0xffffffff);
  2759. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2760. udelay(10);
  2761. } else {
  2762. for (i = 0; i < 10000; i++) {
  2763. tw32(offset + CPU_STATE, 0xffffffff);
  2764. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2765. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2766. break;
  2767. }
  2768. }
  2769. if (i >= 10000) {
  2770. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2771. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2772. return -ENODEV;
  2773. }
  2774. /* Clear firmware's nvram arbitration. */
  2775. if (tg3_flag(tp, NVRAM))
  2776. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2777. return 0;
  2778. }
  2779. struct fw_info {
  2780. unsigned int fw_base;
  2781. unsigned int fw_len;
  2782. const __be32 *fw_data;
  2783. };
  2784. /* tp->lock is held. */
  2785. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2786. u32 cpu_scratch_base, int cpu_scratch_size,
  2787. struct fw_info *info)
  2788. {
  2789. int err, lock_err, i;
  2790. void (*write_op)(struct tg3 *, u32, u32);
  2791. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2792. netdev_err(tp->dev,
  2793. "%s: Trying to load TX cpu firmware which is 5705\n",
  2794. __func__);
  2795. return -EINVAL;
  2796. }
  2797. if (tg3_flag(tp, 5705_PLUS))
  2798. write_op = tg3_write_mem;
  2799. else
  2800. write_op = tg3_write_indirect_reg32;
  2801. /* It is possible that bootcode is still loading at this point.
  2802. * Get the nvram lock first before halting the cpu.
  2803. */
  2804. lock_err = tg3_nvram_lock(tp);
  2805. err = tg3_halt_cpu(tp, cpu_base);
  2806. if (!lock_err)
  2807. tg3_nvram_unlock(tp);
  2808. if (err)
  2809. goto out;
  2810. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2811. write_op(tp, cpu_scratch_base + i, 0);
  2812. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2813. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2814. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2815. write_op(tp, (cpu_scratch_base +
  2816. (info->fw_base & 0xffff) +
  2817. (i * sizeof(u32))),
  2818. be32_to_cpu(info->fw_data[i]));
  2819. err = 0;
  2820. out:
  2821. return err;
  2822. }
  2823. /* tp->lock is held. */
  2824. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2825. {
  2826. struct fw_info info;
  2827. const __be32 *fw_data;
  2828. int err, i;
  2829. fw_data = (void *)tp->fw->data;
  2830. /* Firmware blob starts with version numbers, followed by
  2831. start address and length. We are setting complete length.
  2832. length = end_address_of_bss - start_address_of_text.
  2833. Remainder is the blob to be loaded contiguously
  2834. from start address. */
  2835. info.fw_base = be32_to_cpu(fw_data[1]);
  2836. info.fw_len = tp->fw->size - 12;
  2837. info.fw_data = &fw_data[3];
  2838. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2839. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2840. &info);
  2841. if (err)
  2842. return err;
  2843. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2844. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2845. &info);
  2846. if (err)
  2847. return err;
  2848. /* Now startup only the RX cpu. */
  2849. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2850. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2851. for (i = 0; i < 5; i++) {
  2852. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2853. break;
  2854. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2855. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2856. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2857. udelay(1000);
  2858. }
  2859. if (i >= 5) {
  2860. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2861. "should be %08x\n", __func__,
  2862. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2863. return -ENODEV;
  2864. }
  2865. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2866. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2867. return 0;
  2868. }
  2869. /* tp->lock is held. */
  2870. static int tg3_load_tso_firmware(struct tg3 *tp)
  2871. {
  2872. struct fw_info info;
  2873. const __be32 *fw_data;
  2874. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2875. int err, i;
  2876. if (tg3_flag(tp, HW_TSO_1) ||
  2877. tg3_flag(tp, HW_TSO_2) ||
  2878. tg3_flag(tp, HW_TSO_3))
  2879. return 0;
  2880. fw_data = (void *)tp->fw->data;
  2881. /* Firmware blob starts with version numbers, followed by
  2882. start address and length. We are setting complete length.
  2883. length = end_address_of_bss - start_address_of_text.
  2884. Remainder is the blob to be loaded contiguously
  2885. from start address. */
  2886. info.fw_base = be32_to_cpu(fw_data[1]);
  2887. cpu_scratch_size = tp->fw_len;
  2888. info.fw_len = tp->fw->size - 12;
  2889. info.fw_data = &fw_data[3];
  2890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2891. cpu_base = RX_CPU_BASE;
  2892. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2893. } else {
  2894. cpu_base = TX_CPU_BASE;
  2895. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2896. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2897. }
  2898. err = tg3_load_firmware_cpu(tp, cpu_base,
  2899. cpu_scratch_base, cpu_scratch_size,
  2900. &info);
  2901. if (err)
  2902. return err;
  2903. /* Now startup the cpu. */
  2904. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2905. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2906. for (i = 0; i < 5; i++) {
  2907. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2908. break;
  2909. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2910. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2911. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2912. udelay(1000);
  2913. }
  2914. if (i >= 5) {
  2915. netdev_err(tp->dev,
  2916. "%s fails to set CPU PC, is %08x should be %08x\n",
  2917. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2918. return -ENODEV;
  2919. }
  2920. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2921. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2922. return 0;
  2923. }
  2924. /* tp->lock is held. */
  2925. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2926. {
  2927. u32 addr_high, addr_low;
  2928. int i;
  2929. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2930. tp->dev->dev_addr[1]);
  2931. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2932. (tp->dev->dev_addr[3] << 16) |
  2933. (tp->dev->dev_addr[4] << 8) |
  2934. (tp->dev->dev_addr[5] << 0));
  2935. for (i = 0; i < 4; i++) {
  2936. if (i == 1 && skip_mac_1)
  2937. continue;
  2938. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2939. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2940. }
  2941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2942. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2943. for (i = 0; i < 12; i++) {
  2944. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2945. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2946. }
  2947. }
  2948. addr_high = (tp->dev->dev_addr[0] +
  2949. tp->dev->dev_addr[1] +
  2950. tp->dev->dev_addr[2] +
  2951. tp->dev->dev_addr[3] +
  2952. tp->dev->dev_addr[4] +
  2953. tp->dev->dev_addr[5]) &
  2954. TX_BACKOFF_SEED_MASK;
  2955. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2956. }
  2957. static void tg3_enable_register_access(struct tg3 *tp)
  2958. {
  2959. /*
  2960. * Make sure register accesses (indirect or otherwise) will function
  2961. * correctly.
  2962. */
  2963. pci_write_config_dword(tp->pdev,
  2964. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2965. }
  2966. static int tg3_power_up(struct tg3 *tp)
  2967. {
  2968. int err;
  2969. tg3_enable_register_access(tp);
  2970. err = pci_set_power_state(tp->pdev, PCI_D0);
  2971. if (!err) {
  2972. /* Switch out of Vaux if it is a NIC */
  2973. tg3_pwrsrc_switch_to_vmain(tp);
  2974. } else {
  2975. netdev_err(tp->dev, "Transition to D0 failed\n");
  2976. }
  2977. return err;
  2978. }
  2979. static int tg3_setup_phy(struct tg3 *, int);
  2980. static int tg3_power_down_prepare(struct tg3 *tp)
  2981. {
  2982. u32 misc_host_ctrl;
  2983. bool device_should_wake, do_low_power;
  2984. tg3_enable_register_access(tp);
  2985. /* Restore the CLKREQ setting. */
  2986. if (tg3_flag(tp, CLKREQ_BUG)) {
  2987. u16 lnkctl;
  2988. pci_read_config_word(tp->pdev,
  2989. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2990. &lnkctl);
  2991. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2992. pci_write_config_word(tp->pdev,
  2993. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2994. lnkctl);
  2995. }
  2996. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2997. tw32(TG3PCI_MISC_HOST_CTRL,
  2998. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2999. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3000. tg3_flag(tp, WOL_ENABLE);
  3001. if (tg3_flag(tp, USE_PHYLIB)) {
  3002. do_low_power = false;
  3003. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3004. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3005. struct phy_device *phydev;
  3006. u32 phyid, advertising;
  3007. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3008. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3009. tp->link_config.speed = phydev->speed;
  3010. tp->link_config.duplex = phydev->duplex;
  3011. tp->link_config.autoneg = phydev->autoneg;
  3012. tp->link_config.advertising = phydev->advertising;
  3013. advertising = ADVERTISED_TP |
  3014. ADVERTISED_Pause |
  3015. ADVERTISED_Autoneg |
  3016. ADVERTISED_10baseT_Half;
  3017. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3018. if (tg3_flag(tp, WOL_SPEED_100MB))
  3019. advertising |=
  3020. ADVERTISED_100baseT_Half |
  3021. ADVERTISED_100baseT_Full |
  3022. ADVERTISED_10baseT_Full;
  3023. else
  3024. advertising |= ADVERTISED_10baseT_Full;
  3025. }
  3026. phydev->advertising = advertising;
  3027. phy_start_aneg(phydev);
  3028. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3029. if (phyid != PHY_ID_BCMAC131) {
  3030. phyid &= PHY_BCM_OUI_MASK;
  3031. if (phyid == PHY_BCM_OUI_1 ||
  3032. phyid == PHY_BCM_OUI_2 ||
  3033. phyid == PHY_BCM_OUI_3)
  3034. do_low_power = true;
  3035. }
  3036. }
  3037. } else {
  3038. do_low_power = true;
  3039. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3040. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3041. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3042. tg3_setup_phy(tp, 0);
  3043. }
  3044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3045. u32 val;
  3046. val = tr32(GRC_VCPU_EXT_CTRL);
  3047. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3048. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3049. int i;
  3050. u32 val;
  3051. for (i = 0; i < 200; i++) {
  3052. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3053. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3054. break;
  3055. msleep(1);
  3056. }
  3057. }
  3058. if (tg3_flag(tp, WOL_CAP))
  3059. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3060. WOL_DRV_STATE_SHUTDOWN |
  3061. WOL_DRV_WOL |
  3062. WOL_SET_MAGIC_PKT);
  3063. if (device_should_wake) {
  3064. u32 mac_mode;
  3065. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3066. if (do_low_power &&
  3067. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3068. tg3_phy_auxctl_write(tp,
  3069. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3070. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3071. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3072. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3073. udelay(40);
  3074. }
  3075. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3076. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3077. else
  3078. mac_mode = MAC_MODE_PORT_MODE_MII;
  3079. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3080. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3081. ASIC_REV_5700) {
  3082. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3083. SPEED_100 : SPEED_10;
  3084. if (tg3_5700_link_polarity(tp, speed))
  3085. mac_mode |= MAC_MODE_LINK_POLARITY;
  3086. else
  3087. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3088. }
  3089. } else {
  3090. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3091. }
  3092. if (!tg3_flag(tp, 5750_PLUS))
  3093. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3094. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3095. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3096. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3097. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3098. if (tg3_flag(tp, ENABLE_APE))
  3099. mac_mode |= MAC_MODE_APE_TX_EN |
  3100. MAC_MODE_APE_RX_EN |
  3101. MAC_MODE_TDE_ENABLE;
  3102. tw32_f(MAC_MODE, mac_mode);
  3103. udelay(100);
  3104. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3105. udelay(10);
  3106. }
  3107. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3108. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3110. u32 base_val;
  3111. base_val = tp->pci_clock_ctrl;
  3112. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3113. CLOCK_CTRL_TXCLK_DISABLE);
  3114. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3115. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3116. } else if (tg3_flag(tp, 5780_CLASS) ||
  3117. tg3_flag(tp, CPMU_PRESENT) ||
  3118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3119. /* do nothing */
  3120. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3121. u32 newbits1, newbits2;
  3122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3124. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3125. CLOCK_CTRL_TXCLK_DISABLE |
  3126. CLOCK_CTRL_ALTCLK);
  3127. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3128. } else if (tg3_flag(tp, 5705_PLUS)) {
  3129. newbits1 = CLOCK_CTRL_625_CORE;
  3130. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3131. } else {
  3132. newbits1 = CLOCK_CTRL_ALTCLK;
  3133. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3134. }
  3135. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3136. 40);
  3137. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3138. 40);
  3139. if (!tg3_flag(tp, 5705_PLUS)) {
  3140. u32 newbits3;
  3141. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3142. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3143. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3144. CLOCK_CTRL_TXCLK_DISABLE |
  3145. CLOCK_CTRL_44MHZ_CORE);
  3146. } else {
  3147. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3148. }
  3149. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3150. tp->pci_clock_ctrl | newbits3, 40);
  3151. }
  3152. }
  3153. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3154. tg3_power_down_phy(tp, do_low_power);
  3155. tg3_frob_aux_power(tp, true);
  3156. /* Workaround for unstable PLL clock */
  3157. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3158. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3159. u32 val = tr32(0x7d00);
  3160. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3161. tw32(0x7d00, val);
  3162. if (!tg3_flag(tp, ENABLE_ASF)) {
  3163. int err;
  3164. err = tg3_nvram_lock(tp);
  3165. tg3_halt_cpu(tp, RX_CPU_BASE);
  3166. if (!err)
  3167. tg3_nvram_unlock(tp);
  3168. }
  3169. }
  3170. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3171. return 0;
  3172. }
  3173. static void tg3_power_down(struct tg3 *tp)
  3174. {
  3175. tg3_power_down_prepare(tp);
  3176. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3177. pci_set_power_state(tp->pdev, PCI_D3hot);
  3178. }
  3179. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3180. {
  3181. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3182. case MII_TG3_AUX_STAT_10HALF:
  3183. *speed = SPEED_10;
  3184. *duplex = DUPLEX_HALF;
  3185. break;
  3186. case MII_TG3_AUX_STAT_10FULL:
  3187. *speed = SPEED_10;
  3188. *duplex = DUPLEX_FULL;
  3189. break;
  3190. case MII_TG3_AUX_STAT_100HALF:
  3191. *speed = SPEED_100;
  3192. *duplex = DUPLEX_HALF;
  3193. break;
  3194. case MII_TG3_AUX_STAT_100FULL:
  3195. *speed = SPEED_100;
  3196. *duplex = DUPLEX_FULL;
  3197. break;
  3198. case MII_TG3_AUX_STAT_1000HALF:
  3199. *speed = SPEED_1000;
  3200. *duplex = DUPLEX_HALF;
  3201. break;
  3202. case MII_TG3_AUX_STAT_1000FULL:
  3203. *speed = SPEED_1000;
  3204. *duplex = DUPLEX_FULL;
  3205. break;
  3206. default:
  3207. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3208. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3209. SPEED_10;
  3210. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3211. DUPLEX_HALF;
  3212. break;
  3213. }
  3214. *speed = SPEED_UNKNOWN;
  3215. *duplex = DUPLEX_UNKNOWN;
  3216. break;
  3217. }
  3218. }
  3219. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3220. {
  3221. int err = 0;
  3222. u32 val, new_adv;
  3223. new_adv = ADVERTISE_CSMA;
  3224. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3225. new_adv |= mii_advertise_flowctrl(flowctrl);
  3226. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3227. if (err)
  3228. goto done;
  3229. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3230. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3231. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3232. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3233. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3234. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3235. if (err)
  3236. goto done;
  3237. }
  3238. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3239. goto done;
  3240. tw32(TG3_CPMU_EEE_MODE,
  3241. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3242. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3243. if (!err) {
  3244. u32 err2;
  3245. val = 0;
  3246. /* Advertise 100-BaseTX EEE ability */
  3247. if (advertise & ADVERTISED_100baseT_Full)
  3248. val |= MDIO_AN_EEE_ADV_100TX;
  3249. /* Advertise 1000-BaseT EEE ability */
  3250. if (advertise & ADVERTISED_1000baseT_Full)
  3251. val |= MDIO_AN_EEE_ADV_1000T;
  3252. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3253. if (err)
  3254. val = 0;
  3255. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3256. case ASIC_REV_5717:
  3257. case ASIC_REV_57765:
  3258. case ASIC_REV_57766:
  3259. case ASIC_REV_5719:
  3260. /* If we advertised any eee advertisements above... */
  3261. if (val)
  3262. val = MII_TG3_DSP_TAP26_ALNOKO |
  3263. MII_TG3_DSP_TAP26_RMRXSTO |
  3264. MII_TG3_DSP_TAP26_OPCSINPT;
  3265. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3266. /* Fall through */
  3267. case ASIC_REV_5720:
  3268. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3269. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3270. MII_TG3_DSP_CH34TP2_HIBW01);
  3271. }
  3272. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3273. if (!err)
  3274. err = err2;
  3275. }
  3276. done:
  3277. return err;
  3278. }
  3279. static void tg3_phy_copper_begin(struct tg3 *tp)
  3280. {
  3281. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3282. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3283. u32 adv, fc;
  3284. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3285. adv = ADVERTISED_10baseT_Half |
  3286. ADVERTISED_10baseT_Full;
  3287. if (tg3_flag(tp, WOL_SPEED_100MB))
  3288. adv |= ADVERTISED_100baseT_Half |
  3289. ADVERTISED_100baseT_Full;
  3290. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3291. } else {
  3292. adv = tp->link_config.advertising;
  3293. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3294. adv &= ~(ADVERTISED_1000baseT_Half |
  3295. ADVERTISED_1000baseT_Full);
  3296. fc = tp->link_config.flowctrl;
  3297. }
  3298. tg3_phy_autoneg_cfg(tp, adv, fc);
  3299. tg3_writephy(tp, MII_BMCR,
  3300. BMCR_ANENABLE | BMCR_ANRESTART);
  3301. } else {
  3302. int i;
  3303. u32 bmcr, orig_bmcr;
  3304. tp->link_config.active_speed = tp->link_config.speed;
  3305. tp->link_config.active_duplex = tp->link_config.duplex;
  3306. bmcr = 0;
  3307. switch (tp->link_config.speed) {
  3308. default:
  3309. case SPEED_10:
  3310. break;
  3311. case SPEED_100:
  3312. bmcr |= BMCR_SPEED100;
  3313. break;
  3314. case SPEED_1000:
  3315. bmcr |= BMCR_SPEED1000;
  3316. break;
  3317. }
  3318. if (tp->link_config.duplex == DUPLEX_FULL)
  3319. bmcr |= BMCR_FULLDPLX;
  3320. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3321. (bmcr != orig_bmcr)) {
  3322. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3323. for (i = 0; i < 1500; i++) {
  3324. u32 tmp;
  3325. udelay(10);
  3326. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3327. tg3_readphy(tp, MII_BMSR, &tmp))
  3328. continue;
  3329. if (!(tmp & BMSR_LSTATUS)) {
  3330. udelay(40);
  3331. break;
  3332. }
  3333. }
  3334. tg3_writephy(tp, MII_BMCR, bmcr);
  3335. udelay(40);
  3336. }
  3337. }
  3338. }
  3339. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3340. {
  3341. int err;
  3342. /* Turn off tap power management. */
  3343. /* Set Extended packet length bit */
  3344. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3345. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3346. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3347. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3348. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3349. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3350. udelay(40);
  3351. return err;
  3352. }
  3353. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3354. {
  3355. u32 advmsk, tgtadv, advertising;
  3356. advertising = tp->link_config.advertising;
  3357. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3358. advmsk = ADVERTISE_ALL;
  3359. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3360. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3361. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3362. }
  3363. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3364. return false;
  3365. if ((*lcladv & advmsk) != tgtadv)
  3366. return false;
  3367. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3368. u32 tg3_ctrl;
  3369. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3370. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3371. return false;
  3372. if (tgtadv &&
  3373. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3374. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3375. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3376. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3377. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3378. } else {
  3379. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3380. }
  3381. if (tg3_ctrl != tgtadv)
  3382. return false;
  3383. }
  3384. return true;
  3385. }
  3386. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3387. {
  3388. u32 lpeth = 0;
  3389. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3390. u32 val;
  3391. if (tg3_readphy(tp, MII_STAT1000, &val))
  3392. return false;
  3393. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3394. }
  3395. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3396. return false;
  3397. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3398. tp->link_config.rmt_adv = lpeth;
  3399. return true;
  3400. }
  3401. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3402. {
  3403. int current_link_up;
  3404. u32 bmsr, val;
  3405. u32 lcl_adv, rmt_adv;
  3406. u16 current_speed;
  3407. u8 current_duplex;
  3408. int i, err;
  3409. tw32(MAC_EVENT, 0);
  3410. tw32_f(MAC_STATUS,
  3411. (MAC_STATUS_SYNC_CHANGED |
  3412. MAC_STATUS_CFG_CHANGED |
  3413. MAC_STATUS_MI_COMPLETION |
  3414. MAC_STATUS_LNKSTATE_CHANGED));
  3415. udelay(40);
  3416. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3417. tw32_f(MAC_MI_MODE,
  3418. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3419. udelay(80);
  3420. }
  3421. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3422. /* Some third-party PHYs need to be reset on link going
  3423. * down.
  3424. */
  3425. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3428. netif_carrier_ok(tp->dev)) {
  3429. tg3_readphy(tp, MII_BMSR, &bmsr);
  3430. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3431. !(bmsr & BMSR_LSTATUS))
  3432. force_reset = 1;
  3433. }
  3434. if (force_reset)
  3435. tg3_phy_reset(tp);
  3436. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3437. tg3_readphy(tp, MII_BMSR, &bmsr);
  3438. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3439. !tg3_flag(tp, INIT_COMPLETE))
  3440. bmsr = 0;
  3441. if (!(bmsr & BMSR_LSTATUS)) {
  3442. err = tg3_init_5401phy_dsp(tp);
  3443. if (err)
  3444. return err;
  3445. tg3_readphy(tp, MII_BMSR, &bmsr);
  3446. for (i = 0; i < 1000; i++) {
  3447. udelay(10);
  3448. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3449. (bmsr & BMSR_LSTATUS)) {
  3450. udelay(40);
  3451. break;
  3452. }
  3453. }
  3454. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3455. TG3_PHY_REV_BCM5401_B0 &&
  3456. !(bmsr & BMSR_LSTATUS) &&
  3457. tp->link_config.active_speed == SPEED_1000) {
  3458. err = tg3_phy_reset(tp);
  3459. if (!err)
  3460. err = tg3_init_5401phy_dsp(tp);
  3461. if (err)
  3462. return err;
  3463. }
  3464. }
  3465. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3466. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3467. /* 5701 {A0,B0} CRC bug workaround */
  3468. tg3_writephy(tp, 0x15, 0x0a75);
  3469. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3470. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3471. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3472. }
  3473. /* Clear pending interrupts... */
  3474. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3475. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3476. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3477. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3478. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3479. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3482. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3483. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3484. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3485. else
  3486. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3487. }
  3488. current_link_up = 0;
  3489. current_speed = SPEED_UNKNOWN;
  3490. current_duplex = DUPLEX_UNKNOWN;
  3491. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3492. tp->link_config.rmt_adv = 0;
  3493. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3494. err = tg3_phy_auxctl_read(tp,
  3495. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3496. &val);
  3497. if (!err && !(val & (1 << 10))) {
  3498. tg3_phy_auxctl_write(tp,
  3499. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3500. val | (1 << 10));
  3501. goto relink;
  3502. }
  3503. }
  3504. bmsr = 0;
  3505. for (i = 0; i < 100; i++) {
  3506. tg3_readphy(tp, MII_BMSR, &bmsr);
  3507. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3508. (bmsr & BMSR_LSTATUS))
  3509. break;
  3510. udelay(40);
  3511. }
  3512. if (bmsr & BMSR_LSTATUS) {
  3513. u32 aux_stat, bmcr;
  3514. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3515. for (i = 0; i < 2000; i++) {
  3516. udelay(10);
  3517. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3518. aux_stat)
  3519. break;
  3520. }
  3521. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3522. &current_speed,
  3523. &current_duplex);
  3524. bmcr = 0;
  3525. for (i = 0; i < 200; i++) {
  3526. tg3_readphy(tp, MII_BMCR, &bmcr);
  3527. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3528. continue;
  3529. if (bmcr && bmcr != 0x7fff)
  3530. break;
  3531. udelay(10);
  3532. }
  3533. lcl_adv = 0;
  3534. rmt_adv = 0;
  3535. tp->link_config.active_speed = current_speed;
  3536. tp->link_config.active_duplex = current_duplex;
  3537. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3538. if ((bmcr & BMCR_ANENABLE) &&
  3539. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3540. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3541. current_link_up = 1;
  3542. } else {
  3543. if (!(bmcr & BMCR_ANENABLE) &&
  3544. tp->link_config.speed == current_speed &&
  3545. tp->link_config.duplex == current_duplex &&
  3546. tp->link_config.flowctrl ==
  3547. tp->link_config.active_flowctrl) {
  3548. current_link_up = 1;
  3549. }
  3550. }
  3551. if (current_link_up == 1 &&
  3552. tp->link_config.active_duplex == DUPLEX_FULL) {
  3553. u32 reg, bit;
  3554. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3555. reg = MII_TG3_FET_GEN_STAT;
  3556. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3557. } else {
  3558. reg = MII_TG3_EXT_STAT;
  3559. bit = MII_TG3_EXT_STAT_MDIX;
  3560. }
  3561. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3562. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3563. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3564. }
  3565. }
  3566. relink:
  3567. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3568. tg3_phy_copper_begin(tp);
  3569. tg3_readphy(tp, MII_BMSR, &bmsr);
  3570. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3571. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3572. current_link_up = 1;
  3573. }
  3574. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3575. if (current_link_up == 1) {
  3576. if (tp->link_config.active_speed == SPEED_100 ||
  3577. tp->link_config.active_speed == SPEED_10)
  3578. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3579. else
  3580. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3581. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3582. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3583. else
  3584. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3585. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3586. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3587. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3589. if (current_link_up == 1 &&
  3590. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3591. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3592. else
  3593. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3594. }
  3595. /* ??? Without this setting Netgear GA302T PHY does not
  3596. * ??? send/receive packets...
  3597. */
  3598. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3599. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3600. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3601. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3602. udelay(80);
  3603. }
  3604. tw32_f(MAC_MODE, tp->mac_mode);
  3605. udelay(40);
  3606. tg3_phy_eee_adjust(tp, current_link_up);
  3607. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3608. /* Polled via timer. */
  3609. tw32_f(MAC_EVENT, 0);
  3610. } else {
  3611. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3612. }
  3613. udelay(40);
  3614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3615. current_link_up == 1 &&
  3616. tp->link_config.active_speed == SPEED_1000 &&
  3617. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3618. udelay(120);
  3619. tw32_f(MAC_STATUS,
  3620. (MAC_STATUS_SYNC_CHANGED |
  3621. MAC_STATUS_CFG_CHANGED));
  3622. udelay(40);
  3623. tg3_write_mem(tp,
  3624. NIC_SRAM_FIRMWARE_MBOX,
  3625. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3626. }
  3627. /* Prevent send BD corruption. */
  3628. if (tg3_flag(tp, CLKREQ_BUG)) {
  3629. u16 oldlnkctl, newlnkctl;
  3630. pci_read_config_word(tp->pdev,
  3631. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3632. &oldlnkctl);
  3633. if (tp->link_config.active_speed == SPEED_100 ||
  3634. tp->link_config.active_speed == SPEED_10)
  3635. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3636. else
  3637. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3638. if (newlnkctl != oldlnkctl)
  3639. pci_write_config_word(tp->pdev,
  3640. pci_pcie_cap(tp->pdev) +
  3641. PCI_EXP_LNKCTL, newlnkctl);
  3642. }
  3643. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3644. if (current_link_up)
  3645. netif_carrier_on(tp->dev);
  3646. else
  3647. netif_carrier_off(tp->dev);
  3648. tg3_link_report(tp);
  3649. }
  3650. return 0;
  3651. }
  3652. struct tg3_fiber_aneginfo {
  3653. int state;
  3654. #define ANEG_STATE_UNKNOWN 0
  3655. #define ANEG_STATE_AN_ENABLE 1
  3656. #define ANEG_STATE_RESTART_INIT 2
  3657. #define ANEG_STATE_RESTART 3
  3658. #define ANEG_STATE_DISABLE_LINK_OK 4
  3659. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3660. #define ANEG_STATE_ABILITY_DETECT 6
  3661. #define ANEG_STATE_ACK_DETECT_INIT 7
  3662. #define ANEG_STATE_ACK_DETECT 8
  3663. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3664. #define ANEG_STATE_COMPLETE_ACK 10
  3665. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3666. #define ANEG_STATE_IDLE_DETECT 12
  3667. #define ANEG_STATE_LINK_OK 13
  3668. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3669. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3670. u32 flags;
  3671. #define MR_AN_ENABLE 0x00000001
  3672. #define MR_RESTART_AN 0x00000002
  3673. #define MR_AN_COMPLETE 0x00000004
  3674. #define MR_PAGE_RX 0x00000008
  3675. #define MR_NP_LOADED 0x00000010
  3676. #define MR_TOGGLE_TX 0x00000020
  3677. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3678. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3679. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3680. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3681. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3682. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3683. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3684. #define MR_TOGGLE_RX 0x00002000
  3685. #define MR_NP_RX 0x00004000
  3686. #define MR_LINK_OK 0x80000000
  3687. unsigned long link_time, cur_time;
  3688. u32 ability_match_cfg;
  3689. int ability_match_count;
  3690. char ability_match, idle_match, ack_match;
  3691. u32 txconfig, rxconfig;
  3692. #define ANEG_CFG_NP 0x00000080
  3693. #define ANEG_CFG_ACK 0x00000040
  3694. #define ANEG_CFG_RF2 0x00000020
  3695. #define ANEG_CFG_RF1 0x00000010
  3696. #define ANEG_CFG_PS2 0x00000001
  3697. #define ANEG_CFG_PS1 0x00008000
  3698. #define ANEG_CFG_HD 0x00004000
  3699. #define ANEG_CFG_FD 0x00002000
  3700. #define ANEG_CFG_INVAL 0x00001f06
  3701. };
  3702. #define ANEG_OK 0
  3703. #define ANEG_DONE 1
  3704. #define ANEG_TIMER_ENAB 2
  3705. #define ANEG_FAILED -1
  3706. #define ANEG_STATE_SETTLE_TIME 10000
  3707. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3708. struct tg3_fiber_aneginfo *ap)
  3709. {
  3710. u16 flowctrl;
  3711. unsigned long delta;
  3712. u32 rx_cfg_reg;
  3713. int ret;
  3714. if (ap->state == ANEG_STATE_UNKNOWN) {
  3715. ap->rxconfig = 0;
  3716. ap->link_time = 0;
  3717. ap->cur_time = 0;
  3718. ap->ability_match_cfg = 0;
  3719. ap->ability_match_count = 0;
  3720. ap->ability_match = 0;
  3721. ap->idle_match = 0;
  3722. ap->ack_match = 0;
  3723. }
  3724. ap->cur_time++;
  3725. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3726. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3727. if (rx_cfg_reg != ap->ability_match_cfg) {
  3728. ap->ability_match_cfg = rx_cfg_reg;
  3729. ap->ability_match = 0;
  3730. ap->ability_match_count = 0;
  3731. } else {
  3732. if (++ap->ability_match_count > 1) {
  3733. ap->ability_match = 1;
  3734. ap->ability_match_cfg = rx_cfg_reg;
  3735. }
  3736. }
  3737. if (rx_cfg_reg & ANEG_CFG_ACK)
  3738. ap->ack_match = 1;
  3739. else
  3740. ap->ack_match = 0;
  3741. ap->idle_match = 0;
  3742. } else {
  3743. ap->idle_match = 1;
  3744. ap->ability_match_cfg = 0;
  3745. ap->ability_match_count = 0;
  3746. ap->ability_match = 0;
  3747. ap->ack_match = 0;
  3748. rx_cfg_reg = 0;
  3749. }
  3750. ap->rxconfig = rx_cfg_reg;
  3751. ret = ANEG_OK;
  3752. switch (ap->state) {
  3753. case ANEG_STATE_UNKNOWN:
  3754. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3755. ap->state = ANEG_STATE_AN_ENABLE;
  3756. /* fallthru */
  3757. case ANEG_STATE_AN_ENABLE:
  3758. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3759. if (ap->flags & MR_AN_ENABLE) {
  3760. ap->link_time = 0;
  3761. ap->cur_time = 0;
  3762. ap->ability_match_cfg = 0;
  3763. ap->ability_match_count = 0;
  3764. ap->ability_match = 0;
  3765. ap->idle_match = 0;
  3766. ap->ack_match = 0;
  3767. ap->state = ANEG_STATE_RESTART_INIT;
  3768. } else {
  3769. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3770. }
  3771. break;
  3772. case ANEG_STATE_RESTART_INIT:
  3773. ap->link_time = ap->cur_time;
  3774. ap->flags &= ~(MR_NP_LOADED);
  3775. ap->txconfig = 0;
  3776. tw32(MAC_TX_AUTO_NEG, 0);
  3777. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3778. tw32_f(MAC_MODE, tp->mac_mode);
  3779. udelay(40);
  3780. ret = ANEG_TIMER_ENAB;
  3781. ap->state = ANEG_STATE_RESTART;
  3782. /* fallthru */
  3783. case ANEG_STATE_RESTART:
  3784. delta = ap->cur_time - ap->link_time;
  3785. if (delta > ANEG_STATE_SETTLE_TIME)
  3786. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3787. else
  3788. ret = ANEG_TIMER_ENAB;
  3789. break;
  3790. case ANEG_STATE_DISABLE_LINK_OK:
  3791. ret = ANEG_DONE;
  3792. break;
  3793. case ANEG_STATE_ABILITY_DETECT_INIT:
  3794. ap->flags &= ~(MR_TOGGLE_TX);
  3795. ap->txconfig = ANEG_CFG_FD;
  3796. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3797. if (flowctrl & ADVERTISE_1000XPAUSE)
  3798. ap->txconfig |= ANEG_CFG_PS1;
  3799. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3800. ap->txconfig |= ANEG_CFG_PS2;
  3801. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3802. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3803. tw32_f(MAC_MODE, tp->mac_mode);
  3804. udelay(40);
  3805. ap->state = ANEG_STATE_ABILITY_DETECT;
  3806. break;
  3807. case ANEG_STATE_ABILITY_DETECT:
  3808. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3809. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3810. break;
  3811. case ANEG_STATE_ACK_DETECT_INIT:
  3812. ap->txconfig |= ANEG_CFG_ACK;
  3813. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3814. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3815. tw32_f(MAC_MODE, tp->mac_mode);
  3816. udelay(40);
  3817. ap->state = ANEG_STATE_ACK_DETECT;
  3818. /* fallthru */
  3819. case ANEG_STATE_ACK_DETECT:
  3820. if (ap->ack_match != 0) {
  3821. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3822. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3823. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3824. } else {
  3825. ap->state = ANEG_STATE_AN_ENABLE;
  3826. }
  3827. } else if (ap->ability_match != 0 &&
  3828. ap->rxconfig == 0) {
  3829. ap->state = ANEG_STATE_AN_ENABLE;
  3830. }
  3831. break;
  3832. case ANEG_STATE_COMPLETE_ACK_INIT:
  3833. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3834. ret = ANEG_FAILED;
  3835. break;
  3836. }
  3837. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3838. MR_LP_ADV_HALF_DUPLEX |
  3839. MR_LP_ADV_SYM_PAUSE |
  3840. MR_LP_ADV_ASYM_PAUSE |
  3841. MR_LP_ADV_REMOTE_FAULT1 |
  3842. MR_LP_ADV_REMOTE_FAULT2 |
  3843. MR_LP_ADV_NEXT_PAGE |
  3844. MR_TOGGLE_RX |
  3845. MR_NP_RX);
  3846. if (ap->rxconfig & ANEG_CFG_FD)
  3847. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3848. if (ap->rxconfig & ANEG_CFG_HD)
  3849. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3850. if (ap->rxconfig & ANEG_CFG_PS1)
  3851. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3852. if (ap->rxconfig & ANEG_CFG_PS2)
  3853. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3854. if (ap->rxconfig & ANEG_CFG_RF1)
  3855. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3856. if (ap->rxconfig & ANEG_CFG_RF2)
  3857. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3858. if (ap->rxconfig & ANEG_CFG_NP)
  3859. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3860. ap->link_time = ap->cur_time;
  3861. ap->flags ^= (MR_TOGGLE_TX);
  3862. if (ap->rxconfig & 0x0008)
  3863. ap->flags |= MR_TOGGLE_RX;
  3864. if (ap->rxconfig & ANEG_CFG_NP)
  3865. ap->flags |= MR_NP_RX;
  3866. ap->flags |= MR_PAGE_RX;
  3867. ap->state = ANEG_STATE_COMPLETE_ACK;
  3868. ret = ANEG_TIMER_ENAB;
  3869. break;
  3870. case ANEG_STATE_COMPLETE_ACK:
  3871. if (ap->ability_match != 0 &&
  3872. ap->rxconfig == 0) {
  3873. ap->state = ANEG_STATE_AN_ENABLE;
  3874. break;
  3875. }
  3876. delta = ap->cur_time - ap->link_time;
  3877. if (delta > ANEG_STATE_SETTLE_TIME) {
  3878. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3879. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3880. } else {
  3881. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3882. !(ap->flags & MR_NP_RX)) {
  3883. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3884. } else {
  3885. ret = ANEG_FAILED;
  3886. }
  3887. }
  3888. }
  3889. break;
  3890. case ANEG_STATE_IDLE_DETECT_INIT:
  3891. ap->link_time = ap->cur_time;
  3892. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3893. tw32_f(MAC_MODE, tp->mac_mode);
  3894. udelay(40);
  3895. ap->state = ANEG_STATE_IDLE_DETECT;
  3896. ret = ANEG_TIMER_ENAB;
  3897. break;
  3898. case ANEG_STATE_IDLE_DETECT:
  3899. if (ap->ability_match != 0 &&
  3900. ap->rxconfig == 0) {
  3901. ap->state = ANEG_STATE_AN_ENABLE;
  3902. break;
  3903. }
  3904. delta = ap->cur_time - ap->link_time;
  3905. if (delta > ANEG_STATE_SETTLE_TIME) {
  3906. /* XXX another gem from the Broadcom driver :( */
  3907. ap->state = ANEG_STATE_LINK_OK;
  3908. }
  3909. break;
  3910. case ANEG_STATE_LINK_OK:
  3911. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3912. ret = ANEG_DONE;
  3913. break;
  3914. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3915. /* ??? unimplemented */
  3916. break;
  3917. case ANEG_STATE_NEXT_PAGE_WAIT:
  3918. /* ??? unimplemented */
  3919. break;
  3920. default:
  3921. ret = ANEG_FAILED;
  3922. break;
  3923. }
  3924. return ret;
  3925. }
  3926. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3927. {
  3928. int res = 0;
  3929. struct tg3_fiber_aneginfo aninfo;
  3930. int status = ANEG_FAILED;
  3931. unsigned int tick;
  3932. u32 tmp;
  3933. tw32_f(MAC_TX_AUTO_NEG, 0);
  3934. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3935. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3936. udelay(40);
  3937. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3938. udelay(40);
  3939. memset(&aninfo, 0, sizeof(aninfo));
  3940. aninfo.flags |= MR_AN_ENABLE;
  3941. aninfo.state = ANEG_STATE_UNKNOWN;
  3942. aninfo.cur_time = 0;
  3943. tick = 0;
  3944. while (++tick < 195000) {
  3945. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3946. if (status == ANEG_DONE || status == ANEG_FAILED)
  3947. break;
  3948. udelay(1);
  3949. }
  3950. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3951. tw32_f(MAC_MODE, tp->mac_mode);
  3952. udelay(40);
  3953. *txflags = aninfo.txconfig;
  3954. *rxflags = aninfo.flags;
  3955. if (status == ANEG_DONE &&
  3956. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3957. MR_LP_ADV_FULL_DUPLEX)))
  3958. res = 1;
  3959. return res;
  3960. }
  3961. static void tg3_init_bcm8002(struct tg3 *tp)
  3962. {
  3963. u32 mac_status = tr32(MAC_STATUS);
  3964. int i;
  3965. /* Reset when initting first time or we have a link. */
  3966. if (tg3_flag(tp, INIT_COMPLETE) &&
  3967. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3968. return;
  3969. /* Set PLL lock range. */
  3970. tg3_writephy(tp, 0x16, 0x8007);
  3971. /* SW reset */
  3972. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3973. /* Wait for reset to complete. */
  3974. /* XXX schedule_timeout() ... */
  3975. for (i = 0; i < 500; i++)
  3976. udelay(10);
  3977. /* Config mode; select PMA/Ch 1 regs. */
  3978. tg3_writephy(tp, 0x10, 0x8411);
  3979. /* Enable auto-lock and comdet, select txclk for tx. */
  3980. tg3_writephy(tp, 0x11, 0x0a10);
  3981. tg3_writephy(tp, 0x18, 0x00a0);
  3982. tg3_writephy(tp, 0x16, 0x41ff);
  3983. /* Assert and deassert POR. */
  3984. tg3_writephy(tp, 0x13, 0x0400);
  3985. udelay(40);
  3986. tg3_writephy(tp, 0x13, 0x0000);
  3987. tg3_writephy(tp, 0x11, 0x0a50);
  3988. udelay(40);
  3989. tg3_writephy(tp, 0x11, 0x0a10);
  3990. /* Wait for signal to stabilize */
  3991. /* XXX schedule_timeout() ... */
  3992. for (i = 0; i < 15000; i++)
  3993. udelay(10);
  3994. /* Deselect the channel register so we can read the PHYID
  3995. * later.
  3996. */
  3997. tg3_writephy(tp, 0x10, 0x8011);
  3998. }
  3999. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4000. {
  4001. u16 flowctrl;
  4002. u32 sg_dig_ctrl, sg_dig_status;
  4003. u32 serdes_cfg, expected_sg_dig_ctrl;
  4004. int workaround, port_a;
  4005. int current_link_up;
  4006. serdes_cfg = 0;
  4007. expected_sg_dig_ctrl = 0;
  4008. workaround = 0;
  4009. port_a = 1;
  4010. current_link_up = 0;
  4011. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4012. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4013. workaround = 1;
  4014. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4015. port_a = 0;
  4016. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4017. /* preserve bits 20-23 for voltage regulator */
  4018. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4019. }
  4020. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4021. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4022. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4023. if (workaround) {
  4024. u32 val = serdes_cfg;
  4025. if (port_a)
  4026. val |= 0xc010000;
  4027. else
  4028. val |= 0x4010000;
  4029. tw32_f(MAC_SERDES_CFG, val);
  4030. }
  4031. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4032. }
  4033. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4034. tg3_setup_flow_control(tp, 0, 0);
  4035. current_link_up = 1;
  4036. }
  4037. goto out;
  4038. }
  4039. /* Want auto-negotiation. */
  4040. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4041. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4042. if (flowctrl & ADVERTISE_1000XPAUSE)
  4043. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4044. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4045. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4046. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4047. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4048. tp->serdes_counter &&
  4049. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4050. MAC_STATUS_RCVD_CFG)) ==
  4051. MAC_STATUS_PCS_SYNCED)) {
  4052. tp->serdes_counter--;
  4053. current_link_up = 1;
  4054. goto out;
  4055. }
  4056. restart_autoneg:
  4057. if (workaround)
  4058. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4059. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4060. udelay(5);
  4061. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4062. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4063. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4064. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4065. MAC_STATUS_SIGNAL_DET)) {
  4066. sg_dig_status = tr32(SG_DIG_STATUS);
  4067. mac_status = tr32(MAC_STATUS);
  4068. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4069. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4070. u32 local_adv = 0, remote_adv = 0;
  4071. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4072. local_adv |= ADVERTISE_1000XPAUSE;
  4073. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4074. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4075. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4076. remote_adv |= LPA_1000XPAUSE;
  4077. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4078. remote_adv |= LPA_1000XPAUSE_ASYM;
  4079. tp->link_config.rmt_adv =
  4080. mii_adv_to_ethtool_adv_x(remote_adv);
  4081. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4082. current_link_up = 1;
  4083. tp->serdes_counter = 0;
  4084. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4085. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4086. if (tp->serdes_counter)
  4087. tp->serdes_counter--;
  4088. else {
  4089. if (workaround) {
  4090. u32 val = serdes_cfg;
  4091. if (port_a)
  4092. val |= 0xc010000;
  4093. else
  4094. val |= 0x4010000;
  4095. tw32_f(MAC_SERDES_CFG, val);
  4096. }
  4097. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4098. udelay(40);
  4099. /* Link parallel detection - link is up */
  4100. /* only if we have PCS_SYNC and not */
  4101. /* receiving config code words */
  4102. mac_status = tr32(MAC_STATUS);
  4103. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4104. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4105. tg3_setup_flow_control(tp, 0, 0);
  4106. current_link_up = 1;
  4107. tp->phy_flags |=
  4108. TG3_PHYFLG_PARALLEL_DETECT;
  4109. tp->serdes_counter =
  4110. SERDES_PARALLEL_DET_TIMEOUT;
  4111. } else
  4112. goto restart_autoneg;
  4113. }
  4114. }
  4115. } else {
  4116. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4117. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4118. }
  4119. out:
  4120. return current_link_up;
  4121. }
  4122. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4123. {
  4124. int current_link_up = 0;
  4125. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4126. goto out;
  4127. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4128. u32 txflags, rxflags;
  4129. int i;
  4130. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4131. u32 local_adv = 0, remote_adv = 0;
  4132. if (txflags & ANEG_CFG_PS1)
  4133. local_adv |= ADVERTISE_1000XPAUSE;
  4134. if (txflags & ANEG_CFG_PS2)
  4135. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4136. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4137. remote_adv |= LPA_1000XPAUSE;
  4138. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4139. remote_adv |= LPA_1000XPAUSE_ASYM;
  4140. tp->link_config.rmt_adv =
  4141. mii_adv_to_ethtool_adv_x(remote_adv);
  4142. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4143. current_link_up = 1;
  4144. }
  4145. for (i = 0; i < 30; i++) {
  4146. udelay(20);
  4147. tw32_f(MAC_STATUS,
  4148. (MAC_STATUS_SYNC_CHANGED |
  4149. MAC_STATUS_CFG_CHANGED));
  4150. udelay(40);
  4151. if ((tr32(MAC_STATUS) &
  4152. (MAC_STATUS_SYNC_CHANGED |
  4153. MAC_STATUS_CFG_CHANGED)) == 0)
  4154. break;
  4155. }
  4156. mac_status = tr32(MAC_STATUS);
  4157. if (current_link_up == 0 &&
  4158. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4159. !(mac_status & MAC_STATUS_RCVD_CFG))
  4160. current_link_up = 1;
  4161. } else {
  4162. tg3_setup_flow_control(tp, 0, 0);
  4163. /* Forcing 1000FD link up. */
  4164. current_link_up = 1;
  4165. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4166. udelay(40);
  4167. tw32_f(MAC_MODE, tp->mac_mode);
  4168. udelay(40);
  4169. }
  4170. out:
  4171. return current_link_up;
  4172. }
  4173. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4174. {
  4175. u32 orig_pause_cfg;
  4176. u16 orig_active_speed;
  4177. u8 orig_active_duplex;
  4178. u32 mac_status;
  4179. int current_link_up;
  4180. int i;
  4181. orig_pause_cfg = tp->link_config.active_flowctrl;
  4182. orig_active_speed = tp->link_config.active_speed;
  4183. orig_active_duplex = tp->link_config.active_duplex;
  4184. if (!tg3_flag(tp, HW_AUTONEG) &&
  4185. netif_carrier_ok(tp->dev) &&
  4186. tg3_flag(tp, INIT_COMPLETE)) {
  4187. mac_status = tr32(MAC_STATUS);
  4188. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4189. MAC_STATUS_SIGNAL_DET |
  4190. MAC_STATUS_CFG_CHANGED |
  4191. MAC_STATUS_RCVD_CFG);
  4192. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4193. MAC_STATUS_SIGNAL_DET)) {
  4194. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4195. MAC_STATUS_CFG_CHANGED));
  4196. return 0;
  4197. }
  4198. }
  4199. tw32_f(MAC_TX_AUTO_NEG, 0);
  4200. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4201. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4202. tw32_f(MAC_MODE, tp->mac_mode);
  4203. udelay(40);
  4204. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4205. tg3_init_bcm8002(tp);
  4206. /* Enable link change event even when serdes polling. */
  4207. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4208. udelay(40);
  4209. current_link_up = 0;
  4210. tp->link_config.rmt_adv = 0;
  4211. mac_status = tr32(MAC_STATUS);
  4212. if (tg3_flag(tp, HW_AUTONEG))
  4213. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4214. else
  4215. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4216. tp->napi[0].hw_status->status =
  4217. (SD_STATUS_UPDATED |
  4218. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4219. for (i = 0; i < 100; i++) {
  4220. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4221. MAC_STATUS_CFG_CHANGED));
  4222. udelay(5);
  4223. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4224. MAC_STATUS_CFG_CHANGED |
  4225. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4226. break;
  4227. }
  4228. mac_status = tr32(MAC_STATUS);
  4229. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4230. current_link_up = 0;
  4231. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4232. tp->serdes_counter == 0) {
  4233. tw32_f(MAC_MODE, (tp->mac_mode |
  4234. MAC_MODE_SEND_CONFIGS));
  4235. udelay(1);
  4236. tw32_f(MAC_MODE, tp->mac_mode);
  4237. }
  4238. }
  4239. if (current_link_up == 1) {
  4240. tp->link_config.active_speed = SPEED_1000;
  4241. tp->link_config.active_duplex = DUPLEX_FULL;
  4242. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4243. LED_CTRL_LNKLED_OVERRIDE |
  4244. LED_CTRL_1000MBPS_ON));
  4245. } else {
  4246. tp->link_config.active_speed = SPEED_UNKNOWN;
  4247. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4248. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4249. LED_CTRL_LNKLED_OVERRIDE |
  4250. LED_CTRL_TRAFFIC_OVERRIDE));
  4251. }
  4252. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4253. if (current_link_up)
  4254. netif_carrier_on(tp->dev);
  4255. else
  4256. netif_carrier_off(tp->dev);
  4257. tg3_link_report(tp);
  4258. } else {
  4259. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4260. if (orig_pause_cfg != now_pause_cfg ||
  4261. orig_active_speed != tp->link_config.active_speed ||
  4262. orig_active_duplex != tp->link_config.active_duplex)
  4263. tg3_link_report(tp);
  4264. }
  4265. return 0;
  4266. }
  4267. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4268. {
  4269. int current_link_up, err = 0;
  4270. u32 bmsr, bmcr;
  4271. u16 current_speed;
  4272. u8 current_duplex;
  4273. u32 local_adv, remote_adv;
  4274. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4275. tw32_f(MAC_MODE, tp->mac_mode);
  4276. udelay(40);
  4277. tw32(MAC_EVENT, 0);
  4278. tw32_f(MAC_STATUS,
  4279. (MAC_STATUS_SYNC_CHANGED |
  4280. MAC_STATUS_CFG_CHANGED |
  4281. MAC_STATUS_MI_COMPLETION |
  4282. MAC_STATUS_LNKSTATE_CHANGED));
  4283. udelay(40);
  4284. if (force_reset)
  4285. tg3_phy_reset(tp);
  4286. current_link_up = 0;
  4287. current_speed = SPEED_UNKNOWN;
  4288. current_duplex = DUPLEX_UNKNOWN;
  4289. tp->link_config.rmt_adv = 0;
  4290. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4291. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4293. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4294. bmsr |= BMSR_LSTATUS;
  4295. else
  4296. bmsr &= ~BMSR_LSTATUS;
  4297. }
  4298. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4299. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4300. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4301. /* do nothing, just check for link up at the end */
  4302. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4303. u32 adv, newadv;
  4304. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4305. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4306. ADVERTISE_1000XPAUSE |
  4307. ADVERTISE_1000XPSE_ASYM |
  4308. ADVERTISE_SLCT);
  4309. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4310. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4311. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4312. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4313. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4314. tg3_writephy(tp, MII_BMCR, bmcr);
  4315. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4316. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4317. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4318. return err;
  4319. }
  4320. } else {
  4321. u32 new_bmcr;
  4322. bmcr &= ~BMCR_SPEED1000;
  4323. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4324. if (tp->link_config.duplex == DUPLEX_FULL)
  4325. new_bmcr |= BMCR_FULLDPLX;
  4326. if (new_bmcr != bmcr) {
  4327. /* BMCR_SPEED1000 is a reserved bit that needs
  4328. * to be set on write.
  4329. */
  4330. new_bmcr |= BMCR_SPEED1000;
  4331. /* Force a linkdown */
  4332. if (netif_carrier_ok(tp->dev)) {
  4333. u32 adv;
  4334. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4335. adv &= ~(ADVERTISE_1000XFULL |
  4336. ADVERTISE_1000XHALF |
  4337. ADVERTISE_SLCT);
  4338. tg3_writephy(tp, MII_ADVERTISE, adv);
  4339. tg3_writephy(tp, MII_BMCR, bmcr |
  4340. BMCR_ANRESTART |
  4341. BMCR_ANENABLE);
  4342. udelay(10);
  4343. netif_carrier_off(tp->dev);
  4344. }
  4345. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4346. bmcr = new_bmcr;
  4347. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4348. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4349. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4350. ASIC_REV_5714) {
  4351. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4352. bmsr |= BMSR_LSTATUS;
  4353. else
  4354. bmsr &= ~BMSR_LSTATUS;
  4355. }
  4356. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4357. }
  4358. }
  4359. if (bmsr & BMSR_LSTATUS) {
  4360. current_speed = SPEED_1000;
  4361. current_link_up = 1;
  4362. if (bmcr & BMCR_FULLDPLX)
  4363. current_duplex = DUPLEX_FULL;
  4364. else
  4365. current_duplex = DUPLEX_HALF;
  4366. local_adv = 0;
  4367. remote_adv = 0;
  4368. if (bmcr & BMCR_ANENABLE) {
  4369. u32 common;
  4370. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4371. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4372. common = local_adv & remote_adv;
  4373. if (common & (ADVERTISE_1000XHALF |
  4374. ADVERTISE_1000XFULL)) {
  4375. if (common & ADVERTISE_1000XFULL)
  4376. current_duplex = DUPLEX_FULL;
  4377. else
  4378. current_duplex = DUPLEX_HALF;
  4379. tp->link_config.rmt_adv =
  4380. mii_adv_to_ethtool_adv_x(remote_adv);
  4381. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4382. /* Link is up via parallel detect */
  4383. } else {
  4384. current_link_up = 0;
  4385. }
  4386. }
  4387. }
  4388. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4389. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4390. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4391. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4392. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4393. tw32_f(MAC_MODE, tp->mac_mode);
  4394. udelay(40);
  4395. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4396. tp->link_config.active_speed = current_speed;
  4397. tp->link_config.active_duplex = current_duplex;
  4398. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4399. if (current_link_up)
  4400. netif_carrier_on(tp->dev);
  4401. else {
  4402. netif_carrier_off(tp->dev);
  4403. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4404. }
  4405. tg3_link_report(tp);
  4406. }
  4407. return err;
  4408. }
  4409. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4410. {
  4411. if (tp->serdes_counter) {
  4412. /* Give autoneg time to complete. */
  4413. tp->serdes_counter--;
  4414. return;
  4415. }
  4416. if (!netif_carrier_ok(tp->dev) &&
  4417. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4418. u32 bmcr;
  4419. tg3_readphy(tp, MII_BMCR, &bmcr);
  4420. if (bmcr & BMCR_ANENABLE) {
  4421. u32 phy1, phy2;
  4422. /* Select shadow register 0x1f */
  4423. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4424. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4425. /* Select expansion interrupt status register */
  4426. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4427. MII_TG3_DSP_EXP1_INT_STAT);
  4428. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4429. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4430. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4431. /* We have signal detect and not receiving
  4432. * config code words, link is up by parallel
  4433. * detection.
  4434. */
  4435. bmcr &= ~BMCR_ANENABLE;
  4436. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4437. tg3_writephy(tp, MII_BMCR, bmcr);
  4438. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4439. }
  4440. }
  4441. } else if (netif_carrier_ok(tp->dev) &&
  4442. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4443. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4444. u32 phy2;
  4445. /* Select expansion interrupt status register */
  4446. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4447. MII_TG3_DSP_EXP1_INT_STAT);
  4448. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4449. if (phy2 & 0x20) {
  4450. u32 bmcr;
  4451. /* Config code words received, turn on autoneg. */
  4452. tg3_readphy(tp, MII_BMCR, &bmcr);
  4453. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4454. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4455. }
  4456. }
  4457. }
  4458. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4459. {
  4460. u32 val;
  4461. int err;
  4462. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4463. err = tg3_setup_fiber_phy(tp, force_reset);
  4464. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4465. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4466. else
  4467. err = tg3_setup_copper_phy(tp, force_reset);
  4468. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4469. u32 scale;
  4470. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4471. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4472. scale = 65;
  4473. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4474. scale = 6;
  4475. else
  4476. scale = 12;
  4477. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4478. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4479. tw32(GRC_MISC_CFG, val);
  4480. }
  4481. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4482. (6 << TX_LENGTHS_IPG_SHIFT);
  4483. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4484. val |= tr32(MAC_TX_LENGTHS) &
  4485. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4486. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4487. if (tp->link_config.active_speed == SPEED_1000 &&
  4488. tp->link_config.active_duplex == DUPLEX_HALF)
  4489. tw32(MAC_TX_LENGTHS, val |
  4490. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4491. else
  4492. tw32(MAC_TX_LENGTHS, val |
  4493. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4494. if (!tg3_flag(tp, 5705_PLUS)) {
  4495. if (netif_carrier_ok(tp->dev)) {
  4496. tw32(HOSTCC_STAT_COAL_TICKS,
  4497. tp->coal.stats_block_coalesce_usecs);
  4498. } else {
  4499. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4500. }
  4501. }
  4502. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4503. val = tr32(PCIE_PWR_MGMT_THRESH);
  4504. if (!netif_carrier_ok(tp->dev))
  4505. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4506. tp->pwrmgmt_thresh;
  4507. else
  4508. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4509. tw32(PCIE_PWR_MGMT_THRESH, val);
  4510. }
  4511. return err;
  4512. }
  4513. static inline int tg3_irq_sync(struct tg3 *tp)
  4514. {
  4515. return tp->irq_sync;
  4516. }
  4517. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4518. {
  4519. int i;
  4520. dst = (u32 *)((u8 *)dst + off);
  4521. for (i = 0; i < len; i += sizeof(u32))
  4522. *dst++ = tr32(off + i);
  4523. }
  4524. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4525. {
  4526. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4527. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4528. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4529. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4530. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4531. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4532. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4533. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4534. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4535. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4536. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4537. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4538. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4539. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4540. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4541. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4542. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4543. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4544. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4545. if (tg3_flag(tp, SUPPORT_MSIX))
  4546. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4547. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4548. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4549. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4550. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4551. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4552. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4553. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4554. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4555. if (!tg3_flag(tp, 5705_PLUS)) {
  4556. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4557. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4558. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4559. }
  4560. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4561. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4562. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4563. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4564. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4565. if (tg3_flag(tp, NVRAM))
  4566. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4567. }
  4568. static void tg3_dump_state(struct tg3 *tp)
  4569. {
  4570. int i;
  4571. u32 *regs;
  4572. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4573. if (!regs) {
  4574. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4575. return;
  4576. }
  4577. if (tg3_flag(tp, PCI_EXPRESS)) {
  4578. /* Read up to but not including private PCI registers */
  4579. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4580. regs[i / sizeof(u32)] = tr32(i);
  4581. } else
  4582. tg3_dump_legacy_regs(tp, regs);
  4583. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4584. if (!regs[i + 0] && !regs[i + 1] &&
  4585. !regs[i + 2] && !regs[i + 3])
  4586. continue;
  4587. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4588. i * 4,
  4589. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4590. }
  4591. kfree(regs);
  4592. for (i = 0; i < tp->irq_cnt; i++) {
  4593. struct tg3_napi *tnapi = &tp->napi[i];
  4594. /* SW status block */
  4595. netdev_err(tp->dev,
  4596. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4597. i,
  4598. tnapi->hw_status->status,
  4599. tnapi->hw_status->status_tag,
  4600. tnapi->hw_status->rx_jumbo_consumer,
  4601. tnapi->hw_status->rx_consumer,
  4602. tnapi->hw_status->rx_mini_consumer,
  4603. tnapi->hw_status->idx[0].rx_producer,
  4604. tnapi->hw_status->idx[0].tx_consumer);
  4605. netdev_err(tp->dev,
  4606. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4607. i,
  4608. tnapi->last_tag, tnapi->last_irq_tag,
  4609. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4610. tnapi->rx_rcb_ptr,
  4611. tnapi->prodring.rx_std_prod_idx,
  4612. tnapi->prodring.rx_std_cons_idx,
  4613. tnapi->prodring.rx_jmb_prod_idx,
  4614. tnapi->prodring.rx_jmb_cons_idx);
  4615. }
  4616. }
  4617. /* This is called whenever we suspect that the system chipset is re-
  4618. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4619. * is bogus tx completions. We try to recover by setting the
  4620. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4621. * in the workqueue.
  4622. */
  4623. static void tg3_tx_recover(struct tg3 *tp)
  4624. {
  4625. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4626. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4627. netdev_warn(tp->dev,
  4628. "The system may be re-ordering memory-mapped I/O "
  4629. "cycles to the network device, attempting to recover. "
  4630. "Please report the problem to the driver maintainer "
  4631. "and include system chipset information.\n");
  4632. spin_lock(&tp->lock);
  4633. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4634. spin_unlock(&tp->lock);
  4635. }
  4636. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4637. {
  4638. /* Tell compiler to fetch tx indices from memory. */
  4639. barrier();
  4640. return tnapi->tx_pending -
  4641. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4642. }
  4643. /* Tigon3 never reports partial packet sends. So we do not
  4644. * need special logic to handle SKBs that have not had all
  4645. * of their frags sent yet, like SunGEM does.
  4646. */
  4647. static void tg3_tx(struct tg3_napi *tnapi)
  4648. {
  4649. struct tg3 *tp = tnapi->tp;
  4650. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4651. u32 sw_idx = tnapi->tx_cons;
  4652. struct netdev_queue *txq;
  4653. int index = tnapi - tp->napi;
  4654. unsigned int pkts_compl = 0, bytes_compl = 0;
  4655. if (tg3_flag(tp, ENABLE_TSS))
  4656. index--;
  4657. txq = netdev_get_tx_queue(tp->dev, index);
  4658. while (sw_idx != hw_idx) {
  4659. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4660. struct sk_buff *skb = ri->skb;
  4661. int i, tx_bug = 0;
  4662. if (unlikely(skb == NULL)) {
  4663. tg3_tx_recover(tp);
  4664. return;
  4665. }
  4666. pci_unmap_single(tp->pdev,
  4667. dma_unmap_addr(ri, mapping),
  4668. skb_headlen(skb),
  4669. PCI_DMA_TODEVICE);
  4670. ri->skb = NULL;
  4671. while (ri->fragmented) {
  4672. ri->fragmented = false;
  4673. sw_idx = NEXT_TX(sw_idx);
  4674. ri = &tnapi->tx_buffers[sw_idx];
  4675. }
  4676. sw_idx = NEXT_TX(sw_idx);
  4677. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4678. ri = &tnapi->tx_buffers[sw_idx];
  4679. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4680. tx_bug = 1;
  4681. pci_unmap_page(tp->pdev,
  4682. dma_unmap_addr(ri, mapping),
  4683. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4684. PCI_DMA_TODEVICE);
  4685. while (ri->fragmented) {
  4686. ri->fragmented = false;
  4687. sw_idx = NEXT_TX(sw_idx);
  4688. ri = &tnapi->tx_buffers[sw_idx];
  4689. }
  4690. sw_idx = NEXT_TX(sw_idx);
  4691. }
  4692. pkts_compl++;
  4693. bytes_compl += skb->len;
  4694. dev_kfree_skb(skb);
  4695. if (unlikely(tx_bug)) {
  4696. tg3_tx_recover(tp);
  4697. return;
  4698. }
  4699. }
  4700. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4701. tnapi->tx_cons = sw_idx;
  4702. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4703. * before checking for netif_queue_stopped(). Without the
  4704. * memory barrier, there is a small possibility that tg3_start_xmit()
  4705. * will miss it and cause the queue to be stopped forever.
  4706. */
  4707. smp_mb();
  4708. if (unlikely(netif_tx_queue_stopped(txq) &&
  4709. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4710. __netif_tx_lock(txq, smp_processor_id());
  4711. if (netif_tx_queue_stopped(txq) &&
  4712. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4713. netif_tx_wake_queue(txq);
  4714. __netif_tx_unlock(txq);
  4715. }
  4716. }
  4717. static void tg3_frag_free(bool is_frag, void *data)
  4718. {
  4719. if (is_frag)
  4720. put_page(virt_to_head_page(data));
  4721. else
  4722. kfree(data);
  4723. }
  4724. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4725. {
  4726. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4727. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4728. if (!ri->data)
  4729. return;
  4730. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4731. map_sz, PCI_DMA_FROMDEVICE);
  4732. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4733. ri->data = NULL;
  4734. }
  4735. /* Returns size of skb allocated or < 0 on error.
  4736. *
  4737. * We only need to fill in the address because the other members
  4738. * of the RX descriptor are invariant, see tg3_init_rings.
  4739. *
  4740. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4741. * posting buffers we only dirty the first cache line of the RX
  4742. * descriptor (containing the address). Whereas for the RX status
  4743. * buffers the cpu only reads the last cacheline of the RX descriptor
  4744. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4745. */
  4746. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4747. u32 opaque_key, u32 dest_idx_unmasked,
  4748. unsigned int *frag_size)
  4749. {
  4750. struct tg3_rx_buffer_desc *desc;
  4751. struct ring_info *map;
  4752. u8 *data;
  4753. dma_addr_t mapping;
  4754. int skb_size, data_size, dest_idx;
  4755. switch (opaque_key) {
  4756. case RXD_OPAQUE_RING_STD:
  4757. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4758. desc = &tpr->rx_std[dest_idx];
  4759. map = &tpr->rx_std_buffers[dest_idx];
  4760. data_size = tp->rx_pkt_map_sz;
  4761. break;
  4762. case RXD_OPAQUE_RING_JUMBO:
  4763. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4764. desc = &tpr->rx_jmb[dest_idx].std;
  4765. map = &tpr->rx_jmb_buffers[dest_idx];
  4766. data_size = TG3_RX_JMB_MAP_SZ;
  4767. break;
  4768. default:
  4769. return -EINVAL;
  4770. }
  4771. /* Do not overwrite any of the map or rp information
  4772. * until we are sure we can commit to a new buffer.
  4773. *
  4774. * Callers depend upon this behavior and assume that
  4775. * we leave everything unchanged if we fail.
  4776. */
  4777. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4778. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4779. if (skb_size <= PAGE_SIZE) {
  4780. data = netdev_alloc_frag(skb_size);
  4781. *frag_size = skb_size;
  4782. } else {
  4783. data = kmalloc(skb_size, GFP_ATOMIC);
  4784. *frag_size = 0;
  4785. }
  4786. if (!data)
  4787. return -ENOMEM;
  4788. mapping = pci_map_single(tp->pdev,
  4789. data + TG3_RX_OFFSET(tp),
  4790. data_size,
  4791. PCI_DMA_FROMDEVICE);
  4792. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4793. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4794. return -EIO;
  4795. }
  4796. map->data = data;
  4797. dma_unmap_addr_set(map, mapping, mapping);
  4798. desc->addr_hi = ((u64)mapping >> 32);
  4799. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4800. return data_size;
  4801. }
  4802. /* We only need to move over in the address because the other
  4803. * members of the RX descriptor are invariant. See notes above
  4804. * tg3_alloc_rx_data for full details.
  4805. */
  4806. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4807. struct tg3_rx_prodring_set *dpr,
  4808. u32 opaque_key, int src_idx,
  4809. u32 dest_idx_unmasked)
  4810. {
  4811. struct tg3 *tp = tnapi->tp;
  4812. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4813. struct ring_info *src_map, *dest_map;
  4814. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4815. int dest_idx;
  4816. switch (opaque_key) {
  4817. case RXD_OPAQUE_RING_STD:
  4818. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4819. dest_desc = &dpr->rx_std[dest_idx];
  4820. dest_map = &dpr->rx_std_buffers[dest_idx];
  4821. src_desc = &spr->rx_std[src_idx];
  4822. src_map = &spr->rx_std_buffers[src_idx];
  4823. break;
  4824. case RXD_OPAQUE_RING_JUMBO:
  4825. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4826. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4827. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4828. src_desc = &spr->rx_jmb[src_idx].std;
  4829. src_map = &spr->rx_jmb_buffers[src_idx];
  4830. break;
  4831. default:
  4832. return;
  4833. }
  4834. dest_map->data = src_map->data;
  4835. dma_unmap_addr_set(dest_map, mapping,
  4836. dma_unmap_addr(src_map, mapping));
  4837. dest_desc->addr_hi = src_desc->addr_hi;
  4838. dest_desc->addr_lo = src_desc->addr_lo;
  4839. /* Ensure that the update to the skb happens after the physical
  4840. * addresses have been transferred to the new BD location.
  4841. */
  4842. smp_wmb();
  4843. src_map->data = NULL;
  4844. }
  4845. /* The RX ring scheme is composed of multiple rings which post fresh
  4846. * buffers to the chip, and one special ring the chip uses to report
  4847. * status back to the host.
  4848. *
  4849. * The special ring reports the status of received packets to the
  4850. * host. The chip does not write into the original descriptor the
  4851. * RX buffer was obtained from. The chip simply takes the original
  4852. * descriptor as provided by the host, updates the status and length
  4853. * field, then writes this into the next status ring entry.
  4854. *
  4855. * Each ring the host uses to post buffers to the chip is described
  4856. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4857. * it is first placed into the on-chip ram. When the packet's length
  4858. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4859. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4860. * which is within the range of the new packet's length is chosen.
  4861. *
  4862. * The "separate ring for rx status" scheme may sound queer, but it makes
  4863. * sense from a cache coherency perspective. If only the host writes
  4864. * to the buffer post rings, and only the chip writes to the rx status
  4865. * rings, then cache lines never move beyond shared-modified state.
  4866. * If both the host and chip were to write into the same ring, cache line
  4867. * eviction could occur since both entities want it in an exclusive state.
  4868. */
  4869. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4870. {
  4871. struct tg3 *tp = tnapi->tp;
  4872. u32 work_mask, rx_std_posted = 0;
  4873. u32 std_prod_idx, jmb_prod_idx;
  4874. u32 sw_idx = tnapi->rx_rcb_ptr;
  4875. u16 hw_idx;
  4876. int received;
  4877. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4878. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4879. /*
  4880. * We need to order the read of hw_idx and the read of
  4881. * the opaque cookie.
  4882. */
  4883. rmb();
  4884. work_mask = 0;
  4885. received = 0;
  4886. std_prod_idx = tpr->rx_std_prod_idx;
  4887. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4888. while (sw_idx != hw_idx && budget > 0) {
  4889. struct ring_info *ri;
  4890. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4891. unsigned int len;
  4892. struct sk_buff *skb;
  4893. dma_addr_t dma_addr;
  4894. u32 opaque_key, desc_idx, *post_ptr;
  4895. u8 *data;
  4896. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4897. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4898. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4899. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4900. dma_addr = dma_unmap_addr(ri, mapping);
  4901. data = ri->data;
  4902. post_ptr = &std_prod_idx;
  4903. rx_std_posted++;
  4904. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4905. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4906. dma_addr = dma_unmap_addr(ri, mapping);
  4907. data = ri->data;
  4908. post_ptr = &jmb_prod_idx;
  4909. } else
  4910. goto next_pkt_nopost;
  4911. work_mask |= opaque_key;
  4912. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4913. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4914. drop_it:
  4915. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4916. desc_idx, *post_ptr);
  4917. drop_it_no_recycle:
  4918. /* Other statistics kept track of by card. */
  4919. tp->rx_dropped++;
  4920. goto next_pkt;
  4921. }
  4922. prefetch(data + TG3_RX_OFFSET(tp));
  4923. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4924. ETH_FCS_LEN;
  4925. if (len > TG3_RX_COPY_THRESH(tp)) {
  4926. int skb_size;
  4927. unsigned int frag_size;
  4928. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4929. *post_ptr, &frag_size);
  4930. if (skb_size < 0)
  4931. goto drop_it;
  4932. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4933. PCI_DMA_FROMDEVICE);
  4934. skb = build_skb(data, frag_size);
  4935. if (!skb) {
  4936. tg3_frag_free(frag_size != 0, data);
  4937. goto drop_it_no_recycle;
  4938. }
  4939. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4940. /* Ensure that the update to the data happens
  4941. * after the usage of the old DMA mapping.
  4942. */
  4943. smp_wmb();
  4944. ri->data = NULL;
  4945. } else {
  4946. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4947. desc_idx, *post_ptr);
  4948. skb = netdev_alloc_skb(tp->dev,
  4949. len + TG3_RAW_IP_ALIGN);
  4950. if (skb == NULL)
  4951. goto drop_it_no_recycle;
  4952. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4953. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4954. memcpy(skb->data,
  4955. data + TG3_RX_OFFSET(tp),
  4956. len);
  4957. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4958. }
  4959. skb_put(skb, len);
  4960. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4961. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4962. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4963. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4964. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4965. else
  4966. skb_checksum_none_assert(skb);
  4967. skb->protocol = eth_type_trans(skb, tp->dev);
  4968. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4969. skb->protocol != htons(ETH_P_8021Q)) {
  4970. dev_kfree_skb(skb);
  4971. goto drop_it_no_recycle;
  4972. }
  4973. if (desc->type_flags & RXD_FLAG_VLAN &&
  4974. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4975. __vlan_hwaccel_put_tag(skb,
  4976. desc->err_vlan & RXD_VLAN_MASK);
  4977. napi_gro_receive(&tnapi->napi, skb);
  4978. received++;
  4979. budget--;
  4980. next_pkt:
  4981. (*post_ptr)++;
  4982. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4983. tpr->rx_std_prod_idx = std_prod_idx &
  4984. tp->rx_std_ring_mask;
  4985. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4986. tpr->rx_std_prod_idx);
  4987. work_mask &= ~RXD_OPAQUE_RING_STD;
  4988. rx_std_posted = 0;
  4989. }
  4990. next_pkt_nopost:
  4991. sw_idx++;
  4992. sw_idx &= tp->rx_ret_ring_mask;
  4993. /* Refresh hw_idx to see if there is new work */
  4994. if (sw_idx == hw_idx) {
  4995. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4996. rmb();
  4997. }
  4998. }
  4999. /* ACK the status ring. */
  5000. tnapi->rx_rcb_ptr = sw_idx;
  5001. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5002. /* Refill RX ring(s). */
  5003. if (!tg3_flag(tp, ENABLE_RSS)) {
  5004. /* Sync BD data before updating mailbox */
  5005. wmb();
  5006. if (work_mask & RXD_OPAQUE_RING_STD) {
  5007. tpr->rx_std_prod_idx = std_prod_idx &
  5008. tp->rx_std_ring_mask;
  5009. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5010. tpr->rx_std_prod_idx);
  5011. }
  5012. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5013. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5014. tp->rx_jmb_ring_mask;
  5015. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5016. tpr->rx_jmb_prod_idx);
  5017. }
  5018. mmiowb();
  5019. } else if (work_mask) {
  5020. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5021. * updated before the producer indices can be updated.
  5022. */
  5023. smp_wmb();
  5024. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5025. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5026. if (tnapi != &tp->napi[1]) {
  5027. tp->rx_refill = true;
  5028. napi_schedule(&tp->napi[1].napi);
  5029. }
  5030. }
  5031. return received;
  5032. }
  5033. static void tg3_poll_link(struct tg3 *tp)
  5034. {
  5035. /* handle link change and other phy events */
  5036. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5037. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5038. if (sblk->status & SD_STATUS_LINK_CHG) {
  5039. sblk->status = SD_STATUS_UPDATED |
  5040. (sblk->status & ~SD_STATUS_LINK_CHG);
  5041. spin_lock(&tp->lock);
  5042. if (tg3_flag(tp, USE_PHYLIB)) {
  5043. tw32_f(MAC_STATUS,
  5044. (MAC_STATUS_SYNC_CHANGED |
  5045. MAC_STATUS_CFG_CHANGED |
  5046. MAC_STATUS_MI_COMPLETION |
  5047. MAC_STATUS_LNKSTATE_CHANGED));
  5048. udelay(40);
  5049. } else
  5050. tg3_setup_phy(tp, 0);
  5051. spin_unlock(&tp->lock);
  5052. }
  5053. }
  5054. }
  5055. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5056. struct tg3_rx_prodring_set *dpr,
  5057. struct tg3_rx_prodring_set *spr)
  5058. {
  5059. u32 si, di, cpycnt, src_prod_idx;
  5060. int i, err = 0;
  5061. while (1) {
  5062. src_prod_idx = spr->rx_std_prod_idx;
  5063. /* Make sure updates to the rx_std_buffers[] entries and the
  5064. * standard producer index are seen in the correct order.
  5065. */
  5066. smp_rmb();
  5067. if (spr->rx_std_cons_idx == src_prod_idx)
  5068. break;
  5069. if (spr->rx_std_cons_idx < src_prod_idx)
  5070. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5071. else
  5072. cpycnt = tp->rx_std_ring_mask + 1 -
  5073. spr->rx_std_cons_idx;
  5074. cpycnt = min(cpycnt,
  5075. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5076. si = spr->rx_std_cons_idx;
  5077. di = dpr->rx_std_prod_idx;
  5078. for (i = di; i < di + cpycnt; i++) {
  5079. if (dpr->rx_std_buffers[i].data) {
  5080. cpycnt = i - di;
  5081. err = -ENOSPC;
  5082. break;
  5083. }
  5084. }
  5085. if (!cpycnt)
  5086. break;
  5087. /* Ensure that updates to the rx_std_buffers ring and the
  5088. * shadowed hardware producer ring from tg3_recycle_skb() are
  5089. * ordered correctly WRT the skb check above.
  5090. */
  5091. smp_rmb();
  5092. memcpy(&dpr->rx_std_buffers[di],
  5093. &spr->rx_std_buffers[si],
  5094. cpycnt * sizeof(struct ring_info));
  5095. for (i = 0; i < cpycnt; i++, di++, si++) {
  5096. struct tg3_rx_buffer_desc *sbd, *dbd;
  5097. sbd = &spr->rx_std[si];
  5098. dbd = &dpr->rx_std[di];
  5099. dbd->addr_hi = sbd->addr_hi;
  5100. dbd->addr_lo = sbd->addr_lo;
  5101. }
  5102. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5103. tp->rx_std_ring_mask;
  5104. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5105. tp->rx_std_ring_mask;
  5106. }
  5107. while (1) {
  5108. src_prod_idx = spr->rx_jmb_prod_idx;
  5109. /* Make sure updates to the rx_jmb_buffers[] entries and
  5110. * the jumbo producer index are seen in the correct order.
  5111. */
  5112. smp_rmb();
  5113. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5114. break;
  5115. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5116. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5117. else
  5118. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5119. spr->rx_jmb_cons_idx;
  5120. cpycnt = min(cpycnt,
  5121. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5122. si = spr->rx_jmb_cons_idx;
  5123. di = dpr->rx_jmb_prod_idx;
  5124. for (i = di; i < di + cpycnt; i++) {
  5125. if (dpr->rx_jmb_buffers[i].data) {
  5126. cpycnt = i - di;
  5127. err = -ENOSPC;
  5128. break;
  5129. }
  5130. }
  5131. if (!cpycnt)
  5132. break;
  5133. /* Ensure that updates to the rx_jmb_buffers ring and the
  5134. * shadowed hardware producer ring from tg3_recycle_skb() are
  5135. * ordered correctly WRT the skb check above.
  5136. */
  5137. smp_rmb();
  5138. memcpy(&dpr->rx_jmb_buffers[di],
  5139. &spr->rx_jmb_buffers[si],
  5140. cpycnt * sizeof(struct ring_info));
  5141. for (i = 0; i < cpycnt; i++, di++, si++) {
  5142. struct tg3_rx_buffer_desc *sbd, *dbd;
  5143. sbd = &spr->rx_jmb[si].std;
  5144. dbd = &dpr->rx_jmb[di].std;
  5145. dbd->addr_hi = sbd->addr_hi;
  5146. dbd->addr_lo = sbd->addr_lo;
  5147. }
  5148. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5149. tp->rx_jmb_ring_mask;
  5150. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5151. tp->rx_jmb_ring_mask;
  5152. }
  5153. return err;
  5154. }
  5155. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5156. {
  5157. struct tg3 *tp = tnapi->tp;
  5158. /* run TX completion thread */
  5159. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5160. tg3_tx(tnapi);
  5161. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5162. return work_done;
  5163. }
  5164. if (!tnapi->rx_rcb_prod_idx)
  5165. return work_done;
  5166. /* run RX thread, within the bounds set by NAPI.
  5167. * All RX "locking" is done by ensuring outside
  5168. * code synchronizes with tg3->napi.poll()
  5169. */
  5170. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5171. work_done += tg3_rx(tnapi, budget - work_done);
  5172. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5173. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5174. int i, err = 0;
  5175. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5176. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5177. tp->rx_refill = false;
  5178. for (i = 1; i <= tp->rxq_cnt; i++)
  5179. err |= tg3_rx_prodring_xfer(tp, dpr,
  5180. &tp->napi[i].prodring);
  5181. wmb();
  5182. if (std_prod_idx != dpr->rx_std_prod_idx)
  5183. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5184. dpr->rx_std_prod_idx);
  5185. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5186. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5187. dpr->rx_jmb_prod_idx);
  5188. mmiowb();
  5189. if (err)
  5190. tw32_f(HOSTCC_MODE, tp->coal_now);
  5191. }
  5192. return work_done;
  5193. }
  5194. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5195. {
  5196. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5197. schedule_work(&tp->reset_task);
  5198. }
  5199. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5200. {
  5201. cancel_work_sync(&tp->reset_task);
  5202. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5203. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5204. }
  5205. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5206. {
  5207. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5208. struct tg3 *tp = tnapi->tp;
  5209. int work_done = 0;
  5210. struct tg3_hw_status *sblk = tnapi->hw_status;
  5211. while (1) {
  5212. work_done = tg3_poll_work(tnapi, work_done, budget);
  5213. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5214. goto tx_recovery;
  5215. if (unlikely(work_done >= budget))
  5216. break;
  5217. /* tp->last_tag is used in tg3_int_reenable() below
  5218. * to tell the hw how much work has been processed,
  5219. * so we must read it before checking for more work.
  5220. */
  5221. tnapi->last_tag = sblk->status_tag;
  5222. tnapi->last_irq_tag = tnapi->last_tag;
  5223. rmb();
  5224. /* check for RX/TX work to do */
  5225. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5226. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5227. /* This test here is not race free, but will reduce
  5228. * the number of interrupts by looping again.
  5229. */
  5230. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5231. continue;
  5232. napi_complete(napi);
  5233. /* Reenable interrupts. */
  5234. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5235. /* This test here is synchronized by napi_schedule()
  5236. * and napi_complete() to close the race condition.
  5237. */
  5238. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5239. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5240. HOSTCC_MODE_ENABLE |
  5241. tnapi->coal_now);
  5242. }
  5243. mmiowb();
  5244. break;
  5245. }
  5246. }
  5247. return work_done;
  5248. tx_recovery:
  5249. /* work_done is guaranteed to be less than budget. */
  5250. napi_complete(napi);
  5251. tg3_reset_task_schedule(tp);
  5252. return work_done;
  5253. }
  5254. static void tg3_process_error(struct tg3 *tp)
  5255. {
  5256. u32 val;
  5257. bool real_error = false;
  5258. if (tg3_flag(tp, ERROR_PROCESSED))
  5259. return;
  5260. /* Check Flow Attention register */
  5261. val = tr32(HOSTCC_FLOW_ATTN);
  5262. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5263. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5264. real_error = true;
  5265. }
  5266. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5267. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5268. real_error = true;
  5269. }
  5270. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5271. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5272. real_error = true;
  5273. }
  5274. if (!real_error)
  5275. return;
  5276. tg3_dump_state(tp);
  5277. tg3_flag_set(tp, ERROR_PROCESSED);
  5278. tg3_reset_task_schedule(tp);
  5279. }
  5280. static int tg3_poll(struct napi_struct *napi, int budget)
  5281. {
  5282. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5283. struct tg3 *tp = tnapi->tp;
  5284. int work_done = 0;
  5285. struct tg3_hw_status *sblk = tnapi->hw_status;
  5286. while (1) {
  5287. if (sblk->status & SD_STATUS_ERROR)
  5288. tg3_process_error(tp);
  5289. tg3_poll_link(tp);
  5290. work_done = tg3_poll_work(tnapi, work_done, budget);
  5291. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5292. goto tx_recovery;
  5293. if (unlikely(work_done >= budget))
  5294. break;
  5295. if (tg3_flag(tp, TAGGED_STATUS)) {
  5296. /* tp->last_tag is used in tg3_int_reenable() below
  5297. * to tell the hw how much work has been processed,
  5298. * so we must read it before checking for more work.
  5299. */
  5300. tnapi->last_tag = sblk->status_tag;
  5301. tnapi->last_irq_tag = tnapi->last_tag;
  5302. rmb();
  5303. } else
  5304. sblk->status &= ~SD_STATUS_UPDATED;
  5305. if (likely(!tg3_has_work(tnapi))) {
  5306. napi_complete(napi);
  5307. tg3_int_reenable(tnapi);
  5308. break;
  5309. }
  5310. }
  5311. return work_done;
  5312. tx_recovery:
  5313. /* work_done is guaranteed to be less than budget. */
  5314. napi_complete(napi);
  5315. tg3_reset_task_schedule(tp);
  5316. return work_done;
  5317. }
  5318. static void tg3_napi_disable(struct tg3 *tp)
  5319. {
  5320. int i;
  5321. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5322. napi_disable(&tp->napi[i].napi);
  5323. }
  5324. static void tg3_napi_enable(struct tg3 *tp)
  5325. {
  5326. int i;
  5327. for (i = 0; i < tp->irq_cnt; i++)
  5328. napi_enable(&tp->napi[i].napi);
  5329. }
  5330. static void tg3_napi_init(struct tg3 *tp)
  5331. {
  5332. int i;
  5333. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5334. for (i = 1; i < tp->irq_cnt; i++)
  5335. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5336. }
  5337. static void tg3_napi_fini(struct tg3 *tp)
  5338. {
  5339. int i;
  5340. for (i = 0; i < tp->irq_cnt; i++)
  5341. netif_napi_del(&tp->napi[i].napi);
  5342. }
  5343. static inline void tg3_netif_stop(struct tg3 *tp)
  5344. {
  5345. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5346. tg3_napi_disable(tp);
  5347. netif_tx_disable(tp->dev);
  5348. }
  5349. static inline void tg3_netif_start(struct tg3 *tp)
  5350. {
  5351. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5352. * appropriate so long as all callers are assured to
  5353. * have free tx slots (such as after tg3_init_hw)
  5354. */
  5355. netif_tx_wake_all_queues(tp->dev);
  5356. tg3_napi_enable(tp);
  5357. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5358. tg3_enable_ints(tp);
  5359. }
  5360. static void tg3_irq_quiesce(struct tg3 *tp)
  5361. {
  5362. int i;
  5363. BUG_ON(tp->irq_sync);
  5364. tp->irq_sync = 1;
  5365. smp_mb();
  5366. for (i = 0; i < tp->irq_cnt; i++)
  5367. synchronize_irq(tp->napi[i].irq_vec);
  5368. }
  5369. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5370. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5371. * with as well. Most of the time, this is not necessary except when
  5372. * shutting down the device.
  5373. */
  5374. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5375. {
  5376. spin_lock_bh(&tp->lock);
  5377. if (irq_sync)
  5378. tg3_irq_quiesce(tp);
  5379. }
  5380. static inline void tg3_full_unlock(struct tg3 *tp)
  5381. {
  5382. spin_unlock_bh(&tp->lock);
  5383. }
  5384. /* One-shot MSI handler - Chip automatically disables interrupt
  5385. * after sending MSI so driver doesn't have to do it.
  5386. */
  5387. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5388. {
  5389. struct tg3_napi *tnapi = dev_id;
  5390. struct tg3 *tp = tnapi->tp;
  5391. prefetch(tnapi->hw_status);
  5392. if (tnapi->rx_rcb)
  5393. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5394. if (likely(!tg3_irq_sync(tp)))
  5395. napi_schedule(&tnapi->napi);
  5396. return IRQ_HANDLED;
  5397. }
  5398. /* MSI ISR - No need to check for interrupt sharing and no need to
  5399. * flush status block and interrupt mailbox. PCI ordering rules
  5400. * guarantee that MSI will arrive after the status block.
  5401. */
  5402. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5403. {
  5404. struct tg3_napi *tnapi = dev_id;
  5405. struct tg3 *tp = tnapi->tp;
  5406. prefetch(tnapi->hw_status);
  5407. if (tnapi->rx_rcb)
  5408. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5409. /*
  5410. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5411. * chip-internal interrupt pending events.
  5412. * Writing non-zero to intr-mbox-0 additional tells the
  5413. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5414. * event coalescing.
  5415. */
  5416. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5417. if (likely(!tg3_irq_sync(tp)))
  5418. napi_schedule(&tnapi->napi);
  5419. return IRQ_RETVAL(1);
  5420. }
  5421. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5422. {
  5423. struct tg3_napi *tnapi = dev_id;
  5424. struct tg3 *tp = tnapi->tp;
  5425. struct tg3_hw_status *sblk = tnapi->hw_status;
  5426. unsigned int handled = 1;
  5427. /* In INTx mode, it is possible for the interrupt to arrive at
  5428. * the CPU before the status block posted prior to the interrupt.
  5429. * Reading the PCI State register will confirm whether the
  5430. * interrupt is ours and will flush the status block.
  5431. */
  5432. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5433. if (tg3_flag(tp, CHIP_RESETTING) ||
  5434. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5435. handled = 0;
  5436. goto out;
  5437. }
  5438. }
  5439. /*
  5440. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5441. * chip-internal interrupt pending events.
  5442. * Writing non-zero to intr-mbox-0 additional tells the
  5443. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5444. * event coalescing.
  5445. *
  5446. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5447. * spurious interrupts. The flush impacts performance but
  5448. * excessive spurious interrupts can be worse in some cases.
  5449. */
  5450. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5451. if (tg3_irq_sync(tp))
  5452. goto out;
  5453. sblk->status &= ~SD_STATUS_UPDATED;
  5454. if (likely(tg3_has_work(tnapi))) {
  5455. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5456. napi_schedule(&tnapi->napi);
  5457. } else {
  5458. /* No work, shared interrupt perhaps? re-enable
  5459. * interrupts, and flush that PCI write
  5460. */
  5461. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5462. 0x00000000);
  5463. }
  5464. out:
  5465. return IRQ_RETVAL(handled);
  5466. }
  5467. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5468. {
  5469. struct tg3_napi *tnapi = dev_id;
  5470. struct tg3 *tp = tnapi->tp;
  5471. struct tg3_hw_status *sblk = tnapi->hw_status;
  5472. unsigned int handled = 1;
  5473. /* In INTx mode, it is possible for the interrupt to arrive at
  5474. * the CPU before the status block posted prior to the interrupt.
  5475. * Reading the PCI State register will confirm whether the
  5476. * interrupt is ours and will flush the status block.
  5477. */
  5478. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5479. if (tg3_flag(tp, CHIP_RESETTING) ||
  5480. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5481. handled = 0;
  5482. goto out;
  5483. }
  5484. }
  5485. /*
  5486. * writing any value to intr-mbox-0 clears PCI INTA# and
  5487. * chip-internal interrupt pending events.
  5488. * writing non-zero to intr-mbox-0 additional tells the
  5489. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5490. * event coalescing.
  5491. *
  5492. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5493. * spurious interrupts. The flush impacts performance but
  5494. * excessive spurious interrupts can be worse in some cases.
  5495. */
  5496. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5497. /*
  5498. * In a shared interrupt configuration, sometimes other devices'
  5499. * interrupts will scream. We record the current status tag here
  5500. * so that the above check can report that the screaming interrupts
  5501. * are unhandled. Eventually they will be silenced.
  5502. */
  5503. tnapi->last_irq_tag = sblk->status_tag;
  5504. if (tg3_irq_sync(tp))
  5505. goto out;
  5506. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5507. napi_schedule(&tnapi->napi);
  5508. out:
  5509. return IRQ_RETVAL(handled);
  5510. }
  5511. /* ISR for interrupt test */
  5512. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5513. {
  5514. struct tg3_napi *tnapi = dev_id;
  5515. struct tg3 *tp = tnapi->tp;
  5516. struct tg3_hw_status *sblk = tnapi->hw_status;
  5517. if ((sblk->status & SD_STATUS_UPDATED) ||
  5518. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5519. tg3_disable_ints(tp);
  5520. return IRQ_RETVAL(1);
  5521. }
  5522. return IRQ_RETVAL(0);
  5523. }
  5524. #ifdef CONFIG_NET_POLL_CONTROLLER
  5525. static void tg3_poll_controller(struct net_device *dev)
  5526. {
  5527. int i;
  5528. struct tg3 *tp = netdev_priv(dev);
  5529. for (i = 0; i < tp->irq_cnt; i++)
  5530. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5531. }
  5532. #endif
  5533. static void tg3_tx_timeout(struct net_device *dev)
  5534. {
  5535. struct tg3 *tp = netdev_priv(dev);
  5536. if (netif_msg_tx_err(tp)) {
  5537. netdev_err(dev, "transmit timed out, resetting\n");
  5538. tg3_dump_state(tp);
  5539. }
  5540. tg3_reset_task_schedule(tp);
  5541. }
  5542. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5543. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5544. {
  5545. u32 base = (u32) mapping & 0xffffffff;
  5546. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5547. }
  5548. /* Test for DMA addresses > 40-bit */
  5549. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5550. int len)
  5551. {
  5552. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5553. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5554. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5555. return 0;
  5556. #else
  5557. return 0;
  5558. #endif
  5559. }
  5560. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5561. dma_addr_t mapping, u32 len, u32 flags,
  5562. u32 mss, u32 vlan)
  5563. {
  5564. txbd->addr_hi = ((u64) mapping >> 32);
  5565. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5566. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5567. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5568. }
  5569. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5570. dma_addr_t map, u32 len, u32 flags,
  5571. u32 mss, u32 vlan)
  5572. {
  5573. struct tg3 *tp = tnapi->tp;
  5574. bool hwbug = false;
  5575. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5576. hwbug = true;
  5577. if (tg3_4g_overflow_test(map, len))
  5578. hwbug = true;
  5579. if (tg3_40bit_overflow_test(tp, map, len))
  5580. hwbug = true;
  5581. if (tp->dma_limit) {
  5582. u32 prvidx = *entry;
  5583. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5584. while (len > tp->dma_limit && *budget) {
  5585. u32 frag_len = tp->dma_limit;
  5586. len -= tp->dma_limit;
  5587. /* Avoid the 8byte DMA problem */
  5588. if (len <= 8) {
  5589. len += tp->dma_limit / 2;
  5590. frag_len = tp->dma_limit / 2;
  5591. }
  5592. tnapi->tx_buffers[*entry].fragmented = true;
  5593. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5594. frag_len, tmp_flag, mss, vlan);
  5595. *budget -= 1;
  5596. prvidx = *entry;
  5597. *entry = NEXT_TX(*entry);
  5598. map += frag_len;
  5599. }
  5600. if (len) {
  5601. if (*budget) {
  5602. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5603. len, flags, mss, vlan);
  5604. *budget -= 1;
  5605. *entry = NEXT_TX(*entry);
  5606. } else {
  5607. hwbug = true;
  5608. tnapi->tx_buffers[prvidx].fragmented = false;
  5609. }
  5610. }
  5611. } else {
  5612. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5613. len, flags, mss, vlan);
  5614. *entry = NEXT_TX(*entry);
  5615. }
  5616. return hwbug;
  5617. }
  5618. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5619. {
  5620. int i;
  5621. struct sk_buff *skb;
  5622. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5623. skb = txb->skb;
  5624. txb->skb = NULL;
  5625. pci_unmap_single(tnapi->tp->pdev,
  5626. dma_unmap_addr(txb, mapping),
  5627. skb_headlen(skb),
  5628. PCI_DMA_TODEVICE);
  5629. while (txb->fragmented) {
  5630. txb->fragmented = false;
  5631. entry = NEXT_TX(entry);
  5632. txb = &tnapi->tx_buffers[entry];
  5633. }
  5634. for (i = 0; i <= last; i++) {
  5635. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5636. entry = NEXT_TX(entry);
  5637. txb = &tnapi->tx_buffers[entry];
  5638. pci_unmap_page(tnapi->tp->pdev,
  5639. dma_unmap_addr(txb, mapping),
  5640. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5641. while (txb->fragmented) {
  5642. txb->fragmented = false;
  5643. entry = NEXT_TX(entry);
  5644. txb = &tnapi->tx_buffers[entry];
  5645. }
  5646. }
  5647. }
  5648. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5649. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5650. struct sk_buff **pskb,
  5651. u32 *entry, u32 *budget,
  5652. u32 base_flags, u32 mss, u32 vlan)
  5653. {
  5654. struct tg3 *tp = tnapi->tp;
  5655. struct sk_buff *new_skb, *skb = *pskb;
  5656. dma_addr_t new_addr = 0;
  5657. int ret = 0;
  5658. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5659. new_skb = skb_copy(skb, GFP_ATOMIC);
  5660. else {
  5661. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5662. new_skb = skb_copy_expand(skb,
  5663. skb_headroom(skb) + more_headroom,
  5664. skb_tailroom(skb), GFP_ATOMIC);
  5665. }
  5666. if (!new_skb) {
  5667. ret = -1;
  5668. } else {
  5669. /* New SKB is guaranteed to be linear. */
  5670. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5671. PCI_DMA_TODEVICE);
  5672. /* Make sure the mapping succeeded */
  5673. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5674. dev_kfree_skb(new_skb);
  5675. ret = -1;
  5676. } else {
  5677. u32 save_entry = *entry;
  5678. base_flags |= TXD_FLAG_END;
  5679. tnapi->tx_buffers[*entry].skb = new_skb;
  5680. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5681. mapping, new_addr);
  5682. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5683. new_skb->len, base_flags,
  5684. mss, vlan)) {
  5685. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5686. dev_kfree_skb(new_skb);
  5687. ret = -1;
  5688. }
  5689. }
  5690. }
  5691. dev_kfree_skb(skb);
  5692. *pskb = new_skb;
  5693. return ret;
  5694. }
  5695. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5696. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5697. * TSO header is greater than 80 bytes.
  5698. */
  5699. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5700. {
  5701. struct sk_buff *segs, *nskb;
  5702. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5703. /* Estimate the number of fragments in the worst case */
  5704. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5705. netif_stop_queue(tp->dev);
  5706. /* netif_tx_stop_queue() must be done before checking
  5707. * checking tx index in tg3_tx_avail() below, because in
  5708. * tg3_tx(), we update tx index before checking for
  5709. * netif_tx_queue_stopped().
  5710. */
  5711. smp_mb();
  5712. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5713. return NETDEV_TX_BUSY;
  5714. netif_wake_queue(tp->dev);
  5715. }
  5716. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5717. if (IS_ERR(segs))
  5718. goto tg3_tso_bug_end;
  5719. do {
  5720. nskb = segs;
  5721. segs = segs->next;
  5722. nskb->next = NULL;
  5723. tg3_start_xmit(nskb, tp->dev);
  5724. } while (segs);
  5725. tg3_tso_bug_end:
  5726. dev_kfree_skb(skb);
  5727. return NETDEV_TX_OK;
  5728. }
  5729. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5730. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5731. */
  5732. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5733. {
  5734. struct tg3 *tp = netdev_priv(dev);
  5735. u32 len, entry, base_flags, mss, vlan = 0;
  5736. u32 budget;
  5737. int i = -1, would_hit_hwbug;
  5738. dma_addr_t mapping;
  5739. struct tg3_napi *tnapi;
  5740. struct netdev_queue *txq;
  5741. unsigned int last;
  5742. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5743. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5744. if (tg3_flag(tp, ENABLE_TSS))
  5745. tnapi++;
  5746. budget = tg3_tx_avail(tnapi);
  5747. /* We are running in BH disabled context with netif_tx_lock
  5748. * and TX reclaim runs via tp->napi.poll inside of a software
  5749. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5750. * no IRQ context deadlocks to worry about either. Rejoice!
  5751. */
  5752. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5753. if (!netif_tx_queue_stopped(txq)) {
  5754. netif_tx_stop_queue(txq);
  5755. /* This is a hard error, log it. */
  5756. netdev_err(dev,
  5757. "BUG! Tx Ring full when queue awake!\n");
  5758. }
  5759. return NETDEV_TX_BUSY;
  5760. }
  5761. entry = tnapi->tx_prod;
  5762. base_flags = 0;
  5763. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5764. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5765. mss = skb_shinfo(skb)->gso_size;
  5766. if (mss) {
  5767. struct iphdr *iph;
  5768. u32 tcp_opt_len, hdr_len;
  5769. if (skb_header_cloned(skb) &&
  5770. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5771. goto drop;
  5772. iph = ip_hdr(skb);
  5773. tcp_opt_len = tcp_optlen(skb);
  5774. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5775. if (!skb_is_gso_v6(skb)) {
  5776. iph->check = 0;
  5777. iph->tot_len = htons(mss + hdr_len);
  5778. }
  5779. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5780. tg3_flag(tp, TSO_BUG))
  5781. return tg3_tso_bug(tp, skb);
  5782. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5783. TXD_FLAG_CPU_POST_DMA);
  5784. if (tg3_flag(tp, HW_TSO_1) ||
  5785. tg3_flag(tp, HW_TSO_2) ||
  5786. tg3_flag(tp, HW_TSO_3)) {
  5787. tcp_hdr(skb)->check = 0;
  5788. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5789. } else
  5790. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5791. iph->daddr, 0,
  5792. IPPROTO_TCP,
  5793. 0);
  5794. if (tg3_flag(tp, HW_TSO_3)) {
  5795. mss |= (hdr_len & 0xc) << 12;
  5796. if (hdr_len & 0x10)
  5797. base_flags |= 0x00000010;
  5798. base_flags |= (hdr_len & 0x3e0) << 5;
  5799. } else if (tg3_flag(tp, HW_TSO_2))
  5800. mss |= hdr_len << 9;
  5801. else if (tg3_flag(tp, HW_TSO_1) ||
  5802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5803. if (tcp_opt_len || iph->ihl > 5) {
  5804. int tsflags;
  5805. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5806. mss |= (tsflags << 11);
  5807. }
  5808. } else {
  5809. if (tcp_opt_len || iph->ihl > 5) {
  5810. int tsflags;
  5811. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5812. base_flags |= tsflags << 12;
  5813. }
  5814. }
  5815. }
  5816. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5817. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5818. base_flags |= TXD_FLAG_JMB_PKT;
  5819. if (vlan_tx_tag_present(skb)) {
  5820. base_flags |= TXD_FLAG_VLAN;
  5821. vlan = vlan_tx_tag_get(skb);
  5822. }
  5823. len = skb_headlen(skb);
  5824. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5825. if (pci_dma_mapping_error(tp->pdev, mapping))
  5826. goto drop;
  5827. tnapi->tx_buffers[entry].skb = skb;
  5828. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5829. would_hit_hwbug = 0;
  5830. if (tg3_flag(tp, 5701_DMA_BUG))
  5831. would_hit_hwbug = 1;
  5832. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5833. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5834. mss, vlan)) {
  5835. would_hit_hwbug = 1;
  5836. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5837. u32 tmp_mss = mss;
  5838. if (!tg3_flag(tp, HW_TSO_1) &&
  5839. !tg3_flag(tp, HW_TSO_2) &&
  5840. !tg3_flag(tp, HW_TSO_3))
  5841. tmp_mss = 0;
  5842. /* Now loop through additional data
  5843. * fragments, and queue them.
  5844. */
  5845. last = skb_shinfo(skb)->nr_frags - 1;
  5846. for (i = 0; i <= last; i++) {
  5847. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5848. len = skb_frag_size(frag);
  5849. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5850. len, DMA_TO_DEVICE);
  5851. tnapi->tx_buffers[entry].skb = NULL;
  5852. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5853. mapping);
  5854. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5855. goto dma_error;
  5856. if (!budget ||
  5857. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5858. len, base_flags |
  5859. ((i == last) ? TXD_FLAG_END : 0),
  5860. tmp_mss, vlan)) {
  5861. would_hit_hwbug = 1;
  5862. break;
  5863. }
  5864. }
  5865. }
  5866. if (would_hit_hwbug) {
  5867. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5868. /* If the workaround fails due to memory/mapping
  5869. * failure, silently drop this packet.
  5870. */
  5871. entry = tnapi->tx_prod;
  5872. budget = tg3_tx_avail(tnapi);
  5873. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5874. base_flags, mss, vlan))
  5875. goto drop_nofree;
  5876. }
  5877. skb_tx_timestamp(skb);
  5878. netdev_tx_sent_queue(txq, skb->len);
  5879. /* Sync BD data before updating mailbox */
  5880. wmb();
  5881. /* Packets are ready, update Tx producer idx local and on card. */
  5882. tw32_tx_mbox(tnapi->prodmbox, entry);
  5883. tnapi->tx_prod = entry;
  5884. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5885. netif_tx_stop_queue(txq);
  5886. /* netif_tx_stop_queue() must be done before checking
  5887. * checking tx index in tg3_tx_avail() below, because in
  5888. * tg3_tx(), we update tx index before checking for
  5889. * netif_tx_queue_stopped().
  5890. */
  5891. smp_mb();
  5892. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5893. netif_tx_wake_queue(txq);
  5894. }
  5895. mmiowb();
  5896. return NETDEV_TX_OK;
  5897. dma_error:
  5898. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5899. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5900. drop:
  5901. dev_kfree_skb(skb);
  5902. drop_nofree:
  5903. tp->tx_dropped++;
  5904. return NETDEV_TX_OK;
  5905. }
  5906. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5907. {
  5908. if (enable) {
  5909. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5910. MAC_MODE_PORT_MODE_MASK);
  5911. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5912. if (!tg3_flag(tp, 5705_PLUS))
  5913. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5914. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5915. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5916. else
  5917. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5918. } else {
  5919. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5920. if (tg3_flag(tp, 5705_PLUS) ||
  5921. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5923. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5924. }
  5925. tw32(MAC_MODE, tp->mac_mode);
  5926. udelay(40);
  5927. }
  5928. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5929. {
  5930. u32 val, bmcr, mac_mode, ptest = 0;
  5931. tg3_phy_toggle_apd(tp, false);
  5932. tg3_phy_toggle_automdix(tp, 0);
  5933. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5934. return -EIO;
  5935. bmcr = BMCR_FULLDPLX;
  5936. switch (speed) {
  5937. case SPEED_10:
  5938. break;
  5939. case SPEED_100:
  5940. bmcr |= BMCR_SPEED100;
  5941. break;
  5942. case SPEED_1000:
  5943. default:
  5944. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5945. speed = SPEED_100;
  5946. bmcr |= BMCR_SPEED100;
  5947. } else {
  5948. speed = SPEED_1000;
  5949. bmcr |= BMCR_SPEED1000;
  5950. }
  5951. }
  5952. if (extlpbk) {
  5953. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5954. tg3_readphy(tp, MII_CTRL1000, &val);
  5955. val |= CTL1000_AS_MASTER |
  5956. CTL1000_ENABLE_MASTER;
  5957. tg3_writephy(tp, MII_CTRL1000, val);
  5958. } else {
  5959. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5960. MII_TG3_FET_PTEST_TRIM_2;
  5961. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5962. }
  5963. } else
  5964. bmcr |= BMCR_LOOPBACK;
  5965. tg3_writephy(tp, MII_BMCR, bmcr);
  5966. /* The write needs to be flushed for the FETs */
  5967. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5968. tg3_readphy(tp, MII_BMCR, &bmcr);
  5969. udelay(40);
  5970. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5972. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5973. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5974. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5975. /* The write needs to be flushed for the AC131 */
  5976. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5977. }
  5978. /* Reset to prevent losing 1st rx packet intermittently */
  5979. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5980. tg3_flag(tp, 5780_CLASS)) {
  5981. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5982. udelay(10);
  5983. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5984. }
  5985. mac_mode = tp->mac_mode &
  5986. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5987. if (speed == SPEED_1000)
  5988. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5989. else
  5990. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5991. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5992. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5993. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5994. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5995. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5996. mac_mode |= MAC_MODE_LINK_POLARITY;
  5997. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5998. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5999. }
  6000. tw32(MAC_MODE, mac_mode);
  6001. udelay(40);
  6002. return 0;
  6003. }
  6004. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6005. {
  6006. struct tg3 *tp = netdev_priv(dev);
  6007. if (features & NETIF_F_LOOPBACK) {
  6008. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6009. return;
  6010. spin_lock_bh(&tp->lock);
  6011. tg3_mac_loopback(tp, true);
  6012. netif_carrier_on(tp->dev);
  6013. spin_unlock_bh(&tp->lock);
  6014. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6015. } else {
  6016. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6017. return;
  6018. spin_lock_bh(&tp->lock);
  6019. tg3_mac_loopback(tp, false);
  6020. /* Force link status check */
  6021. tg3_setup_phy(tp, 1);
  6022. spin_unlock_bh(&tp->lock);
  6023. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6024. }
  6025. }
  6026. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6027. netdev_features_t features)
  6028. {
  6029. struct tg3 *tp = netdev_priv(dev);
  6030. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6031. features &= ~NETIF_F_ALL_TSO;
  6032. return features;
  6033. }
  6034. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6035. {
  6036. netdev_features_t changed = dev->features ^ features;
  6037. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6038. tg3_set_loopback(dev, features);
  6039. return 0;
  6040. }
  6041. static void tg3_rx_prodring_free(struct tg3 *tp,
  6042. struct tg3_rx_prodring_set *tpr)
  6043. {
  6044. int i;
  6045. if (tpr != &tp->napi[0].prodring) {
  6046. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6047. i = (i + 1) & tp->rx_std_ring_mask)
  6048. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6049. tp->rx_pkt_map_sz);
  6050. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6051. for (i = tpr->rx_jmb_cons_idx;
  6052. i != tpr->rx_jmb_prod_idx;
  6053. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6054. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6055. TG3_RX_JMB_MAP_SZ);
  6056. }
  6057. }
  6058. return;
  6059. }
  6060. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6061. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6062. tp->rx_pkt_map_sz);
  6063. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6064. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6065. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6066. TG3_RX_JMB_MAP_SZ);
  6067. }
  6068. }
  6069. /* Initialize rx rings for packet processing.
  6070. *
  6071. * The chip has been shut down and the driver detached from
  6072. * the networking, so no interrupts or new tx packets will
  6073. * end up in the driver. tp->{tx,}lock are held and thus
  6074. * we may not sleep.
  6075. */
  6076. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6077. struct tg3_rx_prodring_set *tpr)
  6078. {
  6079. u32 i, rx_pkt_dma_sz;
  6080. tpr->rx_std_cons_idx = 0;
  6081. tpr->rx_std_prod_idx = 0;
  6082. tpr->rx_jmb_cons_idx = 0;
  6083. tpr->rx_jmb_prod_idx = 0;
  6084. if (tpr != &tp->napi[0].prodring) {
  6085. memset(&tpr->rx_std_buffers[0], 0,
  6086. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6087. if (tpr->rx_jmb_buffers)
  6088. memset(&tpr->rx_jmb_buffers[0], 0,
  6089. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6090. goto done;
  6091. }
  6092. /* Zero out all descriptors. */
  6093. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6094. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6095. if (tg3_flag(tp, 5780_CLASS) &&
  6096. tp->dev->mtu > ETH_DATA_LEN)
  6097. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6098. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6099. /* Initialize invariants of the rings, we only set this
  6100. * stuff once. This works because the card does not
  6101. * write into the rx buffer posting rings.
  6102. */
  6103. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6104. struct tg3_rx_buffer_desc *rxd;
  6105. rxd = &tpr->rx_std[i];
  6106. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6107. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6108. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6109. (i << RXD_OPAQUE_INDEX_SHIFT));
  6110. }
  6111. /* Now allocate fresh SKBs for each rx ring. */
  6112. for (i = 0; i < tp->rx_pending; i++) {
  6113. unsigned int frag_size;
  6114. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6115. &frag_size) < 0) {
  6116. netdev_warn(tp->dev,
  6117. "Using a smaller RX standard ring. Only "
  6118. "%d out of %d buffers were allocated "
  6119. "successfully\n", i, tp->rx_pending);
  6120. if (i == 0)
  6121. goto initfail;
  6122. tp->rx_pending = i;
  6123. break;
  6124. }
  6125. }
  6126. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6127. goto done;
  6128. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6129. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6130. goto done;
  6131. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6132. struct tg3_rx_buffer_desc *rxd;
  6133. rxd = &tpr->rx_jmb[i].std;
  6134. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6135. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6136. RXD_FLAG_JUMBO;
  6137. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6138. (i << RXD_OPAQUE_INDEX_SHIFT));
  6139. }
  6140. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6141. unsigned int frag_size;
  6142. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6143. &frag_size) < 0) {
  6144. netdev_warn(tp->dev,
  6145. "Using a smaller RX jumbo ring. Only %d "
  6146. "out of %d buffers were allocated "
  6147. "successfully\n", i, tp->rx_jumbo_pending);
  6148. if (i == 0)
  6149. goto initfail;
  6150. tp->rx_jumbo_pending = i;
  6151. break;
  6152. }
  6153. }
  6154. done:
  6155. return 0;
  6156. initfail:
  6157. tg3_rx_prodring_free(tp, tpr);
  6158. return -ENOMEM;
  6159. }
  6160. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6161. struct tg3_rx_prodring_set *tpr)
  6162. {
  6163. kfree(tpr->rx_std_buffers);
  6164. tpr->rx_std_buffers = NULL;
  6165. kfree(tpr->rx_jmb_buffers);
  6166. tpr->rx_jmb_buffers = NULL;
  6167. if (tpr->rx_std) {
  6168. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6169. tpr->rx_std, tpr->rx_std_mapping);
  6170. tpr->rx_std = NULL;
  6171. }
  6172. if (tpr->rx_jmb) {
  6173. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6174. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6175. tpr->rx_jmb = NULL;
  6176. }
  6177. }
  6178. static int tg3_rx_prodring_init(struct tg3 *tp,
  6179. struct tg3_rx_prodring_set *tpr)
  6180. {
  6181. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6182. GFP_KERNEL);
  6183. if (!tpr->rx_std_buffers)
  6184. return -ENOMEM;
  6185. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6186. TG3_RX_STD_RING_BYTES(tp),
  6187. &tpr->rx_std_mapping,
  6188. GFP_KERNEL);
  6189. if (!tpr->rx_std)
  6190. goto err_out;
  6191. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6192. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6193. GFP_KERNEL);
  6194. if (!tpr->rx_jmb_buffers)
  6195. goto err_out;
  6196. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6197. TG3_RX_JMB_RING_BYTES(tp),
  6198. &tpr->rx_jmb_mapping,
  6199. GFP_KERNEL);
  6200. if (!tpr->rx_jmb)
  6201. goto err_out;
  6202. }
  6203. return 0;
  6204. err_out:
  6205. tg3_rx_prodring_fini(tp, tpr);
  6206. return -ENOMEM;
  6207. }
  6208. /* Free up pending packets in all rx/tx rings.
  6209. *
  6210. * The chip has been shut down and the driver detached from
  6211. * the networking, so no interrupts or new tx packets will
  6212. * end up in the driver. tp->{tx,}lock is not held and we are not
  6213. * in an interrupt context and thus may sleep.
  6214. */
  6215. static void tg3_free_rings(struct tg3 *tp)
  6216. {
  6217. int i, j;
  6218. for (j = 0; j < tp->irq_cnt; j++) {
  6219. struct tg3_napi *tnapi = &tp->napi[j];
  6220. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6221. if (!tnapi->tx_buffers)
  6222. continue;
  6223. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6224. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6225. if (!skb)
  6226. continue;
  6227. tg3_tx_skb_unmap(tnapi, i,
  6228. skb_shinfo(skb)->nr_frags - 1);
  6229. dev_kfree_skb_any(skb);
  6230. }
  6231. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6232. }
  6233. }
  6234. /* Initialize tx/rx rings for packet processing.
  6235. *
  6236. * The chip has been shut down and the driver detached from
  6237. * the networking, so no interrupts or new tx packets will
  6238. * end up in the driver. tp->{tx,}lock are held and thus
  6239. * we may not sleep.
  6240. */
  6241. static int tg3_init_rings(struct tg3 *tp)
  6242. {
  6243. int i;
  6244. /* Free up all the SKBs. */
  6245. tg3_free_rings(tp);
  6246. for (i = 0; i < tp->irq_cnt; i++) {
  6247. struct tg3_napi *tnapi = &tp->napi[i];
  6248. tnapi->last_tag = 0;
  6249. tnapi->last_irq_tag = 0;
  6250. tnapi->hw_status->status = 0;
  6251. tnapi->hw_status->status_tag = 0;
  6252. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6253. tnapi->tx_prod = 0;
  6254. tnapi->tx_cons = 0;
  6255. if (tnapi->tx_ring)
  6256. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6257. tnapi->rx_rcb_ptr = 0;
  6258. if (tnapi->rx_rcb)
  6259. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6260. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6261. tg3_free_rings(tp);
  6262. return -ENOMEM;
  6263. }
  6264. }
  6265. return 0;
  6266. }
  6267. static void tg3_mem_tx_release(struct tg3 *tp)
  6268. {
  6269. int i;
  6270. for (i = 0; i < tp->irq_max; i++) {
  6271. struct tg3_napi *tnapi = &tp->napi[i];
  6272. if (tnapi->tx_ring) {
  6273. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6274. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6275. tnapi->tx_ring = NULL;
  6276. }
  6277. kfree(tnapi->tx_buffers);
  6278. tnapi->tx_buffers = NULL;
  6279. }
  6280. }
  6281. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6282. {
  6283. int i;
  6284. struct tg3_napi *tnapi = &tp->napi[0];
  6285. /* If multivector TSS is enabled, vector 0 does not handle
  6286. * tx interrupts. Don't allocate any resources for it.
  6287. */
  6288. if (tg3_flag(tp, ENABLE_TSS))
  6289. tnapi++;
  6290. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6291. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6292. TG3_TX_RING_SIZE, GFP_KERNEL);
  6293. if (!tnapi->tx_buffers)
  6294. goto err_out;
  6295. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6296. TG3_TX_RING_BYTES,
  6297. &tnapi->tx_desc_mapping,
  6298. GFP_KERNEL);
  6299. if (!tnapi->tx_ring)
  6300. goto err_out;
  6301. }
  6302. return 0;
  6303. err_out:
  6304. tg3_mem_tx_release(tp);
  6305. return -ENOMEM;
  6306. }
  6307. static void tg3_mem_rx_release(struct tg3 *tp)
  6308. {
  6309. int i;
  6310. for (i = 0; i < tp->irq_max; i++) {
  6311. struct tg3_napi *tnapi = &tp->napi[i];
  6312. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6313. if (!tnapi->rx_rcb)
  6314. continue;
  6315. dma_free_coherent(&tp->pdev->dev,
  6316. TG3_RX_RCB_RING_BYTES(tp),
  6317. tnapi->rx_rcb,
  6318. tnapi->rx_rcb_mapping);
  6319. tnapi->rx_rcb = NULL;
  6320. }
  6321. }
  6322. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6323. {
  6324. unsigned int i, limit;
  6325. limit = tp->rxq_cnt;
  6326. /* If RSS is enabled, we need a (dummy) producer ring
  6327. * set on vector zero. This is the true hw prodring.
  6328. */
  6329. if (tg3_flag(tp, ENABLE_RSS))
  6330. limit++;
  6331. for (i = 0; i < limit; i++) {
  6332. struct tg3_napi *tnapi = &tp->napi[i];
  6333. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6334. goto err_out;
  6335. /* If multivector RSS is enabled, vector 0
  6336. * does not handle rx or tx interrupts.
  6337. * Don't allocate any resources for it.
  6338. */
  6339. if (!i && tg3_flag(tp, ENABLE_RSS))
  6340. continue;
  6341. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6342. TG3_RX_RCB_RING_BYTES(tp),
  6343. &tnapi->rx_rcb_mapping,
  6344. GFP_KERNEL);
  6345. if (!tnapi->rx_rcb)
  6346. goto err_out;
  6347. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6348. }
  6349. return 0;
  6350. err_out:
  6351. tg3_mem_rx_release(tp);
  6352. return -ENOMEM;
  6353. }
  6354. /*
  6355. * Must not be invoked with interrupt sources disabled and
  6356. * the hardware shutdown down.
  6357. */
  6358. static void tg3_free_consistent(struct tg3 *tp)
  6359. {
  6360. int i;
  6361. for (i = 0; i < tp->irq_cnt; i++) {
  6362. struct tg3_napi *tnapi = &tp->napi[i];
  6363. if (tnapi->hw_status) {
  6364. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6365. tnapi->hw_status,
  6366. tnapi->status_mapping);
  6367. tnapi->hw_status = NULL;
  6368. }
  6369. }
  6370. tg3_mem_rx_release(tp);
  6371. tg3_mem_tx_release(tp);
  6372. if (tp->hw_stats) {
  6373. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6374. tp->hw_stats, tp->stats_mapping);
  6375. tp->hw_stats = NULL;
  6376. }
  6377. }
  6378. /*
  6379. * Must not be invoked with interrupt sources disabled and
  6380. * the hardware shutdown down. Can sleep.
  6381. */
  6382. static int tg3_alloc_consistent(struct tg3 *tp)
  6383. {
  6384. int i;
  6385. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6386. sizeof(struct tg3_hw_stats),
  6387. &tp->stats_mapping,
  6388. GFP_KERNEL);
  6389. if (!tp->hw_stats)
  6390. goto err_out;
  6391. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6392. for (i = 0; i < tp->irq_cnt; i++) {
  6393. struct tg3_napi *tnapi = &tp->napi[i];
  6394. struct tg3_hw_status *sblk;
  6395. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6396. TG3_HW_STATUS_SIZE,
  6397. &tnapi->status_mapping,
  6398. GFP_KERNEL);
  6399. if (!tnapi->hw_status)
  6400. goto err_out;
  6401. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6402. sblk = tnapi->hw_status;
  6403. if (tg3_flag(tp, ENABLE_RSS)) {
  6404. u16 *prodptr = 0;
  6405. /*
  6406. * When RSS is enabled, the status block format changes
  6407. * slightly. The "rx_jumbo_consumer", "reserved",
  6408. * and "rx_mini_consumer" members get mapped to the
  6409. * other three rx return ring producer indexes.
  6410. */
  6411. switch (i) {
  6412. case 1:
  6413. prodptr = &sblk->idx[0].rx_producer;
  6414. break;
  6415. case 2:
  6416. prodptr = &sblk->rx_jumbo_consumer;
  6417. break;
  6418. case 3:
  6419. prodptr = &sblk->reserved;
  6420. break;
  6421. case 4:
  6422. prodptr = &sblk->rx_mini_consumer;
  6423. break;
  6424. }
  6425. tnapi->rx_rcb_prod_idx = prodptr;
  6426. } else {
  6427. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6428. }
  6429. }
  6430. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6431. goto err_out;
  6432. return 0;
  6433. err_out:
  6434. tg3_free_consistent(tp);
  6435. return -ENOMEM;
  6436. }
  6437. #define MAX_WAIT_CNT 1000
  6438. /* To stop a block, clear the enable bit and poll till it
  6439. * clears. tp->lock is held.
  6440. */
  6441. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6442. {
  6443. unsigned int i;
  6444. u32 val;
  6445. if (tg3_flag(tp, 5705_PLUS)) {
  6446. switch (ofs) {
  6447. case RCVLSC_MODE:
  6448. case DMAC_MODE:
  6449. case MBFREE_MODE:
  6450. case BUFMGR_MODE:
  6451. case MEMARB_MODE:
  6452. /* We can't enable/disable these bits of the
  6453. * 5705/5750, just say success.
  6454. */
  6455. return 0;
  6456. default:
  6457. break;
  6458. }
  6459. }
  6460. val = tr32(ofs);
  6461. val &= ~enable_bit;
  6462. tw32_f(ofs, val);
  6463. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6464. udelay(100);
  6465. val = tr32(ofs);
  6466. if ((val & enable_bit) == 0)
  6467. break;
  6468. }
  6469. if (i == MAX_WAIT_CNT && !silent) {
  6470. dev_err(&tp->pdev->dev,
  6471. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6472. ofs, enable_bit);
  6473. return -ENODEV;
  6474. }
  6475. return 0;
  6476. }
  6477. /* tp->lock is held. */
  6478. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6479. {
  6480. int i, err;
  6481. tg3_disable_ints(tp);
  6482. tp->rx_mode &= ~RX_MODE_ENABLE;
  6483. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6484. udelay(10);
  6485. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6486. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6487. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6488. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6489. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6490. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6491. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6492. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6493. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6494. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6495. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6496. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6497. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6498. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6499. tw32_f(MAC_MODE, tp->mac_mode);
  6500. udelay(40);
  6501. tp->tx_mode &= ~TX_MODE_ENABLE;
  6502. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6503. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6504. udelay(100);
  6505. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6506. break;
  6507. }
  6508. if (i >= MAX_WAIT_CNT) {
  6509. dev_err(&tp->pdev->dev,
  6510. "%s timed out, TX_MODE_ENABLE will not clear "
  6511. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6512. err |= -ENODEV;
  6513. }
  6514. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6515. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6516. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6517. tw32(FTQ_RESET, 0xffffffff);
  6518. tw32(FTQ_RESET, 0x00000000);
  6519. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6520. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6521. for (i = 0; i < tp->irq_cnt; i++) {
  6522. struct tg3_napi *tnapi = &tp->napi[i];
  6523. if (tnapi->hw_status)
  6524. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6525. }
  6526. return err;
  6527. }
  6528. /* Save PCI command register before chip reset */
  6529. static void tg3_save_pci_state(struct tg3 *tp)
  6530. {
  6531. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6532. }
  6533. /* Restore PCI state after chip reset */
  6534. static void tg3_restore_pci_state(struct tg3 *tp)
  6535. {
  6536. u32 val;
  6537. /* Re-enable indirect register accesses. */
  6538. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6539. tp->misc_host_ctrl);
  6540. /* Set MAX PCI retry to zero. */
  6541. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6542. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6543. tg3_flag(tp, PCIX_MODE))
  6544. val |= PCISTATE_RETRY_SAME_DMA;
  6545. /* Allow reads and writes to the APE register and memory space. */
  6546. if (tg3_flag(tp, ENABLE_APE))
  6547. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6548. PCISTATE_ALLOW_APE_SHMEM_WR |
  6549. PCISTATE_ALLOW_APE_PSPACE_WR;
  6550. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6551. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6552. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6553. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6554. tp->pci_cacheline_sz);
  6555. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6556. tp->pci_lat_timer);
  6557. }
  6558. /* Make sure PCI-X relaxed ordering bit is clear. */
  6559. if (tg3_flag(tp, PCIX_MODE)) {
  6560. u16 pcix_cmd;
  6561. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6562. &pcix_cmd);
  6563. pcix_cmd &= ~PCI_X_CMD_ERO;
  6564. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6565. pcix_cmd);
  6566. }
  6567. if (tg3_flag(tp, 5780_CLASS)) {
  6568. /* Chip reset on 5780 will reset MSI enable bit,
  6569. * so need to restore it.
  6570. */
  6571. if (tg3_flag(tp, USING_MSI)) {
  6572. u16 ctrl;
  6573. pci_read_config_word(tp->pdev,
  6574. tp->msi_cap + PCI_MSI_FLAGS,
  6575. &ctrl);
  6576. pci_write_config_word(tp->pdev,
  6577. tp->msi_cap + PCI_MSI_FLAGS,
  6578. ctrl | PCI_MSI_FLAGS_ENABLE);
  6579. val = tr32(MSGINT_MODE);
  6580. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6581. }
  6582. }
  6583. }
  6584. /* tp->lock is held. */
  6585. static int tg3_chip_reset(struct tg3 *tp)
  6586. {
  6587. u32 val;
  6588. void (*write_op)(struct tg3 *, u32, u32);
  6589. int i, err;
  6590. tg3_nvram_lock(tp);
  6591. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6592. /* No matching tg3_nvram_unlock() after this because
  6593. * chip reset below will undo the nvram lock.
  6594. */
  6595. tp->nvram_lock_cnt = 0;
  6596. /* GRC_MISC_CFG core clock reset will clear the memory
  6597. * enable bit in PCI register 4 and the MSI enable bit
  6598. * on some chips, so we save relevant registers here.
  6599. */
  6600. tg3_save_pci_state(tp);
  6601. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6602. tg3_flag(tp, 5755_PLUS))
  6603. tw32(GRC_FASTBOOT_PC, 0);
  6604. /*
  6605. * We must avoid the readl() that normally takes place.
  6606. * It locks machines, causes machine checks, and other
  6607. * fun things. So, temporarily disable the 5701
  6608. * hardware workaround, while we do the reset.
  6609. */
  6610. write_op = tp->write32;
  6611. if (write_op == tg3_write_flush_reg32)
  6612. tp->write32 = tg3_write32;
  6613. /* Prevent the irq handler from reading or writing PCI registers
  6614. * during chip reset when the memory enable bit in the PCI command
  6615. * register may be cleared. The chip does not generate interrupt
  6616. * at this time, but the irq handler may still be called due to irq
  6617. * sharing or irqpoll.
  6618. */
  6619. tg3_flag_set(tp, CHIP_RESETTING);
  6620. for (i = 0; i < tp->irq_cnt; i++) {
  6621. struct tg3_napi *tnapi = &tp->napi[i];
  6622. if (tnapi->hw_status) {
  6623. tnapi->hw_status->status = 0;
  6624. tnapi->hw_status->status_tag = 0;
  6625. }
  6626. tnapi->last_tag = 0;
  6627. tnapi->last_irq_tag = 0;
  6628. }
  6629. smp_mb();
  6630. for (i = 0; i < tp->irq_cnt; i++)
  6631. synchronize_irq(tp->napi[i].irq_vec);
  6632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6633. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6634. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6635. }
  6636. /* do the reset */
  6637. val = GRC_MISC_CFG_CORECLK_RESET;
  6638. if (tg3_flag(tp, PCI_EXPRESS)) {
  6639. /* Force PCIe 1.0a mode */
  6640. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6641. !tg3_flag(tp, 57765_PLUS) &&
  6642. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6643. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6644. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6645. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6646. tw32(GRC_MISC_CFG, (1 << 29));
  6647. val |= (1 << 29);
  6648. }
  6649. }
  6650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6651. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6652. tw32(GRC_VCPU_EXT_CTRL,
  6653. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6654. }
  6655. /* Manage gphy power for all CPMU absent PCIe devices. */
  6656. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6657. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6658. tw32(GRC_MISC_CFG, val);
  6659. /* restore 5701 hardware bug workaround write method */
  6660. tp->write32 = write_op;
  6661. /* Unfortunately, we have to delay before the PCI read back.
  6662. * Some 575X chips even will not respond to a PCI cfg access
  6663. * when the reset command is given to the chip.
  6664. *
  6665. * How do these hardware designers expect things to work
  6666. * properly if the PCI write is posted for a long period
  6667. * of time? It is always necessary to have some method by
  6668. * which a register read back can occur to push the write
  6669. * out which does the reset.
  6670. *
  6671. * For most tg3 variants the trick below was working.
  6672. * Ho hum...
  6673. */
  6674. udelay(120);
  6675. /* Flush PCI posted writes. The normal MMIO registers
  6676. * are inaccessible at this time so this is the only
  6677. * way to make this reliably (actually, this is no longer
  6678. * the case, see above). I tried to use indirect
  6679. * register read/write but this upset some 5701 variants.
  6680. */
  6681. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6682. udelay(120);
  6683. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6684. u16 val16;
  6685. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6686. int i;
  6687. u32 cfg_val;
  6688. /* Wait for link training to complete. */
  6689. for (i = 0; i < 5000; i++)
  6690. udelay(100);
  6691. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6692. pci_write_config_dword(tp->pdev, 0xc4,
  6693. cfg_val | (1 << 15));
  6694. }
  6695. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6696. pci_read_config_word(tp->pdev,
  6697. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6698. &val16);
  6699. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6700. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6701. /*
  6702. * Older PCIe devices only support the 128 byte
  6703. * MPS setting. Enforce the restriction.
  6704. */
  6705. if (!tg3_flag(tp, CPMU_PRESENT))
  6706. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6707. pci_write_config_word(tp->pdev,
  6708. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6709. val16);
  6710. /* Clear error status */
  6711. pci_write_config_word(tp->pdev,
  6712. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6713. PCI_EXP_DEVSTA_CED |
  6714. PCI_EXP_DEVSTA_NFED |
  6715. PCI_EXP_DEVSTA_FED |
  6716. PCI_EXP_DEVSTA_URD);
  6717. }
  6718. tg3_restore_pci_state(tp);
  6719. tg3_flag_clear(tp, CHIP_RESETTING);
  6720. tg3_flag_clear(tp, ERROR_PROCESSED);
  6721. val = 0;
  6722. if (tg3_flag(tp, 5780_CLASS))
  6723. val = tr32(MEMARB_MODE);
  6724. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6725. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6726. tg3_stop_fw(tp);
  6727. tw32(0x5000, 0x400);
  6728. }
  6729. tw32(GRC_MODE, tp->grc_mode);
  6730. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6731. val = tr32(0xc4);
  6732. tw32(0xc4, val | (1 << 15));
  6733. }
  6734. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6735. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6736. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6737. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6738. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6739. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6740. }
  6741. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6742. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6743. val = tp->mac_mode;
  6744. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6745. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6746. val = tp->mac_mode;
  6747. } else
  6748. val = 0;
  6749. tw32_f(MAC_MODE, val);
  6750. udelay(40);
  6751. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6752. err = tg3_poll_fw(tp);
  6753. if (err)
  6754. return err;
  6755. tg3_mdio_start(tp);
  6756. if (tg3_flag(tp, PCI_EXPRESS) &&
  6757. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6758. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6759. !tg3_flag(tp, 57765_PLUS)) {
  6760. val = tr32(0x7c00);
  6761. tw32(0x7c00, val | (1 << 25));
  6762. }
  6763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6764. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6765. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6766. }
  6767. /* Reprobe ASF enable state. */
  6768. tg3_flag_clear(tp, ENABLE_ASF);
  6769. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6770. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6771. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6772. u32 nic_cfg;
  6773. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6774. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6775. tg3_flag_set(tp, ENABLE_ASF);
  6776. tp->last_event_jiffies = jiffies;
  6777. if (tg3_flag(tp, 5750_PLUS))
  6778. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6779. }
  6780. }
  6781. return 0;
  6782. }
  6783. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6784. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6785. /* tp->lock is held. */
  6786. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6787. {
  6788. int err;
  6789. tg3_stop_fw(tp);
  6790. tg3_write_sig_pre_reset(tp, kind);
  6791. tg3_abort_hw(tp, silent);
  6792. err = tg3_chip_reset(tp);
  6793. __tg3_set_mac_addr(tp, 0);
  6794. tg3_write_sig_legacy(tp, kind);
  6795. tg3_write_sig_post_reset(tp, kind);
  6796. if (tp->hw_stats) {
  6797. /* Save the stats across chip resets... */
  6798. tg3_get_nstats(tp, &tp->net_stats_prev);
  6799. tg3_get_estats(tp, &tp->estats_prev);
  6800. /* And make sure the next sample is new data */
  6801. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6802. }
  6803. if (err)
  6804. return err;
  6805. return 0;
  6806. }
  6807. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6808. {
  6809. struct tg3 *tp = netdev_priv(dev);
  6810. struct sockaddr *addr = p;
  6811. int err = 0, skip_mac_1 = 0;
  6812. if (!is_valid_ether_addr(addr->sa_data))
  6813. return -EADDRNOTAVAIL;
  6814. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6815. if (!netif_running(dev))
  6816. return 0;
  6817. if (tg3_flag(tp, ENABLE_ASF)) {
  6818. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6819. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6820. addr0_low = tr32(MAC_ADDR_0_LOW);
  6821. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6822. addr1_low = tr32(MAC_ADDR_1_LOW);
  6823. /* Skip MAC addr 1 if ASF is using it. */
  6824. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6825. !(addr1_high == 0 && addr1_low == 0))
  6826. skip_mac_1 = 1;
  6827. }
  6828. spin_lock_bh(&tp->lock);
  6829. __tg3_set_mac_addr(tp, skip_mac_1);
  6830. spin_unlock_bh(&tp->lock);
  6831. return err;
  6832. }
  6833. /* tp->lock is held. */
  6834. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6835. dma_addr_t mapping, u32 maxlen_flags,
  6836. u32 nic_addr)
  6837. {
  6838. tg3_write_mem(tp,
  6839. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6840. ((u64) mapping >> 32));
  6841. tg3_write_mem(tp,
  6842. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6843. ((u64) mapping & 0xffffffff));
  6844. tg3_write_mem(tp,
  6845. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6846. maxlen_flags);
  6847. if (!tg3_flag(tp, 5705_PLUS))
  6848. tg3_write_mem(tp,
  6849. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6850. nic_addr);
  6851. }
  6852. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6853. {
  6854. int i = 0;
  6855. if (!tg3_flag(tp, ENABLE_TSS)) {
  6856. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6857. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6858. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6859. } else {
  6860. tw32(HOSTCC_TXCOL_TICKS, 0);
  6861. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6862. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6863. for (; i < tp->txq_cnt; i++) {
  6864. u32 reg;
  6865. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6866. tw32(reg, ec->tx_coalesce_usecs);
  6867. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6868. tw32(reg, ec->tx_max_coalesced_frames);
  6869. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6870. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6871. }
  6872. }
  6873. for (; i < tp->irq_max - 1; i++) {
  6874. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6875. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6876. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6877. }
  6878. }
  6879. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6880. {
  6881. int i = 0;
  6882. u32 limit = tp->rxq_cnt;
  6883. if (!tg3_flag(tp, ENABLE_RSS)) {
  6884. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6885. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6886. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6887. limit--;
  6888. } else {
  6889. tw32(HOSTCC_RXCOL_TICKS, 0);
  6890. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6891. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6892. }
  6893. for (; i < limit; i++) {
  6894. u32 reg;
  6895. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6896. tw32(reg, ec->rx_coalesce_usecs);
  6897. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6898. tw32(reg, ec->rx_max_coalesced_frames);
  6899. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6900. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6901. }
  6902. for (; i < tp->irq_max - 1; i++) {
  6903. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6904. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6905. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6906. }
  6907. }
  6908. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6909. {
  6910. tg3_coal_tx_init(tp, ec);
  6911. tg3_coal_rx_init(tp, ec);
  6912. if (!tg3_flag(tp, 5705_PLUS)) {
  6913. u32 val = ec->stats_block_coalesce_usecs;
  6914. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6915. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6916. if (!netif_carrier_ok(tp->dev))
  6917. val = 0;
  6918. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6919. }
  6920. }
  6921. /* tp->lock is held. */
  6922. static void tg3_rings_reset(struct tg3 *tp)
  6923. {
  6924. int i;
  6925. u32 stblk, txrcb, rxrcb, limit;
  6926. struct tg3_napi *tnapi = &tp->napi[0];
  6927. /* Disable all transmit rings but the first. */
  6928. if (!tg3_flag(tp, 5705_PLUS))
  6929. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6930. else if (tg3_flag(tp, 5717_PLUS))
  6931. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6932. else if (tg3_flag(tp, 57765_CLASS))
  6933. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6934. else
  6935. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6936. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6937. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6938. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6939. BDINFO_FLAGS_DISABLED);
  6940. /* Disable all receive return rings but the first. */
  6941. if (tg3_flag(tp, 5717_PLUS))
  6942. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6943. else if (!tg3_flag(tp, 5705_PLUS))
  6944. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6945. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6946. tg3_flag(tp, 57765_CLASS))
  6947. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6948. else
  6949. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6950. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6951. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6952. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6953. BDINFO_FLAGS_DISABLED);
  6954. /* Disable interrupts */
  6955. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6956. tp->napi[0].chk_msi_cnt = 0;
  6957. tp->napi[0].last_rx_cons = 0;
  6958. tp->napi[0].last_tx_cons = 0;
  6959. /* Zero mailbox registers. */
  6960. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6961. for (i = 1; i < tp->irq_max; i++) {
  6962. tp->napi[i].tx_prod = 0;
  6963. tp->napi[i].tx_cons = 0;
  6964. if (tg3_flag(tp, ENABLE_TSS))
  6965. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6966. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6967. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6968. tp->napi[i].chk_msi_cnt = 0;
  6969. tp->napi[i].last_rx_cons = 0;
  6970. tp->napi[i].last_tx_cons = 0;
  6971. }
  6972. if (!tg3_flag(tp, ENABLE_TSS))
  6973. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6974. } else {
  6975. tp->napi[0].tx_prod = 0;
  6976. tp->napi[0].tx_cons = 0;
  6977. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6978. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6979. }
  6980. /* Make sure the NIC-based send BD rings are disabled. */
  6981. if (!tg3_flag(tp, 5705_PLUS)) {
  6982. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6983. for (i = 0; i < 16; i++)
  6984. tw32_tx_mbox(mbox + i * 8, 0);
  6985. }
  6986. txrcb = NIC_SRAM_SEND_RCB;
  6987. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6988. /* Clear status block in ram. */
  6989. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6990. /* Set status block DMA address */
  6991. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6992. ((u64) tnapi->status_mapping >> 32));
  6993. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6994. ((u64) tnapi->status_mapping & 0xffffffff));
  6995. if (tnapi->tx_ring) {
  6996. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6997. (TG3_TX_RING_SIZE <<
  6998. BDINFO_FLAGS_MAXLEN_SHIFT),
  6999. NIC_SRAM_TX_BUFFER_DESC);
  7000. txrcb += TG3_BDINFO_SIZE;
  7001. }
  7002. if (tnapi->rx_rcb) {
  7003. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7004. (tp->rx_ret_ring_mask + 1) <<
  7005. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7006. rxrcb += TG3_BDINFO_SIZE;
  7007. }
  7008. stblk = HOSTCC_STATBLCK_RING1;
  7009. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7010. u64 mapping = (u64)tnapi->status_mapping;
  7011. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7012. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7013. /* Clear status block in ram. */
  7014. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7015. if (tnapi->tx_ring) {
  7016. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7017. (TG3_TX_RING_SIZE <<
  7018. BDINFO_FLAGS_MAXLEN_SHIFT),
  7019. NIC_SRAM_TX_BUFFER_DESC);
  7020. txrcb += TG3_BDINFO_SIZE;
  7021. }
  7022. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7023. ((tp->rx_ret_ring_mask + 1) <<
  7024. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7025. stblk += 8;
  7026. rxrcb += TG3_BDINFO_SIZE;
  7027. }
  7028. }
  7029. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7030. {
  7031. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7032. if (!tg3_flag(tp, 5750_PLUS) ||
  7033. tg3_flag(tp, 5780_CLASS) ||
  7034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7036. tg3_flag(tp, 57765_PLUS))
  7037. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7038. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7040. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7041. else
  7042. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7043. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7044. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7045. val = min(nic_rep_thresh, host_rep_thresh);
  7046. tw32(RCVBDI_STD_THRESH, val);
  7047. if (tg3_flag(tp, 57765_PLUS))
  7048. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7049. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7050. return;
  7051. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7052. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7053. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7054. tw32(RCVBDI_JUMBO_THRESH, val);
  7055. if (tg3_flag(tp, 57765_PLUS))
  7056. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7057. }
  7058. static inline u32 calc_crc(unsigned char *buf, int len)
  7059. {
  7060. u32 reg;
  7061. u32 tmp;
  7062. int j, k;
  7063. reg = 0xffffffff;
  7064. for (j = 0; j < len; j++) {
  7065. reg ^= buf[j];
  7066. for (k = 0; k < 8; k++) {
  7067. tmp = reg & 0x01;
  7068. reg >>= 1;
  7069. if (tmp)
  7070. reg ^= 0xedb88320;
  7071. }
  7072. }
  7073. return ~reg;
  7074. }
  7075. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7076. {
  7077. /* accept or reject all multicast frames */
  7078. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7079. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7080. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7081. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7082. }
  7083. static void __tg3_set_rx_mode(struct net_device *dev)
  7084. {
  7085. struct tg3 *tp = netdev_priv(dev);
  7086. u32 rx_mode;
  7087. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7088. RX_MODE_KEEP_VLAN_TAG);
  7089. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7090. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7091. * flag clear.
  7092. */
  7093. if (!tg3_flag(tp, ENABLE_ASF))
  7094. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7095. #endif
  7096. if (dev->flags & IFF_PROMISC) {
  7097. /* Promiscuous mode. */
  7098. rx_mode |= RX_MODE_PROMISC;
  7099. } else if (dev->flags & IFF_ALLMULTI) {
  7100. /* Accept all multicast. */
  7101. tg3_set_multi(tp, 1);
  7102. } else if (netdev_mc_empty(dev)) {
  7103. /* Reject all multicast. */
  7104. tg3_set_multi(tp, 0);
  7105. } else {
  7106. /* Accept one or more multicast(s). */
  7107. struct netdev_hw_addr *ha;
  7108. u32 mc_filter[4] = { 0, };
  7109. u32 regidx;
  7110. u32 bit;
  7111. u32 crc;
  7112. netdev_for_each_mc_addr(ha, dev) {
  7113. crc = calc_crc(ha->addr, ETH_ALEN);
  7114. bit = ~crc & 0x7f;
  7115. regidx = (bit & 0x60) >> 5;
  7116. bit &= 0x1f;
  7117. mc_filter[regidx] |= (1 << bit);
  7118. }
  7119. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7120. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7121. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7122. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7123. }
  7124. if (rx_mode != tp->rx_mode) {
  7125. tp->rx_mode = rx_mode;
  7126. tw32_f(MAC_RX_MODE, rx_mode);
  7127. udelay(10);
  7128. }
  7129. }
  7130. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7131. {
  7132. int i;
  7133. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7134. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7135. }
  7136. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7137. {
  7138. int i;
  7139. if (!tg3_flag(tp, SUPPORT_MSIX))
  7140. return;
  7141. if (tp->irq_cnt <= 2) {
  7142. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7143. return;
  7144. }
  7145. /* Validate table against current IRQ count */
  7146. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7147. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  7148. break;
  7149. }
  7150. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7151. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7152. }
  7153. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7154. {
  7155. int i = 0;
  7156. u32 reg = MAC_RSS_INDIR_TBL_0;
  7157. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7158. u32 val = tp->rss_ind_tbl[i];
  7159. i++;
  7160. for (; i % 8; i++) {
  7161. val <<= 4;
  7162. val |= tp->rss_ind_tbl[i];
  7163. }
  7164. tw32(reg, val);
  7165. reg += 4;
  7166. }
  7167. }
  7168. /* tp->lock is held. */
  7169. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7170. {
  7171. u32 val, rdmac_mode;
  7172. int i, err, limit;
  7173. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7174. tg3_disable_ints(tp);
  7175. tg3_stop_fw(tp);
  7176. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7177. if (tg3_flag(tp, INIT_COMPLETE))
  7178. tg3_abort_hw(tp, 1);
  7179. /* Enable MAC control of LPI */
  7180. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7181. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7182. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7183. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7184. tw32_f(TG3_CPMU_EEE_CTRL,
  7185. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7186. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7187. TG3_CPMU_EEEMD_LPI_IN_TX |
  7188. TG3_CPMU_EEEMD_LPI_IN_RX |
  7189. TG3_CPMU_EEEMD_EEE_ENABLE;
  7190. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7191. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7192. if (tg3_flag(tp, ENABLE_APE))
  7193. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7194. tw32_f(TG3_CPMU_EEE_MODE, val);
  7195. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7196. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7197. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7198. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7199. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7200. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7201. }
  7202. if (reset_phy)
  7203. tg3_phy_reset(tp);
  7204. err = tg3_chip_reset(tp);
  7205. if (err)
  7206. return err;
  7207. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7208. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7209. val = tr32(TG3_CPMU_CTRL);
  7210. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7211. tw32(TG3_CPMU_CTRL, val);
  7212. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7213. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7214. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7215. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7216. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7217. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7218. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7219. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7220. val = tr32(TG3_CPMU_HST_ACC);
  7221. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7222. val |= CPMU_HST_ACC_MACCLK_6_25;
  7223. tw32(TG3_CPMU_HST_ACC, val);
  7224. }
  7225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7226. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7227. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7228. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7229. tw32(PCIE_PWR_MGMT_THRESH, val);
  7230. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7231. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7232. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7233. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7234. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7235. }
  7236. if (tg3_flag(tp, L1PLLPD_EN)) {
  7237. u32 grc_mode = tr32(GRC_MODE);
  7238. /* Access the lower 1K of PL PCIE block registers. */
  7239. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7240. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7241. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7242. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7243. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7244. tw32(GRC_MODE, grc_mode);
  7245. }
  7246. if (tg3_flag(tp, 57765_CLASS)) {
  7247. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7248. u32 grc_mode = tr32(GRC_MODE);
  7249. /* Access the lower 1K of PL PCIE block registers. */
  7250. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7251. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7252. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7253. TG3_PCIE_PL_LO_PHYCTL5);
  7254. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7255. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7256. tw32(GRC_MODE, grc_mode);
  7257. }
  7258. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7259. u32 grc_mode = tr32(GRC_MODE);
  7260. /* Access the lower 1K of DL PCIE block registers. */
  7261. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7262. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7263. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7264. TG3_PCIE_DL_LO_FTSMAX);
  7265. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7266. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7267. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7268. tw32(GRC_MODE, grc_mode);
  7269. }
  7270. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7271. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7272. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7273. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7274. }
  7275. /* This works around an issue with Athlon chipsets on
  7276. * B3 tigon3 silicon. This bit has no effect on any
  7277. * other revision. But do not set this on PCI Express
  7278. * chips and don't even touch the clocks if the CPMU is present.
  7279. */
  7280. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7281. if (!tg3_flag(tp, PCI_EXPRESS))
  7282. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7283. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7284. }
  7285. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7286. tg3_flag(tp, PCIX_MODE)) {
  7287. val = tr32(TG3PCI_PCISTATE);
  7288. val |= PCISTATE_RETRY_SAME_DMA;
  7289. tw32(TG3PCI_PCISTATE, val);
  7290. }
  7291. if (tg3_flag(tp, ENABLE_APE)) {
  7292. /* Allow reads and writes to the
  7293. * APE register and memory space.
  7294. */
  7295. val = tr32(TG3PCI_PCISTATE);
  7296. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7297. PCISTATE_ALLOW_APE_SHMEM_WR |
  7298. PCISTATE_ALLOW_APE_PSPACE_WR;
  7299. tw32(TG3PCI_PCISTATE, val);
  7300. }
  7301. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7302. /* Enable some hw fixes. */
  7303. val = tr32(TG3PCI_MSI_DATA);
  7304. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7305. tw32(TG3PCI_MSI_DATA, val);
  7306. }
  7307. /* Descriptor ring init may make accesses to the
  7308. * NIC SRAM area to setup the TX descriptors, so we
  7309. * can only do this after the hardware has been
  7310. * successfully reset.
  7311. */
  7312. err = tg3_init_rings(tp);
  7313. if (err)
  7314. return err;
  7315. if (tg3_flag(tp, 57765_PLUS)) {
  7316. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7317. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7318. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7319. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7320. if (!tg3_flag(tp, 57765_CLASS) &&
  7321. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7322. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7323. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7324. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7325. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7326. /* This value is determined during the probe time DMA
  7327. * engine test, tg3_test_dma.
  7328. */
  7329. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7330. }
  7331. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7332. GRC_MODE_4X_NIC_SEND_RINGS |
  7333. GRC_MODE_NO_TX_PHDR_CSUM |
  7334. GRC_MODE_NO_RX_PHDR_CSUM);
  7335. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7336. /* Pseudo-header checksum is done by hardware logic and not
  7337. * the offload processers, so make the chip do the pseudo-
  7338. * header checksums on receive. For transmit it is more
  7339. * convenient to do the pseudo-header checksum in software
  7340. * as Linux does that on transmit for us in all cases.
  7341. */
  7342. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7343. tw32(GRC_MODE,
  7344. tp->grc_mode |
  7345. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7346. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7347. val = tr32(GRC_MISC_CFG);
  7348. val &= ~0xff;
  7349. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7350. tw32(GRC_MISC_CFG, val);
  7351. /* Initialize MBUF/DESC pool. */
  7352. if (tg3_flag(tp, 5750_PLUS)) {
  7353. /* Do nothing. */
  7354. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7355. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7356. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7357. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7358. else
  7359. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7360. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7361. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7362. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7363. int fw_len;
  7364. fw_len = tp->fw_len;
  7365. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7366. tw32(BUFMGR_MB_POOL_ADDR,
  7367. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7368. tw32(BUFMGR_MB_POOL_SIZE,
  7369. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7370. }
  7371. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7372. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7373. tp->bufmgr_config.mbuf_read_dma_low_water);
  7374. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7375. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7376. tw32(BUFMGR_MB_HIGH_WATER,
  7377. tp->bufmgr_config.mbuf_high_water);
  7378. } else {
  7379. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7380. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7381. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7382. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7383. tw32(BUFMGR_MB_HIGH_WATER,
  7384. tp->bufmgr_config.mbuf_high_water_jumbo);
  7385. }
  7386. tw32(BUFMGR_DMA_LOW_WATER,
  7387. tp->bufmgr_config.dma_low_water);
  7388. tw32(BUFMGR_DMA_HIGH_WATER,
  7389. tp->bufmgr_config.dma_high_water);
  7390. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7392. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7394. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7395. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7396. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7397. tw32(BUFMGR_MODE, val);
  7398. for (i = 0; i < 2000; i++) {
  7399. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7400. break;
  7401. udelay(10);
  7402. }
  7403. if (i >= 2000) {
  7404. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7405. return -ENODEV;
  7406. }
  7407. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7408. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7409. tg3_setup_rxbd_thresholds(tp);
  7410. /* Initialize TG3_BDINFO's at:
  7411. * RCVDBDI_STD_BD: standard eth size rx ring
  7412. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7413. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7414. *
  7415. * like so:
  7416. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7417. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7418. * ring attribute flags
  7419. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7420. *
  7421. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7422. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7423. *
  7424. * The size of each ring is fixed in the firmware, but the location is
  7425. * configurable.
  7426. */
  7427. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7428. ((u64) tpr->rx_std_mapping >> 32));
  7429. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7430. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7431. if (!tg3_flag(tp, 5717_PLUS))
  7432. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7433. NIC_SRAM_RX_BUFFER_DESC);
  7434. /* Disable the mini ring */
  7435. if (!tg3_flag(tp, 5705_PLUS))
  7436. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7437. BDINFO_FLAGS_DISABLED);
  7438. /* Program the jumbo buffer descriptor ring control
  7439. * blocks on those devices that have them.
  7440. */
  7441. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7442. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7443. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7444. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7445. ((u64) tpr->rx_jmb_mapping >> 32));
  7446. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7447. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7448. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7449. BDINFO_FLAGS_MAXLEN_SHIFT;
  7450. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7451. val | BDINFO_FLAGS_USE_EXT_RECV);
  7452. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7453. tg3_flag(tp, 57765_CLASS))
  7454. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7455. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7456. } else {
  7457. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7458. BDINFO_FLAGS_DISABLED);
  7459. }
  7460. if (tg3_flag(tp, 57765_PLUS)) {
  7461. val = TG3_RX_STD_RING_SIZE(tp);
  7462. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7463. val |= (TG3_RX_STD_DMA_SZ << 2);
  7464. } else
  7465. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7466. } else
  7467. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7468. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7469. tpr->rx_std_prod_idx = tp->rx_pending;
  7470. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7471. tpr->rx_jmb_prod_idx =
  7472. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7473. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7474. tg3_rings_reset(tp);
  7475. /* Initialize MAC address and backoff seed. */
  7476. __tg3_set_mac_addr(tp, 0);
  7477. /* MTU + ethernet header + FCS + optional VLAN tag */
  7478. tw32(MAC_RX_MTU_SIZE,
  7479. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7480. /* The slot time is changed by tg3_setup_phy if we
  7481. * run at gigabit with half duplex.
  7482. */
  7483. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7484. (6 << TX_LENGTHS_IPG_SHIFT) |
  7485. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7486. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7487. val |= tr32(MAC_TX_LENGTHS) &
  7488. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7489. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7490. tw32(MAC_TX_LENGTHS, val);
  7491. /* Receive rules. */
  7492. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7493. tw32(RCVLPC_CONFIG, 0x0181);
  7494. /* Calculate RDMAC_MODE setting early, we need it to determine
  7495. * the RCVLPC_STATE_ENABLE mask.
  7496. */
  7497. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7498. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7499. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7500. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7501. RDMAC_MODE_LNGREAD_ENAB);
  7502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7503. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7507. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7508. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7509. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7511. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7512. if (tg3_flag(tp, TSO_CAPABLE) &&
  7513. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7514. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7515. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7516. !tg3_flag(tp, IS_5788)) {
  7517. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7518. }
  7519. }
  7520. if (tg3_flag(tp, PCI_EXPRESS))
  7521. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7522. if (tg3_flag(tp, HW_TSO_1) ||
  7523. tg3_flag(tp, HW_TSO_2) ||
  7524. tg3_flag(tp, HW_TSO_3))
  7525. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7526. if (tg3_flag(tp, 57765_PLUS) ||
  7527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7529. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7531. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7536. tg3_flag(tp, 57765_PLUS)) {
  7537. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7538. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7539. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7540. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7541. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7542. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7543. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7544. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7545. }
  7546. tw32(TG3_RDMA_RSRVCTRL_REG,
  7547. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7548. }
  7549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7551. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7552. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7553. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7554. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7555. }
  7556. /* Receive/send statistics. */
  7557. if (tg3_flag(tp, 5750_PLUS)) {
  7558. val = tr32(RCVLPC_STATS_ENABLE);
  7559. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7560. tw32(RCVLPC_STATS_ENABLE, val);
  7561. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7562. tg3_flag(tp, TSO_CAPABLE)) {
  7563. val = tr32(RCVLPC_STATS_ENABLE);
  7564. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7565. tw32(RCVLPC_STATS_ENABLE, val);
  7566. } else {
  7567. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7568. }
  7569. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7570. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7571. tw32(SNDDATAI_STATSCTRL,
  7572. (SNDDATAI_SCTRL_ENABLE |
  7573. SNDDATAI_SCTRL_FASTUPD));
  7574. /* Setup host coalescing engine. */
  7575. tw32(HOSTCC_MODE, 0);
  7576. for (i = 0; i < 2000; i++) {
  7577. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7578. break;
  7579. udelay(10);
  7580. }
  7581. __tg3_set_coalesce(tp, &tp->coal);
  7582. if (!tg3_flag(tp, 5705_PLUS)) {
  7583. /* Status/statistics block address. See tg3_timer,
  7584. * the tg3_periodic_fetch_stats call there, and
  7585. * tg3_get_stats to see how this works for 5705/5750 chips.
  7586. */
  7587. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7588. ((u64) tp->stats_mapping >> 32));
  7589. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7590. ((u64) tp->stats_mapping & 0xffffffff));
  7591. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7592. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7593. /* Clear statistics and status block memory areas */
  7594. for (i = NIC_SRAM_STATS_BLK;
  7595. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7596. i += sizeof(u32)) {
  7597. tg3_write_mem(tp, i, 0);
  7598. udelay(40);
  7599. }
  7600. }
  7601. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7602. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7603. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7604. if (!tg3_flag(tp, 5705_PLUS))
  7605. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7606. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7607. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7608. /* reset to prevent losing 1st rx packet intermittently */
  7609. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7610. udelay(10);
  7611. }
  7612. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7613. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7614. MAC_MODE_FHDE_ENABLE;
  7615. if (tg3_flag(tp, ENABLE_APE))
  7616. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7617. if (!tg3_flag(tp, 5705_PLUS) &&
  7618. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7619. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7620. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7621. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7622. udelay(40);
  7623. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7624. * If TG3_FLAG_IS_NIC is zero, we should read the
  7625. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7626. * whether used as inputs or outputs, are set by boot code after
  7627. * reset.
  7628. */
  7629. if (!tg3_flag(tp, IS_NIC)) {
  7630. u32 gpio_mask;
  7631. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7632. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7633. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7635. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7636. GRC_LCLCTRL_GPIO_OUTPUT3;
  7637. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7638. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7639. tp->grc_local_ctrl &= ~gpio_mask;
  7640. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7641. /* GPIO1 must be driven high for eeprom write protect */
  7642. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7643. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7644. GRC_LCLCTRL_GPIO_OUTPUT1);
  7645. }
  7646. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7647. udelay(100);
  7648. if (tg3_flag(tp, USING_MSIX)) {
  7649. val = tr32(MSGINT_MODE);
  7650. val |= MSGINT_MODE_ENABLE;
  7651. if (tp->irq_cnt > 1)
  7652. val |= MSGINT_MODE_MULTIVEC_EN;
  7653. if (!tg3_flag(tp, 1SHOT_MSI))
  7654. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7655. tw32(MSGINT_MODE, val);
  7656. }
  7657. if (!tg3_flag(tp, 5705_PLUS)) {
  7658. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7659. udelay(40);
  7660. }
  7661. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7662. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7663. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7664. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7665. WDMAC_MODE_LNGREAD_ENAB);
  7666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7667. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7668. if (tg3_flag(tp, TSO_CAPABLE) &&
  7669. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7670. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7671. /* nothing */
  7672. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7673. !tg3_flag(tp, IS_5788)) {
  7674. val |= WDMAC_MODE_RX_ACCEL;
  7675. }
  7676. }
  7677. /* Enable host coalescing bug fix */
  7678. if (tg3_flag(tp, 5755_PLUS))
  7679. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7680. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7681. val |= WDMAC_MODE_BURST_ALL_DATA;
  7682. tw32_f(WDMAC_MODE, val);
  7683. udelay(40);
  7684. if (tg3_flag(tp, PCIX_MODE)) {
  7685. u16 pcix_cmd;
  7686. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7687. &pcix_cmd);
  7688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7689. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7690. pcix_cmd |= PCI_X_CMD_READ_2K;
  7691. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7692. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7693. pcix_cmd |= PCI_X_CMD_READ_2K;
  7694. }
  7695. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7696. pcix_cmd);
  7697. }
  7698. tw32_f(RDMAC_MODE, rdmac_mode);
  7699. udelay(40);
  7700. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7701. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7702. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7703. break;
  7704. }
  7705. if (i < TG3_NUM_RDMA_CHANNELS) {
  7706. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7707. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7708. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7709. tg3_flag_set(tp, 5719_RDMA_BUG);
  7710. }
  7711. }
  7712. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7713. if (!tg3_flag(tp, 5705_PLUS))
  7714. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7716. tw32(SNDDATAC_MODE,
  7717. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7718. else
  7719. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7720. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7721. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7722. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7723. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7724. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7725. tw32(RCVDBDI_MODE, val);
  7726. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7727. if (tg3_flag(tp, HW_TSO_1) ||
  7728. tg3_flag(tp, HW_TSO_2) ||
  7729. tg3_flag(tp, HW_TSO_3))
  7730. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7731. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7732. if (tg3_flag(tp, ENABLE_TSS))
  7733. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7734. tw32(SNDBDI_MODE, val);
  7735. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7736. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7737. err = tg3_load_5701_a0_firmware_fix(tp);
  7738. if (err)
  7739. return err;
  7740. }
  7741. if (tg3_flag(tp, TSO_CAPABLE)) {
  7742. err = tg3_load_tso_firmware(tp);
  7743. if (err)
  7744. return err;
  7745. }
  7746. tp->tx_mode = TX_MODE_ENABLE;
  7747. if (tg3_flag(tp, 5755_PLUS) ||
  7748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7749. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7751. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7752. tp->tx_mode &= ~val;
  7753. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7754. }
  7755. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7756. udelay(100);
  7757. if (tg3_flag(tp, ENABLE_RSS)) {
  7758. tg3_rss_write_indir_tbl(tp);
  7759. /* Setup the "secret" hash key. */
  7760. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7761. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7762. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7763. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7764. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7765. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7766. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7767. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7768. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7769. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7770. }
  7771. tp->rx_mode = RX_MODE_ENABLE;
  7772. if (tg3_flag(tp, 5755_PLUS))
  7773. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7774. if (tg3_flag(tp, ENABLE_RSS))
  7775. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7776. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7777. RX_MODE_RSS_IPV6_HASH_EN |
  7778. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7779. RX_MODE_RSS_IPV4_HASH_EN |
  7780. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7781. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7782. udelay(10);
  7783. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7784. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7785. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7786. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7787. udelay(10);
  7788. }
  7789. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7790. udelay(10);
  7791. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7792. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7793. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7794. /* Set drive transmission level to 1.2V */
  7795. /* only if the signal pre-emphasis bit is not set */
  7796. val = tr32(MAC_SERDES_CFG);
  7797. val &= 0xfffff000;
  7798. val |= 0x880;
  7799. tw32(MAC_SERDES_CFG, val);
  7800. }
  7801. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7802. tw32(MAC_SERDES_CFG, 0x616000);
  7803. }
  7804. /* Prevent chip from dropping frames when flow control
  7805. * is enabled.
  7806. */
  7807. if (tg3_flag(tp, 57765_CLASS))
  7808. val = 1;
  7809. else
  7810. val = 2;
  7811. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7813. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7814. /* Use hardware link auto-negotiation */
  7815. tg3_flag_set(tp, HW_AUTONEG);
  7816. }
  7817. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7819. u32 tmp;
  7820. tmp = tr32(SERDES_RX_CTRL);
  7821. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7822. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7823. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7824. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7825. }
  7826. if (!tg3_flag(tp, USE_PHYLIB)) {
  7827. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7828. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7829. err = tg3_setup_phy(tp, 0);
  7830. if (err)
  7831. return err;
  7832. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7833. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7834. u32 tmp;
  7835. /* Clear CRC stats. */
  7836. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7837. tg3_writephy(tp, MII_TG3_TEST1,
  7838. tmp | MII_TG3_TEST1_CRC_EN);
  7839. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7840. }
  7841. }
  7842. }
  7843. __tg3_set_rx_mode(tp->dev);
  7844. /* Initialize receive rules. */
  7845. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7846. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7847. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7848. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7849. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7850. limit = 8;
  7851. else
  7852. limit = 16;
  7853. if (tg3_flag(tp, ENABLE_ASF))
  7854. limit -= 4;
  7855. switch (limit) {
  7856. case 16:
  7857. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7858. case 15:
  7859. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7860. case 14:
  7861. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7862. case 13:
  7863. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7864. case 12:
  7865. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7866. case 11:
  7867. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7868. case 10:
  7869. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7870. case 9:
  7871. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7872. case 8:
  7873. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7874. case 7:
  7875. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7876. case 6:
  7877. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7878. case 5:
  7879. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7880. case 4:
  7881. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7882. case 3:
  7883. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7884. case 2:
  7885. case 1:
  7886. default:
  7887. break;
  7888. }
  7889. if (tg3_flag(tp, ENABLE_APE))
  7890. /* Write our heartbeat update interval to APE. */
  7891. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7892. APE_HOST_HEARTBEAT_INT_DISABLE);
  7893. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7894. return 0;
  7895. }
  7896. /* Called at device open time to get the chip ready for
  7897. * packet processing. Invoked with tp->lock held.
  7898. */
  7899. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7900. {
  7901. tg3_switch_clocks(tp);
  7902. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7903. return tg3_reset_hw(tp, reset_phy);
  7904. }
  7905. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  7906. {
  7907. int i;
  7908. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  7909. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  7910. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  7911. off += len;
  7912. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  7913. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  7914. memset(ocir, 0, TG3_OCIR_LEN);
  7915. }
  7916. }
  7917. /* sysfs attributes for hwmon */
  7918. static ssize_t tg3_show_temp(struct device *dev,
  7919. struct device_attribute *devattr, char *buf)
  7920. {
  7921. struct pci_dev *pdev = to_pci_dev(dev);
  7922. struct net_device *netdev = pci_get_drvdata(pdev);
  7923. struct tg3 *tp = netdev_priv(netdev);
  7924. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  7925. u32 temperature;
  7926. spin_lock_bh(&tp->lock);
  7927. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  7928. sizeof(temperature));
  7929. spin_unlock_bh(&tp->lock);
  7930. return sprintf(buf, "%u\n", temperature);
  7931. }
  7932. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  7933. TG3_TEMP_SENSOR_OFFSET);
  7934. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  7935. TG3_TEMP_CAUTION_OFFSET);
  7936. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  7937. TG3_TEMP_MAX_OFFSET);
  7938. static struct attribute *tg3_attributes[] = {
  7939. &sensor_dev_attr_temp1_input.dev_attr.attr,
  7940. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  7941. &sensor_dev_attr_temp1_max.dev_attr.attr,
  7942. NULL
  7943. };
  7944. static const struct attribute_group tg3_group = {
  7945. .attrs = tg3_attributes,
  7946. };
  7947. static void tg3_hwmon_close(struct tg3 *tp)
  7948. {
  7949. if (tp->hwmon_dev) {
  7950. hwmon_device_unregister(tp->hwmon_dev);
  7951. tp->hwmon_dev = NULL;
  7952. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  7953. }
  7954. }
  7955. static void tg3_hwmon_open(struct tg3 *tp)
  7956. {
  7957. int i, err;
  7958. u32 size = 0;
  7959. struct pci_dev *pdev = tp->pdev;
  7960. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  7961. tg3_sd_scan_scratchpad(tp, ocirs);
  7962. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  7963. if (!ocirs[i].src_data_length)
  7964. continue;
  7965. size += ocirs[i].src_hdr_length;
  7966. size += ocirs[i].src_data_length;
  7967. }
  7968. if (!size)
  7969. return;
  7970. /* Register hwmon sysfs hooks */
  7971. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  7972. if (err) {
  7973. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  7974. return;
  7975. }
  7976. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  7977. if (IS_ERR(tp->hwmon_dev)) {
  7978. tp->hwmon_dev = NULL;
  7979. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  7980. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  7981. }
  7982. }
  7983. #define TG3_STAT_ADD32(PSTAT, REG) \
  7984. do { u32 __val = tr32(REG); \
  7985. (PSTAT)->low += __val; \
  7986. if ((PSTAT)->low < __val) \
  7987. (PSTAT)->high += 1; \
  7988. } while (0)
  7989. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7990. {
  7991. struct tg3_hw_stats *sp = tp->hw_stats;
  7992. if (!netif_carrier_ok(tp->dev))
  7993. return;
  7994. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7995. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7996. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7997. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7998. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7999. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8000. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8001. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8002. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8003. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8004. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8005. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8006. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8007. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8008. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8009. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8010. u32 val;
  8011. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8012. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8013. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8014. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8015. }
  8016. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8017. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8018. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8019. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8020. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8021. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8022. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8023. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8024. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8025. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8026. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8027. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8028. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8029. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8030. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8031. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8032. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8033. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8034. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8035. } else {
  8036. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8037. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8038. if (val) {
  8039. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8040. sp->rx_discards.low += val;
  8041. if (sp->rx_discards.low < val)
  8042. sp->rx_discards.high += 1;
  8043. }
  8044. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8045. }
  8046. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8047. }
  8048. static void tg3_chk_missed_msi(struct tg3 *tp)
  8049. {
  8050. u32 i;
  8051. for (i = 0; i < tp->irq_cnt; i++) {
  8052. struct tg3_napi *tnapi = &tp->napi[i];
  8053. if (tg3_has_work(tnapi)) {
  8054. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8055. tnapi->last_tx_cons == tnapi->tx_cons) {
  8056. if (tnapi->chk_msi_cnt < 1) {
  8057. tnapi->chk_msi_cnt++;
  8058. return;
  8059. }
  8060. tg3_msi(0, tnapi);
  8061. }
  8062. }
  8063. tnapi->chk_msi_cnt = 0;
  8064. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8065. tnapi->last_tx_cons = tnapi->tx_cons;
  8066. }
  8067. }
  8068. static void tg3_timer(unsigned long __opaque)
  8069. {
  8070. struct tg3 *tp = (struct tg3 *) __opaque;
  8071. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8072. goto restart_timer;
  8073. spin_lock(&tp->lock);
  8074. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8075. tg3_flag(tp, 57765_CLASS))
  8076. tg3_chk_missed_msi(tp);
  8077. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8078. /* All of this garbage is because when using non-tagged
  8079. * IRQ status the mailbox/status_block protocol the chip
  8080. * uses with the cpu is race prone.
  8081. */
  8082. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8083. tw32(GRC_LOCAL_CTRL,
  8084. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8085. } else {
  8086. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8087. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8088. }
  8089. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8090. spin_unlock(&tp->lock);
  8091. tg3_reset_task_schedule(tp);
  8092. goto restart_timer;
  8093. }
  8094. }
  8095. /* This part only runs once per second. */
  8096. if (!--tp->timer_counter) {
  8097. if (tg3_flag(tp, 5705_PLUS))
  8098. tg3_periodic_fetch_stats(tp);
  8099. if (tp->setlpicnt && !--tp->setlpicnt)
  8100. tg3_phy_eee_enable(tp);
  8101. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8102. u32 mac_stat;
  8103. int phy_event;
  8104. mac_stat = tr32(MAC_STATUS);
  8105. phy_event = 0;
  8106. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8107. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8108. phy_event = 1;
  8109. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8110. phy_event = 1;
  8111. if (phy_event)
  8112. tg3_setup_phy(tp, 0);
  8113. } else if (tg3_flag(tp, POLL_SERDES)) {
  8114. u32 mac_stat = tr32(MAC_STATUS);
  8115. int need_setup = 0;
  8116. if (netif_carrier_ok(tp->dev) &&
  8117. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8118. need_setup = 1;
  8119. }
  8120. if (!netif_carrier_ok(tp->dev) &&
  8121. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8122. MAC_STATUS_SIGNAL_DET))) {
  8123. need_setup = 1;
  8124. }
  8125. if (need_setup) {
  8126. if (!tp->serdes_counter) {
  8127. tw32_f(MAC_MODE,
  8128. (tp->mac_mode &
  8129. ~MAC_MODE_PORT_MODE_MASK));
  8130. udelay(40);
  8131. tw32_f(MAC_MODE, tp->mac_mode);
  8132. udelay(40);
  8133. }
  8134. tg3_setup_phy(tp, 0);
  8135. }
  8136. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8137. tg3_flag(tp, 5780_CLASS)) {
  8138. tg3_serdes_parallel_detect(tp);
  8139. }
  8140. tp->timer_counter = tp->timer_multiplier;
  8141. }
  8142. /* Heartbeat is only sent once every 2 seconds.
  8143. *
  8144. * The heartbeat is to tell the ASF firmware that the host
  8145. * driver is still alive. In the event that the OS crashes,
  8146. * ASF needs to reset the hardware to free up the FIFO space
  8147. * that may be filled with rx packets destined for the host.
  8148. * If the FIFO is full, ASF will no longer function properly.
  8149. *
  8150. * Unintended resets have been reported on real time kernels
  8151. * where the timer doesn't run on time. Netpoll will also have
  8152. * same problem.
  8153. *
  8154. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8155. * to check the ring condition when the heartbeat is expiring
  8156. * before doing the reset. This will prevent most unintended
  8157. * resets.
  8158. */
  8159. if (!--tp->asf_counter) {
  8160. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8161. tg3_wait_for_event_ack(tp);
  8162. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8163. FWCMD_NICDRV_ALIVE3);
  8164. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8165. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8166. TG3_FW_UPDATE_TIMEOUT_SEC);
  8167. tg3_generate_fw_event(tp);
  8168. }
  8169. tp->asf_counter = tp->asf_multiplier;
  8170. }
  8171. spin_unlock(&tp->lock);
  8172. restart_timer:
  8173. tp->timer.expires = jiffies + tp->timer_offset;
  8174. add_timer(&tp->timer);
  8175. }
  8176. static void __devinit tg3_timer_init(struct tg3 *tp)
  8177. {
  8178. if (tg3_flag(tp, TAGGED_STATUS) &&
  8179. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8180. !tg3_flag(tp, 57765_CLASS))
  8181. tp->timer_offset = HZ;
  8182. else
  8183. tp->timer_offset = HZ / 10;
  8184. BUG_ON(tp->timer_offset > HZ);
  8185. tp->timer_multiplier = (HZ / tp->timer_offset);
  8186. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8187. TG3_FW_UPDATE_FREQ_SEC;
  8188. init_timer(&tp->timer);
  8189. tp->timer.data = (unsigned long) tp;
  8190. tp->timer.function = tg3_timer;
  8191. }
  8192. static void tg3_timer_start(struct tg3 *tp)
  8193. {
  8194. tp->asf_counter = tp->asf_multiplier;
  8195. tp->timer_counter = tp->timer_multiplier;
  8196. tp->timer.expires = jiffies + tp->timer_offset;
  8197. add_timer(&tp->timer);
  8198. }
  8199. static void tg3_timer_stop(struct tg3 *tp)
  8200. {
  8201. del_timer_sync(&tp->timer);
  8202. }
  8203. /* Restart hardware after configuration changes, self-test, etc.
  8204. * Invoked with tp->lock held.
  8205. */
  8206. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8207. __releases(tp->lock)
  8208. __acquires(tp->lock)
  8209. {
  8210. int err;
  8211. err = tg3_init_hw(tp, reset_phy);
  8212. if (err) {
  8213. netdev_err(tp->dev,
  8214. "Failed to re-initialize device, aborting\n");
  8215. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8216. tg3_full_unlock(tp);
  8217. tg3_timer_stop(tp);
  8218. tp->irq_sync = 0;
  8219. tg3_napi_enable(tp);
  8220. dev_close(tp->dev);
  8221. tg3_full_lock(tp, 0);
  8222. }
  8223. return err;
  8224. }
  8225. static void tg3_reset_task(struct work_struct *work)
  8226. {
  8227. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8228. int err;
  8229. tg3_full_lock(tp, 0);
  8230. if (!netif_running(tp->dev)) {
  8231. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8232. tg3_full_unlock(tp);
  8233. return;
  8234. }
  8235. tg3_full_unlock(tp);
  8236. tg3_phy_stop(tp);
  8237. tg3_netif_stop(tp);
  8238. tg3_full_lock(tp, 1);
  8239. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8240. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8241. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8242. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8243. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8244. }
  8245. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8246. err = tg3_init_hw(tp, 1);
  8247. if (err)
  8248. goto out;
  8249. tg3_netif_start(tp);
  8250. out:
  8251. tg3_full_unlock(tp);
  8252. if (!err)
  8253. tg3_phy_start(tp);
  8254. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8255. }
  8256. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8257. {
  8258. irq_handler_t fn;
  8259. unsigned long flags;
  8260. char *name;
  8261. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8262. if (tp->irq_cnt == 1)
  8263. name = tp->dev->name;
  8264. else {
  8265. name = &tnapi->irq_lbl[0];
  8266. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8267. name[IFNAMSIZ-1] = 0;
  8268. }
  8269. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8270. fn = tg3_msi;
  8271. if (tg3_flag(tp, 1SHOT_MSI))
  8272. fn = tg3_msi_1shot;
  8273. flags = 0;
  8274. } else {
  8275. fn = tg3_interrupt;
  8276. if (tg3_flag(tp, TAGGED_STATUS))
  8277. fn = tg3_interrupt_tagged;
  8278. flags = IRQF_SHARED;
  8279. }
  8280. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8281. }
  8282. static int tg3_test_interrupt(struct tg3 *tp)
  8283. {
  8284. struct tg3_napi *tnapi = &tp->napi[0];
  8285. struct net_device *dev = tp->dev;
  8286. int err, i, intr_ok = 0;
  8287. u32 val;
  8288. if (!netif_running(dev))
  8289. return -ENODEV;
  8290. tg3_disable_ints(tp);
  8291. free_irq(tnapi->irq_vec, tnapi);
  8292. /*
  8293. * Turn off MSI one shot mode. Otherwise this test has no
  8294. * observable way to know whether the interrupt was delivered.
  8295. */
  8296. if (tg3_flag(tp, 57765_PLUS)) {
  8297. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8298. tw32(MSGINT_MODE, val);
  8299. }
  8300. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8301. IRQF_SHARED, dev->name, tnapi);
  8302. if (err)
  8303. return err;
  8304. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8305. tg3_enable_ints(tp);
  8306. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8307. tnapi->coal_now);
  8308. for (i = 0; i < 5; i++) {
  8309. u32 int_mbox, misc_host_ctrl;
  8310. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8311. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8312. if ((int_mbox != 0) ||
  8313. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8314. intr_ok = 1;
  8315. break;
  8316. }
  8317. if (tg3_flag(tp, 57765_PLUS) &&
  8318. tnapi->hw_status->status_tag != tnapi->last_tag)
  8319. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8320. msleep(10);
  8321. }
  8322. tg3_disable_ints(tp);
  8323. free_irq(tnapi->irq_vec, tnapi);
  8324. err = tg3_request_irq(tp, 0);
  8325. if (err)
  8326. return err;
  8327. if (intr_ok) {
  8328. /* Reenable MSI one shot mode. */
  8329. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8330. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8331. tw32(MSGINT_MODE, val);
  8332. }
  8333. return 0;
  8334. }
  8335. return -EIO;
  8336. }
  8337. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8338. * successfully restored
  8339. */
  8340. static int tg3_test_msi(struct tg3 *tp)
  8341. {
  8342. int err;
  8343. u16 pci_cmd;
  8344. if (!tg3_flag(tp, USING_MSI))
  8345. return 0;
  8346. /* Turn off SERR reporting in case MSI terminates with Master
  8347. * Abort.
  8348. */
  8349. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8350. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8351. pci_cmd & ~PCI_COMMAND_SERR);
  8352. err = tg3_test_interrupt(tp);
  8353. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8354. if (!err)
  8355. return 0;
  8356. /* other failures */
  8357. if (err != -EIO)
  8358. return err;
  8359. /* MSI test failed, go back to INTx mode */
  8360. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8361. "to INTx mode. Please report this failure to the PCI "
  8362. "maintainer and include system chipset information\n");
  8363. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8364. pci_disable_msi(tp->pdev);
  8365. tg3_flag_clear(tp, USING_MSI);
  8366. tp->napi[0].irq_vec = tp->pdev->irq;
  8367. err = tg3_request_irq(tp, 0);
  8368. if (err)
  8369. return err;
  8370. /* Need to reset the chip because the MSI cycle may have terminated
  8371. * with Master Abort.
  8372. */
  8373. tg3_full_lock(tp, 1);
  8374. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8375. err = tg3_init_hw(tp, 1);
  8376. tg3_full_unlock(tp);
  8377. if (err)
  8378. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8379. return err;
  8380. }
  8381. static int tg3_request_firmware(struct tg3 *tp)
  8382. {
  8383. const __be32 *fw_data;
  8384. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8385. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8386. tp->fw_needed);
  8387. return -ENOENT;
  8388. }
  8389. fw_data = (void *)tp->fw->data;
  8390. /* Firmware blob starts with version numbers, followed by
  8391. * start address and _full_ length including BSS sections
  8392. * (which must be longer than the actual data, of course
  8393. */
  8394. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8395. if (tp->fw_len < (tp->fw->size - 12)) {
  8396. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8397. tp->fw_len, tp->fw_needed);
  8398. release_firmware(tp->fw);
  8399. tp->fw = NULL;
  8400. return -EINVAL;
  8401. }
  8402. /* We no longer need firmware; we have it. */
  8403. tp->fw_needed = NULL;
  8404. return 0;
  8405. }
  8406. static u32 tg3_irq_count(struct tg3 *tp)
  8407. {
  8408. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8409. if (irq_cnt > 1) {
  8410. /* We want as many rx rings enabled as there are cpus.
  8411. * In multiqueue MSI-X mode, the first MSI-X vector
  8412. * only deals with link interrupts, etc, so we add
  8413. * one to the number of vectors we are requesting.
  8414. */
  8415. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8416. }
  8417. return irq_cnt;
  8418. }
  8419. static bool tg3_enable_msix(struct tg3 *tp)
  8420. {
  8421. int i, rc;
  8422. struct msix_entry msix_ent[tp->irq_max];
  8423. tp->txq_cnt = tp->txq_req;
  8424. tp->rxq_cnt = tp->rxq_req;
  8425. if (!tp->rxq_cnt)
  8426. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8427. if (tp->rxq_cnt > tp->rxq_max)
  8428. tp->rxq_cnt = tp->rxq_max;
  8429. /* Disable multiple TX rings by default. Simple round-robin hardware
  8430. * scheduling of the TX rings can cause starvation of rings with
  8431. * small packets when other rings have TSO or jumbo packets.
  8432. */
  8433. if (!tp->txq_req)
  8434. tp->txq_cnt = 1;
  8435. tp->irq_cnt = tg3_irq_count(tp);
  8436. for (i = 0; i < tp->irq_max; i++) {
  8437. msix_ent[i].entry = i;
  8438. msix_ent[i].vector = 0;
  8439. }
  8440. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8441. if (rc < 0) {
  8442. return false;
  8443. } else if (rc != 0) {
  8444. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8445. return false;
  8446. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8447. tp->irq_cnt, rc);
  8448. tp->irq_cnt = rc;
  8449. tp->rxq_cnt = max(rc - 1, 1);
  8450. if (tp->txq_cnt)
  8451. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8452. }
  8453. for (i = 0; i < tp->irq_max; i++)
  8454. tp->napi[i].irq_vec = msix_ent[i].vector;
  8455. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8456. pci_disable_msix(tp->pdev);
  8457. return false;
  8458. }
  8459. if (tp->irq_cnt == 1)
  8460. return true;
  8461. tg3_flag_set(tp, ENABLE_RSS);
  8462. if (tp->txq_cnt > 1)
  8463. tg3_flag_set(tp, ENABLE_TSS);
  8464. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8465. return true;
  8466. }
  8467. static void tg3_ints_init(struct tg3 *tp)
  8468. {
  8469. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8470. !tg3_flag(tp, TAGGED_STATUS)) {
  8471. /* All MSI supporting chips should support tagged
  8472. * status. Assert that this is the case.
  8473. */
  8474. netdev_warn(tp->dev,
  8475. "MSI without TAGGED_STATUS? Not using MSI\n");
  8476. goto defcfg;
  8477. }
  8478. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8479. tg3_flag_set(tp, USING_MSIX);
  8480. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8481. tg3_flag_set(tp, USING_MSI);
  8482. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8483. u32 msi_mode = tr32(MSGINT_MODE);
  8484. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8485. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8486. if (!tg3_flag(tp, 1SHOT_MSI))
  8487. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8488. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8489. }
  8490. defcfg:
  8491. if (!tg3_flag(tp, USING_MSIX)) {
  8492. tp->irq_cnt = 1;
  8493. tp->napi[0].irq_vec = tp->pdev->irq;
  8494. }
  8495. if (tp->irq_cnt == 1) {
  8496. tp->txq_cnt = 1;
  8497. tp->rxq_cnt = 1;
  8498. netif_set_real_num_tx_queues(tp->dev, 1);
  8499. netif_set_real_num_rx_queues(tp->dev, 1);
  8500. }
  8501. }
  8502. static void tg3_ints_fini(struct tg3 *tp)
  8503. {
  8504. if (tg3_flag(tp, USING_MSIX))
  8505. pci_disable_msix(tp->pdev);
  8506. else if (tg3_flag(tp, USING_MSI))
  8507. pci_disable_msi(tp->pdev);
  8508. tg3_flag_clear(tp, USING_MSI);
  8509. tg3_flag_clear(tp, USING_MSIX);
  8510. tg3_flag_clear(tp, ENABLE_RSS);
  8511. tg3_flag_clear(tp, ENABLE_TSS);
  8512. }
  8513. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq)
  8514. {
  8515. struct net_device *dev = tp->dev;
  8516. int i, err;
  8517. /*
  8518. * Setup interrupts first so we know how
  8519. * many NAPI resources to allocate
  8520. */
  8521. tg3_ints_init(tp);
  8522. tg3_rss_check_indir_tbl(tp);
  8523. /* The placement of this call is tied
  8524. * to the setup and use of Host TX descriptors.
  8525. */
  8526. err = tg3_alloc_consistent(tp);
  8527. if (err)
  8528. goto err_out1;
  8529. tg3_napi_init(tp);
  8530. tg3_napi_enable(tp);
  8531. for (i = 0; i < tp->irq_cnt; i++) {
  8532. struct tg3_napi *tnapi = &tp->napi[i];
  8533. err = tg3_request_irq(tp, i);
  8534. if (err) {
  8535. for (i--; i >= 0; i--) {
  8536. tnapi = &tp->napi[i];
  8537. free_irq(tnapi->irq_vec, tnapi);
  8538. }
  8539. goto err_out2;
  8540. }
  8541. }
  8542. tg3_full_lock(tp, 0);
  8543. err = tg3_init_hw(tp, reset_phy);
  8544. if (err) {
  8545. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8546. tg3_free_rings(tp);
  8547. }
  8548. tg3_full_unlock(tp);
  8549. if (err)
  8550. goto err_out3;
  8551. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8552. err = tg3_test_msi(tp);
  8553. if (err) {
  8554. tg3_full_lock(tp, 0);
  8555. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8556. tg3_free_rings(tp);
  8557. tg3_full_unlock(tp);
  8558. goto err_out2;
  8559. }
  8560. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8561. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8562. tw32(PCIE_TRANSACTION_CFG,
  8563. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8564. }
  8565. }
  8566. tg3_phy_start(tp);
  8567. tg3_hwmon_open(tp);
  8568. tg3_full_lock(tp, 0);
  8569. tg3_timer_start(tp);
  8570. tg3_flag_set(tp, INIT_COMPLETE);
  8571. tg3_enable_ints(tp);
  8572. tg3_full_unlock(tp);
  8573. netif_tx_start_all_queues(dev);
  8574. /*
  8575. * Reset loopback feature if it was turned on while the device was down
  8576. * make sure that it's installed properly now.
  8577. */
  8578. if (dev->features & NETIF_F_LOOPBACK)
  8579. tg3_set_loopback(dev, dev->features);
  8580. return 0;
  8581. err_out3:
  8582. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8583. struct tg3_napi *tnapi = &tp->napi[i];
  8584. free_irq(tnapi->irq_vec, tnapi);
  8585. }
  8586. err_out2:
  8587. tg3_napi_disable(tp);
  8588. tg3_napi_fini(tp);
  8589. tg3_free_consistent(tp);
  8590. err_out1:
  8591. tg3_ints_fini(tp);
  8592. return err;
  8593. }
  8594. static void tg3_stop(struct tg3 *tp)
  8595. {
  8596. int i;
  8597. tg3_napi_disable(tp);
  8598. tg3_reset_task_cancel(tp);
  8599. netif_tx_disable(tp->dev);
  8600. tg3_timer_stop(tp);
  8601. tg3_hwmon_close(tp);
  8602. tg3_phy_stop(tp);
  8603. tg3_full_lock(tp, 1);
  8604. tg3_disable_ints(tp);
  8605. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8606. tg3_free_rings(tp);
  8607. tg3_flag_clear(tp, INIT_COMPLETE);
  8608. tg3_full_unlock(tp);
  8609. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8610. struct tg3_napi *tnapi = &tp->napi[i];
  8611. free_irq(tnapi->irq_vec, tnapi);
  8612. }
  8613. tg3_ints_fini(tp);
  8614. tg3_napi_fini(tp);
  8615. tg3_free_consistent(tp);
  8616. }
  8617. static int tg3_open(struct net_device *dev)
  8618. {
  8619. struct tg3 *tp = netdev_priv(dev);
  8620. int err;
  8621. if (tp->fw_needed) {
  8622. err = tg3_request_firmware(tp);
  8623. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8624. if (err)
  8625. return err;
  8626. } else if (err) {
  8627. netdev_warn(tp->dev, "TSO capability disabled\n");
  8628. tg3_flag_clear(tp, TSO_CAPABLE);
  8629. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8630. netdev_notice(tp->dev, "TSO capability restored\n");
  8631. tg3_flag_set(tp, TSO_CAPABLE);
  8632. }
  8633. }
  8634. netif_carrier_off(tp->dev);
  8635. err = tg3_power_up(tp);
  8636. if (err)
  8637. return err;
  8638. tg3_full_lock(tp, 0);
  8639. tg3_disable_ints(tp);
  8640. tg3_flag_clear(tp, INIT_COMPLETE);
  8641. tg3_full_unlock(tp);
  8642. err = tg3_start(tp, true, true);
  8643. if (err) {
  8644. tg3_frob_aux_power(tp, false);
  8645. pci_set_power_state(tp->pdev, PCI_D3hot);
  8646. }
  8647. return err;
  8648. }
  8649. static int tg3_close(struct net_device *dev)
  8650. {
  8651. struct tg3 *tp = netdev_priv(dev);
  8652. tg3_stop(tp);
  8653. /* Clear stats across close / open calls */
  8654. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8655. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8656. tg3_power_down(tp);
  8657. netif_carrier_off(tp->dev);
  8658. return 0;
  8659. }
  8660. static inline u64 get_stat64(tg3_stat64_t *val)
  8661. {
  8662. return ((u64)val->high << 32) | ((u64)val->low);
  8663. }
  8664. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8665. {
  8666. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8667. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8668. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8670. u32 val;
  8671. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8672. tg3_writephy(tp, MII_TG3_TEST1,
  8673. val | MII_TG3_TEST1_CRC_EN);
  8674. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8675. } else
  8676. val = 0;
  8677. tp->phy_crc_errors += val;
  8678. return tp->phy_crc_errors;
  8679. }
  8680. return get_stat64(&hw_stats->rx_fcs_errors);
  8681. }
  8682. #define ESTAT_ADD(member) \
  8683. estats->member = old_estats->member + \
  8684. get_stat64(&hw_stats->member)
  8685. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8686. {
  8687. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8688. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8689. ESTAT_ADD(rx_octets);
  8690. ESTAT_ADD(rx_fragments);
  8691. ESTAT_ADD(rx_ucast_packets);
  8692. ESTAT_ADD(rx_mcast_packets);
  8693. ESTAT_ADD(rx_bcast_packets);
  8694. ESTAT_ADD(rx_fcs_errors);
  8695. ESTAT_ADD(rx_align_errors);
  8696. ESTAT_ADD(rx_xon_pause_rcvd);
  8697. ESTAT_ADD(rx_xoff_pause_rcvd);
  8698. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8699. ESTAT_ADD(rx_xoff_entered);
  8700. ESTAT_ADD(rx_frame_too_long_errors);
  8701. ESTAT_ADD(rx_jabbers);
  8702. ESTAT_ADD(rx_undersize_packets);
  8703. ESTAT_ADD(rx_in_length_errors);
  8704. ESTAT_ADD(rx_out_length_errors);
  8705. ESTAT_ADD(rx_64_or_less_octet_packets);
  8706. ESTAT_ADD(rx_65_to_127_octet_packets);
  8707. ESTAT_ADD(rx_128_to_255_octet_packets);
  8708. ESTAT_ADD(rx_256_to_511_octet_packets);
  8709. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8710. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8711. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8712. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8713. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8714. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8715. ESTAT_ADD(tx_octets);
  8716. ESTAT_ADD(tx_collisions);
  8717. ESTAT_ADD(tx_xon_sent);
  8718. ESTAT_ADD(tx_xoff_sent);
  8719. ESTAT_ADD(tx_flow_control);
  8720. ESTAT_ADD(tx_mac_errors);
  8721. ESTAT_ADD(tx_single_collisions);
  8722. ESTAT_ADD(tx_mult_collisions);
  8723. ESTAT_ADD(tx_deferred);
  8724. ESTAT_ADD(tx_excessive_collisions);
  8725. ESTAT_ADD(tx_late_collisions);
  8726. ESTAT_ADD(tx_collide_2times);
  8727. ESTAT_ADD(tx_collide_3times);
  8728. ESTAT_ADD(tx_collide_4times);
  8729. ESTAT_ADD(tx_collide_5times);
  8730. ESTAT_ADD(tx_collide_6times);
  8731. ESTAT_ADD(tx_collide_7times);
  8732. ESTAT_ADD(tx_collide_8times);
  8733. ESTAT_ADD(tx_collide_9times);
  8734. ESTAT_ADD(tx_collide_10times);
  8735. ESTAT_ADD(tx_collide_11times);
  8736. ESTAT_ADD(tx_collide_12times);
  8737. ESTAT_ADD(tx_collide_13times);
  8738. ESTAT_ADD(tx_collide_14times);
  8739. ESTAT_ADD(tx_collide_15times);
  8740. ESTAT_ADD(tx_ucast_packets);
  8741. ESTAT_ADD(tx_mcast_packets);
  8742. ESTAT_ADD(tx_bcast_packets);
  8743. ESTAT_ADD(tx_carrier_sense_errors);
  8744. ESTAT_ADD(tx_discards);
  8745. ESTAT_ADD(tx_errors);
  8746. ESTAT_ADD(dma_writeq_full);
  8747. ESTAT_ADD(dma_write_prioq_full);
  8748. ESTAT_ADD(rxbds_empty);
  8749. ESTAT_ADD(rx_discards);
  8750. ESTAT_ADD(rx_errors);
  8751. ESTAT_ADD(rx_threshold_hit);
  8752. ESTAT_ADD(dma_readq_full);
  8753. ESTAT_ADD(dma_read_prioq_full);
  8754. ESTAT_ADD(tx_comp_queue_full);
  8755. ESTAT_ADD(ring_set_send_prod_index);
  8756. ESTAT_ADD(ring_status_update);
  8757. ESTAT_ADD(nic_irqs);
  8758. ESTAT_ADD(nic_avoided_irqs);
  8759. ESTAT_ADD(nic_tx_threshold_hit);
  8760. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8761. }
  8762. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8763. {
  8764. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8765. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8766. stats->rx_packets = old_stats->rx_packets +
  8767. get_stat64(&hw_stats->rx_ucast_packets) +
  8768. get_stat64(&hw_stats->rx_mcast_packets) +
  8769. get_stat64(&hw_stats->rx_bcast_packets);
  8770. stats->tx_packets = old_stats->tx_packets +
  8771. get_stat64(&hw_stats->tx_ucast_packets) +
  8772. get_stat64(&hw_stats->tx_mcast_packets) +
  8773. get_stat64(&hw_stats->tx_bcast_packets);
  8774. stats->rx_bytes = old_stats->rx_bytes +
  8775. get_stat64(&hw_stats->rx_octets);
  8776. stats->tx_bytes = old_stats->tx_bytes +
  8777. get_stat64(&hw_stats->tx_octets);
  8778. stats->rx_errors = old_stats->rx_errors +
  8779. get_stat64(&hw_stats->rx_errors);
  8780. stats->tx_errors = old_stats->tx_errors +
  8781. get_stat64(&hw_stats->tx_errors) +
  8782. get_stat64(&hw_stats->tx_mac_errors) +
  8783. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8784. get_stat64(&hw_stats->tx_discards);
  8785. stats->multicast = old_stats->multicast +
  8786. get_stat64(&hw_stats->rx_mcast_packets);
  8787. stats->collisions = old_stats->collisions +
  8788. get_stat64(&hw_stats->tx_collisions);
  8789. stats->rx_length_errors = old_stats->rx_length_errors +
  8790. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8791. get_stat64(&hw_stats->rx_undersize_packets);
  8792. stats->rx_over_errors = old_stats->rx_over_errors +
  8793. get_stat64(&hw_stats->rxbds_empty);
  8794. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8795. get_stat64(&hw_stats->rx_align_errors);
  8796. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8797. get_stat64(&hw_stats->tx_discards);
  8798. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8799. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8800. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8801. tg3_calc_crc_errors(tp);
  8802. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8803. get_stat64(&hw_stats->rx_discards);
  8804. stats->rx_dropped = tp->rx_dropped;
  8805. stats->tx_dropped = tp->tx_dropped;
  8806. }
  8807. static int tg3_get_regs_len(struct net_device *dev)
  8808. {
  8809. return TG3_REG_BLK_SIZE;
  8810. }
  8811. static void tg3_get_regs(struct net_device *dev,
  8812. struct ethtool_regs *regs, void *_p)
  8813. {
  8814. struct tg3 *tp = netdev_priv(dev);
  8815. regs->version = 0;
  8816. memset(_p, 0, TG3_REG_BLK_SIZE);
  8817. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8818. return;
  8819. tg3_full_lock(tp, 0);
  8820. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8821. tg3_full_unlock(tp);
  8822. }
  8823. static int tg3_get_eeprom_len(struct net_device *dev)
  8824. {
  8825. struct tg3 *tp = netdev_priv(dev);
  8826. return tp->nvram_size;
  8827. }
  8828. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8829. {
  8830. struct tg3 *tp = netdev_priv(dev);
  8831. int ret;
  8832. u8 *pd;
  8833. u32 i, offset, len, b_offset, b_count;
  8834. __be32 val;
  8835. if (tg3_flag(tp, NO_NVRAM))
  8836. return -EINVAL;
  8837. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8838. return -EAGAIN;
  8839. offset = eeprom->offset;
  8840. len = eeprom->len;
  8841. eeprom->len = 0;
  8842. eeprom->magic = TG3_EEPROM_MAGIC;
  8843. if (offset & 3) {
  8844. /* adjustments to start on required 4 byte boundary */
  8845. b_offset = offset & 3;
  8846. b_count = 4 - b_offset;
  8847. if (b_count > len) {
  8848. /* i.e. offset=1 len=2 */
  8849. b_count = len;
  8850. }
  8851. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8852. if (ret)
  8853. return ret;
  8854. memcpy(data, ((char *)&val) + b_offset, b_count);
  8855. len -= b_count;
  8856. offset += b_count;
  8857. eeprom->len += b_count;
  8858. }
  8859. /* read bytes up to the last 4 byte boundary */
  8860. pd = &data[eeprom->len];
  8861. for (i = 0; i < (len - (len & 3)); i += 4) {
  8862. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8863. if (ret) {
  8864. eeprom->len += i;
  8865. return ret;
  8866. }
  8867. memcpy(pd + i, &val, 4);
  8868. }
  8869. eeprom->len += i;
  8870. if (len & 3) {
  8871. /* read last bytes not ending on 4 byte boundary */
  8872. pd = &data[eeprom->len];
  8873. b_count = len & 3;
  8874. b_offset = offset + len - b_count;
  8875. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8876. if (ret)
  8877. return ret;
  8878. memcpy(pd, &val, b_count);
  8879. eeprom->len += b_count;
  8880. }
  8881. return 0;
  8882. }
  8883. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8884. {
  8885. struct tg3 *tp = netdev_priv(dev);
  8886. int ret;
  8887. u32 offset, len, b_offset, odd_len;
  8888. u8 *buf;
  8889. __be32 start, end;
  8890. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8891. return -EAGAIN;
  8892. if (tg3_flag(tp, NO_NVRAM) ||
  8893. eeprom->magic != TG3_EEPROM_MAGIC)
  8894. return -EINVAL;
  8895. offset = eeprom->offset;
  8896. len = eeprom->len;
  8897. if ((b_offset = (offset & 3))) {
  8898. /* adjustments to start on required 4 byte boundary */
  8899. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8900. if (ret)
  8901. return ret;
  8902. len += b_offset;
  8903. offset &= ~3;
  8904. if (len < 4)
  8905. len = 4;
  8906. }
  8907. odd_len = 0;
  8908. if (len & 3) {
  8909. /* adjustments to end on required 4 byte boundary */
  8910. odd_len = 1;
  8911. len = (len + 3) & ~3;
  8912. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8913. if (ret)
  8914. return ret;
  8915. }
  8916. buf = data;
  8917. if (b_offset || odd_len) {
  8918. buf = kmalloc(len, GFP_KERNEL);
  8919. if (!buf)
  8920. return -ENOMEM;
  8921. if (b_offset)
  8922. memcpy(buf, &start, 4);
  8923. if (odd_len)
  8924. memcpy(buf+len-4, &end, 4);
  8925. memcpy(buf + b_offset, data, eeprom->len);
  8926. }
  8927. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8928. if (buf != data)
  8929. kfree(buf);
  8930. return ret;
  8931. }
  8932. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8933. {
  8934. struct tg3 *tp = netdev_priv(dev);
  8935. if (tg3_flag(tp, USE_PHYLIB)) {
  8936. struct phy_device *phydev;
  8937. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8938. return -EAGAIN;
  8939. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8940. return phy_ethtool_gset(phydev, cmd);
  8941. }
  8942. cmd->supported = (SUPPORTED_Autoneg);
  8943. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8944. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8945. SUPPORTED_1000baseT_Full);
  8946. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8947. cmd->supported |= (SUPPORTED_100baseT_Half |
  8948. SUPPORTED_100baseT_Full |
  8949. SUPPORTED_10baseT_Half |
  8950. SUPPORTED_10baseT_Full |
  8951. SUPPORTED_TP);
  8952. cmd->port = PORT_TP;
  8953. } else {
  8954. cmd->supported |= SUPPORTED_FIBRE;
  8955. cmd->port = PORT_FIBRE;
  8956. }
  8957. cmd->advertising = tp->link_config.advertising;
  8958. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8959. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8960. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8961. cmd->advertising |= ADVERTISED_Pause;
  8962. } else {
  8963. cmd->advertising |= ADVERTISED_Pause |
  8964. ADVERTISED_Asym_Pause;
  8965. }
  8966. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8967. cmd->advertising |= ADVERTISED_Asym_Pause;
  8968. }
  8969. }
  8970. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8971. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8972. cmd->duplex = tp->link_config.active_duplex;
  8973. cmd->lp_advertising = tp->link_config.rmt_adv;
  8974. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8975. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8976. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8977. else
  8978. cmd->eth_tp_mdix = ETH_TP_MDI;
  8979. }
  8980. } else {
  8981. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8982. cmd->duplex = DUPLEX_UNKNOWN;
  8983. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8984. }
  8985. cmd->phy_address = tp->phy_addr;
  8986. cmd->transceiver = XCVR_INTERNAL;
  8987. cmd->autoneg = tp->link_config.autoneg;
  8988. cmd->maxtxpkt = 0;
  8989. cmd->maxrxpkt = 0;
  8990. return 0;
  8991. }
  8992. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8993. {
  8994. struct tg3 *tp = netdev_priv(dev);
  8995. u32 speed = ethtool_cmd_speed(cmd);
  8996. if (tg3_flag(tp, USE_PHYLIB)) {
  8997. struct phy_device *phydev;
  8998. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8999. return -EAGAIN;
  9000. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9001. return phy_ethtool_sset(phydev, cmd);
  9002. }
  9003. if (cmd->autoneg != AUTONEG_ENABLE &&
  9004. cmd->autoneg != AUTONEG_DISABLE)
  9005. return -EINVAL;
  9006. if (cmd->autoneg == AUTONEG_DISABLE &&
  9007. cmd->duplex != DUPLEX_FULL &&
  9008. cmd->duplex != DUPLEX_HALF)
  9009. return -EINVAL;
  9010. if (cmd->autoneg == AUTONEG_ENABLE) {
  9011. u32 mask = ADVERTISED_Autoneg |
  9012. ADVERTISED_Pause |
  9013. ADVERTISED_Asym_Pause;
  9014. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9015. mask |= ADVERTISED_1000baseT_Half |
  9016. ADVERTISED_1000baseT_Full;
  9017. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9018. mask |= ADVERTISED_100baseT_Half |
  9019. ADVERTISED_100baseT_Full |
  9020. ADVERTISED_10baseT_Half |
  9021. ADVERTISED_10baseT_Full |
  9022. ADVERTISED_TP;
  9023. else
  9024. mask |= ADVERTISED_FIBRE;
  9025. if (cmd->advertising & ~mask)
  9026. return -EINVAL;
  9027. mask &= (ADVERTISED_1000baseT_Half |
  9028. ADVERTISED_1000baseT_Full |
  9029. ADVERTISED_100baseT_Half |
  9030. ADVERTISED_100baseT_Full |
  9031. ADVERTISED_10baseT_Half |
  9032. ADVERTISED_10baseT_Full);
  9033. cmd->advertising &= mask;
  9034. } else {
  9035. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9036. if (speed != SPEED_1000)
  9037. return -EINVAL;
  9038. if (cmd->duplex != DUPLEX_FULL)
  9039. return -EINVAL;
  9040. } else {
  9041. if (speed != SPEED_100 &&
  9042. speed != SPEED_10)
  9043. return -EINVAL;
  9044. }
  9045. }
  9046. tg3_full_lock(tp, 0);
  9047. tp->link_config.autoneg = cmd->autoneg;
  9048. if (cmd->autoneg == AUTONEG_ENABLE) {
  9049. tp->link_config.advertising = (cmd->advertising |
  9050. ADVERTISED_Autoneg);
  9051. tp->link_config.speed = SPEED_UNKNOWN;
  9052. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9053. } else {
  9054. tp->link_config.advertising = 0;
  9055. tp->link_config.speed = speed;
  9056. tp->link_config.duplex = cmd->duplex;
  9057. }
  9058. if (netif_running(dev))
  9059. tg3_setup_phy(tp, 1);
  9060. tg3_full_unlock(tp);
  9061. return 0;
  9062. }
  9063. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9064. {
  9065. struct tg3 *tp = netdev_priv(dev);
  9066. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9067. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9068. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9069. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9070. }
  9071. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9072. {
  9073. struct tg3 *tp = netdev_priv(dev);
  9074. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9075. wol->supported = WAKE_MAGIC;
  9076. else
  9077. wol->supported = 0;
  9078. wol->wolopts = 0;
  9079. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9080. wol->wolopts = WAKE_MAGIC;
  9081. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9082. }
  9083. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9084. {
  9085. struct tg3 *tp = netdev_priv(dev);
  9086. struct device *dp = &tp->pdev->dev;
  9087. if (wol->wolopts & ~WAKE_MAGIC)
  9088. return -EINVAL;
  9089. if ((wol->wolopts & WAKE_MAGIC) &&
  9090. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9091. return -EINVAL;
  9092. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9093. spin_lock_bh(&tp->lock);
  9094. if (device_may_wakeup(dp))
  9095. tg3_flag_set(tp, WOL_ENABLE);
  9096. else
  9097. tg3_flag_clear(tp, WOL_ENABLE);
  9098. spin_unlock_bh(&tp->lock);
  9099. return 0;
  9100. }
  9101. static u32 tg3_get_msglevel(struct net_device *dev)
  9102. {
  9103. struct tg3 *tp = netdev_priv(dev);
  9104. return tp->msg_enable;
  9105. }
  9106. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9107. {
  9108. struct tg3 *tp = netdev_priv(dev);
  9109. tp->msg_enable = value;
  9110. }
  9111. static int tg3_nway_reset(struct net_device *dev)
  9112. {
  9113. struct tg3 *tp = netdev_priv(dev);
  9114. int r;
  9115. if (!netif_running(dev))
  9116. return -EAGAIN;
  9117. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9118. return -EINVAL;
  9119. if (tg3_flag(tp, USE_PHYLIB)) {
  9120. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9121. return -EAGAIN;
  9122. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9123. } else {
  9124. u32 bmcr;
  9125. spin_lock_bh(&tp->lock);
  9126. r = -EINVAL;
  9127. tg3_readphy(tp, MII_BMCR, &bmcr);
  9128. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9129. ((bmcr & BMCR_ANENABLE) ||
  9130. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9131. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9132. BMCR_ANENABLE);
  9133. r = 0;
  9134. }
  9135. spin_unlock_bh(&tp->lock);
  9136. }
  9137. return r;
  9138. }
  9139. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9140. {
  9141. struct tg3 *tp = netdev_priv(dev);
  9142. ering->rx_max_pending = tp->rx_std_ring_mask;
  9143. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9144. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9145. else
  9146. ering->rx_jumbo_max_pending = 0;
  9147. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9148. ering->rx_pending = tp->rx_pending;
  9149. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9150. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9151. else
  9152. ering->rx_jumbo_pending = 0;
  9153. ering->tx_pending = tp->napi[0].tx_pending;
  9154. }
  9155. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9156. {
  9157. struct tg3 *tp = netdev_priv(dev);
  9158. int i, irq_sync = 0, err = 0;
  9159. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9160. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9161. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9162. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9163. (tg3_flag(tp, TSO_BUG) &&
  9164. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9165. return -EINVAL;
  9166. if (netif_running(dev)) {
  9167. tg3_phy_stop(tp);
  9168. tg3_netif_stop(tp);
  9169. irq_sync = 1;
  9170. }
  9171. tg3_full_lock(tp, irq_sync);
  9172. tp->rx_pending = ering->rx_pending;
  9173. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9174. tp->rx_pending > 63)
  9175. tp->rx_pending = 63;
  9176. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9177. for (i = 0; i < tp->irq_max; i++)
  9178. tp->napi[i].tx_pending = ering->tx_pending;
  9179. if (netif_running(dev)) {
  9180. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9181. err = tg3_restart_hw(tp, 1);
  9182. if (!err)
  9183. tg3_netif_start(tp);
  9184. }
  9185. tg3_full_unlock(tp);
  9186. if (irq_sync && !err)
  9187. tg3_phy_start(tp);
  9188. return err;
  9189. }
  9190. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9191. {
  9192. struct tg3 *tp = netdev_priv(dev);
  9193. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9194. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9195. epause->rx_pause = 1;
  9196. else
  9197. epause->rx_pause = 0;
  9198. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9199. epause->tx_pause = 1;
  9200. else
  9201. epause->tx_pause = 0;
  9202. }
  9203. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9204. {
  9205. struct tg3 *tp = netdev_priv(dev);
  9206. int err = 0;
  9207. if (tg3_flag(tp, USE_PHYLIB)) {
  9208. u32 newadv;
  9209. struct phy_device *phydev;
  9210. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9211. if (!(phydev->supported & SUPPORTED_Pause) ||
  9212. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9213. (epause->rx_pause != epause->tx_pause)))
  9214. return -EINVAL;
  9215. tp->link_config.flowctrl = 0;
  9216. if (epause->rx_pause) {
  9217. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9218. if (epause->tx_pause) {
  9219. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9220. newadv = ADVERTISED_Pause;
  9221. } else
  9222. newadv = ADVERTISED_Pause |
  9223. ADVERTISED_Asym_Pause;
  9224. } else if (epause->tx_pause) {
  9225. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9226. newadv = ADVERTISED_Asym_Pause;
  9227. } else
  9228. newadv = 0;
  9229. if (epause->autoneg)
  9230. tg3_flag_set(tp, PAUSE_AUTONEG);
  9231. else
  9232. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9233. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9234. u32 oldadv = phydev->advertising &
  9235. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9236. if (oldadv != newadv) {
  9237. phydev->advertising &=
  9238. ~(ADVERTISED_Pause |
  9239. ADVERTISED_Asym_Pause);
  9240. phydev->advertising |= newadv;
  9241. if (phydev->autoneg) {
  9242. /*
  9243. * Always renegotiate the link to
  9244. * inform our link partner of our
  9245. * flow control settings, even if the
  9246. * flow control is forced. Let
  9247. * tg3_adjust_link() do the final
  9248. * flow control setup.
  9249. */
  9250. return phy_start_aneg(phydev);
  9251. }
  9252. }
  9253. if (!epause->autoneg)
  9254. tg3_setup_flow_control(tp, 0, 0);
  9255. } else {
  9256. tp->link_config.advertising &=
  9257. ~(ADVERTISED_Pause |
  9258. ADVERTISED_Asym_Pause);
  9259. tp->link_config.advertising |= newadv;
  9260. }
  9261. } else {
  9262. int irq_sync = 0;
  9263. if (netif_running(dev)) {
  9264. tg3_netif_stop(tp);
  9265. irq_sync = 1;
  9266. }
  9267. tg3_full_lock(tp, irq_sync);
  9268. if (epause->autoneg)
  9269. tg3_flag_set(tp, PAUSE_AUTONEG);
  9270. else
  9271. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9272. if (epause->rx_pause)
  9273. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9274. else
  9275. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9276. if (epause->tx_pause)
  9277. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9278. else
  9279. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9280. if (netif_running(dev)) {
  9281. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9282. err = tg3_restart_hw(tp, 1);
  9283. if (!err)
  9284. tg3_netif_start(tp);
  9285. }
  9286. tg3_full_unlock(tp);
  9287. }
  9288. return err;
  9289. }
  9290. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9291. {
  9292. switch (sset) {
  9293. case ETH_SS_TEST:
  9294. return TG3_NUM_TEST;
  9295. case ETH_SS_STATS:
  9296. return TG3_NUM_STATS;
  9297. default:
  9298. return -EOPNOTSUPP;
  9299. }
  9300. }
  9301. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9302. u32 *rules __always_unused)
  9303. {
  9304. struct tg3 *tp = netdev_priv(dev);
  9305. if (!tg3_flag(tp, SUPPORT_MSIX))
  9306. return -EOPNOTSUPP;
  9307. switch (info->cmd) {
  9308. case ETHTOOL_GRXRINGS:
  9309. if (netif_running(tp->dev))
  9310. info->data = tp->rxq_cnt;
  9311. else {
  9312. info->data = num_online_cpus();
  9313. if (info->data > TG3_RSS_MAX_NUM_QS)
  9314. info->data = TG3_RSS_MAX_NUM_QS;
  9315. }
  9316. /* The first interrupt vector only
  9317. * handles link interrupts.
  9318. */
  9319. info->data -= 1;
  9320. return 0;
  9321. default:
  9322. return -EOPNOTSUPP;
  9323. }
  9324. }
  9325. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9326. {
  9327. u32 size = 0;
  9328. struct tg3 *tp = netdev_priv(dev);
  9329. if (tg3_flag(tp, SUPPORT_MSIX))
  9330. size = TG3_RSS_INDIR_TBL_SIZE;
  9331. return size;
  9332. }
  9333. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9334. {
  9335. struct tg3 *tp = netdev_priv(dev);
  9336. int i;
  9337. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9338. indir[i] = tp->rss_ind_tbl[i];
  9339. return 0;
  9340. }
  9341. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9342. {
  9343. struct tg3 *tp = netdev_priv(dev);
  9344. size_t i;
  9345. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9346. tp->rss_ind_tbl[i] = indir[i];
  9347. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9348. return 0;
  9349. /* It is legal to write the indirection
  9350. * table while the device is running.
  9351. */
  9352. tg3_full_lock(tp, 0);
  9353. tg3_rss_write_indir_tbl(tp);
  9354. tg3_full_unlock(tp);
  9355. return 0;
  9356. }
  9357. static void tg3_get_channels(struct net_device *dev,
  9358. struct ethtool_channels *channel)
  9359. {
  9360. struct tg3 *tp = netdev_priv(dev);
  9361. u32 deflt_qs = netif_get_num_default_rss_queues();
  9362. channel->max_rx = tp->rxq_max;
  9363. channel->max_tx = tp->txq_max;
  9364. if (netif_running(dev)) {
  9365. channel->rx_count = tp->rxq_cnt;
  9366. channel->tx_count = tp->txq_cnt;
  9367. } else {
  9368. if (tp->rxq_req)
  9369. channel->rx_count = tp->rxq_req;
  9370. else
  9371. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9372. if (tp->txq_req)
  9373. channel->tx_count = tp->txq_req;
  9374. else
  9375. channel->tx_count = min(deflt_qs, tp->txq_max);
  9376. }
  9377. }
  9378. static int tg3_set_channels(struct net_device *dev,
  9379. struct ethtool_channels *channel)
  9380. {
  9381. struct tg3 *tp = netdev_priv(dev);
  9382. if (!tg3_flag(tp, SUPPORT_MSIX))
  9383. return -EOPNOTSUPP;
  9384. if (channel->rx_count > tp->rxq_max ||
  9385. channel->tx_count > tp->txq_max)
  9386. return -EINVAL;
  9387. tp->rxq_req = channel->rx_count;
  9388. tp->txq_req = channel->tx_count;
  9389. if (!netif_running(dev))
  9390. return 0;
  9391. tg3_stop(tp);
  9392. netif_carrier_off(dev);
  9393. tg3_start(tp, true, false);
  9394. return 0;
  9395. }
  9396. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9397. {
  9398. switch (stringset) {
  9399. case ETH_SS_STATS:
  9400. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9401. break;
  9402. case ETH_SS_TEST:
  9403. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9404. break;
  9405. default:
  9406. WARN_ON(1); /* we need a WARN() */
  9407. break;
  9408. }
  9409. }
  9410. static int tg3_set_phys_id(struct net_device *dev,
  9411. enum ethtool_phys_id_state state)
  9412. {
  9413. struct tg3 *tp = netdev_priv(dev);
  9414. if (!netif_running(tp->dev))
  9415. return -EAGAIN;
  9416. switch (state) {
  9417. case ETHTOOL_ID_ACTIVE:
  9418. return 1; /* cycle on/off once per second */
  9419. case ETHTOOL_ID_ON:
  9420. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9421. LED_CTRL_1000MBPS_ON |
  9422. LED_CTRL_100MBPS_ON |
  9423. LED_CTRL_10MBPS_ON |
  9424. LED_CTRL_TRAFFIC_OVERRIDE |
  9425. LED_CTRL_TRAFFIC_BLINK |
  9426. LED_CTRL_TRAFFIC_LED);
  9427. break;
  9428. case ETHTOOL_ID_OFF:
  9429. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9430. LED_CTRL_TRAFFIC_OVERRIDE);
  9431. break;
  9432. case ETHTOOL_ID_INACTIVE:
  9433. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9434. break;
  9435. }
  9436. return 0;
  9437. }
  9438. static void tg3_get_ethtool_stats(struct net_device *dev,
  9439. struct ethtool_stats *estats, u64 *tmp_stats)
  9440. {
  9441. struct tg3 *tp = netdev_priv(dev);
  9442. if (tp->hw_stats)
  9443. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9444. else
  9445. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9446. }
  9447. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9448. {
  9449. int i;
  9450. __be32 *buf;
  9451. u32 offset = 0, len = 0;
  9452. u32 magic, val;
  9453. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9454. return NULL;
  9455. if (magic == TG3_EEPROM_MAGIC) {
  9456. for (offset = TG3_NVM_DIR_START;
  9457. offset < TG3_NVM_DIR_END;
  9458. offset += TG3_NVM_DIRENT_SIZE) {
  9459. if (tg3_nvram_read(tp, offset, &val))
  9460. return NULL;
  9461. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9462. TG3_NVM_DIRTYPE_EXTVPD)
  9463. break;
  9464. }
  9465. if (offset != TG3_NVM_DIR_END) {
  9466. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9467. if (tg3_nvram_read(tp, offset + 4, &offset))
  9468. return NULL;
  9469. offset = tg3_nvram_logical_addr(tp, offset);
  9470. }
  9471. }
  9472. if (!offset || !len) {
  9473. offset = TG3_NVM_VPD_OFF;
  9474. len = TG3_NVM_VPD_LEN;
  9475. }
  9476. buf = kmalloc(len, GFP_KERNEL);
  9477. if (buf == NULL)
  9478. return NULL;
  9479. if (magic == TG3_EEPROM_MAGIC) {
  9480. for (i = 0; i < len; i += 4) {
  9481. /* The data is in little-endian format in NVRAM.
  9482. * Use the big-endian read routines to preserve
  9483. * the byte order as it exists in NVRAM.
  9484. */
  9485. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9486. goto error;
  9487. }
  9488. } else {
  9489. u8 *ptr;
  9490. ssize_t cnt;
  9491. unsigned int pos = 0;
  9492. ptr = (u8 *)&buf[0];
  9493. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9494. cnt = pci_read_vpd(tp->pdev, pos,
  9495. len - pos, ptr);
  9496. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9497. cnt = 0;
  9498. else if (cnt < 0)
  9499. goto error;
  9500. }
  9501. if (pos != len)
  9502. goto error;
  9503. }
  9504. *vpdlen = len;
  9505. return buf;
  9506. error:
  9507. kfree(buf);
  9508. return NULL;
  9509. }
  9510. #define NVRAM_TEST_SIZE 0x100
  9511. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9512. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9513. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9514. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9515. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9516. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9517. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9518. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9519. static int tg3_test_nvram(struct tg3 *tp)
  9520. {
  9521. u32 csum, magic, len;
  9522. __be32 *buf;
  9523. int i, j, k, err = 0, size;
  9524. if (tg3_flag(tp, NO_NVRAM))
  9525. return 0;
  9526. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9527. return -EIO;
  9528. if (magic == TG3_EEPROM_MAGIC)
  9529. size = NVRAM_TEST_SIZE;
  9530. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9531. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9532. TG3_EEPROM_SB_FORMAT_1) {
  9533. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9534. case TG3_EEPROM_SB_REVISION_0:
  9535. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9536. break;
  9537. case TG3_EEPROM_SB_REVISION_2:
  9538. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9539. break;
  9540. case TG3_EEPROM_SB_REVISION_3:
  9541. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9542. break;
  9543. case TG3_EEPROM_SB_REVISION_4:
  9544. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9545. break;
  9546. case TG3_EEPROM_SB_REVISION_5:
  9547. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9548. break;
  9549. case TG3_EEPROM_SB_REVISION_6:
  9550. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9551. break;
  9552. default:
  9553. return -EIO;
  9554. }
  9555. } else
  9556. return 0;
  9557. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9558. size = NVRAM_SELFBOOT_HW_SIZE;
  9559. else
  9560. return -EIO;
  9561. buf = kmalloc(size, GFP_KERNEL);
  9562. if (buf == NULL)
  9563. return -ENOMEM;
  9564. err = -EIO;
  9565. for (i = 0, j = 0; i < size; i += 4, j++) {
  9566. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9567. if (err)
  9568. break;
  9569. }
  9570. if (i < size)
  9571. goto out;
  9572. /* Selfboot format */
  9573. magic = be32_to_cpu(buf[0]);
  9574. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9575. TG3_EEPROM_MAGIC_FW) {
  9576. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9577. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9578. TG3_EEPROM_SB_REVISION_2) {
  9579. /* For rev 2, the csum doesn't include the MBA. */
  9580. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9581. csum8 += buf8[i];
  9582. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9583. csum8 += buf8[i];
  9584. } else {
  9585. for (i = 0; i < size; i++)
  9586. csum8 += buf8[i];
  9587. }
  9588. if (csum8 == 0) {
  9589. err = 0;
  9590. goto out;
  9591. }
  9592. err = -EIO;
  9593. goto out;
  9594. }
  9595. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9596. TG3_EEPROM_MAGIC_HW) {
  9597. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9598. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9599. u8 *buf8 = (u8 *) buf;
  9600. /* Separate the parity bits and the data bytes. */
  9601. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9602. if ((i == 0) || (i == 8)) {
  9603. int l;
  9604. u8 msk;
  9605. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9606. parity[k++] = buf8[i] & msk;
  9607. i++;
  9608. } else if (i == 16) {
  9609. int l;
  9610. u8 msk;
  9611. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9612. parity[k++] = buf8[i] & msk;
  9613. i++;
  9614. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9615. parity[k++] = buf8[i] & msk;
  9616. i++;
  9617. }
  9618. data[j++] = buf8[i];
  9619. }
  9620. err = -EIO;
  9621. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9622. u8 hw8 = hweight8(data[i]);
  9623. if ((hw8 & 0x1) && parity[i])
  9624. goto out;
  9625. else if (!(hw8 & 0x1) && !parity[i])
  9626. goto out;
  9627. }
  9628. err = 0;
  9629. goto out;
  9630. }
  9631. err = -EIO;
  9632. /* Bootstrap checksum at offset 0x10 */
  9633. csum = calc_crc((unsigned char *) buf, 0x10);
  9634. if (csum != le32_to_cpu(buf[0x10/4]))
  9635. goto out;
  9636. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9637. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9638. if (csum != le32_to_cpu(buf[0xfc/4]))
  9639. goto out;
  9640. kfree(buf);
  9641. buf = tg3_vpd_readblock(tp, &len);
  9642. if (!buf)
  9643. return -ENOMEM;
  9644. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9645. if (i > 0) {
  9646. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9647. if (j < 0)
  9648. goto out;
  9649. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9650. goto out;
  9651. i += PCI_VPD_LRDT_TAG_SIZE;
  9652. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9653. PCI_VPD_RO_KEYWORD_CHKSUM);
  9654. if (j > 0) {
  9655. u8 csum8 = 0;
  9656. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9657. for (i = 0; i <= j; i++)
  9658. csum8 += ((u8 *)buf)[i];
  9659. if (csum8)
  9660. goto out;
  9661. }
  9662. }
  9663. err = 0;
  9664. out:
  9665. kfree(buf);
  9666. return err;
  9667. }
  9668. #define TG3_SERDES_TIMEOUT_SEC 2
  9669. #define TG3_COPPER_TIMEOUT_SEC 6
  9670. static int tg3_test_link(struct tg3 *tp)
  9671. {
  9672. int i, max;
  9673. if (!netif_running(tp->dev))
  9674. return -ENODEV;
  9675. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9676. max = TG3_SERDES_TIMEOUT_SEC;
  9677. else
  9678. max = TG3_COPPER_TIMEOUT_SEC;
  9679. for (i = 0; i < max; i++) {
  9680. if (netif_carrier_ok(tp->dev))
  9681. return 0;
  9682. if (msleep_interruptible(1000))
  9683. break;
  9684. }
  9685. return -EIO;
  9686. }
  9687. /* Only test the commonly used registers */
  9688. static int tg3_test_registers(struct tg3 *tp)
  9689. {
  9690. int i, is_5705, is_5750;
  9691. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9692. static struct {
  9693. u16 offset;
  9694. u16 flags;
  9695. #define TG3_FL_5705 0x1
  9696. #define TG3_FL_NOT_5705 0x2
  9697. #define TG3_FL_NOT_5788 0x4
  9698. #define TG3_FL_NOT_5750 0x8
  9699. u32 read_mask;
  9700. u32 write_mask;
  9701. } reg_tbl[] = {
  9702. /* MAC Control Registers */
  9703. { MAC_MODE, TG3_FL_NOT_5705,
  9704. 0x00000000, 0x00ef6f8c },
  9705. { MAC_MODE, TG3_FL_5705,
  9706. 0x00000000, 0x01ef6b8c },
  9707. { MAC_STATUS, TG3_FL_NOT_5705,
  9708. 0x03800107, 0x00000000 },
  9709. { MAC_STATUS, TG3_FL_5705,
  9710. 0x03800100, 0x00000000 },
  9711. { MAC_ADDR_0_HIGH, 0x0000,
  9712. 0x00000000, 0x0000ffff },
  9713. { MAC_ADDR_0_LOW, 0x0000,
  9714. 0x00000000, 0xffffffff },
  9715. { MAC_RX_MTU_SIZE, 0x0000,
  9716. 0x00000000, 0x0000ffff },
  9717. { MAC_TX_MODE, 0x0000,
  9718. 0x00000000, 0x00000070 },
  9719. { MAC_TX_LENGTHS, 0x0000,
  9720. 0x00000000, 0x00003fff },
  9721. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9722. 0x00000000, 0x000007fc },
  9723. { MAC_RX_MODE, TG3_FL_5705,
  9724. 0x00000000, 0x000007dc },
  9725. { MAC_HASH_REG_0, 0x0000,
  9726. 0x00000000, 0xffffffff },
  9727. { MAC_HASH_REG_1, 0x0000,
  9728. 0x00000000, 0xffffffff },
  9729. { MAC_HASH_REG_2, 0x0000,
  9730. 0x00000000, 0xffffffff },
  9731. { MAC_HASH_REG_3, 0x0000,
  9732. 0x00000000, 0xffffffff },
  9733. /* Receive Data and Receive BD Initiator Control Registers. */
  9734. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9735. 0x00000000, 0xffffffff },
  9736. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9737. 0x00000000, 0xffffffff },
  9738. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9739. 0x00000000, 0x00000003 },
  9740. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9741. 0x00000000, 0xffffffff },
  9742. { RCVDBDI_STD_BD+0, 0x0000,
  9743. 0x00000000, 0xffffffff },
  9744. { RCVDBDI_STD_BD+4, 0x0000,
  9745. 0x00000000, 0xffffffff },
  9746. { RCVDBDI_STD_BD+8, 0x0000,
  9747. 0x00000000, 0xffff0002 },
  9748. { RCVDBDI_STD_BD+0xc, 0x0000,
  9749. 0x00000000, 0xffffffff },
  9750. /* Receive BD Initiator Control Registers. */
  9751. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9752. 0x00000000, 0xffffffff },
  9753. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9754. 0x00000000, 0x000003ff },
  9755. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9756. 0x00000000, 0xffffffff },
  9757. /* Host Coalescing Control Registers. */
  9758. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9759. 0x00000000, 0x00000004 },
  9760. { HOSTCC_MODE, TG3_FL_5705,
  9761. 0x00000000, 0x000000f6 },
  9762. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9763. 0x00000000, 0xffffffff },
  9764. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9765. 0x00000000, 0x000003ff },
  9766. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9767. 0x00000000, 0xffffffff },
  9768. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9769. 0x00000000, 0x000003ff },
  9770. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9771. 0x00000000, 0xffffffff },
  9772. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9773. 0x00000000, 0x000000ff },
  9774. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9775. 0x00000000, 0xffffffff },
  9776. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9777. 0x00000000, 0x000000ff },
  9778. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9779. 0x00000000, 0xffffffff },
  9780. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9781. 0x00000000, 0xffffffff },
  9782. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9783. 0x00000000, 0xffffffff },
  9784. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9785. 0x00000000, 0x000000ff },
  9786. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9787. 0x00000000, 0xffffffff },
  9788. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9789. 0x00000000, 0x000000ff },
  9790. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9791. 0x00000000, 0xffffffff },
  9792. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9793. 0x00000000, 0xffffffff },
  9794. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9795. 0x00000000, 0xffffffff },
  9796. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9797. 0x00000000, 0xffffffff },
  9798. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9799. 0x00000000, 0xffffffff },
  9800. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9801. 0xffffffff, 0x00000000 },
  9802. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9803. 0xffffffff, 0x00000000 },
  9804. /* Buffer Manager Control Registers. */
  9805. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9806. 0x00000000, 0x007fff80 },
  9807. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9808. 0x00000000, 0x007fffff },
  9809. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9810. 0x00000000, 0x0000003f },
  9811. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9812. 0x00000000, 0x000001ff },
  9813. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9814. 0x00000000, 0x000001ff },
  9815. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9816. 0xffffffff, 0x00000000 },
  9817. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9818. 0xffffffff, 0x00000000 },
  9819. /* Mailbox Registers */
  9820. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9821. 0x00000000, 0x000001ff },
  9822. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9823. 0x00000000, 0x000001ff },
  9824. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9825. 0x00000000, 0x000007ff },
  9826. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9827. 0x00000000, 0x000001ff },
  9828. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9829. };
  9830. is_5705 = is_5750 = 0;
  9831. if (tg3_flag(tp, 5705_PLUS)) {
  9832. is_5705 = 1;
  9833. if (tg3_flag(tp, 5750_PLUS))
  9834. is_5750 = 1;
  9835. }
  9836. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9837. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9838. continue;
  9839. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9840. continue;
  9841. if (tg3_flag(tp, IS_5788) &&
  9842. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9843. continue;
  9844. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9845. continue;
  9846. offset = (u32) reg_tbl[i].offset;
  9847. read_mask = reg_tbl[i].read_mask;
  9848. write_mask = reg_tbl[i].write_mask;
  9849. /* Save the original register content */
  9850. save_val = tr32(offset);
  9851. /* Determine the read-only value. */
  9852. read_val = save_val & read_mask;
  9853. /* Write zero to the register, then make sure the read-only bits
  9854. * are not changed and the read/write bits are all zeros.
  9855. */
  9856. tw32(offset, 0);
  9857. val = tr32(offset);
  9858. /* Test the read-only and read/write bits. */
  9859. if (((val & read_mask) != read_val) || (val & write_mask))
  9860. goto out;
  9861. /* Write ones to all the bits defined by RdMask and WrMask, then
  9862. * make sure the read-only bits are not changed and the
  9863. * read/write bits are all ones.
  9864. */
  9865. tw32(offset, read_mask | write_mask);
  9866. val = tr32(offset);
  9867. /* Test the read-only bits. */
  9868. if ((val & read_mask) != read_val)
  9869. goto out;
  9870. /* Test the read/write bits. */
  9871. if ((val & write_mask) != write_mask)
  9872. goto out;
  9873. tw32(offset, save_val);
  9874. }
  9875. return 0;
  9876. out:
  9877. if (netif_msg_hw(tp))
  9878. netdev_err(tp->dev,
  9879. "Register test failed at offset %x\n", offset);
  9880. tw32(offset, save_val);
  9881. return -EIO;
  9882. }
  9883. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9884. {
  9885. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9886. int i;
  9887. u32 j;
  9888. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9889. for (j = 0; j < len; j += 4) {
  9890. u32 val;
  9891. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9892. tg3_read_mem(tp, offset + j, &val);
  9893. if (val != test_pattern[i])
  9894. return -EIO;
  9895. }
  9896. }
  9897. return 0;
  9898. }
  9899. static int tg3_test_memory(struct tg3 *tp)
  9900. {
  9901. static struct mem_entry {
  9902. u32 offset;
  9903. u32 len;
  9904. } mem_tbl_570x[] = {
  9905. { 0x00000000, 0x00b50},
  9906. { 0x00002000, 0x1c000},
  9907. { 0xffffffff, 0x00000}
  9908. }, mem_tbl_5705[] = {
  9909. { 0x00000100, 0x0000c},
  9910. { 0x00000200, 0x00008},
  9911. { 0x00004000, 0x00800},
  9912. { 0x00006000, 0x01000},
  9913. { 0x00008000, 0x02000},
  9914. { 0x00010000, 0x0e000},
  9915. { 0xffffffff, 0x00000}
  9916. }, mem_tbl_5755[] = {
  9917. { 0x00000200, 0x00008},
  9918. { 0x00004000, 0x00800},
  9919. { 0x00006000, 0x00800},
  9920. { 0x00008000, 0x02000},
  9921. { 0x00010000, 0x0c000},
  9922. { 0xffffffff, 0x00000}
  9923. }, mem_tbl_5906[] = {
  9924. { 0x00000200, 0x00008},
  9925. { 0x00004000, 0x00400},
  9926. { 0x00006000, 0x00400},
  9927. { 0x00008000, 0x01000},
  9928. { 0x00010000, 0x01000},
  9929. { 0xffffffff, 0x00000}
  9930. }, mem_tbl_5717[] = {
  9931. { 0x00000200, 0x00008},
  9932. { 0x00010000, 0x0a000},
  9933. { 0x00020000, 0x13c00},
  9934. { 0xffffffff, 0x00000}
  9935. }, mem_tbl_57765[] = {
  9936. { 0x00000200, 0x00008},
  9937. { 0x00004000, 0x00800},
  9938. { 0x00006000, 0x09800},
  9939. { 0x00010000, 0x0a000},
  9940. { 0xffffffff, 0x00000}
  9941. };
  9942. struct mem_entry *mem_tbl;
  9943. int err = 0;
  9944. int i;
  9945. if (tg3_flag(tp, 5717_PLUS))
  9946. mem_tbl = mem_tbl_5717;
  9947. else if (tg3_flag(tp, 57765_CLASS))
  9948. mem_tbl = mem_tbl_57765;
  9949. else if (tg3_flag(tp, 5755_PLUS))
  9950. mem_tbl = mem_tbl_5755;
  9951. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9952. mem_tbl = mem_tbl_5906;
  9953. else if (tg3_flag(tp, 5705_PLUS))
  9954. mem_tbl = mem_tbl_5705;
  9955. else
  9956. mem_tbl = mem_tbl_570x;
  9957. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9958. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9959. if (err)
  9960. break;
  9961. }
  9962. return err;
  9963. }
  9964. #define TG3_TSO_MSS 500
  9965. #define TG3_TSO_IP_HDR_LEN 20
  9966. #define TG3_TSO_TCP_HDR_LEN 20
  9967. #define TG3_TSO_TCP_OPT_LEN 12
  9968. static const u8 tg3_tso_header[] = {
  9969. 0x08, 0x00,
  9970. 0x45, 0x00, 0x00, 0x00,
  9971. 0x00, 0x00, 0x40, 0x00,
  9972. 0x40, 0x06, 0x00, 0x00,
  9973. 0x0a, 0x00, 0x00, 0x01,
  9974. 0x0a, 0x00, 0x00, 0x02,
  9975. 0x0d, 0x00, 0xe0, 0x00,
  9976. 0x00, 0x00, 0x01, 0x00,
  9977. 0x00, 0x00, 0x02, 0x00,
  9978. 0x80, 0x10, 0x10, 0x00,
  9979. 0x14, 0x09, 0x00, 0x00,
  9980. 0x01, 0x01, 0x08, 0x0a,
  9981. 0x11, 0x11, 0x11, 0x11,
  9982. 0x11, 0x11, 0x11, 0x11,
  9983. };
  9984. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9985. {
  9986. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9987. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9988. u32 budget;
  9989. struct sk_buff *skb;
  9990. u8 *tx_data, *rx_data;
  9991. dma_addr_t map;
  9992. int num_pkts, tx_len, rx_len, i, err;
  9993. struct tg3_rx_buffer_desc *desc;
  9994. struct tg3_napi *tnapi, *rnapi;
  9995. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9996. tnapi = &tp->napi[0];
  9997. rnapi = &tp->napi[0];
  9998. if (tp->irq_cnt > 1) {
  9999. if (tg3_flag(tp, ENABLE_RSS))
  10000. rnapi = &tp->napi[1];
  10001. if (tg3_flag(tp, ENABLE_TSS))
  10002. tnapi = &tp->napi[1];
  10003. }
  10004. coal_now = tnapi->coal_now | rnapi->coal_now;
  10005. err = -EIO;
  10006. tx_len = pktsz;
  10007. skb = netdev_alloc_skb(tp->dev, tx_len);
  10008. if (!skb)
  10009. return -ENOMEM;
  10010. tx_data = skb_put(skb, tx_len);
  10011. memcpy(tx_data, tp->dev->dev_addr, 6);
  10012. memset(tx_data + 6, 0x0, 8);
  10013. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10014. if (tso_loopback) {
  10015. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10016. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10017. TG3_TSO_TCP_OPT_LEN;
  10018. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10019. sizeof(tg3_tso_header));
  10020. mss = TG3_TSO_MSS;
  10021. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10022. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10023. /* Set the total length field in the IP header */
  10024. iph->tot_len = htons((u16)(mss + hdr_len));
  10025. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10026. TXD_FLAG_CPU_POST_DMA);
  10027. if (tg3_flag(tp, HW_TSO_1) ||
  10028. tg3_flag(tp, HW_TSO_2) ||
  10029. tg3_flag(tp, HW_TSO_3)) {
  10030. struct tcphdr *th;
  10031. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10032. th = (struct tcphdr *)&tx_data[val];
  10033. th->check = 0;
  10034. } else
  10035. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10036. if (tg3_flag(tp, HW_TSO_3)) {
  10037. mss |= (hdr_len & 0xc) << 12;
  10038. if (hdr_len & 0x10)
  10039. base_flags |= 0x00000010;
  10040. base_flags |= (hdr_len & 0x3e0) << 5;
  10041. } else if (tg3_flag(tp, HW_TSO_2))
  10042. mss |= hdr_len << 9;
  10043. else if (tg3_flag(tp, HW_TSO_1) ||
  10044. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10045. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10046. } else {
  10047. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10048. }
  10049. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10050. } else {
  10051. num_pkts = 1;
  10052. data_off = ETH_HLEN;
  10053. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10054. tx_len > VLAN_ETH_FRAME_LEN)
  10055. base_flags |= TXD_FLAG_JMB_PKT;
  10056. }
  10057. for (i = data_off; i < tx_len; i++)
  10058. tx_data[i] = (u8) (i & 0xff);
  10059. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10060. if (pci_dma_mapping_error(tp->pdev, map)) {
  10061. dev_kfree_skb(skb);
  10062. return -EIO;
  10063. }
  10064. val = tnapi->tx_prod;
  10065. tnapi->tx_buffers[val].skb = skb;
  10066. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10067. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10068. rnapi->coal_now);
  10069. udelay(10);
  10070. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10071. budget = tg3_tx_avail(tnapi);
  10072. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10073. base_flags | TXD_FLAG_END, mss, 0)) {
  10074. tnapi->tx_buffers[val].skb = NULL;
  10075. dev_kfree_skb(skb);
  10076. return -EIO;
  10077. }
  10078. tnapi->tx_prod++;
  10079. /* Sync BD data before updating mailbox */
  10080. wmb();
  10081. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10082. tr32_mailbox(tnapi->prodmbox);
  10083. udelay(10);
  10084. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10085. for (i = 0; i < 35; i++) {
  10086. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10087. coal_now);
  10088. udelay(10);
  10089. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10090. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10091. if ((tx_idx == tnapi->tx_prod) &&
  10092. (rx_idx == (rx_start_idx + num_pkts)))
  10093. break;
  10094. }
  10095. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10096. dev_kfree_skb(skb);
  10097. if (tx_idx != tnapi->tx_prod)
  10098. goto out;
  10099. if (rx_idx != rx_start_idx + num_pkts)
  10100. goto out;
  10101. val = data_off;
  10102. while (rx_idx != rx_start_idx) {
  10103. desc = &rnapi->rx_rcb[rx_start_idx++];
  10104. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10105. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10106. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10107. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10108. goto out;
  10109. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10110. - ETH_FCS_LEN;
  10111. if (!tso_loopback) {
  10112. if (rx_len != tx_len)
  10113. goto out;
  10114. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10115. if (opaque_key != RXD_OPAQUE_RING_STD)
  10116. goto out;
  10117. } else {
  10118. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10119. goto out;
  10120. }
  10121. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10122. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10123. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10124. goto out;
  10125. }
  10126. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10127. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10128. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10129. mapping);
  10130. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10131. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10132. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10133. mapping);
  10134. } else
  10135. goto out;
  10136. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10137. PCI_DMA_FROMDEVICE);
  10138. rx_data += TG3_RX_OFFSET(tp);
  10139. for (i = data_off; i < rx_len; i++, val++) {
  10140. if (*(rx_data + i) != (u8) (val & 0xff))
  10141. goto out;
  10142. }
  10143. }
  10144. err = 0;
  10145. /* tg3_free_rings will unmap and free the rx_data */
  10146. out:
  10147. return err;
  10148. }
  10149. #define TG3_STD_LOOPBACK_FAILED 1
  10150. #define TG3_JMB_LOOPBACK_FAILED 2
  10151. #define TG3_TSO_LOOPBACK_FAILED 4
  10152. #define TG3_LOOPBACK_FAILED \
  10153. (TG3_STD_LOOPBACK_FAILED | \
  10154. TG3_JMB_LOOPBACK_FAILED | \
  10155. TG3_TSO_LOOPBACK_FAILED)
  10156. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10157. {
  10158. int err = -EIO;
  10159. u32 eee_cap;
  10160. u32 jmb_pkt_sz = 9000;
  10161. if (tp->dma_limit)
  10162. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10163. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10164. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10165. if (!netif_running(tp->dev)) {
  10166. data[0] = TG3_LOOPBACK_FAILED;
  10167. data[1] = TG3_LOOPBACK_FAILED;
  10168. if (do_extlpbk)
  10169. data[2] = TG3_LOOPBACK_FAILED;
  10170. goto done;
  10171. }
  10172. err = tg3_reset_hw(tp, 1);
  10173. if (err) {
  10174. data[0] = TG3_LOOPBACK_FAILED;
  10175. data[1] = TG3_LOOPBACK_FAILED;
  10176. if (do_extlpbk)
  10177. data[2] = TG3_LOOPBACK_FAILED;
  10178. goto done;
  10179. }
  10180. if (tg3_flag(tp, ENABLE_RSS)) {
  10181. int i;
  10182. /* Reroute all rx packets to the 1st queue */
  10183. for (i = MAC_RSS_INDIR_TBL_0;
  10184. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10185. tw32(i, 0x0);
  10186. }
  10187. /* HW errata - mac loopback fails in some cases on 5780.
  10188. * Normal traffic and PHY loopback are not affected by
  10189. * errata. Also, the MAC loopback test is deprecated for
  10190. * all newer ASIC revisions.
  10191. */
  10192. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10193. !tg3_flag(tp, CPMU_PRESENT)) {
  10194. tg3_mac_loopback(tp, true);
  10195. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10196. data[0] |= TG3_STD_LOOPBACK_FAILED;
  10197. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10198. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10199. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  10200. tg3_mac_loopback(tp, false);
  10201. }
  10202. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10203. !tg3_flag(tp, USE_PHYLIB)) {
  10204. int i;
  10205. tg3_phy_lpbk_set(tp, 0, false);
  10206. /* Wait for link */
  10207. for (i = 0; i < 100; i++) {
  10208. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10209. break;
  10210. mdelay(1);
  10211. }
  10212. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10213. data[1] |= TG3_STD_LOOPBACK_FAILED;
  10214. if (tg3_flag(tp, TSO_CAPABLE) &&
  10215. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10216. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  10217. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10218. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10219. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  10220. if (do_extlpbk) {
  10221. tg3_phy_lpbk_set(tp, 0, true);
  10222. /* All link indications report up, but the hardware
  10223. * isn't really ready for about 20 msec. Double it
  10224. * to be sure.
  10225. */
  10226. mdelay(40);
  10227. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10228. data[2] |= TG3_STD_LOOPBACK_FAILED;
  10229. if (tg3_flag(tp, TSO_CAPABLE) &&
  10230. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10231. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  10232. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10233. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10234. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  10235. }
  10236. /* Re-enable gphy autopowerdown. */
  10237. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10238. tg3_phy_toggle_apd(tp, true);
  10239. }
  10240. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  10241. done:
  10242. tp->phy_flags |= eee_cap;
  10243. return err;
  10244. }
  10245. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10246. u64 *data)
  10247. {
  10248. struct tg3 *tp = netdev_priv(dev);
  10249. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10250. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10251. tg3_power_up(tp)) {
  10252. etest->flags |= ETH_TEST_FL_FAILED;
  10253. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10254. return;
  10255. }
  10256. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10257. if (tg3_test_nvram(tp) != 0) {
  10258. etest->flags |= ETH_TEST_FL_FAILED;
  10259. data[0] = 1;
  10260. }
  10261. if (!doextlpbk && tg3_test_link(tp)) {
  10262. etest->flags |= ETH_TEST_FL_FAILED;
  10263. data[1] = 1;
  10264. }
  10265. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10266. int err, err2 = 0, irq_sync = 0;
  10267. if (netif_running(dev)) {
  10268. tg3_phy_stop(tp);
  10269. tg3_netif_stop(tp);
  10270. irq_sync = 1;
  10271. }
  10272. tg3_full_lock(tp, irq_sync);
  10273. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10274. err = tg3_nvram_lock(tp);
  10275. tg3_halt_cpu(tp, RX_CPU_BASE);
  10276. if (!tg3_flag(tp, 5705_PLUS))
  10277. tg3_halt_cpu(tp, TX_CPU_BASE);
  10278. if (!err)
  10279. tg3_nvram_unlock(tp);
  10280. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10281. tg3_phy_reset(tp);
  10282. if (tg3_test_registers(tp) != 0) {
  10283. etest->flags |= ETH_TEST_FL_FAILED;
  10284. data[2] = 1;
  10285. }
  10286. if (tg3_test_memory(tp) != 0) {
  10287. etest->flags |= ETH_TEST_FL_FAILED;
  10288. data[3] = 1;
  10289. }
  10290. if (doextlpbk)
  10291. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10292. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  10293. etest->flags |= ETH_TEST_FL_FAILED;
  10294. tg3_full_unlock(tp);
  10295. if (tg3_test_interrupt(tp) != 0) {
  10296. etest->flags |= ETH_TEST_FL_FAILED;
  10297. data[7] = 1;
  10298. }
  10299. tg3_full_lock(tp, 0);
  10300. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10301. if (netif_running(dev)) {
  10302. tg3_flag_set(tp, INIT_COMPLETE);
  10303. err2 = tg3_restart_hw(tp, 1);
  10304. if (!err2)
  10305. tg3_netif_start(tp);
  10306. }
  10307. tg3_full_unlock(tp);
  10308. if (irq_sync && !err2)
  10309. tg3_phy_start(tp);
  10310. }
  10311. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10312. tg3_power_down(tp);
  10313. }
  10314. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10315. {
  10316. struct mii_ioctl_data *data = if_mii(ifr);
  10317. struct tg3 *tp = netdev_priv(dev);
  10318. int err;
  10319. if (tg3_flag(tp, USE_PHYLIB)) {
  10320. struct phy_device *phydev;
  10321. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10322. return -EAGAIN;
  10323. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10324. return phy_mii_ioctl(phydev, ifr, cmd);
  10325. }
  10326. switch (cmd) {
  10327. case SIOCGMIIPHY:
  10328. data->phy_id = tp->phy_addr;
  10329. /* fallthru */
  10330. case SIOCGMIIREG: {
  10331. u32 mii_regval;
  10332. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10333. break; /* We have no PHY */
  10334. if (!netif_running(dev))
  10335. return -EAGAIN;
  10336. spin_lock_bh(&tp->lock);
  10337. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10338. spin_unlock_bh(&tp->lock);
  10339. data->val_out = mii_regval;
  10340. return err;
  10341. }
  10342. case SIOCSMIIREG:
  10343. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10344. break; /* We have no PHY */
  10345. if (!netif_running(dev))
  10346. return -EAGAIN;
  10347. spin_lock_bh(&tp->lock);
  10348. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10349. spin_unlock_bh(&tp->lock);
  10350. return err;
  10351. default:
  10352. /* do nothing */
  10353. break;
  10354. }
  10355. return -EOPNOTSUPP;
  10356. }
  10357. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10358. {
  10359. struct tg3 *tp = netdev_priv(dev);
  10360. memcpy(ec, &tp->coal, sizeof(*ec));
  10361. return 0;
  10362. }
  10363. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10364. {
  10365. struct tg3 *tp = netdev_priv(dev);
  10366. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10367. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10368. if (!tg3_flag(tp, 5705_PLUS)) {
  10369. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10370. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10371. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10372. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10373. }
  10374. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10375. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10376. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10377. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10378. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10379. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10380. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10381. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10382. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10383. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10384. return -EINVAL;
  10385. /* No rx interrupts will be generated if both are zero */
  10386. if ((ec->rx_coalesce_usecs == 0) &&
  10387. (ec->rx_max_coalesced_frames == 0))
  10388. return -EINVAL;
  10389. /* No tx interrupts will be generated if both are zero */
  10390. if ((ec->tx_coalesce_usecs == 0) &&
  10391. (ec->tx_max_coalesced_frames == 0))
  10392. return -EINVAL;
  10393. /* Only copy relevant parameters, ignore all others. */
  10394. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10395. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10396. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10397. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10398. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10399. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10400. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10401. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10402. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10403. if (netif_running(dev)) {
  10404. tg3_full_lock(tp, 0);
  10405. __tg3_set_coalesce(tp, &tp->coal);
  10406. tg3_full_unlock(tp);
  10407. }
  10408. return 0;
  10409. }
  10410. static const struct ethtool_ops tg3_ethtool_ops = {
  10411. .get_settings = tg3_get_settings,
  10412. .set_settings = tg3_set_settings,
  10413. .get_drvinfo = tg3_get_drvinfo,
  10414. .get_regs_len = tg3_get_regs_len,
  10415. .get_regs = tg3_get_regs,
  10416. .get_wol = tg3_get_wol,
  10417. .set_wol = tg3_set_wol,
  10418. .get_msglevel = tg3_get_msglevel,
  10419. .set_msglevel = tg3_set_msglevel,
  10420. .nway_reset = tg3_nway_reset,
  10421. .get_link = ethtool_op_get_link,
  10422. .get_eeprom_len = tg3_get_eeprom_len,
  10423. .get_eeprom = tg3_get_eeprom,
  10424. .set_eeprom = tg3_set_eeprom,
  10425. .get_ringparam = tg3_get_ringparam,
  10426. .set_ringparam = tg3_set_ringparam,
  10427. .get_pauseparam = tg3_get_pauseparam,
  10428. .set_pauseparam = tg3_set_pauseparam,
  10429. .self_test = tg3_self_test,
  10430. .get_strings = tg3_get_strings,
  10431. .set_phys_id = tg3_set_phys_id,
  10432. .get_ethtool_stats = tg3_get_ethtool_stats,
  10433. .get_coalesce = tg3_get_coalesce,
  10434. .set_coalesce = tg3_set_coalesce,
  10435. .get_sset_count = tg3_get_sset_count,
  10436. .get_rxnfc = tg3_get_rxnfc,
  10437. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10438. .get_rxfh_indir = tg3_get_rxfh_indir,
  10439. .set_rxfh_indir = tg3_set_rxfh_indir,
  10440. .get_channels = tg3_get_channels,
  10441. .set_channels = tg3_set_channels,
  10442. .get_ts_info = ethtool_op_get_ts_info,
  10443. };
  10444. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10445. struct rtnl_link_stats64 *stats)
  10446. {
  10447. struct tg3 *tp = netdev_priv(dev);
  10448. spin_lock_bh(&tp->lock);
  10449. if (!tp->hw_stats) {
  10450. spin_unlock_bh(&tp->lock);
  10451. return &tp->net_stats_prev;
  10452. }
  10453. tg3_get_nstats(tp, stats);
  10454. spin_unlock_bh(&tp->lock);
  10455. return stats;
  10456. }
  10457. static void tg3_set_rx_mode(struct net_device *dev)
  10458. {
  10459. struct tg3 *tp = netdev_priv(dev);
  10460. if (!netif_running(dev))
  10461. return;
  10462. tg3_full_lock(tp, 0);
  10463. __tg3_set_rx_mode(dev);
  10464. tg3_full_unlock(tp);
  10465. }
  10466. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10467. int new_mtu)
  10468. {
  10469. dev->mtu = new_mtu;
  10470. if (new_mtu > ETH_DATA_LEN) {
  10471. if (tg3_flag(tp, 5780_CLASS)) {
  10472. netdev_update_features(dev);
  10473. tg3_flag_clear(tp, TSO_CAPABLE);
  10474. } else {
  10475. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10476. }
  10477. } else {
  10478. if (tg3_flag(tp, 5780_CLASS)) {
  10479. tg3_flag_set(tp, TSO_CAPABLE);
  10480. netdev_update_features(dev);
  10481. }
  10482. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10483. }
  10484. }
  10485. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10486. {
  10487. struct tg3 *tp = netdev_priv(dev);
  10488. int err, reset_phy = 0;
  10489. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10490. return -EINVAL;
  10491. if (!netif_running(dev)) {
  10492. /* We'll just catch it later when the
  10493. * device is up'd.
  10494. */
  10495. tg3_set_mtu(dev, tp, new_mtu);
  10496. return 0;
  10497. }
  10498. tg3_phy_stop(tp);
  10499. tg3_netif_stop(tp);
  10500. tg3_full_lock(tp, 1);
  10501. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10502. tg3_set_mtu(dev, tp, new_mtu);
  10503. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10504. * breaks all requests to 256 bytes.
  10505. */
  10506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10507. reset_phy = 1;
  10508. err = tg3_restart_hw(tp, reset_phy);
  10509. if (!err)
  10510. tg3_netif_start(tp);
  10511. tg3_full_unlock(tp);
  10512. if (!err)
  10513. tg3_phy_start(tp);
  10514. return err;
  10515. }
  10516. static const struct net_device_ops tg3_netdev_ops = {
  10517. .ndo_open = tg3_open,
  10518. .ndo_stop = tg3_close,
  10519. .ndo_start_xmit = tg3_start_xmit,
  10520. .ndo_get_stats64 = tg3_get_stats64,
  10521. .ndo_validate_addr = eth_validate_addr,
  10522. .ndo_set_rx_mode = tg3_set_rx_mode,
  10523. .ndo_set_mac_address = tg3_set_mac_addr,
  10524. .ndo_do_ioctl = tg3_ioctl,
  10525. .ndo_tx_timeout = tg3_tx_timeout,
  10526. .ndo_change_mtu = tg3_change_mtu,
  10527. .ndo_fix_features = tg3_fix_features,
  10528. .ndo_set_features = tg3_set_features,
  10529. #ifdef CONFIG_NET_POLL_CONTROLLER
  10530. .ndo_poll_controller = tg3_poll_controller,
  10531. #endif
  10532. };
  10533. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10534. {
  10535. u32 cursize, val, magic;
  10536. tp->nvram_size = EEPROM_CHIP_SIZE;
  10537. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10538. return;
  10539. if ((magic != TG3_EEPROM_MAGIC) &&
  10540. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10541. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10542. return;
  10543. /*
  10544. * Size the chip by reading offsets at increasing powers of two.
  10545. * When we encounter our validation signature, we know the addressing
  10546. * has wrapped around, and thus have our chip size.
  10547. */
  10548. cursize = 0x10;
  10549. while (cursize < tp->nvram_size) {
  10550. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10551. return;
  10552. if (val == magic)
  10553. break;
  10554. cursize <<= 1;
  10555. }
  10556. tp->nvram_size = cursize;
  10557. }
  10558. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10559. {
  10560. u32 val;
  10561. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10562. return;
  10563. /* Selfboot format */
  10564. if (val != TG3_EEPROM_MAGIC) {
  10565. tg3_get_eeprom_size(tp);
  10566. return;
  10567. }
  10568. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10569. if (val != 0) {
  10570. /* This is confusing. We want to operate on the
  10571. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10572. * call will read from NVRAM and byteswap the data
  10573. * according to the byteswapping settings for all
  10574. * other register accesses. This ensures the data we
  10575. * want will always reside in the lower 16-bits.
  10576. * However, the data in NVRAM is in LE format, which
  10577. * means the data from the NVRAM read will always be
  10578. * opposite the endianness of the CPU. The 16-bit
  10579. * byteswap then brings the data to CPU endianness.
  10580. */
  10581. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10582. return;
  10583. }
  10584. }
  10585. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10586. }
  10587. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10588. {
  10589. u32 nvcfg1;
  10590. nvcfg1 = tr32(NVRAM_CFG1);
  10591. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10592. tg3_flag_set(tp, FLASH);
  10593. } else {
  10594. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10595. tw32(NVRAM_CFG1, nvcfg1);
  10596. }
  10597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10598. tg3_flag(tp, 5780_CLASS)) {
  10599. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10600. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10601. tp->nvram_jedecnum = JEDEC_ATMEL;
  10602. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10603. tg3_flag_set(tp, NVRAM_BUFFERED);
  10604. break;
  10605. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10606. tp->nvram_jedecnum = JEDEC_ATMEL;
  10607. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10608. break;
  10609. case FLASH_VENDOR_ATMEL_EEPROM:
  10610. tp->nvram_jedecnum = JEDEC_ATMEL;
  10611. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10612. tg3_flag_set(tp, NVRAM_BUFFERED);
  10613. break;
  10614. case FLASH_VENDOR_ST:
  10615. tp->nvram_jedecnum = JEDEC_ST;
  10616. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10617. tg3_flag_set(tp, NVRAM_BUFFERED);
  10618. break;
  10619. case FLASH_VENDOR_SAIFUN:
  10620. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10621. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10622. break;
  10623. case FLASH_VENDOR_SST_SMALL:
  10624. case FLASH_VENDOR_SST_LARGE:
  10625. tp->nvram_jedecnum = JEDEC_SST;
  10626. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10627. break;
  10628. }
  10629. } else {
  10630. tp->nvram_jedecnum = JEDEC_ATMEL;
  10631. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10632. tg3_flag_set(tp, NVRAM_BUFFERED);
  10633. }
  10634. }
  10635. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10636. {
  10637. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10638. case FLASH_5752PAGE_SIZE_256:
  10639. tp->nvram_pagesize = 256;
  10640. break;
  10641. case FLASH_5752PAGE_SIZE_512:
  10642. tp->nvram_pagesize = 512;
  10643. break;
  10644. case FLASH_5752PAGE_SIZE_1K:
  10645. tp->nvram_pagesize = 1024;
  10646. break;
  10647. case FLASH_5752PAGE_SIZE_2K:
  10648. tp->nvram_pagesize = 2048;
  10649. break;
  10650. case FLASH_5752PAGE_SIZE_4K:
  10651. tp->nvram_pagesize = 4096;
  10652. break;
  10653. case FLASH_5752PAGE_SIZE_264:
  10654. tp->nvram_pagesize = 264;
  10655. break;
  10656. case FLASH_5752PAGE_SIZE_528:
  10657. tp->nvram_pagesize = 528;
  10658. break;
  10659. }
  10660. }
  10661. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10662. {
  10663. u32 nvcfg1;
  10664. nvcfg1 = tr32(NVRAM_CFG1);
  10665. /* NVRAM protection for TPM */
  10666. if (nvcfg1 & (1 << 27))
  10667. tg3_flag_set(tp, PROTECTED_NVRAM);
  10668. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10669. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10670. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10671. tp->nvram_jedecnum = JEDEC_ATMEL;
  10672. tg3_flag_set(tp, NVRAM_BUFFERED);
  10673. break;
  10674. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10675. tp->nvram_jedecnum = JEDEC_ATMEL;
  10676. tg3_flag_set(tp, NVRAM_BUFFERED);
  10677. tg3_flag_set(tp, FLASH);
  10678. break;
  10679. case FLASH_5752VENDOR_ST_M45PE10:
  10680. case FLASH_5752VENDOR_ST_M45PE20:
  10681. case FLASH_5752VENDOR_ST_M45PE40:
  10682. tp->nvram_jedecnum = JEDEC_ST;
  10683. tg3_flag_set(tp, NVRAM_BUFFERED);
  10684. tg3_flag_set(tp, FLASH);
  10685. break;
  10686. }
  10687. if (tg3_flag(tp, FLASH)) {
  10688. tg3_nvram_get_pagesize(tp, nvcfg1);
  10689. } else {
  10690. /* For eeprom, set pagesize to maximum eeprom size */
  10691. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10692. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10693. tw32(NVRAM_CFG1, nvcfg1);
  10694. }
  10695. }
  10696. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10697. {
  10698. u32 nvcfg1, protect = 0;
  10699. nvcfg1 = tr32(NVRAM_CFG1);
  10700. /* NVRAM protection for TPM */
  10701. if (nvcfg1 & (1 << 27)) {
  10702. tg3_flag_set(tp, PROTECTED_NVRAM);
  10703. protect = 1;
  10704. }
  10705. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10706. switch (nvcfg1) {
  10707. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10708. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10709. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10710. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10711. tp->nvram_jedecnum = JEDEC_ATMEL;
  10712. tg3_flag_set(tp, NVRAM_BUFFERED);
  10713. tg3_flag_set(tp, FLASH);
  10714. tp->nvram_pagesize = 264;
  10715. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10716. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10717. tp->nvram_size = (protect ? 0x3e200 :
  10718. TG3_NVRAM_SIZE_512KB);
  10719. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10720. tp->nvram_size = (protect ? 0x1f200 :
  10721. TG3_NVRAM_SIZE_256KB);
  10722. else
  10723. tp->nvram_size = (protect ? 0x1f200 :
  10724. TG3_NVRAM_SIZE_128KB);
  10725. break;
  10726. case FLASH_5752VENDOR_ST_M45PE10:
  10727. case FLASH_5752VENDOR_ST_M45PE20:
  10728. case FLASH_5752VENDOR_ST_M45PE40:
  10729. tp->nvram_jedecnum = JEDEC_ST;
  10730. tg3_flag_set(tp, NVRAM_BUFFERED);
  10731. tg3_flag_set(tp, FLASH);
  10732. tp->nvram_pagesize = 256;
  10733. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10734. tp->nvram_size = (protect ?
  10735. TG3_NVRAM_SIZE_64KB :
  10736. TG3_NVRAM_SIZE_128KB);
  10737. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10738. tp->nvram_size = (protect ?
  10739. TG3_NVRAM_SIZE_64KB :
  10740. TG3_NVRAM_SIZE_256KB);
  10741. else
  10742. tp->nvram_size = (protect ?
  10743. TG3_NVRAM_SIZE_128KB :
  10744. TG3_NVRAM_SIZE_512KB);
  10745. break;
  10746. }
  10747. }
  10748. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10749. {
  10750. u32 nvcfg1;
  10751. nvcfg1 = tr32(NVRAM_CFG1);
  10752. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10753. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10754. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10755. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10756. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10757. tp->nvram_jedecnum = JEDEC_ATMEL;
  10758. tg3_flag_set(tp, NVRAM_BUFFERED);
  10759. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10760. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10761. tw32(NVRAM_CFG1, nvcfg1);
  10762. break;
  10763. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10764. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10765. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10766. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10767. tp->nvram_jedecnum = JEDEC_ATMEL;
  10768. tg3_flag_set(tp, NVRAM_BUFFERED);
  10769. tg3_flag_set(tp, FLASH);
  10770. tp->nvram_pagesize = 264;
  10771. break;
  10772. case FLASH_5752VENDOR_ST_M45PE10:
  10773. case FLASH_5752VENDOR_ST_M45PE20:
  10774. case FLASH_5752VENDOR_ST_M45PE40:
  10775. tp->nvram_jedecnum = JEDEC_ST;
  10776. tg3_flag_set(tp, NVRAM_BUFFERED);
  10777. tg3_flag_set(tp, FLASH);
  10778. tp->nvram_pagesize = 256;
  10779. break;
  10780. }
  10781. }
  10782. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10783. {
  10784. u32 nvcfg1, protect = 0;
  10785. nvcfg1 = tr32(NVRAM_CFG1);
  10786. /* NVRAM protection for TPM */
  10787. if (nvcfg1 & (1 << 27)) {
  10788. tg3_flag_set(tp, PROTECTED_NVRAM);
  10789. protect = 1;
  10790. }
  10791. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10792. switch (nvcfg1) {
  10793. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10794. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10795. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10796. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10797. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10798. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10799. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10800. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10801. tp->nvram_jedecnum = JEDEC_ATMEL;
  10802. tg3_flag_set(tp, NVRAM_BUFFERED);
  10803. tg3_flag_set(tp, FLASH);
  10804. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10805. tp->nvram_pagesize = 256;
  10806. break;
  10807. case FLASH_5761VENDOR_ST_A_M45PE20:
  10808. case FLASH_5761VENDOR_ST_A_M45PE40:
  10809. case FLASH_5761VENDOR_ST_A_M45PE80:
  10810. case FLASH_5761VENDOR_ST_A_M45PE16:
  10811. case FLASH_5761VENDOR_ST_M_M45PE20:
  10812. case FLASH_5761VENDOR_ST_M_M45PE40:
  10813. case FLASH_5761VENDOR_ST_M_M45PE80:
  10814. case FLASH_5761VENDOR_ST_M_M45PE16:
  10815. tp->nvram_jedecnum = JEDEC_ST;
  10816. tg3_flag_set(tp, NVRAM_BUFFERED);
  10817. tg3_flag_set(tp, FLASH);
  10818. tp->nvram_pagesize = 256;
  10819. break;
  10820. }
  10821. if (protect) {
  10822. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10823. } else {
  10824. switch (nvcfg1) {
  10825. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10826. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10827. case FLASH_5761VENDOR_ST_A_M45PE16:
  10828. case FLASH_5761VENDOR_ST_M_M45PE16:
  10829. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10830. break;
  10831. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10832. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10833. case FLASH_5761VENDOR_ST_A_M45PE80:
  10834. case FLASH_5761VENDOR_ST_M_M45PE80:
  10835. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10836. break;
  10837. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10838. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10839. case FLASH_5761VENDOR_ST_A_M45PE40:
  10840. case FLASH_5761VENDOR_ST_M_M45PE40:
  10841. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10842. break;
  10843. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10844. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10845. case FLASH_5761VENDOR_ST_A_M45PE20:
  10846. case FLASH_5761VENDOR_ST_M_M45PE20:
  10847. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10848. break;
  10849. }
  10850. }
  10851. }
  10852. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10853. {
  10854. tp->nvram_jedecnum = JEDEC_ATMEL;
  10855. tg3_flag_set(tp, NVRAM_BUFFERED);
  10856. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10857. }
  10858. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10859. {
  10860. u32 nvcfg1;
  10861. nvcfg1 = tr32(NVRAM_CFG1);
  10862. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10863. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10864. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10865. tp->nvram_jedecnum = JEDEC_ATMEL;
  10866. tg3_flag_set(tp, NVRAM_BUFFERED);
  10867. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10868. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10869. tw32(NVRAM_CFG1, nvcfg1);
  10870. return;
  10871. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10872. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10873. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10874. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10875. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10876. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10877. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10878. tp->nvram_jedecnum = JEDEC_ATMEL;
  10879. tg3_flag_set(tp, NVRAM_BUFFERED);
  10880. tg3_flag_set(tp, FLASH);
  10881. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10882. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10883. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10884. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10885. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10886. break;
  10887. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10888. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10889. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10890. break;
  10891. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10892. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10893. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10894. break;
  10895. }
  10896. break;
  10897. case FLASH_5752VENDOR_ST_M45PE10:
  10898. case FLASH_5752VENDOR_ST_M45PE20:
  10899. case FLASH_5752VENDOR_ST_M45PE40:
  10900. tp->nvram_jedecnum = JEDEC_ST;
  10901. tg3_flag_set(tp, NVRAM_BUFFERED);
  10902. tg3_flag_set(tp, FLASH);
  10903. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10904. case FLASH_5752VENDOR_ST_M45PE10:
  10905. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10906. break;
  10907. case FLASH_5752VENDOR_ST_M45PE20:
  10908. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10909. break;
  10910. case FLASH_5752VENDOR_ST_M45PE40:
  10911. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10912. break;
  10913. }
  10914. break;
  10915. default:
  10916. tg3_flag_set(tp, NO_NVRAM);
  10917. return;
  10918. }
  10919. tg3_nvram_get_pagesize(tp, nvcfg1);
  10920. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10921. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10922. }
  10923. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10924. {
  10925. u32 nvcfg1;
  10926. nvcfg1 = tr32(NVRAM_CFG1);
  10927. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10928. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10929. case FLASH_5717VENDOR_MICRO_EEPROM:
  10930. tp->nvram_jedecnum = JEDEC_ATMEL;
  10931. tg3_flag_set(tp, NVRAM_BUFFERED);
  10932. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10933. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10934. tw32(NVRAM_CFG1, nvcfg1);
  10935. return;
  10936. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10937. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10938. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10939. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10940. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10941. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10942. case FLASH_5717VENDOR_ATMEL_45USPT:
  10943. tp->nvram_jedecnum = JEDEC_ATMEL;
  10944. tg3_flag_set(tp, NVRAM_BUFFERED);
  10945. tg3_flag_set(tp, FLASH);
  10946. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10947. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10948. /* Detect size with tg3_nvram_get_size() */
  10949. break;
  10950. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10951. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10952. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10953. break;
  10954. default:
  10955. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10956. break;
  10957. }
  10958. break;
  10959. case FLASH_5717VENDOR_ST_M_M25PE10:
  10960. case FLASH_5717VENDOR_ST_A_M25PE10:
  10961. case FLASH_5717VENDOR_ST_M_M45PE10:
  10962. case FLASH_5717VENDOR_ST_A_M45PE10:
  10963. case FLASH_5717VENDOR_ST_M_M25PE20:
  10964. case FLASH_5717VENDOR_ST_A_M25PE20:
  10965. case FLASH_5717VENDOR_ST_M_M45PE20:
  10966. case FLASH_5717VENDOR_ST_A_M45PE20:
  10967. case FLASH_5717VENDOR_ST_25USPT:
  10968. case FLASH_5717VENDOR_ST_45USPT:
  10969. tp->nvram_jedecnum = JEDEC_ST;
  10970. tg3_flag_set(tp, NVRAM_BUFFERED);
  10971. tg3_flag_set(tp, FLASH);
  10972. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10973. case FLASH_5717VENDOR_ST_M_M25PE20:
  10974. case FLASH_5717VENDOR_ST_M_M45PE20:
  10975. /* Detect size with tg3_nvram_get_size() */
  10976. break;
  10977. case FLASH_5717VENDOR_ST_A_M25PE20:
  10978. case FLASH_5717VENDOR_ST_A_M45PE20:
  10979. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10980. break;
  10981. default:
  10982. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10983. break;
  10984. }
  10985. break;
  10986. default:
  10987. tg3_flag_set(tp, NO_NVRAM);
  10988. return;
  10989. }
  10990. tg3_nvram_get_pagesize(tp, nvcfg1);
  10991. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10992. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10993. }
  10994. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10995. {
  10996. u32 nvcfg1, nvmpinstrp;
  10997. nvcfg1 = tr32(NVRAM_CFG1);
  10998. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10999. switch (nvmpinstrp) {
  11000. case FLASH_5720_EEPROM_HD:
  11001. case FLASH_5720_EEPROM_LD:
  11002. tp->nvram_jedecnum = JEDEC_ATMEL;
  11003. tg3_flag_set(tp, NVRAM_BUFFERED);
  11004. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11005. tw32(NVRAM_CFG1, nvcfg1);
  11006. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11007. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11008. else
  11009. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11010. return;
  11011. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11012. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11013. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11014. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11015. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11016. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11017. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11018. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11019. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11020. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11021. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11022. case FLASH_5720VENDOR_ATMEL_45USPT:
  11023. tp->nvram_jedecnum = JEDEC_ATMEL;
  11024. tg3_flag_set(tp, NVRAM_BUFFERED);
  11025. tg3_flag_set(tp, FLASH);
  11026. switch (nvmpinstrp) {
  11027. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11028. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11029. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11030. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11031. break;
  11032. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11033. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11034. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11035. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11036. break;
  11037. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11038. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11039. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11040. break;
  11041. default:
  11042. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11043. break;
  11044. }
  11045. break;
  11046. case FLASH_5720VENDOR_M_ST_M25PE10:
  11047. case FLASH_5720VENDOR_M_ST_M45PE10:
  11048. case FLASH_5720VENDOR_A_ST_M25PE10:
  11049. case FLASH_5720VENDOR_A_ST_M45PE10:
  11050. case FLASH_5720VENDOR_M_ST_M25PE20:
  11051. case FLASH_5720VENDOR_M_ST_M45PE20:
  11052. case FLASH_5720VENDOR_A_ST_M25PE20:
  11053. case FLASH_5720VENDOR_A_ST_M45PE20:
  11054. case FLASH_5720VENDOR_M_ST_M25PE40:
  11055. case FLASH_5720VENDOR_M_ST_M45PE40:
  11056. case FLASH_5720VENDOR_A_ST_M25PE40:
  11057. case FLASH_5720VENDOR_A_ST_M45PE40:
  11058. case FLASH_5720VENDOR_M_ST_M25PE80:
  11059. case FLASH_5720VENDOR_M_ST_M45PE80:
  11060. case FLASH_5720VENDOR_A_ST_M25PE80:
  11061. case FLASH_5720VENDOR_A_ST_M45PE80:
  11062. case FLASH_5720VENDOR_ST_25USPT:
  11063. case FLASH_5720VENDOR_ST_45USPT:
  11064. tp->nvram_jedecnum = JEDEC_ST;
  11065. tg3_flag_set(tp, NVRAM_BUFFERED);
  11066. tg3_flag_set(tp, FLASH);
  11067. switch (nvmpinstrp) {
  11068. case FLASH_5720VENDOR_M_ST_M25PE20:
  11069. case FLASH_5720VENDOR_M_ST_M45PE20:
  11070. case FLASH_5720VENDOR_A_ST_M25PE20:
  11071. case FLASH_5720VENDOR_A_ST_M45PE20:
  11072. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11073. break;
  11074. case FLASH_5720VENDOR_M_ST_M25PE40:
  11075. case FLASH_5720VENDOR_M_ST_M45PE40:
  11076. case FLASH_5720VENDOR_A_ST_M25PE40:
  11077. case FLASH_5720VENDOR_A_ST_M45PE40:
  11078. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11079. break;
  11080. case FLASH_5720VENDOR_M_ST_M25PE80:
  11081. case FLASH_5720VENDOR_M_ST_M45PE80:
  11082. case FLASH_5720VENDOR_A_ST_M25PE80:
  11083. case FLASH_5720VENDOR_A_ST_M45PE80:
  11084. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11085. break;
  11086. default:
  11087. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11088. break;
  11089. }
  11090. break;
  11091. default:
  11092. tg3_flag_set(tp, NO_NVRAM);
  11093. return;
  11094. }
  11095. tg3_nvram_get_pagesize(tp, nvcfg1);
  11096. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11097. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11098. }
  11099. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11100. static void __devinit tg3_nvram_init(struct tg3 *tp)
  11101. {
  11102. tw32_f(GRC_EEPROM_ADDR,
  11103. (EEPROM_ADDR_FSM_RESET |
  11104. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11105. EEPROM_ADDR_CLKPERD_SHIFT)));
  11106. msleep(1);
  11107. /* Enable seeprom accesses. */
  11108. tw32_f(GRC_LOCAL_CTRL,
  11109. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11110. udelay(100);
  11111. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11112. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11113. tg3_flag_set(tp, NVRAM);
  11114. if (tg3_nvram_lock(tp)) {
  11115. netdev_warn(tp->dev,
  11116. "Cannot get nvram lock, %s failed\n",
  11117. __func__);
  11118. return;
  11119. }
  11120. tg3_enable_nvram_access(tp);
  11121. tp->nvram_size = 0;
  11122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11123. tg3_get_5752_nvram_info(tp);
  11124. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11125. tg3_get_5755_nvram_info(tp);
  11126. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11129. tg3_get_5787_nvram_info(tp);
  11130. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11131. tg3_get_5761_nvram_info(tp);
  11132. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11133. tg3_get_5906_nvram_info(tp);
  11134. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11135. tg3_flag(tp, 57765_CLASS))
  11136. tg3_get_57780_nvram_info(tp);
  11137. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11138. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11139. tg3_get_5717_nvram_info(tp);
  11140. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11141. tg3_get_5720_nvram_info(tp);
  11142. else
  11143. tg3_get_nvram_info(tp);
  11144. if (tp->nvram_size == 0)
  11145. tg3_get_nvram_size(tp);
  11146. tg3_disable_nvram_access(tp);
  11147. tg3_nvram_unlock(tp);
  11148. } else {
  11149. tg3_flag_clear(tp, NVRAM);
  11150. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11151. tg3_get_eeprom_size(tp);
  11152. }
  11153. }
  11154. struct subsys_tbl_ent {
  11155. u16 subsys_vendor, subsys_devid;
  11156. u32 phy_id;
  11157. };
  11158. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  11159. /* Broadcom boards. */
  11160. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11161. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11162. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11163. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11164. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11165. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11166. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11167. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11168. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11169. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11170. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11171. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11172. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11173. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11174. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11175. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11176. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11177. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11178. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11179. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11180. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11181. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11182. /* 3com boards. */
  11183. { TG3PCI_SUBVENDOR_ID_3COM,
  11184. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11185. { TG3PCI_SUBVENDOR_ID_3COM,
  11186. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11187. { TG3PCI_SUBVENDOR_ID_3COM,
  11188. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11189. { TG3PCI_SUBVENDOR_ID_3COM,
  11190. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11191. { TG3PCI_SUBVENDOR_ID_3COM,
  11192. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11193. /* DELL boards. */
  11194. { TG3PCI_SUBVENDOR_ID_DELL,
  11195. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11196. { TG3PCI_SUBVENDOR_ID_DELL,
  11197. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11198. { TG3PCI_SUBVENDOR_ID_DELL,
  11199. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11200. { TG3PCI_SUBVENDOR_ID_DELL,
  11201. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11202. /* Compaq boards. */
  11203. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11204. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11205. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11206. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11207. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11208. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11209. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11210. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11211. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11212. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11213. /* IBM boards. */
  11214. { TG3PCI_SUBVENDOR_ID_IBM,
  11215. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11216. };
  11217. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  11218. {
  11219. int i;
  11220. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11221. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11222. tp->pdev->subsystem_vendor) &&
  11223. (subsys_id_to_phy_id[i].subsys_devid ==
  11224. tp->pdev->subsystem_device))
  11225. return &subsys_id_to_phy_id[i];
  11226. }
  11227. return NULL;
  11228. }
  11229. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11230. {
  11231. u32 val;
  11232. tp->phy_id = TG3_PHY_ID_INVALID;
  11233. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11234. /* Assume an onboard device and WOL capable by default. */
  11235. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11236. tg3_flag_set(tp, WOL_CAP);
  11237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11238. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11239. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11240. tg3_flag_set(tp, IS_NIC);
  11241. }
  11242. val = tr32(VCPU_CFGSHDW);
  11243. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11244. tg3_flag_set(tp, ASPM_WORKAROUND);
  11245. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11246. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11247. tg3_flag_set(tp, WOL_ENABLE);
  11248. device_set_wakeup_enable(&tp->pdev->dev, true);
  11249. }
  11250. goto done;
  11251. }
  11252. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11253. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11254. u32 nic_cfg, led_cfg;
  11255. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11256. int eeprom_phy_serdes = 0;
  11257. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11258. tp->nic_sram_data_cfg = nic_cfg;
  11259. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11260. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11261. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11262. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11263. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11264. (ver > 0) && (ver < 0x100))
  11265. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11267. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11268. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11269. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11270. eeprom_phy_serdes = 1;
  11271. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11272. if (nic_phy_id != 0) {
  11273. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11274. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11275. eeprom_phy_id = (id1 >> 16) << 10;
  11276. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11277. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11278. } else
  11279. eeprom_phy_id = 0;
  11280. tp->phy_id = eeprom_phy_id;
  11281. if (eeprom_phy_serdes) {
  11282. if (!tg3_flag(tp, 5705_PLUS))
  11283. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11284. else
  11285. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11286. }
  11287. if (tg3_flag(tp, 5750_PLUS))
  11288. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11289. SHASTA_EXT_LED_MODE_MASK);
  11290. else
  11291. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11292. switch (led_cfg) {
  11293. default:
  11294. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11295. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11296. break;
  11297. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11298. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11299. break;
  11300. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11301. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11302. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11303. * read on some older 5700/5701 bootcode.
  11304. */
  11305. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11306. ASIC_REV_5700 ||
  11307. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11308. ASIC_REV_5701)
  11309. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11310. break;
  11311. case SHASTA_EXT_LED_SHARED:
  11312. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11313. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11314. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11315. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11316. LED_CTRL_MODE_PHY_2);
  11317. break;
  11318. case SHASTA_EXT_LED_MAC:
  11319. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11320. break;
  11321. case SHASTA_EXT_LED_COMBO:
  11322. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11323. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11324. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11325. LED_CTRL_MODE_PHY_2);
  11326. break;
  11327. }
  11328. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11330. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11331. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11332. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11333. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11334. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11335. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11336. if ((tp->pdev->subsystem_vendor ==
  11337. PCI_VENDOR_ID_ARIMA) &&
  11338. (tp->pdev->subsystem_device == 0x205a ||
  11339. tp->pdev->subsystem_device == 0x2063))
  11340. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11341. } else {
  11342. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11343. tg3_flag_set(tp, IS_NIC);
  11344. }
  11345. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11346. tg3_flag_set(tp, ENABLE_ASF);
  11347. if (tg3_flag(tp, 5750_PLUS))
  11348. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11349. }
  11350. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11351. tg3_flag(tp, 5750_PLUS))
  11352. tg3_flag_set(tp, ENABLE_APE);
  11353. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11354. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11355. tg3_flag_clear(tp, WOL_CAP);
  11356. if (tg3_flag(tp, WOL_CAP) &&
  11357. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11358. tg3_flag_set(tp, WOL_ENABLE);
  11359. device_set_wakeup_enable(&tp->pdev->dev, true);
  11360. }
  11361. if (cfg2 & (1 << 17))
  11362. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11363. /* serdes signal pre-emphasis in register 0x590 set by */
  11364. /* bootcode if bit 18 is set */
  11365. if (cfg2 & (1 << 18))
  11366. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11367. if ((tg3_flag(tp, 57765_PLUS) ||
  11368. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11369. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11370. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11371. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11372. if (tg3_flag(tp, PCI_EXPRESS) &&
  11373. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11374. !tg3_flag(tp, 57765_PLUS)) {
  11375. u32 cfg3;
  11376. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11377. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11378. tg3_flag_set(tp, ASPM_WORKAROUND);
  11379. }
  11380. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11381. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11382. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11383. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11384. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11385. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11386. }
  11387. done:
  11388. if (tg3_flag(tp, WOL_CAP))
  11389. device_set_wakeup_enable(&tp->pdev->dev,
  11390. tg3_flag(tp, WOL_ENABLE));
  11391. else
  11392. device_set_wakeup_capable(&tp->pdev->dev, false);
  11393. }
  11394. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11395. {
  11396. int i;
  11397. u32 val;
  11398. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11399. tw32(OTP_CTRL, cmd);
  11400. /* Wait for up to 1 ms for command to execute. */
  11401. for (i = 0; i < 100; i++) {
  11402. val = tr32(OTP_STATUS);
  11403. if (val & OTP_STATUS_CMD_DONE)
  11404. break;
  11405. udelay(10);
  11406. }
  11407. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11408. }
  11409. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11410. * configuration is a 32-bit value that straddles the alignment boundary.
  11411. * We do two 32-bit reads and then shift and merge the results.
  11412. */
  11413. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11414. {
  11415. u32 bhalf_otp, thalf_otp;
  11416. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11417. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11418. return 0;
  11419. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11420. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11421. return 0;
  11422. thalf_otp = tr32(OTP_READ_DATA);
  11423. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11424. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11425. return 0;
  11426. bhalf_otp = tr32(OTP_READ_DATA);
  11427. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11428. }
  11429. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11430. {
  11431. u32 adv = ADVERTISED_Autoneg;
  11432. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11433. adv |= ADVERTISED_1000baseT_Half |
  11434. ADVERTISED_1000baseT_Full;
  11435. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11436. adv |= ADVERTISED_100baseT_Half |
  11437. ADVERTISED_100baseT_Full |
  11438. ADVERTISED_10baseT_Half |
  11439. ADVERTISED_10baseT_Full |
  11440. ADVERTISED_TP;
  11441. else
  11442. adv |= ADVERTISED_FIBRE;
  11443. tp->link_config.advertising = adv;
  11444. tp->link_config.speed = SPEED_UNKNOWN;
  11445. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11446. tp->link_config.autoneg = AUTONEG_ENABLE;
  11447. tp->link_config.active_speed = SPEED_UNKNOWN;
  11448. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11449. tp->old_link = -1;
  11450. }
  11451. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11452. {
  11453. u32 hw_phy_id_1, hw_phy_id_2;
  11454. u32 hw_phy_id, hw_phy_id_masked;
  11455. int err;
  11456. /* flow control autonegotiation is default behavior */
  11457. tg3_flag_set(tp, PAUSE_AUTONEG);
  11458. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11459. if (tg3_flag(tp, ENABLE_APE)) {
  11460. switch (tp->pci_fn) {
  11461. case 0:
  11462. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11463. break;
  11464. case 1:
  11465. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11466. break;
  11467. case 2:
  11468. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11469. break;
  11470. case 3:
  11471. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11472. break;
  11473. }
  11474. }
  11475. if (tg3_flag(tp, USE_PHYLIB))
  11476. return tg3_phy_init(tp);
  11477. /* Reading the PHY ID register can conflict with ASF
  11478. * firmware access to the PHY hardware.
  11479. */
  11480. err = 0;
  11481. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11482. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11483. } else {
  11484. /* Now read the physical PHY_ID from the chip and verify
  11485. * that it is sane. If it doesn't look good, we fall back
  11486. * to either the hard-coded table based PHY_ID and failing
  11487. * that the value found in the eeprom area.
  11488. */
  11489. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11490. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11491. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11492. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11493. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11494. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11495. }
  11496. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11497. tp->phy_id = hw_phy_id;
  11498. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11499. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11500. else
  11501. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11502. } else {
  11503. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11504. /* Do nothing, phy ID already set up in
  11505. * tg3_get_eeprom_hw_cfg().
  11506. */
  11507. } else {
  11508. struct subsys_tbl_ent *p;
  11509. /* No eeprom signature? Try the hardcoded
  11510. * subsys device table.
  11511. */
  11512. p = tg3_lookup_by_subsys(tp);
  11513. if (!p)
  11514. return -ENODEV;
  11515. tp->phy_id = p->phy_id;
  11516. if (!tp->phy_id ||
  11517. tp->phy_id == TG3_PHY_ID_BCM8002)
  11518. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11519. }
  11520. }
  11521. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11522. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11524. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11525. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11526. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11527. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11528. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11529. tg3_phy_init_link_config(tp);
  11530. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11531. !tg3_flag(tp, ENABLE_APE) &&
  11532. !tg3_flag(tp, ENABLE_ASF)) {
  11533. u32 bmsr, dummy;
  11534. tg3_readphy(tp, MII_BMSR, &bmsr);
  11535. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11536. (bmsr & BMSR_LSTATUS))
  11537. goto skip_phy_reset;
  11538. err = tg3_phy_reset(tp);
  11539. if (err)
  11540. return err;
  11541. tg3_phy_set_wirespeed(tp);
  11542. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11543. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11544. tp->link_config.flowctrl);
  11545. tg3_writephy(tp, MII_BMCR,
  11546. BMCR_ANENABLE | BMCR_ANRESTART);
  11547. }
  11548. }
  11549. skip_phy_reset:
  11550. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11551. err = tg3_init_5401phy_dsp(tp);
  11552. if (err)
  11553. return err;
  11554. err = tg3_init_5401phy_dsp(tp);
  11555. }
  11556. return err;
  11557. }
  11558. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11559. {
  11560. u8 *vpd_data;
  11561. unsigned int block_end, rosize, len;
  11562. u32 vpdlen;
  11563. int j, i = 0;
  11564. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11565. if (!vpd_data)
  11566. goto out_no_vpd;
  11567. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11568. if (i < 0)
  11569. goto out_not_found;
  11570. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11571. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11572. i += PCI_VPD_LRDT_TAG_SIZE;
  11573. if (block_end > vpdlen)
  11574. goto out_not_found;
  11575. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11576. PCI_VPD_RO_KEYWORD_MFR_ID);
  11577. if (j > 0) {
  11578. len = pci_vpd_info_field_size(&vpd_data[j]);
  11579. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11580. if (j + len > block_end || len != 4 ||
  11581. memcmp(&vpd_data[j], "1028", 4))
  11582. goto partno;
  11583. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11584. PCI_VPD_RO_KEYWORD_VENDOR0);
  11585. if (j < 0)
  11586. goto partno;
  11587. len = pci_vpd_info_field_size(&vpd_data[j]);
  11588. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11589. if (j + len > block_end)
  11590. goto partno;
  11591. memcpy(tp->fw_ver, &vpd_data[j], len);
  11592. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11593. }
  11594. partno:
  11595. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11596. PCI_VPD_RO_KEYWORD_PARTNO);
  11597. if (i < 0)
  11598. goto out_not_found;
  11599. len = pci_vpd_info_field_size(&vpd_data[i]);
  11600. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11601. if (len > TG3_BPN_SIZE ||
  11602. (len + i) > vpdlen)
  11603. goto out_not_found;
  11604. memcpy(tp->board_part_number, &vpd_data[i], len);
  11605. out_not_found:
  11606. kfree(vpd_data);
  11607. if (tp->board_part_number[0])
  11608. return;
  11609. out_no_vpd:
  11610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11611. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11612. strcpy(tp->board_part_number, "BCM5717");
  11613. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11614. strcpy(tp->board_part_number, "BCM5718");
  11615. else
  11616. goto nomatch;
  11617. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11618. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11619. strcpy(tp->board_part_number, "BCM57780");
  11620. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11621. strcpy(tp->board_part_number, "BCM57760");
  11622. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11623. strcpy(tp->board_part_number, "BCM57790");
  11624. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11625. strcpy(tp->board_part_number, "BCM57788");
  11626. else
  11627. goto nomatch;
  11628. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11629. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11630. strcpy(tp->board_part_number, "BCM57761");
  11631. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11632. strcpy(tp->board_part_number, "BCM57765");
  11633. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11634. strcpy(tp->board_part_number, "BCM57781");
  11635. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11636. strcpy(tp->board_part_number, "BCM57785");
  11637. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11638. strcpy(tp->board_part_number, "BCM57791");
  11639. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11640. strcpy(tp->board_part_number, "BCM57795");
  11641. else
  11642. goto nomatch;
  11643. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11644. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11645. strcpy(tp->board_part_number, "BCM57762");
  11646. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11647. strcpy(tp->board_part_number, "BCM57766");
  11648. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11649. strcpy(tp->board_part_number, "BCM57782");
  11650. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11651. strcpy(tp->board_part_number, "BCM57786");
  11652. else
  11653. goto nomatch;
  11654. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11655. strcpy(tp->board_part_number, "BCM95906");
  11656. } else {
  11657. nomatch:
  11658. strcpy(tp->board_part_number, "none");
  11659. }
  11660. }
  11661. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11662. {
  11663. u32 val;
  11664. if (tg3_nvram_read(tp, offset, &val) ||
  11665. (val & 0xfc000000) != 0x0c000000 ||
  11666. tg3_nvram_read(tp, offset + 4, &val) ||
  11667. val != 0)
  11668. return 0;
  11669. return 1;
  11670. }
  11671. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11672. {
  11673. u32 val, offset, start, ver_offset;
  11674. int i, dst_off;
  11675. bool newver = false;
  11676. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11677. tg3_nvram_read(tp, 0x4, &start))
  11678. return;
  11679. offset = tg3_nvram_logical_addr(tp, offset);
  11680. if (tg3_nvram_read(tp, offset, &val))
  11681. return;
  11682. if ((val & 0xfc000000) == 0x0c000000) {
  11683. if (tg3_nvram_read(tp, offset + 4, &val))
  11684. return;
  11685. if (val == 0)
  11686. newver = true;
  11687. }
  11688. dst_off = strlen(tp->fw_ver);
  11689. if (newver) {
  11690. if (TG3_VER_SIZE - dst_off < 16 ||
  11691. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11692. return;
  11693. offset = offset + ver_offset - start;
  11694. for (i = 0; i < 16; i += 4) {
  11695. __be32 v;
  11696. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11697. return;
  11698. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11699. }
  11700. } else {
  11701. u32 major, minor;
  11702. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11703. return;
  11704. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11705. TG3_NVM_BCVER_MAJSFT;
  11706. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11707. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11708. "v%d.%02d", major, minor);
  11709. }
  11710. }
  11711. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11712. {
  11713. u32 val, major, minor;
  11714. /* Use native endian representation */
  11715. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11716. return;
  11717. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11718. TG3_NVM_HWSB_CFG1_MAJSFT;
  11719. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11720. TG3_NVM_HWSB_CFG1_MINSFT;
  11721. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11722. }
  11723. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11724. {
  11725. u32 offset, major, minor, build;
  11726. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11727. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11728. return;
  11729. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11730. case TG3_EEPROM_SB_REVISION_0:
  11731. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11732. break;
  11733. case TG3_EEPROM_SB_REVISION_2:
  11734. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11735. break;
  11736. case TG3_EEPROM_SB_REVISION_3:
  11737. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11738. break;
  11739. case TG3_EEPROM_SB_REVISION_4:
  11740. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11741. break;
  11742. case TG3_EEPROM_SB_REVISION_5:
  11743. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11744. break;
  11745. case TG3_EEPROM_SB_REVISION_6:
  11746. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11747. break;
  11748. default:
  11749. return;
  11750. }
  11751. if (tg3_nvram_read(tp, offset, &val))
  11752. return;
  11753. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11754. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11755. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11756. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11757. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11758. if (minor > 99 || build > 26)
  11759. return;
  11760. offset = strlen(tp->fw_ver);
  11761. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11762. " v%d.%02d", major, minor);
  11763. if (build > 0) {
  11764. offset = strlen(tp->fw_ver);
  11765. if (offset < TG3_VER_SIZE - 1)
  11766. tp->fw_ver[offset] = 'a' + build - 1;
  11767. }
  11768. }
  11769. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11770. {
  11771. u32 val, offset, start;
  11772. int i, vlen;
  11773. for (offset = TG3_NVM_DIR_START;
  11774. offset < TG3_NVM_DIR_END;
  11775. offset += TG3_NVM_DIRENT_SIZE) {
  11776. if (tg3_nvram_read(tp, offset, &val))
  11777. return;
  11778. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11779. break;
  11780. }
  11781. if (offset == TG3_NVM_DIR_END)
  11782. return;
  11783. if (!tg3_flag(tp, 5705_PLUS))
  11784. start = 0x08000000;
  11785. else if (tg3_nvram_read(tp, offset - 4, &start))
  11786. return;
  11787. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11788. !tg3_fw_img_is_valid(tp, offset) ||
  11789. tg3_nvram_read(tp, offset + 8, &val))
  11790. return;
  11791. offset += val - start;
  11792. vlen = strlen(tp->fw_ver);
  11793. tp->fw_ver[vlen++] = ',';
  11794. tp->fw_ver[vlen++] = ' ';
  11795. for (i = 0; i < 4; i++) {
  11796. __be32 v;
  11797. if (tg3_nvram_read_be32(tp, offset, &v))
  11798. return;
  11799. offset += sizeof(v);
  11800. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11801. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11802. break;
  11803. }
  11804. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11805. vlen += sizeof(v);
  11806. }
  11807. }
  11808. static void __devinit tg3_probe_ncsi(struct tg3 *tp)
  11809. {
  11810. u32 apedata;
  11811. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11812. if (apedata != APE_SEG_SIG_MAGIC)
  11813. return;
  11814. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11815. if (!(apedata & APE_FW_STATUS_READY))
  11816. return;
  11817. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  11818. tg3_flag_set(tp, APE_HAS_NCSI);
  11819. }
  11820. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11821. {
  11822. int vlen;
  11823. u32 apedata;
  11824. char *fwtype;
  11825. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11826. if (tg3_flag(tp, APE_HAS_NCSI))
  11827. fwtype = "NCSI";
  11828. else
  11829. fwtype = "DASH";
  11830. vlen = strlen(tp->fw_ver);
  11831. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11832. fwtype,
  11833. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11834. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11835. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11836. (apedata & APE_FW_VERSION_BLDMSK));
  11837. }
  11838. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11839. {
  11840. u32 val;
  11841. bool vpd_vers = false;
  11842. if (tp->fw_ver[0] != 0)
  11843. vpd_vers = true;
  11844. if (tg3_flag(tp, NO_NVRAM)) {
  11845. strcat(tp->fw_ver, "sb");
  11846. return;
  11847. }
  11848. if (tg3_nvram_read(tp, 0, &val))
  11849. return;
  11850. if (val == TG3_EEPROM_MAGIC)
  11851. tg3_read_bc_ver(tp);
  11852. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11853. tg3_read_sb_ver(tp, val);
  11854. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11855. tg3_read_hwsb_ver(tp);
  11856. if (tg3_flag(tp, ENABLE_ASF)) {
  11857. if (tg3_flag(tp, ENABLE_APE)) {
  11858. tg3_probe_ncsi(tp);
  11859. if (!vpd_vers)
  11860. tg3_read_dash_ver(tp);
  11861. } else if (!vpd_vers) {
  11862. tg3_read_mgmtfw_ver(tp);
  11863. }
  11864. }
  11865. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11866. }
  11867. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11868. {
  11869. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11870. return TG3_RX_RET_MAX_SIZE_5717;
  11871. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11872. return TG3_RX_RET_MAX_SIZE_5700;
  11873. else
  11874. return TG3_RX_RET_MAX_SIZE_5705;
  11875. }
  11876. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11877. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11878. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11879. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11880. { },
  11881. };
  11882. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11883. {
  11884. struct pci_dev *peer;
  11885. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11886. for (func = 0; func < 8; func++) {
  11887. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11888. if (peer && peer != tp->pdev)
  11889. break;
  11890. pci_dev_put(peer);
  11891. }
  11892. /* 5704 can be configured in single-port mode, set peer to
  11893. * tp->pdev in that case.
  11894. */
  11895. if (!peer) {
  11896. peer = tp->pdev;
  11897. return peer;
  11898. }
  11899. /*
  11900. * We don't need to keep the refcount elevated; there's no way
  11901. * to remove one half of this device without removing the other
  11902. */
  11903. pci_dev_put(peer);
  11904. return peer;
  11905. }
  11906. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11907. {
  11908. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11910. u32 reg;
  11911. /* All devices that use the alternate
  11912. * ASIC REV location have a CPMU.
  11913. */
  11914. tg3_flag_set(tp, CPMU_PRESENT);
  11915. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11916. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11917. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11918. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11919. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11920. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11921. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11922. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11923. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11924. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11925. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11926. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11927. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11928. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11929. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11930. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11931. else
  11932. reg = TG3PCI_PRODID_ASICREV;
  11933. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11934. }
  11935. /* Wrong chip ID in 5752 A0. This code can be removed later
  11936. * as A0 is not in production.
  11937. */
  11938. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11939. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11942. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11943. tg3_flag_set(tp, 5717_PLUS);
  11944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11945. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11946. tg3_flag_set(tp, 57765_CLASS);
  11947. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11948. tg3_flag_set(tp, 57765_PLUS);
  11949. /* Intentionally exclude ASIC_REV_5906 */
  11950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11955. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11956. tg3_flag(tp, 57765_PLUS))
  11957. tg3_flag_set(tp, 5755_PLUS);
  11958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11960. tg3_flag_set(tp, 5780_CLASS);
  11961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11962. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11963. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11964. tg3_flag(tp, 5755_PLUS) ||
  11965. tg3_flag(tp, 5780_CLASS))
  11966. tg3_flag_set(tp, 5750_PLUS);
  11967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11968. tg3_flag(tp, 5750_PLUS))
  11969. tg3_flag_set(tp, 5705_PLUS);
  11970. }
  11971. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11972. {
  11973. u32 misc_ctrl_reg;
  11974. u32 pci_state_reg, grc_misc_cfg;
  11975. u32 val;
  11976. u16 pci_cmd;
  11977. int err;
  11978. /* Force memory write invalidate off. If we leave it on,
  11979. * then on 5700_BX chips we have to enable a workaround.
  11980. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11981. * to match the cacheline size. The Broadcom driver have this
  11982. * workaround but turns MWI off all the times so never uses
  11983. * it. This seems to suggest that the workaround is insufficient.
  11984. */
  11985. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11986. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11987. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11988. /* Important! -- Make sure register accesses are byteswapped
  11989. * correctly. Also, for those chips that require it, make
  11990. * sure that indirect register accesses are enabled before
  11991. * the first operation.
  11992. */
  11993. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11994. &misc_ctrl_reg);
  11995. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11996. MISC_HOST_CTRL_CHIPREV);
  11997. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11998. tp->misc_host_ctrl);
  11999. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12000. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12001. * we need to disable memory and use config. cycles
  12002. * only to access all registers. The 5702/03 chips
  12003. * can mistakenly decode the special cycles from the
  12004. * ICH chipsets as memory write cycles, causing corruption
  12005. * of register and memory space. Only certain ICH bridges
  12006. * will drive special cycles with non-zero data during the
  12007. * address phase which can fall within the 5703's address
  12008. * range. This is not an ICH bug as the PCI spec allows
  12009. * non-zero address during special cycles. However, only
  12010. * these ICH bridges are known to drive non-zero addresses
  12011. * during special cycles.
  12012. *
  12013. * Since special cycles do not cross PCI bridges, we only
  12014. * enable this workaround if the 5703 is on the secondary
  12015. * bus of these ICH bridges.
  12016. */
  12017. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12018. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12019. static struct tg3_dev_id {
  12020. u32 vendor;
  12021. u32 device;
  12022. u32 rev;
  12023. } ich_chipsets[] = {
  12024. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12025. PCI_ANY_ID },
  12026. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12027. PCI_ANY_ID },
  12028. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12029. 0xa },
  12030. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12031. PCI_ANY_ID },
  12032. { },
  12033. };
  12034. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12035. struct pci_dev *bridge = NULL;
  12036. while (pci_id->vendor != 0) {
  12037. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12038. bridge);
  12039. if (!bridge) {
  12040. pci_id++;
  12041. continue;
  12042. }
  12043. if (pci_id->rev != PCI_ANY_ID) {
  12044. if (bridge->revision > pci_id->rev)
  12045. continue;
  12046. }
  12047. if (bridge->subordinate &&
  12048. (bridge->subordinate->number ==
  12049. tp->pdev->bus->number)) {
  12050. tg3_flag_set(tp, ICH_WORKAROUND);
  12051. pci_dev_put(bridge);
  12052. break;
  12053. }
  12054. }
  12055. }
  12056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12057. static struct tg3_dev_id {
  12058. u32 vendor;
  12059. u32 device;
  12060. } bridge_chipsets[] = {
  12061. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12062. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12063. { },
  12064. };
  12065. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12066. struct pci_dev *bridge = NULL;
  12067. while (pci_id->vendor != 0) {
  12068. bridge = pci_get_device(pci_id->vendor,
  12069. pci_id->device,
  12070. bridge);
  12071. if (!bridge) {
  12072. pci_id++;
  12073. continue;
  12074. }
  12075. if (bridge->subordinate &&
  12076. (bridge->subordinate->number <=
  12077. tp->pdev->bus->number) &&
  12078. (bridge->subordinate->busn_res.end >=
  12079. tp->pdev->bus->number)) {
  12080. tg3_flag_set(tp, 5701_DMA_BUG);
  12081. pci_dev_put(bridge);
  12082. break;
  12083. }
  12084. }
  12085. }
  12086. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12087. * DMA addresses > 40-bit. This bridge may have other additional
  12088. * 57xx devices behind it in some 4-port NIC designs for example.
  12089. * Any tg3 device found behind the bridge will also need the 40-bit
  12090. * DMA workaround.
  12091. */
  12092. if (tg3_flag(tp, 5780_CLASS)) {
  12093. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12094. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12095. } else {
  12096. struct pci_dev *bridge = NULL;
  12097. do {
  12098. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12099. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12100. bridge);
  12101. if (bridge && bridge->subordinate &&
  12102. (bridge->subordinate->number <=
  12103. tp->pdev->bus->number) &&
  12104. (bridge->subordinate->busn_res.end >=
  12105. tp->pdev->bus->number)) {
  12106. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12107. pci_dev_put(bridge);
  12108. break;
  12109. }
  12110. } while (bridge);
  12111. }
  12112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12114. tp->pdev_peer = tg3_find_peer(tp);
  12115. /* Determine TSO capabilities */
  12116. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12117. ; /* Do nothing. HW bug. */
  12118. else if (tg3_flag(tp, 57765_PLUS))
  12119. tg3_flag_set(tp, HW_TSO_3);
  12120. else if (tg3_flag(tp, 5755_PLUS) ||
  12121. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12122. tg3_flag_set(tp, HW_TSO_2);
  12123. else if (tg3_flag(tp, 5750_PLUS)) {
  12124. tg3_flag_set(tp, HW_TSO_1);
  12125. tg3_flag_set(tp, TSO_BUG);
  12126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12127. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12128. tg3_flag_clear(tp, TSO_BUG);
  12129. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12130. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12131. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12132. tg3_flag_set(tp, TSO_BUG);
  12133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12134. tp->fw_needed = FIRMWARE_TG3TSO5;
  12135. else
  12136. tp->fw_needed = FIRMWARE_TG3TSO;
  12137. }
  12138. /* Selectively allow TSO based on operating conditions */
  12139. if (tg3_flag(tp, HW_TSO_1) ||
  12140. tg3_flag(tp, HW_TSO_2) ||
  12141. tg3_flag(tp, HW_TSO_3) ||
  12142. tp->fw_needed) {
  12143. /* For firmware TSO, assume ASF is disabled.
  12144. * We'll disable TSO later if we discover ASF
  12145. * is enabled in tg3_get_eeprom_hw_cfg().
  12146. */
  12147. tg3_flag_set(tp, TSO_CAPABLE);
  12148. } else {
  12149. tg3_flag_clear(tp, TSO_CAPABLE);
  12150. tg3_flag_clear(tp, TSO_BUG);
  12151. tp->fw_needed = NULL;
  12152. }
  12153. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12154. tp->fw_needed = FIRMWARE_TG3;
  12155. tp->irq_max = 1;
  12156. if (tg3_flag(tp, 5750_PLUS)) {
  12157. tg3_flag_set(tp, SUPPORT_MSI);
  12158. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12159. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12160. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12161. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12162. tp->pdev_peer == tp->pdev))
  12163. tg3_flag_clear(tp, SUPPORT_MSI);
  12164. if (tg3_flag(tp, 5755_PLUS) ||
  12165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12166. tg3_flag_set(tp, 1SHOT_MSI);
  12167. }
  12168. if (tg3_flag(tp, 57765_PLUS)) {
  12169. tg3_flag_set(tp, SUPPORT_MSIX);
  12170. tp->irq_max = TG3_IRQ_MAX_VECS;
  12171. }
  12172. }
  12173. tp->txq_max = 1;
  12174. tp->rxq_max = 1;
  12175. if (tp->irq_max > 1) {
  12176. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12177. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12180. tp->txq_max = tp->irq_max - 1;
  12181. }
  12182. if (tg3_flag(tp, 5755_PLUS) ||
  12183. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12184. tg3_flag_set(tp, SHORT_DMA_BUG);
  12185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12186. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12188. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12190. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12191. if (tg3_flag(tp, 57765_PLUS) &&
  12192. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12193. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12194. if (!tg3_flag(tp, 5705_PLUS) ||
  12195. tg3_flag(tp, 5780_CLASS) ||
  12196. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12197. tg3_flag_set(tp, JUMBO_CAPABLE);
  12198. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12199. &pci_state_reg);
  12200. if (pci_is_pcie(tp->pdev)) {
  12201. u16 lnkctl;
  12202. tg3_flag_set(tp, PCI_EXPRESS);
  12203. pci_read_config_word(tp->pdev,
  12204. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  12205. &lnkctl);
  12206. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12207. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12208. ASIC_REV_5906) {
  12209. tg3_flag_clear(tp, HW_TSO_2);
  12210. tg3_flag_clear(tp, TSO_CAPABLE);
  12211. }
  12212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12213. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12214. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12215. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12216. tg3_flag_set(tp, CLKREQ_BUG);
  12217. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12218. tg3_flag_set(tp, L1PLLPD_EN);
  12219. }
  12220. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12221. /* BCM5785 devices are effectively PCIe devices, and should
  12222. * follow PCIe codepaths, but do not have a PCIe capabilities
  12223. * section.
  12224. */
  12225. tg3_flag_set(tp, PCI_EXPRESS);
  12226. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12227. tg3_flag(tp, 5780_CLASS)) {
  12228. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12229. if (!tp->pcix_cap) {
  12230. dev_err(&tp->pdev->dev,
  12231. "Cannot find PCI-X capability, aborting\n");
  12232. return -EIO;
  12233. }
  12234. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12235. tg3_flag_set(tp, PCIX_MODE);
  12236. }
  12237. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12238. * reordering to the mailbox registers done by the host
  12239. * controller can cause major troubles. We read back from
  12240. * every mailbox register write to force the writes to be
  12241. * posted to the chip in order.
  12242. */
  12243. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12244. !tg3_flag(tp, PCI_EXPRESS))
  12245. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12246. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12247. &tp->pci_cacheline_sz);
  12248. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12249. &tp->pci_lat_timer);
  12250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12251. tp->pci_lat_timer < 64) {
  12252. tp->pci_lat_timer = 64;
  12253. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12254. tp->pci_lat_timer);
  12255. }
  12256. /* Important! -- It is critical that the PCI-X hw workaround
  12257. * situation is decided before the first MMIO register access.
  12258. */
  12259. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12260. /* 5700 BX chips need to have their TX producer index
  12261. * mailboxes written twice to workaround a bug.
  12262. */
  12263. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12264. /* If we are in PCI-X mode, enable register write workaround.
  12265. *
  12266. * The workaround is to use indirect register accesses
  12267. * for all chip writes not to mailbox registers.
  12268. */
  12269. if (tg3_flag(tp, PCIX_MODE)) {
  12270. u32 pm_reg;
  12271. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12272. /* The chip can have it's power management PCI config
  12273. * space registers clobbered due to this bug.
  12274. * So explicitly force the chip into D0 here.
  12275. */
  12276. pci_read_config_dword(tp->pdev,
  12277. tp->pm_cap + PCI_PM_CTRL,
  12278. &pm_reg);
  12279. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12280. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12281. pci_write_config_dword(tp->pdev,
  12282. tp->pm_cap + PCI_PM_CTRL,
  12283. pm_reg);
  12284. /* Also, force SERR#/PERR# in PCI command. */
  12285. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12286. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12287. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12288. }
  12289. }
  12290. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12291. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12292. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12293. tg3_flag_set(tp, PCI_32BIT);
  12294. /* Chip-specific fixup from Broadcom driver */
  12295. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12296. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12297. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12298. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12299. }
  12300. /* Default fast path register access methods */
  12301. tp->read32 = tg3_read32;
  12302. tp->write32 = tg3_write32;
  12303. tp->read32_mbox = tg3_read32;
  12304. tp->write32_mbox = tg3_write32;
  12305. tp->write32_tx_mbox = tg3_write32;
  12306. tp->write32_rx_mbox = tg3_write32;
  12307. /* Various workaround register access methods */
  12308. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12309. tp->write32 = tg3_write_indirect_reg32;
  12310. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12311. (tg3_flag(tp, PCI_EXPRESS) &&
  12312. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12313. /*
  12314. * Back to back register writes can cause problems on these
  12315. * chips, the workaround is to read back all reg writes
  12316. * except those to mailbox regs.
  12317. *
  12318. * See tg3_write_indirect_reg32().
  12319. */
  12320. tp->write32 = tg3_write_flush_reg32;
  12321. }
  12322. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12323. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12324. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12325. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12326. }
  12327. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12328. tp->read32 = tg3_read_indirect_reg32;
  12329. tp->write32 = tg3_write_indirect_reg32;
  12330. tp->read32_mbox = tg3_read_indirect_mbox;
  12331. tp->write32_mbox = tg3_write_indirect_mbox;
  12332. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12333. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12334. iounmap(tp->regs);
  12335. tp->regs = NULL;
  12336. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12337. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12338. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12339. }
  12340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12341. tp->read32_mbox = tg3_read32_mbox_5906;
  12342. tp->write32_mbox = tg3_write32_mbox_5906;
  12343. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12344. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12345. }
  12346. if (tp->write32 == tg3_write_indirect_reg32 ||
  12347. (tg3_flag(tp, PCIX_MODE) &&
  12348. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12350. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12351. /* The memory arbiter has to be enabled in order for SRAM accesses
  12352. * to succeed. Normally on powerup the tg3 chip firmware will make
  12353. * sure it is enabled, but other entities such as system netboot
  12354. * code might disable it.
  12355. */
  12356. val = tr32(MEMARB_MODE);
  12357. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12358. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12360. tg3_flag(tp, 5780_CLASS)) {
  12361. if (tg3_flag(tp, PCIX_MODE)) {
  12362. pci_read_config_dword(tp->pdev,
  12363. tp->pcix_cap + PCI_X_STATUS,
  12364. &val);
  12365. tp->pci_fn = val & 0x7;
  12366. }
  12367. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12368. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12369. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12370. NIC_SRAM_CPMUSTAT_SIG) {
  12371. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12372. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12373. }
  12374. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12376. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12377. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12378. NIC_SRAM_CPMUSTAT_SIG) {
  12379. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12380. TG3_CPMU_STATUS_FSHFT_5719;
  12381. }
  12382. }
  12383. /* Get eeprom hw config before calling tg3_set_power_state().
  12384. * In particular, the TG3_FLAG_IS_NIC flag must be
  12385. * determined before calling tg3_set_power_state() so that
  12386. * we know whether or not to switch out of Vaux power.
  12387. * When the flag is set, it means that GPIO1 is used for eeprom
  12388. * write protect and also implies that it is a LOM where GPIOs
  12389. * are not used to switch power.
  12390. */
  12391. tg3_get_eeprom_hw_cfg(tp);
  12392. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12393. tg3_flag_clear(tp, TSO_CAPABLE);
  12394. tg3_flag_clear(tp, TSO_BUG);
  12395. tp->fw_needed = NULL;
  12396. }
  12397. if (tg3_flag(tp, ENABLE_APE)) {
  12398. /* Allow reads and writes to the
  12399. * APE register and memory space.
  12400. */
  12401. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12402. PCISTATE_ALLOW_APE_SHMEM_WR |
  12403. PCISTATE_ALLOW_APE_PSPACE_WR;
  12404. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12405. pci_state_reg);
  12406. tg3_ape_lock_init(tp);
  12407. }
  12408. /* Set up tp->grc_local_ctrl before calling
  12409. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12410. * will bring 5700's external PHY out of reset.
  12411. * It is also used as eeprom write protect on LOMs.
  12412. */
  12413. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12414. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12415. tg3_flag(tp, EEPROM_WRITE_PROT))
  12416. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12417. GRC_LCLCTRL_GPIO_OUTPUT1);
  12418. /* Unused GPIO3 must be driven as output on 5752 because there
  12419. * are no pull-up resistors on unused GPIO pins.
  12420. */
  12421. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12422. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12423. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12425. tg3_flag(tp, 57765_CLASS))
  12426. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12427. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12428. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12429. /* Turn off the debug UART. */
  12430. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12431. if (tg3_flag(tp, IS_NIC))
  12432. /* Keep VMain power. */
  12433. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12434. GRC_LCLCTRL_GPIO_OUTPUT0;
  12435. }
  12436. /* Switch out of Vaux if it is a NIC */
  12437. tg3_pwrsrc_switch_to_vmain(tp);
  12438. /* Derive initial jumbo mode from MTU assigned in
  12439. * ether_setup() via the alloc_etherdev() call
  12440. */
  12441. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12442. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12443. /* Determine WakeOnLan speed to use. */
  12444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12445. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12446. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12447. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12448. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12449. } else {
  12450. tg3_flag_set(tp, WOL_SPEED_100MB);
  12451. }
  12452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12453. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12454. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12455. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12456. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12457. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12458. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12459. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12460. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12461. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12462. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12463. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12464. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12465. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12466. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12467. if (tg3_flag(tp, 5705_PLUS) &&
  12468. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12469. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12470. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12471. !tg3_flag(tp, 57765_PLUS)) {
  12472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12475. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12476. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12477. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12478. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12479. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12480. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12481. } else
  12482. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12483. }
  12484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12485. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12486. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12487. if (tp->phy_otp == 0)
  12488. tp->phy_otp = TG3_OTP_DEFAULT;
  12489. }
  12490. if (tg3_flag(tp, CPMU_PRESENT))
  12491. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12492. else
  12493. tp->mi_mode = MAC_MI_MODE_BASE;
  12494. tp->coalesce_mode = 0;
  12495. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12496. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12497. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12498. /* Set these bits to enable statistics workaround. */
  12499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12500. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12501. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12502. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12503. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12504. }
  12505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12507. tg3_flag_set(tp, USE_PHYLIB);
  12508. err = tg3_mdio_init(tp);
  12509. if (err)
  12510. return err;
  12511. /* Initialize data/descriptor byte/word swapping. */
  12512. val = tr32(GRC_MODE);
  12513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12514. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12515. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12516. GRC_MODE_B2HRX_ENABLE |
  12517. GRC_MODE_HTX2B_ENABLE |
  12518. GRC_MODE_HOST_STACKUP);
  12519. else
  12520. val &= GRC_MODE_HOST_STACKUP;
  12521. tw32(GRC_MODE, val | tp->grc_mode);
  12522. tg3_switch_clocks(tp);
  12523. /* Clear this out for sanity. */
  12524. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12525. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12526. &pci_state_reg);
  12527. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12528. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12529. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12530. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12531. chiprevid == CHIPREV_ID_5701_B0 ||
  12532. chiprevid == CHIPREV_ID_5701_B2 ||
  12533. chiprevid == CHIPREV_ID_5701_B5) {
  12534. void __iomem *sram_base;
  12535. /* Write some dummy words into the SRAM status block
  12536. * area, see if it reads back correctly. If the return
  12537. * value is bad, force enable the PCIX workaround.
  12538. */
  12539. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12540. writel(0x00000000, sram_base);
  12541. writel(0x00000000, sram_base + 4);
  12542. writel(0xffffffff, sram_base + 4);
  12543. if (readl(sram_base) != 0x00000000)
  12544. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12545. }
  12546. }
  12547. udelay(50);
  12548. tg3_nvram_init(tp);
  12549. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12550. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12552. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12553. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12554. tg3_flag_set(tp, IS_5788);
  12555. if (!tg3_flag(tp, IS_5788) &&
  12556. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12557. tg3_flag_set(tp, TAGGED_STATUS);
  12558. if (tg3_flag(tp, TAGGED_STATUS)) {
  12559. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12560. HOSTCC_MODE_CLRTICK_TXBD);
  12561. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12562. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12563. tp->misc_host_ctrl);
  12564. }
  12565. /* Preserve the APE MAC_MODE bits */
  12566. if (tg3_flag(tp, ENABLE_APE))
  12567. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12568. else
  12569. tp->mac_mode = 0;
  12570. /* these are limited to 10/100 only */
  12571. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12572. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12573. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12574. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12575. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12576. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12577. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12578. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12579. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12580. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12581. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12582. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12583. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12584. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12585. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12586. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12587. err = tg3_phy_probe(tp);
  12588. if (err) {
  12589. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12590. /* ... but do not return immediately ... */
  12591. tg3_mdio_fini(tp);
  12592. }
  12593. tg3_read_vpd(tp);
  12594. tg3_read_fw_ver(tp);
  12595. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12596. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12597. } else {
  12598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12599. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12600. else
  12601. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12602. }
  12603. /* 5700 {AX,BX} chips have a broken status block link
  12604. * change bit implementation, so we must use the
  12605. * status register in those cases.
  12606. */
  12607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12608. tg3_flag_set(tp, USE_LINKCHG_REG);
  12609. else
  12610. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12611. /* The led_ctrl is set during tg3_phy_probe, here we might
  12612. * have to force the link status polling mechanism based
  12613. * upon subsystem IDs.
  12614. */
  12615. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12616. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12617. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12618. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12619. tg3_flag_set(tp, USE_LINKCHG_REG);
  12620. }
  12621. /* For all SERDES we poll the MAC status register. */
  12622. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12623. tg3_flag_set(tp, POLL_SERDES);
  12624. else
  12625. tg3_flag_clear(tp, POLL_SERDES);
  12626. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12627. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12629. tg3_flag(tp, PCIX_MODE)) {
  12630. tp->rx_offset = NET_SKB_PAD;
  12631. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12632. tp->rx_copy_thresh = ~(u16)0;
  12633. #endif
  12634. }
  12635. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12636. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12637. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12638. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12639. /* Increment the rx prod index on the rx std ring by at most
  12640. * 8 for these chips to workaround hw errata.
  12641. */
  12642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12643. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12644. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12645. tp->rx_std_max_post = 8;
  12646. if (tg3_flag(tp, ASPM_WORKAROUND))
  12647. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12648. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12649. return err;
  12650. }
  12651. #ifdef CONFIG_SPARC
  12652. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12653. {
  12654. struct net_device *dev = tp->dev;
  12655. struct pci_dev *pdev = tp->pdev;
  12656. struct device_node *dp = pci_device_to_OF_node(pdev);
  12657. const unsigned char *addr;
  12658. int len;
  12659. addr = of_get_property(dp, "local-mac-address", &len);
  12660. if (addr && len == 6) {
  12661. memcpy(dev->dev_addr, addr, 6);
  12662. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12663. return 0;
  12664. }
  12665. return -ENODEV;
  12666. }
  12667. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12668. {
  12669. struct net_device *dev = tp->dev;
  12670. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12671. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12672. return 0;
  12673. }
  12674. #endif
  12675. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12676. {
  12677. struct net_device *dev = tp->dev;
  12678. u32 hi, lo, mac_offset;
  12679. int addr_ok = 0;
  12680. #ifdef CONFIG_SPARC
  12681. if (!tg3_get_macaddr_sparc(tp))
  12682. return 0;
  12683. #endif
  12684. mac_offset = 0x7c;
  12685. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12686. tg3_flag(tp, 5780_CLASS)) {
  12687. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12688. mac_offset = 0xcc;
  12689. if (tg3_nvram_lock(tp))
  12690. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12691. else
  12692. tg3_nvram_unlock(tp);
  12693. } else if (tg3_flag(tp, 5717_PLUS)) {
  12694. if (tp->pci_fn & 1)
  12695. mac_offset = 0xcc;
  12696. if (tp->pci_fn > 1)
  12697. mac_offset += 0x18c;
  12698. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12699. mac_offset = 0x10;
  12700. /* First try to get it from MAC address mailbox. */
  12701. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12702. if ((hi >> 16) == 0x484b) {
  12703. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12704. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12705. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12706. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12707. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12708. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12709. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12710. /* Some old bootcode may report a 0 MAC address in SRAM */
  12711. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12712. }
  12713. if (!addr_ok) {
  12714. /* Next, try NVRAM. */
  12715. if (!tg3_flag(tp, NO_NVRAM) &&
  12716. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12717. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12718. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12719. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12720. }
  12721. /* Finally just fetch it out of the MAC control regs. */
  12722. else {
  12723. hi = tr32(MAC_ADDR_0_HIGH);
  12724. lo = tr32(MAC_ADDR_0_LOW);
  12725. dev->dev_addr[5] = lo & 0xff;
  12726. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12727. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12728. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12729. dev->dev_addr[1] = hi & 0xff;
  12730. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12731. }
  12732. }
  12733. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12734. #ifdef CONFIG_SPARC
  12735. if (!tg3_get_default_macaddr_sparc(tp))
  12736. return 0;
  12737. #endif
  12738. return -EINVAL;
  12739. }
  12740. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12741. return 0;
  12742. }
  12743. #define BOUNDARY_SINGLE_CACHELINE 1
  12744. #define BOUNDARY_MULTI_CACHELINE 2
  12745. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12746. {
  12747. int cacheline_size;
  12748. u8 byte;
  12749. int goal;
  12750. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12751. if (byte == 0)
  12752. cacheline_size = 1024;
  12753. else
  12754. cacheline_size = (int) byte * 4;
  12755. /* On 5703 and later chips, the boundary bits have no
  12756. * effect.
  12757. */
  12758. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12759. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12760. !tg3_flag(tp, PCI_EXPRESS))
  12761. goto out;
  12762. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12763. goal = BOUNDARY_MULTI_CACHELINE;
  12764. #else
  12765. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12766. goal = BOUNDARY_SINGLE_CACHELINE;
  12767. #else
  12768. goal = 0;
  12769. #endif
  12770. #endif
  12771. if (tg3_flag(tp, 57765_PLUS)) {
  12772. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12773. goto out;
  12774. }
  12775. if (!goal)
  12776. goto out;
  12777. /* PCI controllers on most RISC systems tend to disconnect
  12778. * when a device tries to burst across a cache-line boundary.
  12779. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12780. *
  12781. * Unfortunately, for PCI-E there are only limited
  12782. * write-side controls for this, and thus for reads
  12783. * we will still get the disconnects. We'll also waste
  12784. * these PCI cycles for both read and write for chips
  12785. * other than 5700 and 5701 which do not implement the
  12786. * boundary bits.
  12787. */
  12788. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12789. switch (cacheline_size) {
  12790. case 16:
  12791. case 32:
  12792. case 64:
  12793. case 128:
  12794. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12795. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12796. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12797. } else {
  12798. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12799. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12800. }
  12801. break;
  12802. case 256:
  12803. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12804. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12805. break;
  12806. default:
  12807. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12808. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12809. break;
  12810. }
  12811. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12812. switch (cacheline_size) {
  12813. case 16:
  12814. case 32:
  12815. case 64:
  12816. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12817. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12818. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12819. break;
  12820. }
  12821. /* fallthrough */
  12822. case 128:
  12823. default:
  12824. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12825. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12826. break;
  12827. }
  12828. } else {
  12829. switch (cacheline_size) {
  12830. case 16:
  12831. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12832. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12833. DMA_RWCTRL_WRITE_BNDRY_16);
  12834. break;
  12835. }
  12836. /* fallthrough */
  12837. case 32:
  12838. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12839. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12840. DMA_RWCTRL_WRITE_BNDRY_32);
  12841. break;
  12842. }
  12843. /* fallthrough */
  12844. case 64:
  12845. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12846. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12847. DMA_RWCTRL_WRITE_BNDRY_64);
  12848. break;
  12849. }
  12850. /* fallthrough */
  12851. case 128:
  12852. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12853. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12854. DMA_RWCTRL_WRITE_BNDRY_128);
  12855. break;
  12856. }
  12857. /* fallthrough */
  12858. case 256:
  12859. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12860. DMA_RWCTRL_WRITE_BNDRY_256);
  12861. break;
  12862. case 512:
  12863. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12864. DMA_RWCTRL_WRITE_BNDRY_512);
  12865. break;
  12866. case 1024:
  12867. default:
  12868. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12869. DMA_RWCTRL_WRITE_BNDRY_1024);
  12870. break;
  12871. }
  12872. }
  12873. out:
  12874. return val;
  12875. }
  12876. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12877. {
  12878. struct tg3_internal_buffer_desc test_desc;
  12879. u32 sram_dma_descs;
  12880. int i, ret;
  12881. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12882. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12883. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12884. tw32(RDMAC_STATUS, 0);
  12885. tw32(WDMAC_STATUS, 0);
  12886. tw32(BUFMGR_MODE, 0);
  12887. tw32(FTQ_RESET, 0);
  12888. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12889. test_desc.addr_lo = buf_dma & 0xffffffff;
  12890. test_desc.nic_mbuf = 0x00002100;
  12891. test_desc.len = size;
  12892. /*
  12893. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12894. * the *second* time the tg3 driver was getting loaded after an
  12895. * initial scan.
  12896. *
  12897. * Broadcom tells me:
  12898. * ...the DMA engine is connected to the GRC block and a DMA
  12899. * reset may affect the GRC block in some unpredictable way...
  12900. * The behavior of resets to individual blocks has not been tested.
  12901. *
  12902. * Broadcom noted the GRC reset will also reset all sub-components.
  12903. */
  12904. if (to_device) {
  12905. test_desc.cqid_sqid = (13 << 8) | 2;
  12906. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12907. udelay(40);
  12908. } else {
  12909. test_desc.cqid_sqid = (16 << 8) | 7;
  12910. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12911. udelay(40);
  12912. }
  12913. test_desc.flags = 0x00000005;
  12914. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12915. u32 val;
  12916. val = *(((u32 *)&test_desc) + i);
  12917. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12918. sram_dma_descs + (i * sizeof(u32)));
  12919. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12920. }
  12921. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12922. if (to_device)
  12923. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12924. else
  12925. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12926. ret = -ENODEV;
  12927. for (i = 0; i < 40; i++) {
  12928. u32 val;
  12929. if (to_device)
  12930. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12931. else
  12932. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12933. if ((val & 0xffff) == sram_dma_descs) {
  12934. ret = 0;
  12935. break;
  12936. }
  12937. udelay(100);
  12938. }
  12939. return ret;
  12940. }
  12941. #define TEST_BUFFER_SIZE 0x2000
  12942. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12943. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12944. { },
  12945. };
  12946. static int __devinit tg3_test_dma(struct tg3 *tp)
  12947. {
  12948. dma_addr_t buf_dma;
  12949. u32 *buf, saved_dma_rwctrl;
  12950. int ret = 0;
  12951. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12952. &buf_dma, GFP_KERNEL);
  12953. if (!buf) {
  12954. ret = -ENOMEM;
  12955. goto out_nofree;
  12956. }
  12957. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12958. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12959. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12960. if (tg3_flag(tp, 57765_PLUS))
  12961. goto out;
  12962. if (tg3_flag(tp, PCI_EXPRESS)) {
  12963. /* DMA read watermark not used on PCIE */
  12964. tp->dma_rwctrl |= 0x00180000;
  12965. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12968. tp->dma_rwctrl |= 0x003f0000;
  12969. else
  12970. tp->dma_rwctrl |= 0x003f000f;
  12971. } else {
  12972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12974. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12975. u32 read_water = 0x7;
  12976. /* If the 5704 is behind the EPB bridge, we can
  12977. * do the less restrictive ONE_DMA workaround for
  12978. * better performance.
  12979. */
  12980. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12982. tp->dma_rwctrl |= 0x8000;
  12983. else if (ccval == 0x6 || ccval == 0x7)
  12984. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12985. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12986. read_water = 4;
  12987. /* Set bit 23 to enable PCIX hw bug fix */
  12988. tp->dma_rwctrl |=
  12989. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12990. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12991. (1 << 23);
  12992. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12993. /* 5780 always in PCIX mode */
  12994. tp->dma_rwctrl |= 0x00144000;
  12995. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12996. /* 5714 always in PCIX mode */
  12997. tp->dma_rwctrl |= 0x00148000;
  12998. } else {
  12999. tp->dma_rwctrl |= 0x001b000f;
  13000. }
  13001. }
  13002. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13003. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13004. tp->dma_rwctrl &= 0xfffffff0;
  13005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13007. /* Remove this if it causes problems for some boards. */
  13008. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13009. /* On 5700/5701 chips, we need to set this bit.
  13010. * Otherwise the chip will issue cacheline transactions
  13011. * to streamable DMA memory with not all the byte
  13012. * enables turned on. This is an error on several
  13013. * RISC PCI controllers, in particular sparc64.
  13014. *
  13015. * On 5703/5704 chips, this bit has been reassigned
  13016. * a different meaning. In particular, it is used
  13017. * on those chips to enable a PCI-X workaround.
  13018. */
  13019. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13020. }
  13021. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13022. #if 0
  13023. /* Unneeded, already done by tg3_get_invariants. */
  13024. tg3_switch_clocks(tp);
  13025. #endif
  13026. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13027. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13028. goto out;
  13029. /* It is best to perform DMA test with maximum write burst size
  13030. * to expose the 5700/5701 write DMA bug.
  13031. */
  13032. saved_dma_rwctrl = tp->dma_rwctrl;
  13033. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13034. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13035. while (1) {
  13036. u32 *p = buf, i;
  13037. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13038. p[i] = i;
  13039. /* Send the buffer to the chip. */
  13040. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13041. if (ret) {
  13042. dev_err(&tp->pdev->dev,
  13043. "%s: Buffer write failed. err = %d\n",
  13044. __func__, ret);
  13045. break;
  13046. }
  13047. #if 0
  13048. /* validate data reached card RAM correctly. */
  13049. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13050. u32 val;
  13051. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13052. if (le32_to_cpu(val) != p[i]) {
  13053. dev_err(&tp->pdev->dev,
  13054. "%s: Buffer corrupted on device! "
  13055. "(%d != %d)\n", __func__, val, i);
  13056. /* ret = -ENODEV here? */
  13057. }
  13058. p[i] = 0;
  13059. }
  13060. #endif
  13061. /* Now read it back. */
  13062. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13063. if (ret) {
  13064. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13065. "err = %d\n", __func__, ret);
  13066. break;
  13067. }
  13068. /* Verify it. */
  13069. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13070. if (p[i] == i)
  13071. continue;
  13072. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13073. DMA_RWCTRL_WRITE_BNDRY_16) {
  13074. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13075. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13076. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13077. break;
  13078. } else {
  13079. dev_err(&tp->pdev->dev,
  13080. "%s: Buffer corrupted on read back! "
  13081. "(%d != %d)\n", __func__, p[i], i);
  13082. ret = -ENODEV;
  13083. goto out;
  13084. }
  13085. }
  13086. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13087. /* Success. */
  13088. ret = 0;
  13089. break;
  13090. }
  13091. }
  13092. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13093. DMA_RWCTRL_WRITE_BNDRY_16) {
  13094. /* DMA test passed without adjusting DMA boundary,
  13095. * now look for chipsets that are known to expose the
  13096. * DMA bug without failing the test.
  13097. */
  13098. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13099. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13100. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13101. } else {
  13102. /* Safe to use the calculated DMA boundary. */
  13103. tp->dma_rwctrl = saved_dma_rwctrl;
  13104. }
  13105. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13106. }
  13107. out:
  13108. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13109. out_nofree:
  13110. return ret;
  13111. }
  13112. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  13113. {
  13114. if (tg3_flag(tp, 57765_PLUS)) {
  13115. tp->bufmgr_config.mbuf_read_dma_low_water =
  13116. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13117. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13118. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13119. tp->bufmgr_config.mbuf_high_water =
  13120. DEFAULT_MB_HIGH_WATER_57765;
  13121. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13122. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13123. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13124. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13125. tp->bufmgr_config.mbuf_high_water_jumbo =
  13126. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13127. } else if (tg3_flag(tp, 5705_PLUS)) {
  13128. tp->bufmgr_config.mbuf_read_dma_low_water =
  13129. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13130. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13131. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13132. tp->bufmgr_config.mbuf_high_water =
  13133. DEFAULT_MB_HIGH_WATER_5705;
  13134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13135. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13136. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13137. tp->bufmgr_config.mbuf_high_water =
  13138. DEFAULT_MB_HIGH_WATER_5906;
  13139. }
  13140. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13141. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13142. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13143. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13144. tp->bufmgr_config.mbuf_high_water_jumbo =
  13145. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13146. } else {
  13147. tp->bufmgr_config.mbuf_read_dma_low_water =
  13148. DEFAULT_MB_RDMA_LOW_WATER;
  13149. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13150. DEFAULT_MB_MACRX_LOW_WATER;
  13151. tp->bufmgr_config.mbuf_high_water =
  13152. DEFAULT_MB_HIGH_WATER;
  13153. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13154. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13155. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13156. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13157. tp->bufmgr_config.mbuf_high_water_jumbo =
  13158. DEFAULT_MB_HIGH_WATER_JUMBO;
  13159. }
  13160. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13161. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13162. }
  13163. static char * __devinit tg3_phy_string(struct tg3 *tp)
  13164. {
  13165. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13166. case TG3_PHY_ID_BCM5400: return "5400";
  13167. case TG3_PHY_ID_BCM5401: return "5401";
  13168. case TG3_PHY_ID_BCM5411: return "5411";
  13169. case TG3_PHY_ID_BCM5701: return "5701";
  13170. case TG3_PHY_ID_BCM5703: return "5703";
  13171. case TG3_PHY_ID_BCM5704: return "5704";
  13172. case TG3_PHY_ID_BCM5705: return "5705";
  13173. case TG3_PHY_ID_BCM5750: return "5750";
  13174. case TG3_PHY_ID_BCM5752: return "5752";
  13175. case TG3_PHY_ID_BCM5714: return "5714";
  13176. case TG3_PHY_ID_BCM5780: return "5780";
  13177. case TG3_PHY_ID_BCM5755: return "5755";
  13178. case TG3_PHY_ID_BCM5787: return "5787";
  13179. case TG3_PHY_ID_BCM5784: return "5784";
  13180. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13181. case TG3_PHY_ID_BCM5906: return "5906";
  13182. case TG3_PHY_ID_BCM5761: return "5761";
  13183. case TG3_PHY_ID_BCM5718C: return "5718C";
  13184. case TG3_PHY_ID_BCM5718S: return "5718S";
  13185. case TG3_PHY_ID_BCM57765: return "57765";
  13186. case TG3_PHY_ID_BCM5719C: return "5719C";
  13187. case TG3_PHY_ID_BCM5720C: return "5720C";
  13188. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13189. case 0: return "serdes";
  13190. default: return "unknown";
  13191. }
  13192. }
  13193. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  13194. {
  13195. if (tg3_flag(tp, PCI_EXPRESS)) {
  13196. strcpy(str, "PCI Express");
  13197. return str;
  13198. } else if (tg3_flag(tp, PCIX_MODE)) {
  13199. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13200. strcpy(str, "PCIX:");
  13201. if ((clock_ctrl == 7) ||
  13202. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13203. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13204. strcat(str, "133MHz");
  13205. else if (clock_ctrl == 0)
  13206. strcat(str, "33MHz");
  13207. else if (clock_ctrl == 2)
  13208. strcat(str, "50MHz");
  13209. else if (clock_ctrl == 4)
  13210. strcat(str, "66MHz");
  13211. else if (clock_ctrl == 6)
  13212. strcat(str, "100MHz");
  13213. } else {
  13214. strcpy(str, "PCI:");
  13215. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13216. strcat(str, "66MHz");
  13217. else
  13218. strcat(str, "33MHz");
  13219. }
  13220. if (tg3_flag(tp, PCI_32BIT))
  13221. strcat(str, ":32-bit");
  13222. else
  13223. strcat(str, ":64-bit");
  13224. return str;
  13225. }
  13226. static void __devinit tg3_init_coal(struct tg3 *tp)
  13227. {
  13228. struct ethtool_coalesce *ec = &tp->coal;
  13229. memset(ec, 0, sizeof(*ec));
  13230. ec->cmd = ETHTOOL_GCOALESCE;
  13231. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13232. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13233. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13234. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13235. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13236. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13237. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13238. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13239. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13240. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13241. HOSTCC_MODE_CLRTICK_TXBD)) {
  13242. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13243. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13244. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13245. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13246. }
  13247. if (tg3_flag(tp, 5705_PLUS)) {
  13248. ec->rx_coalesce_usecs_irq = 0;
  13249. ec->tx_coalesce_usecs_irq = 0;
  13250. ec->stats_block_coalesce_usecs = 0;
  13251. }
  13252. }
  13253. static int __devinit tg3_init_one(struct pci_dev *pdev,
  13254. const struct pci_device_id *ent)
  13255. {
  13256. struct net_device *dev;
  13257. struct tg3 *tp;
  13258. int i, err, pm_cap;
  13259. u32 sndmbx, rcvmbx, intmbx;
  13260. char str[40];
  13261. u64 dma_mask, persist_dma_mask;
  13262. netdev_features_t features = 0;
  13263. printk_once(KERN_INFO "%s\n", version);
  13264. err = pci_enable_device(pdev);
  13265. if (err) {
  13266. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13267. return err;
  13268. }
  13269. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13270. if (err) {
  13271. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13272. goto err_out_disable_pdev;
  13273. }
  13274. pci_set_master(pdev);
  13275. /* Find power-management capability. */
  13276. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13277. if (pm_cap == 0) {
  13278. dev_err(&pdev->dev,
  13279. "Cannot find Power Management capability, aborting\n");
  13280. err = -EIO;
  13281. goto err_out_free_res;
  13282. }
  13283. err = pci_set_power_state(pdev, PCI_D0);
  13284. if (err) {
  13285. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13286. goto err_out_free_res;
  13287. }
  13288. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13289. if (!dev) {
  13290. err = -ENOMEM;
  13291. goto err_out_power_down;
  13292. }
  13293. SET_NETDEV_DEV(dev, &pdev->dev);
  13294. tp = netdev_priv(dev);
  13295. tp->pdev = pdev;
  13296. tp->dev = dev;
  13297. tp->pm_cap = pm_cap;
  13298. tp->rx_mode = TG3_DEF_RX_MODE;
  13299. tp->tx_mode = TG3_DEF_TX_MODE;
  13300. if (tg3_debug > 0)
  13301. tp->msg_enable = tg3_debug;
  13302. else
  13303. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13304. /* The word/byte swap controls here control register access byte
  13305. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13306. * setting below.
  13307. */
  13308. tp->misc_host_ctrl =
  13309. MISC_HOST_CTRL_MASK_PCI_INT |
  13310. MISC_HOST_CTRL_WORD_SWAP |
  13311. MISC_HOST_CTRL_INDIR_ACCESS |
  13312. MISC_HOST_CTRL_PCISTATE_RW;
  13313. /* The NONFRM (non-frame) byte/word swap controls take effect
  13314. * on descriptor entries, anything which isn't packet data.
  13315. *
  13316. * The StrongARM chips on the board (one for tx, one for rx)
  13317. * are running in big-endian mode.
  13318. */
  13319. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13320. GRC_MODE_WSWAP_NONFRM_DATA);
  13321. #ifdef __BIG_ENDIAN
  13322. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13323. #endif
  13324. spin_lock_init(&tp->lock);
  13325. spin_lock_init(&tp->indirect_lock);
  13326. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13327. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13328. if (!tp->regs) {
  13329. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13330. err = -ENOMEM;
  13331. goto err_out_free_dev;
  13332. }
  13333. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13334. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13335. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13336. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13337. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13338. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13339. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13340. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13341. tg3_flag_set(tp, ENABLE_APE);
  13342. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13343. if (!tp->aperegs) {
  13344. dev_err(&pdev->dev,
  13345. "Cannot map APE registers, aborting\n");
  13346. err = -ENOMEM;
  13347. goto err_out_iounmap;
  13348. }
  13349. }
  13350. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13351. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13352. dev->ethtool_ops = &tg3_ethtool_ops;
  13353. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13354. dev->netdev_ops = &tg3_netdev_ops;
  13355. dev->irq = pdev->irq;
  13356. err = tg3_get_invariants(tp);
  13357. if (err) {
  13358. dev_err(&pdev->dev,
  13359. "Problem fetching invariants of chip, aborting\n");
  13360. goto err_out_apeunmap;
  13361. }
  13362. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13363. * device behind the EPB cannot support DMA addresses > 40-bit.
  13364. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13365. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13366. * do DMA address check in tg3_start_xmit().
  13367. */
  13368. if (tg3_flag(tp, IS_5788))
  13369. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13370. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13371. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13372. #ifdef CONFIG_HIGHMEM
  13373. dma_mask = DMA_BIT_MASK(64);
  13374. #endif
  13375. } else
  13376. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13377. /* Configure DMA attributes. */
  13378. if (dma_mask > DMA_BIT_MASK(32)) {
  13379. err = pci_set_dma_mask(pdev, dma_mask);
  13380. if (!err) {
  13381. features |= NETIF_F_HIGHDMA;
  13382. err = pci_set_consistent_dma_mask(pdev,
  13383. persist_dma_mask);
  13384. if (err < 0) {
  13385. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13386. "DMA for consistent allocations\n");
  13387. goto err_out_apeunmap;
  13388. }
  13389. }
  13390. }
  13391. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13392. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13393. if (err) {
  13394. dev_err(&pdev->dev,
  13395. "No usable DMA configuration, aborting\n");
  13396. goto err_out_apeunmap;
  13397. }
  13398. }
  13399. tg3_init_bufmgr_config(tp);
  13400. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13401. /* 5700 B0 chips do not support checksumming correctly due
  13402. * to hardware bugs.
  13403. */
  13404. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13405. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13406. if (tg3_flag(tp, 5755_PLUS))
  13407. features |= NETIF_F_IPV6_CSUM;
  13408. }
  13409. /* TSO is on by default on chips that support hardware TSO.
  13410. * Firmware TSO on older chips gives lower performance, so it
  13411. * is off by default, but can be enabled using ethtool.
  13412. */
  13413. if ((tg3_flag(tp, HW_TSO_1) ||
  13414. tg3_flag(tp, HW_TSO_2) ||
  13415. tg3_flag(tp, HW_TSO_3)) &&
  13416. (features & NETIF_F_IP_CSUM))
  13417. features |= NETIF_F_TSO;
  13418. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13419. if (features & NETIF_F_IPV6_CSUM)
  13420. features |= NETIF_F_TSO6;
  13421. if (tg3_flag(tp, HW_TSO_3) ||
  13422. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13423. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13424. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13427. features |= NETIF_F_TSO_ECN;
  13428. }
  13429. dev->features |= features;
  13430. dev->vlan_features |= features;
  13431. /*
  13432. * Add loopback capability only for a subset of devices that support
  13433. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13434. * loopback for the remaining devices.
  13435. */
  13436. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13437. !tg3_flag(tp, CPMU_PRESENT))
  13438. /* Add the loopback capability */
  13439. features |= NETIF_F_LOOPBACK;
  13440. dev->hw_features |= features;
  13441. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13442. !tg3_flag(tp, TSO_CAPABLE) &&
  13443. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13444. tg3_flag_set(tp, MAX_RXPEND_64);
  13445. tp->rx_pending = 63;
  13446. }
  13447. err = tg3_get_device_address(tp);
  13448. if (err) {
  13449. dev_err(&pdev->dev,
  13450. "Could not obtain valid ethernet address, aborting\n");
  13451. goto err_out_apeunmap;
  13452. }
  13453. /*
  13454. * Reset chip in case UNDI or EFI driver did not shutdown
  13455. * DMA self test will enable WDMAC and we'll see (spurious)
  13456. * pending DMA on the PCI bus at that point.
  13457. */
  13458. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13459. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13460. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13461. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13462. }
  13463. err = tg3_test_dma(tp);
  13464. if (err) {
  13465. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13466. goto err_out_apeunmap;
  13467. }
  13468. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13469. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13470. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13471. for (i = 0; i < tp->irq_max; i++) {
  13472. struct tg3_napi *tnapi = &tp->napi[i];
  13473. tnapi->tp = tp;
  13474. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13475. tnapi->int_mbox = intmbx;
  13476. if (i <= 4)
  13477. intmbx += 0x8;
  13478. else
  13479. intmbx += 0x4;
  13480. tnapi->consmbox = rcvmbx;
  13481. tnapi->prodmbox = sndmbx;
  13482. if (i)
  13483. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13484. else
  13485. tnapi->coal_now = HOSTCC_MODE_NOW;
  13486. if (!tg3_flag(tp, SUPPORT_MSIX))
  13487. break;
  13488. /*
  13489. * If we support MSIX, we'll be using RSS. If we're using
  13490. * RSS, the first vector only handles link interrupts and the
  13491. * remaining vectors handle rx and tx interrupts. Reuse the
  13492. * mailbox values for the next iteration. The values we setup
  13493. * above are still useful for the single vectored mode.
  13494. */
  13495. if (!i)
  13496. continue;
  13497. rcvmbx += 0x8;
  13498. if (sndmbx & 0x4)
  13499. sndmbx -= 0x4;
  13500. else
  13501. sndmbx += 0xc;
  13502. }
  13503. tg3_init_coal(tp);
  13504. pci_set_drvdata(pdev, dev);
  13505. if (tg3_flag(tp, 5717_PLUS)) {
  13506. /* Resume a low-power mode */
  13507. tg3_frob_aux_power(tp, false);
  13508. }
  13509. tg3_timer_init(tp);
  13510. err = register_netdev(dev);
  13511. if (err) {
  13512. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13513. goto err_out_apeunmap;
  13514. }
  13515. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13516. tp->board_part_number,
  13517. tp->pci_chip_rev_id,
  13518. tg3_bus_string(tp, str),
  13519. dev->dev_addr);
  13520. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13521. struct phy_device *phydev;
  13522. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13523. netdev_info(dev,
  13524. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13525. phydev->drv->name, dev_name(&phydev->dev));
  13526. } else {
  13527. char *ethtype;
  13528. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13529. ethtype = "10/100Base-TX";
  13530. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13531. ethtype = "1000Base-SX";
  13532. else
  13533. ethtype = "10/100/1000Base-T";
  13534. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13535. "(WireSpeed[%d], EEE[%d])\n",
  13536. tg3_phy_string(tp), ethtype,
  13537. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13538. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13539. }
  13540. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13541. (dev->features & NETIF_F_RXCSUM) != 0,
  13542. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13543. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13544. tg3_flag(tp, ENABLE_ASF) != 0,
  13545. tg3_flag(tp, TSO_CAPABLE) != 0);
  13546. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13547. tp->dma_rwctrl,
  13548. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13549. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13550. pci_save_state(pdev);
  13551. return 0;
  13552. err_out_apeunmap:
  13553. if (tp->aperegs) {
  13554. iounmap(tp->aperegs);
  13555. tp->aperegs = NULL;
  13556. }
  13557. err_out_iounmap:
  13558. if (tp->regs) {
  13559. iounmap(tp->regs);
  13560. tp->regs = NULL;
  13561. }
  13562. err_out_free_dev:
  13563. free_netdev(dev);
  13564. err_out_power_down:
  13565. pci_set_power_state(pdev, PCI_D3hot);
  13566. err_out_free_res:
  13567. pci_release_regions(pdev);
  13568. err_out_disable_pdev:
  13569. pci_disable_device(pdev);
  13570. pci_set_drvdata(pdev, NULL);
  13571. return err;
  13572. }
  13573. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13574. {
  13575. struct net_device *dev = pci_get_drvdata(pdev);
  13576. if (dev) {
  13577. struct tg3 *tp = netdev_priv(dev);
  13578. release_firmware(tp->fw);
  13579. tg3_reset_task_cancel(tp);
  13580. if (tg3_flag(tp, USE_PHYLIB)) {
  13581. tg3_phy_fini(tp);
  13582. tg3_mdio_fini(tp);
  13583. }
  13584. unregister_netdev(dev);
  13585. if (tp->aperegs) {
  13586. iounmap(tp->aperegs);
  13587. tp->aperegs = NULL;
  13588. }
  13589. if (tp->regs) {
  13590. iounmap(tp->regs);
  13591. tp->regs = NULL;
  13592. }
  13593. free_netdev(dev);
  13594. pci_release_regions(pdev);
  13595. pci_disable_device(pdev);
  13596. pci_set_drvdata(pdev, NULL);
  13597. }
  13598. }
  13599. #ifdef CONFIG_PM_SLEEP
  13600. static int tg3_suspend(struct device *device)
  13601. {
  13602. struct pci_dev *pdev = to_pci_dev(device);
  13603. struct net_device *dev = pci_get_drvdata(pdev);
  13604. struct tg3 *tp = netdev_priv(dev);
  13605. int err;
  13606. if (!netif_running(dev))
  13607. return 0;
  13608. tg3_reset_task_cancel(tp);
  13609. tg3_phy_stop(tp);
  13610. tg3_netif_stop(tp);
  13611. tg3_timer_stop(tp);
  13612. tg3_full_lock(tp, 1);
  13613. tg3_disable_ints(tp);
  13614. tg3_full_unlock(tp);
  13615. netif_device_detach(dev);
  13616. tg3_full_lock(tp, 0);
  13617. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13618. tg3_flag_clear(tp, INIT_COMPLETE);
  13619. tg3_full_unlock(tp);
  13620. err = tg3_power_down_prepare(tp);
  13621. if (err) {
  13622. int err2;
  13623. tg3_full_lock(tp, 0);
  13624. tg3_flag_set(tp, INIT_COMPLETE);
  13625. err2 = tg3_restart_hw(tp, 1);
  13626. if (err2)
  13627. goto out;
  13628. tg3_timer_start(tp);
  13629. netif_device_attach(dev);
  13630. tg3_netif_start(tp);
  13631. out:
  13632. tg3_full_unlock(tp);
  13633. if (!err2)
  13634. tg3_phy_start(tp);
  13635. }
  13636. return err;
  13637. }
  13638. static int tg3_resume(struct device *device)
  13639. {
  13640. struct pci_dev *pdev = to_pci_dev(device);
  13641. struct net_device *dev = pci_get_drvdata(pdev);
  13642. struct tg3 *tp = netdev_priv(dev);
  13643. int err;
  13644. if (!netif_running(dev))
  13645. return 0;
  13646. netif_device_attach(dev);
  13647. tg3_full_lock(tp, 0);
  13648. tg3_flag_set(tp, INIT_COMPLETE);
  13649. err = tg3_restart_hw(tp, 1);
  13650. if (err)
  13651. goto out;
  13652. tg3_timer_start(tp);
  13653. tg3_netif_start(tp);
  13654. out:
  13655. tg3_full_unlock(tp);
  13656. if (!err)
  13657. tg3_phy_start(tp);
  13658. return err;
  13659. }
  13660. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13661. #define TG3_PM_OPS (&tg3_pm_ops)
  13662. #else
  13663. #define TG3_PM_OPS NULL
  13664. #endif /* CONFIG_PM_SLEEP */
  13665. /**
  13666. * tg3_io_error_detected - called when PCI error is detected
  13667. * @pdev: Pointer to PCI device
  13668. * @state: The current pci connection state
  13669. *
  13670. * This function is called after a PCI bus error affecting
  13671. * this device has been detected.
  13672. */
  13673. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13674. pci_channel_state_t state)
  13675. {
  13676. struct net_device *netdev = pci_get_drvdata(pdev);
  13677. struct tg3 *tp = netdev_priv(netdev);
  13678. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13679. netdev_info(netdev, "PCI I/O error detected\n");
  13680. rtnl_lock();
  13681. if (!netif_running(netdev))
  13682. goto done;
  13683. tg3_phy_stop(tp);
  13684. tg3_netif_stop(tp);
  13685. tg3_timer_stop(tp);
  13686. /* Want to make sure that the reset task doesn't run */
  13687. tg3_reset_task_cancel(tp);
  13688. netif_device_detach(netdev);
  13689. /* Clean up software state, even if MMIO is blocked */
  13690. tg3_full_lock(tp, 0);
  13691. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13692. tg3_full_unlock(tp);
  13693. done:
  13694. if (state == pci_channel_io_perm_failure)
  13695. err = PCI_ERS_RESULT_DISCONNECT;
  13696. else
  13697. pci_disable_device(pdev);
  13698. rtnl_unlock();
  13699. return err;
  13700. }
  13701. /**
  13702. * tg3_io_slot_reset - called after the pci bus has been reset.
  13703. * @pdev: Pointer to PCI device
  13704. *
  13705. * Restart the card from scratch, as if from a cold-boot.
  13706. * At this point, the card has exprienced a hard reset,
  13707. * followed by fixups by BIOS, and has its config space
  13708. * set up identically to what it was at cold boot.
  13709. */
  13710. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13711. {
  13712. struct net_device *netdev = pci_get_drvdata(pdev);
  13713. struct tg3 *tp = netdev_priv(netdev);
  13714. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13715. int err;
  13716. rtnl_lock();
  13717. if (pci_enable_device(pdev)) {
  13718. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13719. goto done;
  13720. }
  13721. pci_set_master(pdev);
  13722. pci_restore_state(pdev);
  13723. pci_save_state(pdev);
  13724. if (!netif_running(netdev)) {
  13725. rc = PCI_ERS_RESULT_RECOVERED;
  13726. goto done;
  13727. }
  13728. err = tg3_power_up(tp);
  13729. if (err)
  13730. goto done;
  13731. rc = PCI_ERS_RESULT_RECOVERED;
  13732. done:
  13733. rtnl_unlock();
  13734. return rc;
  13735. }
  13736. /**
  13737. * tg3_io_resume - called when traffic can start flowing again.
  13738. * @pdev: Pointer to PCI device
  13739. *
  13740. * This callback is called when the error recovery driver tells
  13741. * us that its OK to resume normal operation.
  13742. */
  13743. static void tg3_io_resume(struct pci_dev *pdev)
  13744. {
  13745. struct net_device *netdev = pci_get_drvdata(pdev);
  13746. struct tg3 *tp = netdev_priv(netdev);
  13747. int err;
  13748. rtnl_lock();
  13749. if (!netif_running(netdev))
  13750. goto done;
  13751. tg3_full_lock(tp, 0);
  13752. tg3_flag_set(tp, INIT_COMPLETE);
  13753. err = tg3_restart_hw(tp, 1);
  13754. tg3_full_unlock(tp);
  13755. if (err) {
  13756. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13757. goto done;
  13758. }
  13759. netif_device_attach(netdev);
  13760. tg3_timer_start(tp);
  13761. tg3_netif_start(tp);
  13762. tg3_phy_start(tp);
  13763. done:
  13764. rtnl_unlock();
  13765. }
  13766. static struct pci_error_handlers tg3_err_handler = {
  13767. .error_detected = tg3_io_error_detected,
  13768. .slot_reset = tg3_io_slot_reset,
  13769. .resume = tg3_io_resume
  13770. };
  13771. static struct pci_driver tg3_driver = {
  13772. .name = DRV_MODULE_NAME,
  13773. .id_table = tg3_pci_tbl,
  13774. .probe = tg3_init_one,
  13775. .remove = __devexit_p(tg3_remove_one),
  13776. .err_handler = &tg3_err_handler,
  13777. .driver.pm = TG3_PM_OPS,
  13778. };
  13779. static int __init tg3_init(void)
  13780. {
  13781. return pci_register_driver(&tg3_driver);
  13782. }
  13783. static void __exit tg3_cleanup(void)
  13784. {
  13785. pci_unregister_driver(&tg3_driver);
  13786. }
  13787. module_init(tg3_init);
  13788. module_exit(tg3_cleanup);