perf_event.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * Performance events x86 architecture header
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. /*
  16. * | NHM/WSM | SNB |
  17. * register -------------------------------
  18. * | HT | no HT | HT | no HT |
  19. *-----------------------------------------
  20. * offcore | core | core | cpu | core |
  21. * lbr_sel | core | core | cpu | core |
  22. * ld_lat | cpu | core | cpu | core |
  23. *-----------------------------------------
  24. *
  25. * Given that there is a small number of shared regs,
  26. * we can pre-allocate their slot in the per-cpu
  27. * per-core reg tables.
  28. */
  29. enum extra_reg_type {
  30. EXTRA_REG_NONE = -1, /* not used */
  31. EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
  32. EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
  33. EXTRA_REG_MAX /* number of entries needed */
  34. };
  35. struct event_constraint {
  36. union {
  37. unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  38. u64 idxmsk64;
  39. };
  40. u64 code;
  41. u64 cmask;
  42. int weight;
  43. };
  44. struct amd_nb {
  45. int nb_id; /* NorthBridge id */
  46. int refcnt; /* reference count */
  47. struct perf_event *owners[X86_PMC_IDX_MAX];
  48. struct event_constraint event_constraints[X86_PMC_IDX_MAX];
  49. };
  50. /* The maximal number of PEBS events: */
  51. #define MAX_PEBS_EVENTS 4
  52. /*
  53. * A debug store configuration.
  54. *
  55. * We only support architectures that use 64bit fields.
  56. */
  57. struct debug_store {
  58. u64 bts_buffer_base;
  59. u64 bts_index;
  60. u64 bts_absolute_maximum;
  61. u64 bts_interrupt_threshold;
  62. u64 pebs_buffer_base;
  63. u64 pebs_index;
  64. u64 pebs_absolute_maximum;
  65. u64 pebs_interrupt_threshold;
  66. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  67. };
  68. /*
  69. * Per register state.
  70. */
  71. struct er_account {
  72. raw_spinlock_t lock; /* per-core: protect structure */
  73. u64 config; /* extra MSR config */
  74. u64 reg; /* extra MSR number */
  75. atomic_t ref; /* reference count */
  76. };
  77. /*
  78. * Per core/cpu state
  79. *
  80. * Used to coordinate shared registers between HT threads or
  81. * among events on a single PMU.
  82. */
  83. struct intel_shared_regs {
  84. struct er_account regs[EXTRA_REG_MAX];
  85. int refcnt; /* per-core: #HT threads */
  86. unsigned core_id; /* per-core: core id */
  87. };
  88. #define MAX_LBR_ENTRIES 16
  89. struct cpu_hw_events {
  90. /*
  91. * Generic x86 PMC bits
  92. */
  93. struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
  94. unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  95. unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  96. int enabled;
  97. int n_events;
  98. int n_added;
  99. int n_txn;
  100. int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
  101. u64 tags[X86_PMC_IDX_MAX];
  102. struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
  103. unsigned int group_flag;
  104. /*
  105. * Intel DebugStore bits
  106. */
  107. struct debug_store *ds;
  108. u64 pebs_enabled;
  109. /*
  110. * Intel LBR bits
  111. */
  112. int lbr_users;
  113. void *lbr_context;
  114. struct perf_branch_stack lbr_stack;
  115. struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
  116. /*
  117. * manage shared (per-core, per-cpu) registers
  118. * used on Intel NHM/WSM/SNB
  119. */
  120. struct intel_shared_regs *shared_regs;
  121. /*
  122. * AMD specific bits
  123. */
  124. struct amd_nb *amd_nb;
  125. void *kfree_on_online;
  126. };
  127. #define __EVENT_CONSTRAINT(c, n, m, w) {\
  128. { .idxmsk64 = (n) }, \
  129. .code = (c), \
  130. .cmask = (m), \
  131. .weight = (w), \
  132. }
  133. #define EVENT_CONSTRAINT(c, n, m) \
  134. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n))
  135. /*
  136. * Constraint on the Event code.
  137. */
  138. #define INTEL_EVENT_CONSTRAINT(c, n) \
  139. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
  140. /*
  141. * Constraint on the Event code + UMask + fixed-mask
  142. *
  143. * filter mask to validate fixed counter events.
  144. * the following filters disqualify for fixed counters:
  145. * - inv
  146. * - edge
  147. * - cnt-mask
  148. * The other filters are supported by fixed counters.
  149. * The any-thread option is supported starting with v3.
  150. */
  151. #define FIXED_EVENT_CONSTRAINT(c, n) \
  152. EVENT_CONSTRAINT(c, (1ULL << (32+n)), X86_RAW_EVENT_MASK)
  153. /*
  154. * Constraint on the Event code + UMask
  155. */
  156. #define INTEL_UEVENT_CONSTRAINT(c, n) \
  157. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
  158. #define EVENT_CONSTRAINT_END \
  159. EVENT_CONSTRAINT(0, 0, 0)
  160. #define for_each_event_constraint(e, c) \
  161. for ((e) = (c); (e)->weight; (e)++)
  162. /*
  163. * Extra registers for specific events.
  164. *
  165. * Some events need large masks and require external MSRs.
  166. * Those extra MSRs end up being shared for all events on
  167. * a PMU and sometimes between PMU of sibling HT threads.
  168. * In either case, the kernel needs to handle conflicting
  169. * accesses to those extra, shared, regs. The data structure
  170. * to manage those registers is stored in cpu_hw_event.
  171. */
  172. struct extra_reg {
  173. unsigned int event;
  174. unsigned int msr;
  175. u64 config_mask;
  176. u64 valid_mask;
  177. int idx; /* per_xxx->regs[] reg index */
  178. };
  179. #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
  180. .event = (e), \
  181. .msr = (ms), \
  182. .config_mask = (m), \
  183. .valid_mask = (vm), \
  184. .idx = EXTRA_REG_##i \
  185. }
  186. #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
  187. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
  188. #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
  189. union perf_capabilities {
  190. struct {
  191. u64 lbr_format:6;
  192. u64 pebs_trap:1;
  193. u64 pebs_arch_reg:1;
  194. u64 pebs_format:4;
  195. u64 smm_freeze:1;
  196. };
  197. u64 capabilities;
  198. };
  199. /*
  200. * struct x86_pmu - generic x86 pmu
  201. */
  202. struct x86_pmu {
  203. /*
  204. * Generic x86 PMC bits
  205. */
  206. const char *name;
  207. int version;
  208. int (*handle_irq)(struct pt_regs *);
  209. void (*disable_all)(void);
  210. void (*enable_all)(int added);
  211. void (*enable)(struct perf_event *);
  212. void (*disable)(struct perf_event *);
  213. int (*hw_config)(struct perf_event *event);
  214. int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
  215. unsigned eventsel;
  216. unsigned perfctr;
  217. u64 (*event_map)(int);
  218. int max_events;
  219. int num_counters;
  220. int num_counters_fixed;
  221. int cntval_bits;
  222. u64 cntval_mask;
  223. int apic;
  224. u64 max_period;
  225. struct event_constraint *
  226. (*get_event_constraints)(struct cpu_hw_events *cpuc,
  227. struct perf_event *event);
  228. void (*put_event_constraints)(struct cpu_hw_events *cpuc,
  229. struct perf_event *event);
  230. struct event_constraint *event_constraints;
  231. void (*quirks)(void);
  232. int perfctr_second_write;
  233. int (*cpu_prepare)(int cpu);
  234. void (*cpu_starting)(int cpu);
  235. void (*cpu_dying)(int cpu);
  236. void (*cpu_dead)(int cpu);
  237. /*
  238. * Intel Arch Perfmon v2+
  239. */
  240. u64 intel_ctrl;
  241. union perf_capabilities intel_cap;
  242. /*
  243. * Intel DebugStore bits
  244. */
  245. int bts, pebs;
  246. int bts_active, pebs_active;
  247. int pebs_record_size;
  248. void (*drain_pebs)(struct pt_regs *regs);
  249. struct event_constraint *pebs_constraints;
  250. /*
  251. * Intel LBR
  252. */
  253. unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
  254. int lbr_nr; /* hardware stack size */
  255. /*
  256. * Extra registers for events
  257. */
  258. struct extra_reg *extra_regs;
  259. unsigned int er_flags;
  260. };
  261. #define ERF_NO_HT_SHARING 1
  262. #define ERF_HAS_RSP_1 2
  263. extern struct x86_pmu x86_pmu __read_mostly;
  264. DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  265. int x86_perf_event_set_period(struct perf_event *event);
  266. /*
  267. * Generalized hw caching related hw_event table, filled
  268. * in on a per model basis. A value of 0 means
  269. * 'not supported', -1 means 'hw_event makes no sense on
  270. * this CPU', any other value means the raw hw_event
  271. * ID.
  272. */
  273. #define C(x) PERF_COUNT_HW_CACHE_##x
  274. extern u64 __read_mostly hw_cache_event_ids
  275. [PERF_COUNT_HW_CACHE_MAX]
  276. [PERF_COUNT_HW_CACHE_OP_MAX]
  277. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  278. extern u64 __read_mostly hw_cache_extra_regs
  279. [PERF_COUNT_HW_CACHE_MAX]
  280. [PERF_COUNT_HW_CACHE_OP_MAX]
  281. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  282. u64 x86_perf_event_update(struct perf_event *event);
  283. static inline int x86_pmu_addr_offset(int index)
  284. {
  285. int offset;
  286. /* offset = X86_FEATURE_PERFCTR_CORE ? index << 1 : index */
  287. alternative_io(ASM_NOP2,
  288. "shll $1, %%eax",
  289. X86_FEATURE_PERFCTR_CORE,
  290. "=a" (offset),
  291. "a" (index));
  292. return offset;
  293. }
  294. static inline unsigned int x86_pmu_config_addr(int index)
  295. {
  296. return x86_pmu.eventsel + x86_pmu_addr_offset(index);
  297. }
  298. static inline unsigned int x86_pmu_event_addr(int index)
  299. {
  300. return x86_pmu.perfctr + x86_pmu_addr_offset(index);
  301. }
  302. int x86_setup_perfctr(struct perf_event *event);
  303. int x86_pmu_hw_config(struct perf_event *event);
  304. void x86_pmu_disable_all(void);
  305. static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
  306. u64 enable_mask)
  307. {
  308. if (hwc->extra_reg.reg)
  309. wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
  310. wrmsrl(hwc->config_base, hwc->config | enable_mask);
  311. }
  312. void x86_pmu_enable_all(int added);
  313. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
  314. void x86_pmu_stop(struct perf_event *event, int flags);
  315. static inline void x86_pmu_disable_event(struct perf_event *event)
  316. {
  317. struct hw_perf_event *hwc = &event->hw;
  318. wrmsrl(hwc->config_base, hwc->config);
  319. }
  320. void x86_pmu_enable_event(struct perf_event *event);
  321. int x86_pmu_handle_irq(struct pt_regs *regs);
  322. extern struct event_constraint emptyconstraint;
  323. extern struct event_constraint unconstrained;
  324. #ifdef CONFIG_CPU_SUP_AMD
  325. int amd_pmu_init(void);
  326. #else /* CONFIG_CPU_SUP_AMD */
  327. static inline int amd_pmu_init(void)
  328. {
  329. return 0;
  330. }
  331. #endif /* CONFIG_CPU_SUP_AMD */
  332. #ifdef CONFIG_CPU_SUP_INTEL
  333. int intel_pmu_save_and_restart(struct perf_event *event);
  334. struct event_constraint *
  335. x86_get_event_constraints(struct cpu_hw_events *cpuc, struct perf_event *event);
  336. struct intel_shared_regs *allocate_shared_regs(int cpu);
  337. int intel_pmu_init(void);
  338. void init_debug_store_on_cpu(int cpu);
  339. void fini_debug_store_on_cpu(int cpu);
  340. void release_ds_buffers(void);
  341. void reserve_ds_buffers(void);
  342. extern struct event_constraint bts_constraint;
  343. void intel_pmu_enable_bts(u64 config);
  344. void intel_pmu_disable_bts(void);
  345. int intel_pmu_drain_bts_buffer(void);
  346. extern struct event_constraint intel_core2_pebs_event_constraints[];
  347. extern struct event_constraint intel_atom_pebs_event_constraints[];
  348. extern struct event_constraint intel_nehalem_pebs_event_constraints[];
  349. extern struct event_constraint intel_westmere_pebs_event_constraints[];
  350. extern struct event_constraint intel_snb_pebs_event_constraints[];
  351. struct event_constraint *intel_pebs_constraints(struct perf_event *event);
  352. void intel_pmu_pebs_enable(struct perf_event *event);
  353. void intel_pmu_pebs_disable(struct perf_event *event);
  354. void intel_pmu_pebs_enable_all(void);
  355. void intel_pmu_pebs_disable_all(void);
  356. void intel_ds_init(void);
  357. void intel_pmu_lbr_reset(void);
  358. void intel_pmu_lbr_enable(struct perf_event *event);
  359. void intel_pmu_lbr_disable(struct perf_event *event);
  360. void intel_pmu_lbr_enable_all(void);
  361. void intel_pmu_lbr_disable_all(void);
  362. void intel_pmu_lbr_read(void);
  363. void intel_pmu_lbr_init_core(void);
  364. void intel_pmu_lbr_init_nhm(void);
  365. void intel_pmu_lbr_init_atom(void);
  366. int p4_pmu_init(void);
  367. int p6_pmu_init(void);
  368. #else /* CONFIG_CPU_SUP_INTEL */
  369. static inline void reserve_ds_buffers(void)
  370. {
  371. }
  372. static inline void release_ds_buffers(void)
  373. {
  374. }
  375. static inline int intel_pmu_init(void)
  376. {
  377. return 0;
  378. }
  379. static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
  380. {
  381. return NULL;
  382. }
  383. #endif /* CONFIG_CPU_SUP_INTEL */