bnx2x_link.c 367 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770
  1. /* Copyright 2008-2011 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/pci.h>
  20. #include <linux/netdevice.h>
  21. #include <linux/delay.h>
  22. #include <linux/ethtool.h>
  23. #include <linux/mutex.h>
  24. #include "bnx2x.h"
  25. #include "bnx2x_cmn.h"
  26. /********************************************************/
  27. #define ETH_HLEN 14
  28. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  29. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  30. #define ETH_MIN_PACKET_SIZE 60
  31. #define ETH_MAX_PACKET_SIZE 1500
  32. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  33. #define MDIO_ACCESS_TIMEOUT 1000
  34. #define BMAC_CONTROL_RX_ENABLE 2
  35. #define WC_LANE_MAX 4
  36. #define I2C_SWITCH_WIDTH 2
  37. #define I2C_BSC0 0
  38. #define I2C_BSC1 1
  39. #define I2C_WA_RETRY_CNT 3
  40. #define MCPR_IMC_COMMAND_READ_OP 1
  41. #define MCPR_IMC_COMMAND_WRITE_OP 2
  42. /* LED Blink rate that will achieve ~15.9Hz */
  43. #define LED_BLINK_RATE_VAL_E3 354
  44. #define LED_BLINK_RATE_VAL_E1X_E2 480
  45. /***********************************************************/
  46. /* Shortcut definitions */
  47. /***********************************************************/
  48. #define NIG_LATCH_BC_ENABLE_MI_INT 0
  49. #define NIG_STATUS_EMAC0_MI_INT \
  50. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
  51. #define NIG_STATUS_XGXS0_LINK10G \
  52. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
  53. #define NIG_STATUS_XGXS0_LINK_STATUS \
  54. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
  55. #define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
  56. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
  57. #define NIG_STATUS_SERDES0_LINK_STATUS \
  58. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
  59. #define NIG_MASK_MI_INT \
  60. NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
  61. #define NIG_MASK_XGXS0_LINK10G \
  62. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
  63. #define NIG_MASK_XGXS0_LINK_STATUS \
  64. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
  65. #define NIG_MASK_SERDES0_LINK_STATUS \
  66. NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
  67. #define MDIO_AN_CL73_OR_37_COMPLETE \
  68. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
  69. MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
  70. #define XGXS_RESET_BITS \
  71. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
  72. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
  73. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
  74. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
  75. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
  76. #define SERDES_RESET_BITS \
  77. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
  78. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
  79. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
  80. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
  81. #define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
  82. #define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
  83. #define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
  84. #define AUTONEG_PARALLEL \
  85. SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
  86. #define AUTONEG_SGMII_FIBER_AUTODET \
  87. SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
  88. #define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
  89. #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
  90. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
  91. #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
  92. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
  93. #define GP_STATUS_SPEED_MASK \
  94. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
  95. #define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
  96. #define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
  97. #define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
  98. #define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
  99. #define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
  100. #define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
  101. #define GP_STATUS_10G_HIG \
  102. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
  103. #define GP_STATUS_10G_CX4 \
  104. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
  105. #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
  106. #define GP_STATUS_10G_KX4 \
  107. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
  108. #define GP_STATUS_10G_KR MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR
  109. #define GP_STATUS_10G_XFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI
  110. #define GP_STATUS_20G_DXGXS MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS
  111. #define GP_STATUS_10G_SFI MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI
  112. #define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
  113. #define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
  114. #define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
  115. #define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
  116. #define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
  117. #define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
  118. #define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
  119. #define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
  120. #define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
  121. #define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
  122. #define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
  123. #define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
  124. #define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
  125. #define LINK_20GTFD LINK_STATUS_SPEED_AND_DUPLEX_20GTFD
  126. #define LINK_20GXFD LINK_STATUS_SPEED_AND_DUPLEX_20GXFD
  127. /* */
  128. #define SFP_EEPROM_CON_TYPE_ADDR 0x2
  129. #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
  130. #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
  131. #define SFP_EEPROM_COMP_CODE_ADDR 0x3
  132. #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
  133. #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
  134. #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
  135. #define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
  136. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
  137. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
  138. #define SFP_EEPROM_OPTIONS_ADDR 0x40
  139. #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
  140. #define SFP_EEPROM_OPTIONS_SIZE 2
  141. #define EDC_MODE_LINEAR 0x0022
  142. #define EDC_MODE_LIMITING 0x0044
  143. #define EDC_MODE_PASSIVE_DAC 0x0055
  144. /* BRB default for class 0 E2 */
  145. #define DEFAULT0_E2_BRB_MAC_PAUSE_XOFF_THR 170
  146. #define DEFAULT0_E2_BRB_MAC_PAUSE_XON_THR 250
  147. #define DEFAULT0_E2_BRB_MAC_FULL_XOFF_THR 10
  148. #define DEFAULT0_E2_BRB_MAC_FULL_XON_THR 50
  149. /* BRB thresholds for E2*/
  150. #define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE 170
  151. #define PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  152. #define PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE 250
  153. #define PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  154. #define PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  155. #define PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 90
  156. #define PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE 50
  157. #define PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE 250
  158. /* BRB default for class 0 E3A0 */
  159. #define DEFAULT0_E3A0_BRB_MAC_PAUSE_XOFF_THR 290
  160. #define DEFAULT0_E3A0_BRB_MAC_PAUSE_XON_THR 410
  161. #define DEFAULT0_E3A0_BRB_MAC_FULL_XOFF_THR 10
  162. #define DEFAULT0_E3A0_BRB_MAC_FULL_XON_THR 50
  163. /* BRB thresholds for E3A0 */
  164. #define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE 290
  165. #define PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  166. #define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE 410
  167. #define PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  168. #define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  169. #define PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 170
  170. #define PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE 50
  171. #define PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE 410
  172. /* BRB default for E3B0 */
  173. #define DEFAULT0_E3B0_BRB_MAC_PAUSE_XOFF_THR 330
  174. #define DEFAULT0_E3B0_BRB_MAC_PAUSE_XON_THR 490
  175. #define DEFAULT0_E3B0_BRB_MAC_FULL_XOFF_THR 15
  176. #define DEFAULT0_E3B0_BRB_MAC_FULL_XON_THR 55
  177. /* BRB thresholds for E3B0 2 port mode*/
  178. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE 1025
  179. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  180. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE 1025
  181. #define PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  182. #define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  183. #define PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 1025
  184. #define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE 50
  185. #define PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE 1025
  186. /* only for E3B0*/
  187. #define PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR 1025
  188. #define PFC_E3B0_2P_BRB_FULL_LB_XON_THR 1025
  189. /* Lossy +Lossless GUARANTIED == GUART */
  190. #define PFC_E3B0_2P_MIX_PAUSE_LB_GUART 284
  191. /* Lossless +Lossless*/
  192. #define PFC_E3B0_2P_PAUSE_LB_GUART 236
  193. /* Lossy +Lossy*/
  194. #define PFC_E3B0_2P_NON_PAUSE_LB_GUART 342
  195. /* Lossy +Lossless*/
  196. #define PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART 284
  197. /* Lossless +Lossless*/
  198. #define PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART 236
  199. /* Lossy +Lossy*/
  200. #define PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART 336
  201. #define PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST 80
  202. #define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART 0
  203. #define PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST 0
  204. /* BRB thresholds for E3B0 4 port mode */
  205. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE 304
  206. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE 0
  207. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE 384
  208. #define PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE 0
  209. #define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE 10
  210. #define PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE 304
  211. #define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE 50
  212. #define PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE 384
  213. /* only for E3B0*/
  214. #define PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR 304
  215. #define PFC_E3B0_4P_BRB_FULL_LB_XON_THR 384
  216. #define PFC_E3B0_4P_LB_GUART 120
  217. #define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART 120
  218. #define PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST 80
  219. #define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART 80
  220. #define PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST 120
  221. /* Pause defines*/
  222. #define DEFAULT_E3B0_BRB_FULL_LB_XOFF_THR 330
  223. #define DEFAULT_E3B0_BRB_FULL_LB_XON_THR 490
  224. #define DEFAULT_E3B0_LB_GUART 40
  225. #define DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART 40
  226. #define DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART_HYST 0
  227. #define DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART 40
  228. #define DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART_HYST 0
  229. /* ETS defines*/
  230. #define DCBX_INVALID_COS (0xFF)
  231. #define ETS_BW_LIMIT_CREDIT_UPPER_BOUND (0x5000)
  232. #define ETS_BW_LIMIT_CREDIT_WEIGHT (0x5000)
  233. #define ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS (1360)
  234. #define ETS_E3B0_NIG_MIN_W_VAL_20GBPS (2720)
  235. #define ETS_E3B0_PBF_MIN_W_VAL (10000)
  236. #define MAX_PACKET_SIZE (9700)
  237. #define WC_UC_TIMEOUT 100
  238. #define MAX_KR_LINK_RETRY 4
  239. /**********************************************************/
  240. /* INTERFACE */
  241. /**********************************************************/
  242. #define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  243. bnx2x_cl45_write(_bp, _phy, \
  244. (_phy)->def_md_devad, \
  245. (_bank + (_addr & 0xf)), \
  246. _val)
  247. #define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  248. bnx2x_cl45_read(_bp, _phy, \
  249. (_phy)->def_md_devad, \
  250. (_bank + (_addr & 0xf)), \
  251. _val)
  252. static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
  253. {
  254. u32 val = REG_RD(bp, reg);
  255. val |= bits;
  256. REG_WR(bp, reg, val);
  257. return val;
  258. }
  259. static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
  260. {
  261. u32 val = REG_RD(bp, reg);
  262. val &= ~bits;
  263. REG_WR(bp, reg, val);
  264. return val;
  265. }
  266. /******************************************************************/
  267. /* EPIO/GPIO section */
  268. /******************************************************************/
  269. static void bnx2x_get_epio(struct bnx2x *bp, u32 epio_pin, u32 *en)
  270. {
  271. u32 epio_mask, gp_oenable;
  272. *en = 0;
  273. /* Sanity check */
  274. if (epio_pin > 31) {
  275. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to get\n", epio_pin);
  276. return;
  277. }
  278. epio_mask = 1 << epio_pin;
  279. /* Set this EPIO to output */
  280. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  281. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable & ~epio_mask);
  282. *en = (REG_RD(bp, MCP_REG_MCPR_GP_INPUTS) & epio_mask) >> epio_pin;
  283. }
  284. static void bnx2x_set_epio(struct bnx2x *bp, u32 epio_pin, u32 en)
  285. {
  286. u32 epio_mask, gp_output, gp_oenable;
  287. /* Sanity check */
  288. if (epio_pin > 31) {
  289. DP(NETIF_MSG_LINK, "Invalid EPIO pin %d to set\n", epio_pin);
  290. return;
  291. }
  292. DP(NETIF_MSG_LINK, "Setting EPIO pin %d to %d\n", epio_pin, en);
  293. epio_mask = 1 << epio_pin;
  294. /* Set this EPIO to output */
  295. gp_output = REG_RD(bp, MCP_REG_MCPR_GP_OUTPUTS);
  296. if (en)
  297. gp_output |= epio_mask;
  298. else
  299. gp_output &= ~epio_mask;
  300. REG_WR(bp, MCP_REG_MCPR_GP_OUTPUTS, gp_output);
  301. /* Set the value for this EPIO */
  302. gp_oenable = REG_RD(bp, MCP_REG_MCPR_GP_OENABLE);
  303. REG_WR(bp, MCP_REG_MCPR_GP_OENABLE, gp_oenable | epio_mask);
  304. }
  305. static void bnx2x_set_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 val)
  306. {
  307. if (pin_cfg == PIN_CFG_NA)
  308. return;
  309. if (pin_cfg >= PIN_CFG_EPIO0) {
  310. bnx2x_set_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  311. } else {
  312. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  313. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  314. bnx2x_set_gpio(bp, gpio_num, (u8)val, gpio_port);
  315. }
  316. }
  317. static u32 bnx2x_get_cfg_pin(struct bnx2x *bp, u32 pin_cfg, u32 *val)
  318. {
  319. if (pin_cfg == PIN_CFG_NA)
  320. return -EINVAL;
  321. if (pin_cfg >= PIN_CFG_EPIO0) {
  322. bnx2x_get_epio(bp, pin_cfg - PIN_CFG_EPIO0, val);
  323. } else {
  324. u8 gpio_num = (pin_cfg - PIN_CFG_GPIO0_P0) & 0x3;
  325. u8 gpio_port = (pin_cfg - PIN_CFG_GPIO0_P0) >> 2;
  326. *val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  327. }
  328. return 0;
  329. }
  330. /******************************************************************/
  331. /* ETS section */
  332. /******************************************************************/
  333. static void bnx2x_ets_e2e3a0_disabled(struct link_params *params)
  334. {
  335. /* ETS disabled configuration*/
  336. struct bnx2x *bp = params->bp;
  337. DP(NETIF_MSG_LINK, "ETS E2E3 disabled configuration\n");
  338. /*
  339. * mapping between entry priority to client number (0,1,2 -debug and
  340. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  341. * 3bits client num.
  342. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  343. * cos1-100 cos0-011 dbg1-010 dbg0-001 MCP-000
  344. */
  345. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
  346. /*
  347. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  348. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  349. * COS0 entry, 4 - COS1 entry.
  350. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  351. * bit4 bit3 bit2 bit1 bit0
  352. * MCP and debug are strict
  353. */
  354. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  355. /* defines which entries (clients) are subjected to WFQ arbitration */
  356. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  357. /*
  358. * For strict priority entries defines the number of consecutive
  359. * slots for the highest priority.
  360. */
  361. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  362. /*
  363. * mapping between the CREDIT_WEIGHT registers and actual client
  364. * numbers
  365. */
  366. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
  367. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
  368. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
  369. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
  370. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
  371. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
  372. /* ETS mode disable */
  373. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  374. /*
  375. * If ETS mode is enabled (there is no strict priority) defines a WFQ
  376. * weight for COS0/COS1.
  377. */
  378. REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
  379. REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
  380. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
  381. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
  382. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
  383. /* Defines the number of consecutive slots for the strict priority */
  384. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  385. }
  386. /******************************************************************************
  387. * Description:
  388. * Getting min_w_val will be set according to line speed .
  389. *.
  390. ******************************************************************************/
  391. static u32 bnx2x_ets_get_min_w_val_nig(const struct link_vars *vars)
  392. {
  393. u32 min_w_val = 0;
  394. /* Calculate min_w_val.*/
  395. if (vars->link_up) {
  396. if (vars->line_speed == SPEED_20000)
  397. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  398. else
  399. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_UP_TO_10GBPS;
  400. } else
  401. min_w_val = ETS_E3B0_NIG_MIN_W_VAL_20GBPS;
  402. /**
  403. * If the link isn't up (static configuration for example ) The
  404. * link will be according to 20GBPS.
  405. */
  406. return min_w_val;
  407. }
  408. /******************************************************************************
  409. * Description:
  410. * Getting credit upper bound form min_w_val.
  411. *.
  412. ******************************************************************************/
  413. static u32 bnx2x_ets_get_credit_upper_bound(const u32 min_w_val)
  414. {
  415. const u32 credit_upper_bound = (u32)MAXVAL((150 * min_w_val),
  416. MAX_PACKET_SIZE);
  417. return credit_upper_bound;
  418. }
  419. /******************************************************************************
  420. * Description:
  421. * Set credit upper bound for NIG.
  422. *.
  423. ******************************************************************************/
  424. static void bnx2x_ets_e3b0_set_credit_upper_bound_nig(
  425. const struct link_params *params,
  426. const u32 min_w_val)
  427. {
  428. struct bnx2x *bp = params->bp;
  429. const u8 port = params->port;
  430. const u32 credit_upper_bound =
  431. bnx2x_ets_get_credit_upper_bound(min_w_val);
  432. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 :
  433. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, credit_upper_bound);
  434. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 :
  435. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, credit_upper_bound);
  436. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 :
  437. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2, credit_upper_bound);
  438. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 :
  439. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3, credit_upper_bound);
  440. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 :
  441. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4, credit_upper_bound);
  442. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 :
  443. NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5, credit_upper_bound);
  444. if (!port) {
  445. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6,
  446. credit_upper_bound);
  447. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7,
  448. credit_upper_bound);
  449. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8,
  450. credit_upper_bound);
  451. }
  452. }
  453. /******************************************************************************
  454. * Description:
  455. * Will return the NIG ETS registers to init values.Except
  456. * credit_upper_bound.
  457. * That isn't used in this configuration (No WFQ is enabled) and will be
  458. * configured acording to spec
  459. *.
  460. ******************************************************************************/
  461. static void bnx2x_ets_e3b0_nig_disabled(const struct link_params *params,
  462. const struct link_vars *vars)
  463. {
  464. struct bnx2x *bp = params->bp;
  465. const u8 port = params->port;
  466. const u32 min_w_val = bnx2x_ets_get_min_w_val_nig(vars);
  467. /**
  468. * mapping between entry priority to client number (0,1,2 -debug and
  469. * management clients, 3 - COS0 client, 4 - COS1, ... 8 -
  470. * COS5)(HIGHEST) 4bits client num.TODO_ETS - Should be done by
  471. * reset value or init tool
  472. */
  473. if (port) {
  474. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB, 0x543210);
  475. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB, 0x0);
  476. } else {
  477. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB, 0x76543210);
  478. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB, 0x8);
  479. }
  480. /**
  481. * For strict priority entries defines the number of consecutive
  482. * slots for the highest priority.
  483. */
  484. /* TODO_ETS - Should be done by reset value or init tool */
  485. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS :
  486. NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  487. /**
  488. * mapping between the CREDIT_WEIGHT registers and actual client
  489. * numbers
  490. */
  491. /* TODO_ETS - Should be done by reset value or init tool */
  492. if (port) {
  493. /*Port 1 has 6 COS*/
  494. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB, 0x210543);
  495. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x0);
  496. } else {
  497. /*Port 0 has 9 COS*/
  498. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB,
  499. 0x43210876);
  500. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB, 0x5);
  501. }
  502. /**
  503. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  504. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  505. * COS0 entry, 4 - COS1 entry.
  506. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  507. * bit4 bit3 bit2 bit1 bit0
  508. * MCP and debug are strict
  509. */
  510. if (port)
  511. REG_WR(bp, NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT, 0x3f);
  512. else
  513. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1ff);
  514. /* defines which entries (clients) are subjected to WFQ arbitration */
  515. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  516. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  517. /**
  518. * Please notice the register address are note continuous and a
  519. * for here is note appropriate.In 2 port mode port0 only COS0-5
  520. * can be used. DEBUG1,DEBUG1,MGMT are never used for WFQ* In 4
  521. * port mode port1 only COS0-2 can be used. DEBUG1,DEBUG1,MGMT
  522. * are never used for WFQ
  523. */
  524. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  525. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0x0);
  526. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  527. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0x0);
  528. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  529. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2, 0x0);
  530. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 :
  531. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3, 0x0);
  532. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 :
  533. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4, 0x0);
  534. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 :
  535. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5, 0x0);
  536. if (!port) {
  537. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6, 0x0);
  538. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7, 0x0);
  539. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8, 0x0);
  540. }
  541. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val);
  542. }
  543. /******************************************************************************
  544. * Description:
  545. * Set credit upper bound for PBF.
  546. *.
  547. ******************************************************************************/
  548. static void bnx2x_ets_e3b0_set_credit_upper_bound_pbf(
  549. const struct link_params *params,
  550. const u32 min_w_val)
  551. {
  552. struct bnx2x *bp = params->bp;
  553. const u32 credit_upper_bound =
  554. bnx2x_ets_get_credit_upper_bound(min_w_val);
  555. const u8 port = params->port;
  556. u32 base_upper_bound = 0;
  557. u8 max_cos = 0;
  558. u8 i = 0;
  559. /**
  560. * In 2 port mode port0 has COS0-5 that can be used for WFQ.In 4
  561. * port mode port1 has COS0-2 that can be used for WFQ.
  562. */
  563. if (!port) {
  564. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P0;
  565. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  566. } else {
  567. base_upper_bound = PBF_REG_COS0_UPPER_BOUND_P1;
  568. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  569. }
  570. for (i = 0; i < max_cos; i++)
  571. REG_WR(bp, base_upper_bound + (i << 2), credit_upper_bound);
  572. }
  573. /******************************************************************************
  574. * Description:
  575. * Will return the PBF ETS registers to init values.Except
  576. * credit_upper_bound.
  577. * That isn't used in this configuration (No WFQ is enabled) and will be
  578. * configured acording to spec
  579. *.
  580. ******************************************************************************/
  581. static void bnx2x_ets_e3b0_pbf_disabled(const struct link_params *params)
  582. {
  583. struct bnx2x *bp = params->bp;
  584. const u8 port = params->port;
  585. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  586. u8 i = 0;
  587. u32 base_weight = 0;
  588. u8 max_cos = 0;
  589. /**
  590. * mapping between entry priority to client number 0 - COS0
  591. * client, 2 - COS1, ... 5 - COS5)(HIGHEST) 4bits client num.
  592. * TODO_ETS - Should be done by reset value or init tool
  593. */
  594. if (port)
  595. /* 0x688 (|011|0 10|00 1|000) */
  596. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , 0x688);
  597. else
  598. /* (10 1|100 |011|0 10|00 1|000) */
  599. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , 0x2C688);
  600. /* TODO_ETS - Should be done by reset value or init tool */
  601. if (port)
  602. /* 0x688 (|011|0 10|00 1|000)*/
  603. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1, 0x688);
  604. else
  605. /* 0x2C688 (10 1|100 |011|0 10|00 1|000) */
  606. REG_WR(bp, PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0, 0x2C688);
  607. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 :
  608. PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 , 0x100);
  609. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  610. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , 0);
  611. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  612. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 , 0);
  613. /**
  614. * In 2 port mode port0 has COS0-5 that can be used for WFQ.
  615. * In 4 port mode port1 has COS0-2 that can be used for WFQ.
  616. */
  617. if (!port) {
  618. base_weight = PBF_REG_COS0_WEIGHT_P0;
  619. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT0;
  620. } else {
  621. base_weight = PBF_REG_COS0_WEIGHT_P1;
  622. max_cos = DCBX_E3B0_MAX_NUM_COS_PORT1;
  623. }
  624. for (i = 0; i < max_cos; i++)
  625. REG_WR(bp, base_weight + (0x4 * i), 0);
  626. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  627. }
  628. /******************************************************************************
  629. * Description:
  630. * E3B0 disable will return basicly the values to init values.
  631. *.
  632. ******************************************************************************/
  633. static int bnx2x_ets_e3b0_disabled(const struct link_params *params,
  634. const struct link_vars *vars)
  635. {
  636. struct bnx2x *bp = params->bp;
  637. if (!CHIP_IS_E3B0(bp)) {
  638. DP(NETIF_MSG_LINK,
  639. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  640. return -EINVAL;
  641. }
  642. bnx2x_ets_e3b0_nig_disabled(params, vars);
  643. bnx2x_ets_e3b0_pbf_disabled(params);
  644. return 0;
  645. }
  646. /******************************************************************************
  647. * Description:
  648. * Disable will return basicly the values to init values.
  649. *.
  650. ******************************************************************************/
  651. int bnx2x_ets_disabled(struct link_params *params,
  652. struct link_vars *vars)
  653. {
  654. struct bnx2x *bp = params->bp;
  655. int bnx2x_status = 0;
  656. if ((CHIP_IS_E2(bp)) || (CHIP_IS_E3A0(bp)))
  657. bnx2x_ets_e2e3a0_disabled(params);
  658. else if (CHIP_IS_E3B0(bp))
  659. bnx2x_status = bnx2x_ets_e3b0_disabled(params, vars);
  660. else {
  661. DP(NETIF_MSG_LINK, "bnx2x_ets_disabled - chip not supported\n");
  662. return -EINVAL;
  663. }
  664. return bnx2x_status;
  665. }
  666. /******************************************************************************
  667. * Description
  668. * Set the COS mappimg to SP and BW until this point all the COS are not
  669. * set as SP or BW.
  670. ******************************************************************************/
  671. static int bnx2x_ets_e3b0_cli_map(const struct link_params *params,
  672. const struct bnx2x_ets_params *ets_params,
  673. const u8 cos_sp_bitmap,
  674. const u8 cos_bw_bitmap)
  675. {
  676. struct bnx2x *bp = params->bp;
  677. const u8 port = params->port;
  678. const u8 nig_cli_sp_bitmap = 0x7 | (cos_sp_bitmap << 3);
  679. const u8 pbf_cli_sp_bitmap = cos_sp_bitmap;
  680. const u8 nig_cli_subject2wfq_bitmap = cos_bw_bitmap << 3;
  681. const u8 pbf_cli_subject2wfq_bitmap = cos_bw_bitmap;
  682. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT :
  683. NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, nig_cli_sp_bitmap);
  684. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 :
  685. PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 , pbf_cli_sp_bitmap);
  686. REG_WR(bp, (port) ? NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ :
  687. NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ,
  688. nig_cli_subject2wfq_bitmap);
  689. REG_WR(bp, (port) ? PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 :
  690. PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0,
  691. pbf_cli_subject2wfq_bitmap);
  692. return 0;
  693. }
  694. /******************************************************************************
  695. * Description:
  696. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  697. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  698. ******************************************************************************/
  699. static int bnx2x_ets_e3b0_set_cos_bw(struct bnx2x *bp,
  700. const u8 cos_entry,
  701. const u32 min_w_val_nig,
  702. const u32 min_w_val_pbf,
  703. const u16 total_bw,
  704. const u8 bw,
  705. const u8 port)
  706. {
  707. u32 nig_reg_adress_crd_weight = 0;
  708. u32 pbf_reg_adress_crd_weight = 0;
  709. /* Calculate and set BW for this COS - use 1 instead of 0 for BW */
  710. const u32 cos_bw_nig = ((bw ? bw : 1) * min_w_val_nig) / total_bw;
  711. const u32 cos_bw_pbf = ((bw ? bw : 1) * min_w_val_pbf) / total_bw;
  712. switch (cos_entry) {
  713. case 0:
  714. nig_reg_adress_crd_weight =
  715. (port) ? NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 :
  716. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0;
  717. pbf_reg_adress_crd_weight = (port) ?
  718. PBF_REG_COS0_WEIGHT_P1 : PBF_REG_COS0_WEIGHT_P0;
  719. break;
  720. case 1:
  721. nig_reg_adress_crd_weight = (port) ?
  722. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 :
  723. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1;
  724. pbf_reg_adress_crd_weight = (port) ?
  725. PBF_REG_COS1_WEIGHT_P1 : PBF_REG_COS1_WEIGHT_P0;
  726. break;
  727. case 2:
  728. nig_reg_adress_crd_weight = (port) ?
  729. NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 :
  730. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2;
  731. pbf_reg_adress_crd_weight = (port) ?
  732. PBF_REG_COS2_WEIGHT_P1 : PBF_REG_COS2_WEIGHT_P0;
  733. break;
  734. case 3:
  735. if (port)
  736. return -EINVAL;
  737. nig_reg_adress_crd_weight =
  738. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3;
  739. pbf_reg_adress_crd_weight =
  740. PBF_REG_COS3_WEIGHT_P0;
  741. break;
  742. case 4:
  743. if (port)
  744. return -EINVAL;
  745. nig_reg_adress_crd_weight =
  746. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4;
  747. pbf_reg_adress_crd_weight = PBF_REG_COS4_WEIGHT_P0;
  748. break;
  749. case 5:
  750. if (port)
  751. return -EINVAL;
  752. nig_reg_adress_crd_weight =
  753. NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5;
  754. pbf_reg_adress_crd_weight = PBF_REG_COS5_WEIGHT_P0;
  755. break;
  756. }
  757. REG_WR(bp, nig_reg_adress_crd_weight, cos_bw_nig);
  758. REG_WR(bp, pbf_reg_adress_crd_weight, cos_bw_pbf);
  759. return 0;
  760. }
  761. /******************************************************************************
  762. * Description:
  763. * Calculate the total BW.A value of 0 isn't legal.
  764. *.
  765. ******************************************************************************/
  766. static int bnx2x_ets_e3b0_get_total_bw(
  767. const struct link_params *params,
  768. struct bnx2x_ets_params *ets_params,
  769. u16 *total_bw)
  770. {
  771. struct bnx2x *bp = params->bp;
  772. u8 cos_idx = 0;
  773. u8 is_bw_cos_exist = 0;
  774. *total_bw = 0 ;
  775. /* Calculate total BW requested */
  776. for (cos_idx = 0; cos_idx < ets_params->num_of_cos; cos_idx++) {
  777. if (ets_params->cos[cos_idx].state == bnx2x_cos_state_bw) {
  778. is_bw_cos_exist = 1;
  779. if (!ets_params->cos[cos_idx].params.bw_params.bw) {
  780. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config BW"
  781. "was set to 0\n");
  782. /*
  783. * This is to prevent a state when ramrods
  784. * can't be sent
  785. */
  786. ets_params->cos[cos_idx].params.bw_params.bw
  787. = 1;
  788. }
  789. *total_bw +=
  790. ets_params->cos[cos_idx].params.bw_params.bw;
  791. }
  792. }
  793. /* Check total BW is valid */
  794. if ((is_bw_cos_exist == 1) && (*total_bw != 100)) {
  795. if (*total_bw == 0) {
  796. DP(NETIF_MSG_LINK,
  797. "bnx2x_ets_E3B0_config total BW shouldn't be 0\n");
  798. return -EINVAL;
  799. }
  800. DP(NETIF_MSG_LINK,
  801. "bnx2x_ets_E3B0_config total BW should be 100\n");
  802. /*
  803. * We can handle a case whre the BW isn't 100 this can happen
  804. * if the TC are joined.
  805. */
  806. }
  807. return 0;
  808. }
  809. /******************************************************************************
  810. * Description:
  811. * Invalidate all the sp_pri_to_cos.
  812. *.
  813. ******************************************************************************/
  814. static void bnx2x_ets_e3b0_sp_pri_to_cos_init(u8 *sp_pri_to_cos)
  815. {
  816. u8 pri = 0;
  817. for (pri = 0; pri < DCBX_MAX_NUM_COS; pri++)
  818. sp_pri_to_cos[pri] = DCBX_INVALID_COS;
  819. }
  820. /******************************************************************************
  821. * Description:
  822. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  823. * according to sp_pri_to_cos.
  824. *.
  825. ******************************************************************************/
  826. static int bnx2x_ets_e3b0_sp_pri_to_cos_set(const struct link_params *params,
  827. u8 *sp_pri_to_cos, const u8 pri,
  828. const u8 cos_entry)
  829. {
  830. struct bnx2x *bp = params->bp;
  831. const u8 port = params->port;
  832. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  833. DCBX_E3B0_MAX_NUM_COS_PORT0;
  834. if (sp_pri_to_cos[pri] != DCBX_INVALID_COS) {
  835. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  836. "parameter There can't be two COS's with "
  837. "the same strict pri\n");
  838. return -EINVAL;
  839. }
  840. if (pri > max_num_of_cos) {
  841. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_pri_to_cos_set invalid "
  842. "parameter Illegal strict priority\n");
  843. return -EINVAL;
  844. }
  845. sp_pri_to_cos[pri] = cos_entry;
  846. return 0;
  847. }
  848. /******************************************************************************
  849. * Description:
  850. * Returns the correct value according to COS and priority in
  851. * the sp_pri_cli register.
  852. *.
  853. ******************************************************************************/
  854. static u64 bnx2x_e3b0_sp_get_pri_cli_reg(const u8 cos, const u8 cos_offset,
  855. const u8 pri_set,
  856. const u8 pri_offset,
  857. const u8 entry_size)
  858. {
  859. u64 pri_cli_nig = 0;
  860. pri_cli_nig = ((u64)(cos + cos_offset)) << (entry_size *
  861. (pri_set + pri_offset));
  862. return pri_cli_nig;
  863. }
  864. /******************************************************************************
  865. * Description:
  866. * Returns the correct value according to COS and priority in the
  867. * sp_pri_cli register for NIG.
  868. *.
  869. ******************************************************************************/
  870. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_nig(const u8 cos, const u8 pri_set)
  871. {
  872. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  873. const u8 nig_cos_offset = 3;
  874. const u8 nig_pri_offset = 3;
  875. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, nig_cos_offset, pri_set,
  876. nig_pri_offset, 4);
  877. }
  878. /******************************************************************************
  879. * Description:
  880. * Returns the correct value according to COS and priority in the
  881. * sp_pri_cli register for PBF.
  882. *.
  883. ******************************************************************************/
  884. static u64 bnx2x_e3b0_sp_get_pri_cli_reg_pbf(const u8 cos, const u8 pri_set)
  885. {
  886. const u8 pbf_cos_offset = 0;
  887. const u8 pbf_pri_offset = 0;
  888. return bnx2x_e3b0_sp_get_pri_cli_reg(cos, pbf_cos_offset, pri_set,
  889. pbf_pri_offset, 3);
  890. }
  891. /******************************************************************************
  892. * Description:
  893. * Calculate and set the SP (ARB_PRIORITY_CLIENT) NIG and PBF registers
  894. * according to sp_pri_to_cos.(which COS has higher priority)
  895. *.
  896. ******************************************************************************/
  897. static int bnx2x_ets_e3b0_sp_set_pri_cli_reg(const struct link_params *params,
  898. u8 *sp_pri_to_cos)
  899. {
  900. struct bnx2x *bp = params->bp;
  901. u8 i = 0;
  902. const u8 port = params->port;
  903. /* MCP Dbg0 and dbg1 are always with higher strict pri*/
  904. u64 pri_cli_nig = 0x210;
  905. u32 pri_cli_pbf = 0x0;
  906. u8 pri_set = 0;
  907. u8 pri_bitmask = 0;
  908. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  909. DCBX_E3B0_MAX_NUM_COS_PORT0;
  910. u8 cos_bit_to_set = (1 << max_num_of_cos) - 1;
  911. /* Set all the strict priority first */
  912. for (i = 0; i < max_num_of_cos; i++) {
  913. if (sp_pri_to_cos[i] != DCBX_INVALID_COS) {
  914. if (sp_pri_to_cos[i] >= DCBX_MAX_NUM_COS) {
  915. DP(NETIF_MSG_LINK,
  916. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  917. "invalid cos entry\n");
  918. return -EINVAL;
  919. }
  920. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  921. sp_pri_to_cos[i], pri_set);
  922. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  923. sp_pri_to_cos[i], pri_set);
  924. pri_bitmask = 1 << sp_pri_to_cos[i];
  925. /* COS is used remove it from bitmap.*/
  926. if (!(pri_bitmask & cos_bit_to_set)) {
  927. DP(NETIF_MSG_LINK,
  928. "bnx2x_ets_e3b0_sp_set_pri_cli_reg "
  929. "invalid There can't be two COS's with"
  930. " the same strict pri\n");
  931. return -EINVAL;
  932. }
  933. cos_bit_to_set &= ~pri_bitmask;
  934. pri_set++;
  935. }
  936. }
  937. /* Set all the Non strict priority i= COS*/
  938. for (i = 0; i < max_num_of_cos; i++) {
  939. pri_bitmask = 1 << i;
  940. /* Check if COS was already used for SP */
  941. if (pri_bitmask & cos_bit_to_set) {
  942. /* COS wasn't used for SP */
  943. pri_cli_nig |= bnx2x_e3b0_sp_get_pri_cli_reg_nig(
  944. i, pri_set);
  945. pri_cli_pbf |= bnx2x_e3b0_sp_get_pri_cli_reg_pbf(
  946. i, pri_set);
  947. /* COS is used remove it from bitmap.*/
  948. cos_bit_to_set &= ~pri_bitmask;
  949. pri_set++;
  950. }
  951. }
  952. if (pri_set != max_num_of_cos) {
  953. DP(NETIF_MSG_LINK, "bnx2x_ets_e3b0_sp_set_pri_cli_reg not all "
  954. "entries were set\n");
  955. return -EINVAL;
  956. }
  957. if (port) {
  958. /* Only 6 usable clients*/
  959. REG_WR(bp, NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB,
  960. (u32)pri_cli_nig);
  961. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 , pri_cli_pbf);
  962. } else {
  963. /* Only 9 usable clients*/
  964. const u32 pri_cli_nig_lsb = (u32) (pri_cli_nig);
  965. const u32 pri_cli_nig_msb = (u32) ((pri_cli_nig >> 32) & 0xF);
  966. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB,
  967. pri_cli_nig_lsb);
  968. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB,
  969. pri_cli_nig_msb);
  970. REG_WR(bp, PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 , pri_cli_pbf);
  971. }
  972. return 0;
  973. }
  974. /******************************************************************************
  975. * Description:
  976. * Configure the COS to ETS according to BW and SP settings.
  977. ******************************************************************************/
  978. int bnx2x_ets_e3b0_config(const struct link_params *params,
  979. const struct link_vars *vars,
  980. struct bnx2x_ets_params *ets_params)
  981. {
  982. struct bnx2x *bp = params->bp;
  983. int bnx2x_status = 0;
  984. const u8 port = params->port;
  985. u16 total_bw = 0;
  986. const u32 min_w_val_nig = bnx2x_ets_get_min_w_val_nig(vars);
  987. const u32 min_w_val_pbf = ETS_E3B0_PBF_MIN_W_VAL;
  988. u8 cos_bw_bitmap = 0;
  989. u8 cos_sp_bitmap = 0;
  990. u8 sp_pri_to_cos[DCBX_MAX_NUM_COS] = {0};
  991. const u8 max_num_of_cos = (port) ? DCBX_E3B0_MAX_NUM_COS_PORT1 :
  992. DCBX_E3B0_MAX_NUM_COS_PORT0;
  993. u8 cos_entry = 0;
  994. if (!CHIP_IS_E3B0(bp)) {
  995. DP(NETIF_MSG_LINK,
  996. "bnx2x_ets_e3b0_disabled the chip isn't E3B0\n");
  997. return -EINVAL;
  998. }
  999. if ((ets_params->num_of_cos > max_num_of_cos)) {
  1000. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config the number of COS "
  1001. "isn't supported\n");
  1002. return -EINVAL;
  1003. }
  1004. /* Prepare sp strict priority parameters*/
  1005. bnx2x_ets_e3b0_sp_pri_to_cos_init(sp_pri_to_cos);
  1006. /* Prepare BW parameters*/
  1007. bnx2x_status = bnx2x_ets_e3b0_get_total_bw(params, ets_params,
  1008. &total_bw);
  1009. if (bnx2x_status) {
  1010. DP(NETIF_MSG_LINK,
  1011. "bnx2x_ets_E3B0_config get_total_bw failed\n");
  1012. return -EINVAL;
  1013. }
  1014. /*
  1015. * Upper bound is set according to current link speed (min_w_val
  1016. * should be the same for upper bound and COS credit val).
  1017. */
  1018. bnx2x_ets_e3b0_set_credit_upper_bound_nig(params, min_w_val_nig);
  1019. bnx2x_ets_e3b0_set_credit_upper_bound_pbf(params, min_w_val_pbf);
  1020. for (cos_entry = 0; cos_entry < ets_params->num_of_cos; cos_entry++) {
  1021. if (bnx2x_cos_state_bw == ets_params->cos[cos_entry].state) {
  1022. cos_bw_bitmap |= (1 << cos_entry);
  1023. /*
  1024. * The function also sets the BW in HW(not the mappin
  1025. * yet)
  1026. */
  1027. bnx2x_status = bnx2x_ets_e3b0_set_cos_bw(
  1028. bp, cos_entry, min_w_val_nig, min_w_val_pbf,
  1029. total_bw,
  1030. ets_params->cos[cos_entry].params.bw_params.bw,
  1031. port);
  1032. } else if (bnx2x_cos_state_strict ==
  1033. ets_params->cos[cos_entry].state){
  1034. cos_sp_bitmap |= (1 << cos_entry);
  1035. bnx2x_status = bnx2x_ets_e3b0_sp_pri_to_cos_set(
  1036. params,
  1037. sp_pri_to_cos,
  1038. ets_params->cos[cos_entry].params.sp_params.pri,
  1039. cos_entry);
  1040. } else {
  1041. DP(NETIF_MSG_LINK,
  1042. "bnx2x_ets_e3b0_config cos state not valid\n");
  1043. return -EINVAL;
  1044. }
  1045. if (bnx2x_status) {
  1046. DP(NETIF_MSG_LINK,
  1047. "bnx2x_ets_e3b0_config set cos bw failed\n");
  1048. return bnx2x_status;
  1049. }
  1050. }
  1051. /* Set SP register (which COS has higher priority) */
  1052. bnx2x_status = bnx2x_ets_e3b0_sp_set_pri_cli_reg(params,
  1053. sp_pri_to_cos);
  1054. if (bnx2x_status) {
  1055. DP(NETIF_MSG_LINK,
  1056. "bnx2x_ets_E3B0_config set_pri_cli_reg failed\n");
  1057. return bnx2x_status;
  1058. }
  1059. /* Set client mapping of BW and strict */
  1060. bnx2x_status = bnx2x_ets_e3b0_cli_map(params, ets_params,
  1061. cos_sp_bitmap,
  1062. cos_bw_bitmap);
  1063. if (bnx2x_status) {
  1064. DP(NETIF_MSG_LINK, "bnx2x_ets_E3B0_config SP failed\n");
  1065. return bnx2x_status;
  1066. }
  1067. return 0;
  1068. }
  1069. static void bnx2x_ets_bw_limit_common(const struct link_params *params)
  1070. {
  1071. /* ETS disabled configuration */
  1072. struct bnx2x *bp = params->bp;
  1073. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1074. /*
  1075. * defines which entries (clients) are subjected to WFQ arbitration
  1076. * COS0 0x8
  1077. * COS1 0x10
  1078. */
  1079. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
  1080. /*
  1081. * mapping between the ARB_CREDIT_WEIGHT registers and actual
  1082. * client numbers (WEIGHT_0 does not actually have to represent
  1083. * client 0)
  1084. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1085. * cos1-001 cos0-000 dbg1-100 dbg0-011 MCP-010
  1086. */
  1087. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
  1088. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
  1089. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1090. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
  1091. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1092. /* ETS mode enabled*/
  1093. REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
  1094. /* Defines the number of consecutive slots for the strict priority */
  1095. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  1096. /*
  1097. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1098. * as strict. Bits 0,1,2 - debug and management entries, 3 - COS0
  1099. * entry, 4 - COS1 entry.
  1100. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1101. * bit4 bit3 bit2 bit1 bit0
  1102. * MCP and debug are strict
  1103. */
  1104. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  1105. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
  1106. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
  1107. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1108. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
  1109. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  1110. }
  1111. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  1112. const u32 cos1_bw)
  1113. {
  1114. /* ETS disabled configuration*/
  1115. struct bnx2x *bp = params->bp;
  1116. const u32 total_bw = cos0_bw + cos1_bw;
  1117. u32 cos0_credit_weight = 0;
  1118. u32 cos1_credit_weight = 0;
  1119. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  1120. if ((!total_bw) ||
  1121. (!cos0_bw) ||
  1122. (!cos1_bw)) {
  1123. DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
  1124. return;
  1125. }
  1126. cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1127. total_bw;
  1128. cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  1129. total_bw;
  1130. bnx2x_ets_bw_limit_common(params);
  1131. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
  1132. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
  1133. REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
  1134. REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
  1135. }
  1136. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
  1137. {
  1138. /* ETS disabled configuration*/
  1139. struct bnx2x *bp = params->bp;
  1140. u32 val = 0;
  1141. DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
  1142. /*
  1143. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  1144. * as strict. Bits 0,1,2 - debug and management entries,
  1145. * 3 - COS0 entry, 4 - COS1 entry.
  1146. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  1147. * bit4 bit3 bit2 bit1 bit0
  1148. * MCP and debug are strict
  1149. */
  1150. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
  1151. /*
  1152. * For strict priority entries defines the number of consecutive slots
  1153. * for the highest priority.
  1154. */
  1155. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  1156. /* ETS mode disable */
  1157. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  1158. /* Defines the number of consecutive slots for the strict priority */
  1159. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
  1160. /* Defines the number of consecutive slots for the strict priority */
  1161. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
  1162. /*
  1163. * mapping between entry priority to client number (0,1,2 -debug and
  1164. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  1165. * 3bits client num.
  1166. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  1167. * dbg0-010 dbg1-001 cos1-100 cos0-011 MCP-000
  1168. * dbg0-010 dbg1-001 cos0-011 cos1-100 MCP-000
  1169. */
  1170. val = (!strict_cos) ? 0x2318 : 0x22E0;
  1171. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
  1172. return 0;
  1173. }
  1174. /******************************************************************/
  1175. /* PFC section */
  1176. /******************************************************************/
  1177. static void bnx2x_update_pfc_xmac(struct link_params *params,
  1178. struct link_vars *vars,
  1179. u8 is_lb)
  1180. {
  1181. struct bnx2x *bp = params->bp;
  1182. u32 xmac_base;
  1183. u32 pause_val, pfc0_val, pfc1_val;
  1184. /* XMAC base adrr */
  1185. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1186. /* Initialize pause and pfc registers */
  1187. pause_val = 0x18000;
  1188. pfc0_val = 0xFFFF8000;
  1189. pfc1_val = 0x2;
  1190. /* No PFC support */
  1191. if (!(params->feature_config_flags &
  1192. FEATURE_CONFIG_PFC_ENABLED)) {
  1193. /*
  1194. * RX flow control - Process pause frame in receive direction
  1195. */
  1196. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1197. pause_val |= XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN;
  1198. /*
  1199. * TX flow control - Send pause packet when buffer is full
  1200. */
  1201. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1202. pause_val |= XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN;
  1203. } else {/* PFC support */
  1204. pfc1_val |= XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN |
  1205. XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN |
  1206. XMAC_PFC_CTRL_HI_REG_RX_PFC_EN |
  1207. XMAC_PFC_CTRL_HI_REG_TX_PFC_EN;
  1208. }
  1209. /* Write pause and PFC registers */
  1210. REG_WR(bp, xmac_base + XMAC_REG_PAUSE_CTRL, pause_val);
  1211. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL, pfc0_val);
  1212. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI, pfc1_val);
  1213. /* Set MAC address for source TX Pause/PFC frames */
  1214. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_LO,
  1215. ((params->mac_addr[2] << 24) |
  1216. (params->mac_addr[3] << 16) |
  1217. (params->mac_addr[4] << 8) |
  1218. (params->mac_addr[5])));
  1219. REG_WR(bp, xmac_base + XMAC_REG_CTRL_SA_HI,
  1220. ((params->mac_addr[0] << 8) |
  1221. (params->mac_addr[1])));
  1222. udelay(30);
  1223. }
  1224. static void bnx2x_emac_get_pfc_stat(struct link_params *params,
  1225. u32 pfc_frames_sent[2],
  1226. u32 pfc_frames_received[2])
  1227. {
  1228. /* Read pfc statistic */
  1229. struct bnx2x *bp = params->bp;
  1230. u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1231. u32 val_xon = 0;
  1232. u32 val_xoff = 0;
  1233. DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
  1234. /* PFC received frames */
  1235. val_xoff = REG_RD(bp, emac_base +
  1236. EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
  1237. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
  1238. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
  1239. val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
  1240. pfc_frames_received[0] = val_xon + val_xoff;
  1241. /* PFC received sent */
  1242. val_xoff = REG_RD(bp, emac_base +
  1243. EMAC_REG_RX_PFC_STATS_XOFF_SENT);
  1244. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
  1245. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
  1246. val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
  1247. pfc_frames_sent[0] = val_xon + val_xoff;
  1248. }
  1249. /* Read pfc statistic*/
  1250. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  1251. u32 pfc_frames_sent[2],
  1252. u32 pfc_frames_received[2])
  1253. {
  1254. /* Read pfc statistic */
  1255. struct bnx2x *bp = params->bp;
  1256. DP(NETIF_MSG_LINK, "pfc statistic\n");
  1257. if (!vars->link_up)
  1258. return;
  1259. if (vars->mac_type == MAC_TYPE_EMAC) {
  1260. DP(NETIF_MSG_LINK, "About to read PFC stats from EMAC\n");
  1261. bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
  1262. pfc_frames_received);
  1263. }
  1264. }
  1265. /******************************************************************/
  1266. /* MAC/PBF section */
  1267. /******************************************************************/
  1268. static void bnx2x_set_mdio_clk(struct bnx2x *bp, u32 chip_id, u8 port)
  1269. {
  1270. u32 mode, emac_base;
  1271. /**
  1272. * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
  1273. * (a value of 49==0x31) and make sure that the AUTO poll is off
  1274. */
  1275. if (CHIP_IS_E2(bp))
  1276. emac_base = GRCBASE_EMAC0;
  1277. else
  1278. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1279. mode = REG_RD(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE);
  1280. mode &= ~(EMAC_MDIO_MODE_AUTO_POLL |
  1281. EMAC_MDIO_MODE_CLOCK_CNT);
  1282. if (USES_WARPCORE(bp))
  1283. mode |= (74L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
  1284. else
  1285. mode |= (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT);
  1286. mode |= (EMAC_MDIO_MODE_CLAUSE_45);
  1287. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_MODE, mode);
  1288. udelay(40);
  1289. }
  1290. static u8 bnx2x_is_4_port_mode(struct bnx2x *bp)
  1291. {
  1292. u32 port4mode_ovwr_val;
  1293. /* Check 4-port override enabled */
  1294. port4mode_ovwr_val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
  1295. if (port4mode_ovwr_val & (1<<0)) {
  1296. /* Return 4-port mode override value */
  1297. return ((port4mode_ovwr_val & (1<<1)) == (1<<1));
  1298. }
  1299. /* Return 4-port mode from input pin */
  1300. return (u8)REG_RD(bp, MISC_REG_PORT4MODE_EN);
  1301. }
  1302. static void bnx2x_emac_init(struct link_params *params,
  1303. struct link_vars *vars)
  1304. {
  1305. /* reset and unreset the emac core */
  1306. struct bnx2x *bp = params->bp;
  1307. u8 port = params->port;
  1308. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1309. u32 val;
  1310. u16 timeout;
  1311. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1312. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1313. udelay(5);
  1314. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1315. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  1316. /* init emac - use read-modify-write */
  1317. /* self clear reset */
  1318. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1319. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
  1320. timeout = 200;
  1321. do {
  1322. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1323. DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
  1324. if (!timeout) {
  1325. DP(NETIF_MSG_LINK, "EMAC timeout!\n");
  1326. return;
  1327. }
  1328. timeout--;
  1329. } while (val & EMAC_MODE_RESET);
  1330. bnx2x_set_mdio_clk(bp, params->chip_id, port);
  1331. /* Set mac address */
  1332. val = ((params->mac_addr[0] << 8) |
  1333. params->mac_addr[1]);
  1334. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
  1335. val = ((params->mac_addr[2] << 24) |
  1336. (params->mac_addr[3] << 16) |
  1337. (params->mac_addr[4] << 8) |
  1338. params->mac_addr[5]);
  1339. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
  1340. }
  1341. static void bnx2x_set_xumac_nig(struct link_params *params,
  1342. u16 tx_pause_en,
  1343. u8 enable)
  1344. {
  1345. struct bnx2x *bp = params->bp;
  1346. REG_WR(bp, params->port ? NIG_REG_P1_MAC_IN_EN : NIG_REG_P0_MAC_IN_EN,
  1347. enable);
  1348. REG_WR(bp, params->port ? NIG_REG_P1_MAC_OUT_EN : NIG_REG_P0_MAC_OUT_EN,
  1349. enable);
  1350. REG_WR(bp, params->port ? NIG_REG_P1_MAC_PAUSE_OUT_EN :
  1351. NIG_REG_P0_MAC_PAUSE_OUT_EN, tx_pause_en);
  1352. }
  1353. static void bnx2x_umac_disable(struct link_params *params)
  1354. {
  1355. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1356. struct bnx2x *bp = params->bp;
  1357. if (!(REG_RD(bp, MISC_REG_RESET_REG_2) &
  1358. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port)))
  1359. return;
  1360. /* Disable RX and TX */
  1361. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, 0);
  1362. }
  1363. static void bnx2x_umac_enable(struct link_params *params,
  1364. struct link_vars *vars, u8 lb)
  1365. {
  1366. u32 val;
  1367. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  1368. struct bnx2x *bp = params->bp;
  1369. /* Reset UMAC */
  1370. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1371. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1372. usleep_range(1000, 1000);
  1373. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1374. (MISC_REGISTERS_RESET_REG_2_UMAC0 << params->port));
  1375. DP(NETIF_MSG_LINK, "enabling UMAC\n");
  1376. /**
  1377. * This register determines on which events the MAC will assert
  1378. * error on the i/f to the NIG along w/ EOP.
  1379. */
  1380. /**
  1381. * BD REG_WR(bp, NIG_REG_P0_MAC_RSV_ERR_MASK +
  1382. * params->port*0x14, 0xfffff.
  1383. */
  1384. /* This register opens the gate for the UMAC despite its name */
  1385. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  1386. val = UMAC_COMMAND_CONFIG_REG_PROMIS_EN |
  1387. UMAC_COMMAND_CONFIG_REG_PAD_EN |
  1388. UMAC_COMMAND_CONFIG_REG_SW_RESET |
  1389. UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK;
  1390. switch (vars->line_speed) {
  1391. case SPEED_10:
  1392. val |= (0<<2);
  1393. break;
  1394. case SPEED_100:
  1395. val |= (1<<2);
  1396. break;
  1397. case SPEED_1000:
  1398. val |= (2<<2);
  1399. break;
  1400. case SPEED_2500:
  1401. val |= (3<<2);
  1402. break;
  1403. default:
  1404. DP(NETIF_MSG_LINK, "Invalid speed for UMAC %d\n",
  1405. vars->line_speed);
  1406. break;
  1407. }
  1408. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1409. val |= UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE;
  1410. if (!(vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1411. val |= UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE;
  1412. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1413. udelay(50);
  1414. /* Set MAC address for source TX Pause/PFC frames (under SW reset) */
  1415. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR0,
  1416. ((params->mac_addr[2] << 24) |
  1417. (params->mac_addr[3] << 16) |
  1418. (params->mac_addr[4] << 8) |
  1419. (params->mac_addr[5])));
  1420. REG_WR(bp, umac_base + UMAC_REG_MAC_ADDR1,
  1421. ((params->mac_addr[0] << 8) |
  1422. (params->mac_addr[1])));
  1423. /* Enable RX and TX */
  1424. val &= ~UMAC_COMMAND_CONFIG_REG_PAD_EN;
  1425. val |= UMAC_COMMAND_CONFIG_REG_TX_ENA |
  1426. UMAC_COMMAND_CONFIG_REG_RX_ENA;
  1427. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1428. udelay(50);
  1429. /* Remove SW Reset */
  1430. val &= ~UMAC_COMMAND_CONFIG_REG_SW_RESET;
  1431. /* Check loopback mode */
  1432. if (lb)
  1433. val |= UMAC_COMMAND_CONFIG_REG_LOOP_ENA;
  1434. REG_WR(bp, umac_base + UMAC_REG_COMMAND_CONFIG, val);
  1435. /*
  1436. * Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  1437. * length used by the MAC receive logic to check frames.
  1438. */
  1439. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  1440. bnx2x_set_xumac_nig(params,
  1441. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1442. vars->mac_type = MAC_TYPE_UMAC;
  1443. }
  1444. /* Define the XMAC mode */
  1445. static void bnx2x_xmac_init(struct link_params *params, u32 max_speed)
  1446. {
  1447. struct bnx2x *bp = params->bp;
  1448. u32 is_port4mode = bnx2x_is_4_port_mode(bp);
  1449. /*
  1450. * In 4-port mode, need to set the mode only once, so if XMAC is
  1451. * already out of reset, it means the mode has already been set,
  1452. * and it must not* reset the XMAC again, since it controls both
  1453. * ports of the path
  1454. */
  1455. if ((CHIP_NUM(bp) == CHIP_NUM_57840) &&
  1456. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1457. MISC_REGISTERS_RESET_REG_2_XMAC)) {
  1458. DP(NETIF_MSG_LINK,
  1459. "XMAC already out of reset in 4-port mode\n");
  1460. return;
  1461. }
  1462. /* Hard reset */
  1463. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1464. MISC_REGISTERS_RESET_REG_2_XMAC);
  1465. usleep_range(1000, 1000);
  1466. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1467. MISC_REGISTERS_RESET_REG_2_XMAC);
  1468. if (is_port4mode) {
  1469. DP(NETIF_MSG_LINK, "Init XMAC to 2 ports x 10G per path\n");
  1470. /* Set the number of ports on the system side to up to 2 */
  1471. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 1);
  1472. /* Set the number of ports on the Warp Core to 10G */
  1473. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1474. } else {
  1475. /* Set the number of ports on the system side to 1 */
  1476. REG_WR(bp, MISC_REG_XMAC_CORE_PORT_MODE, 0);
  1477. if (max_speed == SPEED_10000) {
  1478. DP(NETIF_MSG_LINK,
  1479. "Init XMAC to 10G x 1 port per path\n");
  1480. /* Set the number of ports on the Warp Core to 10G */
  1481. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 3);
  1482. } else {
  1483. DP(NETIF_MSG_LINK,
  1484. "Init XMAC to 20G x 2 ports per path\n");
  1485. /* Set the number of ports on the Warp Core to 20G */
  1486. REG_WR(bp, MISC_REG_XMAC_PHY_PORT_MODE, 1);
  1487. }
  1488. }
  1489. /* Soft reset */
  1490. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1491. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1492. usleep_range(1000, 1000);
  1493. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  1494. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT);
  1495. }
  1496. static void bnx2x_xmac_disable(struct link_params *params)
  1497. {
  1498. u8 port = params->port;
  1499. struct bnx2x *bp = params->bp;
  1500. u32 pfc_ctrl, xmac_base = (port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1501. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1502. MISC_REGISTERS_RESET_REG_2_XMAC) {
  1503. /*
  1504. * Send an indication to change the state in the NIG back to XON
  1505. * Clearing this bit enables the next set of this bit to get
  1506. * rising edge
  1507. */
  1508. pfc_ctrl = REG_RD(bp, xmac_base + XMAC_REG_PFC_CTRL_HI);
  1509. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1510. (pfc_ctrl & ~(1<<1)));
  1511. REG_WR(bp, xmac_base + XMAC_REG_PFC_CTRL_HI,
  1512. (pfc_ctrl | (1<<1)));
  1513. DP(NETIF_MSG_LINK, "Disable XMAC on port %x\n", port);
  1514. REG_WR(bp, xmac_base + XMAC_REG_CTRL, 0);
  1515. }
  1516. }
  1517. static int bnx2x_xmac_enable(struct link_params *params,
  1518. struct link_vars *vars, u8 lb)
  1519. {
  1520. u32 val, xmac_base;
  1521. struct bnx2x *bp = params->bp;
  1522. DP(NETIF_MSG_LINK, "enabling XMAC\n");
  1523. xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  1524. bnx2x_xmac_init(params, vars->line_speed);
  1525. /*
  1526. * This register determines on which events the MAC will assert
  1527. * error on the i/f to the NIG along w/ EOP.
  1528. */
  1529. /*
  1530. * This register tells the NIG whether to send traffic to UMAC
  1531. * or XMAC
  1532. */
  1533. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 0);
  1534. /* Set Max packet size */
  1535. REG_WR(bp, xmac_base + XMAC_REG_RX_MAX_SIZE, 0x2710);
  1536. /* CRC append for Tx packets */
  1537. REG_WR(bp, xmac_base + XMAC_REG_TX_CTRL, 0xC800);
  1538. /* update PFC */
  1539. bnx2x_update_pfc_xmac(params, vars, 0);
  1540. /* Enable TX and RX */
  1541. val = XMAC_CTRL_REG_TX_EN | XMAC_CTRL_REG_RX_EN;
  1542. /* Check loopback mode */
  1543. if (lb)
  1544. val |= XMAC_CTRL_REG_LINE_LOCAL_LPBK;
  1545. REG_WR(bp, xmac_base + XMAC_REG_CTRL, val);
  1546. bnx2x_set_xumac_nig(params,
  1547. ((vars->flow_ctrl & BNX2X_FLOW_CTRL_TX) != 0), 1);
  1548. vars->mac_type = MAC_TYPE_XMAC;
  1549. return 0;
  1550. }
  1551. static int bnx2x_emac_enable(struct link_params *params,
  1552. struct link_vars *vars, u8 lb)
  1553. {
  1554. struct bnx2x *bp = params->bp;
  1555. u8 port = params->port;
  1556. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1557. u32 val;
  1558. DP(NETIF_MSG_LINK, "enabling EMAC\n");
  1559. /* Disable BMAC */
  1560. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  1561. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  1562. /* enable emac and not bmac */
  1563. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
  1564. /* ASIC */
  1565. if (vars->phy_flags & PHY_XGXS_FLAG) {
  1566. u32 ser_lane = ((params->lane_config &
  1567. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  1568. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  1569. DP(NETIF_MSG_LINK, "XGXS\n");
  1570. /* select the master lanes (out of 0-3) */
  1571. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
  1572. /* select XGXS */
  1573. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  1574. } else { /* SerDes */
  1575. DP(NETIF_MSG_LINK, "SerDes\n");
  1576. /* select SerDes */
  1577. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
  1578. }
  1579. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1580. EMAC_RX_MODE_RESET);
  1581. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1582. EMAC_TX_MODE_RESET);
  1583. if (CHIP_REV_IS_SLOW(bp)) {
  1584. /* config GMII mode */
  1585. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1586. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_PORT_GMII));
  1587. } else { /* ASIC */
  1588. /* pause enable/disable */
  1589. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  1590. EMAC_RX_MODE_FLOW_EN);
  1591. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1592. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1593. EMAC_TX_MODE_FLOW_EN));
  1594. if (!(params->feature_config_flags &
  1595. FEATURE_CONFIG_PFC_ENABLED)) {
  1596. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  1597. bnx2x_bits_en(bp, emac_base +
  1598. EMAC_REG_EMAC_RX_MODE,
  1599. EMAC_RX_MODE_FLOW_EN);
  1600. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1601. bnx2x_bits_en(bp, emac_base +
  1602. EMAC_REG_EMAC_TX_MODE,
  1603. (EMAC_TX_MODE_EXT_PAUSE_EN |
  1604. EMAC_TX_MODE_FLOW_EN));
  1605. } else
  1606. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  1607. EMAC_TX_MODE_FLOW_EN);
  1608. }
  1609. /* KEEP_VLAN_TAG, promiscuous */
  1610. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
  1611. val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
  1612. /*
  1613. * Setting this bit causes MAC control frames (except for pause
  1614. * frames) to be passed on for processing. This setting has no
  1615. * affect on the operation of the pause frames. This bit effects
  1616. * all packets regardless of RX Parser packet sorting logic.
  1617. * Turn the PFC off to make sure we are in Xon state before
  1618. * enabling it.
  1619. */
  1620. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
  1621. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1622. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1623. /* Enable PFC again */
  1624. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
  1625. EMAC_REG_RX_PFC_MODE_RX_EN |
  1626. EMAC_REG_RX_PFC_MODE_TX_EN |
  1627. EMAC_REG_RX_PFC_MODE_PRIORITIES);
  1628. EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
  1629. ((0x0101 <<
  1630. EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
  1631. (0x00ff <<
  1632. EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
  1633. val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
  1634. }
  1635. EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
  1636. /* Set Loopback */
  1637. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  1638. if (lb)
  1639. val |= 0x810;
  1640. else
  1641. val &= ~0x810;
  1642. EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
  1643. /* enable emac */
  1644. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
  1645. /* enable emac for jumbo packets */
  1646. EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
  1647. (EMAC_RX_MTU_SIZE_JUMBO_ENA |
  1648. (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
  1649. /* strip CRC */
  1650. REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
  1651. /* disable the NIG in/out to the bmac */
  1652. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
  1653. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
  1654. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
  1655. /* enable the NIG in/out to the emac */
  1656. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
  1657. val = 0;
  1658. if ((params->feature_config_flags &
  1659. FEATURE_CONFIG_PFC_ENABLED) ||
  1660. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1661. val = 1;
  1662. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
  1663. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
  1664. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
  1665. vars->mac_type = MAC_TYPE_EMAC;
  1666. return 0;
  1667. }
  1668. static void bnx2x_update_pfc_bmac1(struct link_params *params,
  1669. struct link_vars *vars)
  1670. {
  1671. u32 wb_data[2];
  1672. struct bnx2x *bp = params->bp;
  1673. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1674. NIG_REG_INGRESS_BMAC0_MEM;
  1675. u32 val = 0x14;
  1676. if ((!(params->feature_config_flags &
  1677. FEATURE_CONFIG_PFC_ENABLED)) &&
  1678. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1679. /* Enable BigMAC to react on received Pause packets */
  1680. val |= (1<<5);
  1681. wb_data[0] = val;
  1682. wb_data[1] = 0;
  1683. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
  1684. /* tx control */
  1685. val = 0xc0;
  1686. if (!(params->feature_config_flags &
  1687. FEATURE_CONFIG_PFC_ENABLED) &&
  1688. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1689. val |= 0x800000;
  1690. wb_data[0] = val;
  1691. wb_data[1] = 0;
  1692. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
  1693. }
  1694. static void bnx2x_update_pfc_bmac2(struct link_params *params,
  1695. struct link_vars *vars,
  1696. u8 is_lb)
  1697. {
  1698. /*
  1699. * Set rx control: Strip CRC and enable BigMAC to relay
  1700. * control packets to the system as well
  1701. */
  1702. u32 wb_data[2];
  1703. struct bnx2x *bp = params->bp;
  1704. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  1705. NIG_REG_INGRESS_BMAC0_MEM;
  1706. u32 val = 0x14;
  1707. if ((!(params->feature_config_flags &
  1708. FEATURE_CONFIG_PFC_ENABLED)) &&
  1709. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  1710. /* Enable BigMAC to react on received Pause packets */
  1711. val |= (1<<5);
  1712. wb_data[0] = val;
  1713. wb_data[1] = 0;
  1714. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
  1715. udelay(30);
  1716. /* Tx control */
  1717. val = 0xc0;
  1718. if (!(params->feature_config_flags &
  1719. FEATURE_CONFIG_PFC_ENABLED) &&
  1720. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1721. val |= 0x800000;
  1722. wb_data[0] = val;
  1723. wb_data[1] = 0;
  1724. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
  1725. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  1726. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  1727. /* Enable PFC RX & TX & STATS and set 8 COS */
  1728. wb_data[0] = 0x0;
  1729. wb_data[0] |= (1<<0); /* RX */
  1730. wb_data[0] |= (1<<1); /* TX */
  1731. wb_data[0] |= (1<<2); /* Force initial Xon */
  1732. wb_data[0] |= (1<<3); /* 8 cos */
  1733. wb_data[0] |= (1<<5); /* STATS */
  1734. wb_data[1] = 0;
  1735. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
  1736. wb_data, 2);
  1737. /* Clear the force Xon */
  1738. wb_data[0] &= ~(1<<2);
  1739. } else {
  1740. DP(NETIF_MSG_LINK, "PFC is disabled\n");
  1741. /* disable PFC RX & TX & STATS and set 8 COS */
  1742. wb_data[0] = 0x8;
  1743. wb_data[1] = 0;
  1744. }
  1745. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
  1746. /*
  1747. * Set Time (based unit is 512 bit time) between automatic
  1748. * re-sending of PP packets amd enable automatic re-send of
  1749. * Per-Priroity Packet as long as pp_gen is asserted and
  1750. * pp_disable is low.
  1751. */
  1752. val = 0x8000;
  1753. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1754. val |= (1<<16); /* enable automatic re-send */
  1755. wb_data[0] = val;
  1756. wb_data[1] = 0;
  1757. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
  1758. wb_data, 2);
  1759. /* mac control */
  1760. val = 0x3; /* Enable RX and TX */
  1761. if (is_lb) {
  1762. val |= 0x4; /* Local loopback */
  1763. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  1764. }
  1765. /* When PFC enabled, Pass pause frames towards the NIG. */
  1766. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  1767. val |= ((1<<6)|(1<<5));
  1768. wb_data[0] = val;
  1769. wb_data[1] = 0;
  1770. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  1771. }
  1772. /* PFC BRB internal port configuration params */
  1773. struct bnx2x_pfc_brb_threshold_val {
  1774. u32 pause_xoff;
  1775. u32 pause_xon;
  1776. u32 full_xoff;
  1777. u32 full_xon;
  1778. };
  1779. struct bnx2x_pfc_brb_e3b0_val {
  1780. u32 per_class_guaranty_mode;
  1781. u32 lb_guarantied_hyst;
  1782. u32 full_lb_xoff_th;
  1783. u32 full_lb_xon_threshold;
  1784. u32 lb_guarantied;
  1785. u32 mac_0_class_t_guarantied;
  1786. u32 mac_0_class_t_guarantied_hyst;
  1787. u32 mac_1_class_t_guarantied;
  1788. u32 mac_1_class_t_guarantied_hyst;
  1789. };
  1790. struct bnx2x_pfc_brb_th_val {
  1791. struct bnx2x_pfc_brb_threshold_val pauseable_th;
  1792. struct bnx2x_pfc_brb_threshold_val non_pauseable_th;
  1793. struct bnx2x_pfc_brb_threshold_val default_class0;
  1794. struct bnx2x_pfc_brb_threshold_val default_class1;
  1795. };
  1796. static int bnx2x_pfc_brb_get_config_params(
  1797. struct link_params *params,
  1798. struct bnx2x_pfc_brb_th_val *config_val)
  1799. {
  1800. struct bnx2x *bp = params->bp;
  1801. DP(NETIF_MSG_LINK, "Setting PFC BRB configuration\n");
  1802. config_val->default_class1.pause_xoff = 0;
  1803. config_val->default_class1.pause_xon = 0;
  1804. config_val->default_class1.full_xoff = 0;
  1805. config_val->default_class1.full_xon = 0;
  1806. if (CHIP_IS_E2(bp)) {
  1807. /* class0 defaults */
  1808. config_val->default_class0.pause_xoff =
  1809. DEFAULT0_E2_BRB_MAC_PAUSE_XOFF_THR;
  1810. config_val->default_class0.pause_xon =
  1811. DEFAULT0_E2_BRB_MAC_PAUSE_XON_THR;
  1812. config_val->default_class0.full_xoff =
  1813. DEFAULT0_E2_BRB_MAC_FULL_XOFF_THR;
  1814. config_val->default_class0.full_xon =
  1815. DEFAULT0_E2_BRB_MAC_FULL_XON_THR;
  1816. /* pause able*/
  1817. config_val->pauseable_th.pause_xoff =
  1818. PFC_E2_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1819. config_val->pauseable_th.pause_xon =
  1820. PFC_E2_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1821. config_val->pauseable_th.full_xoff =
  1822. PFC_E2_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1823. config_val->pauseable_th.full_xon =
  1824. PFC_E2_BRB_MAC_FULL_XON_THR_PAUSE;
  1825. /* non pause able*/
  1826. config_val->non_pauseable_th.pause_xoff =
  1827. PFC_E2_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1828. config_val->non_pauseable_th.pause_xon =
  1829. PFC_E2_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1830. config_val->non_pauseable_th.full_xoff =
  1831. PFC_E2_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1832. config_val->non_pauseable_th.full_xon =
  1833. PFC_E2_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1834. } else if (CHIP_IS_E3A0(bp)) {
  1835. /* class0 defaults */
  1836. config_val->default_class0.pause_xoff =
  1837. DEFAULT0_E3A0_BRB_MAC_PAUSE_XOFF_THR;
  1838. config_val->default_class0.pause_xon =
  1839. DEFAULT0_E3A0_BRB_MAC_PAUSE_XON_THR;
  1840. config_val->default_class0.full_xoff =
  1841. DEFAULT0_E3A0_BRB_MAC_FULL_XOFF_THR;
  1842. config_val->default_class0.full_xon =
  1843. DEFAULT0_E3A0_BRB_MAC_FULL_XON_THR;
  1844. /* pause able */
  1845. config_val->pauseable_th.pause_xoff =
  1846. PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1847. config_val->pauseable_th.pause_xon =
  1848. PFC_E3A0_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1849. config_val->pauseable_th.full_xoff =
  1850. PFC_E3A0_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1851. config_val->pauseable_th.full_xon =
  1852. PFC_E3A0_BRB_MAC_FULL_XON_THR_PAUSE;
  1853. /* non pause able*/
  1854. config_val->non_pauseable_th.pause_xoff =
  1855. PFC_E3A0_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1856. config_val->non_pauseable_th.pause_xon =
  1857. PFC_E3A0_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1858. config_val->non_pauseable_th.full_xoff =
  1859. PFC_E3A0_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1860. config_val->non_pauseable_th.full_xon =
  1861. PFC_E3A0_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1862. } else if (CHIP_IS_E3B0(bp)) {
  1863. /* class0 defaults */
  1864. config_val->default_class0.pause_xoff =
  1865. DEFAULT0_E3B0_BRB_MAC_PAUSE_XOFF_THR;
  1866. config_val->default_class0.pause_xon =
  1867. DEFAULT0_E3B0_BRB_MAC_PAUSE_XON_THR;
  1868. config_val->default_class0.full_xoff =
  1869. DEFAULT0_E3B0_BRB_MAC_FULL_XOFF_THR;
  1870. config_val->default_class0.full_xon =
  1871. DEFAULT0_E3B0_BRB_MAC_FULL_XON_THR;
  1872. if (params->phy[INT_PHY].flags &
  1873. FLAGS_4_PORT_MODE) {
  1874. config_val->pauseable_th.pause_xoff =
  1875. PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1876. config_val->pauseable_th.pause_xon =
  1877. PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1878. config_val->pauseable_th.full_xoff =
  1879. PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1880. config_val->pauseable_th.full_xon =
  1881. PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_PAUSE;
  1882. /* non pause able*/
  1883. config_val->non_pauseable_th.pause_xoff =
  1884. PFC_E3B0_4P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1885. config_val->non_pauseable_th.pause_xon =
  1886. PFC_E3B0_4P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1887. config_val->non_pauseable_th.full_xoff =
  1888. PFC_E3B0_4P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1889. config_val->non_pauseable_th.full_xon =
  1890. PFC_E3B0_4P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1891. } else {
  1892. config_val->pauseable_th.pause_xoff =
  1893. PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_PAUSE;
  1894. config_val->pauseable_th.pause_xon =
  1895. PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_PAUSE;
  1896. config_val->pauseable_th.full_xoff =
  1897. PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_PAUSE;
  1898. config_val->pauseable_th.full_xon =
  1899. PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_PAUSE;
  1900. /* non pause able*/
  1901. config_val->non_pauseable_th.pause_xoff =
  1902. PFC_E3B0_2P_BRB_MAC_PAUSE_XOFF_THR_NON_PAUSE;
  1903. config_val->non_pauseable_th.pause_xon =
  1904. PFC_E3B0_2P_BRB_MAC_PAUSE_XON_THR_NON_PAUSE;
  1905. config_val->non_pauseable_th.full_xoff =
  1906. PFC_E3B0_2P_BRB_MAC_FULL_XOFF_THR_NON_PAUSE;
  1907. config_val->non_pauseable_th.full_xon =
  1908. PFC_E3B0_2P_BRB_MAC_FULL_XON_THR_NON_PAUSE;
  1909. }
  1910. } else
  1911. return -EINVAL;
  1912. return 0;
  1913. }
  1914. static void bnx2x_pfc_brb_get_e3b0_config_params(
  1915. struct link_params *params,
  1916. struct bnx2x_pfc_brb_e3b0_val
  1917. *e3b0_val,
  1918. struct bnx2x_nig_brb_pfc_port_params *pfc_params,
  1919. const u8 pfc_enabled)
  1920. {
  1921. if (pfc_enabled && pfc_params) {
  1922. e3b0_val->per_class_guaranty_mode = 1;
  1923. e3b0_val->lb_guarantied_hyst = 80;
  1924. if (params->phy[INT_PHY].flags &
  1925. FLAGS_4_PORT_MODE) {
  1926. e3b0_val->full_lb_xoff_th =
  1927. PFC_E3B0_4P_BRB_FULL_LB_XOFF_THR;
  1928. e3b0_val->full_lb_xon_threshold =
  1929. PFC_E3B0_4P_BRB_FULL_LB_XON_THR;
  1930. e3b0_val->lb_guarantied =
  1931. PFC_E3B0_4P_LB_GUART;
  1932. e3b0_val->mac_0_class_t_guarantied =
  1933. PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART;
  1934. e3b0_val->mac_0_class_t_guarantied_hyst =
  1935. PFC_E3B0_4P_BRB_MAC_0_CLASS_T_GUART_HYST;
  1936. e3b0_val->mac_1_class_t_guarantied =
  1937. PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART;
  1938. e3b0_val->mac_1_class_t_guarantied_hyst =
  1939. PFC_E3B0_4P_BRB_MAC_1_CLASS_T_GUART_HYST;
  1940. } else {
  1941. e3b0_val->full_lb_xoff_th =
  1942. PFC_E3B0_2P_BRB_FULL_LB_XOFF_THR;
  1943. e3b0_val->full_lb_xon_threshold =
  1944. PFC_E3B0_2P_BRB_FULL_LB_XON_THR;
  1945. e3b0_val->mac_0_class_t_guarantied_hyst =
  1946. PFC_E3B0_2P_BRB_MAC_0_CLASS_T_GUART_HYST;
  1947. e3b0_val->mac_1_class_t_guarantied =
  1948. PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART;
  1949. e3b0_val->mac_1_class_t_guarantied_hyst =
  1950. PFC_E3B0_2P_BRB_MAC_1_CLASS_T_GUART_HYST;
  1951. if (pfc_params->cos0_pauseable !=
  1952. pfc_params->cos1_pauseable) {
  1953. /* nonpauseable= Lossy + pauseable = Lossless*/
  1954. e3b0_val->lb_guarantied =
  1955. PFC_E3B0_2P_MIX_PAUSE_LB_GUART;
  1956. e3b0_val->mac_0_class_t_guarantied =
  1957. PFC_E3B0_2P_MIX_PAUSE_MAC_0_CLASS_T_GUART;
  1958. } else if (pfc_params->cos0_pauseable) {
  1959. /* Lossless +Lossless*/
  1960. e3b0_val->lb_guarantied =
  1961. PFC_E3B0_2P_PAUSE_LB_GUART;
  1962. e3b0_val->mac_0_class_t_guarantied =
  1963. PFC_E3B0_2P_PAUSE_MAC_0_CLASS_T_GUART;
  1964. } else {
  1965. /* Lossy +Lossy*/
  1966. e3b0_val->lb_guarantied =
  1967. PFC_E3B0_2P_NON_PAUSE_LB_GUART;
  1968. e3b0_val->mac_0_class_t_guarantied =
  1969. PFC_E3B0_2P_NON_PAUSE_MAC_0_CLASS_T_GUART;
  1970. }
  1971. }
  1972. } else {
  1973. e3b0_val->per_class_guaranty_mode = 0;
  1974. e3b0_val->lb_guarantied_hyst = 0;
  1975. e3b0_val->full_lb_xoff_th =
  1976. DEFAULT_E3B0_BRB_FULL_LB_XOFF_THR;
  1977. e3b0_val->full_lb_xon_threshold =
  1978. DEFAULT_E3B0_BRB_FULL_LB_XON_THR;
  1979. e3b0_val->lb_guarantied =
  1980. DEFAULT_E3B0_LB_GUART;
  1981. e3b0_val->mac_0_class_t_guarantied =
  1982. DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART;
  1983. e3b0_val->mac_0_class_t_guarantied_hyst =
  1984. DEFAULT_E3B0_BRB_MAC_0_CLASS_T_GUART_HYST;
  1985. e3b0_val->mac_1_class_t_guarantied =
  1986. DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART;
  1987. e3b0_val->mac_1_class_t_guarantied_hyst =
  1988. DEFAULT_E3B0_BRB_MAC_1_CLASS_T_GUART_HYST;
  1989. }
  1990. }
  1991. static int bnx2x_update_pfc_brb(struct link_params *params,
  1992. struct link_vars *vars,
  1993. struct bnx2x_nig_brb_pfc_port_params
  1994. *pfc_params)
  1995. {
  1996. struct bnx2x *bp = params->bp;
  1997. struct bnx2x_pfc_brb_th_val config_val = { {0} };
  1998. struct bnx2x_pfc_brb_threshold_val *reg_th_config =
  1999. &config_val.pauseable_th;
  2000. struct bnx2x_pfc_brb_e3b0_val e3b0_val = {0};
  2001. const int set_pfc = params->feature_config_flags &
  2002. FEATURE_CONFIG_PFC_ENABLED;
  2003. const u8 pfc_enabled = (set_pfc && pfc_params);
  2004. int bnx2x_status = 0;
  2005. u8 port = params->port;
  2006. /* default - pause configuration */
  2007. reg_th_config = &config_val.pauseable_th;
  2008. bnx2x_status = bnx2x_pfc_brb_get_config_params(params, &config_val);
  2009. if (bnx2x_status)
  2010. return bnx2x_status;
  2011. if (pfc_enabled) {
  2012. /* First COS */
  2013. if (pfc_params->cos0_pauseable)
  2014. reg_th_config = &config_val.pauseable_th;
  2015. else
  2016. reg_th_config = &config_val.non_pauseable_th;
  2017. } else
  2018. reg_th_config = &config_val.default_class0;
  2019. /*
  2020. * The number of free blocks below which the pause signal to class 0
  2021. * of MAC #n is asserted. n=0,1
  2022. */
  2023. REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 :
  2024. BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 ,
  2025. reg_th_config->pause_xoff);
  2026. /*
  2027. * The number of free blocks above which the pause signal to class 0
  2028. * of MAC #n is de-asserted. n=0,1
  2029. */
  2030. REG_WR(bp, (port) ? BRB1_REG_PAUSE_0_XON_THRESHOLD_1 :
  2031. BRB1_REG_PAUSE_0_XON_THRESHOLD_0 , reg_th_config->pause_xon);
  2032. /*
  2033. * The number of free blocks below which the full signal to class 0
  2034. * of MAC #n is asserted. n=0,1
  2035. */
  2036. REG_WR(bp, (port) ? BRB1_REG_FULL_0_XOFF_THRESHOLD_1 :
  2037. BRB1_REG_FULL_0_XOFF_THRESHOLD_0 , reg_th_config->full_xoff);
  2038. /*
  2039. * The number of free blocks above which the full signal to class 0
  2040. * of MAC #n is de-asserted. n=0,1
  2041. */
  2042. REG_WR(bp, (port) ? BRB1_REG_FULL_0_XON_THRESHOLD_1 :
  2043. BRB1_REG_FULL_0_XON_THRESHOLD_0 , reg_th_config->full_xon);
  2044. if (pfc_enabled) {
  2045. /* Second COS */
  2046. if (pfc_params->cos1_pauseable)
  2047. reg_th_config = &config_val.pauseable_th;
  2048. else
  2049. reg_th_config = &config_val.non_pauseable_th;
  2050. } else
  2051. reg_th_config = &config_val.default_class1;
  2052. /*
  2053. * The number of free blocks below which the pause signal to
  2054. * class 1 of MAC #n is asserted. n=0,1
  2055. */
  2056. REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 :
  2057. BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0,
  2058. reg_th_config->pause_xoff);
  2059. /*
  2060. * The number of free blocks above which the pause signal to
  2061. * class 1 of MAC #n is de-asserted. n=0,1
  2062. */
  2063. REG_WR(bp, (port) ? BRB1_REG_PAUSE_1_XON_THRESHOLD_1 :
  2064. BRB1_REG_PAUSE_1_XON_THRESHOLD_0,
  2065. reg_th_config->pause_xon);
  2066. /*
  2067. * The number of free blocks below which the full signal to
  2068. * class 1 of MAC #n is asserted. n=0,1
  2069. */
  2070. REG_WR(bp, (port) ? BRB1_REG_FULL_1_XOFF_THRESHOLD_1 :
  2071. BRB1_REG_FULL_1_XOFF_THRESHOLD_0,
  2072. reg_th_config->full_xoff);
  2073. /*
  2074. * The number of free blocks above which the full signal to
  2075. * class 1 of MAC #n is de-asserted. n=0,1
  2076. */
  2077. REG_WR(bp, (port) ? BRB1_REG_FULL_1_XON_THRESHOLD_1 :
  2078. BRB1_REG_FULL_1_XON_THRESHOLD_0,
  2079. reg_th_config->full_xon);
  2080. if (CHIP_IS_E3B0(bp)) {
  2081. bnx2x_pfc_brb_get_e3b0_config_params(
  2082. params,
  2083. &e3b0_val,
  2084. pfc_params,
  2085. pfc_enabled);
  2086. REG_WR(bp, BRB1_REG_PER_CLASS_GUARANTY_MODE,
  2087. e3b0_val.per_class_guaranty_mode);
  2088. /*
  2089. * The hysteresis on the guarantied buffer space for the Lb
  2090. * port before signaling XON.
  2091. */
  2092. REG_WR(bp, BRB1_REG_LB_GUARANTIED_HYST,
  2093. e3b0_val.lb_guarantied_hyst);
  2094. /*
  2095. * The number of free blocks below which the full signal to the
  2096. * LB port is asserted.
  2097. */
  2098. REG_WR(bp, BRB1_REG_FULL_LB_XOFF_THRESHOLD,
  2099. e3b0_val.full_lb_xoff_th);
  2100. /*
  2101. * The number of free blocks above which the full signal to the
  2102. * LB port is de-asserted.
  2103. */
  2104. REG_WR(bp, BRB1_REG_FULL_LB_XON_THRESHOLD,
  2105. e3b0_val.full_lb_xon_threshold);
  2106. /*
  2107. * The number of blocks guarantied for the MAC #n port. n=0,1
  2108. */
  2109. /* The number of blocks guarantied for the LB port.*/
  2110. REG_WR(bp, BRB1_REG_LB_GUARANTIED,
  2111. e3b0_val.lb_guarantied);
  2112. /*
  2113. * The number of blocks guarantied for the MAC #n port.
  2114. */
  2115. REG_WR(bp, BRB1_REG_MAC_GUARANTIED_0,
  2116. 2 * e3b0_val.mac_0_class_t_guarantied);
  2117. REG_WR(bp, BRB1_REG_MAC_GUARANTIED_1,
  2118. 2 * e3b0_val.mac_1_class_t_guarantied);
  2119. /*
  2120. * The number of blocks guarantied for class #t in MAC0. t=0,1
  2121. */
  2122. REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED,
  2123. e3b0_val.mac_0_class_t_guarantied);
  2124. REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED,
  2125. e3b0_val.mac_0_class_t_guarantied);
  2126. /*
  2127. * The hysteresis on the guarantied buffer space for class in
  2128. * MAC0. t=0,1
  2129. */
  2130. REG_WR(bp, BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST,
  2131. e3b0_val.mac_0_class_t_guarantied_hyst);
  2132. REG_WR(bp, BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST,
  2133. e3b0_val.mac_0_class_t_guarantied_hyst);
  2134. /*
  2135. * The number of blocks guarantied for class #t in MAC1.t=0,1
  2136. */
  2137. REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED,
  2138. e3b0_val.mac_1_class_t_guarantied);
  2139. REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED,
  2140. e3b0_val.mac_1_class_t_guarantied);
  2141. /*
  2142. * The hysteresis on the guarantied buffer space for class #t
  2143. * in MAC1. t=0,1
  2144. */
  2145. REG_WR(bp, BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST,
  2146. e3b0_val.mac_1_class_t_guarantied_hyst);
  2147. REG_WR(bp, BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST,
  2148. e3b0_val.mac_1_class_t_guarantied_hyst);
  2149. }
  2150. return bnx2x_status;
  2151. }
  2152. /******************************************************************************
  2153. * Description:
  2154. * This function is needed because NIG ARB_CREDIT_WEIGHT_X are
  2155. * not continues and ARB_CREDIT_WEIGHT_0 + offset is suitable.
  2156. ******************************************************************************/
  2157. int bnx2x_pfc_nig_rx_priority_mask(struct bnx2x *bp,
  2158. u8 cos_entry,
  2159. u32 priority_mask, u8 port)
  2160. {
  2161. u32 nig_reg_rx_priority_mask_add = 0;
  2162. switch (cos_entry) {
  2163. case 0:
  2164. nig_reg_rx_priority_mask_add = (port) ?
  2165. NIG_REG_P1_RX_COS0_PRIORITY_MASK :
  2166. NIG_REG_P0_RX_COS0_PRIORITY_MASK;
  2167. break;
  2168. case 1:
  2169. nig_reg_rx_priority_mask_add = (port) ?
  2170. NIG_REG_P1_RX_COS1_PRIORITY_MASK :
  2171. NIG_REG_P0_RX_COS1_PRIORITY_MASK;
  2172. break;
  2173. case 2:
  2174. nig_reg_rx_priority_mask_add = (port) ?
  2175. NIG_REG_P1_RX_COS2_PRIORITY_MASK :
  2176. NIG_REG_P0_RX_COS2_PRIORITY_MASK;
  2177. break;
  2178. case 3:
  2179. if (port)
  2180. return -EINVAL;
  2181. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS3_PRIORITY_MASK;
  2182. break;
  2183. case 4:
  2184. if (port)
  2185. return -EINVAL;
  2186. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS4_PRIORITY_MASK;
  2187. break;
  2188. case 5:
  2189. if (port)
  2190. return -EINVAL;
  2191. nig_reg_rx_priority_mask_add = NIG_REG_P0_RX_COS5_PRIORITY_MASK;
  2192. break;
  2193. }
  2194. REG_WR(bp, nig_reg_rx_priority_mask_add, priority_mask);
  2195. return 0;
  2196. }
  2197. static void bnx2x_update_mng(struct link_params *params, u32 link_status)
  2198. {
  2199. struct bnx2x *bp = params->bp;
  2200. REG_WR(bp, params->shmem_base +
  2201. offsetof(struct shmem_region,
  2202. port_mb[params->port].link_status), link_status);
  2203. }
  2204. static void bnx2x_update_pfc_nig(struct link_params *params,
  2205. struct link_vars *vars,
  2206. struct bnx2x_nig_brb_pfc_port_params *nig_params)
  2207. {
  2208. u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
  2209. u32 llfc_enable = 0, xcm0_out_en = 0, p0_hwpfc_enable = 0;
  2210. u32 pkt_priority_to_cos = 0;
  2211. struct bnx2x *bp = params->bp;
  2212. u8 port = params->port;
  2213. int set_pfc = params->feature_config_flags &
  2214. FEATURE_CONFIG_PFC_ENABLED;
  2215. DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
  2216. /*
  2217. * When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
  2218. * MAC control frames (that are not pause packets)
  2219. * will be forwarded to the XCM.
  2220. */
  2221. xcm_mask = REG_RD(bp,
  2222. port ? NIG_REG_LLH1_XCM_MASK :
  2223. NIG_REG_LLH0_XCM_MASK);
  2224. /*
  2225. * nig params will override non PFC params, since it's possible to
  2226. * do transition from PFC to SAFC
  2227. */
  2228. if (set_pfc) {
  2229. pause_enable = 0;
  2230. llfc_out_en = 0;
  2231. llfc_enable = 0;
  2232. if (CHIP_IS_E3(bp))
  2233. ppp_enable = 0;
  2234. else
  2235. ppp_enable = 1;
  2236. xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  2237. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  2238. xcm0_out_en = 0;
  2239. p0_hwpfc_enable = 1;
  2240. } else {
  2241. if (nig_params) {
  2242. llfc_out_en = nig_params->llfc_out_en;
  2243. llfc_enable = nig_params->llfc_enable;
  2244. pause_enable = nig_params->pause_enable;
  2245. } else /*defaul non PFC mode - PAUSE */
  2246. pause_enable = 1;
  2247. xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  2248. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  2249. xcm0_out_en = 1;
  2250. }
  2251. if (CHIP_IS_E3(bp))
  2252. REG_WR(bp, port ? NIG_REG_BRB1_PAUSE_IN_EN :
  2253. NIG_REG_BRB0_PAUSE_IN_EN, pause_enable);
  2254. REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
  2255. NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
  2256. REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
  2257. NIG_REG_LLFC_ENABLE_0, llfc_enable);
  2258. REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
  2259. NIG_REG_PAUSE_ENABLE_0, pause_enable);
  2260. REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
  2261. NIG_REG_PPP_ENABLE_0, ppp_enable);
  2262. REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
  2263. NIG_REG_LLH0_XCM_MASK, xcm_mask);
  2264. REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
  2265. /* output enable for RX_XCM # IF */
  2266. REG_WR(bp, NIG_REG_XCM0_OUT_EN, xcm0_out_en);
  2267. /* HW PFC TX enable */
  2268. REG_WR(bp, NIG_REG_P0_HWPFC_ENABLE, p0_hwpfc_enable);
  2269. if (nig_params) {
  2270. u8 i = 0;
  2271. pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
  2272. for (i = 0; i < nig_params->num_of_rx_cos_priority_mask; i++)
  2273. bnx2x_pfc_nig_rx_priority_mask(bp, i,
  2274. nig_params->rx_cos_priority_mask[i], port);
  2275. REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
  2276. NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
  2277. nig_params->llfc_high_priority_classes);
  2278. REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
  2279. NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
  2280. nig_params->llfc_low_priority_classes);
  2281. }
  2282. REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
  2283. NIG_REG_P0_PKT_PRIORITY_TO_COS,
  2284. pkt_priority_to_cos);
  2285. }
  2286. int bnx2x_update_pfc(struct link_params *params,
  2287. struct link_vars *vars,
  2288. struct bnx2x_nig_brb_pfc_port_params *pfc_params)
  2289. {
  2290. /*
  2291. * The PFC and pause are orthogonal to one another, meaning when
  2292. * PFC is enabled, the pause are disabled, and when PFC is
  2293. * disabled, pause are set according to the pause result.
  2294. */
  2295. u32 val;
  2296. struct bnx2x *bp = params->bp;
  2297. int bnx2x_status = 0;
  2298. u8 bmac_loopback = (params->loopback_mode == LOOPBACK_BMAC);
  2299. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  2300. vars->link_status |= LINK_STATUS_PFC_ENABLED;
  2301. else
  2302. vars->link_status &= ~LINK_STATUS_PFC_ENABLED;
  2303. bnx2x_update_mng(params, vars->link_status);
  2304. /* update NIG params */
  2305. bnx2x_update_pfc_nig(params, vars, pfc_params);
  2306. /* update BRB params */
  2307. bnx2x_status = bnx2x_update_pfc_brb(params, vars, pfc_params);
  2308. if (bnx2x_status)
  2309. return bnx2x_status;
  2310. if (!vars->link_up)
  2311. return bnx2x_status;
  2312. DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
  2313. if (CHIP_IS_E3(bp))
  2314. bnx2x_update_pfc_xmac(params, vars, 0);
  2315. else {
  2316. val = REG_RD(bp, MISC_REG_RESET_REG_2);
  2317. if ((val &
  2318. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
  2319. == 0) {
  2320. DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
  2321. bnx2x_emac_enable(params, vars, 0);
  2322. return bnx2x_status;
  2323. }
  2324. if (CHIP_IS_E2(bp))
  2325. bnx2x_update_pfc_bmac2(params, vars, bmac_loopback);
  2326. else
  2327. bnx2x_update_pfc_bmac1(params, vars);
  2328. val = 0;
  2329. if ((params->feature_config_flags &
  2330. FEATURE_CONFIG_PFC_ENABLED) ||
  2331. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  2332. val = 1;
  2333. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
  2334. }
  2335. return bnx2x_status;
  2336. }
  2337. static int bnx2x_bmac1_enable(struct link_params *params,
  2338. struct link_vars *vars,
  2339. u8 is_lb)
  2340. {
  2341. struct bnx2x *bp = params->bp;
  2342. u8 port = params->port;
  2343. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2344. NIG_REG_INGRESS_BMAC0_MEM;
  2345. u32 wb_data[2];
  2346. u32 val;
  2347. DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
  2348. /* XGXS control */
  2349. wb_data[0] = 0x3c;
  2350. wb_data[1] = 0;
  2351. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
  2352. wb_data, 2);
  2353. /* tx MAC SA */
  2354. wb_data[0] = ((params->mac_addr[2] << 24) |
  2355. (params->mac_addr[3] << 16) |
  2356. (params->mac_addr[4] << 8) |
  2357. params->mac_addr[5]);
  2358. wb_data[1] = ((params->mac_addr[0] << 8) |
  2359. params->mac_addr[1]);
  2360. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
  2361. /* mac control */
  2362. val = 0x3;
  2363. if (is_lb) {
  2364. val |= 0x4;
  2365. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  2366. }
  2367. wb_data[0] = val;
  2368. wb_data[1] = 0;
  2369. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
  2370. /* set rx mtu */
  2371. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2372. wb_data[1] = 0;
  2373. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
  2374. bnx2x_update_pfc_bmac1(params, vars);
  2375. /* set tx mtu */
  2376. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2377. wb_data[1] = 0;
  2378. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2379. /* set cnt max size */
  2380. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2381. wb_data[1] = 0;
  2382. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2383. /* configure safc */
  2384. wb_data[0] = 0x1000200;
  2385. wb_data[1] = 0;
  2386. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
  2387. wb_data, 2);
  2388. return 0;
  2389. }
  2390. static int bnx2x_bmac2_enable(struct link_params *params,
  2391. struct link_vars *vars,
  2392. u8 is_lb)
  2393. {
  2394. struct bnx2x *bp = params->bp;
  2395. u8 port = params->port;
  2396. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2397. NIG_REG_INGRESS_BMAC0_MEM;
  2398. u32 wb_data[2];
  2399. DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
  2400. wb_data[0] = 0;
  2401. wb_data[1] = 0;
  2402. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  2403. udelay(30);
  2404. /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
  2405. wb_data[0] = 0x3c;
  2406. wb_data[1] = 0;
  2407. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
  2408. wb_data, 2);
  2409. udelay(30);
  2410. /* tx MAC SA */
  2411. wb_data[0] = ((params->mac_addr[2] << 24) |
  2412. (params->mac_addr[3] << 16) |
  2413. (params->mac_addr[4] << 8) |
  2414. params->mac_addr[5]);
  2415. wb_data[1] = ((params->mac_addr[0] << 8) |
  2416. params->mac_addr[1]);
  2417. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
  2418. wb_data, 2);
  2419. udelay(30);
  2420. /* Configure SAFC */
  2421. wb_data[0] = 0x1000200;
  2422. wb_data[1] = 0;
  2423. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
  2424. wb_data, 2);
  2425. udelay(30);
  2426. /* set rx mtu */
  2427. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2428. wb_data[1] = 0;
  2429. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
  2430. udelay(30);
  2431. /* set tx mtu */
  2432. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  2433. wb_data[1] = 0;
  2434. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
  2435. udelay(30);
  2436. /* set cnt max size */
  2437. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
  2438. wb_data[1] = 0;
  2439. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  2440. udelay(30);
  2441. bnx2x_update_pfc_bmac2(params, vars, is_lb);
  2442. return 0;
  2443. }
  2444. static int bnx2x_bmac_enable(struct link_params *params,
  2445. struct link_vars *vars,
  2446. u8 is_lb)
  2447. {
  2448. int rc = 0;
  2449. u8 port = params->port;
  2450. struct bnx2x *bp = params->bp;
  2451. u32 val;
  2452. /* reset and unreset the BigMac */
  2453. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  2454. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2455. msleep(1);
  2456. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  2457. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2458. /* enable access for bmac registers */
  2459. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
  2460. /* Enable BMAC according to BMAC type*/
  2461. if (CHIP_IS_E2(bp))
  2462. rc = bnx2x_bmac2_enable(params, vars, is_lb);
  2463. else
  2464. rc = bnx2x_bmac1_enable(params, vars, is_lb);
  2465. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
  2466. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
  2467. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
  2468. val = 0;
  2469. if ((params->feature_config_flags &
  2470. FEATURE_CONFIG_PFC_ENABLED) ||
  2471. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  2472. val = 1;
  2473. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
  2474. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
  2475. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
  2476. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
  2477. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
  2478. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
  2479. vars->mac_type = MAC_TYPE_BMAC;
  2480. return rc;
  2481. }
  2482. static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
  2483. {
  2484. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  2485. NIG_REG_INGRESS_BMAC0_MEM;
  2486. u32 wb_data[2];
  2487. u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
  2488. /* Only if the bmac is out of reset */
  2489. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  2490. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
  2491. nig_bmac_enable) {
  2492. if (CHIP_IS_E2(bp)) {
  2493. /* Clear Rx Enable bit in BMAC_CONTROL register */
  2494. REG_RD_DMAE(bp, bmac_addr +
  2495. BIGMAC2_REGISTER_BMAC_CONTROL,
  2496. wb_data, 2);
  2497. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  2498. REG_WR_DMAE(bp, bmac_addr +
  2499. BIGMAC2_REGISTER_BMAC_CONTROL,
  2500. wb_data, 2);
  2501. } else {
  2502. /* Clear Rx Enable bit in BMAC_CONTROL register */
  2503. REG_RD_DMAE(bp, bmac_addr +
  2504. BIGMAC_REGISTER_BMAC_CONTROL,
  2505. wb_data, 2);
  2506. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  2507. REG_WR_DMAE(bp, bmac_addr +
  2508. BIGMAC_REGISTER_BMAC_CONTROL,
  2509. wb_data, 2);
  2510. }
  2511. msleep(1);
  2512. }
  2513. }
  2514. static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
  2515. u32 line_speed)
  2516. {
  2517. struct bnx2x *bp = params->bp;
  2518. u8 port = params->port;
  2519. u32 init_crd, crd;
  2520. u32 count = 1000;
  2521. /* disable port */
  2522. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
  2523. /* wait for init credit */
  2524. init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
  2525. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2526. DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
  2527. while ((init_crd != crd) && count) {
  2528. msleep(5);
  2529. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2530. count--;
  2531. }
  2532. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  2533. if (init_crd != crd) {
  2534. DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
  2535. init_crd, crd);
  2536. return -EINVAL;
  2537. }
  2538. if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
  2539. line_speed == SPEED_10 ||
  2540. line_speed == SPEED_100 ||
  2541. line_speed == SPEED_1000 ||
  2542. line_speed == SPEED_2500) {
  2543. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
  2544. /* update threshold */
  2545. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
  2546. /* update init credit */
  2547. init_crd = 778; /* (800-18-4) */
  2548. } else {
  2549. u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
  2550. ETH_OVREHEAD)/16;
  2551. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  2552. /* update threshold */
  2553. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
  2554. /* update init credit */
  2555. switch (line_speed) {
  2556. case SPEED_10000:
  2557. init_crd = thresh + 553 - 22;
  2558. break;
  2559. default:
  2560. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  2561. line_speed);
  2562. return -EINVAL;
  2563. }
  2564. }
  2565. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
  2566. DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
  2567. line_speed, init_crd);
  2568. /* probe the credit changes */
  2569. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
  2570. msleep(5);
  2571. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
  2572. /* enable port */
  2573. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
  2574. return 0;
  2575. }
  2576. /**
  2577. * bnx2x_get_emac_base - retrive emac base address
  2578. *
  2579. * @bp: driver handle
  2580. * @mdc_mdio_access: access type
  2581. * @port: port id
  2582. *
  2583. * This function selects the MDC/MDIO access (through emac0 or
  2584. * emac1) depend on the mdc_mdio_access, port, port swapped. Each
  2585. * phy has a default access mode, which could also be overridden
  2586. * by nvram configuration. This parameter, whether this is the
  2587. * default phy configuration, or the nvram overrun
  2588. * configuration, is passed here as mdc_mdio_access and selects
  2589. * the emac_base for the CL45 read/writes operations
  2590. */
  2591. static u32 bnx2x_get_emac_base(struct bnx2x *bp,
  2592. u32 mdc_mdio_access, u8 port)
  2593. {
  2594. u32 emac_base = 0;
  2595. switch (mdc_mdio_access) {
  2596. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
  2597. break;
  2598. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
  2599. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2600. emac_base = GRCBASE_EMAC1;
  2601. else
  2602. emac_base = GRCBASE_EMAC0;
  2603. break;
  2604. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
  2605. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  2606. emac_base = GRCBASE_EMAC0;
  2607. else
  2608. emac_base = GRCBASE_EMAC1;
  2609. break;
  2610. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
  2611. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  2612. break;
  2613. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
  2614. emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
  2615. break;
  2616. default:
  2617. break;
  2618. }
  2619. return emac_base;
  2620. }
  2621. /******************************************************************/
  2622. /* CL22 access functions */
  2623. /******************************************************************/
  2624. static int bnx2x_cl22_write(struct bnx2x *bp,
  2625. struct bnx2x_phy *phy,
  2626. u16 reg, u16 val)
  2627. {
  2628. u32 tmp, mode;
  2629. u8 i;
  2630. int rc = 0;
  2631. /* Switch to CL22 */
  2632. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2633. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2634. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2635. /* address */
  2636. tmp = ((phy->addr << 21) | (reg << 16) | val |
  2637. EMAC_MDIO_COMM_COMMAND_WRITE_22 |
  2638. EMAC_MDIO_COMM_START_BUSY);
  2639. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2640. for (i = 0; i < 50; i++) {
  2641. udelay(10);
  2642. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2643. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2644. udelay(5);
  2645. break;
  2646. }
  2647. }
  2648. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2649. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2650. rc = -EFAULT;
  2651. }
  2652. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2653. return rc;
  2654. }
  2655. static int bnx2x_cl22_read(struct bnx2x *bp,
  2656. struct bnx2x_phy *phy,
  2657. u16 reg, u16 *ret_val)
  2658. {
  2659. u32 val, mode;
  2660. u16 i;
  2661. int rc = 0;
  2662. /* Switch to CL22 */
  2663. mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  2664. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE,
  2665. mode & ~EMAC_MDIO_MODE_CLAUSE_45);
  2666. /* address */
  2667. val = ((phy->addr << 21) | (reg << 16) |
  2668. EMAC_MDIO_COMM_COMMAND_READ_22 |
  2669. EMAC_MDIO_COMM_START_BUSY);
  2670. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2671. for (i = 0; i < 50; i++) {
  2672. udelay(10);
  2673. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2674. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2675. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2676. udelay(5);
  2677. break;
  2678. }
  2679. }
  2680. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2681. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2682. *ret_val = 0;
  2683. rc = -EFAULT;
  2684. }
  2685. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, mode);
  2686. return rc;
  2687. }
  2688. /******************************************************************/
  2689. /* CL45 access functions */
  2690. /******************************************************************/
  2691. static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
  2692. u8 devad, u16 reg, u16 *ret_val)
  2693. {
  2694. u32 val;
  2695. u16 i;
  2696. int rc = 0;
  2697. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2698. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2699. EMAC_MDIO_STATUS_10MB);
  2700. /* address */
  2701. val = ((phy->addr << 21) | (devad << 16) | reg |
  2702. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2703. EMAC_MDIO_COMM_START_BUSY);
  2704. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2705. for (i = 0; i < 50; i++) {
  2706. udelay(10);
  2707. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2708. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2709. udelay(5);
  2710. break;
  2711. }
  2712. }
  2713. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2714. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2715. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2716. *ret_val = 0;
  2717. rc = -EFAULT;
  2718. } else {
  2719. /* data */
  2720. val = ((phy->addr << 21) | (devad << 16) |
  2721. EMAC_MDIO_COMM_COMMAND_READ_45 |
  2722. EMAC_MDIO_COMM_START_BUSY);
  2723. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  2724. for (i = 0; i < 50; i++) {
  2725. udelay(10);
  2726. val = REG_RD(bp, phy->mdio_ctrl +
  2727. EMAC_REG_EMAC_MDIO_COMM);
  2728. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  2729. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  2730. break;
  2731. }
  2732. }
  2733. if (val & EMAC_MDIO_COMM_START_BUSY) {
  2734. DP(NETIF_MSG_LINK, "read phy register failed\n");
  2735. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2736. *ret_val = 0;
  2737. rc = -EFAULT;
  2738. }
  2739. }
  2740. /* Work around for E3 A0 */
  2741. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2742. phy->flags ^= FLAGS_DUMMY_READ;
  2743. if (phy->flags & FLAGS_DUMMY_READ) {
  2744. u16 temp_val;
  2745. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2746. }
  2747. }
  2748. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2749. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2750. EMAC_MDIO_STATUS_10MB);
  2751. return rc;
  2752. }
  2753. static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2754. u8 devad, u16 reg, u16 val)
  2755. {
  2756. u32 tmp;
  2757. u8 i;
  2758. int rc = 0;
  2759. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2760. bnx2x_bits_en(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2761. EMAC_MDIO_STATUS_10MB);
  2762. /* address */
  2763. tmp = ((phy->addr << 21) | (devad << 16) | reg |
  2764. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  2765. EMAC_MDIO_COMM_START_BUSY);
  2766. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2767. for (i = 0; i < 50; i++) {
  2768. udelay(10);
  2769. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  2770. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2771. udelay(5);
  2772. break;
  2773. }
  2774. }
  2775. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2776. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2777. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2778. rc = -EFAULT;
  2779. } else {
  2780. /* data */
  2781. tmp = ((phy->addr << 21) | (devad << 16) | val |
  2782. EMAC_MDIO_COMM_COMMAND_WRITE_45 |
  2783. EMAC_MDIO_COMM_START_BUSY);
  2784. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  2785. for (i = 0; i < 50; i++) {
  2786. udelay(10);
  2787. tmp = REG_RD(bp, phy->mdio_ctrl +
  2788. EMAC_REG_EMAC_MDIO_COMM);
  2789. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  2790. udelay(5);
  2791. break;
  2792. }
  2793. }
  2794. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  2795. DP(NETIF_MSG_LINK, "write phy register failed\n");
  2796. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  2797. rc = -EFAULT;
  2798. }
  2799. }
  2800. /* Work around for E3 A0 */
  2801. if (phy->flags & FLAGS_MDC_MDIO_WA) {
  2802. phy->flags ^= FLAGS_DUMMY_READ;
  2803. if (phy->flags & FLAGS_DUMMY_READ) {
  2804. u16 temp_val;
  2805. bnx2x_cl45_read(bp, phy, devad, 0xf, &temp_val);
  2806. }
  2807. }
  2808. if (phy->flags & FLAGS_MDC_MDIO_WA_B0)
  2809. bnx2x_bits_dis(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_STATUS,
  2810. EMAC_MDIO_STATUS_10MB);
  2811. return rc;
  2812. }
  2813. /******************************************************************/
  2814. /* BSC access functions from E3 */
  2815. /******************************************************************/
  2816. static void bnx2x_bsc_module_sel(struct link_params *params)
  2817. {
  2818. int idx;
  2819. u32 board_cfg, sfp_ctrl;
  2820. u32 i2c_pins[I2C_SWITCH_WIDTH], i2c_val[I2C_SWITCH_WIDTH];
  2821. struct bnx2x *bp = params->bp;
  2822. u8 port = params->port;
  2823. /* Read I2C output PINs */
  2824. board_cfg = REG_RD(bp, params->shmem_base +
  2825. offsetof(struct shmem_region,
  2826. dev_info.shared_hw_config.board));
  2827. i2c_pins[I2C_BSC0] = board_cfg & SHARED_HW_CFG_E3_I2C_MUX0_MASK;
  2828. i2c_pins[I2C_BSC1] = (board_cfg & SHARED_HW_CFG_E3_I2C_MUX1_MASK) >>
  2829. SHARED_HW_CFG_E3_I2C_MUX1_SHIFT;
  2830. /* Read I2C output value */
  2831. sfp_ctrl = REG_RD(bp, params->shmem_base +
  2832. offsetof(struct shmem_region,
  2833. dev_info.port_hw_config[port].e3_cmn_pin_cfg));
  2834. i2c_val[I2C_BSC0] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX0_MASK) > 0;
  2835. i2c_val[I2C_BSC1] = (sfp_ctrl & PORT_HW_CFG_E3_I2C_MUX1_MASK) > 0;
  2836. DP(NETIF_MSG_LINK, "Setting BSC switch\n");
  2837. for (idx = 0; idx < I2C_SWITCH_WIDTH; idx++)
  2838. bnx2x_set_cfg_pin(bp, i2c_pins[idx], i2c_val[idx]);
  2839. }
  2840. static int bnx2x_bsc_read(struct link_params *params,
  2841. struct bnx2x_phy *phy,
  2842. u8 sl_devid,
  2843. u16 sl_addr,
  2844. u8 lc_addr,
  2845. u8 xfer_cnt,
  2846. u32 *data_array)
  2847. {
  2848. u32 val, i;
  2849. int rc = 0;
  2850. struct bnx2x *bp = params->bp;
  2851. if ((sl_devid != 0xa0) && (sl_devid != 0xa2)) {
  2852. DP(NETIF_MSG_LINK, "invalid sl_devid 0x%x\n", sl_devid);
  2853. return -EINVAL;
  2854. }
  2855. if (xfer_cnt > 16) {
  2856. DP(NETIF_MSG_LINK, "invalid xfer_cnt %d. Max is 16 bytes\n",
  2857. xfer_cnt);
  2858. return -EINVAL;
  2859. }
  2860. bnx2x_bsc_module_sel(params);
  2861. xfer_cnt = 16 - lc_addr;
  2862. /* enable the engine */
  2863. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2864. val |= MCPR_IMC_COMMAND_ENABLE;
  2865. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2866. /* program slave device ID */
  2867. val = (sl_devid << 16) | sl_addr;
  2868. REG_WR(bp, MCP_REG_MCPR_IMC_SLAVE_CONTROL, val);
  2869. /* start xfer with 0 byte to update the address pointer ???*/
  2870. val = (MCPR_IMC_COMMAND_ENABLE) |
  2871. (MCPR_IMC_COMMAND_WRITE_OP <<
  2872. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2873. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) | (0);
  2874. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2875. /* poll for completion */
  2876. i = 0;
  2877. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2878. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2879. udelay(10);
  2880. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2881. if (i++ > 1000) {
  2882. DP(NETIF_MSG_LINK, "wr 0 byte timed out after %d try\n",
  2883. i);
  2884. rc = -EFAULT;
  2885. break;
  2886. }
  2887. }
  2888. if (rc == -EFAULT)
  2889. return rc;
  2890. /* start xfer with read op */
  2891. val = (MCPR_IMC_COMMAND_ENABLE) |
  2892. (MCPR_IMC_COMMAND_READ_OP <<
  2893. MCPR_IMC_COMMAND_OPERATION_BITSHIFT) |
  2894. (lc_addr << MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT) |
  2895. (xfer_cnt);
  2896. REG_WR(bp, MCP_REG_MCPR_IMC_COMMAND, val);
  2897. /* poll for completion */
  2898. i = 0;
  2899. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2900. while (((val >> MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT) & 0x3) != 1) {
  2901. udelay(10);
  2902. val = REG_RD(bp, MCP_REG_MCPR_IMC_COMMAND);
  2903. if (i++ > 1000) {
  2904. DP(NETIF_MSG_LINK, "rd op timed out after %d try\n", i);
  2905. rc = -EFAULT;
  2906. break;
  2907. }
  2908. }
  2909. if (rc == -EFAULT)
  2910. return rc;
  2911. for (i = (lc_addr >> 2); i < 4; i++) {
  2912. data_array[i] = REG_RD(bp, (MCP_REG_MCPR_IMC_DATAREG0 + i*4));
  2913. #ifdef __BIG_ENDIAN
  2914. data_array[i] = ((data_array[i] & 0x000000ff) << 24) |
  2915. ((data_array[i] & 0x0000ff00) << 8) |
  2916. ((data_array[i] & 0x00ff0000) >> 8) |
  2917. ((data_array[i] & 0xff000000) >> 24);
  2918. #endif
  2919. }
  2920. return rc;
  2921. }
  2922. static void bnx2x_cl45_read_or_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  2923. u8 devad, u16 reg, u16 or_val)
  2924. {
  2925. u16 val;
  2926. bnx2x_cl45_read(bp, phy, devad, reg, &val);
  2927. bnx2x_cl45_write(bp, phy, devad, reg, val | or_val);
  2928. }
  2929. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  2930. u8 devad, u16 reg, u16 *ret_val)
  2931. {
  2932. u8 phy_index;
  2933. /*
  2934. * Probe for the phy according to the given phy_addr, and execute
  2935. * the read request on it
  2936. */
  2937. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2938. if (params->phy[phy_index].addr == phy_addr) {
  2939. return bnx2x_cl45_read(params->bp,
  2940. &params->phy[phy_index], devad,
  2941. reg, ret_val);
  2942. }
  2943. }
  2944. return -EINVAL;
  2945. }
  2946. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  2947. u8 devad, u16 reg, u16 val)
  2948. {
  2949. u8 phy_index;
  2950. /*
  2951. * Probe for the phy according to the given phy_addr, and execute
  2952. * the write request on it
  2953. */
  2954. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  2955. if (params->phy[phy_index].addr == phy_addr) {
  2956. return bnx2x_cl45_write(params->bp,
  2957. &params->phy[phy_index], devad,
  2958. reg, val);
  2959. }
  2960. }
  2961. return -EINVAL;
  2962. }
  2963. static u8 bnx2x_get_warpcore_lane(struct bnx2x_phy *phy,
  2964. struct link_params *params)
  2965. {
  2966. u8 lane = 0;
  2967. struct bnx2x *bp = params->bp;
  2968. u32 path_swap, path_swap_ovr;
  2969. u8 path, port;
  2970. path = BP_PATH(bp);
  2971. port = params->port;
  2972. if (bnx2x_is_4_port_mode(bp)) {
  2973. u32 port_swap, port_swap_ovr;
  2974. /*figure out path swap value */
  2975. path_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP_OVWR);
  2976. if (path_swap_ovr & 0x1)
  2977. path_swap = (path_swap_ovr & 0x2);
  2978. else
  2979. path_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PATH_SWAP);
  2980. if (path_swap)
  2981. path = path ^ 1;
  2982. /*figure out port swap value */
  2983. port_swap_ovr = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP_OVWR);
  2984. if (port_swap_ovr & 0x1)
  2985. port_swap = (port_swap_ovr & 0x2);
  2986. else
  2987. port_swap = REG_RD(bp, MISC_REG_FOUR_PORT_PORT_SWAP);
  2988. if (port_swap)
  2989. port = port ^ 1;
  2990. lane = (port<<1) + path;
  2991. } else { /* two port mode - no port swap */
  2992. /*figure out path swap value */
  2993. path_swap_ovr =
  2994. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP_OVWR);
  2995. if (path_swap_ovr & 0x1) {
  2996. path_swap = (path_swap_ovr & 0x2);
  2997. } else {
  2998. path_swap =
  2999. REG_RD(bp, MISC_REG_TWO_PORT_PATH_SWAP);
  3000. }
  3001. if (path_swap)
  3002. path = path ^ 1;
  3003. lane = path << 1 ;
  3004. }
  3005. return lane;
  3006. }
  3007. static void bnx2x_set_aer_mmd(struct link_params *params,
  3008. struct bnx2x_phy *phy)
  3009. {
  3010. u32 ser_lane;
  3011. u16 offset, aer_val;
  3012. struct bnx2x *bp = params->bp;
  3013. ser_lane = ((params->lane_config &
  3014. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  3015. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  3016. offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
  3017. (phy->addr + ser_lane) : 0;
  3018. if (USES_WARPCORE(bp)) {
  3019. aer_val = bnx2x_get_warpcore_lane(phy, params);
  3020. /*
  3021. * In Dual-lane mode, two lanes are joined together,
  3022. * so in order to configure them, the AER broadcast method is
  3023. * used here.
  3024. * 0x200 is the broadcast address for lanes 0,1
  3025. * 0x201 is the broadcast address for lanes 2,3
  3026. */
  3027. if (phy->flags & FLAGS_WC_DUAL_MODE)
  3028. aer_val = (aer_val >> 1) | 0x200;
  3029. } else if (CHIP_IS_E2(bp))
  3030. aer_val = 0x3800 + offset - 1;
  3031. else
  3032. aer_val = 0x3800 + offset;
  3033. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3034. MDIO_AER_BLOCK_AER_REG, aer_val);
  3035. }
  3036. /******************************************************************/
  3037. /* Internal phy section */
  3038. /******************************************************************/
  3039. static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
  3040. {
  3041. u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  3042. /* Set Clause 22 */
  3043. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
  3044. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
  3045. udelay(500);
  3046. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
  3047. udelay(500);
  3048. /* Set Clause 45 */
  3049. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
  3050. }
  3051. static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
  3052. {
  3053. u32 val;
  3054. DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
  3055. val = SERDES_RESET_BITS << (port*16);
  3056. /* reset and unreset the SerDes/XGXS */
  3057. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  3058. udelay(500);
  3059. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  3060. bnx2x_set_serdes_access(bp, port);
  3061. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
  3062. DEFAULT_PHY_DEV_ADDR);
  3063. }
  3064. static void bnx2x_xgxs_deassert(struct link_params *params)
  3065. {
  3066. struct bnx2x *bp = params->bp;
  3067. u8 port;
  3068. u32 val;
  3069. DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
  3070. port = params->port;
  3071. val = XGXS_RESET_BITS << (port*16);
  3072. /* reset and unreset the SerDes/XGXS */
  3073. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  3074. udelay(500);
  3075. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  3076. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
  3077. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  3078. params->phy[INT_PHY].def_md_devad);
  3079. }
  3080. static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
  3081. struct link_params *params, u16 *ieee_fc)
  3082. {
  3083. struct bnx2x *bp = params->bp;
  3084. *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
  3085. /**
  3086. * resolve pause mode and advertisement Please refer to Table
  3087. * 28B-3 of the 802.3ab-1999 spec
  3088. */
  3089. switch (phy->req_flow_ctrl) {
  3090. case BNX2X_FLOW_CTRL_AUTO:
  3091. if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
  3092. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  3093. else
  3094. *ieee_fc |=
  3095. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  3096. break;
  3097. case BNX2X_FLOW_CTRL_TX:
  3098. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  3099. break;
  3100. case BNX2X_FLOW_CTRL_RX:
  3101. case BNX2X_FLOW_CTRL_BOTH:
  3102. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  3103. break;
  3104. case BNX2X_FLOW_CTRL_NONE:
  3105. default:
  3106. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
  3107. break;
  3108. }
  3109. DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
  3110. }
  3111. static void set_phy_vars(struct link_params *params,
  3112. struct link_vars *vars)
  3113. {
  3114. struct bnx2x *bp = params->bp;
  3115. u8 actual_phy_idx, phy_index, link_cfg_idx;
  3116. u8 phy_config_swapped = params->multi_phy_config &
  3117. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  3118. for (phy_index = INT_PHY; phy_index < params->num_phys;
  3119. phy_index++) {
  3120. link_cfg_idx = LINK_CONFIG_IDX(phy_index);
  3121. actual_phy_idx = phy_index;
  3122. if (phy_config_swapped) {
  3123. if (phy_index == EXT_PHY1)
  3124. actual_phy_idx = EXT_PHY2;
  3125. else if (phy_index == EXT_PHY2)
  3126. actual_phy_idx = EXT_PHY1;
  3127. }
  3128. params->phy[actual_phy_idx].req_flow_ctrl =
  3129. params->req_flow_ctrl[link_cfg_idx];
  3130. params->phy[actual_phy_idx].req_line_speed =
  3131. params->req_line_speed[link_cfg_idx];
  3132. params->phy[actual_phy_idx].speed_cap_mask =
  3133. params->speed_cap_mask[link_cfg_idx];
  3134. params->phy[actual_phy_idx].req_duplex =
  3135. params->req_duplex[link_cfg_idx];
  3136. if (params->req_line_speed[link_cfg_idx] ==
  3137. SPEED_AUTO_NEG)
  3138. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  3139. DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
  3140. " speed_cap_mask %x\n",
  3141. params->phy[actual_phy_idx].req_flow_ctrl,
  3142. params->phy[actual_phy_idx].req_line_speed,
  3143. params->phy[actual_phy_idx].speed_cap_mask);
  3144. }
  3145. }
  3146. static void bnx2x_ext_phy_set_pause(struct link_params *params,
  3147. struct bnx2x_phy *phy,
  3148. struct link_vars *vars)
  3149. {
  3150. u16 val;
  3151. struct bnx2x *bp = params->bp;
  3152. /* read modify write pause advertizing */
  3153. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
  3154. val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
  3155. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  3156. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  3157. if ((vars->ieee_fc &
  3158. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  3159. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  3160. val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  3161. }
  3162. if ((vars->ieee_fc &
  3163. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  3164. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  3165. val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  3166. }
  3167. DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
  3168. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
  3169. }
  3170. static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
  3171. { /* LD LP */
  3172. switch (pause_result) { /* ASYM P ASYM P */
  3173. case 0xb: /* 1 0 1 1 */
  3174. vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
  3175. break;
  3176. case 0xe: /* 1 1 1 0 */
  3177. vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
  3178. break;
  3179. case 0x5: /* 0 1 0 1 */
  3180. case 0x7: /* 0 1 1 1 */
  3181. case 0xd: /* 1 1 0 1 */
  3182. case 0xf: /* 1 1 1 1 */
  3183. vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  3184. break;
  3185. default:
  3186. break;
  3187. }
  3188. if (pause_result & (1<<0))
  3189. vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
  3190. if (pause_result & (1<<1))
  3191. vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
  3192. }
  3193. static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
  3194. struct link_params *params,
  3195. struct link_vars *vars)
  3196. {
  3197. struct bnx2x *bp = params->bp;
  3198. u16 ld_pause; /* local */
  3199. u16 lp_pause; /* link partner */
  3200. u16 pause_result;
  3201. u8 ret = 0;
  3202. /* read twice */
  3203. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  3204. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
  3205. vars->flow_ctrl = phy->req_flow_ctrl;
  3206. else if (phy->req_line_speed != SPEED_AUTO_NEG)
  3207. vars->flow_ctrl = params->req_fc_auto_adv;
  3208. else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  3209. ret = 1;
  3210. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) {
  3211. bnx2x_cl22_read(bp, phy,
  3212. 0x4, &ld_pause);
  3213. bnx2x_cl22_read(bp, phy,
  3214. 0x5, &lp_pause);
  3215. } else {
  3216. bnx2x_cl45_read(bp, phy,
  3217. MDIO_AN_DEVAD,
  3218. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3219. bnx2x_cl45_read(bp, phy,
  3220. MDIO_AN_DEVAD,
  3221. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3222. }
  3223. pause_result = (ld_pause &
  3224. MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
  3225. pause_result |= (lp_pause &
  3226. MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
  3227. DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n",
  3228. pause_result);
  3229. bnx2x_pause_resolve(vars, pause_result);
  3230. }
  3231. return ret;
  3232. }
  3233. /******************************************************************/
  3234. /* Warpcore section */
  3235. /******************************************************************/
  3236. /* The init_internal_warpcore should mirror the xgxs,
  3237. * i.e. reset the lane (if needed), set aer for the
  3238. * init configuration, and set/clear SGMII flag. Internal
  3239. * phy init is done purely in phy_init stage.
  3240. */
  3241. static void bnx2x_warpcore_enable_AN_KR(struct bnx2x_phy *phy,
  3242. struct link_params *params,
  3243. struct link_vars *vars) {
  3244. u16 val16 = 0, lane, bam37 = 0;
  3245. struct bnx2x *bp = params->bp;
  3246. DP(NETIF_MSG_LINK, "Enable Auto Negotiation for KR\n");
  3247. /* Disable Autoneg: re-enable it after adv is done. */
  3248. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3249. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0);
  3250. /* Check adding advertisement for 1G KX */
  3251. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3252. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  3253. (vars->line_speed == SPEED_1000)) {
  3254. u16 sd_digital;
  3255. val16 |= (1<<5);
  3256. /* Enable CL37 1G Parallel Detect */
  3257. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3258. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &sd_digital);
  3259. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3260. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3261. (sd_digital | 0x1));
  3262. DP(NETIF_MSG_LINK, "Advertize 1G\n");
  3263. }
  3264. if (((vars->line_speed == SPEED_AUTO_NEG) &&
  3265. (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  3266. (vars->line_speed == SPEED_10000)) {
  3267. /* Check adding advertisement for 10G KR */
  3268. val16 |= (1<<7);
  3269. /* Enable 10G Parallel Detect */
  3270. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3271. MDIO_WC_REG_PAR_DET_10G_CTRL, 1);
  3272. DP(NETIF_MSG_LINK, "Advertize 10G\n");
  3273. }
  3274. /* Set Transmit PMD settings */
  3275. lane = bnx2x_get_warpcore_lane(phy, params);
  3276. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3277. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3278. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3279. (0x06 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3280. (0x09 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
  3281. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3282. MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL,
  3283. 0x03f0);
  3284. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3285. MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL,
  3286. 0x03f0);
  3287. /* Advertised speeds */
  3288. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3289. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, val16);
  3290. /* Advertised and set FEC (Forward Error Correction) */
  3291. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3292. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2,
  3293. (MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY |
  3294. MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ));
  3295. /* Enable CL37 BAM */
  3296. if (REG_RD(bp, params->shmem_base +
  3297. offsetof(struct shmem_region, dev_info.
  3298. port_hw_config[params->port].default_cfg)) &
  3299. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  3300. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3301. MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL, &bam37);
  3302. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3303. MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL, bam37 | 1);
  3304. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  3305. }
  3306. /* Advertise pause */
  3307. bnx2x_ext_phy_set_pause(params, phy, vars);
  3308. vars->rx_tx_asic_rst = MAX_KR_LINK_RETRY;
  3309. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3310. MDIO_WC_REG_DIGITAL5_MISC7, &val16);
  3311. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3312. MDIO_WC_REG_DIGITAL5_MISC7, val16 | 0x100);
  3313. /* Over 1G - AN local device user page 1 */
  3314. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3315. MDIO_WC_REG_DIGITAL3_UP1, 0x1f);
  3316. /* Enable Autoneg */
  3317. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3318. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1000);
  3319. }
  3320. static void bnx2x_warpcore_set_10G_KR(struct bnx2x_phy *phy,
  3321. struct link_params *params,
  3322. struct link_vars *vars)
  3323. {
  3324. struct bnx2x *bp = params->bp;
  3325. u16 val;
  3326. /* Disable Autoneg */
  3327. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3328. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x7);
  3329. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3330. MDIO_WC_REG_PAR_DET_10G_CTRL, 0);
  3331. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3332. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, 0x3f00);
  3333. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3334. MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1, 0);
  3335. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3336. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
  3337. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3338. MDIO_WC_REG_DIGITAL3_UP1, 0x1);
  3339. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3340. MDIO_WC_REG_DIGITAL5_MISC7, 0xa);
  3341. /* Disable CL36 PCS Tx */
  3342. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3343. MDIO_WC_REG_XGXSBLK1_LANECTRL0, 0x0);
  3344. /* Double Wide Single Data Rate @ pll rate */
  3345. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3346. MDIO_WC_REG_XGXSBLK1_LANECTRL1, 0xFFFF);
  3347. /* Leave cl72 training enable, needed for KR */
  3348. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3349. MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150,
  3350. 0x2);
  3351. /* Leave CL72 enabled */
  3352. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3353. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
  3354. &val);
  3355. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3356. MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL,
  3357. val | 0x3800);
  3358. /* Set speed via PMA/PMD register */
  3359. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3360. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
  3361. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
  3362. MDIO_WC_REG_IEEE0BLK_AUTONEGNP, 0xB);
  3363. /*Enable encoded forced speed */
  3364. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3365. MDIO_WC_REG_SERDESDIGITAL_MISC2, 0x30);
  3366. /* Turn TX scramble payload only the 64/66 scrambler */
  3367. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3368. MDIO_WC_REG_TX66_CONTROL, 0x9);
  3369. /* Turn RX scramble payload only the 64/66 scrambler */
  3370. bnx2x_cl45_read_or_write(bp, phy, MDIO_WC_DEVAD,
  3371. MDIO_WC_REG_RX66_CONTROL, 0xF9);
  3372. /* set and clear loopback to cause a reset to 64/66 decoder */
  3373. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3374. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x4000);
  3375. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3376. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x0);
  3377. }
  3378. static void bnx2x_warpcore_set_10G_XFI(struct bnx2x_phy *phy,
  3379. struct link_params *params,
  3380. u8 is_xfi)
  3381. {
  3382. struct bnx2x *bp = params->bp;
  3383. u16 misc1_val, tap_val, tx_driver_val, lane, val;
  3384. /* Hold rxSeqStart */
  3385. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3386. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
  3387. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3388. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val | 0x8000));
  3389. /* Hold tx_fifo_reset */
  3390. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3391. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
  3392. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3393. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, (val | 0x1));
  3394. /* Disable CL73 AN */
  3395. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
  3396. /* Disable 100FX Enable and Auto-Detect */
  3397. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3398. MDIO_WC_REG_FX100_CTRL1, &val);
  3399. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3400. MDIO_WC_REG_FX100_CTRL1, (val & 0xFFFA));
  3401. /* Disable 100FX Idle detect */
  3402. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3403. MDIO_WC_REG_FX100_CTRL3, &val);
  3404. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3405. MDIO_WC_REG_FX100_CTRL3, (val | 0x0080));
  3406. /* Set Block address to Remote PHY & Clear forced_speed[5] */
  3407. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3408. MDIO_WC_REG_DIGITAL4_MISC3, &val);
  3409. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3410. MDIO_WC_REG_DIGITAL4_MISC3, (val & 0xFF7F));
  3411. /* Turn off auto-detect & fiber mode */
  3412. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3413. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
  3414. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3415. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3416. (val & 0xFFEE));
  3417. /* Set filter_force_link, disable_false_link and parallel_detect */
  3418. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3419. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &val);
  3420. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3421. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3422. ((val | 0x0006) & 0xFFFE));
  3423. /* Set XFI / SFI */
  3424. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3425. MDIO_WC_REG_SERDESDIGITAL_MISC1, &misc1_val);
  3426. misc1_val &= ~(0x1f);
  3427. if (is_xfi) {
  3428. misc1_val |= 0x5;
  3429. tap_val = ((0x08 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3430. (0x37 << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3431. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
  3432. tx_driver_val =
  3433. ((0x00 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3434. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3435. (0x03 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
  3436. } else {
  3437. misc1_val |= 0x9;
  3438. tap_val = ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3439. (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3440. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET));
  3441. tx_driver_val =
  3442. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3443. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3444. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET));
  3445. }
  3446. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3447. MDIO_WC_REG_SERDESDIGITAL_MISC1, misc1_val);
  3448. /* Set Transmit PMD settings */
  3449. lane = bnx2x_get_warpcore_lane(phy, params);
  3450. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3451. MDIO_WC_REG_TX_FIR_TAP,
  3452. tap_val | MDIO_WC_REG_TX_FIR_TAP_ENABLE);
  3453. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3454. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3455. tx_driver_val);
  3456. /* Enable fiber mode, enable and invert sig_det */
  3457. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3458. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &val);
  3459. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3460. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, val | 0xd);
  3461. /* Set Block address to Remote PHY & Set forced_speed[5], 40bit mode */
  3462. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3463. MDIO_WC_REG_DIGITAL4_MISC3, &val);
  3464. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3465. MDIO_WC_REG_DIGITAL4_MISC3, val | 0x8080);
  3466. /* 10G XFI Full Duplex */
  3467. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3468. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x100);
  3469. /* Release tx_fifo_reset */
  3470. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3471. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, &val);
  3472. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3473. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, val & 0xFFFE);
  3474. /* Release rxSeqStart */
  3475. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3476. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, &val);
  3477. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3478. MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0, (val & 0x7FFF));
  3479. }
  3480. static void bnx2x_warpcore_set_20G_KR2(struct bnx2x *bp,
  3481. struct bnx2x_phy *phy)
  3482. {
  3483. DP(NETIF_MSG_LINK, "KR2 still not supported !!!\n");
  3484. }
  3485. static void bnx2x_warpcore_set_20G_DXGXS(struct bnx2x *bp,
  3486. struct bnx2x_phy *phy,
  3487. u16 lane)
  3488. {
  3489. /* Rx0 anaRxControl1G */
  3490. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3491. MDIO_WC_REG_RX0_ANARXCONTROL1G, 0x90);
  3492. /* Rx2 anaRxControl1G */
  3493. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3494. MDIO_WC_REG_RX2_ANARXCONTROL1G, 0x90);
  3495. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3496. MDIO_WC_REG_RX66_SCW0, 0xE070);
  3497. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3498. MDIO_WC_REG_RX66_SCW1, 0xC0D0);
  3499. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3500. MDIO_WC_REG_RX66_SCW2, 0xA0B0);
  3501. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3502. MDIO_WC_REG_RX66_SCW3, 0x8090);
  3503. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3504. MDIO_WC_REG_RX66_SCW0_MASK, 0xF0F0);
  3505. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3506. MDIO_WC_REG_RX66_SCW1_MASK, 0xF0F0);
  3507. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3508. MDIO_WC_REG_RX66_SCW2_MASK, 0xF0F0);
  3509. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3510. MDIO_WC_REG_RX66_SCW3_MASK, 0xF0F0);
  3511. /* Serdes Digital Misc1 */
  3512. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3513. MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6008);
  3514. /* Serdes Digital4 Misc3 */
  3515. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3516. MDIO_WC_REG_DIGITAL4_MISC3, 0x8088);
  3517. /* Set Transmit PMD settings */
  3518. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3519. MDIO_WC_REG_TX_FIR_TAP,
  3520. ((0x12 << MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET) |
  3521. (0x2d << MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET) |
  3522. (0x00 << MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET) |
  3523. MDIO_WC_REG_TX_FIR_TAP_ENABLE));
  3524. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3525. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane,
  3526. ((0x02 << MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET) |
  3527. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET) |
  3528. (0x02 << MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET)));
  3529. }
  3530. static void bnx2x_warpcore_set_sgmii_speed(struct bnx2x_phy *phy,
  3531. struct link_params *params,
  3532. u8 fiber_mode,
  3533. u8 always_autoneg)
  3534. {
  3535. struct bnx2x *bp = params->bp;
  3536. u16 val16, digctrl_kx1, digctrl_kx2;
  3537. /* Clear XFI clock comp in non-10G single lane mode. */
  3538. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3539. MDIO_WC_REG_RX66_CONTROL, &val16);
  3540. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3541. MDIO_WC_REG_RX66_CONTROL, val16 & ~(3<<13));
  3542. if (always_autoneg || phy->req_line_speed == SPEED_AUTO_NEG) {
  3543. /* SGMII Autoneg */
  3544. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3545. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3546. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3547. MDIO_WC_REG_COMBO_IEEE0_MIICTRL,
  3548. val16 | 0x1000);
  3549. DP(NETIF_MSG_LINK, "set SGMII AUTONEG\n");
  3550. } else {
  3551. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3552. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3553. val16 &= 0xcebf;
  3554. switch (phy->req_line_speed) {
  3555. case SPEED_10:
  3556. break;
  3557. case SPEED_100:
  3558. val16 |= 0x2000;
  3559. break;
  3560. case SPEED_1000:
  3561. val16 |= 0x0040;
  3562. break;
  3563. default:
  3564. DP(NETIF_MSG_LINK,
  3565. "Speed not supported: 0x%x\n", phy->req_line_speed);
  3566. return;
  3567. }
  3568. if (phy->req_duplex == DUPLEX_FULL)
  3569. val16 |= 0x0100;
  3570. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3571. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16);
  3572. DP(NETIF_MSG_LINK, "set SGMII force speed %d\n",
  3573. phy->req_line_speed);
  3574. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3575. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3576. DP(NETIF_MSG_LINK, " (readback) %x\n", val16);
  3577. }
  3578. /* SGMII Slave mode and disable signal detect */
  3579. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3580. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, &digctrl_kx1);
  3581. if (fiber_mode)
  3582. digctrl_kx1 = 1;
  3583. else
  3584. digctrl_kx1 &= 0xff4a;
  3585. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3586. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3587. digctrl_kx1);
  3588. /* Turn off parallel detect */
  3589. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3590. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, &digctrl_kx2);
  3591. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3592. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3593. (digctrl_kx2 & ~(1<<2)));
  3594. /* Re-enable parallel detect */
  3595. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3596. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2,
  3597. (digctrl_kx2 | (1<<2)));
  3598. /* Enable autodet */
  3599. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3600. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1,
  3601. (digctrl_kx1 | 0x10));
  3602. }
  3603. static void bnx2x_warpcore_reset_lane(struct bnx2x *bp,
  3604. struct bnx2x_phy *phy,
  3605. u8 reset)
  3606. {
  3607. u16 val;
  3608. /* Take lane out of reset after configuration is finished */
  3609. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3610. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3611. if (reset)
  3612. val |= 0xC000;
  3613. else
  3614. val &= 0x3FFF;
  3615. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3616. MDIO_WC_REG_DIGITAL5_MISC6, val);
  3617. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3618. MDIO_WC_REG_DIGITAL5_MISC6, &val);
  3619. }
  3620. /* Clear SFI/XFI link settings registers */
  3621. static void bnx2x_warpcore_clear_regs(struct bnx2x_phy *phy,
  3622. struct link_params *params,
  3623. u16 lane)
  3624. {
  3625. struct bnx2x *bp = params->bp;
  3626. u16 val16;
  3627. /* Set XFI clock comp as default. */
  3628. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3629. MDIO_WC_REG_RX66_CONTROL, &val16);
  3630. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3631. MDIO_WC_REG_RX66_CONTROL, val16 | (3<<13));
  3632. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3633. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0);
  3634. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3635. MDIO_WC_REG_FX100_CTRL1, 0x014a);
  3636. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3637. MDIO_WC_REG_FX100_CTRL3, 0x0800);
  3638. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3639. MDIO_WC_REG_DIGITAL4_MISC3, 0x8008);
  3640. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3641. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1, 0x0195);
  3642. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3643. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2, 0x0007);
  3644. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3645. MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3, 0x0002);
  3646. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3647. MDIO_WC_REG_SERDESDIGITAL_MISC1, 0x6000);
  3648. lane = bnx2x_get_warpcore_lane(phy, params);
  3649. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3650. MDIO_WC_REG_TX_FIR_TAP, 0x0000);
  3651. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3652. MDIO_WC_REG_TX0_TX_DRIVER + 0x10*lane, 0x0990);
  3653. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3654. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x2040);
  3655. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3656. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, 0x0140);
  3657. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3658. }
  3659. static int bnx2x_get_mod_abs_int_cfg(struct bnx2x *bp,
  3660. u32 chip_id,
  3661. u32 shmem_base, u8 port,
  3662. u8 *gpio_num, u8 *gpio_port)
  3663. {
  3664. u32 cfg_pin;
  3665. *gpio_num = 0;
  3666. *gpio_port = 0;
  3667. if (CHIP_IS_E3(bp)) {
  3668. cfg_pin = (REG_RD(bp, shmem_base +
  3669. offsetof(struct shmem_region,
  3670. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3671. PORT_HW_CFG_E3_MOD_ABS_MASK) >>
  3672. PORT_HW_CFG_E3_MOD_ABS_SHIFT;
  3673. /*
  3674. * Should not happen. This function called upon interrupt
  3675. * triggered by GPIO ( since EPIO can only generate interrupts
  3676. * to MCP).
  3677. * So if this function was called and none of the GPIOs was set,
  3678. * it means the shit hit the fan.
  3679. */
  3680. if ((cfg_pin < PIN_CFG_GPIO0_P0) ||
  3681. (cfg_pin > PIN_CFG_GPIO3_P1)) {
  3682. DP(NETIF_MSG_LINK,
  3683. "ERROR: Invalid cfg pin %x for module detect indication\n",
  3684. cfg_pin);
  3685. return -EINVAL;
  3686. }
  3687. *gpio_num = (cfg_pin - PIN_CFG_GPIO0_P0) & 0x3;
  3688. *gpio_port = (cfg_pin - PIN_CFG_GPIO0_P0) >> 2;
  3689. } else {
  3690. *gpio_num = MISC_REGISTERS_GPIO_3;
  3691. *gpio_port = port;
  3692. }
  3693. DP(NETIF_MSG_LINK, "MOD_ABS int GPIO%d_P%d\n", *gpio_num, *gpio_port);
  3694. return 0;
  3695. }
  3696. static int bnx2x_is_sfp_module_plugged(struct bnx2x_phy *phy,
  3697. struct link_params *params)
  3698. {
  3699. struct bnx2x *bp = params->bp;
  3700. u8 gpio_num, gpio_port;
  3701. u32 gpio_val;
  3702. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id,
  3703. params->shmem_base, params->port,
  3704. &gpio_num, &gpio_port) != 0)
  3705. return 0;
  3706. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  3707. /* Call the handling function in case module is detected */
  3708. if (gpio_val == 0)
  3709. return 1;
  3710. else
  3711. return 0;
  3712. }
  3713. static int bnx2x_warpcore_get_sigdet(struct bnx2x_phy *phy,
  3714. struct link_params *params)
  3715. {
  3716. u16 gp2_status_reg0, lane;
  3717. struct bnx2x *bp = params->bp;
  3718. lane = bnx2x_get_warpcore_lane(phy, params);
  3719. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, MDIO_WC_REG_GP2_STATUS_GP_2_0,
  3720. &gp2_status_reg0);
  3721. return (gp2_status_reg0 >> (8+lane)) & 0x1;
  3722. }
  3723. static void bnx2x_warpcore_config_runtime(struct bnx2x_phy *phy,
  3724. struct link_params *params,
  3725. struct link_vars *vars)
  3726. {
  3727. struct bnx2x *bp = params->bp;
  3728. u32 serdes_net_if;
  3729. u16 gp_status1 = 0, lnkup = 0, lnkup_kr = 0;
  3730. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3731. vars->turn_to_run_wc_rt = vars->turn_to_run_wc_rt ? 0 : 1;
  3732. if (!vars->turn_to_run_wc_rt)
  3733. return;
  3734. /* return if there is no link partner */
  3735. if (!(bnx2x_warpcore_get_sigdet(phy, params))) {
  3736. DP(NETIF_MSG_LINK, "bnx2x_warpcore_get_sigdet false\n");
  3737. return;
  3738. }
  3739. if (vars->rx_tx_asic_rst) {
  3740. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3741. offsetof(struct shmem_region, dev_info.
  3742. port_hw_config[params->port].default_cfg)) &
  3743. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3744. switch (serdes_net_if) {
  3745. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3746. /* Do we get link yet? */
  3747. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD, 0x81d1,
  3748. &gp_status1);
  3749. lnkup = (gp_status1 >> (8+lane)) & 0x1;/* 1G */
  3750. /*10G KR*/
  3751. lnkup_kr = (gp_status1 >> (12+lane)) & 0x1;
  3752. DP(NETIF_MSG_LINK,
  3753. "gp_status1 0x%x\n", gp_status1);
  3754. if (lnkup_kr || lnkup) {
  3755. vars->rx_tx_asic_rst = 0;
  3756. DP(NETIF_MSG_LINK,
  3757. "link up, rx_tx_asic_rst 0x%x\n",
  3758. vars->rx_tx_asic_rst);
  3759. } else {
  3760. /*reset the lane to see if link comes up.*/
  3761. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3762. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3763. /* restart Autoneg */
  3764. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
  3765. MDIO_WC_REG_IEEE0BLK_MIICNTL, 0x1200);
  3766. vars->rx_tx_asic_rst--;
  3767. DP(NETIF_MSG_LINK, "0x%x retry left\n",
  3768. vars->rx_tx_asic_rst);
  3769. }
  3770. break;
  3771. default:
  3772. break;
  3773. }
  3774. } /*params->rx_tx_asic_rst*/
  3775. }
  3776. static void bnx2x_warpcore_config_init(struct bnx2x_phy *phy,
  3777. struct link_params *params,
  3778. struct link_vars *vars)
  3779. {
  3780. struct bnx2x *bp = params->bp;
  3781. u32 serdes_net_if;
  3782. u8 fiber_mode;
  3783. u16 lane = bnx2x_get_warpcore_lane(phy, params);
  3784. serdes_net_if = (REG_RD(bp, params->shmem_base +
  3785. offsetof(struct shmem_region, dev_info.
  3786. port_hw_config[params->port].default_cfg)) &
  3787. PORT_HW_CFG_NET_SERDES_IF_MASK);
  3788. DP(NETIF_MSG_LINK, "Begin Warpcore init, link_speed %d, "
  3789. "serdes_net_if = 0x%x\n",
  3790. vars->line_speed, serdes_net_if);
  3791. bnx2x_set_aer_mmd(params, phy);
  3792. vars->phy_flags |= PHY_XGXS_FLAG;
  3793. if ((serdes_net_if == PORT_HW_CFG_NET_SERDES_IF_SGMII) ||
  3794. (phy->req_line_speed &&
  3795. ((phy->req_line_speed == SPEED_100) ||
  3796. (phy->req_line_speed == SPEED_10)))) {
  3797. vars->phy_flags |= PHY_SGMII_FLAG;
  3798. DP(NETIF_MSG_LINK, "Setting SGMII mode\n");
  3799. bnx2x_warpcore_clear_regs(phy, params, lane);
  3800. bnx2x_warpcore_set_sgmii_speed(phy, params, 0, 1);
  3801. } else {
  3802. switch (serdes_net_if) {
  3803. case PORT_HW_CFG_NET_SERDES_IF_KR:
  3804. /* Enable KR Auto Neg */
  3805. if (params->loopback_mode == LOOPBACK_NONE)
  3806. bnx2x_warpcore_enable_AN_KR(phy, params, vars);
  3807. else {
  3808. DP(NETIF_MSG_LINK, "Setting KR 10G-Force\n");
  3809. bnx2x_warpcore_set_10G_KR(phy, params, vars);
  3810. }
  3811. break;
  3812. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  3813. bnx2x_warpcore_clear_regs(phy, params, lane);
  3814. if (vars->line_speed == SPEED_10000) {
  3815. DP(NETIF_MSG_LINK, "Setting 10G XFI\n");
  3816. bnx2x_warpcore_set_10G_XFI(phy, params, 1);
  3817. } else {
  3818. if (SINGLE_MEDIA_DIRECT(params)) {
  3819. DP(NETIF_MSG_LINK, "1G Fiber\n");
  3820. fiber_mode = 1;
  3821. } else {
  3822. DP(NETIF_MSG_LINK, "10/100/1G SGMII\n");
  3823. fiber_mode = 0;
  3824. }
  3825. bnx2x_warpcore_set_sgmii_speed(phy,
  3826. params,
  3827. fiber_mode,
  3828. 0);
  3829. }
  3830. break;
  3831. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  3832. bnx2x_warpcore_clear_regs(phy, params, lane);
  3833. if (vars->line_speed == SPEED_10000) {
  3834. DP(NETIF_MSG_LINK, "Setting 10G SFI\n");
  3835. bnx2x_warpcore_set_10G_XFI(phy, params, 0);
  3836. } else if (vars->line_speed == SPEED_1000) {
  3837. DP(NETIF_MSG_LINK, "Setting 1G Fiber\n");
  3838. bnx2x_warpcore_set_sgmii_speed(
  3839. phy, params, 1, 0);
  3840. }
  3841. /* Issue Module detection */
  3842. if (bnx2x_is_sfp_module_plugged(phy, params))
  3843. bnx2x_sfp_module_detection(phy, params);
  3844. break;
  3845. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  3846. if (vars->line_speed != SPEED_20000) {
  3847. DP(NETIF_MSG_LINK, "Speed not supported yet\n");
  3848. return;
  3849. }
  3850. DP(NETIF_MSG_LINK, "Setting 20G DXGXS\n");
  3851. bnx2x_warpcore_set_20G_DXGXS(bp, phy, lane);
  3852. /* Issue Module detection */
  3853. bnx2x_sfp_module_detection(phy, params);
  3854. break;
  3855. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  3856. if (vars->line_speed != SPEED_20000) {
  3857. DP(NETIF_MSG_LINK, "Speed not supported yet\n");
  3858. return;
  3859. }
  3860. DP(NETIF_MSG_LINK, "Setting 20G KR2\n");
  3861. bnx2x_warpcore_set_20G_KR2(bp, phy);
  3862. break;
  3863. default:
  3864. DP(NETIF_MSG_LINK,
  3865. "Unsupported Serdes Net Interface 0x%x\n",
  3866. serdes_net_if);
  3867. return;
  3868. }
  3869. }
  3870. /* Take lane out of reset after configuration is finished */
  3871. bnx2x_warpcore_reset_lane(bp, phy, 0);
  3872. DP(NETIF_MSG_LINK, "Exit config init\n");
  3873. }
  3874. static void bnx2x_sfp_e3_set_transmitter(struct link_params *params,
  3875. struct bnx2x_phy *phy,
  3876. u8 tx_en)
  3877. {
  3878. struct bnx2x *bp = params->bp;
  3879. u32 cfg_pin;
  3880. u8 port = params->port;
  3881. cfg_pin = REG_RD(bp, params->shmem_base +
  3882. offsetof(struct shmem_region,
  3883. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  3884. PORT_HW_CFG_TX_LASER_MASK;
  3885. /* Set the !tx_en since this pin is DISABLE_TX_LASER */
  3886. DP(NETIF_MSG_LINK, "Setting WC TX to %d\n", tx_en);
  3887. /* For 20G, the expected pin to be used is 3 pins after the current */
  3888. bnx2x_set_cfg_pin(bp, cfg_pin, tx_en ^ 1);
  3889. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
  3890. bnx2x_set_cfg_pin(bp, cfg_pin + 3, tx_en ^ 1);
  3891. }
  3892. static void bnx2x_warpcore_link_reset(struct bnx2x_phy *phy,
  3893. struct link_params *params)
  3894. {
  3895. struct bnx2x *bp = params->bp;
  3896. u16 val16;
  3897. bnx2x_sfp_e3_set_transmitter(params, phy, 0);
  3898. bnx2x_set_mdio_clk(bp, params->chip_id, params->port);
  3899. bnx2x_set_aer_mmd(params, phy);
  3900. /* Global register */
  3901. bnx2x_warpcore_reset_lane(bp, phy, 1);
  3902. /* Clear loopback settings (if any) */
  3903. /* 10G & 20G */
  3904. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3905. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3906. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3907. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 &
  3908. 0xBFFF);
  3909. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3910. MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
  3911. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3912. MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 & 0xfffe);
  3913. /* Update those 1-copy registers */
  3914. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3915. MDIO_AER_BLOCK_AER_REG, 0);
  3916. /* Enable 1G MDIO (1-copy) */
  3917. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3918. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3919. &val16);
  3920. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3921. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3922. val16 & ~0x10);
  3923. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3924. MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
  3925. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3926. MDIO_WC_REG_XGXSBLK1_LANECTRL2,
  3927. val16 & 0xff00);
  3928. }
  3929. static void bnx2x_set_warpcore_loopback(struct bnx2x_phy *phy,
  3930. struct link_params *params)
  3931. {
  3932. struct bnx2x *bp = params->bp;
  3933. u16 val16;
  3934. u32 lane;
  3935. DP(NETIF_MSG_LINK, "Setting Warpcore loopback type %x, speed %d\n",
  3936. params->loopback_mode, phy->req_line_speed);
  3937. if (phy->req_line_speed < SPEED_10000) {
  3938. /* 10/100/1000 */
  3939. /* Update those 1-copy registers */
  3940. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  3941. MDIO_AER_BLOCK_AER_REG, 0);
  3942. /* Enable 1G MDIO (1-copy) */
  3943. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3944. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3945. &val16);
  3946. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3947. MDIO_WC_REG_XGXSBLK0_XGXSCONTROL,
  3948. val16 | 0x10);
  3949. /* Set 1G loopback based on lane (1-copy) */
  3950. lane = bnx2x_get_warpcore_lane(phy, params);
  3951. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3952. MDIO_WC_REG_XGXSBLK1_LANECTRL2, &val16);
  3953. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3954. MDIO_WC_REG_XGXSBLK1_LANECTRL2,
  3955. val16 | (1<<lane));
  3956. /* Switch back to 4-copy registers */
  3957. bnx2x_set_aer_mmd(params, phy);
  3958. } else {
  3959. /* 10G & 20G */
  3960. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3961. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, &val16);
  3962. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3963. MDIO_WC_REG_COMBO_IEEE0_MIICTRL, val16 |
  3964. 0x4000);
  3965. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  3966. MDIO_WC_REG_IEEE0BLK_MIICNTL, &val16);
  3967. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  3968. MDIO_WC_REG_IEEE0BLK_MIICNTL, val16 | 0x1);
  3969. }
  3970. }
  3971. void bnx2x_sync_link(struct link_params *params,
  3972. struct link_vars *vars)
  3973. {
  3974. struct bnx2x *bp = params->bp;
  3975. u8 link_10g_plus;
  3976. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  3977. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  3978. vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
  3979. if (vars->link_up) {
  3980. DP(NETIF_MSG_LINK, "phy link up\n");
  3981. vars->phy_link_up = 1;
  3982. vars->duplex = DUPLEX_FULL;
  3983. switch (vars->link_status &
  3984. LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
  3985. case LINK_10THD:
  3986. vars->duplex = DUPLEX_HALF;
  3987. /* fall thru */
  3988. case LINK_10TFD:
  3989. vars->line_speed = SPEED_10;
  3990. break;
  3991. case LINK_100TXHD:
  3992. vars->duplex = DUPLEX_HALF;
  3993. /* fall thru */
  3994. case LINK_100T4:
  3995. case LINK_100TXFD:
  3996. vars->line_speed = SPEED_100;
  3997. break;
  3998. case LINK_1000THD:
  3999. vars->duplex = DUPLEX_HALF;
  4000. /* fall thru */
  4001. case LINK_1000TFD:
  4002. vars->line_speed = SPEED_1000;
  4003. break;
  4004. case LINK_2500THD:
  4005. vars->duplex = DUPLEX_HALF;
  4006. /* fall thru */
  4007. case LINK_2500TFD:
  4008. vars->line_speed = SPEED_2500;
  4009. break;
  4010. case LINK_10GTFD:
  4011. vars->line_speed = SPEED_10000;
  4012. break;
  4013. case LINK_20GTFD:
  4014. vars->line_speed = SPEED_20000;
  4015. break;
  4016. default:
  4017. break;
  4018. }
  4019. vars->flow_ctrl = 0;
  4020. if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
  4021. vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
  4022. if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
  4023. vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
  4024. if (!vars->flow_ctrl)
  4025. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4026. if (vars->line_speed &&
  4027. ((vars->line_speed == SPEED_10) ||
  4028. (vars->line_speed == SPEED_100))) {
  4029. vars->phy_flags |= PHY_SGMII_FLAG;
  4030. } else {
  4031. vars->phy_flags &= ~PHY_SGMII_FLAG;
  4032. }
  4033. if (vars->line_speed &&
  4034. USES_WARPCORE(bp) &&
  4035. (vars->line_speed == SPEED_1000))
  4036. vars->phy_flags |= PHY_SGMII_FLAG;
  4037. /* anything 10 and over uses the bmac */
  4038. link_10g_plus = (vars->line_speed >= SPEED_10000);
  4039. if (link_10g_plus) {
  4040. if (USES_WARPCORE(bp))
  4041. vars->mac_type = MAC_TYPE_XMAC;
  4042. else
  4043. vars->mac_type = MAC_TYPE_BMAC;
  4044. } else {
  4045. if (USES_WARPCORE(bp))
  4046. vars->mac_type = MAC_TYPE_UMAC;
  4047. else
  4048. vars->mac_type = MAC_TYPE_EMAC;
  4049. }
  4050. } else { /* link down */
  4051. DP(NETIF_MSG_LINK, "phy link down\n");
  4052. vars->phy_link_up = 0;
  4053. vars->line_speed = 0;
  4054. vars->duplex = DUPLEX_FULL;
  4055. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4056. /* indicate no mac active */
  4057. vars->mac_type = MAC_TYPE_NONE;
  4058. if (vars->link_status & LINK_STATUS_PHYSICAL_LINK_FLAG)
  4059. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  4060. }
  4061. }
  4062. void bnx2x_link_status_update(struct link_params *params,
  4063. struct link_vars *vars)
  4064. {
  4065. struct bnx2x *bp = params->bp;
  4066. u8 port = params->port;
  4067. u32 sync_offset, media_types;
  4068. /* Update PHY configuration */
  4069. set_phy_vars(params, vars);
  4070. vars->link_status = REG_RD(bp, params->shmem_base +
  4071. offsetof(struct shmem_region,
  4072. port_mb[port].link_status));
  4073. vars->phy_flags = PHY_XGXS_FLAG;
  4074. bnx2x_sync_link(params, vars);
  4075. /* Sync media type */
  4076. sync_offset = params->shmem_base +
  4077. offsetof(struct shmem_region,
  4078. dev_info.port_hw_config[port].media_type);
  4079. media_types = REG_RD(bp, sync_offset);
  4080. params->phy[INT_PHY].media_type =
  4081. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
  4082. PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
  4083. params->phy[EXT_PHY1].media_type =
  4084. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
  4085. PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
  4086. params->phy[EXT_PHY2].media_type =
  4087. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
  4088. PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
  4089. DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
  4090. /* Sync AEU offset */
  4091. sync_offset = params->shmem_base +
  4092. offsetof(struct shmem_region,
  4093. dev_info.port_hw_config[port].aeu_int_mask);
  4094. vars->aeu_int_mask = REG_RD(bp, sync_offset);
  4095. /* Sync PFC status */
  4096. if (vars->link_status & LINK_STATUS_PFC_ENABLED)
  4097. params->feature_config_flags |=
  4098. FEATURE_CONFIG_PFC_ENABLED;
  4099. else
  4100. params->feature_config_flags &=
  4101. ~FEATURE_CONFIG_PFC_ENABLED;
  4102. DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x int_mask 0x%x\n",
  4103. vars->link_status, vars->phy_link_up, vars->aeu_int_mask);
  4104. DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
  4105. vars->line_speed, vars->duplex, vars->flow_ctrl);
  4106. }
  4107. static void bnx2x_set_master_ln(struct link_params *params,
  4108. struct bnx2x_phy *phy)
  4109. {
  4110. struct bnx2x *bp = params->bp;
  4111. u16 new_master_ln, ser_lane;
  4112. ser_lane = ((params->lane_config &
  4113. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  4114. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  4115. /* set the master_ln for AN */
  4116. CL22_RD_OVER_CL45(bp, phy,
  4117. MDIO_REG_BANK_XGXS_BLOCK2,
  4118. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  4119. &new_master_ln);
  4120. CL22_WR_OVER_CL45(bp, phy,
  4121. MDIO_REG_BANK_XGXS_BLOCK2 ,
  4122. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  4123. (new_master_ln | ser_lane));
  4124. }
  4125. static int bnx2x_reset_unicore(struct link_params *params,
  4126. struct bnx2x_phy *phy,
  4127. u8 set_serdes)
  4128. {
  4129. struct bnx2x *bp = params->bp;
  4130. u16 mii_control;
  4131. u16 i;
  4132. CL22_RD_OVER_CL45(bp, phy,
  4133. MDIO_REG_BANK_COMBO_IEEE0,
  4134. MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
  4135. /* reset the unicore */
  4136. CL22_WR_OVER_CL45(bp, phy,
  4137. MDIO_REG_BANK_COMBO_IEEE0,
  4138. MDIO_COMBO_IEEE0_MII_CONTROL,
  4139. (mii_control |
  4140. MDIO_COMBO_IEEO_MII_CONTROL_RESET));
  4141. if (set_serdes)
  4142. bnx2x_set_serdes_access(bp, params->port);
  4143. /* wait for the reset to self clear */
  4144. for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
  4145. udelay(5);
  4146. /* the reset erased the previous bank value */
  4147. CL22_RD_OVER_CL45(bp, phy,
  4148. MDIO_REG_BANK_COMBO_IEEE0,
  4149. MDIO_COMBO_IEEE0_MII_CONTROL,
  4150. &mii_control);
  4151. if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
  4152. udelay(5);
  4153. return 0;
  4154. }
  4155. }
  4156. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  4157. " Port %d\n",
  4158. params->port);
  4159. DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
  4160. return -EINVAL;
  4161. }
  4162. static void bnx2x_set_swap_lanes(struct link_params *params,
  4163. struct bnx2x_phy *phy)
  4164. {
  4165. struct bnx2x *bp = params->bp;
  4166. /*
  4167. * Each two bits represents a lane number:
  4168. * No swap is 0123 => 0x1b no need to enable the swap
  4169. */
  4170. u16 rx_lane_swap, tx_lane_swap;
  4171. rx_lane_swap = ((params->lane_config &
  4172. PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
  4173. PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
  4174. tx_lane_swap = ((params->lane_config &
  4175. PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
  4176. PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
  4177. if (rx_lane_swap != 0x1b) {
  4178. CL22_WR_OVER_CL45(bp, phy,
  4179. MDIO_REG_BANK_XGXS_BLOCK2,
  4180. MDIO_XGXS_BLOCK2_RX_LN_SWAP,
  4181. (rx_lane_swap |
  4182. MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
  4183. MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
  4184. } else {
  4185. CL22_WR_OVER_CL45(bp, phy,
  4186. MDIO_REG_BANK_XGXS_BLOCK2,
  4187. MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
  4188. }
  4189. if (tx_lane_swap != 0x1b) {
  4190. CL22_WR_OVER_CL45(bp, phy,
  4191. MDIO_REG_BANK_XGXS_BLOCK2,
  4192. MDIO_XGXS_BLOCK2_TX_LN_SWAP,
  4193. (tx_lane_swap |
  4194. MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
  4195. } else {
  4196. CL22_WR_OVER_CL45(bp, phy,
  4197. MDIO_REG_BANK_XGXS_BLOCK2,
  4198. MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
  4199. }
  4200. }
  4201. static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
  4202. struct link_params *params)
  4203. {
  4204. struct bnx2x *bp = params->bp;
  4205. u16 control2;
  4206. CL22_RD_OVER_CL45(bp, phy,
  4207. MDIO_REG_BANK_SERDES_DIGITAL,
  4208. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4209. &control2);
  4210. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4211. control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4212. else
  4213. control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  4214. DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
  4215. phy->speed_cap_mask, control2);
  4216. CL22_WR_OVER_CL45(bp, phy,
  4217. MDIO_REG_BANK_SERDES_DIGITAL,
  4218. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  4219. control2);
  4220. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  4221. (phy->speed_cap_mask &
  4222. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  4223. DP(NETIF_MSG_LINK, "XGXS\n");
  4224. CL22_WR_OVER_CL45(bp, phy,
  4225. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4226. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
  4227. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
  4228. CL22_RD_OVER_CL45(bp, phy,
  4229. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4230. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4231. &control2);
  4232. control2 |=
  4233. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
  4234. CL22_WR_OVER_CL45(bp, phy,
  4235. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4236. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  4237. control2);
  4238. /* Disable parallel detection of HiG */
  4239. CL22_WR_OVER_CL45(bp, phy,
  4240. MDIO_REG_BANK_XGXS_BLOCK2,
  4241. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
  4242. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
  4243. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
  4244. }
  4245. }
  4246. static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
  4247. struct link_params *params,
  4248. struct link_vars *vars,
  4249. u8 enable_cl73)
  4250. {
  4251. struct bnx2x *bp = params->bp;
  4252. u16 reg_val;
  4253. /* CL37 Autoneg */
  4254. CL22_RD_OVER_CL45(bp, phy,
  4255. MDIO_REG_BANK_COMBO_IEEE0,
  4256. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4257. /* CL37 Autoneg Enabled */
  4258. if (vars->line_speed == SPEED_AUTO_NEG)
  4259. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
  4260. else /* CL37 Autoneg Disabled */
  4261. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4262. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
  4263. CL22_WR_OVER_CL45(bp, phy,
  4264. MDIO_REG_BANK_COMBO_IEEE0,
  4265. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4266. /* Enable/Disable Autodetection */
  4267. CL22_RD_OVER_CL45(bp, phy,
  4268. MDIO_REG_BANK_SERDES_DIGITAL,
  4269. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
  4270. reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
  4271. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
  4272. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
  4273. if (vars->line_speed == SPEED_AUTO_NEG)
  4274. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4275. else
  4276. reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  4277. CL22_WR_OVER_CL45(bp, phy,
  4278. MDIO_REG_BANK_SERDES_DIGITAL,
  4279. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
  4280. /* Enable TetonII and BAM autoneg */
  4281. CL22_RD_OVER_CL45(bp, phy,
  4282. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4283. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4284. &reg_val);
  4285. if (vars->line_speed == SPEED_AUTO_NEG) {
  4286. /* Enable BAM aneg Mode and TetonII aneg Mode */
  4287. reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4288. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4289. } else {
  4290. /* TetonII and BAM Autoneg Disabled */
  4291. reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  4292. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  4293. }
  4294. CL22_WR_OVER_CL45(bp, phy,
  4295. MDIO_REG_BANK_BAM_NEXT_PAGE,
  4296. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  4297. reg_val);
  4298. if (enable_cl73) {
  4299. /* Enable Cl73 FSM status bits */
  4300. CL22_WR_OVER_CL45(bp, phy,
  4301. MDIO_REG_BANK_CL73_USERB0,
  4302. MDIO_CL73_USERB0_CL73_UCTRL,
  4303. 0xe);
  4304. /* Enable BAM Station Manager*/
  4305. CL22_WR_OVER_CL45(bp, phy,
  4306. MDIO_REG_BANK_CL73_USERB0,
  4307. MDIO_CL73_USERB0_CL73_BAM_CTRL1,
  4308. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
  4309. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
  4310. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
  4311. /* Advertise CL73 link speeds */
  4312. CL22_RD_OVER_CL45(bp, phy,
  4313. MDIO_REG_BANK_CL73_IEEEB1,
  4314. MDIO_CL73_IEEEB1_AN_ADV2,
  4315. &reg_val);
  4316. if (phy->speed_cap_mask &
  4317. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4318. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
  4319. if (phy->speed_cap_mask &
  4320. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  4321. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
  4322. CL22_WR_OVER_CL45(bp, phy,
  4323. MDIO_REG_BANK_CL73_IEEEB1,
  4324. MDIO_CL73_IEEEB1_AN_ADV2,
  4325. reg_val);
  4326. /* CL73 Autoneg Enabled */
  4327. reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
  4328. } else /* CL73 Autoneg Disabled */
  4329. reg_val = 0;
  4330. CL22_WR_OVER_CL45(bp, phy,
  4331. MDIO_REG_BANK_CL73_IEEEB0,
  4332. MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
  4333. }
  4334. /* program SerDes, forced speed */
  4335. static void bnx2x_program_serdes(struct bnx2x_phy *phy,
  4336. struct link_params *params,
  4337. struct link_vars *vars)
  4338. {
  4339. struct bnx2x *bp = params->bp;
  4340. u16 reg_val;
  4341. /* program duplex, disable autoneg and sgmii*/
  4342. CL22_RD_OVER_CL45(bp, phy,
  4343. MDIO_REG_BANK_COMBO_IEEE0,
  4344. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  4345. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
  4346. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4347. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
  4348. if (phy->req_duplex == DUPLEX_FULL)
  4349. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4350. CL22_WR_OVER_CL45(bp, phy,
  4351. MDIO_REG_BANK_COMBO_IEEE0,
  4352. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  4353. /*
  4354. * program speed
  4355. * - needed only if the speed is greater than 1G (2.5G or 10G)
  4356. */
  4357. CL22_RD_OVER_CL45(bp, phy,
  4358. MDIO_REG_BANK_SERDES_DIGITAL,
  4359. MDIO_SERDES_DIGITAL_MISC1, &reg_val);
  4360. /* clearing the speed value before setting the right speed */
  4361. DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
  4362. reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
  4363. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4364. if (!((vars->line_speed == SPEED_1000) ||
  4365. (vars->line_speed == SPEED_100) ||
  4366. (vars->line_speed == SPEED_10))) {
  4367. reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
  4368. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  4369. if (vars->line_speed == SPEED_10000)
  4370. reg_val |=
  4371. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
  4372. }
  4373. CL22_WR_OVER_CL45(bp, phy,
  4374. MDIO_REG_BANK_SERDES_DIGITAL,
  4375. MDIO_SERDES_DIGITAL_MISC1, reg_val);
  4376. }
  4377. static void bnx2x_set_brcm_cl37_advertisement(struct bnx2x_phy *phy,
  4378. struct link_params *params)
  4379. {
  4380. struct bnx2x *bp = params->bp;
  4381. u16 val = 0;
  4382. /* configure the 48 bits for BAM AN */
  4383. /* set extended capabilities */
  4384. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
  4385. val |= MDIO_OVER_1G_UP1_2_5G;
  4386. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  4387. val |= MDIO_OVER_1G_UP1_10G;
  4388. CL22_WR_OVER_CL45(bp, phy,
  4389. MDIO_REG_BANK_OVER_1G,
  4390. MDIO_OVER_1G_UP1, val);
  4391. CL22_WR_OVER_CL45(bp, phy,
  4392. MDIO_REG_BANK_OVER_1G,
  4393. MDIO_OVER_1G_UP3, 0x400);
  4394. }
  4395. static void bnx2x_set_ieee_aneg_advertisement(struct bnx2x_phy *phy,
  4396. struct link_params *params,
  4397. u16 ieee_fc)
  4398. {
  4399. struct bnx2x *bp = params->bp;
  4400. u16 val;
  4401. /* for AN, we are always publishing full duplex */
  4402. CL22_WR_OVER_CL45(bp, phy,
  4403. MDIO_REG_BANK_COMBO_IEEE0,
  4404. MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
  4405. CL22_RD_OVER_CL45(bp, phy,
  4406. MDIO_REG_BANK_CL73_IEEEB1,
  4407. MDIO_CL73_IEEEB1_AN_ADV1, &val);
  4408. val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
  4409. val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
  4410. CL22_WR_OVER_CL45(bp, phy,
  4411. MDIO_REG_BANK_CL73_IEEEB1,
  4412. MDIO_CL73_IEEEB1_AN_ADV1, val);
  4413. }
  4414. static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
  4415. struct link_params *params,
  4416. u8 enable_cl73)
  4417. {
  4418. struct bnx2x *bp = params->bp;
  4419. u16 mii_control;
  4420. DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
  4421. /* Enable and restart BAM/CL37 aneg */
  4422. if (enable_cl73) {
  4423. CL22_RD_OVER_CL45(bp, phy,
  4424. MDIO_REG_BANK_CL73_IEEEB0,
  4425. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4426. &mii_control);
  4427. CL22_WR_OVER_CL45(bp, phy,
  4428. MDIO_REG_BANK_CL73_IEEEB0,
  4429. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4430. (mii_control |
  4431. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
  4432. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
  4433. } else {
  4434. CL22_RD_OVER_CL45(bp, phy,
  4435. MDIO_REG_BANK_COMBO_IEEE0,
  4436. MDIO_COMBO_IEEE0_MII_CONTROL,
  4437. &mii_control);
  4438. DP(NETIF_MSG_LINK,
  4439. "bnx2x_restart_autoneg mii_control before = 0x%x\n",
  4440. mii_control);
  4441. CL22_WR_OVER_CL45(bp, phy,
  4442. MDIO_REG_BANK_COMBO_IEEE0,
  4443. MDIO_COMBO_IEEE0_MII_CONTROL,
  4444. (mii_control |
  4445. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4446. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
  4447. }
  4448. }
  4449. static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
  4450. struct link_params *params,
  4451. struct link_vars *vars)
  4452. {
  4453. struct bnx2x *bp = params->bp;
  4454. u16 control1;
  4455. /* in SGMII mode, the unicore is always slave */
  4456. CL22_RD_OVER_CL45(bp, phy,
  4457. MDIO_REG_BANK_SERDES_DIGITAL,
  4458. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4459. &control1);
  4460. control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
  4461. /* set sgmii mode (and not fiber) */
  4462. control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
  4463. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
  4464. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
  4465. CL22_WR_OVER_CL45(bp, phy,
  4466. MDIO_REG_BANK_SERDES_DIGITAL,
  4467. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  4468. control1);
  4469. /* if forced speed */
  4470. if (!(vars->line_speed == SPEED_AUTO_NEG)) {
  4471. /* set speed, disable autoneg */
  4472. u16 mii_control;
  4473. CL22_RD_OVER_CL45(bp, phy,
  4474. MDIO_REG_BANK_COMBO_IEEE0,
  4475. MDIO_COMBO_IEEE0_MII_CONTROL,
  4476. &mii_control);
  4477. mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  4478. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
  4479. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
  4480. switch (vars->line_speed) {
  4481. case SPEED_100:
  4482. mii_control |=
  4483. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
  4484. break;
  4485. case SPEED_1000:
  4486. mii_control |=
  4487. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
  4488. break;
  4489. case SPEED_10:
  4490. /* there is nothing to set for 10M */
  4491. break;
  4492. default:
  4493. /* invalid speed for SGMII */
  4494. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  4495. vars->line_speed);
  4496. break;
  4497. }
  4498. /* setting the full duplex */
  4499. if (phy->req_duplex == DUPLEX_FULL)
  4500. mii_control |=
  4501. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  4502. CL22_WR_OVER_CL45(bp, phy,
  4503. MDIO_REG_BANK_COMBO_IEEE0,
  4504. MDIO_COMBO_IEEE0_MII_CONTROL,
  4505. mii_control);
  4506. } else { /* AN mode */
  4507. /* enable and restart AN */
  4508. bnx2x_restart_autoneg(phy, params, 0);
  4509. }
  4510. }
  4511. /*
  4512. * link management
  4513. */
  4514. static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
  4515. struct link_params *params)
  4516. {
  4517. struct bnx2x *bp = params->bp;
  4518. u16 pd_10g, status2_1000x;
  4519. if (phy->req_line_speed != SPEED_AUTO_NEG)
  4520. return 0;
  4521. CL22_RD_OVER_CL45(bp, phy,
  4522. MDIO_REG_BANK_SERDES_DIGITAL,
  4523. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4524. &status2_1000x);
  4525. CL22_RD_OVER_CL45(bp, phy,
  4526. MDIO_REG_BANK_SERDES_DIGITAL,
  4527. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  4528. &status2_1000x);
  4529. if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
  4530. DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
  4531. params->port);
  4532. return 1;
  4533. }
  4534. CL22_RD_OVER_CL45(bp, phy,
  4535. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  4536. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
  4537. &pd_10g);
  4538. if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
  4539. DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
  4540. params->port);
  4541. return 1;
  4542. }
  4543. return 0;
  4544. }
  4545. static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
  4546. struct link_params *params,
  4547. struct link_vars *vars,
  4548. u32 gp_status)
  4549. {
  4550. struct bnx2x *bp = params->bp;
  4551. u16 ld_pause; /* local driver */
  4552. u16 lp_pause; /* link partner */
  4553. u16 pause_result;
  4554. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4555. /* resolve from gp_status in case of AN complete and not sgmii */
  4556. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
  4557. vars->flow_ctrl = phy->req_flow_ctrl;
  4558. else if (phy->req_line_speed != SPEED_AUTO_NEG)
  4559. vars->flow_ctrl = params->req_fc_auto_adv;
  4560. else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
  4561. (!(vars->phy_flags & PHY_SGMII_FLAG))) {
  4562. if (bnx2x_direct_parallel_detect_used(phy, params)) {
  4563. vars->flow_ctrl = params->req_fc_auto_adv;
  4564. return;
  4565. }
  4566. if ((gp_status &
  4567. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4568. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
  4569. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  4570. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
  4571. CL22_RD_OVER_CL45(bp, phy,
  4572. MDIO_REG_BANK_CL73_IEEEB1,
  4573. MDIO_CL73_IEEEB1_AN_ADV1,
  4574. &ld_pause);
  4575. CL22_RD_OVER_CL45(bp, phy,
  4576. MDIO_REG_BANK_CL73_IEEEB1,
  4577. MDIO_CL73_IEEEB1_AN_LP_ADV1,
  4578. &lp_pause);
  4579. pause_result = (ld_pause &
  4580. MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK)
  4581. >> 8;
  4582. pause_result |= (lp_pause &
  4583. MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK)
  4584. >> 10;
  4585. DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n",
  4586. pause_result);
  4587. } else {
  4588. CL22_RD_OVER_CL45(bp, phy,
  4589. MDIO_REG_BANK_COMBO_IEEE0,
  4590. MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
  4591. &ld_pause);
  4592. CL22_RD_OVER_CL45(bp, phy,
  4593. MDIO_REG_BANK_COMBO_IEEE0,
  4594. MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
  4595. &lp_pause);
  4596. pause_result = (ld_pause &
  4597. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
  4598. pause_result |= (lp_pause &
  4599. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
  4600. DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n",
  4601. pause_result);
  4602. }
  4603. bnx2x_pause_resolve(vars, pause_result);
  4604. }
  4605. DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
  4606. }
  4607. static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
  4608. struct link_params *params)
  4609. {
  4610. struct bnx2x *bp = params->bp;
  4611. u16 rx_status, ustat_val, cl37_fsm_received;
  4612. DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
  4613. /* Step 1: Make sure signal is detected */
  4614. CL22_RD_OVER_CL45(bp, phy,
  4615. MDIO_REG_BANK_RX0,
  4616. MDIO_RX0_RX_STATUS,
  4617. &rx_status);
  4618. if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
  4619. (MDIO_RX0_RX_STATUS_SIGDET)) {
  4620. DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
  4621. "rx_status(0x80b0) = 0x%x\n", rx_status);
  4622. CL22_WR_OVER_CL45(bp, phy,
  4623. MDIO_REG_BANK_CL73_IEEEB0,
  4624. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4625. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
  4626. return;
  4627. }
  4628. /* Step 2: Check CL73 state machine */
  4629. CL22_RD_OVER_CL45(bp, phy,
  4630. MDIO_REG_BANK_CL73_USERB0,
  4631. MDIO_CL73_USERB0_CL73_USTAT1,
  4632. &ustat_val);
  4633. if ((ustat_val &
  4634. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4635. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
  4636. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  4637. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
  4638. DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
  4639. "ustat_val(0x8371) = 0x%x\n", ustat_val);
  4640. return;
  4641. }
  4642. /*
  4643. * Step 3: Check CL37 Message Pages received to indicate LP
  4644. * supports only CL37
  4645. */
  4646. CL22_RD_OVER_CL45(bp, phy,
  4647. MDIO_REG_BANK_REMOTE_PHY,
  4648. MDIO_REMOTE_PHY_MISC_RX_STATUS,
  4649. &cl37_fsm_received);
  4650. if ((cl37_fsm_received &
  4651. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4652. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
  4653. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  4654. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
  4655. DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
  4656. "misc_rx_status(0x8330) = 0x%x\n",
  4657. cl37_fsm_received);
  4658. return;
  4659. }
  4660. /*
  4661. * The combined cl37/cl73 fsm state information indicating that
  4662. * we are connected to a device which does not support cl73, but
  4663. * does support cl37 BAM. In this case we disable cl73 and
  4664. * restart cl37 auto-neg
  4665. */
  4666. /* Disable CL73 */
  4667. CL22_WR_OVER_CL45(bp, phy,
  4668. MDIO_REG_BANK_CL73_IEEEB0,
  4669. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  4670. 0);
  4671. /* Restart CL37 autoneg */
  4672. bnx2x_restart_autoneg(phy, params, 0);
  4673. DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
  4674. }
  4675. static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
  4676. struct link_params *params,
  4677. struct link_vars *vars,
  4678. u32 gp_status)
  4679. {
  4680. if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
  4681. vars->link_status |=
  4682. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4683. if (bnx2x_direct_parallel_detect_used(phy, params))
  4684. vars->link_status |=
  4685. LINK_STATUS_PARALLEL_DETECTION_USED;
  4686. }
  4687. static int bnx2x_get_link_speed_duplex(struct bnx2x_phy *phy,
  4688. struct link_params *params,
  4689. struct link_vars *vars,
  4690. u16 is_link_up,
  4691. u16 speed_mask,
  4692. u16 is_duplex)
  4693. {
  4694. struct bnx2x *bp = params->bp;
  4695. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4696. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  4697. if (is_link_up) {
  4698. DP(NETIF_MSG_LINK, "phy link up\n");
  4699. vars->phy_link_up = 1;
  4700. vars->link_status |= LINK_STATUS_LINK_UP;
  4701. switch (speed_mask) {
  4702. case GP_STATUS_10M:
  4703. vars->line_speed = SPEED_10;
  4704. if (vars->duplex == DUPLEX_FULL)
  4705. vars->link_status |= LINK_10TFD;
  4706. else
  4707. vars->link_status |= LINK_10THD;
  4708. break;
  4709. case GP_STATUS_100M:
  4710. vars->line_speed = SPEED_100;
  4711. if (vars->duplex == DUPLEX_FULL)
  4712. vars->link_status |= LINK_100TXFD;
  4713. else
  4714. vars->link_status |= LINK_100TXHD;
  4715. break;
  4716. case GP_STATUS_1G:
  4717. case GP_STATUS_1G_KX:
  4718. vars->line_speed = SPEED_1000;
  4719. if (vars->duplex == DUPLEX_FULL)
  4720. vars->link_status |= LINK_1000TFD;
  4721. else
  4722. vars->link_status |= LINK_1000THD;
  4723. break;
  4724. case GP_STATUS_2_5G:
  4725. vars->line_speed = SPEED_2500;
  4726. if (vars->duplex == DUPLEX_FULL)
  4727. vars->link_status |= LINK_2500TFD;
  4728. else
  4729. vars->link_status |= LINK_2500THD;
  4730. break;
  4731. case GP_STATUS_5G:
  4732. case GP_STATUS_6G:
  4733. DP(NETIF_MSG_LINK,
  4734. "link speed unsupported gp_status 0x%x\n",
  4735. speed_mask);
  4736. return -EINVAL;
  4737. case GP_STATUS_10G_KX4:
  4738. case GP_STATUS_10G_HIG:
  4739. case GP_STATUS_10G_CX4:
  4740. case GP_STATUS_10G_KR:
  4741. case GP_STATUS_10G_SFI:
  4742. case GP_STATUS_10G_XFI:
  4743. vars->line_speed = SPEED_10000;
  4744. vars->link_status |= LINK_10GTFD;
  4745. break;
  4746. case GP_STATUS_20G_DXGXS:
  4747. vars->line_speed = SPEED_20000;
  4748. vars->link_status |= LINK_20GTFD;
  4749. break;
  4750. default:
  4751. DP(NETIF_MSG_LINK,
  4752. "link speed unsupported gp_status 0x%x\n",
  4753. speed_mask);
  4754. return -EINVAL;
  4755. }
  4756. } else { /* link_down */
  4757. DP(NETIF_MSG_LINK, "phy link down\n");
  4758. vars->phy_link_up = 0;
  4759. vars->duplex = DUPLEX_FULL;
  4760. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  4761. vars->mac_type = MAC_TYPE_NONE;
  4762. }
  4763. DP(NETIF_MSG_LINK, " phy_link_up %x line_speed %d\n",
  4764. vars->phy_link_up, vars->line_speed);
  4765. return 0;
  4766. }
  4767. static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
  4768. struct link_params *params,
  4769. struct link_vars *vars)
  4770. {
  4771. struct bnx2x *bp = params->bp;
  4772. u16 gp_status, duplex = DUPLEX_HALF, link_up = 0, speed_mask;
  4773. int rc = 0;
  4774. /* Read gp_status */
  4775. CL22_RD_OVER_CL45(bp, phy,
  4776. MDIO_REG_BANK_GP_STATUS,
  4777. MDIO_GP_STATUS_TOP_AN_STATUS1,
  4778. &gp_status);
  4779. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
  4780. duplex = DUPLEX_FULL;
  4781. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS)
  4782. link_up = 1;
  4783. speed_mask = gp_status & GP_STATUS_SPEED_MASK;
  4784. DP(NETIF_MSG_LINK, "gp_status 0x%x, is_link_up %d, speed_mask 0x%x\n",
  4785. gp_status, link_up, speed_mask);
  4786. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, speed_mask,
  4787. duplex);
  4788. if (rc == -EINVAL)
  4789. return rc;
  4790. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
  4791. if (SINGLE_MEDIA_DIRECT(params)) {
  4792. bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
  4793. if (phy->req_line_speed == SPEED_AUTO_NEG)
  4794. bnx2x_xgxs_an_resolve(phy, params, vars,
  4795. gp_status);
  4796. }
  4797. } else { /* link_down */
  4798. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  4799. SINGLE_MEDIA_DIRECT(params)) {
  4800. /* Check signal is detected */
  4801. bnx2x_check_fallback_to_cl37(phy, params);
  4802. }
  4803. }
  4804. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  4805. vars->duplex, vars->flow_ctrl, vars->link_status);
  4806. return rc;
  4807. }
  4808. static int bnx2x_warpcore_read_status(struct bnx2x_phy *phy,
  4809. struct link_params *params,
  4810. struct link_vars *vars)
  4811. {
  4812. struct bnx2x *bp = params->bp;
  4813. u8 lane;
  4814. u16 gp_status1, gp_speed, link_up, duplex = DUPLEX_FULL;
  4815. int rc = 0;
  4816. lane = bnx2x_get_warpcore_lane(phy, params);
  4817. /* Read gp_status */
  4818. if (phy->req_line_speed > SPEED_10000) {
  4819. u16 temp_link_up;
  4820. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4821. 1, &temp_link_up);
  4822. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4823. 1, &link_up);
  4824. DP(NETIF_MSG_LINK, "PCS RX link status = 0x%x-->0x%x\n",
  4825. temp_link_up, link_up);
  4826. link_up &= (1<<2);
  4827. if (link_up)
  4828. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4829. } else {
  4830. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4831. MDIO_WC_REG_GP2_STATUS_GP_2_1, &gp_status1);
  4832. DP(NETIF_MSG_LINK, "0x81d1 = 0x%x\n", gp_status1);
  4833. /* Check for either KR or generic link up. */
  4834. gp_status1 = ((gp_status1 >> 8) & 0xf) |
  4835. ((gp_status1 >> 12) & 0xf);
  4836. link_up = gp_status1 & (1 << lane);
  4837. if (link_up && SINGLE_MEDIA_DIRECT(params)) {
  4838. u16 pd, gp_status4;
  4839. if (phy->req_line_speed == SPEED_AUTO_NEG) {
  4840. /* Check Autoneg complete */
  4841. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4842. MDIO_WC_REG_GP2_STATUS_GP_2_4,
  4843. &gp_status4);
  4844. if (gp_status4 & ((1<<12)<<lane))
  4845. vars->link_status |=
  4846. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  4847. /* Check parallel detect used */
  4848. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4849. MDIO_WC_REG_PAR_DET_10G_STATUS,
  4850. &pd);
  4851. if (pd & (1<<15))
  4852. vars->link_status |=
  4853. LINK_STATUS_PARALLEL_DETECTION_USED;
  4854. }
  4855. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4856. }
  4857. }
  4858. if (lane < 2) {
  4859. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4860. MDIO_WC_REG_GP2_STATUS_GP_2_2, &gp_speed);
  4861. } else {
  4862. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  4863. MDIO_WC_REG_GP2_STATUS_GP_2_3, &gp_speed);
  4864. }
  4865. DP(NETIF_MSG_LINK, "lane %d gp_speed 0x%x\n", lane, gp_speed);
  4866. if ((lane & 1) == 0)
  4867. gp_speed <<= 8;
  4868. gp_speed &= 0x3f00;
  4869. rc = bnx2x_get_link_speed_duplex(phy, params, vars, link_up, gp_speed,
  4870. duplex);
  4871. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  4872. vars->duplex, vars->flow_ctrl, vars->link_status);
  4873. return rc;
  4874. }
  4875. static void bnx2x_set_gmii_tx_driver(struct link_params *params)
  4876. {
  4877. struct bnx2x *bp = params->bp;
  4878. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  4879. u16 lp_up2;
  4880. u16 tx_driver;
  4881. u16 bank;
  4882. /* read precomp */
  4883. CL22_RD_OVER_CL45(bp, phy,
  4884. MDIO_REG_BANK_OVER_1G,
  4885. MDIO_OVER_1G_LP_UP2, &lp_up2);
  4886. /* bits [10:7] at lp_up2, positioned at [15:12] */
  4887. lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
  4888. MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
  4889. MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
  4890. if (lp_up2 == 0)
  4891. return;
  4892. for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
  4893. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
  4894. CL22_RD_OVER_CL45(bp, phy,
  4895. bank,
  4896. MDIO_TX0_TX_DRIVER, &tx_driver);
  4897. /* replace tx_driver bits [15:12] */
  4898. if (lp_up2 !=
  4899. (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
  4900. tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
  4901. tx_driver |= lp_up2;
  4902. CL22_WR_OVER_CL45(bp, phy,
  4903. bank,
  4904. MDIO_TX0_TX_DRIVER, tx_driver);
  4905. }
  4906. }
  4907. }
  4908. static int bnx2x_emac_program(struct link_params *params,
  4909. struct link_vars *vars)
  4910. {
  4911. struct bnx2x *bp = params->bp;
  4912. u8 port = params->port;
  4913. u16 mode = 0;
  4914. DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
  4915. bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
  4916. EMAC_REG_EMAC_MODE,
  4917. (EMAC_MODE_25G_MODE |
  4918. EMAC_MODE_PORT_MII_10M |
  4919. EMAC_MODE_HALF_DUPLEX));
  4920. switch (vars->line_speed) {
  4921. case SPEED_10:
  4922. mode |= EMAC_MODE_PORT_MII_10M;
  4923. break;
  4924. case SPEED_100:
  4925. mode |= EMAC_MODE_PORT_MII;
  4926. break;
  4927. case SPEED_1000:
  4928. mode |= EMAC_MODE_PORT_GMII;
  4929. break;
  4930. case SPEED_2500:
  4931. mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
  4932. break;
  4933. default:
  4934. /* 10G not valid for EMAC */
  4935. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  4936. vars->line_speed);
  4937. return -EINVAL;
  4938. }
  4939. if (vars->duplex == DUPLEX_HALF)
  4940. mode |= EMAC_MODE_HALF_DUPLEX;
  4941. bnx2x_bits_en(bp,
  4942. GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
  4943. mode);
  4944. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  4945. return 0;
  4946. }
  4947. static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
  4948. struct link_params *params)
  4949. {
  4950. u16 bank, i = 0;
  4951. struct bnx2x *bp = params->bp;
  4952. for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
  4953. bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
  4954. CL22_WR_OVER_CL45(bp, phy,
  4955. bank,
  4956. MDIO_RX0_RX_EQ_BOOST,
  4957. phy->rx_preemphasis[i]);
  4958. }
  4959. for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
  4960. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
  4961. CL22_WR_OVER_CL45(bp, phy,
  4962. bank,
  4963. MDIO_TX0_TX_DRIVER,
  4964. phy->tx_preemphasis[i]);
  4965. }
  4966. }
  4967. static void bnx2x_xgxs_config_init(struct bnx2x_phy *phy,
  4968. struct link_params *params,
  4969. struct link_vars *vars)
  4970. {
  4971. struct bnx2x *bp = params->bp;
  4972. u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
  4973. (params->loopback_mode == LOOPBACK_XGXS));
  4974. if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
  4975. if (SINGLE_MEDIA_DIRECT(params) &&
  4976. (params->feature_config_flags &
  4977. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
  4978. bnx2x_set_preemphasis(phy, params);
  4979. /* forced speed requested? */
  4980. if (vars->line_speed != SPEED_AUTO_NEG ||
  4981. (SINGLE_MEDIA_DIRECT(params) &&
  4982. params->loopback_mode == LOOPBACK_EXT)) {
  4983. DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
  4984. /* disable autoneg */
  4985. bnx2x_set_autoneg(phy, params, vars, 0);
  4986. /* program speed and duplex */
  4987. bnx2x_program_serdes(phy, params, vars);
  4988. } else { /* AN_mode */
  4989. DP(NETIF_MSG_LINK, "not SGMII, AN\n");
  4990. /* AN enabled */
  4991. bnx2x_set_brcm_cl37_advertisement(phy, params);
  4992. /* program duplex & pause advertisement (for aneg) */
  4993. bnx2x_set_ieee_aneg_advertisement(phy, params,
  4994. vars->ieee_fc);
  4995. /* enable autoneg */
  4996. bnx2x_set_autoneg(phy, params, vars, enable_cl73);
  4997. /* enable and restart AN */
  4998. bnx2x_restart_autoneg(phy, params, enable_cl73);
  4999. }
  5000. } else { /* SGMII mode */
  5001. DP(NETIF_MSG_LINK, "SGMII\n");
  5002. bnx2x_initialize_sgmii_process(phy, params, vars);
  5003. }
  5004. }
  5005. static int bnx2x_prepare_xgxs(struct bnx2x_phy *phy,
  5006. struct link_params *params,
  5007. struct link_vars *vars)
  5008. {
  5009. int rc;
  5010. vars->phy_flags |= PHY_XGXS_FLAG;
  5011. if ((phy->req_line_speed &&
  5012. ((phy->req_line_speed == SPEED_100) ||
  5013. (phy->req_line_speed == SPEED_10))) ||
  5014. (!phy->req_line_speed &&
  5015. (phy->speed_cap_mask >=
  5016. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
  5017. (phy->speed_cap_mask <
  5018. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  5019. (phy->type == PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD))
  5020. vars->phy_flags |= PHY_SGMII_FLAG;
  5021. else
  5022. vars->phy_flags &= ~PHY_SGMII_FLAG;
  5023. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  5024. bnx2x_set_aer_mmd(params, phy);
  5025. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  5026. bnx2x_set_master_ln(params, phy);
  5027. rc = bnx2x_reset_unicore(params, phy, 0);
  5028. /* reset the SerDes and wait for reset bit return low */
  5029. if (rc != 0)
  5030. return rc;
  5031. bnx2x_set_aer_mmd(params, phy);
  5032. /* setting the masterLn_def again after the reset */
  5033. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
  5034. bnx2x_set_master_ln(params, phy);
  5035. bnx2x_set_swap_lanes(params, phy);
  5036. }
  5037. return rc;
  5038. }
  5039. static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
  5040. struct bnx2x_phy *phy,
  5041. struct link_params *params)
  5042. {
  5043. u16 cnt, ctrl;
  5044. /* Wait for soft reset to get cleared up to 1 sec */
  5045. for (cnt = 0; cnt < 1000; cnt++) {
  5046. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  5047. bnx2x_cl22_read(bp, phy,
  5048. MDIO_PMA_REG_CTRL, &ctrl);
  5049. else
  5050. bnx2x_cl45_read(bp, phy,
  5051. MDIO_PMA_DEVAD,
  5052. MDIO_PMA_REG_CTRL, &ctrl);
  5053. if (!(ctrl & (1<<15)))
  5054. break;
  5055. msleep(1);
  5056. }
  5057. if (cnt == 1000)
  5058. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  5059. " Port %d\n",
  5060. params->port);
  5061. DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
  5062. return cnt;
  5063. }
  5064. static void bnx2x_link_int_enable(struct link_params *params)
  5065. {
  5066. u8 port = params->port;
  5067. u32 mask;
  5068. struct bnx2x *bp = params->bp;
  5069. /* Setting the status to report on link up for either XGXS or SerDes */
  5070. if (CHIP_IS_E3(bp)) {
  5071. mask = NIG_MASK_XGXS0_LINK_STATUS;
  5072. if (!(SINGLE_MEDIA_DIRECT(params)))
  5073. mask |= NIG_MASK_MI_INT;
  5074. } else if (params->switch_cfg == SWITCH_CFG_10G) {
  5075. mask = (NIG_MASK_XGXS0_LINK10G |
  5076. NIG_MASK_XGXS0_LINK_STATUS);
  5077. DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
  5078. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  5079. params->phy[INT_PHY].type !=
  5080. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
  5081. mask |= NIG_MASK_MI_INT;
  5082. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  5083. }
  5084. } else { /* SerDes */
  5085. mask = NIG_MASK_SERDES0_LINK_STATUS;
  5086. DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
  5087. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  5088. params->phy[INT_PHY].type !=
  5089. PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
  5090. mask |= NIG_MASK_MI_INT;
  5091. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  5092. }
  5093. }
  5094. bnx2x_bits_en(bp,
  5095. NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  5096. mask);
  5097. DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
  5098. (params->switch_cfg == SWITCH_CFG_10G),
  5099. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5100. DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
  5101. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5102. REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
  5103. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
  5104. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5105. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5106. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5107. }
  5108. static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
  5109. u8 exp_mi_int)
  5110. {
  5111. u32 latch_status = 0;
  5112. /*
  5113. * Disable the MI INT ( external phy int ) by writing 1 to the
  5114. * status register. Link down indication is high-active-signal,
  5115. * so in this case we need to write the status to clear the XOR
  5116. */
  5117. /* Read Latched signals */
  5118. latch_status = REG_RD(bp,
  5119. NIG_REG_LATCH_STATUS_0 + port*8);
  5120. DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
  5121. /* Handle only those with latched-signal=up.*/
  5122. if (exp_mi_int)
  5123. bnx2x_bits_en(bp,
  5124. NIG_REG_STATUS_INTERRUPT_PORT0
  5125. + port*4,
  5126. NIG_STATUS_EMAC0_MI_INT);
  5127. else
  5128. bnx2x_bits_dis(bp,
  5129. NIG_REG_STATUS_INTERRUPT_PORT0
  5130. + port*4,
  5131. NIG_STATUS_EMAC0_MI_INT);
  5132. if (latch_status & 1) {
  5133. /* For all latched-signal=up : Re-Arm Latch signals */
  5134. REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
  5135. (latch_status & 0xfffe) | (latch_status & 1));
  5136. }
  5137. /* For all latched-signal=up,Write original_signal to status */
  5138. }
  5139. static void bnx2x_link_int_ack(struct link_params *params,
  5140. struct link_vars *vars, u8 is_10g_plus)
  5141. {
  5142. struct bnx2x *bp = params->bp;
  5143. u8 port = params->port;
  5144. u32 mask;
  5145. /*
  5146. * First reset all status we assume only one line will be
  5147. * change at a time
  5148. */
  5149. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5150. (NIG_STATUS_XGXS0_LINK10G |
  5151. NIG_STATUS_XGXS0_LINK_STATUS |
  5152. NIG_STATUS_SERDES0_LINK_STATUS));
  5153. if (vars->phy_link_up) {
  5154. if (USES_WARPCORE(bp))
  5155. mask = NIG_STATUS_XGXS0_LINK_STATUS;
  5156. else {
  5157. if (is_10g_plus)
  5158. mask = NIG_STATUS_XGXS0_LINK10G;
  5159. else if (params->switch_cfg == SWITCH_CFG_10G) {
  5160. /*
  5161. * Disable the link interrupt by writing 1 to
  5162. * the relevant lane in the status register
  5163. */
  5164. u32 ser_lane =
  5165. ((params->lane_config &
  5166. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  5167. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  5168. mask = ((1 << ser_lane) <<
  5169. NIG_STATUS_XGXS0_LINK_STATUS_SIZE);
  5170. } else
  5171. mask = NIG_STATUS_SERDES0_LINK_STATUS;
  5172. }
  5173. DP(NETIF_MSG_LINK, "Ack link up interrupt with mask 0x%x\n",
  5174. mask);
  5175. bnx2x_bits_en(bp,
  5176. NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  5177. mask);
  5178. }
  5179. }
  5180. static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
  5181. {
  5182. u8 *str_ptr = str;
  5183. u32 mask = 0xf0000000;
  5184. u8 shift = 8*4;
  5185. u8 digit;
  5186. u8 remove_leading_zeros = 1;
  5187. if (*len < 10) {
  5188. /* Need more than 10chars for this format */
  5189. *str_ptr = '\0';
  5190. (*len)--;
  5191. return -EINVAL;
  5192. }
  5193. while (shift > 0) {
  5194. shift -= 4;
  5195. digit = ((num & mask) >> shift);
  5196. if (digit == 0 && remove_leading_zeros) {
  5197. mask = mask >> 4;
  5198. continue;
  5199. } else if (digit < 0xa)
  5200. *str_ptr = digit + '0';
  5201. else
  5202. *str_ptr = digit - 0xa + 'a';
  5203. remove_leading_zeros = 0;
  5204. str_ptr++;
  5205. (*len)--;
  5206. mask = mask >> 4;
  5207. if (shift == 4*4) {
  5208. *str_ptr = '.';
  5209. str_ptr++;
  5210. (*len)--;
  5211. remove_leading_zeros = 1;
  5212. }
  5213. }
  5214. return 0;
  5215. }
  5216. static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  5217. {
  5218. str[0] = '\0';
  5219. (*len)--;
  5220. return 0;
  5221. }
  5222. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  5223. u8 *version, u16 len)
  5224. {
  5225. struct bnx2x *bp;
  5226. u32 spirom_ver = 0;
  5227. int status = 0;
  5228. u8 *ver_p = version;
  5229. u16 remain_len = len;
  5230. if (version == NULL || params == NULL)
  5231. return -EINVAL;
  5232. bp = params->bp;
  5233. /* Extract first external phy*/
  5234. version[0] = '\0';
  5235. spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
  5236. if (params->phy[EXT_PHY1].format_fw_ver) {
  5237. status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
  5238. ver_p,
  5239. &remain_len);
  5240. ver_p += (len - remain_len);
  5241. }
  5242. if ((params->num_phys == MAX_PHYS) &&
  5243. (params->phy[EXT_PHY2].ver_addr != 0)) {
  5244. spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
  5245. if (params->phy[EXT_PHY2].format_fw_ver) {
  5246. *ver_p = '/';
  5247. ver_p++;
  5248. remain_len--;
  5249. status |= params->phy[EXT_PHY2].format_fw_ver(
  5250. spirom_ver,
  5251. ver_p,
  5252. &remain_len);
  5253. ver_p = version + (len - remain_len);
  5254. }
  5255. }
  5256. *ver_p = '\0';
  5257. return status;
  5258. }
  5259. static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
  5260. struct link_params *params)
  5261. {
  5262. u8 port = params->port;
  5263. struct bnx2x *bp = params->bp;
  5264. if (phy->req_line_speed != SPEED_1000) {
  5265. u32 md_devad = 0;
  5266. DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
  5267. if (!CHIP_IS_E3(bp)) {
  5268. /* change the uni_phy_addr in the nig */
  5269. md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
  5270. port*0x18));
  5271. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5272. 0x5);
  5273. }
  5274. bnx2x_cl45_write(bp, phy,
  5275. 5,
  5276. (MDIO_REG_BANK_AER_BLOCK +
  5277. (MDIO_AER_BLOCK_AER_REG & 0xf)),
  5278. 0x2800);
  5279. bnx2x_cl45_write(bp, phy,
  5280. 5,
  5281. (MDIO_REG_BANK_CL73_IEEEB0 +
  5282. (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
  5283. 0x6041);
  5284. msleep(200);
  5285. /* set aer mmd back */
  5286. bnx2x_set_aer_mmd(params, phy);
  5287. if (!CHIP_IS_E3(bp)) {
  5288. /* and md_devad */
  5289. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  5290. md_devad);
  5291. }
  5292. } else {
  5293. u16 mii_ctrl;
  5294. DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
  5295. bnx2x_cl45_read(bp, phy, 5,
  5296. (MDIO_REG_BANK_COMBO_IEEE0 +
  5297. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5298. &mii_ctrl);
  5299. bnx2x_cl45_write(bp, phy, 5,
  5300. (MDIO_REG_BANK_COMBO_IEEE0 +
  5301. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  5302. mii_ctrl |
  5303. MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
  5304. }
  5305. }
  5306. int bnx2x_set_led(struct link_params *params,
  5307. struct link_vars *vars, u8 mode, u32 speed)
  5308. {
  5309. u8 port = params->port;
  5310. u16 hw_led_mode = params->hw_led_mode;
  5311. int rc = 0;
  5312. u8 phy_idx;
  5313. u32 tmp;
  5314. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  5315. struct bnx2x *bp = params->bp;
  5316. DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
  5317. DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
  5318. speed, hw_led_mode);
  5319. /* In case */
  5320. for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
  5321. if (params->phy[phy_idx].set_link_led) {
  5322. params->phy[phy_idx].set_link_led(
  5323. &params->phy[phy_idx], params, mode);
  5324. }
  5325. }
  5326. switch (mode) {
  5327. case LED_MODE_FRONT_PANEL_OFF:
  5328. case LED_MODE_OFF:
  5329. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
  5330. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5331. SHARED_HW_CFG_LED_MAC1);
  5332. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5333. if (params->phy[EXT_PHY1].type ==
  5334. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE)
  5335. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp & 0xfff1);
  5336. else {
  5337. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5338. (tmp | EMAC_LED_OVERRIDE));
  5339. }
  5340. break;
  5341. case LED_MODE_OPER:
  5342. /*
  5343. * For all other phys, OPER mode is same as ON, so in case
  5344. * link is down, do nothing
  5345. */
  5346. if (!vars->link_up)
  5347. break;
  5348. case LED_MODE_ON:
  5349. if (((params->phy[EXT_PHY1].type ==
  5350. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
  5351. (params->phy[EXT_PHY1].type ==
  5352. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
  5353. CHIP_IS_E2(bp) && params->num_phys == 2) {
  5354. /*
  5355. * This is a work-around for E2+8727 Configurations
  5356. */
  5357. if (mode == LED_MODE_ON ||
  5358. speed == SPEED_10000){
  5359. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5360. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5361. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5362. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5363. (tmp | EMAC_LED_OVERRIDE));
  5364. /*
  5365. * return here without enabling traffic
  5366. * LED blink and setting rate in ON mode.
  5367. * In oper mode, enabling LED blink
  5368. * and setting rate is needed.
  5369. */
  5370. if (mode == LED_MODE_ON)
  5371. return rc;
  5372. }
  5373. } else if (SINGLE_MEDIA_DIRECT(params)) {
  5374. /*
  5375. * This is a work-around for HW issue found when link
  5376. * is up in CL73
  5377. */
  5378. if ((!CHIP_IS_E3(bp)) ||
  5379. (CHIP_IS_E3(bp) &&
  5380. mode == LED_MODE_ON))
  5381. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  5382. if (CHIP_IS_E1x(bp) ||
  5383. CHIP_IS_E2(bp) ||
  5384. (mode == LED_MODE_ON))
  5385. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5386. else
  5387. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5388. hw_led_mode);
  5389. } else if ((params->phy[EXT_PHY1].type ==
  5390. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) &&
  5391. (mode != LED_MODE_OPER)) {
  5392. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  5393. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5394. EMAC_WR(bp, EMAC_REG_EMAC_LED, tmp | 0x3);
  5395. } else
  5396. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  5397. hw_led_mode);
  5398. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
  5399. /* Set blinking rate to ~15.9Hz */
  5400. if (CHIP_IS_E3(bp))
  5401. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5402. LED_BLINK_RATE_VAL_E3);
  5403. else
  5404. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  5405. LED_BLINK_RATE_VAL_E1X_E2);
  5406. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
  5407. port*4, 1);
  5408. if ((params->phy[EXT_PHY1].type !=
  5409. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE) &&
  5410. (mode != LED_MODE_OPER)) {
  5411. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  5412. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  5413. (tmp & (~EMAC_LED_OVERRIDE)));
  5414. }
  5415. if (CHIP_IS_E1(bp) &&
  5416. ((speed == SPEED_2500) ||
  5417. (speed == SPEED_1000) ||
  5418. (speed == SPEED_100) ||
  5419. (speed == SPEED_10))) {
  5420. /*
  5421. * On Everest 1 Ax chip versions for speeds less than
  5422. * 10G LED scheme is different
  5423. */
  5424. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
  5425. + port*4, 1);
  5426. REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
  5427. port*4, 0);
  5428. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
  5429. port*4, 1);
  5430. }
  5431. break;
  5432. default:
  5433. rc = -EINVAL;
  5434. DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
  5435. mode);
  5436. break;
  5437. }
  5438. return rc;
  5439. }
  5440. /*
  5441. * This function comes to reflect the actual link state read DIRECTLY from the
  5442. * HW
  5443. */
  5444. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  5445. u8 is_serdes)
  5446. {
  5447. struct bnx2x *bp = params->bp;
  5448. u16 gp_status = 0, phy_index = 0;
  5449. u8 ext_phy_link_up = 0, serdes_phy_type;
  5450. struct link_vars temp_vars;
  5451. struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
  5452. if (CHIP_IS_E3(bp)) {
  5453. u16 link_up;
  5454. if (params->req_line_speed[LINK_CONFIG_IDX(INT_PHY)]
  5455. > SPEED_10000) {
  5456. /* Check 20G link */
  5457. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5458. 1, &link_up);
  5459. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5460. 1, &link_up);
  5461. link_up &= (1<<2);
  5462. } else {
  5463. /* Check 10G link and below*/
  5464. u8 lane = bnx2x_get_warpcore_lane(int_phy, params);
  5465. bnx2x_cl45_read(bp, int_phy, MDIO_WC_DEVAD,
  5466. MDIO_WC_REG_GP2_STATUS_GP_2_1,
  5467. &gp_status);
  5468. gp_status = ((gp_status >> 8) & 0xf) |
  5469. ((gp_status >> 12) & 0xf);
  5470. link_up = gp_status & (1 << lane);
  5471. }
  5472. if (!link_up)
  5473. return -ESRCH;
  5474. } else {
  5475. CL22_RD_OVER_CL45(bp, int_phy,
  5476. MDIO_REG_BANK_GP_STATUS,
  5477. MDIO_GP_STATUS_TOP_AN_STATUS1,
  5478. &gp_status);
  5479. /* link is up only if both local phy and external phy are up */
  5480. if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
  5481. return -ESRCH;
  5482. }
  5483. /* In XGXS loopback mode, do not check external PHY */
  5484. if (params->loopback_mode == LOOPBACK_XGXS)
  5485. return 0;
  5486. switch (params->num_phys) {
  5487. case 1:
  5488. /* No external PHY */
  5489. return 0;
  5490. case 2:
  5491. ext_phy_link_up = params->phy[EXT_PHY1].read_status(
  5492. &params->phy[EXT_PHY1],
  5493. params, &temp_vars);
  5494. break;
  5495. case 3: /* Dual Media */
  5496. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5497. phy_index++) {
  5498. serdes_phy_type = ((params->phy[phy_index].media_type ==
  5499. ETH_PHY_SFP_FIBER) ||
  5500. (params->phy[phy_index].media_type ==
  5501. ETH_PHY_XFP_FIBER) ||
  5502. (params->phy[phy_index].media_type ==
  5503. ETH_PHY_DA_TWINAX));
  5504. if (is_serdes != serdes_phy_type)
  5505. continue;
  5506. if (params->phy[phy_index].read_status) {
  5507. ext_phy_link_up |=
  5508. params->phy[phy_index].read_status(
  5509. &params->phy[phy_index],
  5510. params, &temp_vars);
  5511. }
  5512. }
  5513. break;
  5514. }
  5515. if (ext_phy_link_up)
  5516. return 0;
  5517. return -ESRCH;
  5518. }
  5519. static int bnx2x_link_initialize(struct link_params *params,
  5520. struct link_vars *vars)
  5521. {
  5522. int rc = 0;
  5523. u8 phy_index, non_ext_phy;
  5524. struct bnx2x *bp = params->bp;
  5525. /*
  5526. * In case of external phy existence, the line speed would be the
  5527. * line speed linked up by the external phy. In case it is direct
  5528. * only, then the line_speed during initialization will be
  5529. * equal to the req_line_speed
  5530. */
  5531. vars->line_speed = params->phy[INT_PHY].req_line_speed;
  5532. /*
  5533. * Initialize the internal phy in case this is a direct board
  5534. * (no external phys), or this board has external phy which requires
  5535. * to first.
  5536. */
  5537. if (!USES_WARPCORE(bp))
  5538. bnx2x_prepare_xgxs(&params->phy[INT_PHY], params, vars);
  5539. /* init ext phy and enable link state int */
  5540. non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
  5541. (params->loopback_mode == LOOPBACK_XGXS));
  5542. if (non_ext_phy ||
  5543. (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
  5544. (params->loopback_mode == LOOPBACK_EXT_PHY)) {
  5545. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  5546. if (vars->line_speed == SPEED_AUTO_NEG &&
  5547. (CHIP_IS_E1x(bp) ||
  5548. CHIP_IS_E2(bp)))
  5549. bnx2x_set_parallel_detection(phy, params);
  5550. if (params->phy[INT_PHY].config_init)
  5551. params->phy[INT_PHY].config_init(phy,
  5552. params,
  5553. vars);
  5554. }
  5555. /* Init external phy*/
  5556. if (non_ext_phy) {
  5557. if (params->phy[INT_PHY].supported &
  5558. SUPPORTED_FIBRE)
  5559. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5560. } else {
  5561. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5562. phy_index++) {
  5563. /*
  5564. * No need to initialize second phy in case of first
  5565. * phy only selection. In case of second phy, we do
  5566. * need to initialize the first phy, since they are
  5567. * connected.
  5568. */
  5569. if (params->phy[phy_index].supported &
  5570. SUPPORTED_FIBRE)
  5571. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5572. if (phy_index == EXT_PHY2 &&
  5573. (bnx2x_phy_selection(params) ==
  5574. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
  5575. DP(NETIF_MSG_LINK,
  5576. "Not initializing second phy\n");
  5577. continue;
  5578. }
  5579. params->phy[phy_index].config_init(
  5580. &params->phy[phy_index],
  5581. params, vars);
  5582. }
  5583. }
  5584. /* Reset the interrupt indication after phy was initialized */
  5585. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
  5586. params->port*4,
  5587. (NIG_STATUS_XGXS0_LINK10G |
  5588. NIG_STATUS_XGXS0_LINK_STATUS |
  5589. NIG_STATUS_SERDES0_LINK_STATUS |
  5590. NIG_MASK_MI_INT));
  5591. bnx2x_update_mng(params, vars->link_status);
  5592. return rc;
  5593. }
  5594. static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
  5595. struct link_params *params)
  5596. {
  5597. /* reset the SerDes/XGXS */
  5598. REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
  5599. (0x1ff << (params->port*16)));
  5600. }
  5601. static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
  5602. struct link_params *params)
  5603. {
  5604. struct bnx2x *bp = params->bp;
  5605. u8 gpio_port;
  5606. /* HW reset */
  5607. if (CHIP_IS_E2(bp))
  5608. gpio_port = BP_PATH(bp);
  5609. else
  5610. gpio_port = params->port;
  5611. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5612. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5613. gpio_port);
  5614. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  5615. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5616. gpio_port);
  5617. DP(NETIF_MSG_LINK, "reset external PHY\n");
  5618. }
  5619. static int bnx2x_update_link_down(struct link_params *params,
  5620. struct link_vars *vars)
  5621. {
  5622. struct bnx2x *bp = params->bp;
  5623. u8 port = params->port;
  5624. DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
  5625. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  5626. vars->phy_flags &= ~PHY_PHYSICAL_LINK_FLAG;
  5627. /* indicate no mac active */
  5628. vars->mac_type = MAC_TYPE_NONE;
  5629. /* update shared memory */
  5630. vars->link_status &= ~(LINK_STATUS_SPEED_AND_DUPLEX_MASK |
  5631. LINK_STATUS_LINK_UP |
  5632. LINK_STATUS_PHYSICAL_LINK_FLAG |
  5633. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE |
  5634. LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK |
  5635. LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK |
  5636. LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK);
  5637. vars->line_speed = 0;
  5638. bnx2x_update_mng(params, vars->link_status);
  5639. /* activate nig drain */
  5640. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  5641. /* disable emac */
  5642. if (!CHIP_IS_E3(bp))
  5643. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5644. msleep(10);
  5645. /* reset BigMac/Xmac */
  5646. if (CHIP_IS_E1x(bp) ||
  5647. CHIP_IS_E2(bp)) {
  5648. bnx2x_bmac_rx_disable(bp, params->port);
  5649. REG_WR(bp, GRCBASE_MISC +
  5650. MISC_REGISTERS_RESET_REG_2_CLEAR,
  5651. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  5652. }
  5653. if (CHIP_IS_E3(bp)) {
  5654. bnx2x_xmac_disable(params);
  5655. bnx2x_umac_disable(params);
  5656. }
  5657. return 0;
  5658. }
  5659. static int bnx2x_update_link_up(struct link_params *params,
  5660. struct link_vars *vars,
  5661. u8 link_10g)
  5662. {
  5663. struct bnx2x *bp = params->bp;
  5664. u8 port = params->port;
  5665. int rc = 0;
  5666. vars->link_status |= (LINK_STATUS_LINK_UP |
  5667. LINK_STATUS_PHYSICAL_LINK_FLAG);
  5668. vars->phy_flags |= PHY_PHYSICAL_LINK_FLAG;
  5669. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  5670. vars->link_status |=
  5671. LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
  5672. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  5673. vars->link_status |=
  5674. LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
  5675. if (USES_WARPCORE(bp)) {
  5676. if (link_10g) {
  5677. if (bnx2x_xmac_enable(params, vars, 0) ==
  5678. -ESRCH) {
  5679. DP(NETIF_MSG_LINK, "Found errors on XMAC\n");
  5680. vars->link_up = 0;
  5681. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5682. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5683. }
  5684. } else
  5685. bnx2x_umac_enable(params, vars, 0);
  5686. bnx2x_set_led(params, vars,
  5687. LED_MODE_OPER, vars->line_speed);
  5688. }
  5689. if ((CHIP_IS_E1x(bp) ||
  5690. CHIP_IS_E2(bp))) {
  5691. if (link_10g) {
  5692. if (bnx2x_bmac_enable(params, vars, 0) ==
  5693. -ESRCH) {
  5694. DP(NETIF_MSG_LINK, "Found errors on BMAC\n");
  5695. vars->link_up = 0;
  5696. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  5697. vars->link_status &= ~LINK_STATUS_LINK_UP;
  5698. }
  5699. bnx2x_set_led(params, vars,
  5700. LED_MODE_OPER, SPEED_10000);
  5701. } else {
  5702. rc = bnx2x_emac_program(params, vars);
  5703. bnx2x_emac_enable(params, vars, 0);
  5704. /* AN complete? */
  5705. if ((vars->link_status &
  5706. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
  5707. && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
  5708. SINGLE_MEDIA_DIRECT(params))
  5709. bnx2x_set_gmii_tx_driver(params);
  5710. }
  5711. }
  5712. /* PBF - link up */
  5713. if (CHIP_IS_E1x(bp))
  5714. rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
  5715. vars->line_speed);
  5716. /* disable drain */
  5717. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
  5718. /* update shared memory */
  5719. bnx2x_update_mng(params, vars->link_status);
  5720. msleep(20);
  5721. return rc;
  5722. }
  5723. /*
  5724. * The bnx2x_link_update function should be called upon link
  5725. * interrupt.
  5726. * Link is considered up as follows:
  5727. * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
  5728. * to be up
  5729. * - SINGLE_MEDIA - The link between the 577xx and the external
  5730. * phy (XGXS) need to up as well as the external link of the
  5731. * phy (PHY_EXT1)
  5732. * - DUAL_MEDIA - The link between the 577xx and the first
  5733. * external phy needs to be up, and at least one of the 2
  5734. * external phy link must be up.
  5735. */
  5736. int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
  5737. {
  5738. struct bnx2x *bp = params->bp;
  5739. struct link_vars phy_vars[MAX_PHYS];
  5740. u8 port = params->port;
  5741. u8 link_10g_plus, phy_index;
  5742. u8 ext_phy_link_up = 0, cur_link_up;
  5743. int rc = 0;
  5744. u8 is_mi_int = 0;
  5745. u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
  5746. u8 active_external_phy = INT_PHY;
  5747. vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
  5748. for (phy_index = INT_PHY; phy_index < params->num_phys;
  5749. phy_index++) {
  5750. phy_vars[phy_index].flow_ctrl = 0;
  5751. phy_vars[phy_index].link_status = 0;
  5752. phy_vars[phy_index].line_speed = 0;
  5753. phy_vars[phy_index].duplex = DUPLEX_FULL;
  5754. phy_vars[phy_index].phy_link_up = 0;
  5755. phy_vars[phy_index].link_up = 0;
  5756. phy_vars[phy_index].fault_detected = 0;
  5757. }
  5758. if (USES_WARPCORE(bp))
  5759. bnx2x_set_aer_mmd(params, &params->phy[INT_PHY]);
  5760. DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
  5761. port, (vars->phy_flags & PHY_XGXS_FLAG),
  5762. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  5763. is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
  5764. port*0x18) > 0);
  5765. DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
  5766. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  5767. is_mi_int,
  5768. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
  5769. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  5770. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  5771. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  5772. /* disable emac */
  5773. if (!CHIP_IS_E3(bp))
  5774. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  5775. /*
  5776. * Step 1:
  5777. * Check external link change only for external phys, and apply
  5778. * priority selection between them in case the link on both phys
  5779. * is up. Note that instead of the common vars, a temporary
  5780. * vars argument is used since each phy may have different link/
  5781. * speed/duplex result
  5782. */
  5783. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5784. phy_index++) {
  5785. struct bnx2x_phy *phy = &params->phy[phy_index];
  5786. if (!phy->read_status)
  5787. continue;
  5788. /* Read link status and params of this ext phy */
  5789. cur_link_up = phy->read_status(phy, params,
  5790. &phy_vars[phy_index]);
  5791. if (cur_link_up) {
  5792. DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
  5793. phy_index);
  5794. } else {
  5795. DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
  5796. phy_index);
  5797. continue;
  5798. }
  5799. if (!ext_phy_link_up) {
  5800. ext_phy_link_up = 1;
  5801. active_external_phy = phy_index;
  5802. } else {
  5803. switch (bnx2x_phy_selection(params)) {
  5804. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  5805. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  5806. /*
  5807. * In this option, the first PHY makes sure to pass the
  5808. * traffic through itself only.
  5809. * Its not clear how to reset the link on the second phy
  5810. */
  5811. active_external_phy = EXT_PHY1;
  5812. break;
  5813. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  5814. /*
  5815. * In this option, the first PHY makes sure to pass the
  5816. * traffic through the second PHY.
  5817. */
  5818. active_external_phy = EXT_PHY2;
  5819. break;
  5820. default:
  5821. /*
  5822. * Link indication on both PHYs with the following cases
  5823. * is invalid:
  5824. * - FIRST_PHY means that second phy wasn't initialized,
  5825. * hence its link is expected to be down
  5826. * - SECOND_PHY means that first phy should not be able
  5827. * to link up by itself (using configuration)
  5828. * - DEFAULT should be overriden during initialiazation
  5829. */
  5830. DP(NETIF_MSG_LINK, "Invalid link indication"
  5831. "mpc=0x%x. DISABLING LINK !!!\n",
  5832. params->multi_phy_config);
  5833. ext_phy_link_up = 0;
  5834. break;
  5835. }
  5836. }
  5837. }
  5838. prev_line_speed = vars->line_speed;
  5839. /*
  5840. * Step 2:
  5841. * Read the status of the internal phy. In case of
  5842. * DIRECT_SINGLE_MEDIA board, this link is the external link,
  5843. * otherwise this is the link between the 577xx and the first
  5844. * external phy
  5845. */
  5846. if (params->phy[INT_PHY].read_status)
  5847. params->phy[INT_PHY].read_status(
  5848. &params->phy[INT_PHY],
  5849. params, vars);
  5850. /*
  5851. * The INT_PHY flow control reside in the vars. This include the
  5852. * case where the speed or flow control are not set to AUTO.
  5853. * Otherwise, the active external phy flow control result is set
  5854. * to the vars. The ext_phy_line_speed is needed to check if the
  5855. * speed is different between the internal phy and external phy.
  5856. * This case may be result of intermediate link speed change.
  5857. */
  5858. if (active_external_phy > INT_PHY) {
  5859. vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
  5860. /*
  5861. * Link speed is taken from the XGXS. AN and FC result from
  5862. * the external phy.
  5863. */
  5864. vars->link_status |= phy_vars[active_external_phy].link_status;
  5865. /*
  5866. * if active_external_phy is first PHY and link is up - disable
  5867. * disable TX on second external PHY
  5868. */
  5869. if (active_external_phy == EXT_PHY1) {
  5870. if (params->phy[EXT_PHY2].phy_specific_func) {
  5871. DP(NETIF_MSG_LINK,
  5872. "Disabling TX on EXT_PHY2\n");
  5873. params->phy[EXT_PHY2].phy_specific_func(
  5874. &params->phy[EXT_PHY2],
  5875. params, DISABLE_TX);
  5876. }
  5877. }
  5878. ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
  5879. vars->duplex = phy_vars[active_external_phy].duplex;
  5880. if (params->phy[active_external_phy].supported &
  5881. SUPPORTED_FIBRE)
  5882. vars->link_status |= LINK_STATUS_SERDES_LINK;
  5883. else
  5884. vars->link_status &= ~LINK_STATUS_SERDES_LINK;
  5885. DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
  5886. active_external_phy);
  5887. }
  5888. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  5889. phy_index++) {
  5890. if (params->phy[phy_index].flags &
  5891. FLAGS_REARM_LATCH_SIGNAL) {
  5892. bnx2x_rearm_latch_signal(bp, port,
  5893. phy_index ==
  5894. active_external_phy);
  5895. break;
  5896. }
  5897. }
  5898. DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
  5899. " ext_phy_line_speed = %d\n", vars->flow_ctrl,
  5900. vars->link_status, ext_phy_line_speed);
  5901. /*
  5902. * Upon link speed change set the NIG into drain mode. Comes to
  5903. * deals with possible FIFO glitch due to clk change when speed
  5904. * is decreased without link down indicator
  5905. */
  5906. if (vars->phy_link_up) {
  5907. if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
  5908. (ext_phy_line_speed != vars->line_speed)) {
  5909. DP(NETIF_MSG_LINK, "Internal link speed %d is"
  5910. " different than the external"
  5911. " link speed %d\n", vars->line_speed,
  5912. ext_phy_line_speed);
  5913. vars->phy_link_up = 0;
  5914. } else if (prev_line_speed != vars->line_speed) {
  5915. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
  5916. 0);
  5917. msleep(1);
  5918. }
  5919. }
  5920. /* anything 10 and over uses the bmac */
  5921. link_10g_plus = (vars->line_speed >= SPEED_10000);
  5922. bnx2x_link_int_ack(params, vars, link_10g_plus);
  5923. /*
  5924. * In case external phy link is up, and internal link is down
  5925. * (not initialized yet probably after link initialization, it
  5926. * needs to be initialized.
  5927. * Note that after link down-up as result of cable plug, the xgxs
  5928. * link would probably become up again without the need
  5929. * initialize it
  5930. */
  5931. if (!(SINGLE_MEDIA_DIRECT(params))) {
  5932. DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
  5933. " init_preceding = %d\n", ext_phy_link_up,
  5934. vars->phy_link_up,
  5935. params->phy[EXT_PHY1].flags &
  5936. FLAGS_INIT_XGXS_FIRST);
  5937. if (!(params->phy[EXT_PHY1].flags &
  5938. FLAGS_INIT_XGXS_FIRST)
  5939. && ext_phy_link_up && !vars->phy_link_up) {
  5940. vars->line_speed = ext_phy_line_speed;
  5941. if (vars->line_speed < SPEED_1000)
  5942. vars->phy_flags |= PHY_SGMII_FLAG;
  5943. else
  5944. vars->phy_flags &= ~PHY_SGMII_FLAG;
  5945. if (params->phy[INT_PHY].config_init)
  5946. params->phy[INT_PHY].config_init(
  5947. &params->phy[INT_PHY], params,
  5948. vars);
  5949. }
  5950. }
  5951. /*
  5952. * Link is up only if both local phy and external phy (in case of
  5953. * non-direct board) are up and no fault detected on active PHY.
  5954. */
  5955. vars->link_up = (vars->phy_link_up &&
  5956. (ext_phy_link_up ||
  5957. SINGLE_MEDIA_DIRECT(params)) &&
  5958. (phy_vars[active_external_phy].fault_detected == 0));
  5959. if (vars->link_up)
  5960. rc = bnx2x_update_link_up(params, vars, link_10g_plus);
  5961. else
  5962. rc = bnx2x_update_link_down(params, vars);
  5963. return rc;
  5964. }
  5965. /*****************************************************************************/
  5966. /* External Phy section */
  5967. /*****************************************************************************/
  5968. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
  5969. {
  5970. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5971. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  5972. msleep(1);
  5973. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  5974. MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
  5975. }
  5976. static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
  5977. u32 spirom_ver, u32 ver_addr)
  5978. {
  5979. DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
  5980. (u16)(spirom_ver>>16), (u16)spirom_ver, port);
  5981. if (ver_addr)
  5982. REG_WR(bp, ver_addr, spirom_ver);
  5983. }
  5984. static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
  5985. struct bnx2x_phy *phy,
  5986. u8 port)
  5987. {
  5988. u16 fw_ver1, fw_ver2;
  5989. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  5990. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  5991. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  5992. MDIO_PMA_REG_ROM_VER2, &fw_ver2);
  5993. bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
  5994. phy->ver_addr);
  5995. }
  5996. static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
  5997. struct bnx2x_phy *phy,
  5998. struct link_vars *vars)
  5999. {
  6000. u16 val;
  6001. bnx2x_cl45_read(bp, phy,
  6002. MDIO_AN_DEVAD,
  6003. MDIO_AN_REG_STATUS, &val);
  6004. bnx2x_cl45_read(bp, phy,
  6005. MDIO_AN_DEVAD,
  6006. MDIO_AN_REG_STATUS, &val);
  6007. if (val & (1<<5))
  6008. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  6009. if ((val & (1<<0)) == 0)
  6010. vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
  6011. }
  6012. /******************************************************************/
  6013. /* common BCM8073/BCM8727 PHY SECTION */
  6014. /******************************************************************/
  6015. static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
  6016. struct link_params *params,
  6017. struct link_vars *vars)
  6018. {
  6019. struct bnx2x *bp = params->bp;
  6020. if (phy->req_line_speed == SPEED_10 ||
  6021. phy->req_line_speed == SPEED_100) {
  6022. vars->flow_ctrl = phy->req_flow_ctrl;
  6023. return;
  6024. }
  6025. if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
  6026. (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
  6027. u16 pause_result;
  6028. u16 ld_pause; /* local */
  6029. u16 lp_pause; /* link partner */
  6030. bnx2x_cl45_read(bp, phy,
  6031. MDIO_AN_DEVAD,
  6032. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  6033. bnx2x_cl45_read(bp, phy,
  6034. MDIO_AN_DEVAD,
  6035. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  6036. pause_result = (ld_pause &
  6037. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
  6038. pause_result |= (lp_pause &
  6039. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
  6040. bnx2x_pause_resolve(vars, pause_result);
  6041. DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
  6042. pause_result);
  6043. }
  6044. }
  6045. static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
  6046. struct bnx2x_phy *phy,
  6047. u8 port)
  6048. {
  6049. u32 count = 0;
  6050. u16 fw_ver1, fw_msgout;
  6051. int rc = 0;
  6052. /* Boot port from external ROM */
  6053. /* EDC grst */
  6054. bnx2x_cl45_write(bp, phy,
  6055. MDIO_PMA_DEVAD,
  6056. MDIO_PMA_REG_GEN_CTRL,
  6057. 0x0001);
  6058. /* ucode reboot and rst */
  6059. bnx2x_cl45_write(bp, phy,
  6060. MDIO_PMA_DEVAD,
  6061. MDIO_PMA_REG_GEN_CTRL,
  6062. 0x008c);
  6063. bnx2x_cl45_write(bp, phy,
  6064. MDIO_PMA_DEVAD,
  6065. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  6066. /* Reset internal microprocessor */
  6067. bnx2x_cl45_write(bp, phy,
  6068. MDIO_PMA_DEVAD,
  6069. MDIO_PMA_REG_GEN_CTRL,
  6070. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  6071. /* Release srst bit */
  6072. bnx2x_cl45_write(bp, phy,
  6073. MDIO_PMA_DEVAD,
  6074. MDIO_PMA_REG_GEN_CTRL,
  6075. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  6076. /* Delay 100ms per the PHY specifications */
  6077. msleep(100);
  6078. /* 8073 sometimes taking longer to download */
  6079. do {
  6080. count++;
  6081. if (count > 300) {
  6082. DP(NETIF_MSG_LINK,
  6083. "bnx2x_8073_8727_external_rom_boot port %x:"
  6084. "Download failed. fw version = 0x%x\n",
  6085. port, fw_ver1);
  6086. rc = -EINVAL;
  6087. break;
  6088. }
  6089. bnx2x_cl45_read(bp, phy,
  6090. MDIO_PMA_DEVAD,
  6091. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  6092. bnx2x_cl45_read(bp, phy,
  6093. MDIO_PMA_DEVAD,
  6094. MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
  6095. msleep(1);
  6096. } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
  6097. ((fw_msgout & 0xff) != 0x03 && (phy->type ==
  6098. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
  6099. /* Clear ser_boot_ctl bit */
  6100. bnx2x_cl45_write(bp, phy,
  6101. MDIO_PMA_DEVAD,
  6102. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  6103. bnx2x_save_bcm_spirom_ver(bp, phy, port);
  6104. DP(NETIF_MSG_LINK,
  6105. "bnx2x_8073_8727_external_rom_boot port %x:"
  6106. "Download complete. fw version = 0x%x\n",
  6107. port, fw_ver1);
  6108. return rc;
  6109. }
  6110. /******************************************************************/
  6111. /* BCM8073 PHY SECTION */
  6112. /******************************************************************/
  6113. static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
  6114. {
  6115. /* This is only required for 8073A1, version 102 only */
  6116. u16 val;
  6117. /* Read 8073 HW revision*/
  6118. bnx2x_cl45_read(bp, phy,
  6119. MDIO_PMA_DEVAD,
  6120. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6121. if (val != 1) {
  6122. /* No need to workaround in 8073 A1 */
  6123. return 0;
  6124. }
  6125. bnx2x_cl45_read(bp, phy,
  6126. MDIO_PMA_DEVAD,
  6127. MDIO_PMA_REG_ROM_VER2, &val);
  6128. /* SNR should be applied only for version 0x102 */
  6129. if (val != 0x102)
  6130. return 0;
  6131. return 1;
  6132. }
  6133. static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
  6134. {
  6135. u16 val, cnt, cnt1 ;
  6136. bnx2x_cl45_read(bp, phy,
  6137. MDIO_PMA_DEVAD,
  6138. MDIO_PMA_REG_8073_CHIP_REV, &val);
  6139. if (val > 0) {
  6140. /* No need to workaround in 8073 A1 */
  6141. return 0;
  6142. }
  6143. /* XAUI workaround in 8073 A0: */
  6144. /*
  6145. * After loading the boot ROM and restarting Autoneg, poll
  6146. * Dev1, Reg $C820:
  6147. */
  6148. for (cnt = 0; cnt < 1000; cnt++) {
  6149. bnx2x_cl45_read(bp, phy,
  6150. MDIO_PMA_DEVAD,
  6151. MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6152. &val);
  6153. /*
  6154. * If bit [14] = 0 or bit [13] = 0, continue on with
  6155. * system initialization (XAUI work-around not required, as
  6156. * these bits indicate 2.5G or 1G link up).
  6157. */
  6158. if (!(val & (1<<14)) || !(val & (1<<13))) {
  6159. DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
  6160. return 0;
  6161. } else if (!(val & (1<<15))) {
  6162. DP(NETIF_MSG_LINK, "bit 15 went off\n");
  6163. /*
  6164. * If bit 15 is 0, then poll Dev1, Reg $C841 until it's
  6165. * MSB (bit15) goes to 1 (indicating that the XAUI
  6166. * workaround has completed), then continue on with
  6167. * system initialization.
  6168. */
  6169. for (cnt1 = 0; cnt1 < 1000; cnt1++) {
  6170. bnx2x_cl45_read(bp, phy,
  6171. MDIO_PMA_DEVAD,
  6172. MDIO_PMA_REG_8073_XAUI_WA, &val);
  6173. if (val & (1<<15)) {
  6174. DP(NETIF_MSG_LINK,
  6175. "XAUI workaround has completed\n");
  6176. return 0;
  6177. }
  6178. msleep(3);
  6179. }
  6180. break;
  6181. }
  6182. msleep(3);
  6183. }
  6184. DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
  6185. return -EINVAL;
  6186. }
  6187. static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
  6188. {
  6189. /* Force KR or KX */
  6190. bnx2x_cl45_write(bp, phy,
  6191. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  6192. bnx2x_cl45_write(bp, phy,
  6193. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
  6194. bnx2x_cl45_write(bp, phy,
  6195. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
  6196. bnx2x_cl45_write(bp, phy,
  6197. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  6198. }
  6199. static void bnx2x_8073_set_pause_cl37(struct link_params *params,
  6200. struct bnx2x_phy *phy,
  6201. struct link_vars *vars)
  6202. {
  6203. u16 cl37_val;
  6204. struct bnx2x *bp = params->bp;
  6205. bnx2x_cl45_read(bp, phy,
  6206. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
  6207. cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6208. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  6209. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  6210. if ((vars->ieee_fc &
  6211. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
  6212. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
  6213. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
  6214. }
  6215. if ((vars->ieee_fc &
  6216. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  6217. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  6218. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  6219. }
  6220. if ((vars->ieee_fc &
  6221. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  6222. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  6223. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  6224. }
  6225. DP(NETIF_MSG_LINK,
  6226. "Ext phy AN advertize cl37 0x%x\n", cl37_val);
  6227. bnx2x_cl45_write(bp, phy,
  6228. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
  6229. msleep(500);
  6230. }
  6231. static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
  6232. struct link_params *params,
  6233. struct link_vars *vars)
  6234. {
  6235. struct bnx2x *bp = params->bp;
  6236. u16 val = 0, tmp1;
  6237. u8 gpio_port;
  6238. DP(NETIF_MSG_LINK, "Init 8073\n");
  6239. if (CHIP_IS_E2(bp))
  6240. gpio_port = BP_PATH(bp);
  6241. else
  6242. gpio_port = params->port;
  6243. /* Restore normal power mode*/
  6244. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6245. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6246. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  6247. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  6248. /* enable LASI */
  6249. bnx2x_cl45_write(bp, phy,
  6250. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL, (1<<2));
  6251. bnx2x_cl45_write(bp, phy,
  6252. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x0004);
  6253. bnx2x_8073_set_pause_cl37(params, phy, vars);
  6254. bnx2x_cl45_read(bp, phy,
  6255. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  6256. bnx2x_cl45_read(bp, phy,
  6257. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  6258. DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
  6259. /* Swap polarity if required - Must be done only in non-1G mode */
  6260. if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6261. /* Configure the 8073 to swap _P and _N of the KR lines */
  6262. DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
  6263. /* 10G Rx/Tx and 1G Tx signal polarity swap */
  6264. bnx2x_cl45_read(bp, phy,
  6265. MDIO_PMA_DEVAD,
  6266. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
  6267. bnx2x_cl45_write(bp, phy,
  6268. MDIO_PMA_DEVAD,
  6269. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
  6270. (val | (3<<9)));
  6271. }
  6272. /* Enable CL37 BAM */
  6273. if (REG_RD(bp, params->shmem_base +
  6274. offsetof(struct shmem_region, dev_info.
  6275. port_hw_config[params->port].default_cfg)) &
  6276. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  6277. bnx2x_cl45_read(bp, phy,
  6278. MDIO_AN_DEVAD,
  6279. MDIO_AN_REG_8073_BAM, &val);
  6280. bnx2x_cl45_write(bp, phy,
  6281. MDIO_AN_DEVAD,
  6282. MDIO_AN_REG_8073_BAM, val | 1);
  6283. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  6284. }
  6285. if (params->loopback_mode == LOOPBACK_EXT) {
  6286. bnx2x_807x_force_10G(bp, phy);
  6287. DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
  6288. return 0;
  6289. } else {
  6290. bnx2x_cl45_write(bp, phy,
  6291. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
  6292. }
  6293. if (phy->req_line_speed != SPEED_AUTO_NEG) {
  6294. if (phy->req_line_speed == SPEED_10000) {
  6295. val = (1<<7);
  6296. } else if (phy->req_line_speed == SPEED_2500) {
  6297. val = (1<<5);
  6298. /*
  6299. * Note that 2.5G works only when used with 1G
  6300. * advertisement
  6301. */
  6302. } else
  6303. val = (1<<5);
  6304. } else {
  6305. val = 0;
  6306. if (phy->speed_cap_mask &
  6307. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  6308. val |= (1<<7);
  6309. /* Note that 2.5G works only when used with 1G advertisement */
  6310. if (phy->speed_cap_mask &
  6311. (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
  6312. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  6313. val |= (1<<5);
  6314. DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
  6315. }
  6316. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
  6317. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
  6318. if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
  6319. (phy->req_line_speed == SPEED_AUTO_NEG)) ||
  6320. (phy->req_line_speed == SPEED_2500)) {
  6321. u16 phy_ver;
  6322. /* Allow 2.5G for A1 and above */
  6323. bnx2x_cl45_read(bp, phy,
  6324. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
  6325. &phy_ver);
  6326. DP(NETIF_MSG_LINK, "Add 2.5G\n");
  6327. if (phy_ver > 0)
  6328. tmp1 |= 1;
  6329. else
  6330. tmp1 &= 0xfffe;
  6331. } else {
  6332. DP(NETIF_MSG_LINK, "Disable 2.5G\n");
  6333. tmp1 &= 0xfffe;
  6334. }
  6335. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
  6336. /* Add support for CL37 (passive mode) II */
  6337. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
  6338. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
  6339. (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
  6340. 0x20 : 0x40)));
  6341. /* Add support for CL37 (passive mode) III */
  6342. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  6343. /*
  6344. * The SNR will improve about 2db by changing BW and FEE main
  6345. * tap. Rest commands are executed after link is up
  6346. * Change FFE main cursor to 5 in EDC register
  6347. */
  6348. if (bnx2x_8073_is_snr_needed(bp, phy))
  6349. bnx2x_cl45_write(bp, phy,
  6350. MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
  6351. 0xFB0C);
  6352. /* Enable FEC (Forware Error Correction) Request in the AN */
  6353. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
  6354. tmp1 |= (1<<15);
  6355. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
  6356. bnx2x_ext_phy_set_pause(params, phy, vars);
  6357. /* Restart autoneg */
  6358. msleep(500);
  6359. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  6360. DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
  6361. ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
  6362. return 0;
  6363. }
  6364. static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
  6365. struct link_params *params,
  6366. struct link_vars *vars)
  6367. {
  6368. struct bnx2x *bp = params->bp;
  6369. u8 link_up = 0;
  6370. u16 val1, val2;
  6371. u16 link_status = 0;
  6372. u16 an1000_status = 0;
  6373. bnx2x_cl45_read(bp, phy,
  6374. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  6375. DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
  6376. /* clear the interrupt LASI status register */
  6377. bnx2x_cl45_read(bp, phy,
  6378. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6379. bnx2x_cl45_read(bp, phy,
  6380. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
  6381. DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
  6382. /* Clear MSG-OUT */
  6383. bnx2x_cl45_read(bp, phy,
  6384. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  6385. /* Check the LASI */
  6386. bnx2x_cl45_read(bp, phy,
  6387. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  6388. DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
  6389. /* Check the link status */
  6390. bnx2x_cl45_read(bp, phy,
  6391. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  6392. DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
  6393. bnx2x_cl45_read(bp, phy,
  6394. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6395. bnx2x_cl45_read(bp, phy,
  6396. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6397. link_up = ((val1 & 4) == 4);
  6398. DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
  6399. if (link_up &&
  6400. ((phy->req_line_speed != SPEED_10000))) {
  6401. if (bnx2x_8073_xaui_wa(bp, phy) != 0)
  6402. return 0;
  6403. }
  6404. bnx2x_cl45_read(bp, phy,
  6405. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6406. bnx2x_cl45_read(bp, phy,
  6407. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  6408. /* Check the link status on 1.1.2 */
  6409. bnx2x_cl45_read(bp, phy,
  6410. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6411. bnx2x_cl45_read(bp, phy,
  6412. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6413. DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
  6414. "an_link_status=0x%x\n", val2, val1, an1000_status);
  6415. link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
  6416. if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
  6417. /*
  6418. * The SNR will improve about 2dbby changing the BW and FEE main
  6419. * tap. The 1st write to change FFE main tap is set before
  6420. * restart AN. Change PLL Bandwidth in EDC register
  6421. */
  6422. bnx2x_cl45_write(bp, phy,
  6423. MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
  6424. 0x26BC);
  6425. /* Change CDR Bandwidth in EDC register */
  6426. bnx2x_cl45_write(bp, phy,
  6427. MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
  6428. 0x0333);
  6429. }
  6430. bnx2x_cl45_read(bp, phy,
  6431. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  6432. &link_status);
  6433. /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
  6434. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  6435. link_up = 1;
  6436. vars->line_speed = SPEED_10000;
  6437. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  6438. params->port);
  6439. } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
  6440. link_up = 1;
  6441. vars->line_speed = SPEED_2500;
  6442. DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
  6443. params->port);
  6444. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  6445. link_up = 1;
  6446. vars->line_speed = SPEED_1000;
  6447. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  6448. params->port);
  6449. } else {
  6450. link_up = 0;
  6451. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  6452. params->port);
  6453. }
  6454. if (link_up) {
  6455. /* Swap polarity if required */
  6456. if (params->lane_config &
  6457. PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  6458. /* Configure the 8073 to swap P and N of the KR lines */
  6459. bnx2x_cl45_read(bp, phy,
  6460. MDIO_XS_DEVAD,
  6461. MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
  6462. /*
  6463. * Set bit 3 to invert Rx in 1G mode and clear this bit
  6464. * when it`s in 10G mode.
  6465. */
  6466. if (vars->line_speed == SPEED_1000) {
  6467. DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
  6468. "the 8073\n");
  6469. val1 |= (1<<3);
  6470. } else
  6471. val1 &= ~(1<<3);
  6472. bnx2x_cl45_write(bp, phy,
  6473. MDIO_XS_DEVAD,
  6474. MDIO_XS_REG_8073_RX_CTRL_PCIE,
  6475. val1);
  6476. }
  6477. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  6478. bnx2x_8073_resolve_fc(phy, params, vars);
  6479. vars->duplex = DUPLEX_FULL;
  6480. }
  6481. return link_up;
  6482. }
  6483. static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
  6484. struct link_params *params)
  6485. {
  6486. struct bnx2x *bp = params->bp;
  6487. u8 gpio_port;
  6488. if (CHIP_IS_E2(bp))
  6489. gpio_port = BP_PATH(bp);
  6490. else
  6491. gpio_port = params->port;
  6492. DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
  6493. gpio_port);
  6494. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6495. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  6496. gpio_port);
  6497. }
  6498. /******************************************************************/
  6499. /* BCM8705 PHY SECTION */
  6500. /******************************************************************/
  6501. static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
  6502. struct link_params *params,
  6503. struct link_vars *vars)
  6504. {
  6505. struct bnx2x *bp = params->bp;
  6506. DP(NETIF_MSG_LINK, "init 8705\n");
  6507. /* Restore normal power mode*/
  6508. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6509. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  6510. /* HW reset */
  6511. bnx2x_ext_phy_hw_reset(bp, params->port);
  6512. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  6513. bnx2x_wait_reset_complete(bp, phy, params);
  6514. bnx2x_cl45_write(bp, phy,
  6515. MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
  6516. bnx2x_cl45_write(bp, phy,
  6517. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
  6518. bnx2x_cl45_write(bp, phy,
  6519. MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
  6520. bnx2x_cl45_write(bp, phy,
  6521. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
  6522. /* BCM8705 doesn't have microcode, hence the 0 */
  6523. bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
  6524. return 0;
  6525. }
  6526. static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
  6527. struct link_params *params,
  6528. struct link_vars *vars)
  6529. {
  6530. u8 link_up = 0;
  6531. u16 val1, rx_sd;
  6532. struct bnx2x *bp = params->bp;
  6533. DP(NETIF_MSG_LINK, "read status 8705\n");
  6534. bnx2x_cl45_read(bp, phy,
  6535. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6536. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6537. bnx2x_cl45_read(bp, phy,
  6538. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  6539. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  6540. bnx2x_cl45_read(bp, phy,
  6541. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  6542. bnx2x_cl45_read(bp, phy,
  6543. MDIO_PMA_DEVAD, 0xc809, &val1);
  6544. bnx2x_cl45_read(bp, phy,
  6545. MDIO_PMA_DEVAD, 0xc809, &val1);
  6546. DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
  6547. link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
  6548. if (link_up) {
  6549. vars->line_speed = SPEED_10000;
  6550. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  6551. }
  6552. return link_up;
  6553. }
  6554. /******************************************************************/
  6555. /* SFP+ module Section */
  6556. /******************************************************************/
  6557. static void bnx2x_set_disable_pmd_transmit(struct link_params *params,
  6558. struct bnx2x_phy *phy,
  6559. u8 pmd_dis)
  6560. {
  6561. struct bnx2x *bp = params->bp;
  6562. /*
  6563. * Disable transmitter only for bootcodes which can enable it afterwards
  6564. * (for D3 link)
  6565. */
  6566. if (pmd_dis) {
  6567. if (params->feature_config_flags &
  6568. FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED)
  6569. DP(NETIF_MSG_LINK, "Disabling PMD transmitter\n");
  6570. else {
  6571. DP(NETIF_MSG_LINK, "NOT disabling PMD transmitter\n");
  6572. return;
  6573. }
  6574. } else
  6575. DP(NETIF_MSG_LINK, "Enabling PMD transmitter\n");
  6576. bnx2x_cl45_write(bp, phy,
  6577. MDIO_PMA_DEVAD,
  6578. MDIO_PMA_REG_TX_DISABLE, pmd_dis);
  6579. }
  6580. static u8 bnx2x_get_gpio_port(struct link_params *params)
  6581. {
  6582. u8 gpio_port;
  6583. u32 swap_val, swap_override;
  6584. struct bnx2x *bp = params->bp;
  6585. if (CHIP_IS_E2(bp))
  6586. gpio_port = BP_PATH(bp);
  6587. else
  6588. gpio_port = params->port;
  6589. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  6590. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  6591. return gpio_port ^ (swap_val && swap_override);
  6592. }
  6593. static void bnx2x_sfp_e1e2_set_transmitter(struct link_params *params,
  6594. struct bnx2x_phy *phy,
  6595. u8 tx_en)
  6596. {
  6597. u16 val;
  6598. u8 port = params->port;
  6599. struct bnx2x *bp = params->bp;
  6600. u32 tx_en_mode;
  6601. /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
  6602. tx_en_mode = REG_RD(bp, params->shmem_base +
  6603. offsetof(struct shmem_region,
  6604. dev_info.port_hw_config[port].sfp_ctrl)) &
  6605. PORT_HW_CFG_TX_LASER_MASK;
  6606. DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
  6607. "mode = %x\n", tx_en, port, tx_en_mode);
  6608. switch (tx_en_mode) {
  6609. case PORT_HW_CFG_TX_LASER_MDIO:
  6610. bnx2x_cl45_read(bp, phy,
  6611. MDIO_PMA_DEVAD,
  6612. MDIO_PMA_REG_PHY_IDENTIFIER,
  6613. &val);
  6614. if (tx_en)
  6615. val &= ~(1<<15);
  6616. else
  6617. val |= (1<<15);
  6618. bnx2x_cl45_write(bp, phy,
  6619. MDIO_PMA_DEVAD,
  6620. MDIO_PMA_REG_PHY_IDENTIFIER,
  6621. val);
  6622. break;
  6623. case PORT_HW_CFG_TX_LASER_GPIO0:
  6624. case PORT_HW_CFG_TX_LASER_GPIO1:
  6625. case PORT_HW_CFG_TX_LASER_GPIO2:
  6626. case PORT_HW_CFG_TX_LASER_GPIO3:
  6627. {
  6628. u16 gpio_pin;
  6629. u8 gpio_port, gpio_mode;
  6630. if (tx_en)
  6631. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
  6632. else
  6633. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
  6634. gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
  6635. gpio_port = bnx2x_get_gpio_port(params);
  6636. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  6637. break;
  6638. }
  6639. default:
  6640. DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
  6641. break;
  6642. }
  6643. }
  6644. static void bnx2x_sfp_set_transmitter(struct link_params *params,
  6645. struct bnx2x_phy *phy,
  6646. u8 tx_en)
  6647. {
  6648. struct bnx2x *bp = params->bp;
  6649. DP(NETIF_MSG_LINK, "Setting SFP+ transmitter to %d\n", tx_en);
  6650. if (CHIP_IS_E3(bp))
  6651. bnx2x_sfp_e3_set_transmitter(params, phy, tx_en);
  6652. else
  6653. bnx2x_sfp_e1e2_set_transmitter(params, phy, tx_en);
  6654. }
  6655. static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6656. struct link_params *params,
  6657. u16 addr, u8 byte_cnt, u8 *o_buf)
  6658. {
  6659. struct bnx2x *bp = params->bp;
  6660. u16 val = 0;
  6661. u16 i;
  6662. if (byte_cnt > 16) {
  6663. DP(NETIF_MSG_LINK,
  6664. "Reading from eeprom is limited to 0xf\n");
  6665. return -EINVAL;
  6666. }
  6667. /* Set the read command byte count */
  6668. bnx2x_cl45_write(bp, phy,
  6669. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6670. (byte_cnt | 0xa000));
  6671. /* Set the read command address */
  6672. bnx2x_cl45_write(bp, phy,
  6673. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6674. addr);
  6675. /* Activate read command */
  6676. bnx2x_cl45_write(bp, phy,
  6677. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6678. 0x2c0f);
  6679. /* Wait up to 500us for command complete status */
  6680. for (i = 0; i < 100; i++) {
  6681. bnx2x_cl45_read(bp, phy,
  6682. MDIO_PMA_DEVAD,
  6683. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6684. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6685. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6686. break;
  6687. udelay(5);
  6688. }
  6689. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  6690. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  6691. DP(NETIF_MSG_LINK,
  6692. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  6693. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  6694. return -EINVAL;
  6695. }
  6696. /* Read the buffer */
  6697. for (i = 0; i < byte_cnt; i++) {
  6698. bnx2x_cl45_read(bp, phy,
  6699. MDIO_PMA_DEVAD,
  6700. MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
  6701. o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
  6702. }
  6703. for (i = 0; i < 100; i++) {
  6704. bnx2x_cl45_read(bp, phy,
  6705. MDIO_PMA_DEVAD,
  6706. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6707. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6708. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  6709. return 0;
  6710. msleep(1);
  6711. }
  6712. return -EINVAL;
  6713. }
  6714. static int bnx2x_warpcore_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6715. struct link_params *params,
  6716. u16 addr, u8 byte_cnt,
  6717. u8 *o_buf)
  6718. {
  6719. int rc = 0;
  6720. u8 i, j = 0, cnt = 0;
  6721. u32 data_array[4];
  6722. u16 addr32;
  6723. struct bnx2x *bp = params->bp;
  6724. /*DP(NETIF_MSG_LINK, "bnx2x_direct_read_sfp_module_eeprom:"
  6725. " addr %d, cnt %d\n",
  6726. addr, byte_cnt);*/
  6727. if (byte_cnt > 16) {
  6728. DP(NETIF_MSG_LINK,
  6729. "Reading from eeprom is limited to 16 bytes\n");
  6730. return -EINVAL;
  6731. }
  6732. /* 4 byte aligned address */
  6733. addr32 = addr & (~0x3);
  6734. do {
  6735. rc = bnx2x_bsc_read(params, phy, 0xa0, addr32, 0, byte_cnt,
  6736. data_array);
  6737. } while ((rc != 0) && (++cnt < I2C_WA_RETRY_CNT));
  6738. if (rc == 0) {
  6739. for (i = (addr - addr32); i < byte_cnt + (addr - addr32); i++) {
  6740. o_buf[j] = *((u8 *)data_array + i);
  6741. j++;
  6742. }
  6743. }
  6744. return rc;
  6745. }
  6746. static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6747. struct link_params *params,
  6748. u16 addr, u8 byte_cnt, u8 *o_buf)
  6749. {
  6750. struct bnx2x *bp = params->bp;
  6751. u16 val, i;
  6752. if (byte_cnt > 16) {
  6753. DP(NETIF_MSG_LINK,
  6754. "Reading from eeprom is limited to 0xf\n");
  6755. return -EINVAL;
  6756. }
  6757. /* Need to read from 1.8000 to clear it */
  6758. bnx2x_cl45_read(bp, phy,
  6759. MDIO_PMA_DEVAD,
  6760. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6761. &val);
  6762. /* Set the read command byte count */
  6763. bnx2x_cl45_write(bp, phy,
  6764. MDIO_PMA_DEVAD,
  6765. MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  6766. ((byte_cnt < 2) ? 2 : byte_cnt));
  6767. /* Set the read command address */
  6768. bnx2x_cl45_write(bp, phy,
  6769. MDIO_PMA_DEVAD,
  6770. MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  6771. addr);
  6772. /* Set the destination address */
  6773. bnx2x_cl45_write(bp, phy,
  6774. MDIO_PMA_DEVAD,
  6775. 0x8004,
  6776. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
  6777. /* Activate read command */
  6778. bnx2x_cl45_write(bp, phy,
  6779. MDIO_PMA_DEVAD,
  6780. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  6781. 0x8002);
  6782. /*
  6783. * Wait appropriate time for two-wire command to finish before
  6784. * polling the status register
  6785. */
  6786. msleep(1);
  6787. /* Wait up to 500us for command complete status */
  6788. for (i = 0; i < 100; i++) {
  6789. bnx2x_cl45_read(bp, phy,
  6790. MDIO_PMA_DEVAD,
  6791. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6792. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6793. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  6794. break;
  6795. udelay(5);
  6796. }
  6797. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  6798. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  6799. DP(NETIF_MSG_LINK,
  6800. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  6801. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  6802. return -EFAULT;
  6803. }
  6804. /* Read the buffer */
  6805. for (i = 0; i < byte_cnt; i++) {
  6806. bnx2x_cl45_read(bp, phy,
  6807. MDIO_PMA_DEVAD,
  6808. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
  6809. o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
  6810. }
  6811. for (i = 0; i < 100; i++) {
  6812. bnx2x_cl45_read(bp, phy,
  6813. MDIO_PMA_DEVAD,
  6814. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  6815. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  6816. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  6817. return 0;
  6818. msleep(1);
  6819. }
  6820. return -EINVAL;
  6821. }
  6822. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  6823. struct link_params *params, u16 addr,
  6824. u8 byte_cnt, u8 *o_buf)
  6825. {
  6826. int rc = -EINVAL;
  6827. switch (phy->type) {
  6828. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  6829. rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
  6830. byte_cnt, o_buf);
  6831. break;
  6832. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  6833. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  6834. rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
  6835. byte_cnt, o_buf);
  6836. break;
  6837. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  6838. rc = bnx2x_warpcore_read_sfp_module_eeprom(phy, params, addr,
  6839. byte_cnt, o_buf);
  6840. break;
  6841. }
  6842. return rc;
  6843. }
  6844. static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
  6845. struct link_params *params,
  6846. u16 *edc_mode)
  6847. {
  6848. struct bnx2x *bp = params->bp;
  6849. u32 sync_offset = 0, phy_idx, media_types;
  6850. u8 val, check_limiting_mode = 0;
  6851. *edc_mode = EDC_MODE_LIMITING;
  6852. phy->media_type = ETH_PHY_UNSPECIFIED;
  6853. /* First check for copper cable */
  6854. if (bnx2x_read_sfp_module_eeprom(phy,
  6855. params,
  6856. SFP_EEPROM_CON_TYPE_ADDR,
  6857. 1,
  6858. &val) != 0) {
  6859. DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
  6860. return -EINVAL;
  6861. }
  6862. switch (val) {
  6863. case SFP_EEPROM_CON_TYPE_VAL_COPPER:
  6864. {
  6865. u8 copper_module_type;
  6866. phy->media_type = ETH_PHY_DA_TWINAX;
  6867. /*
  6868. * Check if its active cable (includes SFP+ module)
  6869. * of passive cable
  6870. */
  6871. if (bnx2x_read_sfp_module_eeprom(phy,
  6872. params,
  6873. SFP_EEPROM_FC_TX_TECH_ADDR,
  6874. 1,
  6875. &copper_module_type) != 0) {
  6876. DP(NETIF_MSG_LINK,
  6877. "Failed to read copper-cable-type"
  6878. " from SFP+ EEPROM\n");
  6879. return -EINVAL;
  6880. }
  6881. if (copper_module_type &
  6882. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
  6883. DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
  6884. check_limiting_mode = 1;
  6885. } else if (copper_module_type &
  6886. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
  6887. DP(NETIF_MSG_LINK,
  6888. "Passive Copper cable detected\n");
  6889. *edc_mode =
  6890. EDC_MODE_PASSIVE_DAC;
  6891. } else {
  6892. DP(NETIF_MSG_LINK,
  6893. "Unknown copper-cable-type 0x%x !!!\n",
  6894. copper_module_type);
  6895. return -EINVAL;
  6896. }
  6897. break;
  6898. }
  6899. case SFP_EEPROM_CON_TYPE_VAL_LC:
  6900. phy->media_type = ETH_PHY_SFP_FIBER;
  6901. DP(NETIF_MSG_LINK, "Optic module detected\n");
  6902. check_limiting_mode = 1;
  6903. break;
  6904. default:
  6905. DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
  6906. val);
  6907. return -EINVAL;
  6908. }
  6909. sync_offset = params->shmem_base +
  6910. offsetof(struct shmem_region,
  6911. dev_info.port_hw_config[params->port].media_type);
  6912. media_types = REG_RD(bp, sync_offset);
  6913. /* Update media type for non-PMF sync */
  6914. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  6915. if (&(params->phy[phy_idx]) == phy) {
  6916. media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  6917. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  6918. media_types |= ((phy->media_type &
  6919. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  6920. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  6921. break;
  6922. }
  6923. }
  6924. REG_WR(bp, sync_offset, media_types);
  6925. if (check_limiting_mode) {
  6926. u8 options[SFP_EEPROM_OPTIONS_SIZE];
  6927. if (bnx2x_read_sfp_module_eeprom(phy,
  6928. params,
  6929. SFP_EEPROM_OPTIONS_ADDR,
  6930. SFP_EEPROM_OPTIONS_SIZE,
  6931. options) != 0) {
  6932. DP(NETIF_MSG_LINK,
  6933. "Failed to read Option field from module EEPROM\n");
  6934. return -EINVAL;
  6935. }
  6936. if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
  6937. *edc_mode = EDC_MODE_LINEAR;
  6938. else
  6939. *edc_mode = EDC_MODE_LIMITING;
  6940. }
  6941. DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
  6942. return 0;
  6943. }
  6944. /*
  6945. * This function read the relevant field from the module (SFP+), and verify it
  6946. * is compliant with this board
  6947. */
  6948. static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
  6949. struct link_params *params)
  6950. {
  6951. struct bnx2x *bp = params->bp;
  6952. u32 val, cmd;
  6953. u32 fw_resp, fw_cmd_param;
  6954. char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
  6955. char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
  6956. phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
  6957. val = REG_RD(bp, params->shmem_base +
  6958. offsetof(struct shmem_region, dev_info.
  6959. port_feature_config[params->port].config));
  6960. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  6961. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
  6962. DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
  6963. return 0;
  6964. }
  6965. if (params->feature_config_flags &
  6966. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
  6967. /* Use specific phy request */
  6968. cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
  6969. } else if (params->feature_config_flags &
  6970. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
  6971. /* Use first phy request only in case of non-dual media*/
  6972. if (DUAL_MEDIA(params)) {
  6973. DP(NETIF_MSG_LINK,
  6974. "FW does not support OPT MDL verification\n");
  6975. return -EINVAL;
  6976. }
  6977. cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
  6978. } else {
  6979. /* No support in OPT MDL detection */
  6980. DP(NETIF_MSG_LINK,
  6981. "FW does not support OPT MDL verification\n");
  6982. return -EINVAL;
  6983. }
  6984. fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
  6985. fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
  6986. if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
  6987. DP(NETIF_MSG_LINK, "Approved module\n");
  6988. return 0;
  6989. }
  6990. /* format the warning message */
  6991. if (bnx2x_read_sfp_module_eeprom(phy,
  6992. params,
  6993. SFP_EEPROM_VENDOR_NAME_ADDR,
  6994. SFP_EEPROM_VENDOR_NAME_SIZE,
  6995. (u8 *)vendor_name))
  6996. vendor_name[0] = '\0';
  6997. else
  6998. vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
  6999. if (bnx2x_read_sfp_module_eeprom(phy,
  7000. params,
  7001. SFP_EEPROM_PART_NO_ADDR,
  7002. SFP_EEPROM_PART_NO_SIZE,
  7003. (u8 *)vendor_pn))
  7004. vendor_pn[0] = '\0';
  7005. else
  7006. vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
  7007. netdev_err(bp->dev, "Warning: Unqualified SFP+ module detected,"
  7008. " Port %d from %s part number %s\n",
  7009. params->port, vendor_name, vendor_pn);
  7010. phy->flags |= FLAGS_SFP_NOT_APPROVED;
  7011. return -EINVAL;
  7012. }
  7013. static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
  7014. struct link_params *params)
  7015. {
  7016. u8 val;
  7017. struct bnx2x *bp = params->bp;
  7018. u16 timeout;
  7019. /*
  7020. * Initialization time after hot-plug may take up to 300ms for
  7021. * some phys type ( e.g. JDSU )
  7022. */
  7023. for (timeout = 0; timeout < 60; timeout++) {
  7024. if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
  7025. == 0) {
  7026. DP(NETIF_MSG_LINK,
  7027. "SFP+ module initialization took %d ms\n",
  7028. timeout * 5);
  7029. return 0;
  7030. }
  7031. msleep(5);
  7032. }
  7033. return -EINVAL;
  7034. }
  7035. static void bnx2x_8727_power_module(struct bnx2x *bp,
  7036. struct bnx2x_phy *phy,
  7037. u8 is_power_up) {
  7038. /* Make sure GPIOs are not using for LED mode */
  7039. u16 val;
  7040. /*
  7041. * In the GPIO register, bit 4 is use to determine if the GPIOs are
  7042. * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
  7043. * output
  7044. * Bits 0-1 determine the GPIOs value for OUTPUT in case bit 4 val is 0
  7045. * Bits 8-9 determine the GPIOs value for INPUT in case bit 4 val is 1
  7046. * where the 1st bit is the over-current(only input), and 2nd bit is
  7047. * for power( only output )
  7048. *
  7049. * In case of NOC feature is disabled and power is up, set GPIO control
  7050. * as input to enable listening of over-current indication
  7051. */
  7052. if (phy->flags & FLAGS_NOC)
  7053. return;
  7054. if (is_power_up)
  7055. val = (1<<4);
  7056. else
  7057. /*
  7058. * Set GPIO control to OUTPUT, and set the power bit
  7059. * to according to the is_power_up
  7060. */
  7061. val = (1<<1);
  7062. bnx2x_cl45_write(bp, phy,
  7063. MDIO_PMA_DEVAD,
  7064. MDIO_PMA_REG_8727_GPIO_CTRL,
  7065. val);
  7066. }
  7067. static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
  7068. struct bnx2x_phy *phy,
  7069. u16 edc_mode)
  7070. {
  7071. u16 cur_limiting_mode;
  7072. bnx2x_cl45_read(bp, phy,
  7073. MDIO_PMA_DEVAD,
  7074. MDIO_PMA_REG_ROM_VER2,
  7075. &cur_limiting_mode);
  7076. DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
  7077. cur_limiting_mode);
  7078. if (edc_mode == EDC_MODE_LIMITING) {
  7079. DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
  7080. bnx2x_cl45_write(bp, phy,
  7081. MDIO_PMA_DEVAD,
  7082. MDIO_PMA_REG_ROM_VER2,
  7083. EDC_MODE_LIMITING);
  7084. } else { /* LRM mode ( default )*/
  7085. DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
  7086. /*
  7087. * Changing to LRM mode takes quite few seconds. So do it only
  7088. * if current mode is limiting (default is LRM)
  7089. */
  7090. if (cur_limiting_mode != EDC_MODE_LIMITING)
  7091. return 0;
  7092. bnx2x_cl45_write(bp, phy,
  7093. MDIO_PMA_DEVAD,
  7094. MDIO_PMA_REG_LRM_MODE,
  7095. 0);
  7096. bnx2x_cl45_write(bp, phy,
  7097. MDIO_PMA_DEVAD,
  7098. MDIO_PMA_REG_ROM_VER2,
  7099. 0x128);
  7100. bnx2x_cl45_write(bp, phy,
  7101. MDIO_PMA_DEVAD,
  7102. MDIO_PMA_REG_MISC_CTRL0,
  7103. 0x4008);
  7104. bnx2x_cl45_write(bp, phy,
  7105. MDIO_PMA_DEVAD,
  7106. MDIO_PMA_REG_LRM_MODE,
  7107. 0xaaaa);
  7108. }
  7109. return 0;
  7110. }
  7111. static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
  7112. struct bnx2x_phy *phy,
  7113. u16 edc_mode)
  7114. {
  7115. u16 phy_identifier;
  7116. u16 rom_ver2_val;
  7117. bnx2x_cl45_read(bp, phy,
  7118. MDIO_PMA_DEVAD,
  7119. MDIO_PMA_REG_PHY_IDENTIFIER,
  7120. &phy_identifier);
  7121. bnx2x_cl45_write(bp, phy,
  7122. MDIO_PMA_DEVAD,
  7123. MDIO_PMA_REG_PHY_IDENTIFIER,
  7124. (phy_identifier & ~(1<<9)));
  7125. bnx2x_cl45_read(bp, phy,
  7126. MDIO_PMA_DEVAD,
  7127. MDIO_PMA_REG_ROM_VER2,
  7128. &rom_ver2_val);
  7129. /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
  7130. bnx2x_cl45_write(bp, phy,
  7131. MDIO_PMA_DEVAD,
  7132. MDIO_PMA_REG_ROM_VER2,
  7133. (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
  7134. bnx2x_cl45_write(bp, phy,
  7135. MDIO_PMA_DEVAD,
  7136. MDIO_PMA_REG_PHY_IDENTIFIER,
  7137. (phy_identifier | (1<<9)));
  7138. return 0;
  7139. }
  7140. static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
  7141. struct link_params *params,
  7142. u32 action)
  7143. {
  7144. struct bnx2x *bp = params->bp;
  7145. switch (action) {
  7146. case DISABLE_TX:
  7147. bnx2x_sfp_set_transmitter(params, phy, 0);
  7148. break;
  7149. case ENABLE_TX:
  7150. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
  7151. bnx2x_sfp_set_transmitter(params, phy, 1);
  7152. break;
  7153. default:
  7154. DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
  7155. action);
  7156. return;
  7157. }
  7158. }
  7159. static void bnx2x_set_e1e2_module_fault_led(struct link_params *params,
  7160. u8 gpio_mode)
  7161. {
  7162. struct bnx2x *bp = params->bp;
  7163. u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
  7164. offsetof(struct shmem_region,
  7165. dev_info.port_hw_config[params->port].sfp_ctrl)) &
  7166. PORT_HW_CFG_FAULT_MODULE_LED_MASK;
  7167. switch (fault_led_gpio) {
  7168. case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
  7169. return;
  7170. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
  7171. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
  7172. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
  7173. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
  7174. {
  7175. u8 gpio_port = bnx2x_get_gpio_port(params);
  7176. u16 gpio_pin = fault_led_gpio -
  7177. PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
  7178. DP(NETIF_MSG_LINK, "Set fault module-detected led "
  7179. "pin %x port %x mode %x\n",
  7180. gpio_pin, gpio_port, gpio_mode);
  7181. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  7182. }
  7183. break;
  7184. default:
  7185. DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
  7186. fault_led_gpio);
  7187. }
  7188. }
  7189. static void bnx2x_set_e3_module_fault_led(struct link_params *params,
  7190. u8 gpio_mode)
  7191. {
  7192. u32 pin_cfg;
  7193. u8 port = params->port;
  7194. struct bnx2x *bp = params->bp;
  7195. pin_cfg = (REG_RD(bp, params->shmem_base +
  7196. offsetof(struct shmem_region,
  7197. dev_info.port_hw_config[port].e3_sfp_ctrl)) &
  7198. PORT_HW_CFG_E3_FAULT_MDL_LED_MASK) >>
  7199. PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT;
  7200. DP(NETIF_MSG_LINK, "Setting Fault LED to %d using pin cfg %d\n",
  7201. gpio_mode, pin_cfg);
  7202. bnx2x_set_cfg_pin(bp, pin_cfg, gpio_mode);
  7203. }
  7204. static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
  7205. u8 gpio_mode)
  7206. {
  7207. struct bnx2x *bp = params->bp;
  7208. DP(NETIF_MSG_LINK, "Setting SFP+ module fault LED to %d\n", gpio_mode);
  7209. if (CHIP_IS_E3(bp)) {
  7210. /*
  7211. * Low ==> if SFP+ module is supported otherwise
  7212. * High ==> if SFP+ module is not on the approved vendor list
  7213. */
  7214. bnx2x_set_e3_module_fault_led(params, gpio_mode);
  7215. } else
  7216. bnx2x_set_e1e2_module_fault_led(params, gpio_mode);
  7217. }
  7218. static void bnx2x_warpcore_power_module(struct link_params *params,
  7219. struct bnx2x_phy *phy,
  7220. u8 power)
  7221. {
  7222. u32 pin_cfg;
  7223. struct bnx2x *bp = params->bp;
  7224. pin_cfg = (REG_RD(bp, params->shmem_base +
  7225. offsetof(struct shmem_region,
  7226. dev_info.port_hw_config[params->port].e3_sfp_ctrl)) &
  7227. PORT_HW_CFG_E3_PWR_DIS_MASK) >>
  7228. PORT_HW_CFG_E3_PWR_DIS_SHIFT;
  7229. if (pin_cfg == PIN_CFG_NA)
  7230. return;
  7231. DP(NETIF_MSG_LINK, "Setting SFP+ module power to %d using pin cfg %d\n",
  7232. power, pin_cfg);
  7233. /*
  7234. * Low ==> corresponding SFP+ module is powered
  7235. * high ==> the SFP+ module is powered down
  7236. */
  7237. bnx2x_set_cfg_pin(bp, pin_cfg, power ^ 1);
  7238. }
  7239. static void bnx2x_warpcore_hw_reset(struct bnx2x_phy *phy,
  7240. struct link_params *params)
  7241. {
  7242. struct bnx2x *bp = params->bp;
  7243. bnx2x_warpcore_power_module(params, phy, 0);
  7244. /* Put Warpcore in low power mode */
  7245. REG_WR(bp, MISC_REG_WC0_RESET, 0x0c0e);
  7246. /* Put LCPLL in low power mode */
  7247. REG_WR(bp, MISC_REG_LCPLL_E40_PWRDWN, 1);
  7248. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_ANA, 0);
  7249. REG_WR(bp, MISC_REG_LCPLL_E40_RESETB_DIG, 0);
  7250. }
  7251. static void bnx2x_power_sfp_module(struct link_params *params,
  7252. struct bnx2x_phy *phy,
  7253. u8 power)
  7254. {
  7255. struct bnx2x *bp = params->bp;
  7256. DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
  7257. switch (phy->type) {
  7258. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7259. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7260. bnx2x_8727_power_module(params->bp, phy, power);
  7261. break;
  7262. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7263. bnx2x_warpcore_power_module(params, phy, power);
  7264. break;
  7265. default:
  7266. break;
  7267. }
  7268. }
  7269. static void bnx2x_warpcore_set_limiting_mode(struct link_params *params,
  7270. struct bnx2x_phy *phy,
  7271. u16 edc_mode)
  7272. {
  7273. u16 val = 0;
  7274. u16 mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7275. struct bnx2x *bp = params->bp;
  7276. u8 lane = bnx2x_get_warpcore_lane(phy, params);
  7277. /* This is a global register which controls all lanes */
  7278. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7279. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7280. val &= ~(0xf << (lane << 2));
  7281. switch (edc_mode) {
  7282. case EDC_MODE_LINEAR:
  7283. case EDC_MODE_LIMITING:
  7284. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT;
  7285. break;
  7286. case EDC_MODE_PASSIVE_DAC:
  7287. mode = MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC;
  7288. break;
  7289. default:
  7290. break;
  7291. }
  7292. val |= (mode << (lane << 2));
  7293. bnx2x_cl45_write(bp, phy, MDIO_WC_DEVAD,
  7294. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, val);
  7295. /* A must read */
  7296. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  7297. MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE, &val);
  7298. /* Restart microcode to re-read the new mode */
  7299. bnx2x_warpcore_reset_lane(bp, phy, 1);
  7300. bnx2x_warpcore_reset_lane(bp, phy, 0);
  7301. }
  7302. static void bnx2x_set_limiting_mode(struct link_params *params,
  7303. struct bnx2x_phy *phy,
  7304. u16 edc_mode)
  7305. {
  7306. switch (phy->type) {
  7307. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  7308. bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
  7309. break;
  7310. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7311. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7312. bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
  7313. break;
  7314. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  7315. bnx2x_warpcore_set_limiting_mode(params, phy, edc_mode);
  7316. break;
  7317. }
  7318. }
  7319. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  7320. struct link_params *params)
  7321. {
  7322. struct bnx2x *bp = params->bp;
  7323. u16 edc_mode;
  7324. int rc = 0;
  7325. u32 val = REG_RD(bp, params->shmem_base +
  7326. offsetof(struct shmem_region, dev_info.
  7327. port_feature_config[params->port].config));
  7328. DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
  7329. params->port);
  7330. /* Power up module */
  7331. bnx2x_power_sfp_module(params, phy, 1);
  7332. if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
  7333. DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
  7334. return -EINVAL;
  7335. } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
  7336. /* check SFP+ module compatibility */
  7337. DP(NETIF_MSG_LINK, "Module verification failed!!\n");
  7338. rc = -EINVAL;
  7339. /* Turn on fault module-detected led */
  7340. bnx2x_set_sfp_module_fault_led(params,
  7341. MISC_REGISTERS_GPIO_HIGH);
  7342. /* Check if need to power down the SFP+ module */
  7343. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7344. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
  7345. DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
  7346. bnx2x_power_sfp_module(params, phy, 0);
  7347. return rc;
  7348. }
  7349. } else {
  7350. /* Turn off fault module-detected led */
  7351. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
  7352. }
  7353. /*
  7354. * Check and set limiting mode / LRM mode on 8726. On 8727 it
  7355. * is done automatically
  7356. */
  7357. bnx2x_set_limiting_mode(params, phy, edc_mode);
  7358. /*
  7359. * Enable transmit for this module if the module is approved, or
  7360. * if unapproved modules should also enable the Tx laser
  7361. */
  7362. if (rc == 0 ||
  7363. (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
  7364. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  7365. bnx2x_sfp_set_transmitter(params, phy, 1);
  7366. else
  7367. bnx2x_sfp_set_transmitter(params, phy, 0);
  7368. return rc;
  7369. }
  7370. void bnx2x_handle_module_detect_int(struct link_params *params)
  7371. {
  7372. struct bnx2x *bp = params->bp;
  7373. struct bnx2x_phy *phy;
  7374. u32 gpio_val;
  7375. u8 gpio_num, gpio_port;
  7376. if (CHIP_IS_E3(bp))
  7377. phy = &params->phy[INT_PHY];
  7378. else
  7379. phy = &params->phy[EXT_PHY1];
  7380. if (bnx2x_get_mod_abs_int_cfg(bp, params->chip_id, params->shmem_base,
  7381. params->port, &gpio_num, &gpio_port) ==
  7382. -EINVAL) {
  7383. DP(NETIF_MSG_LINK, "Failed to get MOD_ABS interrupt config\n");
  7384. return;
  7385. }
  7386. /* Set valid module led off */
  7387. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
  7388. /* Get current gpio val reflecting module plugged in / out*/
  7389. gpio_val = bnx2x_get_gpio(bp, gpio_num, gpio_port);
  7390. /* Call the handling function in case module is detected */
  7391. if (gpio_val == 0) {
  7392. bnx2x_power_sfp_module(params, phy, 1);
  7393. bnx2x_set_gpio_int(bp, gpio_num,
  7394. MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
  7395. gpio_port);
  7396. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  7397. bnx2x_sfp_module_detection(phy, params);
  7398. else
  7399. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  7400. } else {
  7401. u32 val = REG_RD(bp, params->shmem_base +
  7402. offsetof(struct shmem_region, dev_info.
  7403. port_feature_config[params->port].
  7404. config));
  7405. bnx2x_set_gpio_int(bp, gpio_num,
  7406. MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
  7407. gpio_port);
  7408. /*
  7409. * Module was plugged out.
  7410. * Disable transmit for this module
  7411. */
  7412. phy->media_type = ETH_PHY_NOT_PRESENT;
  7413. if (((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  7414. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER) ||
  7415. CHIP_IS_E3(bp))
  7416. bnx2x_sfp_set_transmitter(params, phy, 0);
  7417. }
  7418. }
  7419. /******************************************************************/
  7420. /* Used by 8706 and 8727 */
  7421. /******************************************************************/
  7422. static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
  7423. struct bnx2x_phy *phy,
  7424. u16 alarm_status_offset,
  7425. u16 alarm_ctrl_offset)
  7426. {
  7427. u16 alarm_status, val;
  7428. bnx2x_cl45_read(bp, phy,
  7429. MDIO_PMA_DEVAD, alarm_status_offset,
  7430. &alarm_status);
  7431. bnx2x_cl45_read(bp, phy,
  7432. MDIO_PMA_DEVAD, alarm_status_offset,
  7433. &alarm_status);
  7434. /* Mask or enable the fault event. */
  7435. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
  7436. if (alarm_status & (1<<0))
  7437. val &= ~(1<<0);
  7438. else
  7439. val |= (1<<0);
  7440. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
  7441. }
  7442. /******************************************************************/
  7443. /* common BCM8706/BCM8726 PHY SECTION */
  7444. /******************************************************************/
  7445. static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
  7446. struct link_params *params,
  7447. struct link_vars *vars)
  7448. {
  7449. u8 link_up = 0;
  7450. u16 val1, val2, rx_sd, pcs_status;
  7451. struct bnx2x *bp = params->bp;
  7452. DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
  7453. /* Clear RX Alarm*/
  7454. bnx2x_cl45_read(bp, phy,
  7455. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &val2);
  7456. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  7457. MDIO_PMA_LASI_TXCTRL);
  7458. /* clear LASI indication*/
  7459. bnx2x_cl45_read(bp, phy,
  7460. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  7461. bnx2x_cl45_read(bp, phy,
  7462. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  7463. DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
  7464. bnx2x_cl45_read(bp, phy,
  7465. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  7466. bnx2x_cl45_read(bp, phy,
  7467. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
  7468. bnx2x_cl45_read(bp, phy,
  7469. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7470. bnx2x_cl45_read(bp, phy,
  7471. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  7472. DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
  7473. " link_status 0x%x\n", rx_sd, pcs_status, val2);
  7474. /*
  7475. * link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
  7476. * are set, or if the autoneg bit 1 is set
  7477. */
  7478. link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
  7479. if (link_up) {
  7480. if (val2 & (1<<1))
  7481. vars->line_speed = SPEED_1000;
  7482. else
  7483. vars->line_speed = SPEED_10000;
  7484. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  7485. vars->duplex = DUPLEX_FULL;
  7486. }
  7487. /* Capture 10G link fault. Read twice to clear stale value. */
  7488. if (vars->line_speed == SPEED_10000) {
  7489. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7490. MDIO_PMA_LASI_TXSTAT, &val1);
  7491. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  7492. MDIO_PMA_LASI_TXSTAT, &val1);
  7493. if (val1 & (1<<0))
  7494. vars->fault_detected = 1;
  7495. }
  7496. return link_up;
  7497. }
  7498. /******************************************************************/
  7499. /* BCM8706 PHY SECTION */
  7500. /******************************************************************/
  7501. static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
  7502. struct link_params *params,
  7503. struct link_vars *vars)
  7504. {
  7505. u32 tx_en_mode;
  7506. u16 cnt, val, tmp1;
  7507. struct bnx2x *bp = params->bp;
  7508. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  7509. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  7510. /* HW reset */
  7511. bnx2x_ext_phy_hw_reset(bp, params->port);
  7512. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  7513. bnx2x_wait_reset_complete(bp, phy, params);
  7514. /* Wait until fw is loaded */
  7515. for (cnt = 0; cnt < 100; cnt++) {
  7516. bnx2x_cl45_read(bp, phy,
  7517. MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
  7518. if (val)
  7519. break;
  7520. msleep(10);
  7521. }
  7522. DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
  7523. if ((params->feature_config_flags &
  7524. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7525. u8 i;
  7526. u16 reg;
  7527. for (i = 0; i < 4; i++) {
  7528. reg = MDIO_XS_8706_REG_BANK_RX0 +
  7529. i*(MDIO_XS_8706_REG_BANK_RX1 -
  7530. MDIO_XS_8706_REG_BANK_RX0);
  7531. bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
  7532. /* Clear first 3 bits of the control */
  7533. val &= ~0x7;
  7534. /* Set control bits according to configuration */
  7535. val |= (phy->rx_preemphasis[i] & 0x7);
  7536. DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
  7537. " reg 0x%x <-- val 0x%x\n", reg, val);
  7538. bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
  7539. }
  7540. }
  7541. /* Force speed */
  7542. if (phy->req_line_speed == SPEED_10000) {
  7543. DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
  7544. bnx2x_cl45_write(bp, phy,
  7545. MDIO_PMA_DEVAD,
  7546. MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
  7547. bnx2x_cl45_write(bp, phy,
  7548. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7549. 0);
  7550. /* Arm LASI for link and Tx fault. */
  7551. bnx2x_cl45_write(bp, phy,
  7552. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 3);
  7553. } else {
  7554. /* Force 1Gbps using autoneg with 1G advertisement */
  7555. /* Allow CL37 through CL73 */
  7556. DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
  7557. bnx2x_cl45_write(bp, phy,
  7558. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7559. /* Enable Full-Duplex advertisement on CL37 */
  7560. bnx2x_cl45_write(bp, phy,
  7561. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
  7562. /* Enable CL37 AN */
  7563. bnx2x_cl45_write(bp, phy,
  7564. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7565. /* 1G support */
  7566. bnx2x_cl45_write(bp, phy,
  7567. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
  7568. /* Enable clause 73 AN */
  7569. bnx2x_cl45_write(bp, phy,
  7570. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7571. bnx2x_cl45_write(bp, phy,
  7572. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7573. 0x0400);
  7574. bnx2x_cl45_write(bp, phy,
  7575. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  7576. 0x0004);
  7577. }
  7578. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7579. /*
  7580. * If TX Laser is controlled by GPIO_0, do not let PHY go into low
  7581. * power mode, if TX Laser is disabled
  7582. */
  7583. tx_en_mode = REG_RD(bp, params->shmem_base +
  7584. offsetof(struct shmem_region,
  7585. dev_info.port_hw_config[params->port].sfp_ctrl))
  7586. & PORT_HW_CFG_TX_LASER_MASK;
  7587. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  7588. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  7589. bnx2x_cl45_read(bp, phy,
  7590. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
  7591. tmp1 |= 0x1;
  7592. bnx2x_cl45_write(bp, phy,
  7593. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
  7594. }
  7595. return 0;
  7596. }
  7597. static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
  7598. struct link_params *params,
  7599. struct link_vars *vars)
  7600. {
  7601. return bnx2x_8706_8726_read_status(phy, params, vars);
  7602. }
  7603. /******************************************************************/
  7604. /* BCM8726 PHY SECTION */
  7605. /******************************************************************/
  7606. static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
  7607. struct link_params *params)
  7608. {
  7609. struct bnx2x *bp = params->bp;
  7610. DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
  7611. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
  7612. }
  7613. static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
  7614. struct link_params *params)
  7615. {
  7616. struct bnx2x *bp = params->bp;
  7617. /* Need to wait 100ms after reset */
  7618. msleep(100);
  7619. /* Micro controller re-boot */
  7620. bnx2x_cl45_write(bp, phy,
  7621. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
  7622. /* Set soft reset */
  7623. bnx2x_cl45_write(bp, phy,
  7624. MDIO_PMA_DEVAD,
  7625. MDIO_PMA_REG_GEN_CTRL,
  7626. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  7627. bnx2x_cl45_write(bp, phy,
  7628. MDIO_PMA_DEVAD,
  7629. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  7630. bnx2x_cl45_write(bp, phy,
  7631. MDIO_PMA_DEVAD,
  7632. MDIO_PMA_REG_GEN_CTRL,
  7633. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  7634. /* wait for 150ms for microcode load */
  7635. msleep(150);
  7636. /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
  7637. bnx2x_cl45_write(bp, phy,
  7638. MDIO_PMA_DEVAD,
  7639. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  7640. msleep(200);
  7641. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  7642. }
  7643. static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
  7644. struct link_params *params,
  7645. struct link_vars *vars)
  7646. {
  7647. struct bnx2x *bp = params->bp;
  7648. u16 val1;
  7649. u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
  7650. if (link_up) {
  7651. bnx2x_cl45_read(bp, phy,
  7652. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  7653. &val1);
  7654. if (val1 & (1<<15)) {
  7655. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  7656. link_up = 0;
  7657. vars->line_speed = 0;
  7658. }
  7659. }
  7660. return link_up;
  7661. }
  7662. static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
  7663. struct link_params *params,
  7664. struct link_vars *vars)
  7665. {
  7666. struct bnx2x *bp = params->bp;
  7667. DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
  7668. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  7669. bnx2x_wait_reset_complete(bp, phy, params);
  7670. bnx2x_8726_external_rom_boot(phy, params);
  7671. /*
  7672. * Need to call module detected on initialization since the module
  7673. * detection triggered by actual module insertion might occur before
  7674. * driver is loaded, and when driver is loaded, it reset all
  7675. * registers, including the transmitter
  7676. */
  7677. bnx2x_sfp_module_detection(phy, params);
  7678. if (phy->req_line_speed == SPEED_1000) {
  7679. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  7680. bnx2x_cl45_write(bp, phy,
  7681. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  7682. bnx2x_cl45_write(bp, phy,
  7683. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  7684. bnx2x_cl45_write(bp, phy,
  7685. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x5);
  7686. bnx2x_cl45_write(bp, phy,
  7687. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7688. 0x400);
  7689. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  7690. (phy->speed_cap_mask &
  7691. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
  7692. ((phy->speed_cap_mask &
  7693. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  7694. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  7695. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  7696. /* Set Flow control */
  7697. bnx2x_ext_phy_set_pause(params, phy, vars);
  7698. bnx2x_cl45_write(bp, phy,
  7699. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
  7700. bnx2x_cl45_write(bp, phy,
  7701. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  7702. bnx2x_cl45_write(bp, phy,
  7703. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
  7704. bnx2x_cl45_write(bp, phy,
  7705. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  7706. bnx2x_cl45_write(bp, phy,
  7707. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  7708. /*
  7709. * Enable RX-ALARM control to receive interrupt for 1G speed
  7710. * change
  7711. */
  7712. bnx2x_cl45_write(bp, phy,
  7713. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x4);
  7714. bnx2x_cl45_write(bp, phy,
  7715. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7716. 0x400);
  7717. } else { /* Default 10G. Set only LASI control */
  7718. bnx2x_cl45_write(bp, phy,
  7719. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 1);
  7720. }
  7721. /* Set TX PreEmphasis if needed */
  7722. if ((params->feature_config_flags &
  7723. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7724. DP(NETIF_MSG_LINK,
  7725. "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  7726. phy->tx_preemphasis[0],
  7727. phy->tx_preemphasis[1]);
  7728. bnx2x_cl45_write(bp, phy,
  7729. MDIO_PMA_DEVAD,
  7730. MDIO_PMA_REG_8726_TX_CTRL1,
  7731. phy->tx_preemphasis[0]);
  7732. bnx2x_cl45_write(bp, phy,
  7733. MDIO_PMA_DEVAD,
  7734. MDIO_PMA_REG_8726_TX_CTRL2,
  7735. phy->tx_preemphasis[1]);
  7736. }
  7737. return 0;
  7738. }
  7739. static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
  7740. struct link_params *params)
  7741. {
  7742. struct bnx2x *bp = params->bp;
  7743. DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
  7744. /* Set serial boot control for external load */
  7745. bnx2x_cl45_write(bp, phy,
  7746. MDIO_PMA_DEVAD,
  7747. MDIO_PMA_REG_GEN_CTRL, 0x0001);
  7748. }
  7749. /******************************************************************/
  7750. /* BCM8727 PHY SECTION */
  7751. /******************************************************************/
  7752. static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
  7753. struct link_params *params, u8 mode)
  7754. {
  7755. struct bnx2x *bp = params->bp;
  7756. u16 led_mode_bitmask = 0;
  7757. u16 gpio_pins_bitmask = 0;
  7758. u16 val;
  7759. /* Only NOC flavor requires to set the LED specifically */
  7760. if (!(phy->flags & FLAGS_NOC))
  7761. return;
  7762. switch (mode) {
  7763. case LED_MODE_FRONT_PANEL_OFF:
  7764. case LED_MODE_OFF:
  7765. led_mode_bitmask = 0;
  7766. gpio_pins_bitmask = 0x03;
  7767. break;
  7768. case LED_MODE_ON:
  7769. led_mode_bitmask = 0;
  7770. gpio_pins_bitmask = 0x02;
  7771. break;
  7772. case LED_MODE_OPER:
  7773. led_mode_bitmask = 0x60;
  7774. gpio_pins_bitmask = 0x11;
  7775. break;
  7776. }
  7777. bnx2x_cl45_read(bp, phy,
  7778. MDIO_PMA_DEVAD,
  7779. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7780. &val);
  7781. val &= 0xff8f;
  7782. val |= led_mode_bitmask;
  7783. bnx2x_cl45_write(bp, phy,
  7784. MDIO_PMA_DEVAD,
  7785. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7786. val);
  7787. bnx2x_cl45_read(bp, phy,
  7788. MDIO_PMA_DEVAD,
  7789. MDIO_PMA_REG_8727_GPIO_CTRL,
  7790. &val);
  7791. val &= 0xffe0;
  7792. val |= gpio_pins_bitmask;
  7793. bnx2x_cl45_write(bp, phy,
  7794. MDIO_PMA_DEVAD,
  7795. MDIO_PMA_REG_8727_GPIO_CTRL,
  7796. val);
  7797. }
  7798. static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
  7799. struct link_params *params) {
  7800. u32 swap_val, swap_override;
  7801. u8 port;
  7802. /*
  7803. * The PHY reset is controlled by GPIO 1. Fake the port number
  7804. * to cancel the swap done in set_gpio()
  7805. */
  7806. struct bnx2x *bp = params->bp;
  7807. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  7808. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  7809. port = (swap_val && swap_override) ^ 1;
  7810. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  7811. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  7812. }
  7813. static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
  7814. struct link_params *params,
  7815. struct link_vars *vars)
  7816. {
  7817. u32 tx_en_mode;
  7818. u16 tmp1, val, mod_abs, tmp2;
  7819. u16 rx_alarm_ctrl_val;
  7820. u16 lasi_ctrl_val;
  7821. struct bnx2x *bp = params->bp;
  7822. /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
  7823. bnx2x_wait_reset_complete(bp, phy, params);
  7824. rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
  7825. /* Should be 0x6 to enable XS on Tx side. */
  7826. lasi_ctrl_val = 0x0006;
  7827. DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
  7828. /* enable LASI */
  7829. bnx2x_cl45_write(bp, phy,
  7830. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  7831. rx_alarm_ctrl_val);
  7832. bnx2x_cl45_write(bp, phy,
  7833. MDIO_PMA_DEVAD, MDIO_PMA_LASI_TXCTRL,
  7834. 0);
  7835. bnx2x_cl45_write(bp, phy,
  7836. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, lasi_ctrl_val);
  7837. /*
  7838. * Initially configure MOD_ABS to interrupt when module is
  7839. * presence( bit 8)
  7840. */
  7841. bnx2x_cl45_read(bp, phy,
  7842. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  7843. /*
  7844. * Set EDC off by setting OPTXLOS signal input to low (bit 9).
  7845. * When the EDC is off it locks onto a reference clock and avoids
  7846. * becoming 'lost'
  7847. */
  7848. mod_abs &= ~(1<<8);
  7849. if (!(phy->flags & FLAGS_NOC))
  7850. mod_abs &= ~(1<<9);
  7851. bnx2x_cl45_write(bp, phy,
  7852. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  7853. /* Enable/Disable PHY transmitter output */
  7854. bnx2x_set_disable_pmd_transmit(params, phy, 0);
  7855. /* Make MOD_ABS give interrupt on change */
  7856. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  7857. &val);
  7858. val |= (1<<12);
  7859. if (phy->flags & FLAGS_NOC)
  7860. val |= (3<<5);
  7861. /*
  7862. * Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
  7863. * status which reflect SFP+ module over-current
  7864. */
  7865. if (!(phy->flags & FLAGS_NOC))
  7866. val &= 0xff8f; /* Reset bits 4-6 */
  7867. bnx2x_cl45_write(bp, phy,
  7868. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
  7869. bnx2x_8727_power_module(bp, phy, 1);
  7870. bnx2x_cl45_read(bp, phy,
  7871. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  7872. bnx2x_cl45_read(bp, phy,
  7873. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT, &tmp1);
  7874. /* Set option 1G speed */
  7875. if (phy->req_line_speed == SPEED_1000) {
  7876. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  7877. bnx2x_cl45_write(bp, phy,
  7878. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  7879. bnx2x_cl45_write(bp, phy,
  7880. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  7881. bnx2x_cl45_read(bp, phy,
  7882. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
  7883. DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
  7884. /*
  7885. * Power down the XAUI until link is up in case of dual-media
  7886. * and 1G
  7887. */
  7888. if (DUAL_MEDIA(params)) {
  7889. bnx2x_cl45_read(bp, phy,
  7890. MDIO_PMA_DEVAD,
  7891. MDIO_PMA_REG_8727_PCS_GP, &val);
  7892. val |= (3<<10);
  7893. bnx2x_cl45_write(bp, phy,
  7894. MDIO_PMA_DEVAD,
  7895. MDIO_PMA_REG_8727_PCS_GP, val);
  7896. }
  7897. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  7898. ((phy->speed_cap_mask &
  7899. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
  7900. ((phy->speed_cap_mask &
  7901. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  7902. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  7903. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  7904. bnx2x_cl45_write(bp, phy,
  7905. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
  7906. bnx2x_cl45_write(bp, phy,
  7907. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
  7908. } else {
  7909. /*
  7910. * Since the 8727 has only single reset pin, need to set the 10G
  7911. * registers although it is default
  7912. */
  7913. bnx2x_cl45_write(bp, phy,
  7914. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
  7915. 0x0020);
  7916. bnx2x_cl45_write(bp, phy,
  7917. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
  7918. bnx2x_cl45_write(bp, phy,
  7919. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  7920. bnx2x_cl45_write(bp, phy,
  7921. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
  7922. 0x0008);
  7923. }
  7924. /*
  7925. * Set 2-wire transfer rate of SFP+ module EEPROM
  7926. * to 100Khz since some DACs(direct attached cables) do
  7927. * not work at 400Khz.
  7928. */
  7929. bnx2x_cl45_write(bp, phy,
  7930. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
  7931. 0xa001);
  7932. /* Set TX PreEmphasis if needed */
  7933. if ((params->feature_config_flags &
  7934. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  7935. DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  7936. phy->tx_preemphasis[0],
  7937. phy->tx_preemphasis[1]);
  7938. bnx2x_cl45_write(bp, phy,
  7939. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
  7940. phy->tx_preemphasis[0]);
  7941. bnx2x_cl45_write(bp, phy,
  7942. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
  7943. phy->tx_preemphasis[1]);
  7944. }
  7945. /*
  7946. * If TX Laser is controlled by GPIO_0, do not let PHY go into low
  7947. * power mode, if TX Laser is disabled
  7948. */
  7949. tx_en_mode = REG_RD(bp, params->shmem_base +
  7950. offsetof(struct shmem_region,
  7951. dev_info.port_hw_config[params->port].sfp_ctrl))
  7952. & PORT_HW_CFG_TX_LASER_MASK;
  7953. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  7954. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  7955. bnx2x_cl45_read(bp, phy,
  7956. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
  7957. tmp2 |= 0x1000;
  7958. tmp2 &= 0xFFEF;
  7959. bnx2x_cl45_write(bp, phy,
  7960. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
  7961. }
  7962. return 0;
  7963. }
  7964. static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
  7965. struct link_params *params)
  7966. {
  7967. struct bnx2x *bp = params->bp;
  7968. u16 mod_abs, rx_alarm_status;
  7969. u32 val = REG_RD(bp, params->shmem_base +
  7970. offsetof(struct shmem_region, dev_info.
  7971. port_feature_config[params->port].
  7972. config));
  7973. bnx2x_cl45_read(bp, phy,
  7974. MDIO_PMA_DEVAD,
  7975. MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  7976. if (mod_abs & (1<<8)) {
  7977. /* Module is absent */
  7978. DP(NETIF_MSG_LINK,
  7979. "MOD_ABS indication show module is absent\n");
  7980. phy->media_type = ETH_PHY_NOT_PRESENT;
  7981. /*
  7982. * 1. Set mod_abs to detect next module
  7983. * presence event
  7984. * 2. Set EDC off by setting OPTXLOS signal input to low
  7985. * (bit 9).
  7986. * When the EDC is off it locks onto a reference clock and
  7987. * avoids becoming 'lost'.
  7988. */
  7989. mod_abs &= ~(1<<8);
  7990. if (!(phy->flags & FLAGS_NOC))
  7991. mod_abs &= ~(1<<9);
  7992. bnx2x_cl45_write(bp, phy,
  7993. MDIO_PMA_DEVAD,
  7994. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  7995. /*
  7996. * Clear RX alarm since it stays up as long as
  7997. * the mod_abs wasn't changed
  7998. */
  7999. bnx2x_cl45_read(bp, phy,
  8000. MDIO_PMA_DEVAD,
  8001. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8002. } else {
  8003. /* Module is present */
  8004. DP(NETIF_MSG_LINK,
  8005. "MOD_ABS indication show module is present\n");
  8006. /*
  8007. * First disable transmitter, and if the module is ok, the
  8008. * module_detection will enable it
  8009. * 1. Set mod_abs to detect next module absent event ( bit 8)
  8010. * 2. Restore the default polarity of the OPRXLOS signal and
  8011. * this signal will then correctly indicate the presence or
  8012. * absence of the Rx signal. (bit 9)
  8013. */
  8014. mod_abs |= (1<<8);
  8015. if (!(phy->flags & FLAGS_NOC))
  8016. mod_abs |= (1<<9);
  8017. bnx2x_cl45_write(bp, phy,
  8018. MDIO_PMA_DEVAD,
  8019. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  8020. /*
  8021. * Clear RX alarm since it stays up as long as the mod_abs
  8022. * wasn't changed. This is need to be done before calling the
  8023. * module detection, otherwise it will clear* the link update
  8024. * alarm
  8025. */
  8026. bnx2x_cl45_read(bp, phy,
  8027. MDIO_PMA_DEVAD,
  8028. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8029. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  8030. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  8031. bnx2x_sfp_set_transmitter(params, phy, 0);
  8032. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  8033. bnx2x_sfp_module_detection(phy, params);
  8034. else
  8035. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  8036. }
  8037. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
  8038. rx_alarm_status);
  8039. /* No need to check link status in case of module plugged in/out */
  8040. }
  8041. static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
  8042. struct link_params *params,
  8043. struct link_vars *vars)
  8044. {
  8045. struct bnx2x *bp = params->bp;
  8046. u8 link_up = 0, oc_port = params->port;
  8047. u16 link_status = 0;
  8048. u16 rx_alarm_status, lasi_ctrl, val1;
  8049. /* If PHY is not initialized, do not check link status */
  8050. bnx2x_cl45_read(bp, phy,
  8051. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL,
  8052. &lasi_ctrl);
  8053. if (!lasi_ctrl)
  8054. return 0;
  8055. /* Check the LASI on Rx */
  8056. bnx2x_cl45_read(bp, phy,
  8057. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXSTAT,
  8058. &rx_alarm_status);
  8059. vars->line_speed = 0;
  8060. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n", rx_alarm_status);
  8061. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_LASI_TXSTAT,
  8062. MDIO_PMA_LASI_TXCTRL);
  8063. bnx2x_cl45_read(bp, phy,
  8064. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  8065. DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
  8066. /* Clear MSG-OUT */
  8067. bnx2x_cl45_read(bp, phy,
  8068. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  8069. /*
  8070. * If a module is present and there is need to check
  8071. * for over current
  8072. */
  8073. if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
  8074. /* Check over-current using 8727 GPIO0 input*/
  8075. bnx2x_cl45_read(bp, phy,
  8076. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
  8077. &val1);
  8078. if ((val1 & (1<<8)) == 0) {
  8079. if (!CHIP_IS_E1x(bp))
  8080. oc_port = BP_PATH(bp) + (params->port << 1);
  8081. DP(NETIF_MSG_LINK,
  8082. "8727 Power fault has been detected on port %d\n",
  8083. oc_port);
  8084. netdev_err(bp->dev, "Error: Power fault on Port %d has "
  8085. "been detected and the power to "
  8086. "that SFP+ module has been removed "
  8087. "to prevent failure of the card. "
  8088. "Please remove the SFP+ module and "
  8089. "restart the system to clear this "
  8090. "error.\n",
  8091. oc_port);
  8092. /* Disable all RX_ALARMs except for mod_abs */
  8093. bnx2x_cl45_write(bp, phy,
  8094. MDIO_PMA_DEVAD,
  8095. MDIO_PMA_LASI_RXCTRL, (1<<5));
  8096. bnx2x_cl45_read(bp, phy,
  8097. MDIO_PMA_DEVAD,
  8098. MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  8099. /* Wait for module_absent_event */
  8100. val1 |= (1<<8);
  8101. bnx2x_cl45_write(bp, phy,
  8102. MDIO_PMA_DEVAD,
  8103. MDIO_PMA_REG_PHY_IDENTIFIER, val1);
  8104. /* Clear RX alarm */
  8105. bnx2x_cl45_read(bp, phy,
  8106. MDIO_PMA_DEVAD,
  8107. MDIO_PMA_LASI_RXSTAT, &rx_alarm_status);
  8108. return 0;
  8109. }
  8110. } /* Over current check */
  8111. /* When module absent bit is set, check module */
  8112. if (rx_alarm_status & (1<<5)) {
  8113. bnx2x_8727_handle_mod_abs(phy, params);
  8114. /* Enable all mod_abs and link detection bits */
  8115. bnx2x_cl45_write(bp, phy,
  8116. MDIO_PMA_DEVAD, MDIO_PMA_LASI_RXCTRL,
  8117. ((1<<5) | (1<<2)));
  8118. }
  8119. DP(NETIF_MSG_LINK, "Enabling 8727 TX laser if SFP is approved\n");
  8120. bnx2x_8727_specific_func(phy, params, ENABLE_TX);
  8121. /* If transmitter is disabled, ignore false link up indication */
  8122. bnx2x_cl45_read(bp, phy,
  8123. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  8124. if (val1 & (1<<15)) {
  8125. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  8126. return 0;
  8127. }
  8128. bnx2x_cl45_read(bp, phy,
  8129. MDIO_PMA_DEVAD,
  8130. MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
  8131. /*
  8132. * Bits 0..2 --> speed detected,
  8133. * Bits 13..15--> link is down
  8134. */
  8135. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  8136. link_up = 1;
  8137. vars->line_speed = SPEED_10000;
  8138. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  8139. params->port);
  8140. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  8141. link_up = 1;
  8142. vars->line_speed = SPEED_1000;
  8143. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  8144. params->port);
  8145. } else {
  8146. link_up = 0;
  8147. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  8148. params->port);
  8149. }
  8150. /* Capture 10G link fault. */
  8151. if (vars->line_speed == SPEED_10000) {
  8152. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8153. MDIO_PMA_LASI_TXSTAT, &val1);
  8154. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  8155. MDIO_PMA_LASI_TXSTAT, &val1);
  8156. if (val1 & (1<<0)) {
  8157. vars->fault_detected = 1;
  8158. }
  8159. }
  8160. if (link_up) {
  8161. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  8162. vars->duplex = DUPLEX_FULL;
  8163. DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
  8164. }
  8165. if ((DUAL_MEDIA(params)) &&
  8166. (phy->req_line_speed == SPEED_1000)) {
  8167. bnx2x_cl45_read(bp, phy,
  8168. MDIO_PMA_DEVAD,
  8169. MDIO_PMA_REG_8727_PCS_GP, &val1);
  8170. /*
  8171. * In case of dual-media board and 1G, power up the XAUI side,
  8172. * otherwise power it down. For 10G it is done automatically
  8173. */
  8174. if (link_up)
  8175. val1 &= ~(3<<10);
  8176. else
  8177. val1 |= (3<<10);
  8178. bnx2x_cl45_write(bp, phy,
  8179. MDIO_PMA_DEVAD,
  8180. MDIO_PMA_REG_8727_PCS_GP, val1);
  8181. }
  8182. return link_up;
  8183. }
  8184. static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
  8185. struct link_params *params)
  8186. {
  8187. struct bnx2x *bp = params->bp;
  8188. /* Enable/Disable PHY transmitter output */
  8189. bnx2x_set_disable_pmd_transmit(params, phy, 1);
  8190. /* Disable Transmitter */
  8191. bnx2x_sfp_set_transmitter(params, phy, 0);
  8192. /* Clear LASI */
  8193. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0);
  8194. }
  8195. /******************************************************************/
  8196. /* BCM8481/BCM84823/BCM84833 PHY SECTION */
  8197. /******************************************************************/
  8198. static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
  8199. struct link_params *params)
  8200. {
  8201. u16 val, fw_ver1, fw_ver2, cnt;
  8202. u8 port;
  8203. struct bnx2x *bp = params->bp;
  8204. port = params->port;
  8205. /* For the 32 bits registers in 848xx, access via MDIO2ARM interface.*/
  8206. /* (1) set register 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
  8207. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0014);
  8208. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  8209. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B, 0x0000);
  8210. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C, 0x0300);
  8211. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x0009);
  8212. for (cnt = 0; cnt < 100; cnt++) {
  8213. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8214. if (val & 1)
  8215. break;
  8216. udelay(5);
  8217. }
  8218. if (cnt == 100) {
  8219. DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(1)\n");
  8220. bnx2x_save_spirom_version(bp, port, 0,
  8221. phy->ver_addr);
  8222. return;
  8223. }
  8224. /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
  8225. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
  8226. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  8227. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
  8228. for (cnt = 0; cnt < 100; cnt++) {
  8229. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  8230. if (val & 1)
  8231. break;
  8232. udelay(5);
  8233. }
  8234. if (cnt == 100) {
  8235. DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(2)\n");
  8236. bnx2x_save_spirom_version(bp, port, 0,
  8237. phy->ver_addr);
  8238. return;
  8239. }
  8240. /* lower 16 bits of the register SPI_FW_STATUS */
  8241. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
  8242. /* upper 16 bits of register SPI_FW_STATUS */
  8243. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
  8244. bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
  8245. phy->ver_addr);
  8246. }
  8247. static void bnx2x_848xx_set_led(struct bnx2x *bp,
  8248. struct bnx2x_phy *phy)
  8249. {
  8250. u16 val, offset;
  8251. /* PHYC_CTL_LED_CTL */
  8252. bnx2x_cl45_read(bp, phy,
  8253. MDIO_PMA_DEVAD,
  8254. MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
  8255. val &= 0xFE00;
  8256. val |= 0x0092;
  8257. bnx2x_cl45_write(bp, phy,
  8258. MDIO_PMA_DEVAD,
  8259. MDIO_PMA_REG_8481_LINK_SIGNAL, val);
  8260. bnx2x_cl45_write(bp, phy,
  8261. MDIO_PMA_DEVAD,
  8262. MDIO_PMA_REG_8481_LED1_MASK,
  8263. 0x80);
  8264. bnx2x_cl45_write(bp, phy,
  8265. MDIO_PMA_DEVAD,
  8266. MDIO_PMA_REG_8481_LED2_MASK,
  8267. 0x18);
  8268. /* Select activity source by Tx and Rx, as suggested by PHY AE */
  8269. bnx2x_cl45_write(bp, phy,
  8270. MDIO_PMA_DEVAD,
  8271. MDIO_PMA_REG_8481_LED3_MASK,
  8272. 0x0006);
  8273. /* Select the closest activity blink rate to that in 10/100/1000 */
  8274. bnx2x_cl45_write(bp, phy,
  8275. MDIO_PMA_DEVAD,
  8276. MDIO_PMA_REG_8481_LED3_BLINK,
  8277. 0);
  8278. /* Configure the blink rate to ~15.9 Hz */
  8279. bnx2x_cl45_write(bp, phy,
  8280. MDIO_PMA_DEVAD,
  8281. MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH,
  8282. MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ);
  8283. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8284. offset = MDIO_PMA_REG_84833_CTL_LED_CTL_1;
  8285. else
  8286. offset = MDIO_PMA_REG_84823_CTL_LED_CTL_1;
  8287. bnx2x_cl45_read(bp, phy,
  8288. MDIO_PMA_DEVAD, offset, &val);
  8289. val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/
  8290. bnx2x_cl45_write(bp, phy,
  8291. MDIO_PMA_DEVAD, offset, val);
  8292. /* 'Interrupt Mask' */
  8293. bnx2x_cl45_write(bp, phy,
  8294. MDIO_AN_DEVAD,
  8295. 0xFFFB, 0xFFFD);
  8296. }
  8297. static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
  8298. struct link_params *params,
  8299. struct link_vars *vars)
  8300. {
  8301. struct bnx2x *bp = params->bp;
  8302. u16 autoneg_val, an_1000_val, an_10_100_val, an_10g_val;
  8303. u16 tmp_req_line_speed;
  8304. tmp_req_line_speed = phy->req_line_speed;
  8305. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8306. if (phy->req_line_speed == SPEED_10000)
  8307. phy->req_line_speed = SPEED_AUTO_NEG;
  8308. /*
  8309. * This phy uses the NIG latch mechanism since link indication
  8310. * arrives through its LED4 and not via its LASI signal, so we
  8311. * get steady signal instead of clear on read
  8312. */
  8313. bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
  8314. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  8315. bnx2x_cl45_write(bp, phy,
  8316. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
  8317. bnx2x_848xx_set_led(bp, phy);
  8318. /* set 1000 speed advertisement */
  8319. bnx2x_cl45_read(bp, phy,
  8320. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8321. &an_1000_val);
  8322. bnx2x_ext_phy_set_pause(params, phy, vars);
  8323. bnx2x_cl45_read(bp, phy,
  8324. MDIO_AN_DEVAD,
  8325. MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8326. &an_10_100_val);
  8327. bnx2x_cl45_read(bp, phy,
  8328. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
  8329. &autoneg_val);
  8330. /* Disable forced speed */
  8331. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  8332. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
  8333. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8334. (phy->speed_cap_mask &
  8335. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  8336. (phy->req_line_speed == SPEED_1000)) {
  8337. an_1000_val |= (1<<8);
  8338. autoneg_val |= (1<<9 | 1<<12);
  8339. if (phy->req_duplex == DUPLEX_FULL)
  8340. an_1000_val |= (1<<9);
  8341. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  8342. } else
  8343. an_1000_val &= ~((1<<8) | (1<<9));
  8344. bnx2x_cl45_write(bp, phy,
  8345. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  8346. an_1000_val);
  8347. /* set 100 speed advertisement */
  8348. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8349. (phy->speed_cap_mask &
  8350. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  8351. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)) &&
  8352. (phy->supported &
  8353. (SUPPORTED_100baseT_Half |
  8354. SUPPORTED_100baseT_Full)))) {
  8355. an_10_100_val |= (1<<7);
  8356. /* Enable autoneg and restart autoneg for legacy speeds */
  8357. autoneg_val |= (1<<9 | 1<<12);
  8358. if (phy->req_duplex == DUPLEX_FULL)
  8359. an_10_100_val |= (1<<8);
  8360. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  8361. }
  8362. /* set 10 speed advertisement */
  8363. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8364. (phy->speed_cap_mask &
  8365. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  8366. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)) &&
  8367. (phy->supported &
  8368. (SUPPORTED_10baseT_Half |
  8369. SUPPORTED_10baseT_Full)))) {
  8370. an_10_100_val |= (1<<5);
  8371. autoneg_val |= (1<<9 | 1<<12);
  8372. if (phy->req_duplex == DUPLEX_FULL)
  8373. an_10_100_val |= (1<<6);
  8374. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  8375. }
  8376. /* Only 10/100 are allowed to work in FORCE mode */
  8377. if ((phy->req_line_speed == SPEED_100) &&
  8378. (phy->supported &
  8379. (SUPPORTED_100baseT_Half |
  8380. SUPPORTED_100baseT_Full))) {
  8381. autoneg_val |= (1<<13);
  8382. /* Enabled AUTO-MDIX when autoneg is disabled */
  8383. bnx2x_cl45_write(bp, phy,
  8384. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8385. (1<<15 | 1<<9 | 7<<0));
  8386. /* The PHY needs this set even for forced link. */
  8387. an_10_100_val |= (1<<8) | (1<<7);
  8388. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  8389. }
  8390. if ((phy->req_line_speed == SPEED_10) &&
  8391. (phy->supported &
  8392. (SUPPORTED_10baseT_Half |
  8393. SUPPORTED_10baseT_Full))) {
  8394. /* Enabled AUTO-MDIX when autoneg is disabled */
  8395. bnx2x_cl45_write(bp, phy,
  8396. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  8397. (1<<15 | 1<<9 | 7<<0));
  8398. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  8399. }
  8400. bnx2x_cl45_write(bp, phy,
  8401. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
  8402. an_10_100_val);
  8403. if (phy->req_duplex == DUPLEX_FULL)
  8404. autoneg_val |= (1<<8);
  8405. /*
  8406. * Always write this if this is not 84833.
  8407. * For 84833, write it only when it's a forced speed.
  8408. */
  8409. if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) ||
  8410. ((autoneg_val & (1<<12)) == 0))
  8411. bnx2x_cl45_write(bp, phy,
  8412. MDIO_AN_DEVAD,
  8413. MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
  8414. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  8415. (phy->speed_cap_mask &
  8416. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  8417. (phy->req_line_speed == SPEED_10000)) {
  8418. DP(NETIF_MSG_LINK, "Advertising 10G\n");
  8419. /* Restart autoneg for 10G*/
  8420. bnx2x_cl45_read(bp, phy,
  8421. MDIO_AN_DEVAD,
  8422. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8423. &an_10g_val);
  8424. bnx2x_cl45_write(bp, phy,
  8425. MDIO_AN_DEVAD,
  8426. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8427. an_10g_val | 0x1000);
  8428. bnx2x_cl45_write(bp, phy,
  8429. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
  8430. 0x3200);
  8431. } else
  8432. bnx2x_cl45_write(bp, phy,
  8433. MDIO_AN_DEVAD,
  8434. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  8435. 1);
  8436. /* Save spirom version */
  8437. bnx2x_save_848xx_spirom_version(phy, params);
  8438. phy->req_line_speed = tmp_req_line_speed;
  8439. return 0;
  8440. }
  8441. static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
  8442. struct link_params *params,
  8443. struct link_vars *vars)
  8444. {
  8445. struct bnx2x *bp = params->bp;
  8446. /* Restore normal power mode*/
  8447. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  8448. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  8449. /* HW reset */
  8450. bnx2x_ext_phy_hw_reset(bp, params->port);
  8451. bnx2x_wait_reset_complete(bp, phy, params);
  8452. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  8453. return bnx2x_848xx_cmn_config_init(phy, params, vars);
  8454. }
  8455. #define PHY84833_CMDHDLR_WAIT 300
  8456. #define PHY84833_CMDHDLR_MAX_ARGS 5
  8457. static int bnx2x_84833_cmd_hdlr(struct bnx2x_phy *phy,
  8458. struct link_params *params,
  8459. u16 fw_cmd,
  8460. u16 cmd_args[])
  8461. {
  8462. u32 idx;
  8463. u16 val;
  8464. struct bnx2x *bp = params->bp;
  8465. /* Write CMD_OPEN_OVERRIDE to STATUS reg */
  8466. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8467. MDIO_84833_CMD_HDLR_STATUS,
  8468. PHY84833_STATUS_CMD_OPEN_OVERRIDE);
  8469. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8470. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8471. MDIO_84833_CMD_HDLR_STATUS, &val);
  8472. if (val == PHY84833_STATUS_CMD_OPEN_FOR_CMDS)
  8473. break;
  8474. msleep(1);
  8475. }
  8476. if (idx >= PHY84833_CMDHDLR_WAIT) {
  8477. DP(NETIF_MSG_LINK, "FW cmd: FW not ready.\n");
  8478. return -EINVAL;
  8479. }
  8480. /* Prepare argument(s) and issue command */
  8481. for (idx = 0; idx < PHY84833_CMDHDLR_MAX_ARGS; idx++) {
  8482. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8483. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8484. cmd_args[idx]);
  8485. }
  8486. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8487. MDIO_84833_CMD_HDLR_COMMAND, fw_cmd);
  8488. for (idx = 0; idx < PHY84833_CMDHDLR_WAIT; idx++) {
  8489. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8490. MDIO_84833_CMD_HDLR_STATUS, &val);
  8491. if ((val == PHY84833_STATUS_CMD_COMPLETE_PASS) ||
  8492. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR))
  8493. break;
  8494. msleep(1);
  8495. }
  8496. if ((idx >= PHY84833_CMDHDLR_WAIT) ||
  8497. (val == PHY84833_STATUS_CMD_COMPLETE_ERROR)) {
  8498. DP(NETIF_MSG_LINK, "FW cmd failed.\n");
  8499. return -EINVAL;
  8500. }
  8501. /* Gather returning data */
  8502. for (idx = 0; idx < PHY84833_CMDHDLR_MAX_ARGS; idx++) {
  8503. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8504. MDIO_84833_CMD_HDLR_DATA1 + idx,
  8505. &cmd_args[idx]);
  8506. }
  8507. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8508. MDIO_84833_CMD_HDLR_STATUS,
  8509. PHY84833_STATUS_CMD_CLEAR_COMPLETE);
  8510. return 0;
  8511. }
  8512. static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
  8513. struct link_params *params,
  8514. struct link_vars *vars)
  8515. {
  8516. u32 pair_swap;
  8517. u16 data[PHY84833_CMDHDLR_MAX_ARGS];
  8518. int status;
  8519. struct bnx2x *bp = params->bp;
  8520. /* Check for configuration. */
  8521. pair_swap = REG_RD(bp, params->shmem_base +
  8522. offsetof(struct shmem_region,
  8523. dev_info.port_hw_config[params->port].xgbt_phy_cfg)) &
  8524. PORT_HW_CFG_RJ45_PAIR_SWAP_MASK;
  8525. if (pair_swap == 0)
  8526. return 0;
  8527. /* Only the second argument is used for this command */
  8528. data[1] = (u16)pair_swap;
  8529. status = bnx2x_84833_cmd_hdlr(phy, params,
  8530. PHY84833_CMD_SET_PAIR_SWAP, data);
  8531. if (status == 0)
  8532. DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data[1]);
  8533. return status;
  8534. }
  8535. static u8 bnx2x_84833_get_reset_gpios(struct bnx2x *bp,
  8536. u32 shmem_base_path[],
  8537. u32 chip_id)
  8538. {
  8539. u32 reset_pin[2];
  8540. u32 idx;
  8541. u8 reset_gpios;
  8542. if (CHIP_IS_E3(bp)) {
  8543. /* Assume that these will be GPIOs, not EPIOs. */
  8544. for (idx = 0; idx < 2; idx++) {
  8545. /* Map config param to register bit. */
  8546. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8547. offsetof(struct shmem_region,
  8548. dev_info.port_hw_config[0].e3_cmn_pin_cfg));
  8549. reset_pin[idx] = (reset_pin[idx] &
  8550. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  8551. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  8552. reset_pin[idx] -= PIN_CFG_GPIO0_P0;
  8553. reset_pin[idx] = (1 << reset_pin[idx]);
  8554. }
  8555. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8556. } else {
  8557. /* E2, look from diff place of shmem. */
  8558. for (idx = 0; idx < 2; idx++) {
  8559. reset_pin[idx] = REG_RD(bp, shmem_base_path[idx] +
  8560. offsetof(struct shmem_region,
  8561. dev_info.port_hw_config[0].default_cfg));
  8562. reset_pin[idx] &= PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK;
  8563. reset_pin[idx] -= PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0;
  8564. reset_pin[idx] >>= PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT;
  8565. reset_pin[idx] = (1 << reset_pin[idx]);
  8566. }
  8567. reset_gpios = (u8)(reset_pin[0] | reset_pin[1]);
  8568. }
  8569. return reset_gpios;
  8570. }
  8571. static int bnx2x_84833_hw_reset_phy(struct bnx2x_phy *phy,
  8572. struct link_params *params)
  8573. {
  8574. struct bnx2x *bp = params->bp;
  8575. u8 reset_gpios;
  8576. u32 other_shmem_base_addr = REG_RD(bp, params->shmem2_base +
  8577. offsetof(struct shmem2_region,
  8578. other_shmem_base_addr));
  8579. u32 shmem_base_path[2];
  8580. shmem_base_path[0] = params->shmem_base;
  8581. shmem_base_path[1] = other_shmem_base_addr;
  8582. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path,
  8583. params->chip_id);
  8584. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  8585. udelay(10);
  8586. DP(NETIF_MSG_LINK, "84833 hw reset on pin values 0x%x\n",
  8587. reset_gpios);
  8588. return 0;
  8589. }
  8590. #define PHY84833_CONSTANT_LATENCY 1193
  8591. static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
  8592. struct link_params *params,
  8593. struct link_vars *vars)
  8594. {
  8595. struct bnx2x *bp = params->bp;
  8596. u8 port, initialize = 1;
  8597. u16 val;
  8598. u32 actual_phy_selection, cms_enable;
  8599. u16 cmd_args[PHY84833_CMDHDLR_MAX_ARGS];
  8600. int rc = 0;
  8601. msleep(1);
  8602. if (!(CHIP_IS_E1(bp)))
  8603. port = BP_PATH(bp);
  8604. else
  8605. port = params->port;
  8606. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8607. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  8608. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  8609. port);
  8610. } else {
  8611. /* MDIO reset */
  8612. bnx2x_cl45_write(bp, phy,
  8613. MDIO_PMA_DEVAD,
  8614. MDIO_PMA_REG_CTRL, 0x8000);
  8615. }
  8616. bnx2x_wait_reset_complete(bp, phy, params);
  8617. /* Wait for GPHY to come out of reset */
  8618. msleep(50);
  8619. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  8620. /* Bring PHY out of super isolate mode */
  8621. bnx2x_cl45_read(bp, phy,
  8622. MDIO_CTL_DEVAD,
  8623. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
  8624. val &= ~MDIO_84833_SUPER_ISOLATE;
  8625. bnx2x_cl45_write(bp, phy,
  8626. MDIO_CTL_DEVAD,
  8627. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
  8628. bnx2x_84833_pair_swap_cfg(phy, params, vars);
  8629. } else {
  8630. /*
  8631. * BCM84823 requires that XGXS links up first @ 10G for normal
  8632. * behavior.
  8633. */
  8634. u16 temp;
  8635. temp = vars->line_speed;
  8636. vars->line_speed = SPEED_10000;
  8637. bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
  8638. bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
  8639. vars->line_speed = temp;
  8640. }
  8641. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8642. MDIO_CTL_REG_84823_MEDIA, &val);
  8643. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8644. MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
  8645. MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
  8646. MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
  8647. MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
  8648. if (CHIP_IS_E3(bp)) {
  8649. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  8650. MDIO_CTL_REG_84823_MEDIA_LINE_MASK);
  8651. } else {
  8652. val |= (MDIO_CTL_REG_84823_CTRL_MAC_XFI |
  8653. MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L);
  8654. }
  8655. actual_phy_selection = bnx2x_phy_selection(params);
  8656. switch (actual_phy_selection) {
  8657. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  8658. /* Do nothing. Essentially this is like the priority copper */
  8659. break;
  8660. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  8661. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
  8662. break;
  8663. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  8664. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
  8665. break;
  8666. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  8667. /* Do nothing here. The first PHY won't be initialized at all */
  8668. break;
  8669. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  8670. val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
  8671. initialize = 0;
  8672. break;
  8673. }
  8674. if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
  8675. val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
  8676. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8677. MDIO_CTL_REG_84823_MEDIA, val);
  8678. DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
  8679. params->multi_phy_config, val);
  8680. /* AutogrEEEn */
  8681. if (params->feature_config_flags &
  8682. FEATURE_CONFIG_AUTOGREEEN_ENABLED)
  8683. cmd_args[0] = 0x2;
  8684. else
  8685. cmd_args[0] = 0x0;
  8686. cmd_args[1] = 0x0;
  8687. cmd_args[2] = PHY84833_CONSTANT_LATENCY + 1;
  8688. cmd_args[3] = PHY84833_CONSTANT_LATENCY;
  8689. rc = bnx2x_84833_cmd_hdlr(phy, params,
  8690. PHY84833_CMD_SET_EEE_MODE, cmd_args);
  8691. if (rc != 0)
  8692. DP(NETIF_MSG_LINK, "Cfg AutogrEEEn failed.\n");
  8693. if (initialize)
  8694. rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
  8695. else
  8696. bnx2x_save_848xx_spirom_version(phy, params);
  8697. /* 84833 PHY has a better feature and doesn't need to support this. */
  8698. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8699. cms_enable = REG_RD(bp, params->shmem_base +
  8700. offsetof(struct shmem_region,
  8701. dev_info.port_hw_config[params->port].default_cfg)) &
  8702. PORT_HW_CFG_ENABLE_CMS_MASK;
  8703. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  8704. MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
  8705. if (cms_enable)
  8706. val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8707. else
  8708. val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
  8709. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  8710. MDIO_CTL_REG_84823_USER_CTRL_REG, val);
  8711. }
  8712. return rc;
  8713. }
  8714. static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
  8715. struct link_params *params,
  8716. struct link_vars *vars)
  8717. {
  8718. struct bnx2x *bp = params->bp;
  8719. u16 val, val1, val2;
  8720. u8 link_up = 0;
  8721. /* Check 10G-BaseT link status */
  8722. /* Check PMD signal ok */
  8723. bnx2x_cl45_read(bp, phy,
  8724. MDIO_AN_DEVAD, 0xFFFA, &val1);
  8725. bnx2x_cl45_read(bp, phy,
  8726. MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
  8727. &val2);
  8728. DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
  8729. /* Check link 10G */
  8730. if (val2 & (1<<11)) {
  8731. vars->line_speed = SPEED_10000;
  8732. vars->duplex = DUPLEX_FULL;
  8733. link_up = 1;
  8734. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  8735. } else { /* Check Legacy speed link */
  8736. u16 legacy_status, legacy_speed;
  8737. /* Enable expansion register 0x42 (Operation mode status) */
  8738. bnx2x_cl45_write(bp, phy,
  8739. MDIO_AN_DEVAD,
  8740. MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
  8741. /* Get legacy speed operation status */
  8742. bnx2x_cl45_read(bp, phy,
  8743. MDIO_AN_DEVAD,
  8744. MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
  8745. &legacy_status);
  8746. DP(NETIF_MSG_LINK, "Legacy speed status = 0x%x\n",
  8747. legacy_status);
  8748. link_up = ((legacy_status & (1<<11)) == (1<<11));
  8749. if (link_up) {
  8750. legacy_speed = (legacy_status & (3<<9));
  8751. if (legacy_speed == (0<<9))
  8752. vars->line_speed = SPEED_10;
  8753. else if (legacy_speed == (1<<9))
  8754. vars->line_speed = SPEED_100;
  8755. else if (legacy_speed == (2<<9))
  8756. vars->line_speed = SPEED_1000;
  8757. else /* Should not happen */
  8758. vars->line_speed = 0;
  8759. if (legacy_status & (1<<8))
  8760. vars->duplex = DUPLEX_FULL;
  8761. else
  8762. vars->duplex = DUPLEX_HALF;
  8763. DP(NETIF_MSG_LINK,
  8764. "Link is up in %dMbps, is_duplex_full= %d\n",
  8765. vars->line_speed,
  8766. (vars->duplex == DUPLEX_FULL));
  8767. /* Check legacy speed AN resolution */
  8768. bnx2x_cl45_read(bp, phy,
  8769. MDIO_AN_DEVAD,
  8770. MDIO_AN_REG_8481_LEGACY_MII_STATUS,
  8771. &val);
  8772. if (val & (1<<5))
  8773. vars->link_status |=
  8774. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  8775. bnx2x_cl45_read(bp, phy,
  8776. MDIO_AN_DEVAD,
  8777. MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
  8778. &val);
  8779. if ((val & (1<<0)) == 0)
  8780. vars->link_status |=
  8781. LINK_STATUS_PARALLEL_DETECTION_USED;
  8782. }
  8783. }
  8784. if (link_up) {
  8785. DP(NETIF_MSG_LINK, "BCM84823: link speed is %d\n",
  8786. vars->line_speed);
  8787. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  8788. }
  8789. return link_up;
  8790. }
  8791. static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
  8792. {
  8793. int status = 0;
  8794. u32 spirom_ver;
  8795. spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
  8796. status = bnx2x_format_ver(spirom_ver, str, len);
  8797. return status;
  8798. }
  8799. static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
  8800. struct link_params *params)
  8801. {
  8802. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  8803. MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
  8804. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  8805. MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
  8806. }
  8807. static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
  8808. struct link_params *params)
  8809. {
  8810. bnx2x_cl45_write(params->bp, phy,
  8811. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  8812. bnx2x_cl45_write(params->bp, phy,
  8813. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
  8814. }
  8815. static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
  8816. struct link_params *params)
  8817. {
  8818. struct bnx2x *bp = params->bp;
  8819. u8 port;
  8820. u16 val16;
  8821. if (!(CHIP_IS_E1(bp)))
  8822. port = BP_PATH(bp);
  8823. else
  8824. port = params->port;
  8825. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  8826. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  8827. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  8828. port);
  8829. } else {
  8830. bnx2x_cl45_read(bp, phy,
  8831. MDIO_CTL_DEVAD,
  8832. 0x400f, &val16);
  8833. bnx2x_cl45_write(bp, phy,
  8834. MDIO_PMA_DEVAD,
  8835. MDIO_PMA_REG_CTRL, 0x800);
  8836. }
  8837. }
  8838. static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
  8839. struct link_params *params, u8 mode)
  8840. {
  8841. struct bnx2x *bp = params->bp;
  8842. u16 val;
  8843. u8 port;
  8844. if (!(CHIP_IS_E1(bp)))
  8845. port = BP_PATH(bp);
  8846. else
  8847. port = params->port;
  8848. switch (mode) {
  8849. case LED_MODE_OFF:
  8850. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
  8851. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  8852. SHARED_HW_CFG_LED_EXTPHY1) {
  8853. /* Set LED masks */
  8854. bnx2x_cl45_write(bp, phy,
  8855. MDIO_PMA_DEVAD,
  8856. MDIO_PMA_REG_8481_LED1_MASK,
  8857. 0x0);
  8858. bnx2x_cl45_write(bp, phy,
  8859. MDIO_PMA_DEVAD,
  8860. MDIO_PMA_REG_8481_LED2_MASK,
  8861. 0x0);
  8862. bnx2x_cl45_write(bp, phy,
  8863. MDIO_PMA_DEVAD,
  8864. MDIO_PMA_REG_8481_LED3_MASK,
  8865. 0x0);
  8866. bnx2x_cl45_write(bp, phy,
  8867. MDIO_PMA_DEVAD,
  8868. MDIO_PMA_REG_8481_LED5_MASK,
  8869. 0x0);
  8870. } else {
  8871. bnx2x_cl45_write(bp, phy,
  8872. MDIO_PMA_DEVAD,
  8873. MDIO_PMA_REG_8481_LED1_MASK,
  8874. 0x0);
  8875. }
  8876. break;
  8877. case LED_MODE_FRONT_PANEL_OFF:
  8878. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
  8879. port);
  8880. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  8881. SHARED_HW_CFG_LED_EXTPHY1) {
  8882. /* Set LED masks */
  8883. bnx2x_cl45_write(bp, phy,
  8884. MDIO_PMA_DEVAD,
  8885. MDIO_PMA_REG_8481_LED1_MASK,
  8886. 0x0);
  8887. bnx2x_cl45_write(bp, phy,
  8888. MDIO_PMA_DEVAD,
  8889. MDIO_PMA_REG_8481_LED2_MASK,
  8890. 0x0);
  8891. bnx2x_cl45_write(bp, phy,
  8892. MDIO_PMA_DEVAD,
  8893. MDIO_PMA_REG_8481_LED3_MASK,
  8894. 0x0);
  8895. bnx2x_cl45_write(bp, phy,
  8896. MDIO_PMA_DEVAD,
  8897. MDIO_PMA_REG_8481_LED5_MASK,
  8898. 0x20);
  8899. } else {
  8900. bnx2x_cl45_write(bp, phy,
  8901. MDIO_PMA_DEVAD,
  8902. MDIO_PMA_REG_8481_LED1_MASK,
  8903. 0x0);
  8904. }
  8905. break;
  8906. case LED_MODE_ON:
  8907. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
  8908. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  8909. SHARED_HW_CFG_LED_EXTPHY1) {
  8910. /* Set control reg */
  8911. bnx2x_cl45_read(bp, phy,
  8912. MDIO_PMA_DEVAD,
  8913. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8914. &val);
  8915. val &= 0x8000;
  8916. val |= 0x2492;
  8917. bnx2x_cl45_write(bp, phy,
  8918. MDIO_PMA_DEVAD,
  8919. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8920. val);
  8921. /* Set LED masks */
  8922. bnx2x_cl45_write(bp, phy,
  8923. MDIO_PMA_DEVAD,
  8924. MDIO_PMA_REG_8481_LED1_MASK,
  8925. 0x0);
  8926. bnx2x_cl45_write(bp, phy,
  8927. MDIO_PMA_DEVAD,
  8928. MDIO_PMA_REG_8481_LED2_MASK,
  8929. 0x20);
  8930. bnx2x_cl45_write(bp, phy,
  8931. MDIO_PMA_DEVAD,
  8932. MDIO_PMA_REG_8481_LED3_MASK,
  8933. 0x20);
  8934. bnx2x_cl45_write(bp, phy,
  8935. MDIO_PMA_DEVAD,
  8936. MDIO_PMA_REG_8481_LED5_MASK,
  8937. 0x0);
  8938. } else {
  8939. bnx2x_cl45_write(bp, phy,
  8940. MDIO_PMA_DEVAD,
  8941. MDIO_PMA_REG_8481_LED1_MASK,
  8942. 0x20);
  8943. }
  8944. break;
  8945. case LED_MODE_OPER:
  8946. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
  8947. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  8948. SHARED_HW_CFG_LED_EXTPHY1) {
  8949. /* Set control reg */
  8950. bnx2x_cl45_read(bp, phy,
  8951. MDIO_PMA_DEVAD,
  8952. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8953. &val);
  8954. if (!((val &
  8955. MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
  8956. >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
  8957. DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
  8958. bnx2x_cl45_write(bp, phy,
  8959. MDIO_PMA_DEVAD,
  8960. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8961. 0xa492);
  8962. }
  8963. /* Set LED masks */
  8964. bnx2x_cl45_write(bp, phy,
  8965. MDIO_PMA_DEVAD,
  8966. MDIO_PMA_REG_8481_LED1_MASK,
  8967. 0x10);
  8968. bnx2x_cl45_write(bp, phy,
  8969. MDIO_PMA_DEVAD,
  8970. MDIO_PMA_REG_8481_LED2_MASK,
  8971. 0x80);
  8972. bnx2x_cl45_write(bp, phy,
  8973. MDIO_PMA_DEVAD,
  8974. MDIO_PMA_REG_8481_LED3_MASK,
  8975. 0x98);
  8976. bnx2x_cl45_write(bp, phy,
  8977. MDIO_PMA_DEVAD,
  8978. MDIO_PMA_REG_8481_LED5_MASK,
  8979. 0x40);
  8980. } else {
  8981. bnx2x_cl45_write(bp, phy,
  8982. MDIO_PMA_DEVAD,
  8983. MDIO_PMA_REG_8481_LED1_MASK,
  8984. 0x80);
  8985. /* Tell LED3 to blink on source */
  8986. bnx2x_cl45_read(bp, phy,
  8987. MDIO_PMA_DEVAD,
  8988. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8989. &val);
  8990. val &= ~(7<<6);
  8991. val |= (1<<6); /* A83B[8:6]= 1 */
  8992. bnx2x_cl45_write(bp, phy,
  8993. MDIO_PMA_DEVAD,
  8994. MDIO_PMA_REG_8481_LINK_SIGNAL,
  8995. val);
  8996. }
  8997. break;
  8998. }
  8999. /*
  9000. * This is a workaround for E3+84833 until autoneg
  9001. * restart is fixed in f/w
  9002. */
  9003. if (CHIP_IS_E3(bp)) {
  9004. bnx2x_cl45_read(bp, phy, MDIO_WC_DEVAD,
  9005. MDIO_WC_REG_GP2_STATUS_GP_2_1, &val);
  9006. }
  9007. }
  9008. /******************************************************************/
  9009. /* 54618SE PHY SECTION */
  9010. /******************************************************************/
  9011. static int bnx2x_54618se_config_init(struct bnx2x_phy *phy,
  9012. struct link_params *params,
  9013. struct link_vars *vars)
  9014. {
  9015. struct bnx2x *bp = params->bp;
  9016. u8 port;
  9017. u16 autoneg_val, an_1000_val, an_10_100_val, fc_val, temp;
  9018. u32 cfg_pin;
  9019. DP(NETIF_MSG_LINK, "54618SE cfg init\n");
  9020. usleep_range(1000, 1000);
  9021. /*
  9022. * This works with E3 only, no need to check the chip
  9023. * before determining the port.
  9024. */
  9025. port = params->port;
  9026. cfg_pin = (REG_RD(bp, params->shmem_base +
  9027. offsetof(struct shmem_region,
  9028. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9029. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9030. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9031. /* Drive pin high to bring the GPHY out of reset. */
  9032. bnx2x_set_cfg_pin(bp, cfg_pin, 1);
  9033. /* wait for GPHY to reset */
  9034. msleep(50);
  9035. /* reset phy */
  9036. bnx2x_cl22_write(bp, phy,
  9037. MDIO_PMA_REG_CTRL, 0x8000);
  9038. bnx2x_wait_reset_complete(bp, phy, params);
  9039. /*wait for GPHY to reset */
  9040. msleep(50);
  9041. /* Configure LED4: set to INTR (0x6). */
  9042. /* Accessing shadow register 0xe. */
  9043. bnx2x_cl22_write(bp, phy,
  9044. MDIO_REG_GPHY_SHADOW,
  9045. MDIO_REG_GPHY_SHADOW_LED_SEL2);
  9046. bnx2x_cl22_read(bp, phy,
  9047. MDIO_REG_GPHY_SHADOW,
  9048. &temp);
  9049. temp &= ~(0xf << 4);
  9050. temp |= (0x6 << 4);
  9051. bnx2x_cl22_write(bp, phy,
  9052. MDIO_REG_GPHY_SHADOW,
  9053. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9054. /* Configure INTR based on link status change. */
  9055. bnx2x_cl22_write(bp, phy,
  9056. MDIO_REG_INTR_MASK,
  9057. ~MDIO_REG_INTR_MASK_LINK_STATUS);
  9058. /* Flip the signal detect polarity (set 0x1c.0x1e[8]). */
  9059. bnx2x_cl22_write(bp, phy,
  9060. MDIO_REG_GPHY_SHADOW,
  9061. MDIO_REG_GPHY_SHADOW_AUTO_DET_MED);
  9062. bnx2x_cl22_read(bp, phy,
  9063. MDIO_REG_GPHY_SHADOW,
  9064. &temp);
  9065. temp |= MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD;
  9066. bnx2x_cl22_write(bp, phy,
  9067. MDIO_REG_GPHY_SHADOW,
  9068. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9069. /* Set up fc */
  9070. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  9071. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  9072. fc_val = 0;
  9073. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  9074. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC)
  9075. fc_val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  9076. if ((vars->ieee_fc & MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  9077. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH)
  9078. fc_val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  9079. /* read all advertisement */
  9080. bnx2x_cl22_read(bp, phy,
  9081. 0x09,
  9082. &an_1000_val);
  9083. bnx2x_cl22_read(bp, phy,
  9084. 0x04,
  9085. &an_10_100_val);
  9086. bnx2x_cl22_read(bp, phy,
  9087. MDIO_PMA_REG_CTRL,
  9088. &autoneg_val);
  9089. /* Disable forced speed */
  9090. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  9091. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8) | (1<<10) |
  9092. (1<<11));
  9093. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9094. (phy->speed_cap_mask &
  9095. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  9096. (phy->req_line_speed == SPEED_1000)) {
  9097. an_1000_val |= (1<<8);
  9098. autoneg_val |= (1<<9 | 1<<12);
  9099. if (phy->req_duplex == DUPLEX_FULL)
  9100. an_1000_val |= (1<<9);
  9101. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  9102. } else
  9103. an_1000_val &= ~((1<<8) | (1<<9));
  9104. bnx2x_cl22_write(bp, phy,
  9105. 0x09,
  9106. an_1000_val);
  9107. bnx2x_cl22_read(bp, phy,
  9108. 0x09,
  9109. &an_1000_val);
  9110. /* set 100 speed advertisement */
  9111. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9112. (phy->speed_cap_mask &
  9113. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  9114. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
  9115. an_10_100_val |= (1<<7);
  9116. /* Enable autoneg and restart autoneg for legacy speeds */
  9117. autoneg_val |= (1<<9 | 1<<12);
  9118. if (phy->req_duplex == DUPLEX_FULL)
  9119. an_10_100_val |= (1<<8);
  9120. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  9121. }
  9122. /* set 10 speed advertisement */
  9123. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  9124. (phy->speed_cap_mask &
  9125. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  9126. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
  9127. an_10_100_val |= (1<<5);
  9128. autoneg_val |= (1<<9 | 1<<12);
  9129. if (phy->req_duplex == DUPLEX_FULL)
  9130. an_10_100_val |= (1<<6);
  9131. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  9132. }
  9133. /* Only 10/100 are allowed to work in FORCE mode */
  9134. if (phy->req_line_speed == SPEED_100) {
  9135. autoneg_val |= (1<<13);
  9136. /* Enabled AUTO-MDIX when autoneg is disabled */
  9137. bnx2x_cl22_write(bp, phy,
  9138. 0x18,
  9139. (1<<15 | 1<<9 | 7<<0));
  9140. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  9141. }
  9142. if (phy->req_line_speed == SPEED_10) {
  9143. /* Enabled AUTO-MDIX when autoneg is disabled */
  9144. bnx2x_cl22_write(bp, phy,
  9145. 0x18,
  9146. (1<<15 | 1<<9 | 7<<0));
  9147. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  9148. }
  9149. /* Check if we should turn on Auto-GrEEEn */
  9150. bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &temp);
  9151. if (temp == MDIO_REG_GPHY_ID_54618SE) {
  9152. if (params->feature_config_flags &
  9153. FEATURE_CONFIG_AUTOGREEEN_ENABLED) {
  9154. temp = 6;
  9155. DP(NETIF_MSG_LINK, "Enabling Auto-GrEEEn\n");
  9156. } else {
  9157. temp = 0;
  9158. DP(NETIF_MSG_LINK, "Disabling Auto-GrEEEn\n");
  9159. }
  9160. bnx2x_cl22_write(bp, phy,
  9161. MDIO_REG_GPHY_CL45_ADDR_REG, MDIO_AN_DEVAD);
  9162. bnx2x_cl22_write(bp, phy,
  9163. MDIO_REG_GPHY_CL45_DATA_REG,
  9164. MDIO_REG_GPHY_EEE_ADV);
  9165. bnx2x_cl22_write(bp, phy,
  9166. MDIO_REG_GPHY_CL45_ADDR_REG,
  9167. (0x1 << 14) | MDIO_AN_DEVAD);
  9168. bnx2x_cl22_write(bp, phy,
  9169. MDIO_REG_GPHY_CL45_DATA_REG,
  9170. temp);
  9171. }
  9172. bnx2x_cl22_write(bp, phy,
  9173. 0x04,
  9174. an_10_100_val | fc_val);
  9175. if (phy->req_duplex == DUPLEX_FULL)
  9176. autoneg_val |= (1<<8);
  9177. bnx2x_cl22_write(bp, phy,
  9178. MDIO_PMA_REG_CTRL, autoneg_val);
  9179. return 0;
  9180. }
  9181. static void bnx2x_5461x_set_link_led(struct bnx2x_phy *phy,
  9182. struct link_params *params, u8 mode)
  9183. {
  9184. struct bnx2x *bp = params->bp;
  9185. u16 temp;
  9186. bnx2x_cl22_write(bp, phy,
  9187. MDIO_REG_GPHY_SHADOW,
  9188. MDIO_REG_GPHY_SHADOW_LED_SEL1);
  9189. bnx2x_cl22_read(bp, phy,
  9190. MDIO_REG_GPHY_SHADOW,
  9191. &temp);
  9192. temp &= 0xff00;
  9193. DP(NETIF_MSG_LINK, "54618x set link led (mode=%x)\n", mode);
  9194. switch (mode) {
  9195. case LED_MODE_FRONT_PANEL_OFF:
  9196. case LED_MODE_OFF:
  9197. temp |= 0x00ee;
  9198. break;
  9199. case LED_MODE_OPER:
  9200. temp |= 0x0001;
  9201. break;
  9202. case LED_MODE_ON:
  9203. temp |= 0x00ff;
  9204. break;
  9205. default:
  9206. break;
  9207. }
  9208. bnx2x_cl22_write(bp, phy,
  9209. MDIO_REG_GPHY_SHADOW,
  9210. MDIO_REG_GPHY_SHADOW_WR_ENA | temp);
  9211. return;
  9212. }
  9213. static void bnx2x_54618se_link_reset(struct bnx2x_phy *phy,
  9214. struct link_params *params)
  9215. {
  9216. struct bnx2x *bp = params->bp;
  9217. u32 cfg_pin;
  9218. u8 port;
  9219. /*
  9220. * In case of no EPIO routed to reset the GPHY, put it
  9221. * in low power mode.
  9222. */
  9223. bnx2x_cl22_write(bp, phy, MDIO_PMA_REG_CTRL, 0x800);
  9224. /*
  9225. * This works with E3 only, no need to check the chip
  9226. * before determining the port.
  9227. */
  9228. port = params->port;
  9229. cfg_pin = (REG_RD(bp, params->shmem_base +
  9230. offsetof(struct shmem_region,
  9231. dev_info.port_hw_config[port].e3_cmn_pin_cfg)) &
  9232. PORT_HW_CFG_E3_PHY_RESET_MASK) >>
  9233. PORT_HW_CFG_E3_PHY_RESET_SHIFT;
  9234. /* Drive pin low to put GPHY in reset. */
  9235. bnx2x_set_cfg_pin(bp, cfg_pin, 0);
  9236. }
  9237. static u8 bnx2x_54618se_read_status(struct bnx2x_phy *phy,
  9238. struct link_params *params,
  9239. struct link_vars *vars)
  9240. {
  9241. struct bnx2x *bp = params->bp;
  9242. u16 val;
  9243. u8 link_up = 0;
  9244. u16 legacy_status, legacy_speed;
  9245. /* Get speed operation status */
  9246. bnx2x_cl22_read(bp, phy,
  9247. 0x19,
  9248. &legacy_status);
  9249. DP(NETIF_MSG_LINK, "54618SE read_status: 0x%x\n", legacy_status);
  9250. /* Read status to clear the PHY interrupt. */
  9251. bnx2x_cl22_read(bp, phy,
  9252. MDIO_REG_INTR_STATUS,
  9253. &val);
  9254. link_up = ((legacy_status & (1<<2)) == (1<<2));
  9255. if (link_up) {
  9256. legacy_speed = (legacy_status & (7<<8));
  9257. if (legacy_speed == (7<<8)) {
  9258. vars->line_speed = SPEED_1000;
  9259. vars->duplex = DUPLEX_FULL;
  9260. } else if (legacy_speed == (6<<8)) {
  9261. vars->line_speed = SPEED_1000;
  9262. vars->duplex = DUPLEX_HALF;
  9263. } else if (legacy_speed == (5<<8)) {
  9264. vars->line_speed = SPEED_100;
  9265. vars->duplex = DUPLEX_FULL;
  9266. }
  9267. /* Omitting 100Base-T4 for now */
  9268. else if (legacy_speed == (3<<8)) {
  9269. vars->line_speed = SPEED_100;
  9270. vars->duplex = DUPLEX_HALF;
  9271. } else if (legacy_speed == (2<<8)) {
  9272. vars->line_speed = SPEED_10;
  9273. vars->duplex = DUPLEX_FULL;
  9274. } else if (legacy_speed == (1<<8)) {
  9275. vars->line_speed = SPEED_10;
  9276. vars->duplex = DUPLEX_HALF;
  9277. } else /* Should not happen */
  9278. vars->line_speed = 0;
  9279. DP(NETIF_MSG_LINK,
  9280. "Link is up in %dMbps, is_duplex_full= %d\n",
  9281. vars->line_speed,
  9282. (vars->duplex == DUPLEX_FULL));
  9283. /* Check legacy speed AN resolution */
  9284. bnx2x_cl22_read(bp, phy,
  9285. 0x01,
  9286. &val);
  9287. if (val & (1<<5))
  9288. vars->link_status |=
  9289. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  9290. bnx2x_cl22_read(bp, phy,
  9291. 0x06,
  9292. &val);
  9293. if ((val & (1<<0)) == 0)
  9294. vars->link_status |=
  9295. LINK_STATUS_PARALLEL_DETECTION_USED;
  9296. DP(NETIF_MSG_LINK, "BCM54618SE: link speed is %d\n",
  9297. vars->line_speed);
  9298. /* Report whether EEE is resolved. */
  9299. bnx2x_cl22_read(bp, phy, MDIO_REG_GPHY_PHYID_LSB, &val);
  9300. if (val == MDIO_REG_GPHY_ID_54618SE) {
  9301. if (vars->link_status &
  9302. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
  9303. val = 0;
  9304. else {
  9305. bnx2x_cl22_write(bp, phy,
  9306. MDIO_REG_GPHY_CL45_ADDR_REG,
  9307. MDIO_AN_DEVAD);
  9308. bnx2x_cl22_write(bp, phy,
  9309. MDIO_REG_GPHY_CL45_DATA_REG,
  9310. MDIO_REG_GPHY_EEE_RESOLVED);
  9311. bnx2x_cl22_write(bp, phy,
  9312. MDIO_REG_GPHY_CL45_ADDR_REG,
  9313. (0x1 << 14) | MDIO_AN_DEVAD);
  9314. bnx2x_cl22_read(bp, phy,
  9315. MDIO_REG_GPHY_CL45_DATA_REG,
  9316. &val);
  9317. }
  9318. DP(NETIF_MSG_LINK, "EEE resolution: 0x%x\n", val);
  9319. }
  9320. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9321. }
  9322. return link_up;
  9323. }
  9324. static void bnx2x_54618se_config_loopback(struct bnx2x_phy *phy,
  9325. struct link_params *params)
  9326. {
  9327. struct bnx2x *bp = params->bp;
  9328. u16 val;
  9329. u32 umac_base = params->port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  9330. DP(NETIF_MSG_LINK, "2PMA/PMD ext_phy_loopback: 54618se\n");
  9331. /* Enable master/slave manual mmode and set to master */
  9332. /* mii write 9 [bits set 11 12] */
  9333. bnx2x_cl22_write(bp, phy, 0x09, 3<<11);
  9334. /* forced 1G and disable autoneg */
  9335. /* set val [mii read 0] */
  9336. /* set val [expr $val & [bits clear 6 12 13]] */
  9337. /* set val [expr $val | [bits set 6 8]] */
  9338. /* mii write 0 $val */
  9339. bnx2x_cl22_read(bp, phy, 0x00, &val);
  9340. val &= ~((1<<6) | (1<<12) | (1<<13));
  9341. val |= (1<<6) | (1<<8);
  9342. bnx2x_cl22_write(bp, phy, 0x00, val);
  9343. /* Set external loopback and Tx using 6dB coding */
  9344. /* mii write 0x18 7 */
  9345. /* set val [mii read 0x18] */
  9346. /* mii write 0x18 [expr $val | [bits set 10 15]] */
  9347. bnx2x_cl22_write(bp, phy, 0x18, 7);
  9348. bnx2x_cl22_read(bp, phy, 0x18, &val);
  9349. bnx2x_cl22_write(bp, phy, 0x18, val | (1<<10) | (1<<15));
  9350. /* This register opens the gate for the UMAC despite its name */
  9351. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + params->port*4, 1);
  9352. /*
  9353. * Maximum Frame Length (RW). Defines a 14-Bit maximum frame
  9354. * length used by the MAC receive logic to check frames.
  9355. */
  9356. REG_WR(bp, umac_base + UMAC_REG_MAXFR, 0x2710);
  9357. }
  9358. /******************************************************************/
  9359. /* SFX7101 PHY SECTION */
  9360. /******************************************************************/
  9361. static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
  9362. struct link_params *params)
  9363. {
  9364. struct bnx2x *bp = params->bp;
  9365. /* SFX7101_XGXS_TEST1 */
  9366. bnx2x_cl45_write(bp, phy,
  9367. MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
  9368. }
  9369. static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
  9370. struct link_params *params,
  9371. struct link_vars *vars)
  9372. {
  9373. u16 fw_ver1, fw_ver2, val;
  9374. struct bnx2x *bp = params->bp;
  9375. DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
  9376. /* Restore normal power mode*/
  9377. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  9378. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  9379. /* HW reset */
  9380. bnx2x_ext_phy_hw_reset(bp, params->port);
  9381. bnx2x_wait_reset_complete(bp, phy, params);
  9382. bnx2x_cl45_write(bp, phy,
  9383. MDIO_PMA_DEVAD, MDIO_PMA_LASI_CTRL, 0x1);
  9384. DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
  9385. bnx2x_cl45_write(bp, phy,
  9386. MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
  9387. bnx2x_ext_phy_set_pause(params, phy, vars);
  9388. /* Restart autoneg */
  9389. bnx2x_cl45_read(bp, phy,
  9390. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
  9391. val |= 0x200;
  9392. bnx2x_cl45_write(bp, phy,
  9393. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
  9394. /* Save spirom version */
  9395. bnx2x_cl45_read(bp, phy,
  9396. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
  9397. bnx2x_cl45_read(bp, phy,
  9398. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
  9399. bnx2x_save_spirom_version(bp, params->port,
  9400. (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
  9401. return 0;
  9402. }
  9403. static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
  9404. struct link_params *params,
  9405. struct link_vars *vars)
  9406. {
  9407. struct bnx2x *bp = params->bp;
  9408. u8 link_up;
  9409. u16 val1, val2;
  9410. bnx2x_cl45_read(bp, phy,
  9411. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val2);
  9412. bnx2x_cl45_read(bp, phy,
  9413. MDIO_PMA_DEVAD, MDIO_PMA_LASI_STAT, &val1);
  9414. DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
  9415. val2, val1);
  9416. bnx2x_cl45_read(bp, phy,
  9417. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  9418. bnx2x_cl45_read(bp, phy,
  9419. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  9420. DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
  9421. val2, val1);
  9422. link_up = ((val1 & 4) == 4);
  9423. /* if link is up print the AN outcome of the SFX7101 PHY */
  9424. if (link_up) {
  9425. bnx2x_cl45_read(bp, phy,
  9426. MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
  9427. &val2);
  9428. vars->line_speed = SPEED_10000;
  9429. vars->duplex = DUPLEX_FULL;
  9430. DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
  9431. val2, (val2 & (1<<14)));
  9432. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  9433. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  9434. }
  9435. return link_up;
  9436. }
  9437. static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  9438. {
  9439. if (*len < 5)
  9440. return -EINVAL;
  9441. str[0] = (spirom_ver & 0xFF);
  9442. str[1] = (spirom_ver & 0xFF00) >> 8;
  9443. str[2] = (spirom_ver & 0xFF0000) >> 16;
  9444. str[3] = (spirom_ver & 0xFF000000) >> 24;
  9445. str[4] = '\0';
  9446. *len -= 5;
  9447. return 0;
  9448. }
  9449. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
  9450. {
  9451. u16 val, cnt;
  9452. bnx2x_cl45_read(bp, phy,
  9453. MDIO_PMA_DEVAD,
  9454. MDIO_PMA_REG_7101_RESET, &val);
  9455. for (cnt = 0; cnt < 10; cnt++) {
  9456. msleep(50);
  9457. /* Writes a self-clearing reset */
  9458. bnx2x_cl45_write(bp, phy,
  9459. MDIO_PMA_DEVAD,
  9460. MDIO_PMA_REG_7101_RESET,
  9461. (val | (1<<15)));
  9462. /* Wait for clear */
  9463. bnx2x_cl45_read(bp, phy,
  9464. MDIO_PMA_DEVAD,
  9465. MDIO_PMA_REG_7101_RESET, &val);
  9466. if ((val & (1<<15)) == 0)
  9467. break;
  9468. }
  9469. }
  9470. static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
  9471. struct link_params *params) {
  9472. /* Low power mode is controlled by GPIO 2 */
  9473. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
  9474. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9475. /* The PHY reset is controlled by GPIO 1 */
  9476. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  9477. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  9478. }
  9479. static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
  9480. struct link_params *params, u8 mode)
  9481. {
  9482. u16 val = 0;
  9483. struct bnx2x *bp = params->bp;
  9484. switch (mode) {
  9485. case LED_MODE_FRONT_PANEL_OFF:
  9486. case LED_MODE_OFF:
  9487. val = 2;
  9488. break;
  9489. case LED_MODE_ON:
  9490. val = 1;
  9491. break;
  9492. case LED_MODE_OPER:
  9493. val = 0;
  9494. break;
  9495. }
  9496. bnx2x_cl45_write(bp, phy,
  9497. MDIO_PMA_DEVAD,
  9498. MDIO_PMA_REG_7107_LINK_LED_CNTL,
  9499. val);
  9500. }
  9501. /******************************************************************/
  9502. /* STATIC PHY DECLARATION */
  9503. /******************************************************************/
  9504. static struct bnx2x_phy phy_null = {
  9505. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
  9506. .addr = 0,
  9507. .def_md_devad = 0,
  9508. .flags = FLAGS_INIT_XGXS_FIRST,
  9509. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9510. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9511. .mdio_ctrl = 0,
  9512. .supported = 0,
  9513. .media_type = ETH_PHY_NOT_PRESENT,
  9514. .ver_addr = 0,
  9515. .req_flow_ctrl = 0,
  9516. .req_line_speed = 0,
  9517. .speed_cap_mask = 0,
  9518. .req_duplex = 0,
  9519. .rsrv = 0,
  9520. .config_init = (config_init_t)NULL,
  9521. .read_status = (read_status_t)NULL,
  9522. .link_reset = (link_reset_t)NULL,
  9523. .config_loopback = (config_loopback_t)NULL,
  9524. .format_fw_ver = (format_fw_ver_t)NULL,
  9525. .hw_reset = (hw_reset_t)NULL,
  9526. .set_link_led = (set_link_led_t)NULL,
  9527. .phy_specific_func = (phy_specific_func_t)NULL
  9528. };
  9529. static struct bnx2x_phy phy_serdes = {
  9530. .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
  9531. .addr = 0xff,
  9532. .def_md_devad = 0,
  9533. .flags = 0,
  9534. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9535. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9536. .mdio_ctrl = 0,
  9537. .supported = (SUPPORTED_10baseT_Half |
  9538. SUPPORTED_10baseT_Full |
  9539. SUPPORTED_100baseT_Half |
  9540. SUPPORTED_100baseT_Full |
  9541. SUPPORTED_1000baseT_Full |
  9542. SUPPORTED_2500baseX_Full |
  9543. SUPPORTED_TP |
  9544. SUPPORTED_Autoneg |
  9545. SUPPORTED_Pause |
  9546. SUPPORTED_Asym_Pause),
  9547. .media_type = ETH_PHY_BASE_T,
  9548. .ver_addr = 0,
  9549. .req_flow_ctrl = 0,
  9550. .req_line_speed = 0,
  9551. .speed_cap_mask = 0,
  9552. .req_duplex = 0,
  9553. .rsrv = 0,
  9554. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  9555. .read_status = (read_status_t)bnx2x_link_settings_status,
  9556. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  9557. .config_loopback = (config_loopback_t)NULL,
  9558. .format_fw_ver = (format_fw_ver_t)NULL,
  9559. .hw_reset = (hw_reset_t)NULL,
  9560. .set_link_led = (set_link_led_t)NULL,
  9561. .phy_specific_func = (phy_specific_func_t)NULL
  9562. };
  9563. static struct bnx2x_phy phy_xgxs = {
  9564. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  9565. .addr = 0xff,
  9566. .def_md_devad = 0,
  9567. .flags = 0,
  9568. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9569. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9570. .mdio_ctrl = 0,
  9571. .supported = (SUPPORTED_10baseT_Half |
  9572. SUPPORTED_10baseT_Full |
  9573. SUPPORTED_100baseT_Half |
  9574. SUPPORTED_100baseT_Full |
  9575. SUPPORTED_1000baseT_Full |
  9576. SUPPORTED_2500baseX_Full |
  9577. SUPPORTED_10000baseT_Full |
  9578. SUPPORTED_FIBRE |
  9579. SUPPORTED_Autoneg |
  9580. SUPPORTED_Pause |
  9581. SUPPORTED_Asym_Pause),
  9582. .media_type = ETH_PHY_CX4,
  9583. .ver_addr = 0,
  9584. .req_flow_ctrl = 0,
  9585. .req_line_speed = 0,
  9586. .speed_cap_mask = 0,
  9587. .req_duplex = 0,
  9588. .rsrv = 0,
  9589. .config_init = (config_init_t)bnx2x_xgxs_config_init,
  9590. .read_status = (read_status_t)bnx2x_link_settings_status,
  9591. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  9592. .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
  9593. .format_fw_ver = (format_fw_ver_t)NULL,
  9594. .hw_reset = (hw_reset_t)NULL,
  9595. .set_link_led = (set_link_led_t)NULL,
  9596. .phy_specific_func = (phy_specific_func_t)NULL
  9597. };
  9598. static struct bnx2x_phy phy_warpcore = {
  9599. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  9600. .addr = 0xff,
  9601. .def_md_devad = 0,
  9602. .flags = FLAGS_HW_LOCK_REQUIRED,
  9603. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9604. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9605. .mdio_ctrl = 0,
  9606. .supported = (SUPPORTED_10baseT_Half |
  9607. SUPPORTED_10baseT_Full |
  9608. SUPPORTED_100baseT_Half |
  9609. SUPPORTED_100baseT_Full |
  9610. SUPPORTED_1000baseT_Full |
  9611. SUPPORTED_10000baseT_Full |
  9612. SUPPORTED_20000baseKR2_Full |
  9613. SUPPORTED_20000baseMLD2_Full |
  9614. SUPPORTED_FIBRE |
  9615. SUPPORTED_Autoneg |
  9616. SUPPORTED_Pause |
  9617. SUPPORTED_Asym_Pause),
  9618. .media_type = ETH_PHY_UNSPECIFIED,
  9619. .ver_addr = 0,
  9620. .req_flow_ctrl = 0,
  9621. .req_line_speed = 0,
  9622. .speed_cap_mask = 0,
  9623. /* req_duplex = */0,
  9624. /* rsrv = */0,
  9625. .config_init = (config_init_t)bnx2x_warpcore_config_init,
  9626. .read_status = (read_status_t)bnx2x_warpcore_read_status,
  9627. .link_reset = (link_reset_t)bnx2x_warpcore_link_reset,
  9628. .config_loopback = (config_loopback_t)bnx2x_set_warpcore_loopback,
  9629. .format_fw_ver = (format_fw_ver_t)NULL,
  9630. .hw_reset = (hw_reset_t)bnx2x_warpcore_hw_reset,
  9631. .set_link_led = (set_link_led_t)NULL,
  9632. .phy_specific_func = (phy_specific_func_t)NULL
  9633. };
  9634. static struct bnx2x_phy phy_7101 = {
  9635. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
  9636. .addr = 0xff,
  9637. .def_md_devad = 0,
  9638. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  9639. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9640. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9641. .mdio_ctrl = 0,
  9642. .supported = (SUPPORTED_10000baseT_Full |
  9643. SUPPORTED_TP |
  9644. SUPPORTED_Autoneg |
  9645. SUPPORTED_Pause |
  9646. SUPPORTED_Asym_Pause),
  9647. .media_type = ETH_PHY_BASE_T,
  9648. .ver_addr = 0,
  9649. .req_flow_ctrl = 0,
  9650. .req_line_speed = 0,
  9651. .speed_cap_mask = 0,
  9652. .req_duplex = 0,
  9653. .rsrv = 0,
  9654. .config_init = (config_init_t)bnx2x_7101_config_init,
  9655. .read_status = (read_status_t)bnx2x_7101_read_status,
  9656. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9657. .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
  9658. .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
  9659. .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
  9660. .set_link_led = (set_link_led_t)bnx2x_7101_set_link_led,
  9661. .phy_specific_func = (phy_specific_func_t)NULL
  9662. };
  9663. static struct bnx2x_phy phy_8073 = {
  9664. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
  9665. .addr = 0xff,
  9666. .def_md_devad = 0,
  9667. .flags = FLAGS_HW_LOCK_REQUIRED,
  9668. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9669. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9670. .mdio_ctrl = 0,
  9671. .supported = (SUPPORTED_10000baseT_Full |
  9672. SUPPORTED_2500baseX_Full |
  9673. SUPPORTED_1000baseT_Full |
  9674. SUPPORTED_FIBRE |
  9675. SUPPORTED_Autoneg |
  9676. SUPPORTED_Pause |
  9677. SUPPORTED_Asym_Pause),
  9678. .media_type = ETH_PHY_KR,
  9679. .ver_addr = 0,
  9680. .req_flow_ctrl = 0,
  9681. .req_line_speed = 0,
  9682. .speed_cap_mask = 0,
  9683. .req_duplex = 0,
  9684. .rsrv = 0,
  9685. .config_init = (config_init_t)bnx2x_8073_config_init,
  9686. .read_status = (read_status_t)bnx2x_8073_read_status,
  9687. .link_reset = (link_reset_t)bnx2x_8073_link_reset,
  9688. .config_loopback = (config_loopback_t)NULL,
  9689. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9690. .hw_reset = (hw_reset_t)NULL,
  9691. .set_link_led = (set_link_led_t)NULL,
  9692. .phy_specific_func = (phy_specific_func_t)NULL
  9693. };
  9694. static struct bnx2x_phy phy_8705 = {
  9695. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
  9696. .addr = 0xff,
  9697. .def_md_devad = 0,
  9698. .flags = FLAGS_INIT_XGXS_FIRST,
  9699. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9700. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9701. .mdio_ctrl = 0,
  9702. .supported = (SUPPORTED_10000baseT_Full |
  9703. SUPPORTED_FIBRE |
  9704. SUPPORTED_Pause |
  9705. SUPPORTED_Asym_Pause),
  9706. .media_type = ETH_PHY_XFP_FIBER,
  9707. .ver_addr = 0,
  9708. .req_flow_ctrl = 0,
  9709. .req_line_speed = 0,
  9710. .speed_cap_mask = 0,
  9711. .req_duplex = 0,
  9712. .rsrv = 0,
  9713. .config_init = (config_init_t)bnx2x_8705_config_init,
  9714. .read_status = (read_status_t)bnx2x_8705_read_status,
  9715. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9716. .config_loopback = (config_loopback_t)NULL,
  9717. .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
  9718. .hw_reset = (hw_reset_t)NULL,
  9719. .set_link_led = (set_link_led_t)NULL,
  9720. .phy_specific_func = (phy_specific_func_t)NULL
  9721. };
  9722. static struct bnx2x_phy phy_8706 = {
  9723. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
  9724. .addr = 0xff,
  9725. .def_md_devad = 0,
  9726. .flags = FLAGS_INIT_XGXS_FIRST,
  9727. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9728. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9729. .mdio_ctrl = 0,
  9730. .supported = (SUPPORTED_10000baseT_Full |
  9731. SUPPORTED_1000baseT_Full |
  9732. SUPPORTED_FIBRE |
  9733. SUPPORTED_Pause |
  9734. SUPPORTED_Asym_Pause),
  9735. .media_type = ETH_PHY_SFP_FIBER,
  9736. .ver_addr = 0,
  9737. .req_flow_ctrl = 0,
  9738. .req_line_speed = 0,
  9739. .speed_cap_mask = 0,
  9740. .req_duplex = 0,
  9741. .rsrv = 0,
  9742. .config_init = (config_init_t)bnx2x_8706_config_init,
  9743. .read_status = (read_status_t)bnx2x_8706_read_status,
  9744. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  9745. .config_loopback = (config_loopback_t)NULL,
  9746. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9747. .hw_reset = (hw_reset_t)NULL,
  9748. .set_link_led = (set_link_led_t)NULL,
  9749. .phy_specific_func = (phy_specific_func_t)NULL
  9750. };
  9751. static struct bnx2x_phy phy_8726 = {
  9752. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
  9753. .addr = 0xff,
  9754. .def_md_devad = 0,
  9755. .flags = (FLAGS_HW_LOCK_REQUIRED |
  9756. FLAGS_INIT_XGXS_FIRST),
  9757. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9758. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9759. .mdio_ctrl = 0,
  9760. .supported = (SUPPORTED_10000baseT_Full |
  9761. SUPPORTED_1000baseT_Full |
  9762. SUPPORTED_Autoneg |
  9763. SUPPORTED_FIBRE |
  9764. SUPPORTED_Pause |
  9765. SUPPORTED_Asym_Pause),
  9766. .media_type = ETH_PHY_NOT_PRESENT,
  9767. .ver_addr = 0,
  9768. .req_flow_ctrl = 0,
  9769. .req_line_speed = 0,
  9770. .speed_cap_mask = 0,
  9771. .req_duplex = 0,
  9772. .rsrv = 0,
  9773. .config_init = (config_init_t)bnx2x_8726_config_init,
  9774. .read_status = (read_status_t)bnx2x_8726_read_status,
  9775. .link_reset = (link_reset_t)bnx2x_8726_link_reset,
  9776. .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
  9777. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9778. .hw_reset = (hw_reset_t)NULL,
  9779. .set_link_led = (set_link_led_t)NULL,
  9780. .phy_specific_func = (phy_specific_func_t)NULL
  9781. };
  9782. static struct bnx2x_phy phy_8727 = {
  9783. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
  9784. .addr = 0xff,
  9785. .def_md_devad = 0,
  9786. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  9787. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9788. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9789. .mdio_ctrl = 0,
  9790. .supported = (SUPPORTED_10000baseT_Full |
  9791. SUPPORTED_1000baseT_Full |
  9792. SUPPORTED_FIBRE |
  9793. SUPPORTED_Pause |
  9794. SUPPORTED_Asym_Pause),
  9795. .media_type = ETH_PHY_NOT_PRESENT,
  9796. .ver_addr = 0,
  9797. .req_flow_ctrl = 0,
  9798. .req_line_speed = 0,
  9799. .speed_cap_mask = 0,
  9800. .req_duplex = 0,
  9801. .rsrv = 0,
  9802. .config_init = (config_init_t)bnx2x_8727_config_init,
  9803. .read_status = (read_status_t)bnx2x_8727_read_status,
  9804. .link_reset = (link_reset_t)bnx2x_8727_link_reset,
  9805. .config_loopback = (config_loopback_t)NULL,
  9806. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  9807. .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
  9808. .set_link_led = (set_link_led_t)bnx2x_8727_set_link_led,
  9809. .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
  9810. };
  9811. static struct bnx2x_phy phy_8481 = {
  9812. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
  9813. .addr = 0xff,
  9814. .def_md_devad = 0,
  9815. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  9816. FLAGS_REARM_LATCH_SIGNAL,
  9817. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9818. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9819. .mdio_ctrl = 0,
  9820. .supported = (SUPPORTED_10baseT_Half |
  9821. SUPPORTED_10baseT_Full |
  9822. SUPPORTED_100baseT_Half |
  9823. SUPPORTED_100baseT_Full |
  9824. SUPPORTED_1000baseT_Full |
  9825. SUPPORTED_10000baseT_Full |
  9826. SUPPORTED_TP |
  9827. SUPPORTED_Autoneg |
  9828. SUPPORTED_Pause |
  9829. SUPPORTED_Asym_Pause),
  9830. .media_type = ETH_PHY_BASE_T,
  9831. .ver_addr = 0,
  9832. .req_flow_ctrl = 0,
  9833. .req_line_speed = 0,
  9834. .speed_cap_mask = 0,
  9835. .req_duplex = 0,
  9836. .rsrv = 0,
  9837. .config_init = (config_init_t)bnx2x_8481_config_init,
  9838. .read_status = (read_status_t)bnx2x_848xx_read_status,
  9839. .link_reset = (link_reset_t)bnx2x_8481_link_reset,
  9840. .config_loopback = (config_loopback_t)NULL,
  9841. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  9842. .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
  9843. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  9844. .phy_specific_func = (phy_specific_func_t)NULL
  9845. };
  9846. static struct bnx2x_phy phy_84823 = {
  9847. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
  9848. .addr = 0xff,
  9849. .def_md_devad = 0,
  9850. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  9851. FLAGS_REARM_LATCH_SIGNAL,
  9852. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9853. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9854. .mdio_ctrl = 0,
  9855. .supported = (SUPPORTED_10baseT_Half |
  9856. SUPPORTED_10baseT_Full |
  9857. SUPPORTED_100baseT_Half |
  9858. SUPPORTED_100baseT_Full |
  9859. SUPPORTED_1000baseT_Full |
  9860. SUPPORTED_10000baseT_Full |
  9861. SUPPORTED_TP |
  9862. SUPPORTED_Autoneg |
  9863. SUPPORTED_Pause |
  9864. SUPPORTED_Asym_Pause),
  9865. .media_type = ETH_PHY_BASE_T,
  9866. .ver_addr = 0,
  9867. .req_flow_ctrl = 0,
  9868. .req_line_speed = 0,
  9869. .speed_cap_mask = 0,
  9870. .req_duplex = 0,
  9871. .rsrv = 0,
  9872. .config_init = (config_init_t)bnx2x_848x3_config_init,
  9873. .read_status = (read_status_t)bnx2x_848xx_read_status,
  9874. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  9875. .config_loopback = (config_loopback_t)NULL,
  9876. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  9877. .hw_reset = (hw_reset_t)NULL,
  9878. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  9879. .phy_specific_func = (phy_specific_func_t)NULL
  9880. };
  9881. static struct bnx2x_phy phy_84833 = {
  9882. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
  9883. .addr = 0xff,
  9884. .def_md_devad = 0,
  9885. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  9886. FLAGS_REARM_LATCH_SIGNAL,
  9887. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9888. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9889. .mdio_ctrl = 0,
  9890. .supported = (SUPPORTED_100baseT_Half |
  9891. SUPPORTED_100baseT_Full |
  9892. SUPPORTED_1000baseT_Full |
  9893. SUPPORTED_10000baseT_Full |
  9894. SUPPORTED_TP |
  9895. SUPPORTED_Autoneg |
  9896. SUPPORTED_Pause |
  9897. SUPPORTED_Asym_Pause),
  9898. .media_type = ETH_PHY_BASE_T,
  9899. .ver_addr = 0,
  9900. .req_flow_ctrl = 0,
  9901. .req_line_speed = 0,
  9902. .speed_cap_mask = 0,
  9903. .req_duplex = 0,
  9904. .rsrv = 0,
  9905. .config_init = (config_init_t)bnx2x_848x3_config_init,
  9906. .read_status = (read_status_t)bnx2x_848xx_read_status,
  9907. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  9908. .config_loopback = (config_loopback_t)NULL,
  9909. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  9910. .hw_reset = (hw_reset_t)bnx2x_84833_hw_reset_phy,
  9911. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  9912. .phy_specific_func = (phy_specific_func_t)NULL
  9913. };
  9914. static struct bnx2x_phy phy_54618se = {
  9915. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE,
  9916. .addr = 0xff,
  9917. .def_md_devad = 0,
  9918. .flags = FLAGS_INIT_XGXS_FIRST,
  9919. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9920. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  9921. .mdio_ctrl = 0,
  9922. .supported = (SUPPORTED_10baseT_Half |
  9923. SUPPORTED_10baseT_Full |
  9924. SUPPORTED_100baseT_Half |
  9925. SUPPORTED_100baseT_Full |
  9926. SUPPORTED_1000baseT_Full |
  9927. SUPPORTED_TP |
  9928. SUPPORTED_Autoneg |
  9929. SUPPORTED_Pause |
  9930. SUPPORTED_Asym_Pause),
  9931. .media_type = ETH_PHY_BASE_T,
  9932. .ver_addr = 0,
  9933. .req_flow_ctrl = 0,
  9934. .req_line_speed = 0,
  9935. .speed_cap_mask = 0,
  9936. /* req_duplex = */0,
  9937. /* rsrv = */0,
  9938. .config_init = (config_init_t)bnx2x_54618se_config_init,
  9939. .read_status = (read_status_t)bnx2x_54618se_read_status,
  9940. .link_reset = (link_reset_t)bnx2x_54618se_link_reset,
  9941. .config_loopback = (config_loopback_t)bnx2x_54618se_config_loopback,
  9942. .format_fw_ver = (format_fw_ver_t)NULL,
  9943. .hw_reset = (hw_reset_t)NULL,
  9944. .set_link_led = (set_link_led_t)bnx2x_5461x_set_link_led,
  9945. .phy_specific_func = (phy_specific_func_t)NULL
  9946. };
  9947. /*****************************************************************/
  9948. /* */
  9949. /* Populate the phy according. Main function: bnx2x_populate_phy */
  9950. /* */
  9951. /*****************************************************************/
  9952. static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
  9953. struct bnx2x_phy *phy, u8 port,
  9954. u8 phy_index)
  9955. {
  9956. /* Get the 4 lanes xgxs config rx and tx */
  9957. u32 rx = 0, tx = 0, i;
  9958. for (i = 0; i < 2; i++) {
  9959. /*
  9960. * INT_PHY and EXT_PHY1 share the same value location in the
  9961. * shmem. When num_phys is greater than 1, than this value
  9962. * applies only to EXT_PHY1
  9963. */
  9964. if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
  9965. rx = REG_RD(bp, shmem_base +
  9966. offsetof(struct shmem_region,
  9967. dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
  9968. tx = REG_RD(bp, shmem_base +
  9969. offsetof(struct shmem_region,
  9970. dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
  9971. } else {
  9972. rx = REG_RD(bp, shmem_base +
  9973. offsetof(struct shmem_region,
  9974. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  9975. tx = REG_RD(bp, shmem_base +
  9976. offsetof(struct shmem_region,
  9977. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  9978. }
  9979. phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
  9980. phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
  9981. phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
  9982. phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
  9983. }
  9984. }
  9985. static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
  9986. u8 phy_index, u8 port)
  9987. {
  9988. u32 ext_phy_config = 0;
  9989. switch (phy_index) {
  9990. case EXT_PHY1:
  9991. ext_phy_config = REG_RD(bp, shmem_base +
  9992. offsetof(struct shmem_region,
  9993. dev_info.port_hw_config[port].external_phy_config));
  9994. break;
  9995. case EXT_PHY2:
  9996. ext_phy_config = REG_RD(bp, shmem_base +
  9997. offsetof(struct shmem_region,
  9998. dev_info.port_hw_config[port].external_phy_config2));
  9999. break;
  10000. default:
  10001. DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
  10002. return -EINVAL;
  10003. }
  10004. return ext_phy_config;
  10005. }
  10006. static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
  10007. struct bnx2x_phy *phy)
  10008. {
  10009. u32 phy_addr;
  10010. u32 chip_id;
  10011. u32 switch_cfg = (REG_RD(bp, shmem_base +
  10012. offsetof(struct shmem_region,
  10013. dev_info.port_feature_config[port].link_config)) &
  10014. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  10015. chip_id = (REG_RD(bp, MISC_REG_CHIP_NUM) << 16) |
  10016. ((REG_RD(bp, MISC_REG_CHIP_REV) & 0xf) << 12);
  10017. DP(NETIF_MSG_LINK, ":chip_id = 0x%x\n", chip_id);
  10018. if (USES_WARPCORE(bp)) {
  10019. u32 serdes_net_if;
  10020. phy_addr = REG_RD(bp,
  10021. MISC_REG_WC0_CTRL_PHY_ADDR);
  10022. *phy = phy_warpcore;
  10023. if (REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR) == 0x3)
  10024. phy->flags |= FLAGS_4_PORT_MODE;
  10025. else
  10026. phy->flags &= ~FLAGS_4_PORT_MODE;
  10027. /* Check Dual mode */
  10028. serdes_net_if = (REG_RD(bp, shmem_base +
  10029. offsetof(struct shmem_region, dev_info.
  10030. port_hw_config[port].default_cfg)) &
  10031. PORT_HW_CFG_NET_SERDES_IF_MASK);
  10032. /*
  10033. * Set the appropriate supported and flags indications per
  10034. * interface type of the chip
  10035. */
  10036. switch (serdes_net_if) {
  10037. case PORT_HW_CFG_NET_SERDES_IF_SGMII:
  10038. phy->supported &= (SUPPORTED_10baseT_Half |
  10039. SUPPORTED_10baseT_Full |
  10040. SUPPORTED_100baseT_Half |
  10041. SUPPORTED_100baseT_Full |
  10042. SUPPORTED_1000baseT_Full |
  10043. SUPPORTED_FIBRE |
  10044. SUPPORTED_Autoneg |
  10045. SUPPORTED_Pause |
  10046. SUPPORTED_Asym_Pause);
  10047. phy->media_type = ETH_PHY_BASE_T;
  10048. break;
  10049. case PORT_HW_CFG_NET_SERDES_IF_XFI:
  10050. phy->media_type = ETH_PHY_XFP_FIBER;
  10051. break;
  10052. case PORT_HW_CFG_NET_SERDES_IF_SFI:
  10053. phy->supported &= (SUPPORTED_1000baseT_Full |
  10054. SUPPORTED_10000baseT_Full |
  10055. SUPPORTED_FIBRE |
  10056. SUPPORTED_Pause |
  10057. SUPPORTED_Asym_Pause);
  10058. phy->media_type = ETH_PHY_SFP_FIBER;
  10059. break;
  10060. case PORT_HW_CFG_NET_SERDES_IF_KR:
  10061. phy->media_type = ETH_PHY_KR;
  10062. phy->supported &= (SUPPORTED_1000baseT_Full |
  10063. SUPPORTED_10000baseT_Full |
  10064. SUPPORTED_FIBRE |
  10065. SUPPORTED_Autoneg |
  10066. SUPPORTED_Pause |
  10067. SUPPORTED_Asym_Pause);
  10068. break;
  10069. case PORT_HW_CFG_NET_SERDES_IF_DXGXS:
  10070. phy->media_type = ETH_PHY_KR;
  10071. phy->flags |= FLAGS_WC_DUAL_MODE;
  10072. phy->supported &= (SUPPORTED_20000baseMLD2_Full |
  10073. SUPPORTED_FIBRE |
  10074. SUPPORTED_Pause |
  10075. SUPPORTED_Asym_Pause);
  10076. break;
  10077. case PORT_HW_CFG_NET_SERDES_IF_KR2:
  10078. phy->media_type = ETH_PHY_KR;
  10079. phy->flags |= FLAGS_WC_DUAL_MODE;
  10080. phy->supported &= (SUPPORTED_20000baseKR2_Full |
  10081. SUPPORTED_FIBRE |
  10082. SUPPORTED_Pause |
  10083. SUPPORTED_Asym_Pause);
  10084. break;
  10085. default:
  10086. DP(NETIF_MSG_LINK, "Unknown WC interface type 0x%x\n",
  10087. serdes_net_if);
  10088. break;
  10089. }
  10090. /*
  10091. * Enable MDC/MDIO work-around for E3 A0 since free running MDC
  10092. * was not set as expected. For B0, ECO will be enabled so there
  10093. * won't be an issue there
  10094. */
  10095. if (CHIP_REV(bp) == CHIP_REV_Ax)
  10096. phy->flags |= FLAGS_MDC_MDIO_WA;
  10097. else
  10098. phy->flags |= FLAGS_MDC_MDIO_WA_B0;
  10099. } else {
  10100. switch (switch_cfg) {
  10101. case SWITCH_CFG_1G:
  10102. phy_addr = REG_RD(bp,
  10103. NIG_REG_SERDES0_CTRL_PHY_ADDR +
  10104. port * 0x10);
  10105. *phy = phy_serdes;
  10106. break;
  10107. case SWITCH_CFG_10G:
  10108. phy_addr = REG_RD(bp,
  10109. NIG_REG_XGXS0_CTRL_PHY_ADDR +
  10110. port * 0x18);
  10111. *phy = phy_xgxs;
  10112. break;
  10113. default:
  10114. DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
  10115. return -EINVAL;
  10116. }
  10117. }
  10118. phy->addr = (u8)phy_addr;
  10119. phy->mdio_ctrl = bnx2x_get_emac_base(bp,
  10120. SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
  10121. port);
  10122. if (CHIP_IS_E2(bp))
  10123. phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
  10124. else
  10125. phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
  10126. DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
  10127. port, phy->addr, phy->mdio_ctrl);
  10128. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
  10129. return 0;
  10130. }
  10131. static int bnx2x_populate_ext_phy(struct bnx2x *bp,
  10132. u8 phy_index,
  10133. u32 shmem_base,
  10134. u32 shmem2_base,
  10135. u8 port,
  10136. struct bnx2x_phy *phy)
  10137. {
  10138. u32 ext_phy_config, phy_type, config2;
  10139. u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
  10140. ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
  10141. phy_index, port);
  10142. phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  10143. /* Select the phy type */
  10144. switch (phy_type) {
  10145. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  10146. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
  10147. *phy = phy_8073;
  10148. break;
  10149. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
  10150. *phy = phy_8705;
  10151. break;
  10152. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
  10153. *phy = phy_8706;
  10154. break;
  10155. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  10156. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10157. *phy = phy_8726;
  10158. break;
  10159. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  10160. /* BCM8727_NOC => BCM8727 no over current */
  10161. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10162. *phy = phy_8727;
  10163. phy->flags |= FLAGS_NOC;
  10164. break;
  10165. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  10166. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  10167. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  10168. *phy = phy_8727;
  10169. break;
  10170. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
  10171. *phy = phy_8481;
  10172. break;
  10173. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
  10174. *phy = phy_84823;
  10175. break;
  10176. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  10177. *phy = phy_84833;
  10178. break;
  10179. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616:
  10180. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE:
  10181. *phy = phy_54618se;
  10182. break;
  10183. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
  10184. *phy = phy_7101;
  10185. break;
  10186. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  10187. *phy = phy_null;
  10188. return -EINVAL;
  10189. default:
  10190. *phy = phy_null;
  10191. /* In case external PHY wasn't found */
  10192. if ((phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  10193. (phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
  10194. return -EINVAL;
  10195. return 0;
  10196. }
  10197. phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
  10198. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
  10199. /*
  10200. * The shmem address of the phy version is located on different
  10201. * structures. In case this structure is too old, do not set
  10202. * the address
  10203. */
  10204. config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
  10205. dev_info.shared_hw_config.config2));
  10206. if (phy_index == EXT_PHY1) {
  10207. phy->ver_addr = shmem_base + offsetof(struct shmem_region,
  10208. port_mb[port].ext_phy_fw_version);
  10209. /* Check specific mdc mdio settings */
  10210. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
  10211. mdc_mdio_access = config2 &
  10212. SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
  10213. } else {
  10214. u32 size = REG_RD(bp, shmem2_base);
  10215. if (size >
  10216. offsetof(struct shmem2_region, ext_phy_fw_version2)) {
  10217. phy->ver_addr = shmem2_base +
  10218. offsetof(struct shmem2_region,
  10219. ext_phy_fw_version2[port]);
  10220. }
  10221. /* Check specific mdc mdio settings */
  10222. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
  10223. mdc_mdio_access = (config2 &
  10224. SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
  10225. (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
  10226. SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
  10227. }
  10228. phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
  10229. /*
  10230. * In case mdc/mdio_access of the external phy is different than the
  10231. * mdc/mdio access of the XGXS, a HW lock must be taken in each access
  10232. * to prevent one port interfere with another port's CL45 operations.
  10233. */
  10234. if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
  10235. phy->flags |= FLAGS_HW_LOCK_REQUIRED;
  10236. DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
  10237. phy_type, port, phy_index);
  10238. DP(NETIF_MSG_LINK, " addr=0x%x, mdio_ctl=0x%x\n",
  10239. phy->addr, phy->mdio_ctrl);
  10240. return 0;
  10241. }
  10242. static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
  10243. u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
  10244. {
  10245. int status = 0;
  10246. phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
  10247. if (phy_index == INT_PHY)
  10248. return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
  10249. status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
  10250. port, phy);
  10251. return status;
  10252. }
  10253. static void bnx2x_phy_def_cfg(struct link_params *params,
  10254. struct bnx2x_phy *phy,
  10255. u8 phy_index)
  10256. {
  10257. struct bnx2x *bp = params->bp;
  10258. u32 link_config;
  10259. /* Populate the default phy configuration for MF mode */
  10260. if (phy_index == EXT_PHY2) {
  10261. link_config = REG_RD(bp, params->shmem_base +
  10262. offsetof(struct shmem_region, dev_info.
  10263. port_feature_config[params->port].link_config2));
  10264. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10265. offsetof(struct shmem_region,
  10266. dev_info.
  10267. port_hw_config[params->port].speed_capability_mask2));
  10268. } else {
  10269. link_config = REG_RD(bp, params->shmem_base +
  10270. offsetof(struct shmem_region, dev_info.
  10271. port_feature_config[params->port].link_config));
  10272. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  10273. offsetof(struct shmem_region,
  10274. dev_info.
  10275. port_hw_config[params->port].speed_capability_mask));
  10276. }
  10277. DP(NETIF_MSG_LINK,
  10278. "Default config phy idx %x cfg 0x%x speed_cap_mask 0x%x\n",
  10279. phy_index, link_config, phy->speed_cap_mask);
  10280. phy->req_duplex = DUPLEX_FULL;
  10281. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  10282. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  10283. phy->req_duplex = DUPLEX_HALF;
  10284. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  10285. phy->req_line_speed = SPEED_10;
  10286. break;
  10287. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  10288. phy->req_duplex = DUPLEX_HALF;
  10289. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  10290. phy->req_line_speed = SPEED_100;
  10291. break;
  10292. case PORT_FEATURE_LINK_SPEED_1G:
  10293. phy->req_line_speed = SPEED_1000;
  10294. break;
  10295. case PORT_FEATURE_LINK_SPEED_2_5G:
  10296. phy->req_line_speed = SPEED_2500;
  10297. break;
  10298. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  10299. phy->req_line_speed = SPEED_10000;
  10300. break;
  10301. default:
  10302. phy->req_line_speed = SPEED_AUTO_NEG;
  10303. break;
  10304. }
  10305. switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
  10306. case PORT_FEATURE_FLOW_CONTROL_AUTO:
  10307. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
  10308. break;
  10309. case PORT_FEATURE_FLOW_CONTROL_TX:
  10310. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
  10311. break;
  10312. case PORT_FEATURE_FLOW_CONTROL_RX:
  10313. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
  10314. break;
  10315. case PORT_FEATURE_FLOW_CONTROL_BOTH:
  10316. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  10317. break;
  10318. default:
  10319. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10320. break;
  10321. }
  10322. }
  10323. u32 bnx2x_phy_selection(struct link_params *params)
  10324. {
  10325. u32 phy_config_swapped, prio_cfg;
  10326. u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
  10327. phy_config_swapped = params->multi_phy_config &
  10328. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10329. prio_cfg = params->multi_phy_config &
  10330. PORT_HW_CFG_PHY_SELECTION_MASK;
  10331. if (phy_config_swapped) {
  10332. switch (prio_cfg) {
  10333. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  10334. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
  10335. break;
  10336. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  10337. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
  10338. break;
  10339. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  10340. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  10341. break;
  10342. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  10343. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  10344. break;
  10345. }
  10346. } else
  10347. return_cfg = prio_cfg;
  10348. return return_cfg;
  10349. }
  10350. int bnx2x_phy_probe(struct link_params *params)
  10351. {
  10352. u8 phy_index, actual_phy_idx;
  10353. u32 phy_config_swapped, sync_offset, media_types;
  10354. struct bnx2x *bp = params->bp;
  10355. struct bnx2x_phy *phy;
  10356. params->num_phys = 0;
  10357. DP(NETIF_MSG_LINK, "Begin phy probe\n");
  10358. phy_config_swapped = params->multi_phy_config &
  10359. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  10360. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  10361. phy_index++) {
  10362. actual_phy_idx = phy_index;
  10363. if (phy_config_swapped) {
  10364. if (phy_index == EXT_PHY1)
  10365. actual_phy_idx = EXT_PHY2;
  10366. else if (phy_index == EXT_PHY2)
  10367. actual_phy_idx = EXT_PHY1;
  10368. }
  10369. DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
  10370. " actual_phy_idx %x\n", phy_config_swapped,
  10371. phy_index, actual_phy_idx);
  10372. phy = &params->phy[actual_phy_idx];
  10373. if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
  10374. params->shmem2_base, params->port,
  10375. phy) != 0) {
  10376. params->num_phys = 0;
  10377. DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
  10378. phy_index);
  10379. for (phy_index = INT_PHY;
  10380. phy_index < MAX_PHYS;
  10381. phy_index++)
  10382. *phy = phy_null;
  10383. return -EINVAL;
  10384. }
  10385. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
  10386. break;
  10387. sync_offset = params->shmem_base +
  10388. offsetof(struct shmem_region,
  10389. dev_info.port_hw_config[params->port].media_type);
  10390. media_types = REG_RD(bp, sync_offset);
  10391. /*
  10392. * Update media type for non-PMF sync only for the first time
  10393. * In case the media type changes afterwards, it will be updated
  10394. * using the update_status function
  10395. */
  10396. if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  10397. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10398. actual_phy_idx))) == 0) {
  10399. media_types |= ((phy->media_type &
  10400. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  10401. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  10402. actual_phy_idx));
  10403. }
  10404. REG_WR(bp, sync_offset, media_types);
  10405. bnx2x_phy_def_cfg(params, phy, phy_index);
  10406. params->num_phys++;
  10407. }
  10408. DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
  10409. return 0;
  10410. }
  10411. void bnx2x_init_bmac_loopback(struct link_params *params,
  10412. struct link_vars *vars)
  10413. {
  10414. struct bnx2x *bp = params->bp;
  10415. vars->link_up = 1;
  10416. vars->line_speed = SPEED_10000;
  10417. vars->duplex = DUPLEX_FULL;
  10418. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10419. vars->mac_type = MAC_TYPE_BMAC;
  10420. vars->phy_flags = PHY_XGXS_FLAG;
  10421. bnx2x_xgxs_deassert(params);
  10422. /* set bmac loopback */
  10423. bnx2x_bmac_enable(params, vars, 1);
  10424. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10425. }
  10426. void bnx2x_init_emac_loopback(struct link_params *params,
  10427. struct link_vars *vars)
  10428. {
  10429. struct bnx2x *bp = params->bp;
  10430. vars->link_up = 1;
  10431. vars->line_speed = SPEED_1000;
  10432. vars->duplex = DUPLEX_FULL;
  10433. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10434. vars->mac_type = MAC_TYPE_EMAC;
  10435. vars->phy_flags = PHY_XGXS_FLAG;
  10436. bnx2x_xgxs_deassert(params);
  10437. /* set bmac loopback */
  10438. bnx2x_emac_enable(params, vars, 1);
  10439. bnx2x_emac_program(params, vars);
  10440. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10441. }
  10442. void bnx2x_init_xmac_loopback(struct link_params *params,
  10443. struct link_vars *vars)
  10444. {
  10445. struct bnx2x *bp = params->bp;
  10446. vars->link_up = 1;
  10447. if (!params->req_line_speed[0])
  10448. vars->line_speed = SPEED_10000;
  10449. else
  10450. vars->line_speed = params->req_line_speed[0];
  10451. vars->duplex = DUPLEX_FULL;
  10452. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10453. vars->mac_type = MAC_TYPE_XMAC;
  10454. vars->phy_flags = PHY_XGXS_FLAG;
  10455. /*
  10456. * Set WC to loopback mode since link is required to provide clock
  10457. * to the XMAC in 20G mode
  10458. */
  10459. bnx2x_set_aer_mmd(params, &params->phy[0]);
  10460. bnx2x_warpcore_reset_lane(bp, &params->phy[0], 0);
  10461. params->phy[INT_PHY].config_loopback(
  10462. &params->phy[INT_PHY],
  10463. params);
  10464. bnx2x_xmac_enable(params, vars, 1);
  10465. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10466. }
  10467. void bnx2x_init_umac_loopback(struct link_params *params,
  10468. struct link_vars *vars)
  10469. {
  10470. struct bnx2x *bp = params->bp;
  10471. vars->link_up = 1;
  10472. vars->line_speed = SPEED_1000;
  10473. vars->duplex = DUPLEX_FULL;
  10474. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10475. vars->mac_type = MAC_TYPE_UMAC;
  10476. vars->phy_flags = PHY_XGXS_FLAG;
  10477. bnx2x_umac_enable(params, vars, 1);
  10478. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10479. }
  10480. void bnx2x_init_xgxs_loopback(struct link_params *params,
  10481. struct link_vars *vars)
  10482. {
  10483. struct bnx2x *bp = params->bp;
  10484. vars->link_up = 1;
  10485. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10486. vars->duplex = DUPLEX_FULL;
  10487. if (params->req_line_speed[0] == SPEED_1000)
  10488. vars->line_speed = SPEED_1000;
  10489. else
  10490. vars->line_speed = SPEED_10000;
  10491. if (!USES_WARPCORE(bp))
  10492. bnx2x_xgxs_deassert(params);
  10493. bnx2x_link_initialize(params, vars);
  10494. if (params->req_line_speed[0] == SPEED_1000) {
  10495. if (USES_WARPCORE(bp))
  10496. bnx2x_umac_enable(params, vars, 0);
  10497. else {
  10498. bnx2x_emac_program(params, vars);
  10499. bnx2x_emac_enable(params, vars, 0);
  10500. }
  10501. } else {
  10502. if (USES_WARPCORE(bp))
  10503. bnx2x_xmac_enable(params, vars, 0);
  10504. else
  10505. bnx2x_bmac_enable(params, vars, 0);
  10506. }
  10507. if (params->loopback_mode == LOOPBACK_XGXS) {
  10508. /* set 10G XGXS loopback */
  10509. params->phy[INT_PHY].config_loopback(
  10510. &params->phy[INT_PHY],
  10511. params);
  10512. } else {
  10513. /* set external phy loopback */
  10514. u8 phy_index;
  10515. for (phy_index = EXT_PHY1;
  10516. phy_index < params->num_phys; phy_index++) {
  10517. if (params->phy[phy_index].config_loopback)
  10518. params->phy[phy_index].config_loopback(
  10519. &params->phy[phy_index],
  10520. params);
  10521. }
  10522. }
  10523. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  10524. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  10525. }
  10526. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
  10527. {
  10528. struct bnx2x *bp = params->bp;
  10529. DP(NETIF_MSG_LINK, "Phy Initialization started\n");
  10530. DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
  10531. params->req_line_speed[0], params->req_flow_ctrl[0]);
  10532. DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
  10533. params->req_line_speed[1], params->req_flow_ctrl[1]);
  10534. vars->link_status = 0;
  10535. vars->phy_link_up = 0;
  10536. vars->link_up = 0;
  10537. vars->line_speed = 0;
  10538. vars->duplex = DUPLEX_FULL;
  10539. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  10540. vars->mac_type = MAC_TYPE_NONE;
  10541. vars->phy_flags = 0;
  10542. /* disable attentions */
  10543. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  10544. (NIG_MASK_XGXS0_LINK_STATUS |
  10545. NIG_MASK_XGXS0_LINK10G |
  10546. NIG_MASK_SERDES0_LINK_STATUS |
  10547. NIG_MASK_MI_INT));
  10548. bnx2x_emac_init(params, vars);
  10549. if (params->num_phys == 0) {
  10550. DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
  10551. return -EINVAL;
  10552. }
  10553. set_phy_vars(params, vars);
  10554. DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
  10555. switch (params->loopback_mode) {
  10556. case LOOPBACK_BMAC:
  10557. bnx2x_init_bmac_loopback(params, vars);
  10558. break;
  10559. case LOOPBACK_EMAC:
  10560. bnx2x_init_emac_loopback(params, vars);
  10561. break;
  10562. case LOOPBACK_XMAC:
  10563. bnx2x_init_xmac_loopback(params, vars);
  10564. break;
  10565. case LOOPBACK_UMAC:
  10566. bnx2x_init_umac_loopback(params, vars);
  10567. break;
  10568. case LOOPBACK_XGXS:
  10569. case LOOPBACK_EXT_PHY:
  10570. bnx2x_init_xgxs_loopback(params, vars);
  10571. break;
  10572. default:
  10573. if (!CHIP_IS_E3(bp)) {
  10574. if (params->switch_cfg == SWITCH_CFG_10G)
  10575. bnx2x_xgxs_deassert(params);
  10576. else
  10577. bnx2x_serdes_deassert(bp, params->port);
  10578. }
  10579. bnx2x_link_initialize(params, vars);
  10580. msleep(30);
  10581. bnx2x_link_int_enable(params);
  10582. break;
  10583. }
  10584. return 0;
  10585. }
  10586. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  10587. u8 reset_ext_phy)
  10588. {
  10589. struct bnx2x *bp = params->bp;
  10590. u8 phy_index, port = params->port, clear_latch_ind = 0;
  10591. DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
  10592. /* disable attentions */
  10593. vars->link_status = 0;
  10594. bnx2x_update_mng(params, vars->link_status);
  10595. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  10596. (NIG_MASK_XGXS0_LINK_STATUS |
  10597. NIG_MASK_XGXS0_LINK10G |
  10598. NIG_MASK_SERDES0_LINK_STATUS |
  10599. NIG_MASK_MI_INT));
  10600. /* activate nig drain */
  10601. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  10602. /* disable nig egress interface */
  10603. if (!CHIP_IS_E3(bp)) {
  10604. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
  10605. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
  10606. }
  10607. /* Stop BigMac rx */
  10608. if (!CHIP_IS_E3(bp))
  10609. bnx2x_bmac_rx_disable(bp, port);
  10610. else {
  10611. bnx2x_xmac_disable(params);
  10612. bnx2x_umac_disable(params);
  10613. }
  10614. /* disable emac */
  10615. if (!CHIP_IS_E3(bp))
  10616. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  10617. msleep(10);
  10618. /* The PHY reset is controlled by GPIO 1
  10619. * Hold it as vars low
  10620. */
  10621. /* clear link led */
  10622. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  10623. if (reset_ext_phy) {
  10624. bnx2x_set_mdio_clk(bp, params->chip_id, port);
  10625. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  10626. phy_index++) {
  10627. if (params->phy[phy_index].link_reset) {
  10628. bnx2x_set_aer_mmd(params,
  10629. &params->phy[phy_index]);
  10630. params->phy[phy_index].link_reset(
  10631. &params->phy[phy_index],
  10632. params);
  10633. }
  10634. if (params->phy[phy_index].flags &
  10635. FLAGS_REARM_LATCH_SIGNAL)
  10636. clear_latch_ind = 1;
  10637. }
  10638. }
  10639. if (clear_latch_ind) {
  10640. /* Clear latching indication */
  10641. bnx2x_rearm_latch_signal(bp, port, 0);
  10642. bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
  10643. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  10644. }
  10645. if (params->phy[INT_PHY].link_reset)
  10646. params->phy[INT_PHY].link_reset(
  10647. &params->phy[INT_PHY], params);
  10648. /* disable nig ingress interface */
  10649. if (!CHIP_IS_E3(bp)) {
  10650. /* reset BigMac */
  10651. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  10652. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  10653. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
  10654. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
  10655. } else {
  10656. u32 xmac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  10657. bnx2x_set_xumac_nig(params, 0, 0);
  10658. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  10659. MISC_REGISTERS_RESET_REG_2_XMAC)
  10660. REG_WR(bp, xmac_base + XMAC_REG_CTRL,
  10661. XMAC_CTRL_REG_SOFT_RESET);
  10662. }
  10663. vars->link_up = 0;
  10664. vars->phy_flags = 0;
  10665. return 0;
  10666. }
  10667. /****************************************************************************/
  10668. /* Common function */
  10669. /****************************************************************************/
  10670. static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
  10671. u32 shmem_base_path[],
  10672. u32 shmem2_base_path[], u8 phy_index,
  10673. u32 chip_id)
  10674. {
  10675. struct bnx2x_phy phy[PORT_MAX];
  10676. struct bnx2x_phy *phy_blk[PORT_MAX];
  10677. u16 val;
  10678. s8 port = 0;
  10679. s8 port_of_path = 0;
  10680. u32 swap_val, swap_override;
  10681. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  10682. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  10683. port ^= (swap_val && swap_override);
  10684. bnx2x_ext_phy_hw_reset(bp, port);
  10685. /* PART1 - Reset both phys */
  10686. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10687. u32 shmem_base, shmem2_base;
  10688. /* In E2, same phy is using for port0 of the two paths */
  10689. if (CHIP_IS_E1x(bp)) {
  10690. shmem_base = shmem_base_path[0];
  10691. shmem2_base = shmem2_base_path[0];
  10692. port_of_path = port;
  10693. } else {
  10694. shmem_base = shmem_base_path[port];
  10695. shmem2_base = shmem2_base_path[port];
  10696. port_of_path = 0;
  10697. }
  10698. /* Extract the ext phy address for the port */
  10699. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  10700. port_of_path, &phy[port]) !=
  10701. 0) {
  10702. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  10703. return -EINVAL;
  10704. }
  10705. /* disable attentions */
  10706. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  10707. port_of_path*4,
  10708. (NIG_MASK_XGXS0_LINK_STATUS |
  10709. NIG_MASK_XGXS0_LINK10G |
  10710. NIG_MASK_SERDES0_LINK_STATUS |
  10711. NIG_MASK_MI_INT));
  10712. /* Need to take the phy out of low power mode in order
  10713. to write to access its registers */
  10714. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  10715. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  10716. port);
  10717. /* Reset the phy */
  10718. bnx2x_cl45_write(bp, &phy[port],
  10719. MDIO_PMA_DEVAD,
  10720. MDIO_PMA_REG_CTRL,
  10721. 1<<15);
  10722. }
  10723. /* Add delay of 150ms after reset */
  10724. msleep(150);
  10725. if (phy[PORT_0].addr & 0x1) {
  10726. phy_blk[PORT_0] = &(phy[PORT_1]);
  10727. phy_blk[PORT_1] = &(phy[PORT_0]);
  10728. } else {
  10729. phy_blk[PORT_0] = &(phy[PORT_0]);
  10730. phy_blk[PORT_1] = &(phy[PORT_1]);
  10731. }
  10732. /* PART2 - Download firmware to both phys */
  10733. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10734. if (CHIP_IS_E1x(bp))
  10735. port_of_path = port;
  10736. else
  10737. port_of_path = 0;
  10738. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  10739. phy_blk[port]->addr);
  10740. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  10741. port_of_path))
  10742. return -EINVAL;
  10743. /* Only set bit 10 = 1 (Tx power down) */
  10744. bnx2x_cl45_read(bp, phy_blk[port],
  10745. MDIO_PMA_DEVAD,
  10746. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  10747. /* Phase1 of TX_POWER_DOWN reset */
  10748. bnx2x_cl45_write(bp, phy_blk[port],
  10749. MDIO_PMA_DEVAD,
  10750. MDIO_PMA_REG_TX_POWER_DOWN,
  10751. (val | 1<<10));
  10752. }
  10753. /*
  10754. * Toggle Transmitter: Power down and then up with 600ms delay
  10755. * between
  10756. */
  10757. msleep(600);
  10758. /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
  10759. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10760. /* Phase2 of POWER_DOWN_RESET */
  10761. /* Release bit 10 (Release Tx power down) */
  10762. bnx2x_cl45_read(bp, phy_blk[port],
  10763. MDIO_PMA_DEVAD,
  10764. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  10765. bnx2x_cl45_write(bp, phy_blk[port],
  10766. MDIO_PMA_DEVAD,
  10767. MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
  10768. msleep(15);
  10769. /* Read modify write the SPI-ROM version select register */
  10770. bnx2x_cl45_read(bp, phy_blk[port],
  10771. MDIO_PMA_DEVAD,
  10772. MDIO_PMA_REG_EDC_FFE_MAIN, &val);
  10773. bnx2x_cl45_write(bp, phy_blk[port],
  10774. MDIO_PMA_DEVAD,
  10775. MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
  10776. /* set GPIO2 back to LOW */
  10777. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  10778. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  10779. }
  10780. return 0;
  10781. }
  10782. static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
  10783. u32 shmem_base_path[],
  10784. u32 shmem2_base_path[], u8 phy_index,
  10785. u32 chip_id)
  10786. {
  10787. u32 val;
  10788. s8 port;
  10789. struct bnx2x_phy phy;
  10790. /* Use port1 because of the static port-swap */
  10791. /* Enable the module detection interrupt */
  10792. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  10793. val |= ((1<<MISC_REGISTERS_GPIO_3)|
  10794. (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
  10795. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  10796. bnx2x_ext_phy_hw_reset(bp, 0);
  10797. msleep(5);
  10798. for (port = 0; port < PORT_MAX; port++) {
  10799. u32 shmem_base, shmem2_base;
  10800. /* In E2, same phy is using for port0 of the two paths */
  10801. if (CHIP_IS_E1x(bp)) {
  10802. shmem_base = shmem_base_path[0];
  10803. shmem2_base = shmem2_base_path[0];
  10804. } else {
  10805. shmem_base = shmem_base_path[port];
  10806. shmem2_base = shmem2_base_path[port];
  10807. }
  10808. /* Extract the ext phy address for the port */
  10809. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  10810. port, &phy) !=
  10811. 0) {
  10812. DP(NETIF_MSG_LINK, "populate phy failed\n");
  10813. return -EINVAL;
  10814. }
  10815. /* Reset phy*/
  10816. bnx2x_cl45_write(bp, &phy,
  10817. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
  10818. /* Set fault module detected LED on */
  10819. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  10820. MISC_REGISTERS_GPIO_HIGH,
  10821. port);
  10822. }
  10823. return 0;
  10824. }
  10825. static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
  10826. u8 *io_gpio, u8 *io_port)
  10827. {
  10828. u32 phy_gpio_reset = REG_RD(bp, shmem_base +
  10829. offsetof(struct shmem_region,
  10830. dev_info.port_hw_config[PORT_0].default_cfg));
  10831. switch (phy_gpio_reset) {
  10832. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
  10833. *io_gpio = 0;
  10834. *io_port = 0;
  10835. break;
  10836. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
  10837. *io_gpio = 1;
  10838. *io_port = 0;
  10839. break;
  10840. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
  10841. *io_gpio = 2;
  10842. *io_port = 0;
  10843. break;
  10844. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
  10845. *io_gpio = 3;
  10846. *io_port = 0;
  10847. break;
  10848. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
  10849. *io_gpio = 0;
  10850. *io_port = 1;
  10851. break;
  10852. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
  10853. *io_gpio = 1;
  10854. *io_port = 1;
  10855. break;
  10856. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
  10857. *io_gpio = 2;
  10858. *io_port = 1;
  10859. break;
  10860. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
  10861. *io_gpio = 3;
  10862. *io_port = 1;
  10863. break;
  10864. default:
  10865. /* Don't override the io_gpio and io_port */
  10866. break;
  10867. }
  10868. }
  10869. static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
  10870. u32 shmem_base_path[],
  10871. u32 shmem2_base_path[], u8 phy_index,
  10872. u32 chip_id)
  10873. {
  10874. s8 port, reset_gpio;
  10875. u32 swap_val, swap_override;
  10876. struct bnx2x_phy phy[PORT_MAX];
  10877. struct bnx2x_phy *phy_blk[PORT_MAX];
  10878. s8 port_of_path;
  10879. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  10880. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  10881. reset_gpio = MISC_REGISTERS_GPIO_1;
  10882. port = 1;
  10883. /*
  10884. * Retrieve the reset gpio/port which control the reset.
  10885. * Default is GPIO1, PORT1
  10886. */
  10887. bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
  10888. (u8 *)&reset_gpio, (u8 *)&port);
  10889. /* Calculate the port based on port swap */
  10890. port ^= (swap_val && swap_override);
  10891. /* Initiate PHY reset*/
  10892. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
  10893. port);
  10894. msleep(1);
  10895. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  10896. port);
  10897. msleep(5);
  10898. /* PART1 - Reset both phys */
  10899. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10900. u32 shmem_base, shmem2_base;
  10901. /* In E2, same phy is using for port0 of the two paths */
  10902. if (CHIP_IS_E1x(bp)) {
  10903. shmem_base = shmem_base_path[0];
  10904. shmem2_base = shmem2_base_path[0];
  10905. port_of_path = port;
  10906. } else {
  10907. shmem_base = shmem_base_path[port];
  10908. shmem2_base = shmem2_base_path[port];
  10909. port_of_path = 0;
  10910. }
  10911. /* Extract the ext phy address for the port */
  10912. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  10913. port_of_path, &phy[port]) !=
  10914. 0) {
  10915. DP(NETIF_MSG_LINK, "populate phy failed\n");
  10916. return -EINVAL;
  10917. }
  10918. /* disable attentions */
  10919. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  10920. port_of_path*4,
  10921. (NIG_MASK_XGXS0_LINK_STATUS |
  10922. NIG_MASK_XGXS0_LINK10G |
  10923. NIG_MASK_SERDES0_LINK_STATUS |
  10924. NIG_MASK_MI_INT));
  10925. /* Reset the phy */
  10926. bnx2x_cl45_write(bp, &phy[port],
  10927. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  10928. }
  10929. /* Add delay of 150ms after reset */
  10930. msleep(150);
  10931. if (phy[PORT_0].addr & 0x1) {
  10932. phy_blk[PORT_0] = &(phy[PORT_1]);
  10933. phy_blk[PORT_1] = &(phy[PORT_0]);
  10934. } else {
  10935. phy_blk[PORT_0] = &(phy[PORT_0]);
  10936. phy_blk[PORT_1] = &(phy[PORT_1]);
  10937. }
  10938. /* PART2 - Download firmware to both phys */
  10939. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10940. if (CHIP_IS_E1x(bp))
  10941. port_of_path = port;
  10942. else
  10943. port_of_path = 0;
  10944. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  10945. phy_blk[port]->addr);
  10946. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  10947. port_of_path))
  10948. return -EINVAL;
  10949. /* Disable PHY transmitter output */
  10950. bnx2x_cl45_write(bp, phy_blk[port],
  10951. MDIO_PMA_DEVAD,
  10952. MDIO_PMA_REG_TX_DISABLE, 1);
  10953. }
  10954. return 0;
  10955. }
  10956. static int bnx2x_84833_common_init_phy(struct bnx2x *bp,
  10957. u32 shmem_base_path[],
  10958. u32 shmem2_base_path[],
  10959. u8 phy_index,
  10960. u32 chip_id)
  10961. {
  10962. u8 reset_gpios;
  10963. struct bnx2x_phy phy;
  10964. u32 shmem_base, shmem2_base, cnt;
  10965. s8 port = 0;
  10966. u16 val;
  10967. reset_gpios = bnx2x_84833_get_reset_gpios(bp, shmem_base_path, chip_id);
  10968. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_LOW);
  10969. udelay(10);
  10970. bnx2x_set_mult_gpio(bp, reset_gpios, MISC_REGISTERS_GPIO_OUTPUT_HIGH);
  10971. DP(NETIF_MSG_LINK, "84833 reset pulse on pin values 0x%x\n",
  10972. reset_gpios);
  10973. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  10974. /* This PHY is for E2 and E3. */
  10975. shmem_base = shmem_base_path[port];
  10976. shmem2_base = shmem2_base_path[port];
  10977. /* Extract the ext phy address for the port */
  10978. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  10979. 0, &phy) !=
  10980. 0) {
  10981. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  10982. return -EINVAL;
  10983. }
  10984. /* Wait for FW completing its initialization. */
  10985. for (cnt = 0; cnt < 1000; cnt++) {
  10986. bnx2x_cl45_read(bp, &phy,
  10987. MDIO_PMA_DEVAD,
  10988. MDIO_PMA_REG_CTRL, &val);
  10989. if (!(val & (1<<15)))
  10990. break;
  10991. msleep(1);
  10992. }
  10993. if (cnt >= 1000)
  10994. DP(NETIF_MSG_LINK,
  10995. "84833 Cmn reset timeout (%d)\n", port);
  10996. /* Put the port in super isolate mode. */
  10997. bnx2x_cl45_read(bp, &phy,
  10998. MDIO_CTL_DEVAD,
  10999. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
  11000. val |= MDIO_84833_SUPER_ISOLATE;
  11001. bnx2x_cl45_write(bp, &phy,
  11002. MDIO_CTL_DEVAD,
  11003. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
  11004. }
  11005. return 0;
  11006. }
  11007. static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
  11008. u32 shmem2_base_path[], u8 phy_index,
  11009. u32 ext_phy_type, u32 chip_id)
  11010. {
  11011. int rc = 0;
  11012. switch (ext_phy_type) {
  11013. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  11014. rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
  11015. shmem2_base_path,
  11016. phy_index, chip_id);
  11017. break;
  11018. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  11019. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  11020. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  11021. rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
  11022. shmem2_base_path,
  11023. phy_index, chip_id);
  11024. break;
  11025. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  11026. /*
  11027. * GPIO1 affects both ports, so there's need to pull
  11028. * it for single port alone
  11029. */
  11030. rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
  11031. shmem2_base_path,
  11032. phy_index, chip_id);
  11033. break;
  11034. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  11035. /*
  11036. * GPIO3's are linked, and so both need to be toggled
  11037. * to obtain required 2us pulse.
  11038. */
  11039. rc = bnx2x_84833_common_init_phy(bp, shmem_base_path,
  11040. shmem2_base_path,
  11041. phy_index, chip_id);
  11042. break;
  11043. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  11044. rc = -EINVAL;
  11045. break;
  11046. default:
  11047. DP(NETIF_MSG_LINK,
  11048. "ext_phy 0x%x common init not required\n",
  11049. ext_phy_type);
  11050. break;
  11051. }
  11052. if (rc != 0)
  11053. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  11054. " Port %d\n",
  11055. 0);
  11056. return rc;
  11057. }
  11058. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  11059. u32 shmem2_base_path[], u32 chip_id)
  11060. {
  11061. int rc = 0;
  11062. u32 phy_ver, val;
  11063. u8 phy_index = 0;
  11064. u32 ext_phy_type, ext_phy_config;
  11065. bnx2x_set_mdio_clk(bp, chip_id, PORT_0);
  11066. bnx2x_set_mdio_clk(bp, chip_id, PORT_1);
  11067. DP(NETIF_MSG_LINK, "Begin common phy init\n");
  11068. if (CHIP_IS_E3(bp)) {
  11069. /* Enable EPIO */
  11070. val = REG_RD(bp, MISC_REG_GEN_PURP_HWG);
  11071. REG_WR(bp, MISC_REG_GEN_PURP_HWG, val | 1);
  11072. }
  11073. /* Check if common init was already done */
  11074. phy_ver = REG_RD(bp, shmem_base_path[0] +
  11075. offsetof(struct shmem_region,
  11076. port_mb[PORT_0].ext_phy_fw_version));
  11077. if (phy_ver) {
  11078. DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
  11079. phy_ver);
  11080. return 0;
  11081. }
  11082. /* Read the ext_phy_type for arbitrary port(0) */
  11083. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11084. phy_index++) {
  11085. ext_phy_config = bnx2x_get_ext_phy_config(bp,
  11086. shmem_base_path[0],
  11087. phy_index, 0);
  11088. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  11089. rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
  11090. shmem2_base_path,
  11091. phy_index, ext_phy_type,
  11092. chip_id);
  11093. }
  11094. return rc;
  11095. }
  11096. static void bnx2x_check_over_curr(struct link_params *params,
  11097. struct link_vars *vars)
  11098. {
  11099. struct bnx2x *bp = params->bp;
  11100. u32 cfg_pin;
  11101. u8 port = params->port;
  11102. u32 pin_val;
  11103. cfg_pin = (REG_RD(bp, params->shmem_base +
  11104. offsetof(struct shmem_region,
  11105. dev_info.port_hw_config[port].e3_cmn_pin_cfg1)) &
  11106. PORT_HW_CFG_E3_OVER_CURRENT_MASK) >>
  11107. PORT_HW_CFG_E3_OVER_CURRENT_SHIFT;
  11108. /* Ignore check if no external input PIN available */
  11109. if (bnx2x_get_cfg_pin(bp, cfg_pin, &pin_val) != 0)
  11110. return;
  11111. if (!pin_val) {
  11112. if ((vars->phy_flags & PHY_OVER_CURRENT_FLAG) == 0) {
  11113. netdev_err(bp->dev, "Error: Power fault on Port %d has"
  11114. " been detected and the power to "
  11115. "that SFP+ module has been removed"
  11116. " to prevent failure of the card."
  11117. " Please remove the SFP+ module and"
  11118. " restart the system to clear this"
  11119. " error.\n",
  11120. params->port);
  11121. vars->phy_flags |= PHY_OVER_CURRENT_FLAG;
  11122. }
  11123. } else
  11124. vars->phy_flags &= ~PHY_OVER_CURRENT_FLAG;
  11125. }
  11126. static void bnx2x_analyze_link_error(struct link_params *params,
  11127. struct link_vars *vars, u32 lss_status)
  11128. {
  11129. struct bnx2x *bp = params->bp;
  11130. /* Compare new value with previous value */
  11131. u8 led_mode;
  11132. u32 half_open_conn = (vars->phy_flags & PHY_HALF_OPEN_CONN_FLAG) > 0;
  11133. if ((lss_status ^ half_open_conn) == 0)
  11134. return;
  11135. /* If values differ */
  11136. DP(NETIF_MSG_LINK, "Link changed:%x %x->%x\n", vars->link_up,
  11137. half_open_conn, lss_status);
  11138. /*
  11139. * a. Update shmem->link_status accordingly
  11140. * b. Update link_vars->link_up
  11141. */
  11142. if (lss_status) {
  11143. DP(NETIF_MSG_LINK, "Remote Fault detected !!!\n");
  11144. vars->link_status &= ~LINK_STATUS_LINK_UP;
  11145. vars->link_up = 0;
  11146. vars->phy_flags |= PHY_HALF_OPEN_CONN_FLAG;
  11147. /*
  11148. * Set LED mode to off since the PHY doesn't know about these
  11149. * errors
  11150. */
  11151. led_mode = LED_MODE_OFF;
  11152. } else {
  11153. DP(NETIF_MSG_LINK, "Remote Fault cleared\n");
  11154. vars->link_status |= LINK_STATUS_LINK_UP;
  11155. vars->link_up = 1;
  11156. vars->phy_flags &= ~PHY_HALF_OPEN_CONN_FLAG;
  11157. led_mode = LED_MODE_OPER;
  11158. }
  11159. /* Update the LED according to the link state */
  11160. bnx2x_set_led(params, vars, led_mode, SPEED_10000);
  11161. /* Update link status in the shared memory */
  11162. bnx2x_update_mng(params, vars->link_status);
  11163. /* C. Trigger General Attention */
  11164. vars->periodic_flags |= PERIODIC_FLAGS_LINK_EVENT;
  11165. bnx2x_notify_link_changed(bp);
  11166. }
  11167. /******************************************************************************
  11168. * Description:
  11169. * This function checks for half opened connection change indication.
  11170. * When such change occurs, it calls the bnx2x_analyze_link_error
  11171. * to check if Remote Fault is set or cleared. Reception of remote fault
  11172. * status message in the MAC indicates that the peer's MAC has detected
  11173. * a fault, for example, due to break in the TX side of fiber.
  11174. *
  11175. ******************************************************************************/
  11176. static void bnx2x_check_half_open_conn(struct link_params *params,
  11177. struct link_vars *vars)
  11178. {
  11179. struct bnx2x *bp = params->bp;
  11180. u32 lss_status = 0;
  11181. u32 mac_base;
  11182. /* In case link status is physically up @ 10G do */
  11183. if ((vars->phy_flags & PHY_PHYSICAL_LINK_FLAG) == 0)
  11184. return;
  11185. if (CHIP_IS_E3(bp) &&
  11186. (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11187. (MISC_REGISTERS_RESET_REG_2_XMAC))) {
  11188. /* Check E3 XMAC */
  11189. /*
  11190. * Note that link speed cannot be queried here, since it may be
  11191. * zero while link is down. In case UMAC is active, LSS will
  11192. * simply not be set
  11193. */
  11194. mac_base = (params->port) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  11195. /* Clear stick bits (Requires rising edge) */
  11196. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS, 0);
  11197. REG_WR(bp, mac_base + XMAC_REG_CLEAR_RX_LSS_STATUS,
  11198. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS |
  11199. XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS);
  11200. if (REG_RD(bp, mac_base + XMAC_REG_RX_LSS_STATUS))
  11201. lss_status = 1;
  11202. bnx2x_analyze_link_error(params, vars, lss_status);
  11203. } else if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  11204. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port)) {
  11205. /* Check E1X / E2 BMAC */
  11206. u32 lss_status_reg;
  11207. u32 wb_data[2];
  11208. mac_base = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  11209. NIG_REG_INGRESS_BMAC0_MEM;
  11210. /* Read BIGMAC_REGISTER_RX_LSS_STATUS */
  11211. if (CHIP_IS_E2(bp))
  11212. lss_status_reg = BIGMAC2_REGISTER_RX_LSS_STAT;
  11213. else
  11214. lss_status_reg = BIGMAC_REGISTER_RX_LSS_STATUS;
  11215. REG_RD_DMAE(bp, mac_base + lss_status_reg, wb_data, 2);
  11216. lss_status = (wb_data[0] > 0);
  11217. bnx2x_analyze_link_error(params, vars, lss_status);
  11218. }
  11219. }
  11220. void bnx2x_period_func(struct link_params *params, struct link_vars *vars)
  11221. {
  11222. struct bnx2x *bp = params->bp;
  11223. u16 phy_idx;
  11224. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  11225. if (params->phy[phy_idx].flags & FLAGS_TX_ERROR_CHECK) {
  11226. bnx2x_set_aer_mmd(params, &params->phy[phy_idx]);
  11227. bnx2x_check_half_open_conn(params, vars);
  11228. break;
  11229. }
  11230. }
  11231. if (CHIP_IS_E3(bp)) {
  11232. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  11233. bnx2x_set_aer_mmd(params, phy);
  11234. bnx2x_check_over_curr(params, vars);
  11235. bnx2x_warpcore_config_runtime(phy, params, vars);
  11236. }
  11237. }
  11238. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
  11239. {
  11240. u8 phy_index;
  11241. struct bnx2x_phy phy;
  11242. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  11243. phy_index++) {
  11244. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11245. 0, &phy) != 0) {
  11246. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11247. return 0;
  11248. }
  11249. if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
  11250. return 1;
  11251. }
  11252. return 0;
  11253. }
  11254. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
  11255. u32 shmem_base,
  11256. u32 shmem2_base,
  11257. u8 port)
  11258. {
  11259. u8 phy_index, fan_failure_det_req = 0;
  11260. struct bnx2x_phy phy;
  11261. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11262. phy_index++) {
  11263. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  11264. port, &phy)
  11265. != 0) {
  11266. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11267. return 0;
  11268. }
  11269. fan_failure_det_req |= (phy.flags &
  11270. FLAGS_FAN_FAILURE_DET_REQ);
  11271. }
  11272. return fan_failure_det_req;
  11273. }
  11274. void bnx2x_hw_reset_phy(struct link_params *params)
  11275. {
  11276. u8 phy_index;
  11277. struct bnx2x *bp = params->bp;
  11278. bnx2x_update_mng(params, 0);
  11279. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  11280. (NIG_MASK_XGXS0_LINK_STATUS |
  11281. NIG_MASK_XGXS0_LINK10G |
  11282. NIG_MASK_SERDES0_LINK_STATUS |
  11283. NIG_MASK_MI_INT));
  11284. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  11285. phy_index++) {
  11286. if (params->phy[phy_index].hw_reset) {
  11287. params->phy[phy_index].hw_reset(
  11288. &params->phy[phy_index],
  11289. params);
  11290. params->phy[phy_index] = phy_null;
  11291. }
  11292. }
  11293. }
  11294. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  11295. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  11296. u8 port)
  11297. {
  11298. u8 gpio_num = 0xff, gpio_port = 0xff, phy_index;
  11299. u32 val;
  11300. u32 offset, aeu_mask, swap_val, swap_override, sync_offset;
  11301. if (CHIP_IS_E3(bp)) {
  11302. if (bnx2x_get_mod_abs_int_cfg(bp, chip_id,
  11303. shmem_base,
  11304. port,
  11305. &gpio_num,
  11306. &gpio_port) != 0)
  11307. return;
  11308. } else {
  11309. struct bnx2x_phy phy;
  11310. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  11311. phy_index++) {
  11312. if (bnx2x_populate_phy(bp, phy_index, shmem_base,
  11313. shmem2_base, port, &phy)
  11314. != 0) {
  11315. DP(NETIF_MSG_LINK, "populate phy failed\n");
  11316. return;
  11317. }
  11318. if (phy.type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
  11319. gpio_num = MISC_REGISTERS_GPIO_3;
  11320. gpio_port = port;
  11321. break;
  11322. }
  11323. }
  11324. }
  11325. if (gpio_num == 0xff)
  11326. return;
  11327. /* Set GPIO3 to trigger SFP+ module insertion/removal */
  11328. bnx2x_set_gpio(bp, gpio_num, MISC_REGISTERS_GPIO_INPUT_HI_Z, gpio_port);
  11329. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  11330. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  11331. gpio_port ^= (swap_val && swap_override);
  11332. vars->aeu_int_mask = AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 <<
  11333. (gpio_num + (gpio_port << 2));
  11334. sync_offset = shmem_base +
  11335. offsetof(struct shmem_region,
  11336. dev_info.port_hw_config[port].aeu_int_mask);
  11337. REG_WR(bp, sync_offset, vars->aeu_int_mask);
  11338. DP(NETIF_MSG_LINK, "Setting MOD_ABS (GPIO%d_P%d) AEU to 0x%x\n",
  11339. gpio_num, gpio_port, vars->aeu_int_mask);
  11340. if (port == 0)
  11341. offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
  11342. else
  11343. offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
  11344. /* Open appropriate AEU for interrupts */
  11345. aeu_mask = REG_RD(bp, offset);
  11346. aeu_mask |= vars->aeu_int_mask;
  11347. REG_WR(bp, offset, aeu_mask);
  11348. /* Enable the GPIO to trigger interrupt */
  11349. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  11350. val |= 1 << (gpio_num + (gpio_port << 2));
  11351. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  11352. }