4965-mac.c 185 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/firmware.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/if_arp.h>
  44. #include <net/mac80211.h>
  45. #include <asm/div64.h>
  46. #define DRV_NAME "iwl4965"
  47. #include "common.h"
  48. #include "4965.h"
  49. /******************************************************************************
  50. *
  51. * module boiler plate
  52. *
  53. ******************************************************************************/
  54. /*
  55. * module name, copyright, version, etc.
  56. */
  57. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
  58. #ifdef CONFIG_IWLEGACY_DEBUG
  59. #define VD "d"
  60. #else
  61. #define VD
  62. #endif
  63. #define DRV_VERSION IWLWIFI_VERSION VD
  64. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  65. MODULE_VERSION(DRV_VERSION);
  66. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  67. MODULE_LICENSE("GPL");
  68. MODULE_ALIAS("iwl4965");
  69. void
  70. il4965_check_abort_status(struct il_priv *il, u8 frame_count, u32 status)
  71. {
  72. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  73. IL_ERR("Tx flush command to flush out all frames\n");
  74. if (!test_bit(S_EXIT_PENDING, &il->status))
  75. queue_work(il->workqueue, &il->tx_flush);
  76. }
  77. }
  78. /*
  79. * EEPROM
  80. */
  81. struct il_mod_params il4965_mod_params = {
  82. .amsdu_size_8K = 1,
  83. .restart_fw = 1,
  84. /* the rest are 0 by default */
  85. };
  86. void
  87. il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
  88. {
  89. unsigned long flags;
  90. int i;
  91. spin_lock_irqsave(&rxq->lock, flags);
  92. INIT_LIST_HEAD(&rxq->rx_free);
  93. INIT_LIST_HEAD(&rxq->rx_used);
  94. /* Fill the rx_used queue with _all_ of the Rx buffers */
  95. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  96. /* In the reset function, these buffers may have been allocated
  97. * to an SKB, so we need to unmap and free potential storage */
  98. if (rxq->pool[i].page != NULL) {
  99. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  100. PAGE_SIZE << il->hw_params.rx_page_order,
  101. PCI_DMA_FROMDEVICE);
  102. __il_free_pages(il, rxq->pool[i].page);
  103. rxq->pool[i].page = NULL;
  104. }
  105. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  106. }
  107. for (i = 0; i < RX_QUEUE_SIZE; i++)
  108. rxq->queue[i] = NULL;
  109. /* Set us so that we have processed and used all buffers, but have
  110. * not restocked the Rx queue with fresh buffers */
  111. rxq->read = rxq->write = 0;
  112. rxq->write_actual = 0;
  113. rxq->free_count = 0;
  114. spin_unlock_irqrestore(&rxq->lock, flags);
  115. }
  116. int
  117. il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  118. {
  119. u32 rb_size;
  120. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  121. u32 rb_timeout = 0;
  122. if (il->cfg->mod_params->amsdu_size_8K)
  123. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  124. else
  125. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  126. /* Stop Rx DMA */
  127. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  128. /* Reset driver's Rx queue write idx */
  129. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  130. /* Tell device where to find RBD circular buffer in DRAM */
  131. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_BASE_REG, (u32) (rxq->bd_dma >> 8));
  132. /* Tell device where in DRAM to update its Rx status */
  133. il_wr(il, FH49_RSCSR_CHNL0_STTS_WPTR_REG, rxq->rb_stts_dma >> 4);
  134. /* Enable Rx DMA
  135. * Direct rx interrupts to hosts
  136. * Rx buffer size 4 or 8k
  137. * RB timeout 0x10
  138. * 256 RBDs
  139. */
  140. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  141. FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  142. FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  143. FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  144. rb_size |
  145. (rb_timeout << FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
  146. (rfdnlog << FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  147. /* Set interrupt coalescing timer to default (2048 usecs) */
  148. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
  149. return 0;
  150. }
  151. static void
  152. il4965_set_pwr_vmain(struct il_priv *il)
  153. {
  154. /*
  155. * (for documentation purposes)
  156. * to set power to V_AUX, do:
  157. if (pci_pme_capable(il->pci_dev, PCI_D3cold))
  158. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  159. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  160. ~APMG_PS_CTRL_MSK_PWR_SRC);
  161. */
  162. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  163. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  164. ~APMG_PS_CTRL_MSK_PWR_SRC);
  165. }
  166. int
  167. il4965_hw_nic_init(struct il_priv *il)
  168. {
  169. unsigned long flags;
  170. struct il_rx_queue *rxq = &il->rxq;
  171. int ret;
  172. spin_lock_irqsave(&il->lock, flags);
  173. il_apm_init(il);
  174. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  175. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
  176. spin_unlock_irqrestore(&il->lock, flags);
  177. il4965_set_pwr_vmain(il);
  178. il4965_nic_config(il);
  179. /* Allocate the RX queue, or reset if it is already allocated */
  180. if (!rxq->bd) {
  181. ret = il_rx_queue_alloc(il);
  182. if (ret) {
  183. IL_ERR("Unable to initialize Rx queue\n");
  184. return -ENOMEM;
  185. }
  186. } else
  187. il4965_rx_queue_reset(il, rxq);
  188. il4965_rx_replenish(il);
  189. il4965_rx_init(il, rxq);
  190. spin_lock_irqsave(&il->lock, flags);
  191. rxq->need_update = 1;
  192. il_rx_queue_update_write_ptr(il, rxq);
  193. spin_unlock_irqrestore(&il->lock, flags);
  194. /* Allocate or reset and init all Tx and Command queues */
  195. if (!il->txq) {
  196. ret = il4965_txq_ctx_alloc(il);
  197. if (ret)
  198. return ret;
  199. } else
  200. il4965_txq_ctx_reset(il);
  201. set_bit(S_INIT, &il->status);
  202. return 0;
  203. }
  204. /**
  205. * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  206. */
  207. static inline __le32
  208. il4965_dma_addr2rbd_ptr(struct il_priv *il, dma_addr_t dma_addr)
  209. {
  210. return cpu_to_le32((u32) (dma_addr >> 8));
  211. }
  212. /**
  213. * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
  214. *
  215. * If there are slots in the RX queue that need to be restocked,
  216. * and we have free pre-allocated buffers, fill the ranks as much
  217. * as we can, pulling from rx_free.
  218. *
  219. * This moves the 'write' idx forward to catch up with 'processed', and
  220. * also updates the memory address in the firmware to reference the new
  221. * target buffer.
  222. */
  223. void
  224. il4965_rx_queue_restock(struct il_priv *il)
  225. {
  226. struct il_rx_queue *rxq = &il->rxq;
  227. struct list_head *element;
  228. struct il_rx_buf *rxb;
  229. unsigned long flags;
  230. spin_lock_irqsave(&rxq->lock, flags);
  231. while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
  232. /* The overwritten rxb must be a used one */
  233. rxb = rxq->queue[rxq->write];
  234. BUG_ON(rxb && rxb->page);
  235. /* Get next free Rx buffer, remove from free list */
  236. element = rxq->rx_free.next;
  237. rxb = list_entry(element, struct il_rx_buf, list);
  238. list_del(element);
  239. /* Point to Rx buffer via next RBD in circular buffer */
  240. rxq->bd[rxq->write] =
  241. il4965_dma_addr2rbd_ptr(il, rxb->page_dma);
  242. rxq->queue[rxq->write] = rxb;
  243. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  244. rxq->free_count--;
  245. }
  246. spin_unlock_irqrestore(&rxq->lock, flags);
  247. /* If the pre-allocated buffer pool is dropping low, schedule to
  248. * refill it */
  249. if (rxq->free_count <= RX_LOW_WATERMARK)
  250. queue_work(il->workqueue, &il->rx_replenish);
  251. /* If we've added more space for the firmware to place data, tell it.
  252. * Increment device's write pointer in multiples of 8. */
  253. if (rxq->write_actual != (rxq->write & ~0x7)) {
  254. spin_lock_irqsave(&rxq->lock, flags);
  255. rxq->need_update = 1;
  256. spin_unlock_irqrestore(&rxq->lock, flags);
  257. il_rx_queue_update_write_ptr(il, rxq);
  258. }
  259. }
  260. /**
  261. * il4965_rx_replenish - Move all used packet from rx_used to rx_free
  262. *
  263. * When moving to rx_free an SKB is allocated for the slot.
  264. *
  265. * Also restock the Rx queue via il_rx_queue_restock.
  266. * This is called as a scheduled work item (except for during initialization)
  267. */
  268. static void
  269. il4965_rx_allocate(struct il_priv *il, gfp_t priority)
  270. {
  271. struct il_rx_queue *rxq = &il->rxq;
  272. struct list_head *element;
  273. struct il_rx_buf *rxb;
  274. struct page *page;
  275. dma_addr_t page_dma;
  276. unsigned long flags;
  277. gfp_t gfp_mask = priority;
  278. while (1) {
  279. spin_lock_irqsave(&rxq->lock, flags);
  280. if (list_empty(&rxq->rx_used)) {
  281. spin_unlock_irqrestore(&rxq->lock, flags);
  282. return;
  283. }
  284. spin_unlock_irqrestore(&rxq->lock, flags);
  285. if (rxq->free_count > RX_LOW_WATERMARK)
  286. gfp_mask |= __GFP_NOWARN;
  287. if (il->hw_params.rx_page_order > 0)
  288. gfp_mask |= __GFP_COMP;
  289. /* Alloc a new receive buffer */
  290. page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
  291. if (!page) {
  292. if (net_ratelimit())
  293. D_INFO("alloc_pages failed, " "order: %d\n",
  294. il->hw_params.rx_page_order);
  295. if (rxq->free_count <= RX_LOW_WATERMARK &&
  296. net_ratelimit())
  297. IL_ERR("Failed to alloc_pages with %s. "
  298. "Only %u free buffers remaining.\n",
  299. priority ==
  300. GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  301. rxq->free_count);
  302. /* We don't reschedule replenish work here -- we will
  303. * call the restock method and if it still needs
  304. * more buffers it will schedule replenish */
  305. return;
  306. }
  307. /* Get physical address of the RB */
  308. page_dma =
  309. pci_map_page(il->pci_dev, page, 0,
  310. PAGE_SIZE << il->hw_params.rx_page_order,
  311. PCI_DMA_FROMDEVICE);
  312. if (unlikely(pci_dma_mapping_error(il->pci_dev, page_dma))) {
  313. __free_pages(page, il->hw_params.rx_page_order);
  314. break;
  315. }
  316. spin_lock_irqsave(&rxq->lock, flags);
  317. if (list_empty(&rxq->rx_used)) {
  318. spin_unlock_irqrestore(&rxq->lock, flags);
  319. pci_unmap_page(il->pci_dev, page_dma,
  320. PAGE_SIZE << il->hw_params.rx_page_order,
  321. PCI_DMA_FROMDEVICE);
  322. __free_pages(page, il->hw_params.rx_page_order);
  323. return;
  324. }
  325. element = rxq->rx_used.next;
  326. rxb = list_entry(element, struct il_rx_buf, list);
  327. list_del(element);
  328. BUG_ON(rxb->page);
  329. rxb->page = page;
  330. rxb->page_dma = page_dma;
  331. list_add_tail(&rxb->list, &rxq->rx_free);
  332. rxq->free_count++;
  333. il->alloc_rxb_page++;
  334. spin_unlock_irqrestore(&rxq->lock, flags);
  335. }
  336. }
  337. void
  338. il4965_rx_replenish(struct il_priv *il)
  339. {
  340. unsigned long flags;
  341. il4965_rx_allocate(il, GFP_KERNEL);
  342. spin_lock_irqsave(&il->lock, flags);
  343. il4965_rx_queue_restock(il);
  344. spin_unlock_irqrestore(&il->lock, flags);
  345. }
  346. void
  347. il4965_rx_replenish_now(struct il_priv *il)
  348. {
  349. il4965_rx_allocate(il, GFP_ATOMIC);
  350. il4965_rx_queue_restock(il);
  351. }
  352. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  353. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  354. * This free routine walks the list of POOL entries and if SKB is set to
  355. * non NULL it is unmapped and freed
  356. */
  357. void
  358. il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
  359. {
  360. int i;
  361. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  362. if (rxq->pool[i].page != NULL) {
  363. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  364. PAGE_SIZE << il->hw_params.rx_page_order,
  365. PCI_DMA_FROMDEVICE);
  366. __il_free_pages(il, rxq->pool[i].page);
  367. rxq->pool[i].page = NULL;
  368. }
  369. }
  370. dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  371. rxq->bd_dma);
  372. dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
  373. rxq->rb_stts, rxq->rb_stts_dma);
  374. rxq->bd = NULL;
  375. rxq->rb_stts = NULL;
  376. }
  377. int
  378. il4965_rxq_stop(struct il_priv *il)
  379. {
  380. int ret;
  381. _il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  382. ret = _il_poll_bit(il, FH49_MEM_RSSR_RX_STATUS_REG,
  383. FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  384. FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  385. 1000);
  386. if (ret < 0)
  387. IL_ERR("Can't stop Rx DMA.\n");
  388. return 0;
  389. }
  390. int
  391. il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  392. {
  393. int idx = 0;
  394. int band_offset = 0;
  395. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  396. if (rate_n_flags & RATE_MCS_HT_MSK) {
  397. idx = (rate_n_flags & 0xff);
  398. return idx;
  399. /* Legacy rate format, search for match in table */
  400. } else {
  401. if (band == IEEE80211_BAND_5GHZ)
  402. band_offset = IL_FIRST_OFDM_RATE;
  403. for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
  404. if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
  405. return idx - band_offset;
  406. }
  407. return -1;
  408. }
  409. static int
  410. il4965_calc_rssi(struct il_priv *il, struct il_rx_phy_res *rx_resp)
  411. {
  412. /* data from PHY/DSP regarding signal strength, etc.,
  413. * contents are always there, not configurable by host. */
  414. struct il4965_rx_non_cfg_phy *ncphy =
  415. (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  416. u32 agc =
  417. (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK) >>
  418. IL49_AGC_DB_POS;
  419. u32 valid_antennae =
  420. (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  421. >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  422. u8 max_rssi = 0;
  423. u32 i;
  424. /* Find max rssi among 3 possible receivers.
  425. * These values are measured by the digital signal processor (DSP).
  426. * They should stay fairly constant even as the signal strength varies,
  427. * if the radio's automatic gain control (AGC) is working right.
  428. * AGC value (see below) will provide the "interesting" info. */
  429. for (i = 0; i < 3; i++)
  430. if (valid_antennae & (1 << i))
  431. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  432. D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  433. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  434. max_rssi, agc);
  435. /* dBm = max_rssi dB - agc dB - constant.
  436. * Higher AGC (higher radio gain) means lower signal. */
  437. return max_rssi - agc - IL4965_RSSI_OFFSET;
  438. }
  439. static u32
  440. il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
  441. {
  442. u32 decrypt_out = 0;
  443. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  444. RX_RES_STATUS_STATION_FOUND)
  445. decrypt_out |=
  446. (RX_RES_STATUS_STATION_FOUND |
  447. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  448. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  449. /* packet was not encrypted */
  450. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  451. RX_RES_STATUS_SEC_TYPE_NONE)
  452. return decrypt_out;
  453. /* packet was encrypted with unknown alg */
  454. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  455. RX_RES_STATUS_SEC_TYPE_ERR)
  456. return decrypt_out;
  457. /* decryption was not done in HW */
  458. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  459. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  460. return decrypt_out;
  461. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  462. case RX_RES_STATUS_SEC_TYPE_CCMP:
  463. /* alg is CCM: check MIC only */
  464. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  465. /* Bad MIC */
  466. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  467. else
  468. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  469. break;
  470. case RX_RES_STATUS_SEC_TYPE_TKIP:
  471. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  472. /* Bad TTAK */
  473. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  474. break;
  475. }
  476. /* fall through if TTAK OK */
  477. default:
  478. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  479. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  480. else
  481. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  482. break;
  483. }
  484. D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n", decrypt_in, decrypt_out);
  485. return decrypt_out;
  486. }
  487. static void
  488. il4965_pass_packet_to_mac80211(struct il_priv *il, struct ieee80211_hdr *hdr,
  489. u16 len, u32 ampdu_status, struct il_rx_buf *rxb,
  490. struct ieee80211_rx_status *stats)
  491. {
  492. struct sk_buff *skb;
  493. __le16 fc = hdr->frame_control;
  494. /* We only process data packets if the interface is open */
  495. if (unlikely(!il->is_open)) {
  496. D_DROP("Dropping packet while interface is not open.\n");
  497. return;
  498. }
  499. /* In case of HW accelerated crypto and bad decryption, drop */
  500. if (!il->cfg->mod_params->sw_crypto &&
  501. il_set_decrypted_flag(il, hdr, ampdu_status, stats))
  502. return;
  503. skb = dev_alloc_skb(128);
  504. if (!skb) {
  505. IL_ERR("dev_alloc_skb failed\n");
  506. return;
  507. }
  508. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len,
  509. len);
  510. il_update_stats(il, false, fc, len);
  511. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  512. ieee80211_rx(il->hw, skb);
  513. il->alloc_rxb_page--;
  514. rxb->page = NULL;
  515. }
  516. /* Called for N_RX (legacy ABG frames), or
  517. * N_RX_MPDU (HT high-throughput N frames). */
  518. void
  519. il4965_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
  520. {
  521. struct ieee80211_hdr *header;
  522. struct ieee80211_rx_status rx_status = {};
  523. struct il_rx_pkt *pkt = rxb_addr(rxb);
  524. struct il_rx_phy_res *phy_res;
  525. __le32 rx_pkt_status;
  526. struct il_rx_mpdu_res_start *amsdu;
  527. u32 len;
  528. u32 ampdu_status;
  529. u32 rate_n_flags;
  530. /**
  531. * N_RX and N_RX_MPDU are handled differently.
  532. * N_RX: physical layer info is in this buffer
  533. * N_RX_MPDU: physical layer info was sent in separate
  534. * command and cached in il->last_phy_res
  535. *
  536. * Here we set up local variables depending on which command is
  537. * received.
  538. */
  539. if (pkt->hdr.cmd == N_RX) {
  540. phy_res = (struct il_rx_phy_res *)pkt->u.raw;
  541. header =
  542. (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res) +
  543. phy_res->cfg_phy_cnt);
  544. len = le16_to_cpu(phy_res->byte_count);
  545. rx_pkt_status =
  546. *(__le32 *) (pkt->u.raw + sizeof(*phy_res) +
  547. phy_res->cfg_phy_cnt + len);
  548. ampdu_status = le32_to_cpu(rx_pkt_status);
  549. } else {
  550. if (!il->_4965.last_phy_res_valid) {
  551. IL_ERR("MPDU frame without cached PHY data\n");
  552. return;
  553. }
  554. phy_res = &il->_4965.last_phy_res;
  555. amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
  556. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  557. len = le16_to_cpu(amsdu->byte_count);
  558. rx_pkt_status = *(__le32 *) (pkt->u.raw + sizeof(*amsdu) + len);
  559. ampdu_status =
  560. il4965_translate_rx_status(il, le32_to_cpu(rx_pkt_status));
  561. }
  562. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  563. D_DROP("dsp size out of range [0,20]: %d/n",
  564. phy_res->cfg_phy_cnt);
  565. return;
  566. }
  567. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  568. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  569. D_RX("Bad CRC or FIFO: 0x%08X.\n", le32_to_cpu(rx_pkt_status));
  570. return;
  571. }
  572. /* This will be used in several places later */
  573. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  574. /* rx_status carries information about the packet to mac80211 */
  575. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  576. rx_status.band =
  577. (phy_res->
  578. phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
  579. IEEE80211_BAND_5GHZ;
  580. rx_status.freq =
  581. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
  582. rx_status.band);
  583. rx_status.rate_idx =
  584. il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  585. rx_status.flag = 0;
  586. /* TSF isn't reliable. In order to allow smooth user experience,
  587. * this W/A doesn't propagate it to the mac80211 */
  588. /*rx_status.flag |= RX_FLAG_MACTIME_START; */
  589. il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  590. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  591. rx_status.signal = il4965_calc_rssi(il, phy_res);
  592. D_STATS("Rssi %d, TSF %llu\n", rx_status.signal,
  593. (unsigned long long)rx_status.mactime);
  594. /*
  595. * "antenna number"
  596. *
  597. * It seems that the antenna field in the phy flags value
  598. * is actually a bit field. This is undefined by radiotap,
  599. * it wants an actual antenna number but I always get "7"
  600. * for most legacy frames I receive indicating that the
  601. * same frame was received on all three RX chains.
  602. *
  603. * I think this field should be removed in favor of a
  604. * new 802.11n radiotap field "RX chains" that is defined
  605. * as a bitmask.
  606. */
  607. rx_status.antenna =
  608. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
  609. RX_RES_PHY_FLAGS_ANTENNA_POS;
  610. /* set the preamble flag if appropriate */
  611. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  612. rx_status.flag |= RX_FLAG_SHORTPRE;
  613. /* Set up the HT phy flags */
  614. if (rate_n_flags & RATE_MCS_HT_MSK)
  615. rx_status.flag |= RX_FLAG_HT;
  616. if (rate_n_flags & RATE_MCS_HT40_MSK)
  617. rx_status.flag |= RX_FLAG_40MHZ;
  618. if (rate_n_flags & RATE_MCS_SGI_MSK)
  619. rx_status.flag |= RX_FLAG_SHORT_GI;
  620. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_AGG_MSK) {
  621. /* We know which subframes of an A-MPDU belong
  622. * together since we get a single PHY response
  623. * from the firmware for all of them.
  624. */
  625. rx_status.flag |= RX_FLAG_AMPDU_DETAILS;
  626. rx_status.ampdu_reference = il->_4965.ampdu_ref;
  627. }
  628. il4965_pass_packet_to_mac80211(il, header, len, ampdu_status, rxb,
  629. &rx_status);
  630. }
  631. /* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
  632. * This will be used later in il_hdl_rx() for N_RX_MPDU. */
  633. void
  634. il4965_hdl_rx_phy(struct il_priv *il, struct il_rx_buf *rxb)
  635. {
  636. struct il_rx_pkt *pkt = rxb_addr(rxb);
  637. il->_4965.last_phy_res_valid = true;
  638. il->_4965.ampdu_ref++;
  639. memcpy(&il->_4965.last_phy_res, pkt->u.raw,
  640. sizeof(struct il_rx_phy_res));
  641. }
  642. static int
  643. il4965_get_channels_for_scan(struct il_priv *il, struct ieee80211_vif *vif,
  644. enum ieee80211_band band, u8 is_active,
  645. u8 n_probes, struct il_scan_channel *scan_ch)
  646. {
  647. struct ieee80211_channel *chan;
  648. const struct ieee80211_supported_band *sband;
  649. const struct il_channel_info *ch_info;
  650. u16 passive_dwell = 0;
  651. u16 active_dwell = 0;
  652. int added, i;
  653. u16 channel;
  654. sband = il_get_hw_mode(il, band);
  655. if (!sband)
  656. return 0;
  657. active_dwell = il_get_active_dwell_time(il, band, n_probes);
  658. passive_dwell = il_get_passive_dwell_time(il, band, vif);
  659. if (passive_dwell <= active_dwell)
  660. passive_dwell = active_dwell + 1;
  661. for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
  662. chan = il->scan_request->channels[i];
  663. if (chan->band != band)
  664. continue;
  665. channel = chan->hw_value;
  666. scan_ch->channel = cpu_to_le16(channel);
  667. ch_info = il_get_channel_info(il, band, channel);
  668. if (!il_is_channel_valid(ch_info)) {
  669. D_SCAN("Channel %d is INVALID for this band.\n",
  670. channel);
  671. continue;
  672. }
  673. if (!is_active || il_is_channel_passive(ch_info) ||
  674. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  675. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  676. else
  677. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  678. if (n_probes)
  679. scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
  680. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  681. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  682. /* Set txpower levels to defaults */
  683. scan_ch->dsp_atten = 110;
  684. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  685. * power level:
  686. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  687. */
  688. if (band == IEEE80211_BAND_5GHZ)
  689. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  690. else
  691. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  692. D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n", channel,
  693. le32_to_cpu(scan_ch->type),
  694. (scan_ch->
  695. type & SCAN_CHANNEL_TYPE_ACTIVE) ? "ACTIVE" : "PASSIVE",
  696. (scan_ch->
  697. type & SCAN_CHANNEL_TYPE_ACTIVE) ? active_dwell :
  698. passive_dwell);
  699. scan_ch++;
  700. added++;
  701. }
  702. D_SCAN("total channels to scan %d\n", added);
  703. return added;
  704. }
  705. static void
  706. il4965_toggle_tx_ant(struct il_priv *il, u8 *ant, u8 valid)
  707. {
  708. int i;
  709. u8 ind = *ant;
  710. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  711. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  712. if (valid & BIT(ind)) {
  713. *ant = ind;
  714. return;
  715. }
  716. }
  717. }
  718. int
  719. il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
  720. {
  721. struct il_host_cmd cmd = {
  722. .id = C_SCAN,
  723. .len = sizeof(struct il_scan_cmd),
  724. .flags = CMD_SIZE_HUGE,
  725. };
  726. struct il_scan_cmd *scan;
  727. u32 rate_flags = 0;
  728. u16 cmd_len;
  729. u16 rx_chain = 0;
  730. enum ieee80211_band band;
  731. u8 n_probes = 0;
  732. u8 rx_ant = il->hw_params.valid_rx_ant;
  733. u8 rate;
  734. bool is_active = false;
  735. int chan_mod;
  736. u8 active_chains;
  737. u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
  738. int ret;
  739. lockdep_assert_held(&il->mutex);
  740. if (!il->scan_cmd) {
  741. il->scan_cmd =
  742. kmalloc(sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE,
  743. GFP_KERNEL);
  744. if (!il->scan_cmd) {
  745. D_SCAN("fail to allocate memory for scan\n");
  746. return -ENOMEM;
  747. }
  748. }
  749. scan = il->scan_cmd;
  750. memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
  751. scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
  752. scan->quiet_time = IL_ACTIVE_QUIET_TIME;
  753. if (il_is_any_associated(il)) {
  754. u16 interval;
  755. u32 extra;
  756. u32 suspend_time = 100;
  757. u32 scan_suspend_time = 100;
  758. D_INFO("Scanning while associated...\n");
  759. interval = vif->bss_conf.beacon_int;
  760. scan->suspend_time = 0;
  761. scan->max_out_time = cpu_to_le32(200 * 1024);
  762. if (!interval)
  763. interval = suspend_time;
  764. extra = (suspend_time / interval) << 22;
  765. scan_suspend_time =
  766. (extra | ((suspend_time % interval) * 1024));
  767. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  768. D_SCAN("suspend_time 0x%X beacon interval %d\n",
  769. scan_suspend_time, interval);
  770. }
  771. if (il->scan_request->n_ssids) {
  772. int i, p = 0;
  773. D_SCAN("Kicking off active scan\n");
  774. for (i = 0; i < il->scan_request->n_ssids; i++) {
  775. /* always does wildcard anyway */
  776. if (!il->scan_request->ssids[i].ssid_len)
  777. continue;
  778. scan->direct_scan[p].id = WLAN_EID_SSID;
  779. scan->direct_scan[p].len =
  780. il->scan_request->ssids[i].ssid_len;
  781. memcpy(scan->direct_scan[p].ssid,
  782. il->scan_request->ssids[i].ssid,
  783. il->scan_request->ssids[i].ssid_len);
  784. n_probes++;
  785. p++;
  786. }
  787. is_active = true;
  788. } else
  789. D_SCAN("Start passive scan.\n");
  790. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  791. scan->tx_cmd.sta_id = il->hw_params.bcast_id;
  792. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  793. switch (il->scan_band) {
  794. case IEEE80211_BAND_2GHZ:
  795. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  796. chan_mod =
  797. le32_to_cpu(il->active.flags & RXON_FLG_CHANNEL_MODE_MSK) >>
  798. RXON_FLG_CHANNEL_MODE_POS;
  799. if (chan_mod == CHANNEL_MODE_PURE_40) {
  800. rate = RATE_6M_PLCP;
  801. } else {
  802. rate = RATE_1M_PLCP;
  803. rate_flags = RATE_MCS_CCK_MSK;
  804. }
  805. break;
  806. case IEEE80211_BAND_5GHZ:
  807. rate = RATE_6M_PLCP;
  808. break;
  809. default:
  810. IL_WARN("Invalid scan band\n");
  811. return -EIO;
  812. }
  813. /*
  814. * If active scanning is requested but a certain channel is
  815. * marked passive, we can do active scanning if we detect
  816. * transmissions.
  817. *
  818. * There is an issue with some firmware versions that triggers
  819. * a sysassert on a "good CRC threshold" of zero (== disabled),
  820. * on a radar channel even though this means that we should NOT
  821. * send probes.
  822. *
  823. * The "good CRC threshold" is the number of frames that we
  824. * need to receive during our dwell time on a channel before
  825. * sending out probes -- setting this to a huge value will
  826. * mean we never reach it, but at the same time work around
  827. * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
  828. * here instead of IL_GOOD_CRC_TH_DISABLED.
  829. */
  830. scan->good_CRC_th =
  831. is_active ? IL_GOOD_CRC_TH_DEFAULT : IL_GOOD_CRC_TH_NEVER;
  832. band = il->scan_band;
  833. if (il->cfg->scan_rx_antennas[band])
  834. rx_ant = il->cfg->scan_rx_antennas[band];
  835. il4965_toggle_tx_ant(il, &il->scan_tx_ant[band], scan_tx_antennas);
  836. rate_flags |= BIT(il->scan_tx_ant[band]) << RATE_MCS_ANT_POS;
  837. scan->tx_cmd.rate_n_flags = cpu_to_le32(rate | rate_flags);
  838. /* In power save mode use one chain, otherwise use all chains */
  839. if (test_bit(S_POWER_PMI, &il->status)) {
  840. /* rx_ant has been set to all valid chains previously */
  841. active_chains =
  842. rx_ant & ((u8) (il->chain_noise_data.active_chains));
  843. if (!active_chains)
  844. active_chains = rx_ant;
  845. D_SCAN("chain_noise_data.active_chains: %u\n",
  846. il->chain_noise_data.active_chains);
  847. rx_ant = il4965_first_antenna(active_chains);
  848. }
  849. /* MIMO is not used here, but value is required */
  850. rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  851. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  852. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  853. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  854. scan->rx_chain = cpu_to_le16(rx_chain);
  855. cmd_len =
  856. il_fill_probe_req(il, (struct ieee80211_mgmt *)scan->data,
  857. vif->addr, il->scan_request->ie,
  858. il->scan_request->ie_len,
  859. IL_MAX_SCAN_SIZE - sizeof(*scan));
  860. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  861. scan->filter_flags |=
  862. (RXON_FILTER_ACCEPT_GRP_MSK | RXON_FILTER_BCON_AWARE_MSK);
  863. scan->channel_count =
  864. il4965_get_channels_for_scan(il, vif, band, is_active, n_probes,
  865. (void *)&scan->data[cmd_len]);
  866. if (scan->channel_count == 0) {
  867. D_SCAN("channel count %d\n", scan->channel_count);
  868. return -EIO;
  869. }
  870. cmd.len +=
  871. le16_to_cpu(scan->tx_cmd.len) +
  872. scan->channel_count * sizeof(struct il_scan_channel);
  873. cmd.data = scan;
  874. scan->len = cpu_to_le16(cmd.len);
  875. set_bit(S_SCAN_HW, &il->status);
  876. ret = il_send_cmd_sync(il, &cmd);
  877. if (ret)
  878. clear_bit(S_SCAN_HW, &il->status);
  879. return ret;
  880. }
  881. int
  882. il4965_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
  883. bool add)
  884. {
  885. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  886. if (add)
  887. return il4965_add_bssid_station(il, vif->bss_conf.bssid,
  888. &vif_priv->ibss_bssid_sta_id);
  889. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  890. vif->bss_conf.bssid);
  891. }
  892. void
  893. il4965_free_tfds_in_queue(struct il_priv *il, int sta_id, int tid, int freed)
  894. {
  895. lockdep_assert_held(&il->sta_lock);
  896. if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  897. il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  898. else {
  899. D_TX("free more than tfds_in_queue (%u:%d)\n",
  900. il->stations[sta_id].tid[tid].tfds_in_queue, freed);
  901. il->stations[sta_id].tid[tid].tfds_in_queue = 0;
  902. }
  903. }
  904. #define IL_TX_QUEUE_MSK 0xfffff
  905. static bool
  906. il4965_is_single_rx_stream(struct il_priv *il)
  907. {
  908. return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  909. il->current_ht_config.single_chain_sufficient;
  910. }
  911. #define IL_NUM_RX_CHAINS_MULTIPLE 3
  912. #define IL_NUM_RX_CHAINS_SINGLE 2
  913. #define IL_NUM_IDLE_CHAINS_DUAL 2
  914. #define IL_NUM_IDLE_CHAINS_SINGLE 1
  915. /*
  916. * Determine how many receiver/antenna chains to use.
  917. *
  918. * More provides better reception via diversity. Fewer saves power
  919. * at the expense of throughput, but only when not in powersave to
  920. * start with.
  921. *
  922. * MIMO (dual stream) requires at least 2, but works better with 3.
  923. * This does not determine *which* chains to use, just how many.
  924. */
  925. static int
  926. il4965_get_active_rx_chain_count(struct il_priv *il)
  927. {
  928. /* # of Rx chains to use when expecting MIMO. */
  929. if (il4965_is_single_rx_stream(il))
  930. return IL_NUM_RX_CHAINS_SINGLE;
  931. else
  932. return IL_NUM_RX_CHAINS_MULTIPLE;
  933. }
  934. /*
  935. * When we are in power saving mode, unless device support spatial
  936. * multiplexing power save, use the active count for rx chain count.
  937. */
  938. static int
  939. il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
  940. {
  941. /* # Rx chains when idling, depending on SMPS mode */
  942. switch (il->current_ht_config.smps) {
  943. case IEEE80211_SMPS_STATIC:
  944. case IEEE80211_SMPS_DYNAMIC:
  945. return IL_NUM_IDLE_CHAINS_SINGLE;
  946. case IEEE80211_SMPS_OFF:
  947. return active_cnt;
  948. default:
  949. WARN(1, "invalid SMPS mode %d", il->current_ht_config.smps);
  950. return active_cnt;
  951. }
  952. }
  953. /* up to 4 chains */
  954. static u8
  955. il4965_count_chain_bitmap(u32 chain_bitmap)
  956. {
  957. u8 res;
  958. res = (chain_bitmap & BIT(0)) >> 0;
  959. res += (chain_bitmap & BIT(1)) >> 1;
  960. res += (chain_bitmap & BIT(2)) >> 2;
  961. res += (chain_bitmap & BIT(3)) >> 3;
  962. return res;
  963. }
  964. /**
  965. * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  966. *
  967. * Selects how many and which Rx receivers/antennas/chains to use.
  968. * This should not be used for scan command ... it puts data in wrong place.
  969. */
  970. void
  971. il4965_set_rxon_chain(struct il_priv *il)
  972. {
  973. bool is_single = il4965_is_single_rx_stream(il);
  974. bool is_cam = !test_bit(S_POWER_PMI, &il->status);
  975. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  976. u32 active_chains;
  977. u16 rx_chain;
  978. /* Tell uCode which antennas are actually connected.
  979. * Before first association, we assume all antennas are connected.
  980. * Just after first association, il4965_chain_noise_calibration()
  981. * checks which antennas actually *are* connected. */
  982. if (il->chain_noise_data.active_chains)
  983. active_chains = il->chain_noise_data.active_chains;
  984. else
  985. active_chains = il->hw_params.valid_rx_ant;
  986. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  987. /* How many receivers should we use? */
  988. active_rx_cnt = il4965_get_active_rx_chain_count(il);
  989. idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
  990. /* correct rx chain count according hw settings
  991. * and chain noise calibration
  992. */
  993. valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
  994. if (valid_rx_cnt < active_rx_cnt)
  995. active_rx_cnt = valid_rx_cnt;
  996. if (valid_rx_cnt < idle_rx_cnt)
  997. idle_rx_cnt = valid_rx_cnt;
  998. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  999. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  1000. il->staging.rx_chain = cpu_to_le16(rx_chain);
  1001. if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
  1002. il->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1003. else
  1004. il->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1005. D_ASSOC("rx_chain=0x%X active=%d idle=%d\n", il->staging.rx_chain,
  1006. active_rx_cnt, idle_rx_cnt);
  1007. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  1008. active_rx_cnt < idle_rx_cnt);
  1009. }
  1010. static const char *
  1011. il4965_get_fh_string(int cmd)
  1012. {
  1013. switch (cmd) {
  1014. IL_CMD(FH49_RSCSR_CHNL0_STTS_WPTR_REG);
  1015. IL_CMD(FH49_RSCSR_CHNL0_RBDCB_BASE_REG);
  1016. IL_CMD(FH49_RSCSR_CHNL0_WPTR);
  1017. IL_CMD(FH49_MEM_RCSR_CHNL0_CONFIG_REG);
  1018. IL_CMD(FH49_MEM_RSSR_SHARED_CTRL_REG);
  1019. IL_CMD(FH49_MEM_RSSR_RX_STATUS_REG);
  1020. IL_CMD(FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1021. IL_CMD(FH49_TSSR_TX_STATUS_REG);
  1022. IL_CMD(FH49_TSSR_TX_ERROR_REG);
  1023. default:
  1024. return "UNKNOWN";
  1025. }
  1026. }
  1027. int
  1028. il4965_dump_fh(struct il_priv *il, char **buf, bool display)
  1029. {
  1030. int i;
  1031. #ifdef CONFIG_IWLEGACY_DEBUG
  1032. int pos = 0;
  1033. size_t bufsz = 0;
  1034. #endif
  1035. static const u32 fh_tbl[] = {
  1036. FH49_RSCSR_CHNL0_STTS_WPTR_REG,
  1037. FH49_RSCSR_CHNL0_RBDCB_BASE_REG,
  1038. FH49_RSCSR_CHNL0_WPTR,
  1039. FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  1040. FH49_MEM_RSSR_SHARED_CTRL_REG,
  1041. FH49_MEM_RSSR_RX_STATUS_REG,
  1042. FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1043. FH49_TSSR_TX_STATUS_REG,
  1044. FH49_TSSR_TX_ERROR_REG
  1045. };
  1046. #ifdef CONFIG_IWLEGACY_DEBUG
  1047. if (display) {
  1048. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1049. *buf = kmalloc(bufsz, GFP_KERNEL);
  1050. if (!*buf)
  1051. return -ENOMEM;
  1052. pos +=
  1053. scnprintf(*buf + pos, bufsz - pos, "FH register values:\n");
  1054. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1055. pos +=
  1056. scnprintf(*buf + pos, bufsz - pos,
  1057. " %34s: 0X%08x\n",
  1058. il4965_get_fh_string(fh_tbl[i]),
  1059. il_rd(il, fh_tbl[i]));
  1060. }
  1061. return pos;
  1062. }
  1063. #endif
  1064. IL_ERR("FH register values:\n");
  1065. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1066. IL_ERR(" %34s: 0X%08x\n", il4965_get_fh_string(fh_tbl[i]),
  1067. il_rd(il, fh_tbl[i]));
  1068. }
  1069. return 0;
  1070. }
  1071. void
  1072. il4965_hdl_missed_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  1073. {
  1074. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1075. struct il_missed_beacon_notif *missed_beacon;
  1076. missed_beacon = &pkt->u.missed_beacon;
  1077. if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
  1078. il->missed_beacon_threshold) {
  1079. D_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
  1080. le32_to_cpu(missed_beacon->consecutive_missed_beacons),
  1081. le32_to_cpu(missed_beacon->total_missed_becons),
  1082. le32_to_cpu(missed_beacon->num_recvd_beacons),
  1083. le32_to_cpu(missed_beacon->num_expected_beacons));
  1084. if (!test_bit(S_SCANNING, &il->status))
  1085. il4965_init_sensitivity(il);
  1086. }
  1087. }
  1088. /* Calculate noise level, based on measurements during network silence just
  1089. * before arriving beacon. This measurement can be done only if we know
  1090. * exactly when to expect beacons, therefore only when we're associated. */
  1091. static void
  1092. il4965_rx_calc_noise(struct il_priv *il)
  1093. {
  1094. struct stats_rx_non_phy *rx_info;
  1095. int num_active_rx = 0;
  1096. int total_silence = 0;
  1097. int bcn_silence_a, bcn_silence_b, bcn_silence_c;
  1098. int last_rx_noise;
  1099. rx_info = &(il->_4965.stats.rx.general);
  1100. bcn_silence_a =
  1101. le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
  1102. bcn_silence_b =
  1103. le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
  1104. bcn_silence_c =
  1105. le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
  1106. if (bcn_silence_a) {
  1107. total_silence += bcn_silence_a;
  1108. num_active_rx++;
  1109. }
  1110. if (bcn_silence_b) {
  1111. total_silence += bcn_silence_b;
  1112. num_active_rx++;
  1113. }
  1114. if (bcn_silence_c) {
  1115. total_silence += bcn_silence_c;
  1116. num_active_rx++;
  1117. }
  1118. /* Average among active antennas */
  1119. if (num_active_rx)
  1120. last_rx_noise = (total_silence / num_active_rx) - 107;
  1121. else
  1122. last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
  1123. D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n", bcn_silence_a,
  1124. bcn_silence_b, bcn_silence_c, last_rx_noise);
  1125. }
  1126. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1127. /*
  1128. * based on the assumption of all stats counter are in DWORD
  1129. * FIXME: This function is for debugging, do not deal with
  1130. * the case of counters roll-over.
  1131. */
  1132. static void
  1133. il4965_accumulative_stats(struct il_priv *il, __le32 * stats)
  1134. {
  1135. int i, size;
  1136. __le32 *prev_stats;
  1137. u32 *accum_stats;
  1138. u32 *delta, *max_delta;
  1139. struct stats_general_common *general, *accum_general;
  1140. struct stats_tx *tx, *accum_tx;
  1141. prev_stats = (__le32 *) &il->_4965.stats;
  1142. accum_stats = (u32 *) &il->_4965.accum_stats;
  1143. size = sizeof(struct il_notif_stats);
  1144. general = &il->_4965.stats.general.common;
  1145. accum_general = &il->_4965.accum_stats.general.common;
  1146. tx = &il->_4965.stats.tx;
  1147. accum_tx = &il->_4965.accum_stats.tx;
  1148. delta = (u32 *) &il->_4965.delta_stats;
  1149. max_delta = (u32 *) &il->_4965.max_delta;
  1150. for (i = sizeof(__le32); i < size;
  1151. i +=
  1152. sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
  1153. accum_stats++) {
  1154. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  1155. *delta =
  1156. (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
  1157. *accum_stats += *delta;
  1158. if (*delta > *max_delta)
  1159. *max_delta = *delta;
  1160. }
  1161. }
  1162. /* reset accumulative stats for "no-counter" type stats */
  1163. accum_general->temperature = general->temperature;
  1164. accum_general->ttl_timestamp = general->ttl_timestamp;
  1165. }
  1166. #endif
  1167. void
  1168. il4965_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1169. {
  1170. const int recalib_seconds = 60;
  1171. bool change;
  1172. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1173. D_RX("Statistics notification received (%d vs %d).\n",
  1174. (int)sizeof(struct il_notif_stats),
  1175. le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
  1176. change =
  1177. ((il->_4965.stats.general.common.temperature !=
  1178. pkt->u.stats.general.common.temperature) ||
  1179. ((il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK) !=
  1180. (pkt->u.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)));
  1181. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1182. il4965_accumulative_stats(il, (__le32 *) &pkt->u.stats);
  1183. #endif
  1184. /* TODO: reading some of stats is unneeded */
  1185. memcpy(&il->_4965.stats, &pkt->u.stats, sizeof(il->_4965.stats));
  1186. set_bit(S_STATS, &il->status);
  1187. /*
  1188. * Reschedule the stats timer to occur in recalib_seconds to ensure
  1189. * we get a thermal update even if the uCode doesn't give us one
  1190. */
  1191. mod_timer(&il->stats_periodic,
  1192. jiffies + msecs_to_jiffies(recalib_seconds * 1000));
  1193. if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
  1194. (pkt->hdr.cmd == N_STATS)) {
  1195. il4965_rx_calc_noise(il);
  1196. queue_work(il->workqueue, &il->run_time_calib_work);
  1197. }
  1198. if (change)
  1199. il4965_temperature_calib(il);
  1200. }
  1201. void
  1202. il4965_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1203. {
  1204. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1205. if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
  1206. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1207. memset(&il->_4965.accum_stats, 0,
  1208. sizeof(struct il_notif_stats));
  1209. memset(&il->_4965.delta_stats, 0,
  1210. sizeof(struct il_notif_stats));
  1211. memset(&il->_4965.max_delta, 0, sizeof(struct il_notif_stats));
  1212. #endif
  1213. D_RX("Statistics have been cleared\n");
  1214. }
  1215. il4965_hdl_stats(il, rxb);
  1216. }
  1217. /*
  1218. * mac80211 queues, ACs, hardware queues, FIFOs.
  1219. *
  1220. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  1221. *
  1222. * Mac80211 uses the following numbers, which we get as from it
  1223. * by way of skb_get_queue_mapping(skb):
  1224. *
  1225. * VO 0
  1226. * VI 1
  1227. * BE 2
  1228. * BK 3
  1229. *
  1230. *
  1231. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  1232. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  1233. * own queue per aggregation session (RA/TID combination), such queues are
  1234. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  1235. * order to map frames to the right queue, we also need an AC->hw queue
  1236. * mapping. This is implemented here.
  1237. *
  1238. * Due to the way hw queues are set up (by the hw specific modules like
  1239. * 4965.c), the AC->hw queue mapping is the identity
  1240. * mapping.
  1241. */
  1242. static const u8 tid_to_ac[] = {
  1243. IEEE80211_AC_BE,
  1244. IEEE80211_AC_BK,
  1245. IEEE80211_AC_BK,
  1246. IEEE80211_AC_BE,
  1247. IEEE80211_AC_VI,
  1248. IEEE80211_AC_VI,
  1249. IEEE80211_AC_VO,
  1250. IEEE80211_AC_VO
  1251. };
  1252. static inline int
  1253. il4965_get_ac_from_tid(u16 tid)
  1254. {
  1255. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1256. return tid_to_ac[tid];
  1257. /* no support for TIDs 8-15 yet */
  1258. return -EINVAL;
  1259. }
  1260. static inline int
  1261. il4965_get_fifo_from_tid(u16 tid)
  1262. {
  1263. const u8 ac_to_fifo[] = {
  1264. IL_TX_FIFO_VO,
  1265. IL_TX_FIFO_VI,
  1266. IL_TX_FIFO_BE,
  1267. IL_TX_FIFO_BK,
  1268. };
  1269. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1270. return ac_to_fifo[tid_to_ac[tid]];
  1271. /* no support for TIDs 8-15 yet */
  1272. return -EINVAL;
  1273. }
  1274. /*
  1275. * handle build C_TX command notification.
  1276. */
  1277. static void
  1278. il4965_tx_cmd_build_basic(struct il_priv *il, struct sk_buff *skb,
  1279. struct il_tx_cmd *tx_cmd,
  1280. struct ieee80211_tx_info *info,
  1281. struct ieee80211_hdr *hdr, u8 std_id)
  1282. {
  1283. __le16 fc = hdr->frame_control;
  1284. __le32 tx_flags = tx_cmd->tx_flags;
  1285. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1286. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  1287. tx_flags |= TX_CMD_FLG_ACK_MSK;
  1288. if (ieee80211_is_mgmt(fc))
  1289. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1290. if (ieee80211_is_probe_resp(fc) &&
  1291. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  1292. tx_flags |= TX_CMD_FLG_TSF_MSK;
  1293. } else {
  1294. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  1295. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1296. }
  1297. if (ieee80211_is_back_req(fc))
  1298. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  1299. tx_cmd->sta_id = std_id;
  1300. if (ieee80211_has_morefrags(fc))
  1301. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  1302. if (ieee80211_is_data_qos(fc)) {
  1303. u8 *qc = ieee80211_get_qos_ctl(hdr);
  1304. tx_cmd->tid_tspec = qc[0] & 0xf;
  1305. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  1306. } else {
  1307. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1308. }
  1309. il_tx_cmd_protection(il, info, fc, &tx_flags);
  1310. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  1311. if (ieee80211_is_mgmt(fc)) {
  1312. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  1313. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  1314. else
  1315. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  1316. } else {
  1317. tx_cmd->timeout.pm_frame_timeout = 0;
  1318. }
  1319. tx_cmd->driver_txop = 0;
  1320. tx_cmd->tx_flags = tx_flags;
  1321. tx_cmd->next_frame_len = 0;
  1322. }
  1323. static void
  1324. il4965_tx_cmd_build_rate(struct il_priv *il,
  1325. struct il_tx_cmd *tx_cmd,
  1326. struct ieee80211_tx_info *info,
  1327. struct ieee80211_sta *sta,
  1328. __le16 fc)
  1329. {
  1330. const u8 rts_retry_limit = 60;
  1331. u32 rate_flags;
  1332. int rate_idx;
  1333. u8 data_retry_limit;
  1334. u8 rate_plcp;
  1335. /* Set retry limit on DATA packets and Probe Responses */
  1336. if (ieee80211_is_probe_resp(fc))
  1337. data_retry_limit = 3;
  1338. else
  1339. data_retry_limit = IL4965_DEFAULT_TX_RETRY;
  1340. tx_cmd->data_retry_limit = data_retry_limit;
  1341. /* Set retry limit on RTS packets */
  1342. tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
  1343. /* DATA packets will use the uCode station table for rate/antenna
  1344. * selection */
  1345. if (ieee80211_is_data(fc)) {
  1346. tx_cmd->initial_rate_idx = 0;
  1347. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  1348. return;
  1349. }
  1350. /**
  1351. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  1352. * not really a TX rate. Thus, we use the lowest supported rate for
  1353. * this band. Also use the lowest supported rate if the stored rate
  1354. * idx is invalid.
  1355. */
  1356. rate_idx = info->control.rates[0].idx;
  1357. if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) || rate_idx < 0
  1358. || rate_idx > RATE_COUNT_LEGACY)
  1359. rate_idx = rate_lowest_index(&il->bands[info->band], sta);
  1360. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  1361. if (info->band == IEEE80211_BAND_5GHZ)
  1362. rate_idx += IL_FIRST_OFDM_RATE;
  1363. /* Get PLCP rate for tx_cmd->rate_n_flags */
  1364. rate_plcp = il_rates[rate_idx].plcp;
  1365. /* Zero out flags for this packet */
  1366. rate_flags = 0;
  1367. /* Set CCK flag as needed */
  1368. if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
  1369. rate_flags |= RATE_MCS_CCK_MSK;
  1370. /* Set up antennas */
  1371. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  1372. rate_flags |= BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  1373. /* Set the rate in the TX cmd */
  1374. tx_cmd->rate_n_flags = cpu_to_le32(rate_plcp | rate_flags);
  1375. }
  1376. static void
  1377. il4965_tx_cmd_build_hwcrypto(struct il_priv *il, struct ieee80211_tx_info *info,
  1378. struct il_tx_cmd *tx_cmd, struct sk_buff *skb_frag,
  1379. int sta_id)
  1380. {
  1381. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  1382. switch (keyconf->cipher) {
  1383. case WLAN_CIPHER_SUITE_CCMP:
  1384. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  1385. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  1386. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1387. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  1388. D_TX("tx_cmd with AES hwcrypto\n");
  1389. break;
  1390. case WLAN_CIPHER_SUITE_TKIP:
  1391. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  1392. ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
  1393. D_TX("tx_cmd with tkip hwcrypto\n");
  1394. break;
  1395. case WLAN_CIPHER_SUITE_WEP104:
  1396. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  1397. /* fall through */
  1398. case WLAN_CIPHER_SUITE_WEP40:
  1399. tx_cmd->sec_ctl |=
  1400. (TX_CMD_SEC_WEP | (keyconf->keyidx & TX_CMD_SEC_MSK) <<
  1401. TX_CMD_SEC_SHIFT);
  1402. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  1403. D_TX("Configuring packet for WEP encryption " "with key %d\n",
  1404. keyconf->keyidx);
  1405. break;
  1406. default:
  1407. IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
  1408. break;
  1409. }
  1410. }
  1411. /*
  1412. * start C_TX command process
  1413. */
  1414. int
  1415. il4965_tx_skb(struct il_priv *il,
  1416. struct ieee80211_sta *sta,
  1417. struct sk_buff *skb)
  1418. {
  1419. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1420. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1421. struct il_station_priv *sta_priv = NULL;
  1422. struct il_tx_queue *txq;
  1423. struct il_queue *q;
  1424. struct il_device_cmd *out_cmd;
  1425. struct il_cmd_meta *out_meta;
  1426. struct il_tx_cmd *tx_cmd;
  1427. int txq_id;
  1428. dma_addr_t phys_addr;
  1429. dma_addr_t txcmd_phys;
  1430. dma_addr_t scratch_phys;
  1431. u16 len, firstlen, secondlen;
  1432. u16 seq_number = 0;
  1433. __le16 fc;
  1434. u8 hdr_len;
  1435. u8 sta_id;
  1436. u8 wait_write_ptr = 0;
  1437. u8 tid = 0;
  1438. u8 *qc = NULL;
  1439. unsigned long flags;
  1440. bool is_agg = false;
  1441. spin_lock_irqsave(&il->lock, flags);
  1442. if (il_is_rfkill(il)) {
  1443. D_DROP("Dropping - RF KILL\n");
  1444. goto drop_unlock;
  1445. }
  1446. fc = hdr->frame_control;
  1447. #ifdef CONFIG_IWLEGACY_DEBUG
  1448. if (ieee80211_is_auth(fc))
  1449. D_TX("Sending AUTH frame\n");
  1450. else if (ieee80211_is_assoc_req(fc))
  1451. D_TX("Sending ASSOC frame\n");
  1452. else if (ieee80211_is_reassoc_req(fc))
  1453. D_TX("Sending REASSOC frame\n");
  1454. #endif
  1455. hdr_len = ieee80211_hdrlen(fc);
  1456. /* For management frames use broadcast id to do not break aggregation */
  1457. if (!ieee80211_is_data(fc))
  1458. sta_id = il->hw_params.bcast_id;
  1459. else {
  1460. /* Find idx into station table for destination station */
  1461. sta_id = il_sta_id_or_broadcast(il, sta);
  1462. if (sta_id == IL_INVALID_STATION) {
  1463. D_DROP("Dropping - INVALID STATION: %pM\n", hdr->addr1);
  1464. goto drop_unlock;
  1465. }
  1466. }
  1467. D_TX("station Id %d\n", sta_id);
  1468. if (sta)
  1469. sta_priv = (void *)sta->drv_priv;
  1470. if (sta_priv && sta_priv->asleep &&
  1471. (info->flags & IEEE80211_TX_CTL_NO_PS_BUFFER)) {
  1472. /*
  1473. * This sends an asynchronous command to the device,
  1474. * but we can rely on it being processed before the
  1475. * next frame is processed -- and the next frame to
  1476. * this station is the one that will consume this
  1477. * counter.
  1478. * For now set the counter to just 1 since we do not
  1479. * support uAPSD yet.
  1480. */
  1481. il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
  1482. }
  1483. /* FIXME: remove me ? */
  1484. WARN_ON_ONCE(info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM);
  1485. /* Access category (AC) is also the queue number */
  1486. txq_id = skb_get_queue_mapping(skb);
  1487. /* irqs already disabled/saved above when locking il->lock */
  1488. spin_lock(&il->sta_lock);
  1489. if (ieee80211_is_data_qos(fc)) {
  1490. qc = ieee80211_get_qos_ctl(hdr);
  1491. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  1492. if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
  1493. spin_unlock(&il->sta_lock);
  1494. goto drop_unlock;
  1495. }
  1496. seq_number = il->stations[sta_id].tid[tid].seq_number;
  1497. seq_number &= IEEE80211_SCTL_SEQ;
  1498. hdr->seq_ctrl =
  1499. hdr->seq_ctrl & cpu_to_le16(IEEE80211_SCTL_FRAG);
  1500. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  1501. seq_number += 0x10;
  1502. /* aggregation is on for this <sta,tid> */
  1503. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  1504. il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
  1505. txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
  1506. is_agg = true;
  1507. }
  1508. }
  1509. txq = &il->txq[txq_id];
  1510. q = &txq->q;
  1511. if (unlikely(il_queue_space(q) < q->high_mark)) {
  1512. spin_unlock(&il->sta_lock);
  1513. goto drop_unlock;
  1514. }
  1515. if (ieee80211_is_data_qos(fc)) {
  1516. il->stations[sta_id].tid[tid].tfds_in_queue++;
  1517. if (!ieee80211_has_morefrags(fc))
  1518. il->stations[sta_id].tid[tid].seq_number = seq_number;
  1519. }
  1520. spin_unlock(&il->sta_lock);
  1521. txq->skbs[q->write_ptr] = skb;
  1522. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1523. out_cmd = txq->cmd[q->write_ptr];
  1524. out_meta = &txq->meta[q->write_ptr];
  1525. tx_cmd = &out_cmd->cmd.tx;
  1526. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  1527. memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
  1528. /*
  1529. * Set up the Tx-command (not MAC!) header.
  1530. * Store the chosen Tx queue and TFD idx within the sequence field;
  1531. * after Tx, uCode's Tx response will return this value so driver can
  1532. * locate the frame within the tx queue and do post-tx processing.
  1533. */
  1534. out_cmd->hdr.cmd = C_TX;
  1535. out_cmd->hdr.sequence =
  1536. cpu_to_le16((u16)
  1537. (QUEUE_TO_SEQ(txq_id) | IDX_TO_SEQ(q->write_ptr)));
  1538. /* Copy MAC header from skb into command buffer */
  1539. memcpy(tx_cmd->hdr, hdr, hdr_len);
  1540. /* Total # bytes to be transmitted */
  1541. len = (u16) skb->len;
  1542. tx_cmd->len = cpu_to_le16(len);
  1543. if (info->control.hw_key)
  1544. il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
  1545. /* TODO need this for burst mode later on */
  1546. il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
  1547. il4965_tx_cmd_build_rate(il, tx_cmd, info, sta, fc);
  1548. il_update_stats(il, true, fc, len);
  1549. /*
  1550. * Use the first empty entry in this queue's command buffer array
  1551. * to contain the Tx command and MAC header concatenated together
  1552. * (payload data will be in another buffer).
  1553. * Size of this varies, due to varying MAC header length.
  1554. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1555. * of the MAC header (device reads on dword boundaries).
  1556. * We'll tell device about this padding later.
  1557. */
  1558. len = sizeof(struct il_tx_cmd) + sizeof(struct il_cmd_header) + hdr_len;
  1559. firstlen = (len + 3) & ~3;
  1560. /* Tell NIC about any 2-byte padding after MAC header */
  1561. if (firstlen != len)
  1562. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1563. /* Physical address of this Tx command's header (not MAC header!),
  1564. * within command buffer array. */
  1565. txcmd_phys =
  1566. pci_map_single(il->pci_dev, &out_cmd->hdr, firstlen,
  1567. PCI_DMA_BIDIRECTIONAL);
  1568. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1569. dma_unmap_len_set(out_meta, len, firstlen);
  1570. /* Add buffer containing Tx command and MAC(!) header to TFD's
  1571. * first entry */
  1572. il->ops->txq_attach_buf_to_tfd(il, txq, txcmd_phys, firstlen, 1, 0);
  1573. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  1574. txq->need_update = 1;
  1575. } else {
  1576. wait_write_ptr = 1;
  1577. txq->need_update = 0;
  1578. }
  1579. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1580. * if any (802.11 null frames have no payload). */
  1581. secondlen = skb->len - hdr_len;
  1582. if (secondlen > 0) {
  1583. phys_addr =
  1584. pci_map_single(il->pci_dev, skb->data + hdr_len, secondlen,
  1585. PCI_DMA_TODEVICE);
  1586. il->ops->txq_attach_buf_to_tfd(il, txq, phys_addr, secondlen,
  1587. 0, 0);
  1588. }
  1589. scratch_phys =
  1590. txcmd_phys + sizeof(struct il_cmd_header) +
  1591. offsetof(struct il_tx_cmd, scratch);
  1592. /* take back ownership of DMA buffer to enable update */
  1593. pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys, firstlen,
  1594. PCI_DMA_BIDIRECTIONAL);
  1595. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1596. tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
  1597. D_TX("sequence nr = 0X%x\n", le16_to_cpu(out_cmd->hdr.sequence));
  1598. D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1599. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd, sizeof(*tx_cmd));
  1600. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd->hdr, hdr_len);
  1601. /* Set up entry for this TFD in Tx byte-count array */
  1602. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1603. il->ops->txq_update_byte_cnt_tbl(il, txq, le16_to_cpu(tx_cmd->len));
  1604. pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys, firstlen,
  1605. PCI_DMA_BIDIRECTIONAL);
  1606. /* Tell device the write idx *just past* this latest filled TFD */
  1607. q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
  1608. il_txq_update_write_ptr(il, txq);
  1609. spin_unlock_irqrestore(&il->lock, flags);
  1610. /*
  1611. * At this point the frame is "transmitted" successfully
  1612. * and we will get a TX status notification eventually,
  1613. * regardless of the value of ret. "ret" only indicates
  1614. * whether or not we should update the write pointer.
  1615. */
  1616. /*
  1617. * Avoid atomic ops if it isn't an associated client.
  1618. * Also, if this is a packet for aggregation, don't
  1619. * increase the counter because the ucode will stop
  1620. * aggregation queues when their respective station
  1621. * goes to sleep.
  1622. */
  1623. if (sta_priv && sta_priv->client && !is_agg)
  1624. atomic_inc(&sta_priv->pending_frames);
  1625. if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
  1626. if (wait_write_ptr) {
  1627. spin_lock_irqsave(&il->lock, flags);
  1628. txq->need_update = 1;
  1629. il_txq_update_write_ptr(il, txq);
  1630. spin_unlock_irqrestore(&il->lock, flags);
  1631. } else {
  1632. il_stop_queue(il, txq);
  1633. }
  1634. }
  1635. return 0;
  1636. drop_unlock:
  1637. spin_unlock_irqrestore(&il->lock, flags);
  1638. return -1;
  1639. }
  1640. static inline int
  1641. il4965_alloc_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr, size_t size)
  1642. {
  1643. ptr->addr =
  1644. dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma, GFP_KERNEL);
  1645. if (!ptr->addr)
  1646. return -ENOMEM;
  1647. ptr->size = size;
  1648. return 0;
  1649. }
  1650. static inline void
  1651. il4965_free_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr)
  1652. {
  1653. if (unlikely(!ptr->addr))
  1654. return;
  1655. dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  1656. memset(ptr, 0, sizeof(*ptr));
  1657. }
  1658. /**
  1659. * il4965_hw_txq_ctx_free - Free TXQ Context
  1660. *
  1661. * Destroy all TX DMA queues and structures
  1662. */
  1663. void
  1664. il4965_hw_txq_ctx_free(struct il_priv *il)
  1665. {
  1666. int txq_id;
  1667. /* Tx queues */
  1668. if (il->txq) {
  1669. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1670. if (txq_id == il->cmd_queue)
  1671. il_cmd_queue_free(il);
  1672. else
  1673. il_tx_queue_free(il, txq_id);
  1674. }
  1675. il4965_free_dma_ptr(il, &il->kw);
  1676. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1677. /* free tx queue structure */
  1678. il_free_txq_mem(il);
  1679. }
  1680. /**
  1681. * il4965_txq_ctx_alloc - allocate TX queue context
  1682. * Allocate all Tx DMA structures and initialize them
  1683. *
  1684. * @param il
  1685. * @return error code
  1686. */
  1687. int
  1688. il4965_txq_ctx_alloc(struct il_priv *il)
  1689. {
  1690. int ret, txq_id;
  1691. unsigned long flags;
  1692. /* Free all tx/cmd queues and keep-warm buffer */
  1693. il4965_hw_txq_ctx_free(il);
  1694. ret =
  1695. il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
  1696. il->hw_params.scd_bc_tbls_size);
  1697. if (ret) {
  1698. IL_ERR("Scheduler BC Table allocation failed\n");
  1699. goto error_bc_tbls;
  1700. }
  1701. /* Alloc keep-warm buffer */
  1702. ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
  1703. if (ret) {
  1704. IL_ERR("Keep Warm allocation failed\n");
  1705. goto error_kw;
  1706. }
  1707. /* allocate tx queue structure */
  1708. ret = il_alloc_txq_mem(il);
  1709. if (ret)
  1710. goto error;
  1711. spin_lock_irqsave(&il->lock, flags);
  1712. /* Turn off all Tx DMA fifos */
  1713. il4965_txq_set_sched(il, 0);
  1714. /* Tell NIC where to find the "keep warm" buffer */
  1715. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1716. spin_unlock_irqrestore(&il->lock, flags);
  1717. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  1718. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  1719. ret = il_tx_queue_init(il, txq_id);
  1720. if (ret) {
  1721. IL_ERR("Tx %d queue init failed\n", txq_id);
  1722. goto error;
  1723. }
  1724. }
  1725. return ret;
  1726. error:
  1727. il4965_hw_txq_ctx_free(il);
  1728. il4965_free_dma_ptr(il, &il->kw);
  1729. error_kw:
  1730. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1731. error_bc_tbls:
  1732. return ret;
  1733. }
  1734. void
  1735. il4965_txq_ctx_reset(struct il_priv *il)
  1736. {
  1737. int txq_id;
  1738. unsigned long flags;
  1739. spin_lock_irqsave(&il->lock, flags);
  1740. /* Turn off all Tx DMA fifos */
  1741. il4965_txq_set_sched(il, 0);
  1742. /* Tell NIC where to find the "keep warm" buffer */
  1743. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1744. spin_unlock_irqrestore(&il->lock, flags);
  1745. /* Alloc and init all Tx queues, including the command queue (#4) */
  1746. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1747. il_tx_queue_reset(il, txq_id);
  1748. }
  1749. void
  1750. il4965_txq_ctx_unmap(struct il_priv *il)
  1751. {
  1752. int txq_id;
  1753. if (!il->txq)
  1754. return;
  1755. /* Unmap DMA from host system and free skb's */
  1756. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1757. if (txq_id == il->cmd_queue)
  1758. il_cmd_queue_unmap(il);
  1759. else
  1760. il_tx_queue_unmap(il, txq_id);
  1761. }
  1762. /**
  1763. * il4965_txq_ctx_stop - Stop all Tx DMA channels
  1764. */
  1765. void
  1766. il4965_txq_ctx_stop(struct il_priv *il)
  1767. {
  1768. int ch, ret;
  1769. _il_wr_prph(il, IL49_SCD_TXFACT, 0);
  1770. /* Stop each Tx DMA channel, and wait for it to be idle */
  1771. for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
  1772. _il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  1773. ret =
  1774. _il_poll_bit(il, FH49_TSSR_TX_STATUS_REG,
  1775. FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1776. FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1777. 1000);
  1778. if (ret < 0)
  1779. IL_ERR("Timeout stopping DMA channel %d [0x%08x]",
  1780. ch, _il_rd(il, FH49_TSSR_TX_STATUS_REG));
  1781. }
  1782. }
  1783. /*
  1784. * Find first available (lowest unused) Tx Queue, mark it "active".
  1785. * Called only when finding queue for aggregation.
  1786. * Should never return anything < 7, because they should already
  1787. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  1788. */
  1789. static int
  1790. il4965_txq_ctx_activate_free(struct il_priv *il)
  1791. {
  1792. int txq_id;
  1793. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1794. if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
  1795. return txq_id;
  1796. return -1;
  1797. }
  1798. /**
  1799. * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1800. */
  1801. static void
  1802. il4965_tx_queue_stop_scheduler(struct il_priv *il, u16 txq_id)
  1803. {
  1804. /* Simply stop the queue, but don't change any configuration;
  1805. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1806. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1807. (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  1808. (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1809. }
  1810. /**
  1811. * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1812. */
  1813. static int
  1814. il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid, u16 txq_id)
  1815. {
  1816. u32 tbl_dw_addr;
  1817. u32 tbl_dw;
  1818. u16 scd_q2ratid;
  1819. scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1820. tbl_dw_addr =
  1821. il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1822. tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
  1823. if (txq_id & 0x1)
  1824. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1825. else
  1826. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1827. il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
  1828. return 0;
  1829. }
  1830. /**
  1831. * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1832. *
  1833. * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
  1834. * i.e. it must be one of the higher queues used for aggregation
  1835. */
  1836. static int
  1837. il4965_txq_agg_enable(struct il_priv *il, int txq_id, int tx_fifo, int sta_id,
  1838. int tid, u16 ssn_idx)
  1839. {
  1840. unsigned long flags;
  1841. u16 ra_tid;
  1842. int ret;
  1843. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1844. (IL49_FIRST_AMPDU_QUEUE +
  1845. il->cfg->num_of_ampdu_queues <= txq_id)) {
  1846. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1847. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1848. IL49_FIRST_AMPDU_QUEUE +
  1849. il->cfg->num_of_ampdu_queues - 1);
  1850. return -EINVAL;
  1851. }
  1852. ra_tid = BUILD_RAxTID(sta_id, tid);
  1853. /* Modify device's station table to Tx this TID */
  1854. ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
  1855. if (ret)
  1856. return ret;
  1857. spin_lock_irqsave(&il->lock, flags);
  1858. /* Stop this Tx queue before configuring it */
  1859. il4965_tx_queue_stop_scheduler(il, txq_id);
  1860. /* Map receiver-address / traffic-ID to this queue */
  1861. il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
  1862. /* Set this queue as a chain-building queue */
  1863. il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1864. /* Place first TFD at idx corresponding to start sequence number.
  1865. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1866. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1867. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1868. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1869. /* Set up Tx win size and frame limit for this queue */
  1870. il_write_targ_mem(il,
  1871. il->scd_base_addr +
  1872. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1873. (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS)
  1874. & IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1875. il_write_targ_mem(il,
  1876. il->scd_base_addr +
  1877. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1878. (SCD_FRAME_LIMIT <<
  1879. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  1880. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1881. il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1882. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1883. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
  1884. spin_unlock_irqrestore(&il->lock, flags);
  1885. return 0;
  1886. }
  1887. int
  1888. il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
  1889. struct ieee80211_sta *sta, u16 tid, u16 * ssn)
  1890. {
  1891. int sta_id;
  1892. int tx_fifo;
  1893. int txq_id;
  1894. int ret;
  1895. unsigned long flags;
  1896. struct il_tid_data *tid_data;
  1897. /* FIXME: warning if tx fifo not found ? */
  1898. tx_fifo = il4965_get_fifo_from_tid(tid);
  1899. if (unlikely(tx_fifo < 0))
  1900. return tx_fifo;
  1901. D_HT("%s on ra = %pM tid = %d\n", __func__, sta->addr, tid);
  1902. sta_id = il_sta_id(sta);
  1903. if (sta_id == IL_INVALID_STATION) {
  1904. IL_ERR("Start AGG on invalid station\n");
  1905. return -ENXIO;
  1906. }
  1907. if (unlikely(tid >= MAX_TID_COUNT))
  1908. return -EINVAL;
  1909. if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
  1910. IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
  1911. return -ENXIO;
  1912. }
  1913. txq_id = il4965_txq_ctx_activate_free(il);
  1914. if (txq_id == -1) {
  1915. IL_ERR("No free aggregation queue available\n");
  1916. return -ENXIO;
  1917. }
  1918. spin_lock_irqsave(&il->sta_lock, flags);
  1919. tid_data = &il->stations[sta_id].tid[tid];
  1920. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1921. tid_data->agg.txq_id = txq_id;
  1922. il_set_swq_id(&il->txq[txq_id], il4965_get_ac_from_tid(tid), txq_id);
  1923. spin_unlock_irqrestore(&il->sta_lock, flags);
  1924. ret = il4965_txq_agg_enable(il, txq_id, tx_fifo, sta_id, tid, *ssn);
  1925. if (ret)
  1926. return ret;
  1927. spin_lock_irqsave(&il->sta_lock, flags);
  1928. tid_data = &il->stations[sta_id].tid[tid];
  1929. if (tid_data->tfds_in_queue == 0) {
  1930. D_HT("HW queue is empty\n");
  1931. tid_data->agg.state = IL_AGG_ON;
  1932. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1933. } else {
  1934. D_HT("HW queue is NOT empty: %d packets in HW queue\n",
  1935. tid_data->tfds_in_queue);
  1936. tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
  1937. }
  1938. spin_unlock_irqrestore(&il->sta_lock, flags);
  1939. return ret;
  1940. }
  1941. /**
  1942. * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
  1943. * il->lock must be held by the caller
  1944. */
  1945. static int
  1946. il4965_txq_agg_disable(struct il_priv *il, u16 txq_id, u16 ssn_idx, u8 tx_fifo)
  1947. {
  1948. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1949. (IL49_FIRST_AMPDU_QUEUE +
  1950. il->cfg->num_of_ampdu_queues <= txq_id)) {
  1951. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1952. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1953. IL49_FIRST_AMPDU_QUEUE +
  1954. il->cfg->num_of_ampdu_queues - 1);
  1955. return -EINVAL;
  1956. }
  1957. il4965_tx_queue_stop_scheduler(il, txq_id);
  1958. il_clear_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1959. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1960. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1961. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1962. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1963. il_clear_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1964. il_txq_ctx_deactivate(il, txq_id);
  1965. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
  1966. return 0;
  1967. }
  1968. int
  1969. il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
  1970. struct ieee80211_sta *sta, u16 tid)
  1971. {
  1972. int tx_fifo_id, txq_id, sta_id, ssn;
  1973. struct il_tid_data *tid_data;
  1974. int write_ptr, read_ptr;
  1975. unsigned long flags;
  1976. /* FIXME: warning if tx_fifo_id not found ? */
  1977. tx_fifo_id = il4965_get_fifo_from_tid(tid);
  1978. if (unlikely(tx_fifo_id < 0))
  1979. return tx_fifo_id;
  1980. sta_id = il_sta_id(sta);
  1981. if (sta_id == IL_INVALID_STATION) {
  1982. IL_ERR("Invalid station for AGG tid %d\n", tid);
  1983. return -ENXIO;
  1984. }
  1985. spin_lock_irqsave(&il->sta_lock, flags);
  1986. tid_data = &il->stations[sta_id].tid[tid];
  1987. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1988. txq_id = tid_data->agg.txq_id;
  1989. switch (il->stations[sta_id].tid[tid].agg.state) {
  1990. case IL_EMPTYING_HW_QUEUE_ADDBA:
  1991. /*
  1992. * This can happen if the peer stops aggregation
  1993. * again before we've had a chance to drain the
  1994. * queue we selected previously, i.e. before the
  1995. * session was really started completely.
  1996. */
  1997. D_HT("AGG stop before setup done\n");
  1998. goto turn_off;
  1999. case IL_AGG_ON:
  2000. break;
  2001. default:
  2002. IL_WARN("Stopping AGG while state not ON or starting\n");
  2003. }
  2004. write_ptr = il->txq[txq_id].q.write_ptr;
  2005. read_ptr = il->txq[txq_id].q.read_ptr;
  2006. /* The queue is not empty */
  2007. if (write_ptr != read_ptr) {
  2008. D_HT("Stopping a non empty AGG HW QUEUE\n");
  2009. il->stations[sta_id].tid[tid].agg.state =
  2010. IL_EMPTYING_HW_QUEUE_DELBA;
  2011. spin_unlock_irqrestore(&il->sta_lock, flags);
  2012. return 0;
  2013. }
  2014. D_HT("HW queue is empty\n");
  2015. turn_off:
  2016. il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
  2017. /* do not restore/save irqs */
  2018. spin_unlock(&il->sta_lock);
  2019. spin_lock(&il->lock);
  2020. /*
  2021. * the only reason this call can fail is queue number out of range,
  2022. * which can happen if uCode is reloaded and all the station
  2023. * information are lost. if it is outside the range, there is no need
  2024. * to deactivate the uCode queue, just return "success" to allow
  2025. * mac80211 to clean up it own data.
  2026. */
  2027. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
  2028. spin_unlock_irqrestore(&il->lock, flags);
  2029. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2030. return 0;
  2031. }
  2032. int
  2033. il4965_txq_check_empty(struct il_priv *il, int sta_id, u8 tid, int txq_id)
  2034. {
  2035. struct il_queue *q = &il->txq[txq_id].q;
  2036. u8 *addr = il->stations[sta_id].sta.sta.addr;
  2037. struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
  2038. lockdep_assert_held(&il->sta_lock);
  2039. switch (il->stations[sta_id].tid[tid].agg.state) {
  2040. case IL_EMPTYING_HW_QUEUE_DELBA:
  2041. /* We are reclaiming the last packet of the */
  2042. /* aggregated HW queue */
  2043. if (txq_id == tid_data->agg.txq_id &&
  2044. q->read_ptr == q->write_ptr) {
  2045. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  2046. int tx_fifo = il4965_get_fifo_from_tid(tid);
  2047. D_HT("HW queue empty: continue DELBA flow\n");
  2048. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
  2049. tid_data->agg.state = IL_AGG_OFF;
  2050. ieee80211_stop_tx_ba_cb_irqsafe(il->vif, addr, tid);
  2051. }
  2052. break;
  2053. case IL_EMPTYING_HW_QUEUE_ADDBA:
  2054. /* We are reclaiming the last packet of the queue */
  2055. if (tid_data->tfds_in_queue == 0) {
  2056. D_HT("HW queue empty: continue ADDBA flow\n");
  2057. tid_data->agg.state = IL_AGG_ON;
  2058. ieee80211_start_tx_ba_cb_irqsafe(il->vif, addr, tid);
  2059. }
  2060. break;
  2061. }
  2062. return 0;
  2063. }
  2064. static void
  2065. il4965_non_agg_tx_status(struct il_priv *il, const u8 *addr1)
  2066. {
  2067. struct ieee80211_sta *sta;
  2068. struct il_station_priv *sta_priv;
  2069. rcu_read_lock();
  2070. sta = ieee80211_find_sta(il->vif, addr1);
  2071. if (sta) {
  2072. sta_priv = (void *)sta->drv_priv;
  2073. /* avoid atomic ops if this isn't a client */
  2074. if (sta_priv->client &&
  2075. atomic_dec_return(&sta_priv->pending_frames) == 0)
  2076. ieee80211_sta_block_awake(il->hw, sta, false);
  2077. }
  2078. rcu_read_unlock();
  2079. }
  2080. static void
  2081. il4965_tx_status(struct il_priv *il, struct sk_buff *skb, bool is_agg)
  2082. {
  2083. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  2084. if (!is_agg)
  2085. il4965_non_agg_tx_status(il, hdr->addr1);
  2086. ieee80211_tx_status_irqsafe(il->hw, skb);
  2087. }
  2088. int
  2089. il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
  2090. {
  2091. struct il_tx_queue *txq = &il->txq[txq_id];
  2092. struct il_queue *q = &txq->q;
  2093. int nfreed = 0;
  2094. struct ieee80211_hdr *hdr;
  2095. struct sk_buff *skb;
  2096. if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
  2097. IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
  2098. "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
  2099. q->write_ptr, q->read_ptr);
  2100. return 0;
  2101. }
  2102. for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  2103. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  2104. skb = txq->skbs[txq->q.read_ptr];
  2105. if (WARN_ON_ONCE(skb == NULL))
  2106. continue;
  2107. hdr = (struct ieee80211_hdr *) skb->data;
  2108. if (ieee80211_is_data_qos(hdr->frame_control))
  2109. nfreed++;
  2110. il4965_tx_status(il, skb, txq_id >= IL4965_FIRST_AMPDU_QUEUE);
  2111. txq->skbs[txq->q.read_ptr] = NULL;
  2112. il->ops->txq_free_tfd(il, txq);
  2113. }
  2114. return nfreed;
  2115. }
  2116. /**
  2117. * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
  2118. *
  2119. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  2120. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  2121. */
  2122. static int
  2123. il4965_tx_status_reply_compressed_ba(struct il_priv *il, struct il_ht_agg *agg,
  2124. struct il_compressed_ba_resp *ba_resp)
  2125. {
  2126. int i, sh, ack;
  2127. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  2128. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2129. int successes = 0;
  2130. struct ieee80211_tx_info *info;
  2131. u64 bitmap, sent_bitmap;
  2132. if (unlikely(!agg->wait_for_ba)) {
  2133. if (unlikely(ba_resp->bitmap))
  2134. IL_ERR("Received BA when not expected\n");
  2135. return -EINVAL;
  2136. }
  2137. /* Mark that the expected block-ack response arrived */
  2138. agg->wait_for_ba = 0;
  2139. D_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  2140. /* Calculate shift to align block-ack bits with our Tx win bits */
  2141. sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
  2142. if (sh < 0) /* tbw something is wrong with indices */
  2143. sh += 0x100;
  2144. if (agg->frame_count > (64 - sh)) {
  2145. D_TX_REPLY("more frames than bitmap size");
  2146. return -1;
  2147. }
  2148. /* don't use 64-bit values for now */
  2149. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  2150. /* check for success or failure according to the
  2151. * transmitted bitmap and block-ack bitmap */
  2152. sent_bitmap = bitmap & agg->bitmap;
  2153. /* For each frame attempted in aggregation,
  2154. * update driver's record of tx frame's status. */
  2155. i = 0;
  2156. while (sent_bitmap) {
  2157. ack = sent_bitmap & 1ULL;
  2158. successes += ack;
  2159. D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", ack ? "ACK" : "NACK",
  2160. i, (agg->start_idx + i) & 0xff, agg->start_idx + i);
  2161. sent_bitmap >>= 1;
  2162. ++i;
  2163. }
  2164. D_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
  2165. info = IEEE80211_SKB_CB(il->txq[scd_flow].skbs[agg->start_idx]);
  2166. memset(&info->status, 0, sizeof(info->status));
  2167. info->flags |= IEEE80211_TX_STAT_ACK;
  2168. info->flags |= IEEE80211_TX_STAT_AMPDU;
  2169. info->status.ampdu_ack_len = successes;
  2170. info->status.ampdu_len = agg->frame_count;
  2171. il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
  2172. return 0;
  2173. }
  2174. static inline bool
  2175. il4965_is_tx_success(u32 status)
  2176. {
  2177. status &= TX_STATUS_MSK;
  2178. return (status == TX_STATUS_SUCCESS || status == TX_STATUS_DIRECT_DONE);
  2179. }
  2180. static u8
  2181. il4965_find_station(struct il_priv *il, const u8 *addr)
  2182. {
  2183. int i;
  2184. int start = 0;
  2185. int ret = IL_INVALID_STATION;
  2186. unsigned long flags;
  2187. if (il->iw_mode == NL80211_IFTYPE_ADHOC)
  2188. start = IL_STA_ID;
  2189. if (is_broadcast_ether_addr(addr))
  2190. return il->hw_params.bcast_id;
  2191. spin_lock_irqsave(&il->sta_lock, flags);
  2192. for (i = start; i < il->hw_params.max_stations; i++)
  2193. if (il->stations[i].used &&
  2194. ether_addr_equal(il->stations[i].sta.sta.addr, addr)) {
  2195. ret = i;
  2196. goto out;
  2197. }
  2198. D_ASSOC("can not find STA %pM total %d\n", addr, il->num_stations);
  2199. out:
  2200. /*
  2201. * It may be possible that more commands interacting with stations
  2202. * arrive before we completed processing the adding of
  2203. * station
  2204. */
  2205. if (ret != IL_INVALID_STATION &&
  2206. (!(il->stations[ret].used & IL_STA_UCODE_ACTIVE) ||
  2207. ((il->stations[ret].used & IL_STA_UCODE_ACTIVE) &&
  2208. (il->stations[ret].used & IL_STA_UCODE_INPROGRESS)))) {
  2209. IL_ERR("Requested station info for sta %d before ready.\n",
  2210. ret);
  2211. ret = IL_INVALID_STATION;
  2212. }
  2213. spin_unlock_irqrestore(&il->sta_lock, flags);
  2214. return ret;
  2215. }
  2216. static int
  2217. il4965_get_ra_sta_id(struct il_priv *il, struct ieee80211_hdr *hdr)
  2218. {
  2219. if (il->iw_mode == NL80211_IFTYPE_STATION)
  2220. return IL_AP_ID;
  2221. else {
  2222. u8 *da = ieee80211_get_DA(hdr);
  2223. return il4965_find_station(il, da);
  2224. }
  2225. }
  2226. static inline u32
  2227. il4965_get_scd_ssn(struct il4965_tx_resp *tx_resp)
  2228. {
  2229. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  2230. }
  2231. static inline u32
  2232. il4965_tx_status_to_mac80211(u32 status)
  2233. {
  2234. status &= TX_STATUS_MSK;
  2235. switch (status) {
  2236. case TX_STATUS_SUCCESS:
  2237. case TX_STATUS_DIRECT_DONE:
  2238. return IEEE80211_TX_STAT_ACK;
  2239. case TX_STATUS_FAIL_DEST_PS:
  2240. return IEEE80211_TX_STAT_TX_FILTERED;
  2241. default:
  2242. return 0;
  2243. }
  2244. }
  2245. /**
  2246. * il4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  2247. */
  2248. static int
  2249. il4965_tx_status_reply_tx(struct il_priv *il, struct il_ht_agg *agg,
  2250. struct il4965_tx_resp *tx_resp, int txq_id,
  2251. u16 start_idx)
  2252. {
  2253. u16 status;
  2254. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  2255. struct ieee80211_tx_info *info = NULL;
  2256. struct ieee80211_hdr *hdr = NULL;
  2257. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  2258. int i, sh, idx;
  2259. u16 seq;
  2260. if (agg->wait_for_ba)
  2261. D_TX_REPLY("got tx response w/o block-ack\n");
  2262. agg->frame_count = tx_resp->frame_count;
  2263. agg->start_idx = start_idx;
  2264. agg->rate_n_flags = rate_n_flags;
  2265. agg->bitmap = 0;
  2266. /* num frames attempted by Tx command */
  2267. if (agg->frame_count == 1) {
  2268. /* Only one frame was attempted; no block-ack will arrive */
  2269. status = le16_to_cpu(frame_status[0].status);
  2270. idx = start_idx;
  2271. D_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
  2272. agg->frame_count, agg->start_idx, idx);
  2273. info = IEEE80211_SKB_CB(il->txq[txq_id].skbs[idx]);
  2274. info->status.rates[0].count = tx_resp->failure_frame + 1;
  2275. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  2276. info->flags |= il4965_tx_status_to_mac80211(status);
  2277. il4965_hwrate_to_tx_control(il, rate_n_flags, info);
  2278. D_TX_REPLY("1 Frame 0x%x failure :%d\n", status & 0xff,
  2279. tx_resp->failure_frame);
  2280. D_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
  2281. agg->wait_for_ba = 0;
  2282. } else {
  2283. /* Two or more frames were attempted; expect block-ack */
  2284. u64 bitmap = 0;
  2285. int start = agg->start_idx;
  2286. struct sk_buff *skb;
  2287. /* Construct bit-map of pending frames within Tx win */
  2288. for (i = 0; i < agg->frame_count; i++) {
  2289. u16 sc;
  2290. status = le16_to_cpu(frame_status[i].status);
  2291. seq = le16_to_cpu(frame_status[i].sequence);
  2292. idx = SEQ_TO_IDX(seq);
  2293. txq_id = SEQ_TO_QUEUE(seq);
  2294. if (status &
  2295. (AGG_TX_STATE_FEW_BYTES_MSK |
  2296. AGG_TX_STATE_ABORT_MSK))
  2297. continue;
  2298. D_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
  2299. agg->frame_count, txq_id, idx);
  2300. skb = il->txq[txq_id].skbs[idx];
  2301. if (WARN_ON_ONCE(skb == NULL))
  2302. return -1;
  2303. hdr = (struct ieee80211_hdr *) skb->data;
  2304. sc = le16_to_cpu(hdr->seq_ctrl);
  2305. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  2306. IL_ERR("BUG_ON idx doesn't match seq control"
  2307. " idx=%d, seq_idx=%d, seq=%d\n", idx,
  2308. SEQ_TO_SN(sc), hdr->seq_ctrl);
  2309. return -1;
  2310. }
  2311. D_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n", i, idx,
  2312. SEQ_TO_SN(sc));
  2313. sh = idx - start;
  2314. if (sh > 64) {
  2315. sh = (start - idx) + 0xff;
  2316. bitmap = bitmap << sh;
  2317. sh = 0;
  2318. start = idx;
  2319. } else if (sh < -64)
  2320. sh = 0xff - (start - idx);
  2321. else if (sh < 0) {
  2322. sh = start - idx;
  2323. start = idx;
  2324. bitmap = bitmap << sh;
  2325. sh = 0;
  2326. }
  2327. bitmap |= 1ULL << sh;
  2328. D_TX_REPLY("start=%d bitmap=0x%llx\n", start,
  2329. (unsigned long long)bitmap);
  2330. }
  2331. agg->bitmap = bitmap;
  2332. agg->start_idx = start;
  2333. D_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
  2334. agg->frame_count, agg->start_idx,
  2335. (unsigned long long)agg->bitmap);
  2336. if (bitmap)
  2337. agg->wait_for_ba = 1;
  2338. }
  2339. return 0;
  2340. }
  2341. /**
  2342. * il4965_hdl_tx - Handle standard (non-aggregation) Tx response
  2343. */
  2344. static void
  2345. il4965_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
  2346. {
  2347. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2348. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  2349. int txq_id = SEQ_TO_QUEUE(sequence);
  2350. int idx = SEQ_TO_IDX(sequence);
  2351. struct il_tx_queue *txq = &il->txq[txq_id];
  2352. struct sk_buff *skb;
  2353. struct ieee80211_hdr *hdr;
  2354. struct ieee80211_tx_info *info;
  2355. struct il4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  2356. u32 status = le32_to_cpu(tx_resp->u.status);
  2357. int uninitialized_var(tid);
  2358. int sta_id;
  2359. int freed;
  2360. u8 *qc = NULL;
  2361. unsigned long flags;
  2362. if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
  2363. IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
  2364. "is out of range [0-%d] %d %d\n", txq_id, idx,
  2365. txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
  2366. return;
  2367. }
  2368. txq->time_stamp = jiffies;
  2369. skb = txq->skbs[txq->q.read_ptr];
  2370. info = IEEE80211_SKB_CB(skb);
  2371. memset(&info->status, 0, sizeof(info->status));
  2372. hdr = (struct ieee80211_hdr *) skb->data;
  2373. if (ieee80211_is_data_qos(hdr->frame_control)) {
  2374. qc = ieee80211_get_qos_ctl(hdr);
  2375. tid = qc[0] & 0xf;
  2376. }
  2377. sta_id = il4965_get_ra_sta_id(il, hdr);
  2378. if (txq->sched_retry && unlikely(sta_id == IL_INVALID_STATION)) {
  2379. IL_ERR("Station not known\n");
  2380. return;
  2381. }
  2382. spin_lock_irqsave(&il->sta_lock, flags);
  2383. if (txq->sched_retry) {
  2384. const u32 scd_ssn = il4965_get_scd_ssn(tx_resp);
  2385. struct il_ht_agg *agg = NULL;
  2386. WARN_ON(!qc);
  2387. agg = &il->stations[sta_id].tid[tid].agg;
  2388. il4965_tx_status_reply_tx(il, agg, tx_resp, txq_id, idx);
  2389. /* check if BAR is needed */
  2390. if (tx_resp->frame_count == 1 &&
  2391. !il4965_is_tx_success(status))
  2392. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  2393. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  2394. idx = il_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  2395. D_TX_REPLY("Retry scheduler reclaim scd_ssn "
  2396. "%d idx %d\n", scd_ssn, idx);
  2397. freed = il4965_tx_queue_reclaim(il, txq_id, idx);
  2398. if (qc)
  2399. il4965_free_tfds_in_queue(il, sta_id, tid,
  2400. freed);
  2401. if (il->mac80211_registered &&
  2402. il_queue_space(&txq->q) > txq->q.low_mark &&
  2403. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2404. il_wake_queue(il, txq);
  2405. }
  2406. } else {
  2407. info->status.rates[0].count = tx_resp->failure_frame + 1;
  2408. info->flags |= il4965_tx_status_to_mac80211(status);
  2409. il4965_hwrate_to_tx_control(il,
  2410. le32_to_cpu(tx_resp->rate_n_flags),
  2411. info);
  2412. D_TX_REPLY("TXQ %d status %s (0x%08x) "
  2413. "rate_n_flags 0x%x retries %d\n", txq_id,
  2414. il4965_get_tx_fail_reason(status), status,
  2415. le32_to_cpu(tx_resp->rate_n_flags),
  2416. tx_resp->failure_frame);
  2417. freed = il4965_tx_queue_reclaim(il, txq_id, idx);
  2418. if (qc && likely(sta_id != IL_INVALID_STATION))
  2419. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2420. else if (sta_id == IL_INVALID_STATION)
  2421. D_TX_REPLY("Station not known\n");
  2422. if (il->mac80211_registered &&
  2423. il_queue_space(&txq->q) > txq->q.low_mark)
  2424. il_wake_queue(il, txq);
  2425. }
  2426. if (qc && likely(sta_id != IL_INVALID_STATION))
  2427. il4965_txq_check_empty(il, sta_id, tid, txq_id);
  2428. il4965_check_abort_status(il, tx_resp->frame_count, status);
  2429. spin_unlock_irqrestore(&il->sta_lock, flags);
  2430. }
  2431. /**
  2432. * translate ucode response to mac80211 tx status control values
  2433. */
  2434. void
  2435. il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
  2436. struct ieee80211_tx_info *info)
  2437. {
  2438. struct ieee80211_tx_rate *r = &info->status.rates[0];
  2439. info->status.antenna =
  2440. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  2441. if (rate_n_flags & RATE_MCS_HT_MSK)
  2442. r->flags |= IEEE80211_TX_RC_MCS;
  2443. if (rate_n_flags & RATE_MCS_GF_MSK)
  2444. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  2445. if (rate_n_flags & RATE_MCS_HT40_MSK)
  2446. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  2447. if (rate_n_flags & RATE_MCS_DUP_MSK)
  2448. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  2449. if (rate_n_flags & RATE_MCS_SGI_MSK)
  2450. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  2451. r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  2452. }
  2453. /**
  2454. * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
  2455. *
  2456. * Handles block-acknowledge notification from device, which reports success
  2457. * of frames sent via aggregation.
  2458. */
  2459. void
  2460. il4965_hdl_compressed_ba(struct il_priv *il, struct il_rx_buf *rxb)
  2461. {
  2462. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2463. struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  2464. struct il_tx_queue *txq = NULL;
  2465. struct il_ht_agg *agg;
  2466. int idx;
  2467. int sta_id;
  2468. int tid;
  2469. unsigned long flags;
  2470. /* "flow" corresponds to Tx queue */
  2471. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2472. /* "ssn" is start of block-ack Tx win, corresponds to idx
  2473. * (in Tx queue's circular buffer) of first TFD/frame in win */
  2474. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  2475. if (scd_flow >= il->hw_params.max_txq_num) {
  2476. IL_ERR("BUG_ON scd_flow is bigger than number of queues\n");
  2477. return;
  2478. }
  2479. txq = &il->txq[scd_flow];
  2480. sta_id = ba_resp->sta_id;
  2481. tid = ba_resp->tid;
  2482. agg = &il->stations[sta_id].tid[tid].agg;
  2483. if (unlikely(agg->txq_id != scd_flow)) {
  2484. /*
  2485. * FIXME: this is a uCode bug which need to be addressed,
  2486. * log the information and return for now!
  2487. * since it is possible happen very often and in order
  2488. * not to fill the syslog, don't enable the logging by default
  2489. */
  2490. D_TX_REPLY("BA scd_flow %d does not match txq_id %d\n",
  2491. scd_flow, agg->txq_id);
  2492. return;
  2493. }
  2494. /* Find idx just before block-ack win */
  2495. idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  2496. spin_lock_irqsave(&il->sta_lock, flags);
  2497. D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, " "sta_id = %d\n",
  2498. agg->wait_for_ba, (u8 *) &ba_resp->sta_addr_lo32,
  2499. ba_resp->sta_id);
  2500. D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx," "scd_flow = "
  2501. "%d, scd_ssn = %d\n", ba_resp->tid, ba_resp->seq_ctl,
  2502. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  2503. ba_resp->scd_flow, ba_resp->scd_ssn);
  2504. D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n", agg->start_idx,
  2505. (unsigned long long)agg->bitmap);
  2506. /* Update driver's record of ACK vs. not for each frame in win */
  2507. il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
  2508. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  2509. * block-ack win (we assume that they've been successfully
  2510. * transmitted ... if not, it's too late anyway). */
  2511. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  2512. /* calculate mac80211 ampdu sw queue to wake */
  2513. int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
  2514. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2515. if (il_queue_space(&txq->q) > txq->q.low_mark &&
  2516. il->mac80211_registered &&
  2517. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2518. il_wake_queue(il, txq);
  2519. il4965_txq_check_empty(il, sta_id, tid, scd_flow);
  2520. }
  2521. spin_unlock_irqrestore(&il->sta_lock, flags);
  2522. }
  2523. #ifdef CONFIG_IWLEGACY_DEBUG
  2524. const char *
  2525. il4965_get_tx_fail_reason(u32 status)
  2526. {
  2527. #define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
  2528. #define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
  2529. switch (status & TX_STATUS_MSK) {
  2530. case TX_STATUS_SUCCESS:
  2531. return "SUCCESS";
  2532. TX_STATUS_POSTPONE(DELAY);
  2533. TX_STATUS_POSTPONE(FEW_BYTES);
  2534. TX_STATUS_POSTPONE(QUIET_PERIOD);
  2535. TX_STATUS_POSTPONE(CALC_TTAK);
  2536. TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
  2537. TX_STATUS_FAIL(SHORT_LIMIT);
  2538. TX_STATUS_FAIL(LONG_LIMIT);
  2539. TX_STATUS_FAIL(FIFO_UNDERRUN);
  2540. TX_STATUS_FAIL(DRAIN_FLOW);
  2541. TX_STATUS_FAIL(RFKILL_FLUSH);
  2542. TX_STATUS_FAIL(LIFE_EXPIRE);
  2543. TX_STATUS_FAIL(DEST_PS);
  2544. TX_STATUS_FAIL(HOST_ABORTED);
  2545. TX_STATUS_FAIL(BT_RETRY);
  2546. TX_STATUS_FAIL(STA_INVALID);
  2547. TX_STATUS_FAIL(FRAG_DROPPED);
  2548. TX_STATUS_FAIL(TID_DISABLE);
  2549. TX_STATUS_FAIL(FIFO_FLUSHED);
  2550. TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
  2551. TX_STATUS_FAIL(PASSIVE_NO_RX);
  2552. TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
  2553. }
  2554. return "UNKNOWN";
  2555. #undef TX_STATUS_FAIL
  2556. #undef TX_STATUS_POSTPONE
  2557. }
  2558. #endif /* CONFIG_IWLEGACY_DEBUG */
  2559. static struct il_link_quality_cmd *
  2560. il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
  2561. {
  2562. int i, r;
  2563. struct il_link_quality_cmd *link_cmd;
  2564. u32 rate_flags = 0;
  2565. __le32 rate_n_flags;
  2566. link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
  2567. if (!link_cmd) {
  2568. IL_ERR("Unable to allocate memory for LQ cmd.\n");
  2569. return NULL;
  2570. }
  2571. /* Set up the rate scaling to start at selected rate, fall back
  2572. * all the way down to 1M in IEEE order, and then spin on 1M */
  2573. if (il->band == IEEE80211_BAND_5GHZ)
  2574. r = RATE_6M_IDX;
  2575. else
  2576. r = RATE_1M_IDX;
  2577. if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
  2578. rate_flags |= RATE_MCS_CCK_MSK;
  2579. rate_flags |=
  2580. il4965_first_antenna(il->hw_params.
  2581. valid_tx_ant) << RATE_MCS_ANT_POS;
  2582. rate_n_flags = cpu_to_le32(il_rates[r].plcp | rate_flags);
  2583. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
  2584. link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
  2585. link_cmd->general_params.single_stream_ant_msk =
  2586. il4965_first_antenna(il->hw_params.valid_tx_ant);
  2587. link_cmd->general_params.dual_stream_ant_msk =
  2588. il->hw_params.valid_tx_ant & ~il4965_first_antenna(il->hw_params.
  2589. valid_tx_ant);
  2590. if (!link_cmd->general_params.dual_stream_ant_msk) {
  2591. link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
  2592. } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
  2593. link_cmd->general_params.dual_stream_ant_msk =
  2594. il->hw_params.valid_tx_ant;
  2595. }
  2596. link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
  2597. link_cmd->agg_params.agg_time_limit =
  2598. cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
  2599. link_cmd->sta_id = sta_id;
  2600. return link_cmd;
  2601. }
  2602. /*
  2603. * il4965_add_bssid_station - Add the special IBSS BSSID station
  2604. *
  2605. * Function sleeps.
  2606. */
  2607. int
  2608. il4965_add_bssid_station(struct il_priv *il, const u8 *addr, u8 *sta_id_r)
  2609. {
  2610. int ret;
  2611. u8 sta_id;
  2612. struct il_link_quality_cmd *link_cmd;
  2613. unsigned long flags;
  2614. if (sta_id_r)
  2615. *sta_id_r = IL_INVALID_STATION;
  2616. ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
  2617. if (ret) {
  2618. IL_ERR("Unable to add station %pM\n", addr);
  2619. return ret;
  2620. }
  2621. if (sta_id_r)
  2622. *sta_id_r = sta_id;
  2623. spin_lock_irqsave(&il->sta_lock, flags);
  2624. il->stations[sta_id].used |= IL_STA_LOCAL;
  2625. spin_unlock_irqrestore(&il->sta_lock, flags);
  2626. /* Set up default rate scaling table in device's station table */
  2627. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2628. if (!link_cmd) {
  2629. IL_ERR("Unable to initialize rate scaling for station %pM.\n",
  2630. addr);
  2631. return -ENOMEM;
  2632. }
  2633. ret = il_send_lq_cmd(il, link_cmd, CMD_SYNC, true);
  2634. if (ret)
  2635. IL_ERR("Link quality command failed (%d)\n", ret);
  2636. spin_lock_irqsave(&il->sta_lock, flags);
  2637. il->stations[sta_id].lq = link_cmd;
  2638. spin_unlock_irqrestore(&il->sta_lock, flags);
  2639. return 0;
  2640. }
  2641. static int
  2642. il4965_static_wepkey_cmd(struct il_priv *il, bool send_if_empty)
  2643. {
  2644. int i;
  2645. u8 buff[sizeof(struct il_wep_cmd) +
  2646. sizeof(struct il_wep_key) * WEP_KEYS_MAX];
  2647. struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
  2648. size_t cmd_size = sizeof(struct il_wep_cmd);
  2649. struct il_host_cmd cmd = {
  2650. .id = C_WEPKEY,
  2651. .data = wep_cmd,
  2652. .flags = CMD_SYNC,
  2653. };
  2654. bool not_empty = false;
  2655. might_sleep();
  2656. memset(wep_cmd, 0,
  2657. cmd_size + (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
  2658. for (i = 0; i < WEP_KEYS_MAX; i++) {
  2659. u8 key_size = il->_4965.wep_keys[i].key_size;
  2660. wep_cmd->key[i].key_idx = i;
  2661. if (key_size) {
  2662. wep_cmd->key[i].key_offset = i;
  2663. not_empty = true;
  2664. } else
  2665. wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
  2666. wep_cmd->key[i].key_size = key_size;
  2667. memcpy(&wep_cmd->key[i].key[3], il->_4965.wep_keys[i].key, key_size);
  2668. }
  2669. wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
  2670. wep_cmd->num_keys = WEP_KEYS_MAX;
  2671. cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
  2672. cmd.len = cmd_size;
  2673. if (not_empty || send_if_empty)
  2674. return il_send_cmd(il, &cmd);
  2675. else
  2676. return 0;
  2677. }
  2678. int
  2679. il4965_restore_default_wep_keys(struct il_priv *il)
  2680. {
  2681. lockdep_assert_held(&il->mutex);
  2682. return il4965_static_wepkey_cmd(il, false);
  2683. }
  2684. int
  2685. il4965_remove_default_wep_key(struct il_priv *il,
  2686. struct ieee80211_key_conf *keyconf)
  2687. {
  2688. int ret;
  2689. int idx = keyconf->keyidx;
  2690. lockdep_assert_held(&il->mutex);
  2691. D_WEP("Removing default WEP key: idx=%d\n", idx);
  2692. memset(&il->_4965.wep_keys[idx], 0, sizeof(struct il_wep_key));
  2693. if (il_is_rfkill(il)) {
  2694. D_WEP("Not sending C_WEPKEY command due to RFKILL.\n");
  2695. /* but keys in device are clear anyway so return success */
  2696. return 0;
  2697. }
  2698. ret = il4965_static_wepkey_cmd(il, 1);
  2699. D_WEP("Remove default WEP key: idx=%d ret=%d\n", idx, ret);
  2700. return ret;
  2701. }
  2702. int
  2703. il4965_set_default_wep_key(struct il_priv *il,
  2704. struct ieee80211_key_conf *keyconf)
  2705. {
  2706. int ret;
  2707. int len = keyconf->keylen;
  2708. int idx = keyconf->keyidx;
  2709. lockdep_assert_held(&il->mutex);
  2710. if (len != WEP_KEY_LEN_128 && len != WEP_KEY_LEN_64) {
  2711. D_WEP("Bad WEP key length %d\n", keyconf->keylen);
  2712. return -EINVAL;
  2713. }
  2714. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2715. keyconf->hw_key_idx = HW_KEY_DEFAULT;
  2716. il->stations[IL_AP_ID].keyinfo.cipher = keyconf->cipher;
  2717. il->_4965.wep_keys[idx].key_size = len;
  2718. memcpy(&il->_4965.wep_keys[idx].key, &keyconf->key, len);
  2719. ret = il4965_static_wepkey_cmd(il, false);
  2720. D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n", len, idx, ret);
  2721. return ret;
  2722. }
  2723. static int
  2724. il4965_set_wep_dynamic_key_info(struct il_priv *il,
  2725. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2726. {
  2727. unsigned long flags;
  2728. __le16 key_flags = 0;
  2729. struct il_addsta_cmd sta_cmd;
  2730. lockdep_assert_held(&il->mutex);
  2731. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2732. key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
  2733. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2734. key_flags &= ~STA_KEY_FLG_INVALID;
  2735. if (keyconf->keylen == WEP_KEY_LEN_128)
  2736. key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
  2737. if (sta_id == il->hw_params.bcast_id)
  2738. key_flags |= STA_KEY_MULTICAST_MSK;
  2739. spin_lock_irqsave(&il->sta_lock, flags);
  2740. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2741. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2742. il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
  2743. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2744. memcpy(&il->stations[sta_id].sta.key.key[3], keyconf->key,
  2745. keyconf->keylen);
  2746. if ((il->stations[sta_id].sta.key.
  2747. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2748. il->stations[sta_id].sta.key.key_offset =
  2749. il_get_free_ucode_key_idx(il);
  2750. /* else, we are overriding an existing key => no need to allocated room
  2751. * in uCode. */
  2752. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2753. "no space for a new key");
  2754. il->stations[sta_id].sta.key.key_flags = key_flags;
  2755. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2756. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2757. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2758. sizeof(struct il_addsta_cmd));
  2759. spin_unlock_irqrestore(&il->sta_lock, flags);
  2760. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2761. }
  2762. static int
  2763. il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
  2764. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2765. {
  2766. unsigned long flags;
  2767. __le16 key_flags = 0;
  2768. struct il_addsta_cmd sta_cmd;
  2769. lockdep_assert_held(&il->mutex);
  2770. key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
  2771. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2772. key_flags &= ~STA_KEY_FLG_INVALID;
  2773. if (sta_id == il->hw_params.bcast_id)
  2774. key_flags |= STA_KEY_MULTICAST_MSK;
  2775. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2776. spin_lock_irqsave(&il->sta_lock, flags);
  2777. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2778. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2779. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2780. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, keyconf->keylen);
  2781. if ((il->stations[sta_id].sta.key.
  2782. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2783. il->stations[sta_id].sta.key.key_offset =
  2784. il_get_free_ucode_key_idx(il);
  2785. /* else, we are overriding an existing key => no need to allocated room
  2786. * in uCode. */
  2787. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2788. "no space for a new key");
  2789. il->stations[sta_id].sta.key.key_flags = key_flags;
  2790. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2791. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2792. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2793. sizeof(struct il_addsta_cmd));
  2794. spin_unlock_irqrestore(&il->sta_lock, flags);
  2795. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2796. }
  2797. static int
  2798. il4965_set_tkip_dynamic_key_info(struct il_priv *il,
  2799. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2800. {
  2801. unsigned long flags;
  2802. int ret = 0;
  2803. __le16 key_flags = 0;
  2804. key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
  2805. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2806. key_flags &= ~STA_KEY_FLG_INVALID;
  2807. if (sta_id == il->hw_params.bcast_id)
  2808. key_flags |= STA_KEY_MULTICAST_MSK;
  2809. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2810. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2811. spin_lock_irqsave(&il->sta_lock, flags);
  2812. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2813. il->stations[sta_id].keyinfo.keylen = 16;
  2814. if ((il->stations[sta_id].sta.key.
  2815. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2816. il->stations[sta_id].sta.key.key_offset =
  2817. il_get_free_ucode_key_idx(il);
  2818. /* else, we are overriding an existing key => no need to allocated room
  2819. * in uCode. */
  2820. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2821. "no space for a new key");
  2822. il->stations[sta_id].sta.key.key_flags = key_flags;
  2823. /* This copy is acutally not needed: we get the key with each TX */
  2824. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
  2825. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
  2826. spin_unlock_irqrestore(&il->sta_lock, flags);
  2827. return ret;
  2828. }
  2829. void
  2830. il4965_update_tkip_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
  2831. struct ieee80211_sta *sta, u32 iv32, u16 *phase1key)
  2832. {
  2833. u8 sta_id;
  2834. unsigned long flags;
  2835. int i;
  2836. if (il_scan_cancel(il)) {
  2837. /* cancel scan failed, just live w/ bad key and rely
  2838. briefly on SW decryption */
  2839. return;
  2840. }
  2841. sta_id = il_sta_id_or_broadcast(il, sta);
  2842. if (sta_id == IL_INVALID_STATION)
  2843. return;
  2844. spin_lock_irqsave(&il->sta_lock, flags);
  2845. il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
  2846. for (i = 0; i < 5; i++)
  2847. il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
  2848. cpu_to_le16(phase1key[i]);
  2849. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2850. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2851. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  2852. spin_unlock_irqrestore(&il->sta_lock, flags);
  2853. }
  2854. int
  2855. il4965_remove_dynamic_key(struct il_priv *il,
  2856. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2857. {
  2858. unsigned long flags;
  2859. u16 key_flags;
  2860. u8 keyidx;
  2861. struct il_addsta_cmd sta_cmd;
  2862. lockdep_assert_held(&il->mutex);
  2863. il->_4965.key_mapping_keys--;
  2864. spin_lock_irqsave(&il->sta_lock, flags);
  2865. key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
  2866. keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
  2867. D_WEP("Remove dynamic key: idx=%d sta=%d\n", keyconf->keyidx, sta_id);
  2868. if (keyconf->keyidx != keyidx) {
  2869. /* We need to remove a key with idx different that the one
  2870. * in the uCode. This means that the key we need to remove has
  2871. * been replaced by another one with different idx.
  2872. * Don't do anything and return ok
  2873. */
  2874. spin_unlock_irqrestore(&il->sta_lock, flags);
  2875. return 0;
  2876. }
  2877. if (il->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_INVALID) {
  2878. IL_WARN("Removing wrong key %d 0x%x\n", keyconf->keyidx,
  2879. key_flags);
  2880. spin_unlock_irqrestore(&il->sta_lock, flags);
  2881. return 0;
  2882. }
  2883. if (!test_and_clear_bit
  2884. (il->stations[sta_id].sta.key.key_offset, &il->ucode_key_table))
  2885. IL_ERR("idx %d not used in uCode key table.\n",
  2886. il->stations[sta_id].sta.key.key_offset);
  2887. memset(&il->stations[sta_id].keyinfo, 0, sizeof(struct il_hw_key));
  2888. memset(&il->stations[sta_id].sta.key, 0, sizeof(struct il4965_keyinfo));
  2889. il->stations[sta_id].sta.key.key_flags =
  2890. STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
  2891. il->stations[sta_id].sta.key.key_offset = keyconf->hw_key_idx;
  2892. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2893. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2894. if (il_is_rfkill(il)) {
  2895. D_WEP
  2896. ("Not sending C_ADD_STA command because RFKILL enabled.\n");
  2897. spin_unlock_irqrestore(&il->sta_lock, flags);
  2898. return 0;
  2899. }
  2900. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2901. sizeof(struct il_addsta_cmd));
  2902. spin_unlock_irqrestore(&il->sta_lock, flags);
  2903. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2904. }
  2905. int
  2906. il4965_set_dynamic_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
  2907. u8 sta_id)
  2908. {
  2909. int ret;
  2910. lockdep_assert_held(&il->mutex);
  2911. il->_4965.key_mapping_keys++;
  2912. keyconf->hw_key_idx = HW_KEY_DYNAMIC;
  2913. switch (keyconf->cipher) {
  2914. case WLAN_CIPHER_SUITE_CCMP:
  2915. ret =
  2916. il4965_set_ccmp_dynamic_key_info(il, keyconf, sta_id);
  2917. break;
  2918. case WLAN_CIPHER_SUITE_TKIP:
  2919. ret =
  2920. il4965_set_tkip_dynamic_key_info(il, keyconf, sta_id);
  2921. break;
  2922. case WLAN_CIPHER_SUITE_WEP40:
  2923. case WLAN_CIPHER_SUITE_WEP104:
  2924. ret = il4965_set_wep_dynamic_key_info(il, keyconf, sta_id);
  2925. break;
  2926. default:
  2927. IL_ERR("Unknown alg: %s cipher = %x\n", __func__,
  2928. keyconf->cipher);
  2929. ret = -EINVAL;
  2930. }
  2931. D_WEP("Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
  2932. keyconf->cipher, keyconf->keylen, keyconf->keyidx, sta_id, ret);
  2933. return ret;
  2934. }
  2935. /**
  2936. * il4965_alloc_bcast_station - add broadcast station into driver's station table.
  2937. *
  2938. * This adds the broadcast station into the driver's station table
  2939. * and marks it driver active, so that it will be restored to the
  2940. * device at the next best time.
  2941. */
  2942. int
  2943. il4965_alloc_bcast_station(struct il_priv *il)
  2944. {
  2945. struct il_link_quality_cmd *link_cmd;
  2946. unsigned long flags;
  2947. u8 sta_id;
  2948. spin_lock_irqsave(&il->sta_lock, flags);
  2949. sta_id = il_prep_station(il, il_bcast_addr, false, NULL);
  2950. if (sta_id == IL_INVALID_STATION) {
  2951. IL_ERR("Unable to prepare broadcast station\n");
  2952. spin_unlock_irqrestore(&il->sta_lock, flags);
  2953. return -EINVAL;
  2954. }
  2955. il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
  2956. il->stations[sta_id].used |= IL_STA_BCAST;
  2957. spin_unlock_irqrestore(&il->sta_lock, flags);
  2958. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2959. if (!link_cmd) {
  2960. IL_ERR
  2961. ("Unable to initialize rate scaling for bcast station.\n");
  2962. return -ENOMEM;
  2963. }
  2964. spin_lock_irqsave(&il->sta_lock, flags);
  2965. il->stations[sta_id].lq = link_cmd;
  2966. spin_unlock_irqrestore(&il->sta_lock, flags);
  2967. return 0;
  2968. }
  2969. /**
  2970. * il4965_update_bcast_station - update broadcast station's LQ command
  2971. *
  2972. * Only used by iwl4965. Placed here to have all bcast station management
  2973. * code together.
  2974. */
  2975. static int
  2976. il4965_update_bcast_station(struct il_priv *il)
  2977. {
  2978. unsigned long flags;
  2979. struct il_link_quality_cmd *link_cmd;
  2980. u8 sta_id = il->hw_params.bcast_id;
  2981. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2982. if (!link_cmd) {
  2983. IL_ERR("Unable to initialize rate scaling for bcast sta.\n");
  2984. return -ENOMEM;
  2985. }
  2986. spin_lock_irqsave(&il->sta_lock, flags);
  2987. if (il->stations[sta_id].lq)
  2988. kfree(il->stations[sta_id].lq);
  2989. else
  2990. D_INFO("Bcast sta rate scaling has not been initialized.\n");
  2991. il->stations[sta_id].lq = link_cmd;
  2992. spin_unlock_irqrestore(&il->sta_lock, flags);
  2993. return 0;
  2994. }
  2995. int
  2996. il4965_update_bcast_stations(struct il_priv *il)
  2997. {
  2998. return il4965_update_bcast_station(il);
  2999. }
  3000. /**
  3001. * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
  3002. */
  3003. int
  3004. il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
  3005. {
  3006. unsigned long flags;
  3007. struct il_addsta_cmd sta_cmd;
  3008. lockdep_assert_held(&il->mutex);
  3009. /* Remove "disable" flag, to enable Tx for this TID */
  3010. spin_lock_irqsave(&il->sta_lock, flags);
  3011. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
  3012. il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
  3013. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3014. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3015. sizeof(struct il_addsta_cmd));
  3016. spin_unlock_irqrestore(&il->sta_lock, flags);
  3017. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3018. }
  3019. int
  3020. il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta, int tid,
  3021. u16 ssn)
  3022. {
  3023. unsigned long flags;
  3024. int sta_id;
  3025. struct il_addsta_cmd sta_cmd;
  3026. lockdep_assert_held(&il->mutex);
  3027. sta_id = il_sta_id(sta);
  3028. if (sta_id == IL_INVALID_STATION)
  3029. return -ENXIO;
  3030. spin_lock_irqsave(&il->sta_lock, flags);
  3031. il->stations[sta_id].sta.station_flags_msk = 0;
  3032. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
  3033. il->stations[sta_id].sta.add_immediate_ba_tid = (u8) tid;
  3034. il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
  3035. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3036. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3037. sizeof(struct il_addsta_cmd));
  3038. spin_unlock_irqrestore(&il->sta_lock, flags);
  3039. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3040. }
  3041. int
  3042. il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta, int tid)
  3043. {
  3044. unsigned long flags;
  3045. int sta_id;
  3046. struct il_addsta_cmd sta_cmd;
  3047. lockdep_assert_held(&il->mutex);
  3048. sta_id = il_sta_id(sta);
  3049. if (sta_id == IL_INVALID_STATION) {
  3050. IL_ERR("Invalid station for AGG tid %d\n", tid);
  3051. return -ENXIO;
  3052. }
  3053. spin_lock_irqsave(&il->sta_lock, flags);
  3054. il->stations[sta_id].sta.station_flags_msk = 0;
  3055. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
  3056. il->stations[sta_id].sta.remove_immediate_ba_tid = (u8) tid;
  3057. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3058. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3059. sizeof(struct il_addsta_cmd));
  3060. spin_unlock_irqrestore(&il->sta_lock, flags);
  3061. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3062. }
  3063. void
  3064. il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
  3065. {
  3066. unsigned long flags;
  3067. spin_lock_irqsave(&il->sta_lock, flags);
  3068. il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
  3069. il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
  3070. il->stations[sta_id].sta.sta.modify_mask =
  3071. STA_MODIFY_SLEEP_TX_COUNT_MSK;
  3072. il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
  3073. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3074. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  3075. spin_unlock_irqrestore(&il->sta_lock, flags);
  3076. }
  3077. void
  3078. il4965_update_chain_flags(struct il_priv *il)
  3079. {
  3080. if (il->ops->set_rxon_chain) {
  3081. il->ops->set_rxon_chain(il);
  3082. if (il->active.rx_chain != il->staging.rx_chain)
  3083. il_commit_rxon(il);
  3084. }
  3085. }
  3086. static void
  3087. il4965_clear_free_frames(struct il_priv *il)
  3088. {
  3089. struct list_head *element;
  3090. D_INFO("%d frames on pre-allocated heap on clear.\n", il->frames_count);
  3091. while (!list_empty(&il->free_frames)) {
  3092. element = il->free_frames.next;
  3093. list_del(element);
  3094. kfree(list_entry(element, struct il_frame, list));
  3095. il->frames_count--;
  3096. }
  3097. if (il->frames_count) {
  3098. IL_WARN("%d frames still in use. Did we lose one?\n",
  3099. il->frames_count);
  3100. il->frames_count = 0;
  3101. }
  3102. }
  3103. static struct il_frame *
  3104. il4965_get_free_frame(struct il_priv *il)
  3105. {
  3106. struct il_frame *frame;
  3107. struct list_head *element;
  3108. if (list_empty(&il->free_frames)) {
  3109. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  3110. if (!frame) {
  3111. IL_ERR("Could not allocate frame!\n");
  3112. return NULL;
  3113. }
  3114. il->frames_count++;
  3115. return frame;
  3116. }
  3117. element = il->free_frames.next;
  3118. list_del(element);
  3119. return list_entry(element, struct il_frame, list);
  3120. }
  3121. static void
  3122. il4965_free_frame(struct il_priv *il, struct il_frame *frame)
  3123. {
  3124. memset(frame, 0, sizeof(*frame));
  3125. list_add(&frame->list, &il->free_frames);
  3126. }
  3127. static u32
  3128. il4965_fill_beacon_frame(struct il_priv *il, struct ieee80211_hdr *hdr,
  3129. int left)
  3130. {
  3131. lockdep_assert_held(&il->mutex);
  3132. if (!il->beacon_skb)
  3133. return 0;
  3134. if (il->beacon_skb->len > left)
  3135. return 0;
  3136. memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
  3137. return il->beacon_skb->len;
  3138. }
  3139. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  3140. static void
  3141. il4965_set_beacon_tim(struct il_priv *il,
  3142. struct il_tx_beacon_cmd *tx_beacon_cmd, u8 * beacon,
  3143. u32 frame_size)
  3144. {
  3145. u16 tim_idx;
  3146. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  3147. /*
  3148. * The idx is relative to frame start but we start looking at the
  3149. * variable-length part of the beacon.
  3150. */
  3151. tim_idx = mgmt->u.beacon.variable - beacon;
  3152. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  3153. while ((tim_idx < (frame_size - 2)) &&
  3154. (beacon[tim_idx] != WLAN_EID_TIM))
  3155. tim_idx += beacon[tim_idx + 1] + 2;
  3156. /* If TIM field was found, set variables */
  3157. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  3158. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  3159. tx_beacon_cmd->tim_size = beacon[tim_idx + 1];
  3160. } else
  3161. IL_WARN("Unable to find TIM Element in beacon\n");
  3162. }
  3163. static unsigned int
  3164. il4965_hw_get_beacon_cmd(struct il_priv *il, struct il_frame *frame)
  3165. {
  3166. struct il_tx_beacon_cmd *tx_beacon_cmd;
  3167. u32 frame_size;
  3168. u32 rate_flags;
  3169. u32 rate;
  3170. /*
  3171. * We have to set up the TX command, the TX Beacon command, and the
  3172. * beacon contents.
  3173. */
  3174. lockdep_assert_held(&il->mutex);
  3175. if (!il->beacon_enabled) {
  3176. IL_ERR("Trying to build beacon without beaconing enabled\n");
  3177. return 0;
  3178. }
  3179. /* Initialize memory */
  3180. tx_beacon_cmd = &frame->u.beacon;
  3181. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  3182. /* Set up TX beacon contents */
  3183. frame_size =
  3184. il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
  3185. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  3186. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  3187. return 0;
  3188. if (!frame_size)
  3189. return 0;
  3190. /* Set up TX command fields */
  3191. tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
  3192. tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
  3193. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  3194. tx_beacon_cmd->tx.tx_flags =
  3195. TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK |
  3196. TX_CMD_FLG_STA_RATE_MSK;
  3197. /* Set up TX beacon command fields */
  3198. il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *) tx_beacon_cmd->frame,
  3199. frame_size);
  3200. /* Set up packet rate and flags */
  3201. rate = il_get_lowest_plcp(il);
  3202. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  3203. rate_flags = BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  3204. if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
  3205. rate_flags |= RATE_MCS_CCK_MSK;
  3206. tx_beacon_cmd->tx.rate_n_flags = cpu_to_le32(rate | rate_flags);
  3207. return sizeof(*tx_beacon_cmd) + frame_size;
  3208. }
  3209. int
  3210. il4965_send_beacon_cmd(struct il_priv *il)
  3211. {
  3212. struct il_frame *frame;
  3213. unsigned int frame_size;
  3214. int rc;
  3215. frame = il4965_get_free_frame(il);
  3216. if (!frame) {
  3217. IL_ERR("Could not obtain free frame buffer for beacon "
  3218. "command.\n");
  3219. return -ENOMEM;
  3220. }
  3221. frame_size = il4965_hw_get_beacon_cmd(il, frame);
  3222. if (!frame_size) {
  3223. IL_ERR("Error configuring the beacon command\n");
  3224. il4965_free_frame(il, frame);
  3225. return -EINVAL;
  3226. }
  3227. rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size, &frame->u.cmd[0]);
  3228. il4965_free_frame(il, frame);
  3229. return rc;
  3230. }
  3231. static inline dma_addr_t
  3232. il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
  3233. {
  3234. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3235. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  3236. if (sizeof(dma_addr_t) > sizeof(u32))
  3237. addr |=
  3238. ((dma_addr_t) (le16_to_cpu(tb->hi_n_len) & 0xF) << 16) <<
  3239. 16;
  3240. return addr;
  3241. }
  3242. static inline u16
  3243. il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
  3244. {
  3245. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3246. return le16_to_cpu(tb->hi_n_len) >> 4;
  3247. }
  3248. static inline void
  3249. il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx, dma_addr_t addr, u16 len)
  3250. {
  3251. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3252. u16 hi_n_len = len << 4;
  3253. put_unaligned_le32(addr, &tb->lo);
  3254. if (sizeof(dma_addr_t) > sizeof(u32))
  3255. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  3256. tb->hi_n_len = cpu_to_le16(hi_n_len);
  3257. tfd->num_tbs = idx + 1;
  3258. }
  3259. static inline u8
  3260. il4965_tfd_get_num_tbs(struct il_tfd *tfd)
  3261. {
  3262. return tfd->num_tbs & 0x1f;
  3263. }
  3264. /**
  3265. * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  3266. * @il - driver ilate data
  3267. * @txq - tx queue
  3268. *
  3269. * Does NOT advance any TFD circular buffer read/write idxes
  3270. * Does NOT free the TFD itself (which is within circular buffer)
  3271. */
  3272. void
  3273. il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  3274. {
  3275. struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
  3276. struct il_tfd *tfd;
  3277. struct pci_dev *dev = il->pci_dev;
  3278. int idx = txq->q.read_ptr;
  3279. int i;
  3280. int num_tbs;
  3281. tfd = &tfd_tmp[idx];
  3282. /* Sanity check on number of chunks */
  3283. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3284. if (num_tbs >= IL_NUM_OF_TBS) {
  3285. IL_ERR("Too many chunks: %i\n", num_tbs);
  3286. /* @todo issue fatal error, it is quite serious situation */
  3287. return;
  3288. }
  3289. /* Unmap tx_cmd */
  3290. if (num_tbs)
  3291. pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
  3292. dma_unmap_len(&txq->meta[idx], len),
  3293. PCI_DMA_BIDIRECTIONAL);
  3294. /* Unmap chunks, if any. */
  3295. for (i = 1; i < num_tbs; i++)
  3296. pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
  3297. il4965_tfd_tb_get_len(tfd, i),
  3298. PCI_DMA_TODEVICE);
  3299. /* free SKB */
  3300. if (txq->skbs) {
  3301. struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
  3302. /* can be called from irqs-disabled context */
  3303. if (skb) {
  3304. dev_kfree_skb_any(skb);
  3305. txq->skbs[txq->q.read_ptr] = NULL;
  3306. }
  3307. }
  3308. }
  3309. int
  3310. il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
  3311. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  3312. {
  3313. struct il_queue *q;
  3314. struct il_tfd *tfd, *tfd_tmp;
  3315. u32 num_tbs;
  3316. q = &txq->q;
  3317. tfd_tmp = (struct il_tfd *)txq->tfds;
  3318. tfd = &tfd_tmp[q->write_ptr];
  3319. if (reset)
  3320. memset(tfd, 0, sizeof(*tfd));
  3321. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3322. /* Each TFD can point to a maximum 20 Tx buffers */
  3323. if (num_tbs >= IL_NUM_OF_TBS) {
  3324. IL_ERR("Error can not send more than %d chunks\n",
  3325. IL_NUM_OF_TBS);
  3326. return -EINVAL;
  3327. }
  3328. BUG_ON(addr & ~DMA_BIT_MASK(36));
  3329. if (unlikely(addr & ~IL_TX_DMA_MASK))
  3330. IL_ERR("Unaligned address = %llx\n", (unsigned long long)addr);
  3331. il4965_tfd_set_tb(tfd, num_tbs, addr, len);
  3332. return 0;
  3333. }
  3334. /*
  3335. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  3336. * given Tx queue, and enable the DMA channel used for that queue.
  3337. *
  3338. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  3339. * channels supported in hardware.
  3340. */
  3341. int
  3342. il4965_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  3343. {
  3344. int txq_id = txq->q.id;
  3345. /* Circular buffer (TFD queue in DRAM) physical base address */
  3346. il_wr(il, FH49_MEM_CBBC_QUEUE(txq_id), txq->q.dma_addr >> 8);
  3347. return 0;
  3348. }
  3349. /******************************************************************************
  3350. *
  3351. * Generic RX handler implementations
  3352. *
  3353. ******************************************************************************/
  3354. static void
  3355. il4965_hdl_alive(struct il_priv *il, struct il_rx_buf *rxb)
  3356. {
  3357. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3358. struct il_alive_resp *palive;
  3359. struct delayed_work *pwork;
  3360. palive = &pkt->u.alive_frame;
  3361. D_INFO("Alive ucode status 0x%08X revision " "0x%01X 0x%01X\n",
  3362. palive->is_valid, palive->ver_type, palive->ver_subtype);
  3363. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  3364. D_INFO("Initialization Alive received.\n");
  3365. memcpy(&il->card_alive_init, &pkt->u.alive_frame,
  3366. sizeof(struct il_init_alive_resp));
  3367. pwork = &il->init_alive_start;
  3368. } else {
  3369. D_INFO("Runtime Alive received.\n");
  3370. memcpy(&il->card_alive, &pkt->u.alive_frame,
  3371. sizeof(struct il_alive_resp));
  3372. pwork = &il->alive_start;
  3373. }
  3374. /* We delay the ALIVE response by 5ms to
  3375. * give the HW RF Kill time to activate... */
  3376. if (palive->is_valid == UCODE_VALID_OK)
  3377. queue_delayed_work(il->workqueue, pwork, msecs_to_jiffies(5));
  3378. else
  3379. IL_WARN("uCode did not respond OK.\n");
  3380. }
  3381. /**
  3382. * il4965_bg_stats_periodic - Timer callback to queue stats
  3383. *
  3384. * This callback is provided in order to send a stats request.
  3385. *
  3386. * This timer function is continually reset to execute within
  3387. * 60 seconds since the last N_STATS was received. We need to
  3388. * ensure we receive the stats in order to update the temperature
  3389. * used for calibrating the TXPOWER.
  3390. */
  3391. static void
  3392. il4965_bg_stats_periodic(unsigned long data)
  3393. {
  3394. struct il_priv *il = (struct il_priv *)data;
  3395. if (test_bit(S_EXIT_PENDING, &il->status))
  3396. return;
  3397. /* dont send host command if rf-kill is on */
  3398. if (!il_is_ready_rf(il))
  3399. return;
  3400. il_send_stats_request(il, CMD_ASYNC, false);
  3401. }
  3402. static void
  3403. il4965_hdl_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  3404. {
  3405. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3406. struct il4965_beacon_notif *beacon =
  3407. (struct il4965_beacon_notif *)pkt->u.raw;
  3408. #ifdef CONFIG_IWLEGACY_DEBUG
  3409. u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  3410. D_RX("beacon status %x retries %d iss %d tsf:0x%.8x%.8x rate %d\n",
  3411. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  3412. beacon->beacon_notify_hdr.failure_frame,
  3413. le32_to_cpu(beacon->ibss_mgr_status),
  3414. le32_to_cpu(beacon->high_tsf), le32_to_cpu(beacon->low_tsf), rate);
  3415. #endif
  3416. il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  3417. }
  3418. static void
  3419. il4965_perform_ct_kill_task(struct il_priv *il)
  3420. {
  3421. unsigned long flags;
  3422. D_POWER("Stop all queues\n");
  3423. if (il->mac80211_registered)
  3424. ieee80211_stop_queues(il->hw);
  3425. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3426. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  3427. _il_rd(il, CSR_UCODE_DRV_GP1);
  3428. spin_lock_irqsave(&il->reg_lock, flags);
  3429. if (likely(_il_grab_nic_access(il)))
  3430. _il_release_nic_access(il);
  3431. spin_unlock_irqrestore(&il->reg_lock, flags);
  3432. }
  3433. /* Handle notification from uCode that card's power state is changing
  3434. * due to software, hardware, or critical temperature RFKILL */
  3435. static void
  3436. il4965_hdl_card_state(struct il_priv *il, struct il_rx_buf *rxb)
  3437. {
  3438. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3439. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  3440. unsigned long status = il->status;
  3441. D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
  3442. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  3443. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  3444. (flags & CT_CARD_DISABLED) ? "Reached" : "Not reached");
  3445. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | CT_CARD_DISABLED)) {
  3446. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3447. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3448. il_wr(il, HBUS_TARG_MBX_C, HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3449. if (!(flags & RXON_CARD_DISABLED)) {
  3450. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  3451. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3452. il_wr(il, HBUS_TARG_MBX_C,
  3453. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3454. }
  3455. }
  3456. if (flags & CT_CARD_DISABLED)
  3457. il4965_perform_ct_kill_task(il);
  3458. if (flags & HW_CARD_DISABLED)
  3459. set_bit(S_RFKILL, &il->status);
  3460. else
  3461. clear_bit(S_RFKILL, &il->status);
  3462. if (!(flags & RXON_CARD_DISABLED))
  3463. il_scan_cancel(il);
  3464. if ((test_bit(S_RFKILL, &status) !=
  3465. test_bit(S_RFKILL, &il->status)))
  3466. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  3467. test_bit(S_RFKILL, &il->status));
  3468. else
  3469. wake_up(&il->wait_command_queue);
  3470. }
  3471. /**
  3472. * il4965_setup_handlers - Initialize Rx handler callbacks
  3473. *
  3474. * Setup the RX handlers for each of the reply types sent from the uCode
  3475. * to the host.
  3476. *
  3477. * This function chains into the hardware specific files for them to setup
  3478. * any hardware specific handlers as well.
  3479. */
  3480. static void
  3481. il4965_setup_handlers(struct il_priv *il)
  3482. {
  3483. il->handlers[N_ALIVE] = il4965_hdl_alive;
  3484. il->handlers[N_ERROR] = il_hdl_error;
  3485. il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
  3486. il->handlers[N_SPECTRUM_MEASUREMENT] = il_hdl_spectrum_measurement;
  3487. il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
  3488. il->handlers[N_PM_DEBUG_STATS] = il_hdl_pm_debug_stats;
  3489. il->handlers[N_BEACON] = il4965_hdl_beacon;
  3490. /*
  3491. * The same handler is used for both the REPLY to a discrete
  3492. * stats request from the host as well as for the periodic
  3493. * stats notifications (after received beacons) from the uCode.
  3494. */
  3495. il->handlers[C_STATS] = il4965_hdl_c_stats;
  3496. il->handlers[N_STATS] = il4965_hdl_stats;
  3497. il_setup_rx_scan_handlers(il);
  3498. /* status change handler */
  3499. il->handlers[N_CARD_STATE] = il4965_hdl_card_state;
  3500. il->handlers[N_MISSED_BEACONS] = il4965_hdl_missed_beacon;
  3501. /* Rx handlers */
  3502. il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
  3503. il->handlers[N_RX_MPDU] = il4965_hdl_rx;
  3504. il->handlers[N_RX] = il4965_hdl_rx;
  3505. /* block ack */
  3506. il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
  3507. /* Tx response */
  3508. il->handlers[C_TX] = il4965_hdl_tx;
  3509. }
  3510. /**
  3511. * il4965_rx_handle - Main entry function for receiving responses from uCode
  3512. *
  3513. * Uses the il->handlers callback function array to invoke
  3514. * the appropriate handlers, including command responses,
  3515. * frame-received notifications, and other notifications.
  3516. */
  3517. void
  3518. il4965_rx_handle(struct il_priv *il)
  3519. {
  3520. struct il_rx_buf *rxb;
  3521. struct il_rx_pkt *pkt;
  3522. struct il_rx_queue *rxq = &il->rxq;
  3523. u32 r, i;
  3524. int reclaim;
  3525. unsigned long flags;
  3526. u8 fill_rx = 0;
  3527. u32 count = 8;
  3528. int total_empty;
  3529. /* uCode's read idx (stored in shared DRAM) indicates the last Rx
  3530. * buffer that the driver may process (last buffer filled by ucode). */
  3531. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  3532. i = rxq->read;
  3533. /* Rx interrupt, but nothing sent from uCode */
  3534. if (i == r)
  3535. D_RX("r = %d, i = %d\n", r, i);
  3536. /* calculate total frames need to be restock after handling RX */
  3537. total_empty = r - rxq->write_actual;
  3538. if (total_empty < 0)
  3539. total_empty += RX_QUEUE_SIZE;
  3540. if (total_empty > (RX_QUEUE_SIZE / 2))
  3541. fill_rx = 1;
  3542. while (i != r) {
  3543. int len;
  3544. rxb = rxq->queue[i];
  3545. /* If an RXB doesn't have a Rx queue slot associated with it,
  3546. * then a bug has been introduced in the queue refilling
  3547. * routines -- catch it here */
  3548. BUG_ON(rxb == NULL);
  3549. rxq->queue[i] = NULL;
  3550. pci_unmap_page(il->pci_dev, rxb->page_dma,
  3551. PAGE_SIZE << il->hw_params.rx_page_order,
  3552. PCI_DMA_FROMDEVICE);
  3553. pkt = rxb_addr(rxb);
  3554. len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
  3555. len += sizeof(u32); /* account for status word */
  3556. /* Reclaim a command buffer only if this packet is a response
  3557. * to a (driver-originated) command.
  3558. * If the packet (e.g. Rx frame) originated from uCode,
  3559. * there is no command buffer to reclaim.
  3560. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  3561. * but apparently a few don't get set; catch them here. */
  3562. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  3563. (pkt->hdr.cmd != N_RX_PHY) && (pkt->hdr.cmd != N_RX) &&
  3564. (pkt->hdr.cmd != N_RX_MPDU) &&
  3565. (pkt->hdr.cmd != N_COMPRESSED_BA) &&
  3566. (pkt->hdr.cmd != N_STATS) && (pkt->hdr.cmd != C_TX);
  3567. /* Based on type of command response or notification,
  3568. * handle those that need handling via function in
  3569. * handlers table. See il4965_setup_handlers() */
  3570. if (il->handlers[pkt->hdr.cmd]) {
  3571. D_RX("r = %d, i = %d, %s, 0x%02x\n", r, i,
  3572. il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3573. il->isr_stats.handlers[pkt->hdr.cmd]++;
  3574. il->handlers[pkt->hdr.cmd] (il, rxb);
  3575. } else {
  3576. /* No handling needed */
  3577. D_RX("r %d i %d No handler needed for %s, 0x%02x\n", r,
  3578. i, il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3579. }
  3580. /*
  3581. * XXX: After here, we should always check rxb->page
  3582. * against NULL before touching it or its virtual
  3583. * memory (pkt). Because some handler might have
  3584. * already taken or freed the pages.
  3585. */
  3586. if (reclaim) {
  3587. /* Invoke any callbacks, transfer the buffer to caller,
  3588. * and fire off the (possibly) blocking il_send_cmd()
  3589. * as we reclaim the driver command queue */
  3590. if (rxb->page)
  3591. il_tx_cmd_complete(il, rxb);
  3592. else
  3593. IL_WARN("Claim null rxb?\n");
  3594. }
  3595. /* Reuse the page if possible. For notification packets and
  3596. * SKBs that fail to Rx correctly, add them back into the
  3597. * rx_free list for reuse later. */
  3598. spin_lock_irqsave(&rxq->lock, flags);
  3599. if (rxb->page != NULL) {
  3600. rxb->page_dma =
  3601. pci_map_page(il->pci_dev, rxb->page, 0,
  3602. PAGE_SIZE << il->hw_params.
  3603. rx_page_order, PCI_DMA_FROMDEVICE);
  3604. if (unlikely(pci_dma_mapping_error(il->pci_dev,
  3605. rxb->page_dma))) {
  3606. __il_free_pages(il, rxb->page);
  3607. rxb->page = NULL;
  3608. list_add_tail(&rxb->list, &rxq->rx_used);
  3609. } else {
  3610. list_add_tail(&rxb->list, &rxq->rx_free);
  3611. rxq->free_count++;
  3612. }
  3613. } else
  3614. list_add_tail(&rxb->list, &rxq->rx_used);
  3615. spin_unlock_irqrestore(&rxq->lock, flags);
  3616. i = (i + 1) & RX_QUEUE_MASK;
  3617. /* If there are a lot of unused frames,
  3618. * restock the Rx queue so ucode wont assert. */
  3619. if (fill_rx) {
  3620. count++;
  3621. if (count >= 8) {
  3622. rxq->read = i;
  3623. il4965_rx_replenish_now(il);
  3624. count = 0;
  3625. }
  3626. }
  3627. }
  3628. /* Backtrack one entry */
  3629. rxq->read = i;
  3630. if (fill_rx)
  3631. il4965_rx_replenish_now(il);
  3632. else
  3633. il4965_rx_queue_restock(il);
  3634. }
  3635. /* call this function to flush any scheduled tasklet */
  3636. static inline void
  3637. il4965_synchronize_irq(struct il_priv *il)
  3638. {
  3639. /* wait to make sure we flush pending tasklet */
  3640. synchronize_irq(il->pci_dev->irq);
  3641. tasklet_kill(&il->irq_tasklet);
  3642. }
  3643. static void
  3644. il4965_irq_tasklet(struct il_priv *il)
  3645. {
  3646. u32 inta, handled = 0;
  3647. u32 inta_fh;
  3648. unsigned long flags;
  3649. u32 i;
  3650. #ifdef CONFIG_IWLEGACY_DEBUG
  3651. u32 inta_mask;
  3652. #endif
  3653. spin_lock_irqsave(&il->lock, flags);
  3654. /* Ack/clear/reset pending uCode interrupts.
  3655. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  3656. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  3657. inta = _il_rd(il, CSR_INT);
  3658. _il_wr(il, CSR_INT, inta);
  3659. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  3660. * Any new interrupts that happen after this, either while we're
  3661. * in this tasklet, or later, will show up in next ISR/tasklet. */
  3662. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3663. _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
  3664. #ifdef CONFIG_IWLEGACY_DEBUG
  3665. if (il_get_debug_level(il) & IL_DL_ISR) {
  3666. /* just for debug */
  3667. inta_mask = _il_rd(il, CSR_INT_MASK);
  3668. D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta,
  3669. inta_mask, inta_fh);
  3670. }
  3671. #endif
  3672. spin_unlock_irqrestore(&il->lock, flags);
  3673. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  3674. * atomic, make sure that inta covers all the interrupts that
  3675. * we've discovered, even if FH interrupt came in just after
  3676. * reading CSR_INT. */
  3677. if (inta_fh & CSR49_FH_INT_RX_MASK)
  3678. inta |= CSR_INT_BIT_FH_RX;
  3679. if (inta_fh & CSR49_FH_INT_TX_MASK)
  3680. inta |= CSR_INT_BIT_FH_TX;
  3681. /* Now service all interrupt bits discovered above. */
  3682. if (inta & CSR_INT_BIT_HW_ERR) {
  3683. IL_ERR("Hardware error detected. Restarting.\n");
  3684. /* Tell the device to stop sending interrupts */
  3685. il_disable_interrupts(il);
  3686. il->isr_stats.hw++;
  3687. il_irq_handle_error(il);
  3688. handled |= CSR_INT_BIT_HW_ERR;
  3689. return;
  3690. }
  3691. #ifdef CONFIG_IWLEGACY_DEBUG
  3692. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3693. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  3694. if (inta & CSR_INT_BIT_SCD) {
  3695. D_ISR("Scheduler finished to transmit "
  3696. "the frame/frames.\n");
  3697. il->isr_stats.sch++;
  3698. }
  3699. /* Alive notification via Rx interrupt will do the real work */
  3700. if (inta & CSR_INT_BIT_ALIVE) {
  3701. D_ISR("Alive interrupt\n");
  3702. il->isr_stats.alive++;
  3703. }
  3704. }
  3705. #endif
  3706. /* Safely ignore these bits for debug checks below */
  3707. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  3708. /* HW RF KILL switch toggled */
  3709. if (inta & CSR_INT_BIT_RF_KILL) {
  3710. int hw_rf_kill = 0;
  3711. if (!(_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  3712. hw_rf_kill = 1;
  3713. IL_WARN("RF_KILL bit toggled to %s.\n",
  3714. hw_rf_kill ? "disable radio" : "enable radio");
  3715. il->isr_stats.rfkill++;
  3716. /* driver only loads ucode once setting the interface up.
  3717. * the driver allows loading the ucode even if the radio
  3718. * is killed. Hence update the killswitch state here. The
  3719. * rfkill handler will care about restarting if needed.
  3720. */
  3721. if (!test_bit(S_ALIVE, &il->status)) {
  3722. if (hw_rf_kill)
  3723. set_bit(S_RFKILL, &il->status);
  3724. else
  3725. clear_bit(S_RFKILL, &il->status);
  3726. wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
  3727. }
  3728. handled |= CSR_INT_BIT_RF_KILL;
  3729. }
  3730. /* Chip got too hot and stopped itself */
  3731. if (inta & CSR_INT_BIT_CT_KILL) {
  3732. IL_ERR("Microcode CT kill error detected.\n");
  3733. il->isr_stats.ctkill++;
  3734. handled |= CSR_INT_BIT_CT_KILL;
  3735. }
  3736. /* Error detected by uCode */
  3737. if (inta & CSR_INT_BIT_SW_ERR) {
  3738. IL_ERR("Microcode SW error detected. " " Restarting 0x%X.\n",
  3739. inta);
  3740. il->isr_stats.sw++;
  3741. il_irq_handle_error(il);
  3742. handled |= CSR_INT_BIT_SW_ERR;
  3743. }
  3744. /*
  3745. * uCode wakes up after power-down sleep.
  3746. * Tell device about any new tx or host commands enqueued,
  3747. * and about any Rx buffers made available while asleep.
  3748. */
  3749. if (inta & CSR_INT_BIT_WAKEUP) {
  3750. D_ISR("Wakeup interrupt\n");
  3751. il_rx_queue_update_write_ptr(il, &il->rxq);
  3752. for (i = 0; i < il->hw_params.max_txq_num; i++)
  3753. il_txq_update_write_ptr(il, &il->txq[i]);
  3754. il->isr_stats.wakeup++;
  3755. handled |= CSR_INT_BIT_WAKEUP;
  3756. }
  3757. /* All uCode command responses, including Tx command responses,
  3758. * Rx "responses" (frame-received notification), and other
  3759. * notifications from uCode come through here*/
  3760. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  3761. il4965_rx_handle(il);
  3762. il->isr_stats.rx++;
  3763. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  3764. }
  3765. /* This "Tx" DMA channel is used only for loading uCode */
  3766. if (inta & CSR_INT_BIT_FH_TX) {
  3767. D_ISR("uCode load interrupt\n");
  3768. il->isr_stats.tx++;
  3769. handled |= CSR_INT_BIT_FH_TX;
  3770. /* Wake up uCode load routine, now that load is complete */
  3771. il->ucode_write_complete = 1;
  3772. wake_up(&il->wait_command_queue);
  3773. }
  3774. if (inta & ~handled) {
  3775. IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
  3776. il->isr_stats.unhandled++;
  3777. }
  3778. if (inta & ~(il->inta_mask)) {
  3779. IL_WARN("Disabled INTA bits 0x%08x were pending\n",
  3780. inta & ~il->inta_mask);
  3781. IL_WARN(" with FH49_INT = 0x%08x\n", inta_fh);
  3782. }
  3783. /* Re-enable all interrupts */
  3784. /* only Re-enable if disabled by irq */
  3785. if (test_bit(S_INT_ENABLED, &il->status))
  3786. il_enable_interrupts(il);
  3787. /* Re-enable RF_KILL if it occurred */
  3788. else if (handled & CSR_INT_BIT_RF_KILL)
  3789. il_enable_rfkill_int(il);
  3790. #ifdef CONFIG_IWLEGACY_DEBUG
  3791. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3792. inta = _il_rd(il, CSR_INT);
  3793. inta_mask = _il_rd(il, CSR_INT_MASK);
  3794. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3795. D_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  3796. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  3797. }
  3798. #endif
  3799. }
  3800. /*****************************************************************************
  3801. *
  3802. * sysfs attributes
  3803. *
  3804. *****************************************************************************/
  3805. #ifdef CONFIG_IWLEGACY_DEBUG
  3806. /*
  3807. * The following adds a new attribute to the sysfs representation
  3808. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  3809. * used for controlling the debug level.
  3810. *
  3811. * See the level definitions in iwl for details.
  3812. *
  3813. * The debug_level being managed using sysfs below is a per device debug
  3814. * level that is used instead of the global debug level if it (the per
  3815. * device debug level) is set.
  3816. */
  3817. static ssize_t
  3818. il4965_show_debug_level(struct device *d, struct device_attribute *attr,
  3819. char *buf)
  3820. {
  3821. struct il_priv *il = dev_get_drvdata(d);
  3822. return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
  3823. }
  3824. static ssize_t
  3825. il4965_store_debug_level(struct device *d, struct device_attribute *attr,
  3826. const char *buf, size_t count)
  3827. {
  3828. struct il_priv *il = dev_get_drvdata(d);
  3829. unsigned long val;
  3830. int ret;
  3831. ret = strict_strtoul(buf, 0, &val);
  3832. if (ret)
  3833. IL_ERR("%s is not in hex or decimal form.\n", buf);
  3834. else
  3835. il->debug_level = val;
  3836. return strnlen(buf, count);
  3837. }
  3838. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, il4965_show_debug_level,
  3839. il4965_store_debug_level);
  3840. #endif /* CONFIG_IWLEGACY_DEBUG */
  3841. static ssize_t
  3842. il4965_show_temperature(struct device *d, struct device_attribute *attr,
  3843. char *buf)
  3844. {
  3845. struct il_priv *il = dev_get_drvdata(d);
  3846. if (!il_is_alive(il))
  3847. return -EAGAIN;
  3848. return sprintf(buf, "%d\n", il->temperature);
  3849. }
  3850. static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
  3851. static ssize_t
  3852. il4965_show_tx_power(struct device *d, struct device_attribute *attr, char *buf)
  3853. {
  3854. struct il_priv *il = dev_get_drvdata(d);
  3855. if (!il_is_ready_rf(il))
  3856. return sprintf(buf, "off\n");
  3857. else
  3858. return sprintf(buf, "%d\n", il->tx_power_user_lmt);
  3859. }
  3860. static ssize_t
  3861. il4965_store_tx_power(struct device *d, struct device_attribute *attr,
  3862. const char *buf, size_t count)
  3863. {
  3864. struct il_priv *il = dev_get_drvdata(d);
  3865. unsigned long val;
  3866. int ret;
  3867. ret = strict_strtoul(buf, 10, &val);
  3868. if (ret)
  3869. IL_INFO("%s is not in decimal form.\n", buf);
  3870. else {
  3871. ret = il_set_tx_power(il, val, false);
  3872. if (ret)
  3873. IL_ERR("failed setting tx power (0x%d).\n", ret);
  3874. else
  3875. ret = count;
  3876. }
  3877. return ret;
  3878. }
  3879. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, il4965_show_tx_power,
  3880. il4965_store_tx_power);
  3881. static struct attribute *il_sysfs_entries[] = {
  3882. &dev_attr_temperature.attr,
  3883. &dev_attr_tx_power.attr,
  3884. #ifdef CONFIG_IWLEGACY_DEBUG
  3885. &dev_attr_debug_level.attr,
  3886. #endif
  3887. NULL
  3888. };
  3889. static struct attribute_group il_attribute_group = {
  3890. .name = NULL, /* put in device directory */
  3891. .attrs = il_sysfs_entries,
  3892. };
  3893. /******************************************************************************
  3894. *
  3895. * uCode download functions
  3896. *
  3897. ******************************************************************************/
  3898. static void
  3899. il4965_dealloc_ucode_pci(struct il_priv *il)
  3900. {
  3901. il_free_fw_desc(il->pci_dev, &il->ucode_code);
  3902. il_free_fw_desc(il->pci_dev, &il->ucode_data);
  3903. il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
  3904. il_free_fw_desc(il->pci_dev, &il->ucode_init);
  3905. il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
  3906. il_free_fw_desc(il->pci_dev, &il->ucode_boot);
  3907. }
  3908. static void
  3909. il4965_nic_start(struct il_priv *il)
  3910. {
  3911. /* Remove all resets to allow NIC to operate */
  3912. _il_wr(il, CSR_RESET, 0);
  3913. }
  3914. static void il4965_ucode_callback(const struct firmware *ucode_raw,
  3915. void *context);
  3916. static int il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length);
  3917. static int __must_check
  3918. il4965_request_firmware(struct il_priv *il, bool first)
  3919. {
  3920. const char *name_pre = il->cfg->fw_name_pre;
  3921. char tag[8];
  3922. if (first) {
  3923. il->fw_idx = il->cfg->ucode_api_max;
  3924. sprintf(tag, "%d", il->fw_idx);
  3925. } else {
  3926. il->fw_idx--;
  3927. sprintf(tag, "%d", il->fw_idx);
  3928. }
  3929. if (il->fw_idx < il->cfg->ucode_api_min) {
  3930. IL_ERR("no suitable firmware found!\n");
  3931. return -ENOENT;
  3932. }
  3933. sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  3934. D_INFO("attempting to load firmware '%s'\n", il->firmware_name);
  3935. return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
  3936. &il->pci_dev->dev, GFP_KERNEL, il,
  3937. il4965_ucode_callback);
  3938. }
  3939. struct il4965_firmware_pieces {
  3940. const void *inst, *data, *init, *init_data, *boot;
  3941. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  3942. };
  3943. static int
  3944. il4965_load_firmware(struct il_priv *il, const struct firmware *ucode_raw,
  3945. struct il4965_firmware_pieces *pieces)
  3946. {
  3947. struct il_ucode_header *ucode = (void *)ucode_raw->data;
  3948. u32 api_ver, hdr_size;
  3949. const u8 *src;
  3950. il->ucode_ver = le32_to_cpu(ucode->ver);
  3951. api_ver = IL_UCODE_API(il->ucode_ver);
  3952. switch (api_ver) {
  3953. default:
  3954. case 0:
  3955. case 1:
  3956. case 2:
  3957. hdr_size = 24;
  3958. if (ucode_raw->size < hdr_size) {
  3959. IL_ERR("File size too small!\n");
  3960. return -EINVAL;
  3961. }
  3962. pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
  3963. pieces->data_size = le32_to_cpu(ucode->v1.data_size);
  3964. pieces->init_size = le32_to_cpu(ucode->v1.init_size);
  3965. pieces->init_data_size = le32_to_cpu(ucode->v1.init_data_size);
  3966. pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
  3967. src = ucode->v1.data;
  3968. break;
  3969. }
  3970. /* Verify size of file vs. image size info in file's header */
  3971. if (ucode_raw->size !=
  3972. hdr_size + pieces->inst_size + pieces->data_size +
  3973. pieces->init_size + pieces->init_data_size + pieces->boot_size) {
  3974. IL_ERR("uCode file size %d does not match expected size\n",
  3975. (int)ucode_raw->size);
  3976. return -EINVAL;
  3977. }
  3978. pieces->inst = src;
  3979. src += pieces->inst_size;
  3980. pieces->data = src;
  3981. src += pieces->data_size;
  3982. pieces->init = src;
  3983. src += pieces->init_size;
  3984. pieces->init_data = src;
  3985. src += pieces->init_data_size;
  3986. pieces->boot = src;
  3987. src += pieces->boot_size;
  3988. return 0;
  3989. }
  3990. /**
  3991. * il4965_ucode_callback - callback when firmware was loaded
  3992. *
  3993. * If loaded successfully, copies the firmware into buffers
  3994. * for the card to fetch (via DMA).
  3995. */
  3996. static void
  3997. il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
  3998. {
  3999. struct il_priv *il = context;
  4000. struct il_ucode_header *ucode;
  4001. int err;
  4002. struct il4965_firmware_pieces pieces;
  4003. const unsigned int api_max = il->cfg->ucode_api_max;
  4004. const unsigned int api_min = il->cfg->ucode_api_min;
  4005. u32 api_ver;
  4006. u32 max_probe_length = 200;
  4007. u32 standard_phy_calibration_size =
  4008. IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  4009. memset(&pieces, 0, sizeof(pieces));
  4010. if (!ucode_raw) {
  4011. if (il->fw_idx <= il->cfg->ucode_api_max)
  4012. IL_ERR("request for firmware file '%s' failed.\n",
  4013. il->firmware_name);
  4014. goto try_again;
  4015. }
  4016. D_INFO("Loaded firmware file '%s' (%zd bytes).\n", il->firmware_name,
  4017. ucode_raw->size);
  4018. /* Make sure that we got at least the API version number */
  4019. if (ucode_raw->size < 4) {
  4020. IL_ERR("File size way too small!\n");
  4021. goto try_again;
  4022. }
  4023. /* Data from ucode file: header followed by uCode images */
  4024. ucode = (struct il_ucode_header *)ucode_raw->data;
  4025. err = il4965_load_firmware(il, ucode_raw, &pieces);
  4026. if (err)
  4027. goto try_again;
  4028. api_ver = IL_UCODE_API(il->ucode_ver);
  4029. /*
  4030. * api_ver should match the api version forming part of the
  4031. * firmware filename ... but we don't check for that and only rely
  4032. * on the API version read from firmware header from here on forward
  4033. */
  4034. if (api_ver < api_min || api_ver > api_max) {
  4035. IL_ERR("Driver unable to support your firmware API. "
  4036. "Driver supports v%u, firmware is v%u.\n", api_max,
  4037. api_ver);
  4038. goto try_again;
  4039. }
  4040. if (api_ver != api_max)
  4041. IL_ERR("Firmware has old API version. Expected v%u, "
  4042. "got v%u. New firmware can be obtained "
  4043. "from http://www.intellinuxwireless.org.\n", api_max,
  4044. api_ver);
  4045. IL_INFO("loaded firmware version %u.%u.%u.%u\n",
  4046. IL_UCODE_MAJOR(il->ucode_ver), IL_UCODE_MINOR(il->ucode_ver),
  4047. IL_UCODE_API(il->ucode_ver), IL_UCODE_SERIAL(il->ucode_ver));
  4048. snprintf(il->hw->wiphy->fw_version, sizeof(il->hw->wiphy->fw_version),
  4049. "%u.%u.%u.%u", IL_UCODE_MAJOR(il->ucode_ver),
  4050. IL_UCODE_MINOR(il->ucode_ver), IL_UCODE_API(il->ucode_ver),
  4051. IL_UCODE_SERIAL(il->ucode_ver));
  4052. /*
  4053. * For any of the failures below (before allocating pci memory)
  4054. * we will try to load a version with a smaller API -- maybe the
  4055. * user just got a corrupted version of the latest API.
  4056. */
  4057. D_INFO("f/w package hdr ucode version raw = 0x%x\n", il->ucode_ver);
  4058. D_INFO("f/w package hdr runtime inst size = %Zd\n", pieces.inst_size);
  4059. D_INFO("f/w package hdr runtime data size = %Zd\n", pieces.data_size);
  4060. D_INFO("f/w package hdr init inst size = %Zd\n", pieces.init_size);
  4061. D_INFO("f/w package hdr init data size = %Zd\n", pieces.init_data_size);
  4062. D_INFO("f/w package hdr boot inst size = %Zd\n", pieces.boot_size);
  4063. /* Verify that uCode images will fit in card's SRAM */
  4064. if (pieces.inst_size > il->hw_params.max_inst_size) {
  4065. IL_ERR("uCode instr len %Zd too large to fit in\n",
  4066. pieces.inst_size);
  4067. goto try_again;
  4068. }
  4069. if (pieces.data_size > il->hw_params.max_data_size) {
  4070. IL_ERR("uCode data len %Zd too large to fit in\n",
  4071. pieces.data_size);
  4072. goto try_again;
  4073. }
  4074. if (pieces.init_size > il->hw_params.max_inst_size) {
  4075. IL_ERR("uCode init instr len %Zd too large to fit in\n",
  4076. pieces.init_size);
  4077. goto try_again;
  4078. }
  4079. if (pieces.init_data_size > il->hw_params.max_data_size) {
  4080. IL_ERR("uCode init data len %Zd too large to fit in\n",
  4081. pieces.init_data_size);
  4082. goto try_again;
  4083. }
  4084. if (pieces.boot_size > il->hw_params.max_bsm_size) {
  4085. IL_ERR("uCode boot instr len %Zd too large to fit in\n",
  4086. pieces.boot_size);
  4087. goto try_again;
  4088. }
  4089. /* Allocate ucode buffers for card's bus-master loading ... */
  4090. /* Runtime instructions and 2 copies of data:
  4091. * 1) unmodified from disk
  4092. * 2) backup cache for save/restore during power-downs */
  4093. il->ucode_code.len = pieces.inst_size;
  4094. il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
  4095. il->ucode_data.len = pieces.data_size;
  4096. il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
  4097. il->ucode_data_backup.len = pieces.data_size;
  4098. il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
  4099. if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
  4100. !il->ucode_data_backup.v_addr)
  4101. goto err_pci_alloc;
  4102. /* Initialization instructions and data */
  4103. if (pieces.init_size && pieces.init_data_size) {
  4104. il->ucode_init.len = pieces.init_size;
  4105. il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
  4106. il->ucode_init_data.len = pieces.init_data_size;
  4107. il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
  4108. if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
  4109. goto err_pci_alloc;
  4110. }
  4111. /* Bootstrap (instructions only, no data) */
  4112. if (pieces.boot_size) {
  4113. il->ucode_boot.len = pieces.boot_size;
  4114. il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
  4115. if (!il->ucode_boot.v_addr)
  4116. goto err_pci_alloc;
  4117. }
  4118. /* Now that we can no longer fail, copy information */
  4119. il->sta_key_max_num = STA_KEY_MAX_NUM;
  4120. /* Copy images into buffers for card's bus-master reads ... */
  4121. /* Runtime instructions (first block of data in file) */
  4122. D_INFO("Copying (but not loading) uCode instr len %Zd\n",
  4123. pieces.inst_size);
  4124. memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  4125. D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  4126. il->ucode_code.v_addr, (u32) il->ucode_code.p_addr);
  4127. /*
  4128. * Runtime data
  4129. * NOTE: Copy into backup buffer will be done in il_up()
  4130. */
  4131. D_INFO("Copying (but not loading) uCode data len %Zd\n",
  4132. pieces.data_size);
  4133. memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
  4134. memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  4135. /* Initialization instructions */
  4136. if (pieces.init_size) {
  4137. D_INFO("Copying (but not loading) init instr len %Zd\n",
  4138. pieces.init_size);
  4139. memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
  4140. }
  4141. /* Initialization data */
  4142. if (pieces.init_data_size) {
  4143. D_INFO("Copying (but not loading) init data len %Zd\n",
  4144. pieces.init_data_size);
  4145. memcpy(il->ucode_init_data.v_addr, pieces.init_data,
  4146. pieces.init_data_size);
  4147. }
  4148. /* Bootstrap instructions */
  4149. D_INFO("Copying (but not loading) boot instr len %Zd\n",
  4150. pieces.boot_size);
  4151. memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  4152. /*
  4153. * figure out the offset of chain noise reset and gain commands
  4154. * base on the size of standard phy calibration commands table size
  4155. */
  4156. il->_4965.phy_calib_chain_noise_reset_cmd =
  4157. standard_phy_calibration_size;
  4158. il->_4965.phy_calib_chain_noise_gain_cmd =
  4159. standard_phy_calibration_size + 1;
  4160. /**************************************************
  4161. * This is still part of probe() in a sense...
  4162. *
  4163. * 9. Setup and register with mac80211 and debugfs
  4164. **************************************************/
  4165. err = il4965_mac_setup_register(il, max_probe_length);
  4166. if (err)
  4167. goto out_unbind;
  4168. err = il_dbgfs_register(il, DRV_NAME);
  4169. if (err)
  4170. IL_ERR("failed to create debugfs files. Ignoring error: %d\n",
  4171. err);
  4172. err = sysfs_create_group(&il->pci_dev->dev.kobj, &il_attribute_group);
  4173. if (err) {
  4174. IL_ERR("failed to create sysfs device attributes\n");
  4175. goto out_unbind;
  4176. }
  4177. /* We have our copies now, allow OS release its copies */
  4178. release_firmware(ucode_raw);
  4179. complete(&il->_4965.firmware_loading_complete);
  4180. return;
  4181. try_again:
  4182. /* try next, if any */
  4183. if (il4965_request_firmware(il, false))
  4184. goto out_unbind;
  4185. release_firmware(ucode_raw);
  4186. return;
  4187. err_pci_alloc:
  4188. IL_ERR("failed to allocate pci memory\n");
  4189. il4965_dealloc_ucode_pci(il);
  4190. out_unbind:
  4191. complete(&il->_4965.firmware_loading_complete);
  4192. device_release_driver(&il->pci_dev->dev);
  4193. release_firmware(ucode_raw);
  4194. }
  4195. static const char *const desc_lookup_text[] = {
  4196. "OK",
  4197. "FAIL",
  4198. "BAD_PARAM",
  4199. "BAD_CHECKSUM",
  4200. "NMI_INTERRUPT_WDG",
  4201. "SYSASSERT",
  4202. "FATAL_ERROR",
  4203. "BAD_COMMAND",
  4204. "HW_ERROR_TUNE_LOCK",
  4205. "HW_ERROR_TEMPERATURE",
  4206. "ILLEGAL_CHAN_FREQ",
  4207. "VCC_NOT_STBL",
  4208. "FH49_ERROR",
  4209. "NMI_INTERRUPT_HOST",
  4210. "NMI_INTERRUPT_ACTION_PT",
  4211. "NMI_INTERRUPT_UNKNOWN",
  4212. "UCODE_VERSION_MISMATCH",
  4213. "HW_ERROR_ABS_LOCK",
  4214. "HW_ERROR_CAL_LOCK_FAIL",
  4215. "NMI_INTERRUPT_INST_ACTION_PT",
  4216. "NMI_INTERRUPT_DATA_ACTION_PT",
  4217. "NMI_TRM_HW_ER",
  4218. "NMI_INTERRUPT_TRM",
  4219. "NMI_INTERRUPT_BREAK_POINT",
  4220. "DEBUG_0",
  4221. "DEBUG_1",
  4222. "DEBUG_2",
  4223. "DEBUG_3",
  4224. };
  4225. static struct {
  4226. char *name;
  4227. u8 num;
  4228. } advanced_lookup[] = {
  4229. {
  4230. "NMI_INTERRUPT_WDG", 0x34}, {
  4231. "SYSASSERT", 0x35}, {
  4232. "UCODE_VERSION_MISMATCH", 0x37}, {
  4233. "BAD_COMMAND", 0x38}, {
  4234. "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C}, {
  4235. "FATAL_ERROR", 0x3D}, {
  4236. "NMI_TRM_HW_ERR", 0x46}, {
  4237. "NMI_INTERRUPT_TRM", 0x4C}, {
  4238. "NMI_INTERRUPT_BREAK_POINT", 0x54}, {
  4239. "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C}, {
  4240. "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64}, {
  4241. "NMI_INTERRUPT_HOST", 0x66}, {
  4242. "NMI_INTERRUPT_ACTION_PT", 0x7C}, {
  4243. "NMI_INTERRUPT_UNKNOWN", 0x84}, {
  4244. "NMI_INTERRUPT_INST_ACTION_PT", 0x86}, {
  4245. "ADVANCED_SYSASSERT", 0},};
  4246. static const char *
  4247. il4965_desc_lookup(u32 num)
  4248. {
  4249. int i;
  4250. int max = ARRAY_SIZE(desc_lookup_text);
  4251. if (num < max)
  4252. return desc_lookup_text[num];
  4253. max = ARRAY_SIZE(advanced_lookup) - 1;
  4254. for (i = 0; i < max; i++) {
  4255. if (advanced_lookup[i].num == num)
  4256. break;
  4257. }
  4258. return advanced_lookup[i].name;
  4259. }
  4260. #define ERROR_START_OFFSET (1 * sizeof(u32))
  4261. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  4262. void
  4263. il4965_dump_nic_error_log(struct il_priv *il)
  4264. {
  4265. u32 data2, line;
  4266. u32 desc, time, count, base, data1;
  4267. u32 blink1, blink2, ilink1, ilink2;
  4268. u32 pc, hcmd;
  4269. if (il->ucode_type == UCODE_INIT)
  4270. base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
  4271. else
  4272. base = le32_to_cpu(il->card_alive.error_event_table_ptr);
  4273. if (!il->ops->is_valid_rtc_data_addr(base)) {
  4274. IL_ERR("Not valid error log pointer 0x%08X for %s uCode\n",
  4275. base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
  4276. return;
  4277. }
  4278. count = il_read_targ_mem(il, base);
  4279. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  4280. IL_ERR("Start IWL Error Log Dump:\n");
  4281. IL_ERR("Status: 0x%08lX, count: %d\n", il->status, count);
  4282. }
  4283. desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
  4284. il->isr_stats.err_code = desc;
  4285. pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
  4286. blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
  4287. blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
  4288. ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
  4289. ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
  4290. data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
  4291. data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
  4292. line = il_read_targ_mem(il, base + 9 * sizeof(u32));
  4293. time = il_read_targ_mem(il, base + 11 * sizeof(u32));
  4294. hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
  4295. IL_ERR("Desc Time "
  4296. "data1 data2 line\n");
  4297. IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  4298. il4965_desc_lookup(desc), desc, time, data1, data2, line);
  4299. IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
  4300. IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", pc, blink1,
  4301. blink2, ilink1, ilink2, hcmd);
  4302. }
  4303. static void
  4304. il4965_rf_kill_ct_config(struct il_priv *il)
  4305. {
  4306. struct il_ct_kill_config cmd;
  4307. unsigned long flags;
  4308. int ret = 0;
  4309. spin_lock_irqsave(&il->lock, flags);
  4310. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  4311. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  4312. spin_unlock_irqrestore(&il->lock, flags);
  4313. cmd.critical_temperature_R =
  4314. cpu_to_le32(il->hw_params.ct_kill_threshold);
  4315. ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG, sizeof(cmd), &cmd);
  4316. if (ret)
  4317. IL_ERR("C_CT_KILL_CONFIG failed\n");
  4318. else
  4319. D_INFO("C_CT_KILL_CONFIG " "succeeded, "
  4320. "critical temperature is %d\n",
  4321. il->hw_params.ct_kill_threshold);
  4322. }
  4323. static const s8 default_queue_to_tx_fifo[] = {
  4324. IL_TX_FIFO_VO,
  4325. IL_TX_FIFO_VI,
  4326. IL_TX_FIFO_BE,
  4327. IL_TX_FIFO_BK,
  4328. IL49_CMD_FIFO_NUM,
  4329. IL_TX_FIFO_UNUSED,
  4330. IL_TX_FIFO_UNUSED,
  4331. };
  4332. #define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  4333. static int
  4334. il4965_alive_notify(struct il_priv *il)
  4335. {
  4336. u32 a;
  4337. unsigned long flags;
  4338. int i, chan;
  4339. u32 reg_val;
  4340. spin_lock_irqsave(&il->lock, flags);
  4341. /* Clear 4965's internal Tx Scheduler data base */
  4342. il->scd_base_addr = il_rd_prph(il, IL49_SCD_SRAM_BASE_ADDR);
  4343. a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
  4344. for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  4345. il_write_targ_mem(il, a, 0);
  4346. for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  4347. il_write_targ_mem(il, a, 0);
  4348. for (;
  4349. a <
  4350. il->scd_base_addr +
  4351. IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num);
  4352. a += 4)
  4353. il_write_targ_mem(il, a, 0);
  4354. /* Tel 4965 where to find Tx byte count tables */
  4355. il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR, il->scd_bc_tbls.dma >> 10);
  4356. /* Enable DMA channel */
  4357. for (chan = 0; chan < FH49_TCSR_CHNL_NUM; chan++)
  4358. il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(chan),
  4359. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  4360. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  4361. /* Update FH chicken bits */
  4362. reg_val = il_rd(il, FH49_TX_CHICKEN_BITS_REG);
  4363. il_wr(il, FH49_TX_CHICKEN_BITS_REG,
  4364. reg_val | FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  4365. /* Disable chain mode for all queues */
  4366. il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
  4367. /* Initialize each Tx queue (including the command queue) */
  4368. for (i = 0; i < il->hw_params.max_txq_num; i++) {
  4369. /* TFD circular buffer read/write idxes */
  4370. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
  4371. il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
  4372. /* Max Tx Window size for Scheduler-ACK mode */
  4373. il_write_targ_mem(il,
  4374. il->scd_base_addr +
  4375. IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  4376. (SCD_WIN_SIZE <<
  4377. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  4378. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  4379. /* Frame limit */
  4380. il_write_targ_mem(il,
  4381. il->scd_base_addr +
  4382. IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  4383. sizeof(u32),
  4384. (SCD_FRAME_LIMIT <<
  4385. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  4386. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  4387. }
  4388. il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
  4389. (1 << il->hw_params.max_txq_num) - 1);
  4390. /* Activate all Tx DMA/FIFO channels */
  4391. il4965_txq_set_sched(il, IL_MASK(0, 6));
  4392. il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
  4393. /* make sure all queue are not stopped */
  4394. memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
  4395. for (i = 0; i < 4; i++)
  4396. atomic_set(&il->queue_stop_count[i], 0);
  4397. /* reset to 0 to enable all the queue first */
  4398. il->txq_ctx_active_msk = 0;
  4399. /* Map each Tx/cmd queue to its corresponding fifo */
  4400. BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
  4401. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  4402. int ac = default_queue_to_tx_fifo[i];
  4403. il_txq_ctx_activate(il, i);
  4404. if (ac == IL_TX_FIFO_UNUSED)
  4405. continue;
  4406. il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
  4407. }
  4408. spin_unlock_irqrestore(&il->lock, flags);
  4409. return 0;
  4410. }
  4411. /**
  4412. * il4965_alive_start - called after N_ALIVE notification received
  4413. * from protocol/runtime uCode (initialization uCode's
  4414. * Alive gets handled by il_init_alive_start()).
  4415. */
  4416. static void
  4417. il4965_alive_start(struct il_priv *il)
  4418. {
  4419. int ret = 0;
  4420. D_INFO("Runtime Alive received.\n");
  4421. if (il->card_alive.is_valid != UCODE_VALID_OK) {
  4422. /* We had an error bringing up the hardware, so take it
  4423. * all the way back down so we can try again */
  4424. D_INFO("Alive failed.\n");
  4425. goto restart;
  4426. }
  4427. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  4428. * This is a paranoid check, because we would not have gotten the
  4429. * "runtime" alive if code weren't properly loaded. */
  4430. if (il4965_verify_ucode(il)) {
  4431. /* Runtime instruction load was bad;
  4432. * take it all the way back down so we can try again */
  4433. D_INFO("Bad runtime uCode load.\n");
  4434. goto restart;
  4435. }
  4436. ret = il4965_alive_notify(il);
  4437. if (ret) {
  4438. IL_WARN("Could not complete ALIVE transition [ntf]: %d\n", ret);
  4439. goto restart;
  4440. }
  4441. /* After the ALIVE response, we can send host commands to the uCode */
  4442. set_bit(S_ALIVE, &il->status);
  4443. /* Enable watchdog to monitor the driver tx queues */
  4444. il_setup_watchdog(il);
  4445. if (il_is_rfkill(il))
  4446. return;
  4447. ieee80211_wake_queues(il->hw);
  4448. il->active_rate = RATES_MASK;
  4449. if (il_is_associated(il)) {
  4450. struct il_rxon_cmd *active_rxon =
  4451. (struct il_rxon_cmd *)&il->active;
  4452. /* apply any changes in staging */
  4453. il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  4454. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4455. } else {
  4456. /* Initialize our rx_config data */
  4457. il_connection_init_rx_config(il);
  4458. if (il->ops->set_rxon_chain)
  4459. il->ops->set_rxon_chain(il);
  4460. }
  4461. /* Configure bluetooth coexistence if enabled */
  4462. il_send_bt_config(il);
  4463. il4965_reset_run_time_calib(il);
  4464. set_bit(S_READY, &il->status);
  4465. /* Configure the adapter for unassociated operation */
  4466. il_commit_rxon(il);
  4467. /* At this point, the NIC is initialized and operational */
  4468. il4965_rf_kill_ct_config(il);
  4469. D_INFO("ALIVE processing complete.\n");
  4470. wake_up(&il->wait_command_queue);
  4471. il_power_update_mode(il, true);
  4472. D_INFO("Updated power mode\n");
  4473. return;
  4474. restart:
  4475. queue_work(il->workqueue, &il->restart);
  4476. }
  4477. static void il4965_cancel_deferred_work(struct il_priv *il);
  4478. static void
  4479. __il4965_down(struct il_priv *il)
  4480. {
  4481. unsigned long flags;
  4482. int exit_pending;
  4483. D_INFO(DRV_NAME " is going down\n");
  4484. il_scan_cancel_timeout(il, 200);
  4485. exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
  4486. /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
  4487. * to prevent rearm timer */
  4488. del_timer_sync(&il->watchdog);
  4489. il_clear_ucode_stations(il);
  4490. /* FIXME: race conditions ? */
  4491. spin_lock_irq(&il->sta_lock);
  4492. /*
  4493. * Remove all key information that is not stored as part
  4494. * of station information since mac80211 may not have had
  4495. * a chance to remove all the keys. When device is
  4496. * reconfigured by mac80211 after an error all keys will
  4497. * be reconfigured.
  4498. */
  4499. memset(il->_4965.wep_keys, 0, sizeof(il->_4965.wep_keys));
  4500. il->_4965.key_mapping_keys = 0;
  4501. spin_unlock_irq(&il->sta_lock);
  4502. il_dealloc_bcast_stations(il);
  4503. il_clear_driver_stations(il);
  4504. /* Unblock any waiting calls */
  4505. wake_up_all(&il->wait_command_queue);
  4506. /* Wipe out the EXIT_PENDING status bit if we are not actually
  4507. * exiting the module */
  4508. if (!exit_pending)
  4509. clear_bit(S_EXIT_PENDING, &il->status);
  4510. /* stop and reset the on-board processor */
  4511. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  4512. /* tell the device to stop sending interrupts */
  4513. spin_lock_irqsave(&il->lock, flags);
  4514. il_disable_interrupts(il);
  4515. spin_unlock_irqrestore(&il->lock, flags);
  4516. il4965_synchronize_irq(il);
  4517. if (il->mac80211_registered)
  4518. ieee80211_stop_queues(il->hw);
  4519. /* If we have not previously called il_init() then
  4520. * clear all bits but the RF Kill bit and return */
  4521. if (!il_is_init(il)) {
  4522. il->status =
  4523. test_bit(S_RFKILL, &il->status) << S_RFKILL |
  4524. test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
  4525. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4526. goto exit;
  4527. }
  4528. /* ...otherwise clear out all the status bits but the RF Kill
  4529. * bit and continue taking the NIC down. */
  4530. il->status &=
  4531. test_bit(S_RFKILL, &il->status) << S_RFKILL |
  4532. test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
  4533. test_bit(S_FW_ERROR, &il->status) << S_FW_ERROR |
  4534. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4535. /*
  4536. * We disabled and synchronized interrupt, and priv->mutex is taken, so
  4537. * here is the only thread which will program device registers, but
  4538. * still have lockdep assertions, so we are taking reg_lock.
  4539. */
  4540. spin_lock_irq(&il->reg_lock);
  4541. /* FIXME: il_grab_nic_access if rfkill is off ? */
  4542. il4965_txq_ctx_stop(il);
  4543. il4965_rxq_stop(il);
  4544. /* Power-down device's busmaster DMA clocks */
  4545. _il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  4546. udelay(5);
  4547. /* Make sure (redundant) we've released our request to stay awake */
  4548. _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  4549. /* Stop the device, and put it in low power state */
  4550. _il_apm_stop(il);
  4551. spin_unlock_irq(&il->reg_lock);
  4552. il4965_txq_ctx_unmap(il);
  4553. exit:
  4554. memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
  4555. dev_kfree_skb(il->beacon_skb);
  4556. il->beacon_skb = NULL;
  4557. /* clear out any free frames */
  4558. il4965_clear_free_frames(il);
  4559. }
  4560. static void
  4561. il4965_down(struct il_priv *il)
  4562. {
  4563. mutex_lock(&il->mutex);
  4564. __il4965_down(il);
  4565. mutex_unlock(&il->mutex);
  4566. il4965_cancel_deferred_work(il);
  4567. }
  4568. static void
  4569. il4965_set_hw_ready(struct il_priv *il)
  4570. {
  4571. int ret;
  4572. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  4573. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  4574. /* See if we got it */
  4575. ret = _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4576. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4577. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4578. 100);
  4579. if (ret >= 0)
  4580. il->hw_ready = true;
  4581. D_INFO("hardware %s ready\n", (il->hw_ready) ? "" : "not");
  4582. }
  4583. static void
  4584. il4965_prepare_card_hw(struct il_priv *il)
  4585. {
  4586. int ret;
  4587. il->hw_ready = false;
  4588. il4965_set_hw_ready(il);
  4589. if (il->hw_ready)
  4590. return;
  4591. /* If HW is not ready, prepare the conditions to check again */
  4592. il_set_bit(il, CSR_HW_IF_CONFIG_REG, CSR_HW_IF_CONFIG_REG_PREPARE);
  4593. ret =
  4594. _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4595. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  4596. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  4597. /* HW should be ready by now, check again. */
  4598. if (ret != -ETIMEDOUT)
  4599. il4965_set_hw_ready(il);
  4600. }
  4601. #define MAX_HW_RESTARTS 5
  4602. static int
  4603. __il4965_up(struct il_priv *il)
  4604. {
  4605. int i;
  4606. int ret;
  4607. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4608. IL_WARN("Exit pending; will not bring the NIC up\n");
  4609. return -EIO;
  4610. }
  4611. if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
  4612. IL_ERR("ucode not available for device bringup\n");
  4613. return -EIO;
  4614. }
  4615. ret = il4965_alloc_bcast_station(il);
  4616. if (ret) {
  4617. il_dealloc_bcast_stations(il);
  4618. return ret;
  4619. }
  4620. il4965_prepare_card_hw(il);
  4621. if (!il->hw_ready) {
  4622. IL_ERR("HW not ready\n");
  4623. return -EIO;
  4624. }
  4625. /* If platform's RF_KILL switch is NOT set to KILL */
  4626. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  4627. clear_bit(S_RFKILL, &il->status);
  4628. else {
  4629. set_bit(S_RFKILL, &il->status);
  4630. wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
  4631. il_enable_rfkill_int(il);
  4632. IL_WARN("Radio disabled by HW RF Kill switch\n");
  4633. return 0;
  4634. }
  4635. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4636. /* must be initialised before il_hw_nic_init */
  4637. il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
  4638. ret = il4965_hw_nic_init(il);
  4639. if (ret) {
  4640. IL_ERR("Unable to init nic\n");
  4641. return ret;
  4642. }
  4643. /* make sure rfkill handshake bits are cleared */
  4644. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4645. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  4646. /* clear (again), then enable host interrupts */
  4647. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4648. il_enable_interrupts(il);
  4649. /* really make sure rfkill handshake bits are cleared */
  4650. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4651. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4652. /* Copy original ucode data image from disk into backup cache.
  4653. * This will be used to initialize the on-board processor's
  4654. * data SRAM for a clean start when the runtime program first loads. */
  4655. memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
  4656. il->ucode_data.len);
  4657. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  4658. /* load bootstrap state machine,
  4659. * load bootstrap program into processor's memory,
  4660. * prepare to load the "initialize" uCode */
  4661. ret = il->ops->load_ucode(il);
  4662. if (ret) {
  4663. IL_ERR("Unable to set up bootstrap uCode: %d\n", ret);
  4664. continue;
  4665. }
  4666. /* start card; "initialize" will load runtime ucode */
  4667. il4965_nic_start(il);
  4668. D_INFO(DRV_NAME " is coming up\n");
  4669. return 0;
  4670. }
  4671. set_bit(S_EXIT_PENDING, &il->status);
  4672. __il4965_down(il);
  4673. clear_bit(S_EXIT_PENDING, &il->status);
  4674. /* tried to restart and config the device for as long as our
  4675. * patience could withstand */
  4676. IL_ERR("Unable to initialize device after %d attempts.\n", i);
  4677. return -EIO;
  4678. }
  4679. /*****************************************************************************
  4680. *
  4681. * Workqueue callbacks
  4682. *
  4683. *****************************************************************************/
  4684. static void
  4685. il4965_bg_init_alive_start(struct work_struct *data)
  4686. {
  4687. struct il_priv *il =
  4688. container_of(data, struct il_priv, init_alive_start.work);
  4689. mutex_lock(&il->mutex);
  4690. if (test_bit(S_EXIT_PENDING, &il->status))
  4691. goto out;
  4692. il->ops->init_alive_start(il);
  4693. out:
  4694. mutex_unlock(&il->mutex);
  4695. }
  4696. static void
  4697. il4965_bg_alive_start(struct work_struct *data)
  4698. {
  4699. struct il_priv *il =
  4700. container_of(data, struct il_priv, alive_start.work);
  4701. mutex_lock(&il->mutex);
  4702. if (test_bit(S_EXIT_PENDING, &il->status))
  4703. goto out;
  4704. il4965_alive_start(il);
  4705. out:
  4706. mutex_unlock(&il->mutex);
  4707. }
  4708. static void
  4709. il4965_bg_run_time_calib_work(struct work_struct *work)
  4710. {
  4711. struct il_priv *il = container_of(work, struct il_priv,
  4712. run_time_calib_work);
  4713. mutex_lock(&il->mutex);
  4714. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4715. test_bit(S_SCANNING, &il->status)) {
  4716. mutex_unlock(&il->mutex);
  4717. return;
  4718. }
  4719. if (il->start_calib) {
  4720. il4965_chain_noise_calibration(il, (void *)&il->_4965.stats);
  4721. il4965_sensitivity_calibration(il, (void *)&il->_4965.stats);
  4722. }
  4723. mutex_unlock(&il->mutex);
  4724. }
  4725. static void
  4726. il4965_bg_restart(struct work_struct *data)
  4727. {
  4728. struct il_priv *il = container_of(data, struct il_priv, restart);
  4729. if (test_bit(S_EXIT_PENDING, &il->status))
  4730. return;
  4731. if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
  4732. mutex_lock(&il->mutex);
  4733. il->is_open = 0;
  4734. __il4965_down(il);
  4735. mutex_unlock(&il->mutex);
  4736. il4965_cancel_deferred_work(il);
  4737. ieee80211_restart_hw(il->hw);
  4738. } else {
  4739. il4965_down(il);
  4740. mutex_lock(&il->mutex);
  4741. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4742. mutex_unlock(&il->mutex);
  4743. return;
  4744. }
  4745. __il4965_up(il);
  4746. mutex_unlock(&il->mutex);
  4747. }
  4748. }
  4749. static void
  4750. il4965_bg_rx_replenish(struct work_struct *data)
  4751. {
  4752. struct il_priv *il = container_of(data, struct il_priv, rx_replenish);
  4753. if (test_bit(S_EXIT_PENDING, &il->status))
  4754. return;
  4755. mutex_lock(&il->mutex);
  4756. il4965_rx_replenish(il);
  4757. mutex_unlock(&il->mutex);
  4758. }
  4759. /*****************************************************************************
  4760. *
  4761. * mac80211 entry point functions
  4762. *
  4763. *****************************************************************************/
  4764. #define UCODE_READY_TIMEOUT (4 * HZ)
  4765. /*
  4766. * Not a mac80211 entry point function, but it fits in with all the
  4767. * other mac80211 functions grouped here.
  4768. */
  4769. static int
  4770. il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length)
  4771. {
  4772. int ret;
  4773. struct ieee80211_hw *hw = il->hw;
  4774. hw->rate_control_algorithm = "iwl-4965-rs";
  4775. /* Tell mac80211 our characteristics */
  4776. hw->flags =
  4777. IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_AMPDU_AGGREGATION |
  4778. IEEE80211_HW_NEED_DTIM_BEFORE_ASSOC | IEEE80211_HW_SPECTRUM_MGMT |
  4779. IEEE80211_HW_REPORTS_TX_ACK_STATUS | IEEE80211_HW_SUPPORTS_PS |
  4780. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  4781. if (il->cfg->sku & IL_SKU_N)
  4782. hw->flags |=
  4783. IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  4784. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  4785. hw->sta_data_size = sizeof(struct il_station_priv);
  4786. hw->vif_data_size = sizeof(struct il_vif_priv);
  4787. hw->wiphy->interface_modes =
  4788. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_ADHOC);
  4789. hw->wiphy->flags |=
  4790. WIPHY_FLAG_CUSTOM_REGULATORY | WIPHY_FLAG_DISABLE_BEACON_HINTS |
  4791. WIPHY_FLAG_IBSS_RSN;
  4792. /*
  4793. * For now, disable PS by default because it affects
  4794. * RX performance significantly.
  4795. */
  4796. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4797. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  4798. /* we create the 802.11 header and a zero-length SSID element */
  4799. hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
  4800. /* Default value; 4 EDCA QOS priorities */
  4801. hw->queues = 4;
  4802. hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
  4803. if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
  4804. il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  4805. &il->bands[IEEE80211_BAND_2GHZ];
  4806. if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
  4807. il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  4808. &il->bands[IEEE80211_BAND_5GHZ];
  4809. il_leds_init(il);
  4810. ret = ieee80211_register_hw(il->hw);
  4811. if (ret) {
  4812. IL_ERR("Failed to register hw (error %d)\n", ret);
  4813. return ret;
  4814. }
  4815. il->mac80211_registered = 1;
  4816. return 0;
  4817. }
  4818. int
  4819. il4965_mac_start(struct ieee80211_hw *hw)
  4820. {
  4821. struct il_priv *il = hw->priv;
  4822. int ret;
  4823. D_MAC80211("enter\n");
  4824. /* we should be verifying the device is ready to be opened */
  4825. mutex_lock(&il->mutex);
  4826. ret = __il4965_up(il);
  4827. mutex_unlock(&il->mutex);
  4828. if (ret)
  4829. return ret;
  4830. if (il_is_rfkill(il))
  4831. goto out;
  4832. D_INFO("Start UP work done.\n");
  4833. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  4834. * mac80211 will not be run successfully. */
  4835. ret = wait_event_timeout(il->wait_command_queue,
  4836. test_bit(S_READY, &il->status),
  4837. UCODE_READY_TIMEOUT);
  4838. if (!ret) {
  4839. if (!test_bit(S_READY, &il->status)) {
  4840. IL_ERR("START_ALIVE timeout after %dms.\n",
  4841. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  4842. return -ETIMEDOUT;
  4843. }
  4844. }
  4845. il4965_led_enable(il);
  4846. out:
  4847. il->is_open = 1;
  4848. D_MAC80211("leave\n");
  4849. return 0;
  4850. }
  4851. void
  4852. il4965_mac_stop(struct ieee80211_hw *hw)
  4853. {
  4854. struct il_priv *il = hw->priv;
  4855. D_MAC80211("enter\n");
  4856. if (!il->is_open)
  4857. return;
  4858. il->is_open = 0;
  4859. il4965_down(il);
  4860. flush_workqueue(il->workqueue);
  4861. /* User space software may expect getting rfkill changes
  4862. * even if interface is down */
  4863. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4864. il_enable_rfkill_int(il);
  4865. D_MAC80211("leave\n");
  4866. }
  4867. void
  4868. il4965_mac_tx(struct ieee80211_hw *hw,
  4869. struct ieee80211_tx_control *control,
  4870. struct sk_buff *skb)
  4871. {
  4872. struct il_priv *il = hw->priv;
  4873. D_MACDUMP("enter\n");
  4874. D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  4875. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  4876. if (il4965_tx_skb(il, control->sta, skb))
  4877. dev_kfree_skb_any(skb);
  4878. D_MACDUMP("leave\n");
  4879. }
  4880. void
  4881. il4965_mac_update_tkip_key(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4882. struct ieee80211_key_conf *keyconf,
  4883. struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
  4884. {
  4885. struct il_priv *il = hw->priv;
  4886. D_MAC80211("enter\n");
  4887. il4965_update_tkip_key(il, keyconf, sta, iv32, phase1key);
  4888. D_MAC80211("leave\n");
  4889. }
  4890. int
  4891. il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  4892. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  4893. struct ieee80211_key_conf *key)
  4894. {
  4895. struct il_priv *il = hw->priv;
  4896. int ret;
  4897. u8 sta_id;
  4898. bool is_default_wep_key = false;
  4899. D_MAC80211("enter\n");
  4900. if (il->cfg->mod_params->sw_crypto) {
  4901. D_MAC80211("leave - hwcrypto disabled\n");
  4902. return -EOPNOTSUPP;
  4903. }
  4904. /*
  4905. * To support IBSS RSN, don't program group keys in IBSS, the
  4906. * hardware will then not attempt to decrypt the frames.
  4907. */
  4908. if (vif->type == NL80211_IFTYPE_ADHOC &&
  4909. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  4910. D_MAC80211("leave - ad-hoc group key\n");
  4911. return -EOPNOTSUPP;
  4912. }
  4913. sta_id = il_sta_id_or_broadcast(il, sta);
  4914. if (sta_id == IL_INVALID_STATION)
  4915. return -EINVAL;
  4916. mutex_lock(&il->mutex);
  4917. il_scan_cancel_timeout(il, 100);
  4918. /*
  4919. * If we are getting WEP group key and we didn't receive any key mapping
  4920. * so far, we are in legacy wep mode (group key only), otherwise we are
  4921. * in 1X mode.
  4922. * In legacy wep mode, we use another host command to the uCode.
  4923. */
  4924. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  4925. key->cipher == WLAN_CIPHER_SUITE_WEP104) && !sta) {
  4926. if (cmd == SET_KEY)
  4927. is_default_wep_key = !il->_4965.key_mapping_keys;
  4928. else
  4929. is_default_wep_key =
  4930. (key->hw_key_idx == HW_KEY_DEFAULT);
  4931. }
  4932. switch (cmd) {
  4933. case SET_KEY:
  4934. if (is_default_wep_key)
  4935. ret = il4965_set_default_wep_key(il, key);
  4936. else
  4937. ret = il4965_set_dynamic_key(il, key, sta_id);
  4938. D_MAC80211("enable hwcrypto key\n");
  4939. break;
  4940. case DISABLE_KEY:
  4941. if (is_default_wep_key)
  4942. ret = il4965_remove_default_wep_key(il, key);
  4943. else
  4944. ret = il4965_remove_dynamic_key(il, key, sta_id);
  4945. D_MAC80211("disable hwcrypto key\n");
  4946. break;
  4947. default:
  4948. ret = -EINVAL;
  4949. }
  4950. mutex_unlock(&il->mutex);
  4951. D_MAC80211("leave\n");
  4952. return ret;
  4953. }
  4954. int
  4955. il4965_mac_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4956. enum ieee80211_ampdu_mlme_action action,
  4957. struct ieee80211_sta *sta, u16 tid, u16 * ssn,
  4958. u8 buf_size)
  4959. {
  4960. struct il_priv *il = hw->priv;
  4961. int ret = -EINVAL;
  4962. D_HT("A-MPDU action on addr %pM tid %d\n", sta->addr, tid);
  4963. if (!(il->cfg->sku & IL_SKU_N))
  4964. return -EACCES;
  4965. mutex_lock(&il->mutex);
  4966. switch (action) {
  4967. case IEEE80211_AMPDU_RX_START:
  4968. D_HT("start Rx\n");
  4969. ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
  4970. break;
  4971. case IEEE80211_AMPDU_RX_STOP:
  4972. D_HT("stop Rx\n");
  4973. ret = il4965_sta_rx_agg_stop(il, sta, tid);
  4974. if (test_bit(S_EXIT_PENDING, &il->status))
  4975. ret = 0;
  4976. break;
  4977. case IEEE80211_AMPDU_TX_START:
  4978. D_HT("start Tx\n");
  4979. ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
  4980. break;
  4981. case IEEE80211_AMPDU_TX_STOP_CONT:
  4982. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  4983. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  4984. D_HT("stop Tx\n");
  4985. ret = il4965_tx_agg_stop(il, vif, sta, tid);
  4986. if (test_bit(S_EXIT_PENDING, &il->status))
  4987. ret = 0;
  4988. break;
  4989. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4990. ret = 0;
  4991. break;
  4992. }
  4993. mutex_unlock(&il->mutex);
  4994. return ret;
  4995. }
  4996. int
  4997. il4965_mac_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4998. struct ieee80211_sta *sta)
  4999. {
  5000. struct il_priv *il = hw->priv;
  5001. struct il_station_priv *sta_priv = (void *)sta->drv_priv;
  5002. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  5003. int ret;
  5004. u8 sta_id;
  5005. D_INFO("received request to add station %pM\n", sta->addr);
  5006. mutex_lock(&il->mutex);
  5007. D_INFO("proceeding to add station %pM\n", sta->addr);
  5008. sta_priv->common.sta_id = IL_INVALID_STATION;
  5009. atomic_set(&sta_priv->pending_frames, 0);
  5010. ret =
  5011. il_add_station_common(il, sta->addr, is_ap, sta, &sta_id);
  5012. if (ret) {
  5013. IL_ERR("Unable to add station %pM (%d)\n", sta->addr, ret);
  5014. /* Should we return success if return code is EEXIST ? */
  5015. mutex_unlock(&il->mutex);
  5016. return ret;
  5017. }
  5018. sta_priv->common.sta_id = sta_id;
  5019. /* Initialize rate scaling */
  5020. D_INFO("Initializing rate scaling for station %pM\n", sta->addr);
  5021. il4965_rs_rate_init(il, sta, sta_id);
  5022. mutex_unlock(&il->mutex);
  5023. return 0;
  5024. }
  5025. void
  5026. il4965_mac_channel_switch(struct ieee80211_hw *hw,
  5027. struct ieee80211_channel_switch *ch_switch)
  5028. {
  5029. struct il_priv *il = hw->priv;
  5030. const struct il_channel_info *ch_info;
  5031. struct ieee80211_conf *conf = &hw->conf;
  5032. struct ieee80211_channel *channel = ch_switch->channel;
  5033. struct il_ht_config *ht_conf = &il->current_ht_config;
  5034. u16 ch;
  5035. D_MAC80211("enter\n");
  5036. mutex_lock(&il->mutex);
  5037. if (il_is_rfkill(il))
  5038. goto out;
  5039. if (test_bit(S_EXIT_PENDING, &il->status) ||
  5040. test_bit(S_SCANNING, &il->status) ||
  5041. test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
  5042. goto out;
  5043. if (!il_is_associated(il))
  5044. goto out;
  5045. if (!il->ops->set_channel_switch)
  5046. goto out;
  5047. ch = channel->hw_value;
  5048. if (le16_to_cpu(il->active.channel) == ch)
  5049. goto out;
  5050. ch_info = il_get_channel_info(il, channel->band, ch);
  5051. if (!il_is_channel_valid(ch_info)) {
  5052. D_MAC80211("invalid channel\n");
  5053. goto out;
  5054. }
  5055. spin_lock_irq(&il->lock);
  5056. il->current_ht_config.smps = conf->smps_mode;
  5057. /* Configure HT40 channels */
  5058. il->ht.enabled = conf_is_ht(conf);
  5059. if (il->ht.enabled) {
  5060. if (conf_is_ht40_minus(conf)) {
  5061. il->ht.extension_chan_offset =
  5062. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  5063. il->ht.is_40mhz = true;
  5064. } else if (conf_is_ht40_plus(conf)) {
  5065. il->ht.extension_chan_offset =
  5066. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  5067. il->ht.is_40mhz = true;
  5068. } else {
  5069. il->ht.extension_chan_offset =
  5070. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  5071. il->ht.is_40mhz = false;
  5072. }
  5073. } else
  5074. il->ht.is_40mhz = false;
  5075. if ((le16_to_cpu(il->staging.channel) != ch))
  5076. il->staging.flags = 0;
  5077. il_set_rxon_channel(il, channel);
  5078. il_set_rxon_ht(il, ht_conf);
  5079. il_set_flags_for_band(il, channel->band, il->vif);
  5080. spin_unlock_irq(&il->lock);
  5081. il_set_rate(il);
  5082. /*
  5083. * at this point, staging_rxon has the
  5084. * configuration for channel switch
  5085. */
  5086. set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  5087. il->switch_channel = cpu_to_le16(ch);
  5088. if (il->ops->set_channel_switch(il, ch_switch)) {
  5089. clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  5090. il->switch_channel = 0;
  5091. ieee80211_chswitch_done(il->vif, false);
  5092. }
  5093. out:
  5094. mutex_unlock(&il->mutex);
  5095. D_MAC80211("leave\n");
  5096. }
  5097. void
  5098. il4965_configure_filter(struct ieee80211_hw *hw, unsigned int changed_flags,
  5099. unsigned int *total_flags, u64 multicast)
  5100. {
  5101. struct il_priv *il = hw->priv;
  5102. __le32 filter_or = 0, filter_nand = 0;
  5103. #define CHK(test, flag) do { \
  5104. if (*total_flags & (test)) \
  5105. filter_or |= (flag); \
  5106. else \
  5107. filter_nand |= (flag); \
  5108. } while (0)
  5109. D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n", changed_flags,
  5110. *total_flags);
  5111. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  5112. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  5113. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  5114. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  5115. #undef CHK
  5116. mutex_lock(&il->mutex);
  5117. il->staging.filter_flags &= ~filter_nand;
  5118. il->staging.filter_flags |= filter_or;
  5119. /*
  5120. * Not committing directly because hardware can perform a scan,
  5121. * but we'll eventually commit the filter flags change anyway.
  5122. */
  5123. mutex_unlock(&il->mutex);
  5124. /*
  5125. * Receiving all multicast frames is always enabled by the
  5126. * default flags setup in il_connection_init_rx_config()
  5127. * since we currently do not support programming multicast
  5128. * filters into the device.
  5129. */
  5130. *total_flags &=
  5131. FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  5132. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  5133. }
  5134. /*****************************************************************************
  5135. *
  5136. * driver setup and teardown
  5137. *
  5138. *****************************************************************************/
  5139. static void
  5140. il4965_bg_txpower_work(struct work_struct *work)
  5141. {
  5142. struct il_priv *il = container_of(work, struct il_priv,
  5143. txpower_work);
  5144. mutex_lock(&il->mutex);
  5145. /* If a scan happened to start before we got here
  5146. * then just return; the stats notification will
  5147. * kick off another scheduled work to compensate for
  5148. * any temperature delta we missed here. */
  5149. if (test_bit(S_EXIT_PENDING, &il->status) ||
  5150. test_bit(S_SCANNING, &il->status))
  5151. goto out;
  5152. /* Regardless of if we are associated, we must reconfigure the
  5153. * TX power since frames can be sent on non-radar channels while
  5154. * not associated */
  5155. il->ops->send_tx_power(il);
  5156. /* Update last_temperature to keep is_calib_needed from running
  5157. * when it isn't needed... */
  5158. il->last_temperature = il->temperature;
  5159. out:
  5160. mutex_unlock(&il->mutex);
  5161. }
  5162. static void
  5163. il4965_setup_deferred_work(struct il_priv *il)
  5164. {
  5165. il->workqueue = create_singlethread_workqueue(DRV_NAME);
  5166. init_waitqueue_head(&il->wait_command_queue);
  5167. INIT_WORK(&il->restart, il4965_bg_restart);
  5168. INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
  5169. INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
  5170. INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
  5171. INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
  5172. il_setup_scan_deferred_work(il);
  5173. INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
  5174. init_timer(&il->stats_periodic);
  5175. il->stats_periodic.data = (unsigned long)il;
  5176. il->stats_periodic.function = il4965_bg_stats_periodic;
  5177. init_timer(&il->watchdog);
  5178. il->watchdog.data = (unsigned long)il;
  5179. il->watchdog.function = il_bg_watchdog;
  5180. tasklet_init(&il->irq_tasklet,
  5181. (void (*)(unsigned long))il4965_irq_tasklet,
  5182. (unsigned long)il);
  5183. }
  5184. static void
  5185. il4965_cancel_deferred_work(struct il_priv *il)
  5186. {
  5187. cancel_work_sync(&il->txpower_work);
  5188. cancel_delayed_work_sync(&il->init_alive_start);
  5189. cancel_delayed_work(&il->alive_start);
  5190. cancel_work_sync(&il->run_time_calib_work);
  5191. il_cancel_scan_deferred_work(il);
  5192. del_timer_sync(&il->stats_periodic);
  5193. }
  5194. static void
  5195. il4965_init_hw_rates(struct il_priv *il, struct ieee80211_rate *rates)
  5196. {
  5197. int i;
  5198. for (i = 0; i < RATE_COUNT_LEGACY; i++) {
  5199. rates[i].bitrate = il_rates[i].ieee * 5;
  5200. rates[i].hw_value = i; /* Rate scaling will work on idxes */
  5201. rates[i].hw_value_short = i;
  5202. rates[i].flags = 0;
  5203. if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
  5204. /*
  5205. * If CCK != 1M then set short preamble rate flag.
  5206. */
  5207. rates[i].flags |=
  5208. (il_rates[i].plcp ==
  5209. RATE_1M_PLCP) ? 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  5210. }
  5211. }
  5212. }
  5213. /*
  5214. * Acquire il->lock before calling this function !
  5215. */
  5216. void
  5217. il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
  5218. {
  5219. il_wr(il, HBUS_TARG_WRPTR, (idx & 0xff) | (txq_id << 8));
  5220. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
  5221. }
  5222. void
  5223. il4965_tx_queue_set_status(struct il_priv *il, struct il_tx_queue *txq,
  5224. int tx_fifo_id, int scd_retry)
  5225. {
  5226. int txq_id = txq->q.id;
  5227. /* Find out whether to activate Tx queue */
  5228. int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
  5229. /* Set up and activate */
  5230. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  5231. (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  5232. (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  5233. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  5234. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  5235. IL49_SCD_QUEUE_STTS_REG_MSK);
  5236. txq->sched_retry = scd_retry;
  5237. D_INFO("%s %s Queue %d on AC %d\n", active ? "Activate" : "Deactivate",
  5238. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  5239. }
  5240. const struct ieee80211_ops il4965_mac_ops = {
  5241. .tx = il4965_mac_tx,
  5242. .start = il4965_mac_start,
  5243. .stop = il4965_mac_stop,
  5244. .add_interface = il_mac_add_interface,
  5245. .remove_interface = il_mac_remove_interface,
  5246. .change_interface = il_mac_change_interface,
  5247. .config = il_mac_config,
  5248. .configure_filter = il4965_configure_filter,
  5249. .set_key = il4965_mac_set_key,
  5250. .update_tkip_key = il4965_mac_update_tkip_key,
  5251. .conf_tx = il_mac_conf_tx,
  5252. .reset_tsf = il_mac_reset_tsf,
  5253. .bss_info_changed = il_mac_bss_info_changed,
  5254. .ampdu_action = il4965_mac_ampdu_action,
  5255. .hw_scan = il_mac_hw_scan,
  5256. .sta_add = il4965_mac_sta_add,
  5257. .sta_remove = il_mac_sta_remove,
  5258. .channel_switch = il4965_mac_channel_switch,
  5259. .tx_last_beacon = il_mac_tx_last_beacon,
  5260. .flush = il_mac_flush,
  5261. };
  5262. static int
  5263. il4965_init_drv(struct il_priv *il)
  5264. {
  5265. int ret;
  5266. spin_lock_init(&il->sta_lock);
  5267. spin_lock_init(&il->hcmd_lock);
  5268. INIT_LIST_HEAD(&il->free_frames);
  5269. mutex_init(&il->mutex);
  5270. il->ieee_channels = NULL;
  5271. il->ieee_rates = NULL;
  5272. il->band = IEEE80211_BAND_2GHZ;
  5273. il->iw_mode = NL80211_IFTYPE_STATION;
  5274. il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  5275. il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
  5276. /* initialize force reset */
  5277. il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
  5278. /* Choose which receivers/antennas to use */
  5279. if (il->ops->set_rxon_chain)
  5280. il->ops->set_rxon_chain(il);
  5281. il_init_scan_params(il);
  5282. ret = il_init_channel_map(il);
  5283. if (ret) {
  5284. IL_ERR("initializing regulatory failed: %d\n", ret);
  5285. goto err;
  5286. }
  5287. ret = il_init_geos(il);
  5288. if (ret) {
  5289. IL_ERR("initializing geos failed: %d\n", ret);
  5290. goto err_free_channel_map;
  5291. }
  5292. il4965_init_hw_rates(il, il->ieee_rates);
  5293. return 0;
  5294. err_free_channel_map:
  5295. il_free_channel_map(il);
  5296. err:
  5297. return ret;
  5298. }
  5299. static void
  5300. il4965_uninit_drv(struct il_priv *il)
  5301. {
  5302. il_free_geos(il);
  5303. il_free_channel_map(il);
  5304. kfree(il->scan_cmd);
  5305. }
  5306. static void
  5307. il4965_hw_detect(struct il_priv *il)
  5308. {
  5309. il->hw_rev = _il_rd(il, CSR_HW_REV);
  5310. il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
  5311. il->rev_id = il->pci_dev->revision;
  5312. D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
  5313. }
  5314. static struct il_sensitivity_ranges il4965_sensitivity = {
  5315. .min_nrg_cck = 97,
  5316. .max_nrg_cck = 0, /* not used, set to 0 */
  5317. .auto_corr_min_ofdm = 85,
  5318. .auto_corr_min_ofdm_mrc = 170,
  5319. .auto_corr_min_ofdm_x1 = 105,
  5320. .auto_corr_min_ofdm_mrc_x1 = 220,
  5321. .auto_corr_max_ofdm = 120,
  5322. .auto_corr_max_ofdm_mrc = 210,
  5323. .auto_corr_max_ofdm_x1 = 140,
  5324. .auto_corr_max_ofdm_mrc_x1 = 270,
  5325. .auto_corr_min_cck = 125,
  5326. .auto_corr_max_cck = 200,
  5327. .auto_corr_min_cck_mrc = 200,
  5328. .auto_corr_max_cck_mrc = 400,
  5329. .nrg_th_cck = 100,
  5330. .nrg_th_ofdm = 100,
  5331. .barker_corr_th_min = 190,
  5332. .barker_corr_th_min_mrc = 390,
  5333. .nrg_th_cca = 62,
  5334. };
  5335. static void
  5336. il4965_set_hw_params(struct il_priv *il)
  5337. {
  5338. il->hw_params.bcast_id = IL4965_BROADCAST_ID;
  5339. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  5340. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  5341. if (il->cfg->mod_params->amsdu_size_8K)
  5342. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
  5343. else
  5344. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
  5345. il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
  5346. if (il->cfg->mod_params->disable_11n)
  5347. il->cfg->sku &= ~IL_SKU_N;
  5348. if (il->cfg->mod_params->num_of_queues >= IL_MIN_NUM_QUEUES &&
  5349. il->cfg->mod_params->num_of_queues <= IL49_NUM_QUEUES)
  5350. il->cfg->num_of_queues =
  5351. il->cfg->mod_params->num_of_queues;
  5352. il->hw_params.max_txq_num = il->cfg->num_of_queues;
  5353. il->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  5354. il->hw_params.scd_bc_tbls_size =
  5355. il->cfg->num_of_queues *
  5356. sizeof(struct il4965_scd_bc_tbl);
  5357. il->hw_params.tfd_size = sizeof(struct il_tfd);
  5358. il->hw_params.max_stations = IL4965_STATION_COUNT;
  5359. il->hw_params.max_data_size = IL49_RTC_DATA_SIZE;
  5360. il->hw_params.max_inst_size = IL49_RTC_INST_SIZE;
  5361. il->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  5362. il->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
  5363. il->hw_params.rx_wrt_ptr_reg = FH49_RSCSR_CHNL0_WPTR;
  5364. il->hw_params.tx_chains_num = il4965_num_of_ant(il->cfg->valid_tx_ant);
  5365. il->hw_params.rx_chains_num = il4965_num_of_ant(il->cfg->valid_rx_ant);
  5366. il->hw_params.valid_tx_ant = il->cfg->valid_tx_ant;
  5367. il->hw_params.valid_rx_ant = il->cfg->valid_rx_ant;
  5368. il->hw_params.ct_kill_threshold =
  5369. CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
  5370. il->hw_params.sens = &il4965_sensitivity;
  5371. il->hw_params.beacon_time_tsf_bits = IL4965_EXT_BEACON_TIME_POS;
  5372. }
  5373. static int
  5374. il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  5375. {
  5376. int err = 0;
  5377. struct il_priv *il;
  5378. struct ieee80211_hw *hw;
  5379. struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
  5380. unsigned long flags;
  5381. u16 pci_cmd;
  5382. /************************
  5383. * 1. Allocating HW data
  5384. ************************/
  5385. hw = ieee80211_alloc_hw(sizeof(struct il_priv), &il4965_mac_ops);
  5386. if (!hw) {
  5387. err = -ENOMEM;
  5388. goto out;
  5389. }
  5390. il = hw->priv;
  5391. il->hw = hw;
  5392. SET_IEEE80211_DEV(hw, &pdev->dev);
  5393. D_INFO("*** LOAD DRIVER ***\n");
  5394. il->cfg = cfg;
  5395. il->ops = &il4965_ops;
  5396. #ifdef CONFIG_IWLEGACY_DEBUGFS
  5397. il->debugfs_ops = &il4965_debugfs_ops;
  5398. #endif
  5399. il->pci_dev = pdev;
  5400. il->inta_mask = CSR_INI_SET_MASK;
  5401. /**************************
  5402. * 2. Initializing PCI bus
  5403. **************************/
  5404. pci_disable_link_state(pdev,
  5405. PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  5406. PCIE_LINK_STATE_CLKPM);
  5407. if (pci_enable_device(pdev)) {
  5408. err = -ENODEV;
  5409. goto out_ieee80211_free_hw;
  5410. }
  5411. pci_set_master(pdev);
  5412. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  5413. if (!err)
  5414. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  5415. if (err) {
  5416. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  5417. if (!err)
  5418. err =
  5419. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  5420. /* both attempts failed: */
  5421. if (err) {
  5422. IL_WARN("No suitable DMA available.\n");
  5423. goto out_pci_disable_device;
  5424. }
  5425. }
  5426. err = pci_request_regions(pdev, DRV_NAME);
  5427. if (err)
  5428. goto out_pci_disable_device;
  5429. pci_set_drvdata(pdev, il);
  5430. /***********************
  5431. * 3. Read REV register
  5432. ***********************/
  5433. il->hw_base = pci_ioremap_bar(pdev, 0);
  5434. if (!il->hw_base) {
  5435. err = -ENODEV;
  5436. goto out_pci_release_regions;
  5437. }
  5438. D_INFO("pci_resource_len = 0x%08llx\n",
  5439. (unsigned long long)pci_resource_len(pdev, 0));
  5440. D_INFO("pci_resource_base = %p\n", il->hw_base);
  5441. /* these spin locks will be used in apm_ops.init and EEPROM access
  5442. * we should init now
  5443. */
  5444. spin_lock_init(&il->reg_lock);
  5445. spin_lock_init(&il->lock);
  5446. /*
  5447. * stop and reset the on-board processor just in case it is in a
  5448. * strange state ... like being left stranded by a primary kernel
  5449. * and this is now the kdump kernel trying to start up
  5450. */
  5451. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  5452. il4965_hw_detect(il);
  5453. IL_INFO("Detected %s, REV=0x%X\n", il->cfg->name, il->hw_rev);
  5454. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  5455. * PCI Tx retries from interfering with C3 CPU state */
  5456. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  5457. il4965_prepare_card_hw(il);
  5458. if (!il->hw_ready) {
  5459. IL_WARN("Failed, HW not ready\n");
  5460. err = -EIO;
  5461. goto out_iounmap;
  5462. }
  5463. /*****************
  5464. * 4. Read EEPROM
  5465. *****************/
  5466. /* Read the EEPROM */
  5467. err = il_eeprom_init(il);
  5468. if (err) {
  5469. IL_ERR("Unable to init EEPROM\n");
  5470. goto out_iounmap;
  5471. }
  5472. err = il4965_eeprom_check_version(il);
  5473. if (err)
  5474. goto out_free_eeprom;
  5475. /* extract MAC Address */
  5476. il4965_eeprom_get_mac(il, il->addresses[0].addr);
  5477. D_INFO("MAC address: %pM\n", il->addresses[0].addr);
  5478. il->hw->wiphy->addresses = il->addresses;
  5479. il->hw->wiphy->n_addresses = 1;
  5480. /************************
  5481. * 5. Setup HW constants
  5482. ************************/
  5483. il4965_set_hw_params(il);
  5484. /*******************
  5485. * 6. Setup il
  5486. *******************/
  5487. err = il4965_init_drv(il);
  5488. if (err)
  5489. goto out_free_eeprom;
  5490. /* At this point both hw and il are initialized. */
  5491. /********************
  5492. * 7. Setup services
  5493. ********************/
  5494. spin_lock_irqsave(&il->lock, flags);
  5495. il_disable_interrupts(il);
  5496. spin_unlock_irqrestore(&il->lock, flags);
  5497. pci_enable_msi(il->pci_dev);
  5498. err = request_irq(il->pci_dev->irq, il_isr, IRQF_SHARED, DRV_NAME, il);
  5499. if (err) {
  5500. IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
  5501. goto out_disable_msi;
  5502. }
  5503. il4965_setup_deferred_work(il);
  5504. il4965_setup_handlers(il);
  5505. /*********************************************
  5506. * 8. Enable interrupts and read RFKILL state
  5507. *********************************************/
  5508. /* enable rfkill interrupt: hw bug w/a */
  5509. pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
  5510. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  5511. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  5512. pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
  5513. }
  5514. il_enable_rfkill_int(il);
  5515. /* If platform's RF_KILL switch is NOT set to KILL */
  5516. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  5517. clear_bit(S_RFKILL, &il->status);
  5518. else
  5519. set_bit(S_RFKILL, &il->status);
  5520. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  5521. test_bit(S_RFKILL, &il->status));
  5522. il_power_initialize(il);
  5523. init_completion(&il->_4965.firmware_loading_complete);
  5524. err = il4965_request_firmware(il, true);
  5525. if (err)
  5526. goto out_destroy_workqueue;
  5527. return 0;
  5528. out_destroy_workqueue:
  5529. destroy_workqueue(il->workqueue);
  5530. il->workqueue = NULL;
  5531. free_irq(il->pci_dev->irq, il);
  5532. out_disable_msi:
  5533. pci_disable_msi(il->pci_dev);
  5534. il4965_uninit_drv(il);
  5535. out_free_eeprom:
  5536. il_eeprom_free(il);
  5537. out_iounmap:
  5538. iounmap(il->hw_base);
  5539. out_pci_release_regions:
  5540. pci_set_drvdata(pdev, NULL);
  5541. pci_release_regions(pdev);
  5542. out_pci_disable_device:
  5543. pci_disable_device(pdev);
  5544. out_ieee80211_free_hw:
  5545. ieee80211_free_hw(il->hw);
  5546. out:
  5547. return err;
  5548. }
  5549. static void
  5550. il4965_pci_remove(struct pci_dev *pdev)
  5551. {
  5552. struct il_priv *il = pci_get_drvdata(pdev);
  5553. unsigned long flags;
  5554. if (!il)
  5555. return;
  5556. wait_for_completion(&il->_4965.firmware_loading_complete);
  5557. D_INFO("*** UNLOAD DRIVER ***\n");
  5558. il_dbgfs_unregister(il);
  5559. sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
  5560. /* ieee80211_unregister_hw call wil cause il_mac_stop to
  5561. * to be called and il4965_down since we are removing the device
  5562. * we need to set S_EXIT_PENDING bit.
  5563. */
  5564. set_bit(S_EXIT_PENDING, &il->status);
  5565. il_leds_exit(il);
  5566. if (il->mac80211_registered) {
  5567. ieee80211_unregister_hw(il->hw);
  5568. il->mac80211_registered = 0;
  5569. } else {
  5570. il4965_down(il);
  5571. }
  5572. /*
  5573. * Make sure device is reset to low power before unloading driver.
  5574. * This may be redundant with il4965_down(), but there are paths to
  5575. * run il4965_down() without calling apm_ops.stop(), and there are
  5576. * paths to avoid running il4965_down() at all before leaving driver.
  5577. * This (inexpensive) call *makes sure* device is reset.
  5578. */
  5579. il_apm_stop(il);
  5580. /* make sure we flush any pending irq or
  5581. * tasklet for the driver
  5582. */
  5583. spin_lock_irqsave(&il->lock, flags);
  5584. il_disable_interrupts(il);
  5585. spin_unlock_irqrestore(&il->lock, flags);
  5586. il4965_synchronize_irq(il);
  5587. il4965_dealloc_ucode_pci(il);
  5588. if (il->rxq.bd)
  5589. il4965_rx_queue_free(il, &il->rxq);
  5590. il4965_hw_txq_ctx_free(il);
  5591. il_eeprom_free(il);
  5592. /*netif_stop_queue(dev); */
  5593. flush_workqueue(il->workqueue);
  5594. /* ieee80211_unregister_hw calls il_mac_stop, which flushes
  5595. * il->workqueue... so we can't take down the workqueue
  5596. * until now... */
  5597. destroy_workqueue(il->workqueue);
  5598. il->workqueue = NULL;
  5599. free_irq(il->pci_dev->irq, il);
  5600. pci_disable_msi(il->pci_dev);
  5601. iounmap(il->hw_base);
  5602. pci_release_regions(pdev);
  5603. pci_disable_device(pdev);
  5604. pci_set_drvdata(pdev, NULL);
  5605. il4965_uninit_drv(il);
  5606. dev_kfree_skb(il->beacon_skb);
  5607. ieee80211_free_hw(il->hw);
  5608. }
  5609. /*
  5610. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  5611. * must be called under il->lock and mac access
  5612. */
  5613. void
  5614. il4965_txq_set_sched(struct il_priv *il, u32 mask)
  5615. {
  5616. il_wr_prph(il, IL49_SCD_TXFACT, mask);
  5617. }
  5618. /*****************************************************************************
  5619. *
  5620. * driver and module entry point
  5621. *
  5622. *****************************************************************************/
  5623. /* Hardware specific file defines the PCI IDs table for that hardware module */
  5624. static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
  5625. {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
  5626. {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
  5627. {0}
  5628. };
  5629. MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
  5630. static struct pci_driver il4965_driver = {
  5631. .name = DRV_NAME,
  5632. .id_table = il4965_hw_card_ids,
  5633. .probe = il4965_pci_probe,
  5634. .remove = il4965_pci_remove,
  5635. .driver.pm = IL_LEGACY_PM_OPS,
  5636. };
  5637. static int __init
  5638. il4965_init(void)
  5639. {
  5640. int ret;
  5641. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  5642. pr_info(DRV_COPYRIGHT "\n");
  5643. ret = il4965_rate_control_register();
  5644. if (ret) {
  5645. pr_err("Unable to register rate control algorithm: %d\n", ret);
  5646. return ret;
  5647. }
  5648. ret = pci_register_driver(&il4965_driver);
  5649. if (ret) {
  5650. pr_err("Unable to initialize PCI module\n");
  5651. goto error_register;
  5652. }
  5653. return ret;
  5654. error_register:
  5655. il4965_rate_control_unregister();
  5656. return ret;
  5657. }
  5658. static void __exit
  5659. il4965_exit(void)
  5660. {
  5661. pci_unregister_driver(&il4965_driver);
  5662. il4965_rate_control_unregister();
  5663. }
  5664. module_exit(il4965_exit);
  5665. module_init(il4965_init);
  5666. #ifdef CONFIG_IWLEGACY_DEBUG
  5667. module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
  5668. MODULE_PARM_DESC(debug, "debug output mask");
  5669. #endif
  5670. module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
  5671. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  5672. module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
  5673. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  5674. module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
  5675. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  5676. module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K, int,
  5677. S_IRUGO);
  5678. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  5679. module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
  5680. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");