tc35815.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498
  1. /*
  2. * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
  3. *
  4. * Based on skelton.c by Donald Becker.
  5. *
  6. * This driver is a replacement of older and less maintained version.
  7. * This is a header of the older version:
  8. * -----<snip>-----
  9. * Copyright 2001 MontaVista Software Inc.
  10. * Author: MontaVista Software, Inc.
  11. * ahennessy@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. * static const char *version =
  14. * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
  15. * -----<snip>-----
  16. *
  17. * This file is subject to the terms and conditions of the GNU General Public
  18. * License. See the file "COPYING" in the main directory of this archive
  19. * for more details.
  20. *
  21. * (C) Copyright TOSHIBA CORPORATION 2004-2005
  22. * All Rights Reserved.
  23. */
  24. #ifdef TC35815_NAPI
  25. #define DRV_VERSION "1.37-NAPI"
  26. #else
  27. #define DRV_VERSION "1.37"
  28. #endif
  29. static const char *version = "tc35815.c:v" DRV_VERSION "\n";
  30. #define MODNAME "tc35815"
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/fcntl.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/ioport.h>
  37. #include <linux/in.h>
  38. #include <linux/slab.h>
  39. #include <linux/string.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/errno.h>
  42. #include <linux/init.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/etherdevice.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/delay.h>
  47. #include <linux/pci.h>
  48. #include <linux/phy.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/platform_device.h>
  51. #include <asm/io.h>
  52. #include <asm/byteorder.h>
  53. /* First, a few definitions that the brave might change. */
  54. #define GATHER_TXINT /* On-Demand Tx Interrupt */
  55. #define WORKAROUND_LOSTCAR
  56. #define WORKAROUND_100HALF_PROMISC
  57. /* #define TC35815_USE_PACKEDBUFFER */
  58. enum tc35815_chiptype {
  59. TC35815CF = 0,
  60. TC35815_NWU,
  61. TC35815_TX4939,
  62. };
  63. /* indexed by tc35815_chiptype, above */
  64. static const struct {
  65. const char *name;
  66. } chip_info[] __devinitdata = {
  67. { "TOSHIBA TC35815CF 10/100BaseTX" },
  68. { "TOSHIBA TC35815 with Wake on LAN" },
  69. { "TOSHIBA TC35815/TX4939" },
  70. };
  71. static const struct pci_device_id tc35815_pci_tbl[] = {
  72. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
  73. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
  74. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
  75. {0,}
  76. };
  77. MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
  78. /* see MODULE_PARM_DESC */
  79. static struct tc35815_options {
  80. int speed;
  81. int duplex;
  82. } options;
  83. /*
  84. * Registers
  85. */
  86. struct tc35815_regs {
  87. __u32 DMA_Ctl; /* 0x00 */
  88. __u32 TxFrmPtr;
  89. __u32 TxThrsh;
  90. __u32 TxPollCtr;
  91. __u32 BLFrmPtr;
  92. __u32 RxFragSize;
  93. __u32 Int_En;
  94. __u32 FDA_Bas;
  95. __u32 FDA_Lim; /* 0x20 */
  96. __u32 Int_Src;
  97. __u32 unused0[2];
  98. __u32 PauseCnt;
  99. __u32 RemPauCnt;
  100. __u32 TxCtlFrmStat;
  101. __u32 unused1;
  102. __u32 MAC_Ctl; /* 0x40 */
  103. __u32 CAM_Ctl;
  104. __u32 Tx_Ctl;
  105. __u32 Tx_Stat;
  106. __u32 Rx_Ctl;
  107. __u32 Rx_Stat;
  108. __u32 MD_Data;
  109. __u32 MD_CA;
  110. __u32 CAM_Adr; /* 0x60 */
  111. __u32 CAM_Data;
  112. __u32 CAM_Ena;
  113. __u32 PROM_Ctl;
  114. __u32 PROM_Data;
  115. __u32 Algn_Cnt;
  116. __u32 CRC_Cnt;
  117. __u32 Miss_Cnt;
  118. };
  119. /*
  120. * Bit assignments
  121. */
  122. /* DMA_Ctl bit asign ------------------------------------------------------- */
  123. #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
  124. #define DMA_RxAlign_1 0x00400000
  125. #define DMA_RxAlign_2 0x00800000
  126. #define DMA_RxAlign_3 0x00c00000
  127. #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
  128. #define DMA_IntMask 0x00040000 /* 1:Interupt mask */
  129. #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
  130. #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
  131. #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
  132. #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
  133. #define DMA_TestMode 0x00002000 /* 1:Test Mode */
  134. #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
  135. #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
  136. /* RxFragSize bit asign ---------------------------------------------------- */
  137. #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
  138. #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
  139. /* MAC_Ctl bit asign ------------------------------------------------------- */
  140. #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
  141. #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
  142. #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
  143. #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
  144. #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
  145. #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
  146. #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
  147. #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
  148. #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
  149. #define MAC_Reset 0x00000004 /* 1:Software Reset */
  150. #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
  151. #define MAC_HaltReq 0x00000001 /* 1:Halt request */
  152. /* PROM_Ctl bit asign ------------------------------------------------------ */
  153. #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
  154. #define PROM_Read 0x00004000 /*10:Read operation */
  155. #define PROM_Write 0x00002000 /*01:Write operation */
  156. #define PROM_Erase 0x00006000 /*11:Erase operation */
  157. /*00:Enable or Disable Writting, */
  158. /* as specified in PROM_Addr. */
  159. #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
  160. /*00xxxx: disable */
  161. /* CAM_Ctl bit asign ------------------------------------------------------- */
  162. #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
  163. #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
  164. /* accept other */
  165. #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
  166. #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
  167. #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
  168. /* CAM_Ena bit asign ------------------------------------------------------- */
  169. #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
  170. #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
  171. #define CAM_Ena_Bit(index) (1 << (index))
  172. #define CAM_ENTRY_DESTINATION 0
  173. #define CAM_ENTRY_SOURCE 1
  174. #define CAM_ENTRY_MACCTL 20
  175. /* Tx_Ctl bit asign -------------------------------------------------------- */
  176. #define Tx_En 0x00000001 /* 1:Transmit enable */
  177. #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
  178. #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
  179. #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
  180. #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
  181. #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
  182. #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
  183. #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
  184. #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
  185. #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
  186. #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
  187. #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
  188. /* Tx_Stat bit asign ------------------------------------------------------- */
  189. #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
  190. #define Tx_ExColl 0x00000010 /* Excessive Collision */
  191. #define Tx_TXDefer 0x00000020 /* Transmit Defered */
  192. #define Tx_Paused 0x00000040 /* Transmit Paused */
  193. #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
  194. #define Tx_Under 0x00000100 /* Underrun */
  195. #define Tx_Defer 0x00000200 /* Deferral */
  196. #define Tx_NCarr 0x00000400 /* No Carrier */
  197. #define Tx_10Stat 0x00000800 /* 10Mbps Status */
  198. #define Tx_LateColl 0x00001000 /* Late Collision */
  199. #define Tx_TxPar 0x00002000 /* Tx Parity Error */
  200. #define Tx_Comp 0x00004000 /* Completion */
  201. #define Tx_Halted 0x00008000 /* Tx Halted */
  202. #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
  203. /* Rx_Ctl bit asign -------------------------------------------------------- */
  204. #define Rx_EnGood 0x00004000 /* 1:Enable Good */
  205. #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
  206. #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
  207. #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
  208. #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
  209. #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
  210. #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
  211. #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
  212. #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
  213. #define Rx_LongEn 0x00000004 /* 1:Long Enable */
  214. #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
  215. #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
  216. /* Rx_Stat bit asign ------------------------------------------------------- */
  217. #define Rx_Halted 0x00008000 /* Rx Halted */
  218. #define Rx_Good 0x00004000 /* Rx Good */
  219. #define Rx_RxPar 0x00002000 /* Rx Parity Error */
  220. #define Rx_TypePkt 0x00001000 /* Rx Type Packet */
  221. #define Rx_LongErr 0x00000800 /* Rx Long Error */
  222. #define Rx_Over 0x00000400 /* Rx Overflow */
  223. #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
  224. #define Rx_Align 0x00000100 /* Rx Alignment Error */
  225. #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
  226. #define Rx_IntRx 0x00000040 /* Rx Interrupt */
  227. #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
  228. #define Rx_InLenErr 0x00000010 /* Rx In Range Frame Length Error */
  229. #define Rx_Stat_Mask 0x0000FFF0 /* Rx All Status Mask */
  230. /* Int_En bit asign -------------------------------------------------------- */
  231. #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
  232. #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
  233. #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
  234. #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
  235. #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
  236. #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
  237. #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
  238. #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
  239. #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
  240. #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
  241. #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
  242. #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
  243. /* Exhausted Enable */
  244. /* Int_Src bit asign ------------------------------------------------------- */
  245. #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
  246. #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
  247. #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
  248. #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
  249. #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
  250. #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
  251. #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
  252. #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
  253. #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
  254. #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
  255. #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
  256. #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
  257. #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
  258. #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
  259. #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
  260. /* MD_CA bit asign --------------------------------------------------------- */
  261. #define MD_CA_PreSup 0x00001000 /* 1:Preamble Supress */
  262. #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
  263. #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
  264. /*
  265. * Descriptors
  266. */
  267. /* Frame descripter */
  268. struct FDesc {
  269. volatile __u32 FDNext;
  270. volatile __u32 FDSystem;
  271. volatile __u32 FDStat;
  272. volatile __u32 FDCtl;
  273. };
  274. /* Buffer descripter */
  275. struct BDesc {
  276. volatile __u32 BuffData;
  277. volatile __u32 BDCtl;
  278. };
  279. #define FD_ALIGN 16
  280. /* Frame Descripter bit asign ---------------------------------------------- */
  281. #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
  282. #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
  283. #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
  284. #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
  285. #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
  286. #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
  287. #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
  288. #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
  289. #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
  290. #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
  291. #define FD_BDCnt_SHIFT 16
  292. /* Buffer Descripter bit asign --------------------------------------------- */
  293. #define BD_BuffLength_MASK 0x0000FFFF /* Recieve Data Size */
  294. #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
  295. #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
  296. #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
  297. #define BD_RxBDID_SHIFT 16
  298. #define BD_RxBDSeqN_SHIFT 24
  299. /* Some useful constants. */
  300. #undef NO_CHECK_CARRIER /* Does not check No-Carrier with TP */
  301. #ifdef NO_CHECK_CARRIER
  302. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  303. Tx_EnExColl | Tx_EnExDefer | Tx_EnUnder | \
  304. Tx_En) /* maybe 0x7b01 */
  305. #else
  306. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  307. Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
  308. Tx_En) /* maybe 0x7b01 */
  309. #endif
  310. #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
  311. | Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
  312. #define INT_EN_CMD (Int_NRAbtEn | \
  313. Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
  314. Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
  315. Int_STargAbtEn | \
  316. Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
  317. #define DMA_CTL_CMD DMA_BURST_SIZE
  318. #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
  319. /* Tuning parameters */
  320. #define DMA_BURST_SIZE 32
  321. #define TX_THRESHOLD 1024
  322. /* used threshold with packet max byte for low pci transfer ability.*/
  323. #define TX_THRESHOLD_MAX 1536
  324. /* setting threshold max value when overrun error occured this count. */
  325. #define TX_THRESHOLD_KEEP_LIMIT 10
  326. /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
  327. #ifdef TC35815_USE_PACKEDBUFFER
  328. #define FD_PAGE_NUM 2
  329. #define RX_BUF_NUM 8 /* >= 2 */
  330. #define RX_FD_NUM 250 /* >= 32 */
  331. #define TX_FD_NUM 128
  332. #define RX_BUF_SIZE PAGE_SIZE
  333. #else /* TC35815_USE_PACKEDBUFFER */
  334. #define FD_PAGE_NUM 4
  335. #define RX_BUF_NUM 128 /* < 256 */
  336. #define RX_FD_NUM 256 /* >= 32 */
  337. #define TX_FD_NUM 128
  338. #if RX_CTL_CMD & Rx_LongEn
  339. #define RX_BUF_SIZE PAGE_SIZE
  340. #elif RX_CTL_CMD & Rx_StripCRC
  341. #define RX_BUF_SIZE ALIGN(ETH_FRAME_LEN + 4 + 2, 32) /* +2: reserve */
  342. #else
  343. #define RX_BUF_SIZE ALIGN(ETH_FRAME_LEN + 2, 32) /* +2: reserve */
  344. #endif
  345. #endif /* TC35815_USE_PACKEDBUFFER */
  346. #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
  347. #define NAPI_WEIGHT 16
  348. struct TxFD {
  349. struct FDesc fd;
  350. struct BDesc bd;
  351. struct BDesc unused;
  352. };
  353. struct RxFD {
  354. struct FDesc fd;
  355. struct BDesc bd[0]; /* variable length */
  356. };
  357. struct FrFD {
  358. struct FDesc fd;
  359. struct BDesc bd[RX_BUF_NUM];
  360. };
  361. #define tc_readl(addr) ioread32(addr)
  362. #define tc_writel(d, addr) iowrite32(d, addr)
  363. #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
  364. /* Information that need to be kept for each controller. */
  365. struct tc35815_local {
  366. struct pci_dev *pci_dev;
  367. struct net_device *dev;
  368. struct napi_struct napi;
  369. /* statistics */
  370. struct {
  371. int max_tx_qlen;
  372. int tx_ints;
  373. int rx_ints;
  374. int tx_underrun;
  375. } lstats;
  376. /* Tx control lock. This protects the transmit buffer ring
  377. * state along with the "tx full" state of the driver. This
  378. * means all netif_queue flow control actions are protected
  379. * by this lock as well.
  380. */
  381. spinlock_t lock;
  382. struct mii_bus *mii_bus;
  383. struct phy_device *phy_dev;
  384. int duplex;
  385. int speed;
  386. int link;
  387. struct work_struct restart_work;
  388. /*
  389. * Transmitting: Batch Mode.
  390. * 1 BD in 1 TxFD.
  391. * Receiving: Packing Mode. (TC35815_USE_PACKEDBUFFER)
  392. * 1 circular FD for Free Buffer List.
  393. * RX_BUF_NUM BD in Free Buffer FD.
  394. * One Free Buffer BD has PAGE_SIZE data buffer.
  395. * Or Non-Packing Mode.
  396. * 1 circular FD for Free Buffer List.
  397. * RX_BUF_NUM BD in Free Buffer FD.
  398. * One Free Buffer BD has ETH_FRAME_LEN data buffer.
  399. */
  400. void *fd_buf; /* for TxFD, RxFD, FrFD */
  401. dma_addr_t fd_buf_dma;
  402. struct TxFD *tfd_base;
  403. unsigned int tfd_start;
  404. unsigned int tfd_end;
  405. struct RxFD *rfd_base;
  406. struct RxFD *rfd_limit;
  407. struct RxFD *rfd_cur;
  408. struct FrFD *fbl_ptr;
  409. #ifdef TC35815_USE_PACKEDBUFFER
  410. unsigned char fbl_curid;
  411. void *data_buf[RX_BUF_NUM]; /* packing */
  412. dma_addr_t data_buf_dma[RX_BUF_NUM];
  413. struct {
  414. struct sk_buff *skb;
  415. dma_addr_t skb_dma;
  416. } tx_skbs[TX_FD_NUM];
  417. #else
  418. unsigned int fbl_count;
  419. struct {
  420. struct sk_buff *skb;
  421. dma_addr_t skb_dma;
  422. } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
  423. #endif
  424. u32 msg_enable;
  425. enum tc35815_chiptype chiptype;
  426. };
  427. static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
  428. {
  429. return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
  430. }
  431. #ifdef DEBUG
  432. static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  433. {
  434. return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
  435. }
  436. #endif
  437. #ifdef TC35815_USE_PACKEDBUFFER
  438. static inline void *rxbuf_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  439. {
  440. int i;
  441. for (i = 0; i < RX_BUF_NUM; i++) {
  442. if (bus >= lp->data_buf_dma[i] &&
  443. bus < lp->data_buf_dma[i] + PAGE_SIZE)
  444. return (void *)((u8 *)lp->data_buf[i] +
  445. (bus - lp->data_buf_dma[i]));
  446. }
  447. return NULL;
  448. }
  449. #define TC35815_DMA_SYNC_ONDEMAND
  450. static void *alloc_rxbuf_page(struct pci_dev *hwdev, dma_addr_t *dma_handle)
  451. {
  452. #ifdef TC35815_DMA_SYNC_ONDEMAND
  453. void *buf;
  454. /* pci_map + pci_dma_sync will be more effective than
  455. * pci_alloc_consistent on some archs. */
  456. buf = (void *)__get_free_page(GFP_ATOMIC);
  457. if (!buf)
  458. return NULL;
  459. *dma_handle = pci_map_single(hwdev, buf, PAGE_SIZE,
  460. PCI_DMA_FROMDEVICE);
  461. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  462. free_page((unsigned long)buf);
  463. return NULL;
  464. }
  465. return buf;
  466. #else
  467. return pci_alloc_consistent(hwdev, PAGE_SIZE, dma_handle);
  468. #endif
  469. }
  470. static void free_rxbuf_page(struct pci_dev *hwdev, void *buf, dma_addr_t dma_handle)
  471. {
  472. #ifdef TC35815_DMA_SYNC_ONDEMAND
  473. pci_unmap_single(hwdev, dma_handle, PAGE_SIZE, PCI_DMA_FROMDEVICE);
  474. free_page((unsigned long)buf);
  475. #else
  476. pci_free_consistent(hwdev, PAGE_SIZE, buf, dma_handle);
  477. #endif
  478. }
  479. #else /* TC35815_USE_PACKEDBUFFER */
  480. static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
  481. struct pci_dev *hwdev,
  482. dma_addr_t *dma_handle)
  483. {
  484. struct sk_buff *skb;
  485. skb = dev_alloc_skb(RX_BUF_SIZE);
  486. if (!skb)
  487. return NULL;
  488. *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
  489. PCI_DMA_FROMDEVICE);
  490. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  491. dev_kfree_skb_any(skb);
  492. return NULL;
  493. }
  494. skb_reserve(skb, 2); /* make IP header 4byte aligned */
  495. return skb;
  496. }
  497. static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
  498. {
  499. pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
  500. PCI_DMA_FROMDEVICE);
  501. dev_kfree_skb_any(skb);
  502. }
  503. #endif /* TC35815_USE_PACKEDBUFFER */
  504. /* Index to functions, as function prototypes. */
  505. static int tc35815_open(struct net_device *dev);
  506. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
  507. static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
  508. #ifdef TC35815_NAPI
  509. static int tc35815_rx(struct net_device *dev, int limit);
  510. static int tc35815_poll(struct napi_struct *napi, int budget);
  511. #else
  512. static void tc35815_rx(struct net_device *dev);
  513. #endif
  514. static void tc35815_txdone(struct net_device *dev);
  515. static int tc35815_close(struct net_device *dev);
  516. static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
  517. static void tc35815_set_multicast_list(struct net_device *dev);
  518. static void tc35815_tx_timeout(struct net_device *dev);
  519. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  520. #ifdef CONFIG_NET_POLL_CONTROLLER
  521. static void tc35815_poll_controller(struct net_device *dev);
  522. #endif
  523. static const struct ethtool_ops tc35815_ethtool_ops;
  524. /* Example routines you must write ;->. */
  525. static void tc35815_chip_reset(struct net_device *dev);
  526. static void tc35815_chip_init(struct net_device *dev);
  527. #ifdef DEBUG
  528. static void panic_queues(struct net_device *dev);
  529. #endif
  530. static void tc35815_restart_work(struct work_struct *work);
  531. static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  532. {
  533. struct net_device *dev = bus->priv;
  534. struct tc35815_regs __iomem *tr =
  535. (struct tc35815_regs __iomem *)dev->base_addr;
  536. unsigned long timeout = jiffies + 10;
  537. tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
  538. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  539. if (time_after(jiffies, timeout))
  540. return -EIO;
  541. cpu_relax();
  542. }
  543. return tc_readl(&tr->MD_Data) & 0xffff;
  544. }
  545. static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
  546. {
  547. struct net_device *dev = bus->priv;
  548. struct tc35815_regs __iomem *tr =
  549. (struct tc35815_regs __iomem *)dev->base_addr;
  550. unsigned long timeout = jiffies + 10;
  551. tc_writel(val, &tr->MD_Data);
  552. tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
  553. &tr->MD_CA);
  554. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  555. if (time_after(jiffies, timeout))
  556. return -EIO;
  557. cpu_relax();
  558. }
  559. return 0;
  560. }
  561. static void tc_handle_link_change(struct net_device *dev)
  562. {
  563. struct tc35815_local *lp = netdev_priv(dev);
  564. struct phy_device *phydev = lp->phy_dev;
  565. unsigned long flags;
  566. int status_change = 0;
  567. spin_lock_irqsave(&lp->lock, flags);
  568. if (phydev->link &&
  569. (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
  570. struct tc35815_regs __iomem *tr =
  571. (struct tc35815_regs __iomem *)dev->base_addr;
  572. u32 reg;
  573. reg = tc_readl(&tr->MAC_Ctl);
  574. reg |= MAC_HaltReq;
  575. tc_writel(reg, &tr->MAC_Ctl);
  576. if (phydev->duplex == DUPLEX_FULL)
  577. reg |= MAC_FullDup;
  578. else
  579. reg &= ~MAC_FullDup;
  580. tc_writel(reg, &tr->MAC_Ctl);
  581. reg &= ~MAC_HaltReq;
  582. tc_writel(reg, &tr->MAC_Ctl);
  583. /*
  584. * TX4939 PCFG.SPEEDn bit will be changed on
  585. * NETDEV_CHANGE event.
  586. */
  587. #if !defined(NO_CHECK_CARRIER) && defined(WORKAROUND_LOSTCAR)
  588. /*
  589. * WORKAROUND: enable LostCrS only if half duplex
  590. * operation.
  591. * (TX4939 does not have EnLCarr)
  592. */
  593. if (phydev->duplex == DUPLEX_HALF &&
  594. lp->chiptype != TC35815_TX4939)
  595. tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
  596. &tr->Tx_Ctl);
  597. #endif
  598. lp->speed = phydev->speed;
  599. lp->duplex = phydev->duplex;
  600. status_change = 1;
  601. }
  602. if (phydev->link != lp->link) {
  603. if (phydev->link) {
  604. #ifdef WORKAROUND_100HALF_PROMISC
  605. /* delayed promiscuous enabling */
  606. if (dev->flags & IFF_PROMISC)
  607. tc35815_set_multicast_list(dev);
  608. #endif
  609. } else {
  610. lp->speed = 0;
  611. lp->duplex = -1;
  612. }
  613. lp->link = phydev->link;
  614. status_change = 1;
  615. }
  616. spin_unlock_irqrestore(&lp->lock, flags);
  617. if (status_change && netif_msg_link(lp)) {
  618. phy_print_status(phydev);
  619. #ifdef DEBUG
  620. printk(KERN_DEBUG
  621. "%s: MII BMCR %04x BMSR %04x LPA %04x\n",
  622. dev->name,
  623. phy_read(phydev, MII_BMCR),
  624. phy_read(phydev, MII_BMSR),
  625. phy_read(phydev, MII_LPA));
  626. #endif
  627. }
  628. }
  629. static int tc_mii_probe(struct net_device *dev)
  630. {
  631. struct tc35815_local *lp = netdev_priv(dev);
  632. struct phy_device *phydev = NULL;
  633. int phy_addr;
  634. u32 dropmask;
  635. /* find the first phy */
  636. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  637. if (lp->mii_bus->phy_map[phy_addr]) {
  638. if (phydev) {
  639. printk(KERN_ERR "%s: multiple PHYs found\n",
  640. dev->name);
  641. return -EINVAL;
  642. }
  643. phydev = lp->mii_bus->phy_map[phy_addr];
  644. break;
  645. }
  646. }
  647. if (!phydev) {
  648. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  649. return -ENODEV;
  650. }
  651. /* attach the mac to the phy */
  652. phydev = phy_connect(dev, phydev->dev.bus_id,
  653. &tc_handle_link_change, 0,
  654. lp->chiptype == TC35815_TX4939 ?
  655. PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
  656. if (IS_ERR(phydev)) {
  657. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  658. return PTR_ERR(phydev);
  659. }
  660. printk(KERN_INFO "%s: attached PHY driver [%s] "
  661. "(mii_bus:phy_addr=%s, id=%x)\n",
  662. dev->name, phydev->drv->name, phydev->dev.bus_id,
  663. phydev->phy_id);
  664. /* mask with MAC supported features */
  665. phydev->supported &= PHY_BASIC_FEATURES;
  666. dropmask = 0;
  667. if (options.speed == 10)
  668. dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
  669. else if (options.speed == 100)
  670. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
  671. if (options.duplex == 1)
  672. dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
  673. else if (options.duplex == 2)
  674. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
  675. phydev->supported &= ~dropmask;
  676. phydev->advertising = phydev->supported;
  677. lp->link = 0;
  678. lp->speed = 0;
  679. lp->duplex = -1;
  680. lp->phy_dev = phydev;
  681. return 0;
  682. }
  683. static int tc_mii_init(struct net_device *dev)
  684. {
  685. struct tc35815_local *lp = netdev_priv(dev);
  686. int err;
  687. int i;
  688. lp->mii_bus = mdiobus_alloc();
  689. if (lp->mii_bus == NULL) {
  690. err = -ENOMEM;
  691. goto err_out;
  692. }
  693. lp->mii_bus->name = "tc35815_mii_bus";
  694. lp->mii_bus->read = tc_mdio_read;
  695. lp->mii_bus->write = tc_mdio_write;
  696. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  697. (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
  698. lp->mii_bus->priv = dev;
  699. lp->mii_bus->parent = &lp->pci_dev->dev;
  700. lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  701. if (!lp->mii_bus->irq) {
  702. err = -ENOMEM;
  703. goto err_out_free_mii_bus;
  704. }
  705. for (i = 0; i < PHY_MAX_ADDR; i++)
  706. lp->mii_bus->irq[i] = PHY_POLL;
  707. err = mdiobus_register(lp->mii_bus);
  708. if (err)
  709. goto err_out_free_mdio_irq;
  710. err = tc_mii_probe(dev);
  711. if (err)
  712. goto err_out_unregister_bus;
  713. return 0;
  714. err_out_unregister_bus:
  715. mdiobus_unregister(lp->mii_bus);
  716. err_out_free_mdio_irq:
  717. kfree(lp->mii_bus->irq);
  718. err_out_free_mii_bus:
  719. mdiobus_free(lp->mii_bus);
  720. err_out:
  721. return err;
  722. }
  723. #ifdef CONFIG_CPU_TX49XX
  724. /*
  725. * Find a platform_device providing a MAC address. The platform code
  726. * should provide a "tc35815-mac" device with a MAC address in its
  727. * platform_data.
  728. */
  729. static int __devinit tc35815_mac_match(struct device *dev, void *data)
  730. {
  731. struct platform_device *plat_dev = to_platform_device(dev);
  732. struct pci_dev *pci_dev = data;
  733. unsigned int id = pci_dev->irq;
  734. return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
  735. }
  736. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  737. {
  738. struct tc35815_local *lp = netdev_priv(dev);
  739. struct device *pd = bus_find_device(&platform_bus_type, NULL,
  740. lp->pci_dev, tc35815_mac_match);
  741. if (pd) {
  742. if (pd->platform_data)
  743. memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
  744. put_device(pd);
  745. return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
  746. }
  747. return -ENODEV;
  748. }
  749. #else
  750. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  751. {
  752. return -ENODEV;
  753. }
  754. #endif
  755. static int __devinit tc35815_init_dev_addr(struct net_device *dev)
  756. {
  757. struct tc35815_regs __iomem *tr =
  758. (struct tc35815_regs __iomem *)dev->base_addr;
  759. int i;
  760. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  761. ;
  762. for (i = 0; i < 6; i += 2) {
  763. unsigned short data;
  764. tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
  765. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  766. ;
  767. data = tc_readl(&tr->PROM_Data);
  768. dev->dev_addr[i] = data & 0xff;
  769. dev->dev_addr[i+1] = data >> 8;
  770. }
  771. if (!is_valid_ether_addr(dev->dev_addr))
  772. return tc35815_read_plat_dev_addr(dev);
  773. return 0;
  774. }
  775. static int __devinit tc35815_init_one(struct pci_dev *pdev,
  776. const struct pci_device_id *ent)
  777. {
  778. void __iomem *ioaddr = NULL;
  779. struct net_device *dev;
  780. struct tc35815_local *lp;
  781. int rc;
  782. static int printed_version;
  783. if (!printed_version++) {
  784. printk(version);
  785. dev_printk(KERN_DEBUG, &pdev->dev,
  786. "speed:%d duplex:%d\n",
  787. options.speed, options.duplex);
  788. }
  789. if (!pdev->irq) {
  790. dev_warn(&pdev->dev, "no IRQ assigned.\n");
  791. return -ENODEV;
  792. }
  793. /* dev zeroed in alloc_etherdev */
  794. dev = alloc_etherdev(sizeof(*lp));
  795. if (dev == NULL) {
  796. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  797. return -ENOMEM;
  798. }
  799. SET_NETDEV_DEV(dev, &pdev->dev);
  800. lp = netdev_priv(dev);
  801. lp->dev = dev;
  802. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  803. rc = pcim_enable_device(pdev);
  804. if (rc)
  805. goto err_out;
  806. rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
  807. if (rc)
  808. goto err_out;
  809. pci_set_master(pdev);
  810. ioaddr = pcim_iomap_table(pdev)[1];
  811. /* Initialize the device structure. */
  812. dev->open = tc35815_open;
  813. dev->hard_start_xmit = tc35815_send_packet;
  814. dev->stop = tc35815_close;
  815. dev->get_stats = tc35815_get_stats;
  816. dev->set_multicast_list = tc35815_set_multicast_list;
  817. dev->do_ioctl = tc35815_ioctl;
  818. dev->ethtool_ops = &tc35815_ethtool_ops;
  819. dev->tx_timeout = tc35815_tx_timeout;
  820. dev->watchdog_timeo = TC35815_TX_TIMEOUT;
  821. #ifdef TC35815_NAPI
  822. netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
  823. #endif
  824. #ifdef CONFIG_NET_POLL_CONTROLLER
  825. dev->poll_controller = tc35815_poll_controller;
  826. #endif
  827. dev->irq = pdev->irq;
  828. dev->base_addr = (unsigned long)ioaddr;
  829. INIT_WORK(&lp->restart_work, tc35815_restart_work);
  830. spin_lock_init(&lp->lock);
  831. lp->pci_dev = pdev;
  832. lp->chiptype = ent->driver_data;
  833. lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
  834. pci_set_drvdata(pdev, dev);
  835. /* Soft reset the chip. */
  836. tc35815_chip_reset(dev);
  837. /* Retrieve the ethernet address. */
  838. if (tc35815_init_dev_addr(dev)) {
  839. dev_warn(&pdev->dev, "not valid ether addr\n");
  840. random_ether_addr(dev->dev_addr);
  841. }
  842. rc = register_netdev(dev);
  843. if (rc)
  844. goto err_out;
  845. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  846. printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
  847. dev->name,
  848. chip_info[ent->driver_data].name,
  849. dev->base_addr,
  850. dev->dev_addr,
  851. dev->irq);
  852. rc = tc_mii_init(dev);
  853. if (rc)
  854. goto err_out_unregister;
  855. return 0;
  856. err_out_unregister:
  857. unregister_netdev(dev);
  858. err_out:
  859. free_netdev(dev);
  860. return rc;
  861. }
  862. static void __devexit tc35815_remove_one(struct pci_dev *pdev)
  863. {
  864. struct net_device *dev = pci_get_drvdata(pdev);
  865. struct tc35815_local *lp = netdev_priv(dev);
  866. phy_disconnect(lp->phy_dev);
  867. mdiobus_unregister(lp->mii_bus);
  868. kfree(lp->mii_bus->irq);
  869. mdiobus_free(lp->mii_bus);
  870. unregister_netdev(dev);
  871. free_netdev(dev);
  872. pci_set_drvdata(pdev, NULL);
  873. }
  874. static int
  875. tc35815_init_queues(struct net_device *dev)
  876. {
  877. struct tc35815_local *lp = netdev_priv(dev);
  878. int i;
  879. unsigned long fd_addr;
  880. if (!lp->fd_buf) {
  881. BUG_ON(sizeof(struct FDesc) +
  882. sizeof(struct BDesc) * RX_BUF_NUM +
  883. sizeof(struct FDesc) * RX_FD_NUM +
  884. sizeof(struct TxFD) * TX_FD_NUM >
  885. PAGE_SIZE * FD_PAGE_NUM);
  886. lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
  887. PAGE_SIZE * FD_PAGE_NUM,
  888. &lp->fd_buf_dma);
  889. if (!lp->fd_buf)
  890. return -ENOMEM;
  891. for (i = 0; i < RX_BUF_NUM; i++) {
  892. #ifdef TC35815_USE_PACKEDBUFFER
  893. lp->data_buf[i] =
  894. alloc_rxbuf_page(lp->pci_dev,
  895. &lp->data_buf_dma[i]);
  896. if (!lp->data_buf[i]) {
  897. while (--i >= 0) {
  898. free_rxbuf_page(lp->pci_dev,
  899. lp->data_buf[i],
  900. lp->data_buf_dma[i]);
  901. lp->data_buf[i] = NULL;
  902. }
  903. pci_free_consistent(lp->pci_dev,
  904. PAGE_SIZE * FD_PAGE_NUM,
  905. lp->fd_buf,
  906. lp->fd_buf_dma);
  907. lp->fd_buf = NULL;
  908. return -ENOMEM;
  909. }
  910. #else
  911. lp->rx_skbs[i].skb =
  912. alloc_rxbuf_skb(dev, lp->pci_dev,
  913. &lp->rx_skbs[i].skb_dma);
  914. if (!lp->rx_skbs[i].skb) {
  915. while (--i >= 0) {
  916. free_rxbuf_skb(lp->pci_dev,
  917. lp->rx_skbs[i].skb,
  918. lp->rx_skbs[i].skb_dma);
  919. lp->rx_skbs[i].skb = NULL;
  920. }
  921. pci_free_consistent(lp->pci_dev,
  922. PAGE_SIZE * FD_PAGE_NUM,
  923. lp->fd_buf,
  924. lp->fd_buf_dma);
  925. lp->fd_buf = NULL;
  926. return -ENOMEM;
  927. }
  928. #endif
  929. }
  930. printk(KERN_DEBUG "%s: FD buf %p DataBuf",
  931. dev->name, lp->fd_buf);
  932. #ifdef TC35815_USE_PACKEDBUFFER
  933. printk(" DataBuf");
  934. for (i = 0; i < RX_BUF_NUM; i++)
  935. printk(" %p", lp->data_buf[i]);
  936. #endif
  937. printk("\n");
  938. } else {
  939. for (i = 0; i < FD_PAGE_NUM; i++)
  940. clear_page((void *)((unsigned long)lp->fd_buf +
  941. i * PAGE_SIZE));
  942. }
  943. fd_addr = (unsigned long)lp->fd_buf;
  944. /* Free Descriptors (for Receive) */
  945. lp->rfd_base = (struct RxFD *)fd_addr;
  946. fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
  947. for (i = 0; i < RX_FD_NUM; i++)
  948. lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
  949. lp->rfd_cur = lp->rfd_base;
  950. lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
  951. /* Transmit Descriptors */
  952. lp->tfd_base = (struct TxFD *)fd_addr;
  953. fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
  954. for (i = 0; i < TX_FD_NUM; i++) {
  955. lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
  956. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  957. lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
  958. }
  959. lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
  960. lp->tfd_start = 0;
  961. lp->tfd_end = 0;
  962. /* Buffer List (for Receive) */
  963. lp->fbl_ptr = (struct FrFD *)fd_addr;
  964. lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
  965. lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
  966. #ifndef TC35815_USE_PACKEDBUFFER
  967. /*
  968. * move all allocated skbs to head of rx_skbs[] array.
  969. * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
  970. * tc35815_rx() had failed.
  971. */
  972. lp->fbl_count = 0;
  973. for (i = 0; i < RX_BUF_NUM; i++) {
  974. if (lp->rx_skbs[i].skb) {
  975. if (i != lp->fbl_count) {
  976. lp->rx_skbs[lp->fbl_count].skb =
  977. lp->rx_skbs[i].skb;
  978. lp->rx_skbs[lp->fbl_count].skb_dma =
  979. lp->rx_skbs[i].skb_dma;
  980. }
  981. lp->fbl_count++;
  982. }
  983. }
  984. #endif
  985. for (i = 0; i < RX_BUF_NUM; i++) {
  986. #ifdef TC35815_USE_PACKEDBUFFER
  987. lp->fbl_ptr->bd[i].BuffData = cpu_to_le32(lp->data_buf_dma[i]);
  988. #else
  989. if (i >= lp->fbl_count) {
  990. lp->fbl_ptr->bd[i].BuffData = 0;
  991. lp->fbl_ptr->bd[i].BDCtl = 0;
  992. continue;
  993. }
  994. lp->fbl_ptr->bd[i].BuffData =
  995. cpu_to_le32(lp->rx_skbs[i].skb_dma);
  996. #endif
  997. /* BDID is index of FrFD.bd[] */
  998. lp->fbl_ptr->bd[i].BDCtl =
  999. cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
  1000. RX_BUF_SIZE);
  1001. }
  1002. #ifdef TC35815_USE_PACKEDBUFFER
  1003. lp->fbl_curid = 0;
  1004. #endif
  1005. printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
  1006. dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
  1007. return 0;
  1008. }
  1009. static void
  1010. tc35815_clear_queues(struct net_device *dev)
  1011. {
  1012. struct tc35815_local *lp = netdev_priv(dev);
  1013. int i;
  1014. for (i = 0; i < TX_FD_NUM; i++) {
  1015. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1016. struct sk_buff *skb =
  1017. fdsystem != 0xffffffff ?
  1018. lp->tx_skbs[fdsystem].skb : NULL;
  1019. #ifdef DEBUG
  1020. if (lp->tx_skbs[i].skb != skb) {
  1021. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1022. panic_queues(dev);
  1023. }
  1024. #else
  1025. BUG_ON(lp->tx_skbs[i].skb != skb);
  1026. #endif
  1027. if (skb) {
  1028. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1029. lp->tx_skbs[i].skb = NULL;
  1030. lp->tx_skbs[i].skb_dma = 0;
  1031. dev_kfree_skb_any(skb);
  1032. }
  1033. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1034. }
  1035. tc35815_init_queues(dev);
  1036. }
  1037. static void
  1038. tc35815_free_queues(struct net_device *dev)
  1039. {
  1040. struct tc35815_local *lp = netdev_priv(dev);
  1041. int i;
  1042. if (lp->tfd_base) {
  1043. for (i = 0; i < TX_FD_NUM; i++) {
  1044. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1045. struct sk_buff *skb =
  1046. fdsystem != 0xffffffff ?
  1047. lp->tx_skbs[fdsystem].skb : NULL;
  1048. #ifdef DEBUG
  1049. if (lp->tx_skbs[i].skb != skb) {
  1050. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1051. panic_queues(dev);
  1052. }
  1053. #else
  1054. BUG_ON(lp->tx_skbs[i].skb != skb);
  1055. #endif
  1056. if (skb) {
  1057. dev_kfree_skb(skb);
  1058. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1059. lp->tx_skbs[i].skb = NULL;
  1060. lp->tx_skbs[i].skb_dma = 0;
  1061. }
  1062. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1063. }
  1064. }
  1065. lp->rfd_base = NULL;
  1066. lp->rfd_limit = NULL;
  1067. lp->rfd_cur = NULL;
  1068. lp->fbl_ptr = NULL;
  1069. for (i = 0; i < RX_BUF_NUM; i++) {
  1070. #ifdef TC35815_USE_PACKEDBUFFER
  1071. if (lp->data_buf[i]) {
  1072. free_rxbuf_page(lp->pci_dev,
  1073. lp->data_buf[i], lp->data_buf_dma[i]);
  1074. lp->data_buf[i] = NULL;
  1075. }
  1076. #else
  1077. if (lp->rx_skbs[i].skb) {
  1078. free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
  1079. lp->rx_skbs[i].skb_dma);
  1080. lp->rx_skbs[i].skb = NULL;
  1081. }
  1082. #endif
  1083. }
  1084. if (lp->fd_buf) {
  1085. pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
  1086. lp->fd_buf, lp->fd_buf_dma);
  1087. lp->fd_buf = NULL;
  1088. }
  1089. }
  1090. static void
  1091. dump_txfd(struct TxFD *fd)
  1092. {
  1093. printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
  1094. le32_to_cpu(fd->fd.FDNext),
  1095. le32_to_cpu(fd->fd.FDSystem),
  1096. le32_to_cpu(fd->fd.FDStat),
  1097. le32_to_cpu(fd->fd.FDCtl));
  1098. printk("BD: ");
  1099. printk(" %08x %08x",
  1100. le32_to_cpu(fd->bd.BuffData),
  1101. le32_to_cpu(fd->bd.BDCtl));
  1102. printk("\n");
  1103. }
  1104. static int
  1105. dump_rxfd(struct RxFD *fd)
  1106. {
  1107. int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1108. if (bd_count > 8)
  1109. bd_count = 8;
  1110. printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
  1111. le32_to_cpu(fd->fd.FDNext),
  1112. le32_to_cpu(fd->fd.FDSystem),
  1113. le32_to_cpu(fd->fd.FDStat),
  1114. le32_to_cpu(fd->fd.FDCtl));
  1115. if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
  1116. return 0;
  1117. printk("BD: ");
  1118. for (i = 0; i < bd_count; i++)
  1119. printk(" %08x %08x",
  1120. le32_to_cpu(fd->bd[i].BuffData),
  1121. le32_to_cpu(fd->bd[i].BDCtl));
  1122. printk("\n");
  1123. return bd_count;
  1124. }
  1125. #if defined(DEBUG) || defined(TC35815_USE_PACKEDBUFFER)
  1126. static void
  1127. dump_frfd(struct FrFD *fd)
  1128. {
  1129. int i;
  1130. printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
  1131. le32_to_cpu(fd->fd.FDNext),
  1132. le32_to_cpu(fd->fd.FDSystem),
  1133. le32_to_cpu(fd->fd.FDStat),
  1134. le32_to_cpu(fd->fd.FDCtl));
  1135. printk("BD: ");
  1136. for (i = 0; i < RX_BUF_NUM; i++)
  1137. printk(" %08x %08x",
  1138. le32_to_cpu(fd->bd[i].BuffData),
  1139. le32_to_cpu(fd->bd[i].BDCtl));
  1140. printk("\n");
  1141. }
  1142. #endif
  1143. #ifdef DEBUG
  1144. static void
  1145. panic_queues(struct net_device *dev)
  1146. {
  1147. struct tc35815_local *lp = netdev_priv(dev);
  1148. int i;
  1149. printk("TxFD base %p, start %u, end %u\n",
  1150. lp->tfd_base, lp->tfd_start, lp->tfd_end);
  1151. printk("RxFD base %p limit %p cur %p\n",
  1152. lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
  1153. printk("FrFD %p\n", lp->fbl_ptr);
  1154. for (i = 0; i < TX_FD_NUM; i++)
  1155. dump_txfd(&lp->tfd_base[i]);
  1156. for (i = 0; i < RX_FD_NUM; i++) {
  1157. int bd_count = dump_rxfd(&lp->rfd_base[i]);
  1158. i += (bd_count + 1) / 2; /* skip BDs */
  1159. }
  1160. dump_frfd(lp->fbl_ptr);
  1161. panic("%s: Illegal queue state.", dev->name);
  1162. }
  1163. #endif
  1164. static void print_eth(const u8 *add)
  1165. {
  1166. printk(KERN_DEBUG "print_eth(%p)\n", add);
  1167. printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
  1168. add + 6, add, add[12], add[13]);
  1169. }
  1170. static int tc35815_tx_full(struct net_device *dev)
  1171. {
  1172. struct tc35815_local *lp = netdev_priv(dev);
  1173. return ((lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end);
  1174. }
  1175. static void tc35815_restart(struct net_device *dev)
  1176. {
  1177. struct tc35815_local *lp = netdev_priv(dev);
  1178. if (lp->phy_dev) {
  1179. int timeout;
  1180. phy_write(lp->phy_dev, MII_BMCR, BMCR_RESET);
  1181. timeout = 100;
  1182. while (--timeout) {
  1183. if (!(phy_read(lp->phy_dev, MII_BMCR) & BMCR_RESET))
  1184. break;
  1185. udelay(1);
  1186. }
  1187. if (!timeout)
  1188. printk(KERN_ERR "%s: BMCR reset failed.\n", dev->name);
  1189. }
  1190. spin_lock_irq(&lp->lock);
  1191. tc35815_chip_reset(dev);
  1192. tc35815_clear_queues(dev);
  1193. tc35815_chip_init(dev);
  1194. /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
  1195. tc35815_set_multicast_list(dev);
  1196. spin_unlock_irq(&lp->lock);
  1197. netif_wake_queue(dev);
  1198. }
  1199. static void tc35815_restart_work(struct work_struct *work)
  1200. {
  1201. struct tc35815_local *lp =
  1202. container_of(work, struct tc35815_local, restart_work);
  1203. struct net_device *dev = lp->dev;
  1204. tc35815_restart(dev);
  1205. }
  1206. static void tc35815_schedule_restart(struct net_device *dev)
  1207. {
  1208. struct tc35815_local *lp = netdev_priv(dev);
  1209. struct tc35815_regs __iomem *tr =
  1210. (struct tc35815_regs __iomem *)dev->base_addr;
  1211. /* disable interrupts */
  1212. tc_writel(0, &tr->Int_En);
  1213. tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
  1214. schedule_work(&lp->restart_work);
  1215. }
  1216. static void tc35815_tx_timeout(struct net_device *dev)
  1217. {
  1218. struct tc35815_regs __iomem *tr =
  1219. (struct tc35815_regs __iomem *)dev->base_addr;
  1220. printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
  1221. dev->name, tc_readl(&tr->Tx_Stat));
  1222. /* Try to restart the adaptor. */
  1223. tc35815_schedule_restart(dev);
  1224. dev->stats.tx_errors++;
  1225. }
  1226. /*
  1227. * Open/initialize the controller. This is called (in the current kernel)
  1228. * sometime after booting when the 'ifconfig' program is run.
  1229. *
  1230. * This routine should set everything up anew at each open, even
  1231. * registers that "should" only need to be set once at boot, so that
  1232. * there is non-reboot way to recover if something goes wrong.
  1233. */
  1234. static int
  1235. tc35815_open(struct net_device *dev)
  1236. {
  1237. struct tc35815_local *lp = netdev_priv(dev);
  1238. /*
  1239. * This is used if the interrupt line can turned off (shared).
  1240. * See 3c503.c for an example of selecting the IRQ at config-time.
  1241. */
  1242. if (request_irq(dev->irq, &tc35815_interrupt, IRQF_SHARED,
  1243. dev->name, dev))
  1244. return -EAGAIN;
  1245. tc35815_chip_reset(dev);
  1246. if (tc35815_init_queues(dev) != 0) {
  1247. free_irq(dev->irq, dev);
  1248. return -EAGAIN;
  1249. }
  1250. #ifdef TC35815_NAPI
  1251. napi_enable(&lp->napi);
  1252. #endif
  1253. /* Reset the hardware here. Don't forget to set the station address. */
  1254. spin_lock_irq(&lp->lock);
  1255. tc35815_chip_init(dev);
  1256. spin_unlock_irq(&lp->lock);
  1257. netif_carrier_off(dev);
  1258. /* schedule a link state check */
  1259. phy_start(lp->phy_dev);
  1260. /* We are now ready to accept transmit requeusts from
  1261. * the queueing layer of the networking.
  1262. */
  1263. netif_start_queue(dev);
  1264. return 0;
  1265. }
  1266. /* This will only be invoked if your driver is _not_ in XOFF state.
  1267. * What this means is that you need not check it, and that this
  1268. * invariant will hold if you make sure that the netif_*_queue()
  1269. * calls are done at the proper times.
  1270. */
  1271. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
  1272. {
  1273. struct tc35815_local *lp = netdev_priv(dev);
  1274. struct TxFD *txfd;
  1275. unsigned long flags;
  1276. /* If some error occurs while trying to transmit this
  1277. * packet, you should return '1' from this function.
  1278. * In such a case you _may not_ do anything to the
  1279. * SKB, it is still owned by the network queueing
  1280. * layer when an error is returned. This means you
  1281. * may not modify any SKB fields, you may not free
  1282. * the SKB, etc.
  1283. */
  1284. /* This is the most common case for modern hardware.
  1285. * The spinlock protects this code from the TX complete
  1286. * hardware interrupt handler. Queue flow control is
  1287. * thus managed under this lock as well.
  1288. */
  1289. spin_lock_irqsave(&lp->lock, flags);
  1290. /* failsafe... (handle txdone now if half of FDs are used) */
  1291. if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
  1292. TX_FD_NUM / 2)
  1293. tc35815_txdone(dev);
  1294. if (netif_msg_pktdata(lp))
  1295. print_eth(skb->data);
  1296. #ifdef DEBUG
  1297. if (lp->tx_skbs[lp->tfd_start].skb) {
  1298. printk("%s: tx_skbs conflict.\n", dev->name);
  1299. panic_queues(dev);
  1300. }
  1301. #else
  1302. BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
  1303. #endif
  1304. lp->tx_skbs[lp->tfd_start].skb = skb;
  1305. lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1306. /*add to ring */
  1307. txfd = &lp->tfd_base[lp->tfd_start];
  1308. txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
  1309. txfd->bd.BDCtl = cpu_to_le32(skb->len);
  1310. txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
  1311. txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
  1312. if (lp->tfd_start == lp->tfd_end) {
  1313. struct tc35815_regs __iomem *tr =
  1314. (struct tc35815_regs __iomem *)dev->base_addr;
  1315. /* Start DMA Transmitter. */
  1316. txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1317. #ifdef GATHER_TXINT
  1318. txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1319. #endif
  1320. if (netif_msg_tx_queued(lp)) {
  1321. printk("%s: starting TxFD.\n", dev->name);
  1322. dump_txfd(txfd);
  1323. }
  1324. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1325. } else {
  1326. txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
  1327. if (netif_msg_tx_queued(lp)) {
  1328. printk("%s: queueing TxFD.\n", dev->name);
  1329. dump_txfd(txfd);
  1330. }
  1331. }
  1332. lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
  1333. dev->trans_start = jiffies;
  1334. /* If we just used up the very last entry in the
  1335. * TX ring on this device, tell the queueing
  1336. * layer to send no more.
  1337. */
  1338. if (tc35815_tx_full(dev)) {
  1339. if (netif_msg_tx_queued(lp))
  1340. printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
  1341. netif_stop_queue(dev);
  1342. }
  1343. /* When the TX completion hw interrupt arrives, this
  1344. * is when the transmit statistics are updated.
  1345. */
  1346. spin_unlock_irqrestore(&lp->lock, flags);
  1347. return 0;
  1348. }
  1349. #define FATAL_ERROR_INT \
  1350. (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
  1351. static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
  1352. {
  1353. static int count;
  1354. printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
  1355. dev->name, status);
  1356. if (status & Int_IntPCI)
  1357. printk(" IntPCI");
  1358. if (status & Int_DmParErr)
  1359. printk(" DmParErr");
  1360. if (status & Int_IntNRAbt)
  1361. printk(" IntNRAbt");
  1362. printk("\n");
  1363. if (count++ > 100)
  1364. panic("%s: Too many fatal errors.", dev->name);
  1365. printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
  1366. /* Try to restart the adaptor. */
  1367. tc35815_schedule_restart(dev);
  1368. }
  1369. #ifdef TC35815_NAPI
  1370. static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
  1371. #else
  1372. static int tc35815_do_interrupt(struct net_device *dev, u32 status)
  1373. #endif
  1374. {
  1375. struct tc35815_local *lp = netdev_priv(dev);
  1376. struct tc35815_regs __iomem *tr =
  1377. (struct tc35815_regs __iomem *)dev->base_addr;
  1378. int ret = -1;
  1379. /* Fatal errors... */
  1380. if (status & FATAL_ERROR_INT) {
  1381. tc35815_fatal_error_interrupt(dev, status);
  1382. return 0;
  1383. }
  1384. /* recoverable errors */
  1385. if (status & Int_IntFDAEx) {
  1386. /* disable FDAEx int. (until we make rooms...) */
  1387. tc_writel(tc_readl(&tr->Int_En) & ~Int_FDAExEn, &tr->Int_En);
  1388. printk(KERN_WARNING
  1389. "%s: Free Descriptor Area Exhausted (%#x).\n",
  1390. dev->name, status);
  1391. dev->stats.rx_dropped++;
  1392. ret = 0;
  1393. }
  1394. if (status & Int_IntBLEx) {
  1395. /* disable BLEx int. (until we make rooms...) */
  1396. tc_writel(tc_readl(&tr->Int_En) & ~Int_BLExEn, &tr->Int_En);
  1397. printk(KERN_WARNING
  1398. "%s: Buffer List Exhausted (%#x).\n",
  1399. dev->name, status);
  1400. dev->stats.rx_dropped++;
  1401. ret = 0;
  1402. }
  1403. if (status & Int_IntExBD) {
  1404. printk(KERN_WARNING
  1405. "%s: Excessive Buffer Descriptiors (%#x).\n",
  1406. dev->name, status);
  1407. dev->stats.rx_length_errors++;
  1408. ret = 0;
  1409. }
  1410. /* normal notification */
  1411. if (status & Int_IntMacRx) {
  1412. /* Got a packet(s). */
  1413. #ifdef TC35815_NAPI
  1414. ret = tc35815_rx(dev, limit);
  1415. #else
  1416. tc35815_rx(dev);
  1417. ret = 0;
  1418. #endif
  1419. lp->lstats.rx_ints++;
  1420. }
  1421. if (status & Int_IntMacTx) {
  1422. /* Transmit complete. */
  1423. lp->lstats.tx_ints++;
  1424. tc35815_txdone(dev);
  1425. netif_wake_queue(dev);
  1426. ret = 0;
  1427. }
  1428. return ret;
  1429. }
  1430. /*
  1431. * The typical workload of the driver:
  1432. * Handle the network interface interrupts.
  1433. */
  1434. static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
  1435. {
  1436. struct net_device *dev = dev_id;
  1437. struct tc35815_local *lp = netdev_priv(dev);
  1438. struct tc35815_regs __iomem *tr =
  1439. (struct tc35815_regs __iomem *)dev->base_addr;
  1440. #ifdef TC35815_NAPI
  1441. u32 dmactl = tc_readl(&tr->DMA_Ctl);
  1442. if (!(dmactl & DMA_IntMask)) {
  1443. /* disable interrupts */
  1444. tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
  1445. if (netif_rx_schedule_prep(dev, &lp->napi))
  1446. __netif_rx_schedule(dev, &lp->napi);
  1447. else {
  1448. printk(KERN_ERR "%s: interrupt taken in poll\n",
  1449. dev->name);
  1450. BUG();
  1451. }
  1452. (void)tc_readl(&tr->Int_Src); /* flush */
  1453. return IRQ_HANDLED;
  1454. }
  1455. return IRQ_NONE;
  1456. #else
  1457. int handled;
  1458. u32 status;
  1459. spin_lock(&lp->lock);
  1460. status = tc_readl(&tr->Int_Src);
  1461. tc_writel(status, &tr->Int_Src); /* write to clear */
  1462. handled = tc35815_do_interrupt(dev, status);
  1463. (void)tc_readl(&tr->Int_Src); /* flush */
  1464. spin_unlock(&lp->lock);
  1465. return IRQ_RETVAL(handled >= 0);
  1466. #endif /* TC35815_NAPI */
  1467. }
  1468. #ifdef CONFIG_NET_POLL_CONTROLLER
  1469. static void tc35815_poll_controller(struct net_device *dev)
  1470. {
  1471. disable_irq(dev->irq);
  1472. tc35815_interrupt(dev->irq, dev);
  1473. enable_irq(dev->irq);
  1474. }
  1475. #endif
  1476. /* We have a good packet(s), get it/them out of the buffers. */
  1477. #ifdef TC35815_NAPI
  1478. static int
  1479. tc35815_rx(struct net_device *dev, int limit)
  1480. #else
  1481. static void
  1482. tc35815_rx(struct net_device *dev)
  1483. #endif
  1484. {
  1485. struct tc35815_local *lp = netdev_priv(dev);
  1486. unsigned int fdctl;
  1487. int i;
  1488. int buf_free_count = 0;
  1489. int fd_free_count = 0;
  1490. #ifdef TC35815_NAPI
  1491. int received = 0;
  1492. #endif
  1493. while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
  1494. int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
  1495. int pkt_len = fdctl & FD_FDLength_MASK;
  1496. int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1497. #ifdef DEBUG
  1498. struct RxFD *next_rfd;
  1499. #endif
  1500. #if (RX_CTL_CMD & Rx_StripCRC) == 0
  1501. pkt_len -= 4;
  1502. #endif
  1503. if (netif_msg_rx_status(lp))
  1504. dump_rxfd(lp->rfd_cur);
  1505. if (status & Rx_Good) {
  1506. struct sk_buff *skb;
  1507. unsigned char *data;
  1508. int cur_bd;
  1509. #ifdef TC35815_USE_PACKEDBUFFER
  1510. int offset;
  1511. #endif
  1512. #ifdef TC35815_NAPI
  1513. if (--limit < 0)
  1514. break;
  1515. #endif
  1516. #ifdef TC35815_USE_PACKEDBUFFER
  1517. BUG_ON(bd_count > 2);
  1518. skb = dev_alloc_skb(pkt_len + 2); /* +2: for reserve */
  1519. if (skb == NULL) {
  1520. printk(KERN_NOTICE "%s: Memory squeeze, dropping packet.\n",
  1521. dev->name);
  1522. dev->stats.rx_dropped++;
  1523. break;
  1524. }
  1525. skb_reserve(skb, 2); /* 16 bit alignment */
  1526. data = skb_put(skb, pkt_len);
  1527. /* copy from receive buffer */
  1528. cur_bd = 0;
  1529. offset = 0;
  1530. while (offset < pkt_len && cur_bd < bd_count) {
  1531. int len = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BDCtl) &
  1532. BD_BuffLength_MASK;
  1533. dma_addr_t dma = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BuffData);
  1534. void *rxbuf = rxbuf_bus_to_virt(lp, dma);
  1535. if (offset + len > pkt_len)
  1536. len = pkt_len - offset;
  1537. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1538. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1539. dma, len,
  1540. PCI_DMA_FROMDEVICE);
  1541. #endif
  1542. memcpy(data + offset, rxbuf, len);
  1543. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1544. pci_dma_sync_single_for_device(lp->pci_dev,
  1545. dma, len,
  1546. PCI_DMA_FROMDEVICE);
  1547. #endif
  1548. offset += len;
  1549. cur_bd++;
  1550. }
  1551. #else /* TC35815_USE_PACKEDBUFFER */
  1552. BUG_ON(bd_count > 1);
  1553. cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
  1554. & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1555. #ifdef DEBUG
  1556. if (cur_bd >= RX_BUF_NUM) {
  1557. printk("%s: invalid BDID.\n", dev->name);
  1558. panic_queues(dev);
  1559. }
  1560. BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
  1561. (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
  1562. if (!lp->rx_skbs[cur_bd].skb) {
  1563. printk("%s: NULL skb.\n", dev->name);
  1564. panic_queues(dev);
  1565. }
  1566. #else
  1567. BUG_ON(cur_bd >= RX_BUF_NUM);
  1568. #endif
  1569. skb = lp->rx_skbs[cur_bd].skb;
  1570. prefetch(skb->data);
  1571. lp->rx_skbs[cur_bd].skb = NULL;
  1572. pci_unmap_single(lp->pci_dev,
  1573. lp->rx_skbs[cur_bd].skb_dma,
  1574. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  1575. if (!HAVE_DMA_RXALIGN(lp))
  1576. memmove(skb->data, skb->data - 2, pkt_len);
  1577. data = skb_put(skb, pkt_len);
  1578. #endif /* TC35815_USE_PACKEDBUFFER */
  1579. if (netif_msg_pktdata(lp))
  1580. print_eth(data);
  1581. skb->protocol = eth_type_trans(skb, dev);
  1582. #ifdef TC35815_NAPI
  1583. netif_receive_skb(skb);
  1584. received++;
  1585. #else
  1586. netif_rx(skb);
  1587. #endif
  1588. dev->stats.rx_packets++;
  1589. dev->stats.rx_bytes += pkt_len;
  1590. } else {
  1591. dev->stats.rx_errors++;
  1592. printk(KERN_DEBUG "%s: Rx error (status %x)\n",
  1593. dev->name, status & Rx_Stat_Mask);
  1594. /* WORKAROUND: LongErr and CRCErr means Overflow. */
  1595. if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
  1596. status &= ~(Rx_LongErr|Rx_CRCErr);
  1597. status |= Rx_Over;
  1598. }
  1599. if (status & Rx_LongErr)
  1600. dev->stats.rx_length_errors++;
  1601. if (status & Rx_Over)
  1602. dev->stats.rx_fifo_errors++;
  1603. if (status & Rx_CRCErr)
  1604. dev->stats.rx_crc_errors++;
  1605. if (status & Rx_Align)
  1606. dev->stats.rx_frame_errors++;
  1607. }
  1608. if (bd_count > 0) {
  1609. /* put Free Buffer back to controller */
  1610. int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
  1611. unsigned char id =
  1612. (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1613. #ifdef DEBUG
  1614. if (id >= RX_BUF_NUM) {
  1615. printk("%s: invalid BDID.\n", dev->name);
  1616. panic_queues(dev);
  1617. }
  1618. #else
  1619. BUG_ON(id >= RX_BUF_NUM);
  1620. #endif
  1621. /* free old buffers */
  1622. #ifdef TC35815_USE_PACKEDBUFFER
  1623. while (lp->fbl_curid != id)
  1624. #else
  1625. lp->fbl_count--;
  1626. while (lp->fbl_count < RX_BUF_NUM)
  1627. #endif
  1628. {
  1629. #ifdef TC35815_USE_PACKEDBUFFER
  1630. unsigned char curid = lp->fbl_curid;
  1631. #else
  1632. unsigned char curid =
  1633. (id + 1 + lp->fbl_count) % RX_BUF_NUM;
  1634. #endif
  1635. struct BDesc *bd = &lp->fbl_ptr->bd[curid];
  1636. #ifdef DEBUG
  1637. bdctl = le32_to_cpu(bd->BDCtl);
  1638. if (bdctl & BD_CownsBD) {
  1639. printk("%s: Freeing invalid BD.\n",
  1640. dev->name);
  1641. panic_queues(dev);
  1642. }
  1643. #endif
  1644. /* pass BD to controller */
  1645. #ifndef TC35815_USE_PACKEDBUFFER
  1646. if (!lp->rx_skbs[curid].skb) {
  1647. lp->rx_skbs[curid].skb =
  1648. alloc_rxbuf_skb(dev,
  1649. lp->pci_dev,
  1650. &lp->rx_skbs[curid].skb_dma);
  1651. if (!lp->rx_skbs[curid].skb)
  1652. break; /* try on next reception */
  1653. bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
  1654. }
  1655. #endif /* TC35815_USE_PACKEDBUFFER */
  1656. /* Note: BDLength was modified by chip. */
  1657. bd->BDCtl = cpu_to_le32(BD_CownsBD |
  1658. (curid << BD_RxBDID_SHIFT) |
  1659. RX_BUF_SIZE);
  1660. #ifdef TC35815_USE_PACKEDBUFFER
  1661. lp->fbl_curid = (curid + 1) % RX_BUF_NUM;
  1662. if (netif_msg_rx_status(lp)) {
  1663. printk("%s: Entering new FBD %d\n",
  1664. dev->name, lp->fbl_curid);
  1665. dump_frfd(lp->fbl_ptr);
  1666. }
  1667. #else
  1668. lp->fbl_count++;
  1669. #endif
  1670. buf_free_count++;
  1671. }
  1672. }
  1673. /* put RxFD back to controller */
  1674. #ifdef DEBUG
  1675. next_rfd = fd_bus_to_virt(lp,
  1676. le32_to_cpu(lp->rfd_cur->fd.FDNext));
  1677. if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
  1678. printk("%s: RxFD FDNext invalid.\n", dev->name);
  1679. panic_queues(dev);
  1680. }
  1681. #endif
  1682. for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
  1683. /* pass FD to controller */
  1684. #ifdef DEBUG
  1685. lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
  1686. #else
  1687. lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
  1688. #endif
  1689. lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
  1690. lp->rfd_cur++;
  1691. fd_free_count++;
  1692. }
  1693. if (lp->rfd_cur > lp->rfd_limit)
  1694. lp->rfd_cur = lp->rfd_base;
  1695. #ifdef DEBUG
  1696. if (lp->rfd_cur != next_rfd)
  1697. printk("rfd_cur = %p, next_rfd %p\n",
  1698. lp->rfd_cur, next_rfd);
  1699. #endif
  1700. }
  1701. /* re-enable BL/FDA Exhaust interrupts. */
  1702. if (fd_free_count) {
  1703. struct tc35815_regs __iomem *tr =
  1704. (struct tc35815_regs __iomem *)dev->base_addr;
  1705. u32 en, en_old = tc_readl(&tr->Int_En);
  1706. en = en_old | Int_FDAExEn;
  1707. if (buf_free_count)
  1708. en |= Int_BLExEn;
  1709. if (en != en_old)
  1710. tc_writel(en, &tr->Int_En);
  1711. }
  1712. #ifdef TC35815_NAPI
  1713. return received;
  1714. #endif
  1715. }
  1716. #ifdef TC35815_NAPI
  1717. static int tc35815_poll(struct napi_struct *napi, int budget)
  1718. {
  1719. struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
  1720. struct net_device *dev = lp->dev;
  1721. struct tc35815_regs __iomem *tr =
  1722. (struct tc35815_regs __iomem *)dev->base_addr;
  1723. int received = 0, handled;
  1724. u32 status;
  1725. spin_lock(&lp->lock);
  1726. status = tc_readl(&tr->Int_Src);
  1727. do {
  1728. tc_writel(status, &tr->Int_Src); /* write to clear */
  1729. handled = tc35815_do_interrupt(dev, status, limit);
  1730. if (handled >= 0) {
  1731. received += handled;
  1732. if (received >= budget)
  1733. break;
  1734. }
  1735. status = tc_readl(&tr->Int_Src);
  1736. } while (status);
  1737. spin_unlock(&lp->lock);
  1738. if (received < budget) {
  1739. netif_rx_complete(dev, napi);
  1740. /* enable interrupts */
  1741. tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
  1742. }
  1743. return received;
  1744. }
  1745. #endif
  1746. #ifdef NO_CHECK_CARRIER
  1747. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1748. #else
  1749. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1750. #endif
  1751. static void
  1752. tc35815_check_tx_stat(struct net_device *dev, int status)
  1753. {
  1754. struct tc35815_local *lp = netdev_priv(dev);
  1755. const char *msg = NULL;
  1756. /* count collisions */
  1757. if (status & Tx_ExColl)
  1758. dev->stats.collisions += 16;
  1759. if (status & Tx_TxColl_MASK)
  1760. dev->stats.collisions += status & Tx_TxColl_MASK;
  1761. #ifndef NO_CHECK_CARRIER
  1762. /* TX4939 does not have NCarr */
  1763. if (lp->chiptype == TC35815_TX4939)
  1764. status &= ~Tx_NCarr;
  1765. #ifdef WORKAROUND_LOSTCAR
  1766. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1767. if (!lp->link || lp->duplex == DUPLEX_FULL)
  1768. status &= ~Tx_NCarr;
  1769. #endif
  1770. #endif
  1771. if (!(status & TX_STA_ERR)) {
  1772. /* no error. */
  1773. dev->stats.tx_packets++;
  1774. return;
  1775. }
  1776. dev->stats.tx_errors++;
  1777. if (status & Tx_ExColl) {
  1778. dev->stats.tx_aborted_errors++;
  1779. msg = "Excessive Collision.";
  1780. }
  1781. if (status & Tx_Under) {
  1782. dev->stats.tx_fifo_errors++;
  1783. msg = "Tx FIFO Underrun.";
  1784. if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
  1785. lp->lstats.tx_underrun++;
  1786. if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
  1787. struct tc35815_regs __iomem *tr =
  1788. (struct tc35815_regs __iomem *)dev->base_addr;
  1789. tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
  1790. msg = "Tx FIFO Underrun.Change Tx threshold to max.";
  1791. }
  1792. }
  1793. }
  1794. if (status & Tx_Defer) {
  1795. dev->stats.tx_fifo_errors++;
  1796. msg = "Excessive Deferral.";
  1797. }
  1798. #ifndef NO_CHECK_CARRIER
  1799. if (status & Tx_NCarr) {
  1800. dev->stats.tx_carrier_errors++;
  1801. msg = "Lost Carrier Sense.";
  1802. }
  1803. #endif
  1804. if (status & Tx_LateColl) {
  1805. dev->stats.tx_aborted_errors++;
  1806. msg = "Late Collision.";
  1807. }
  1808. if (status & Tx_TxPar) {
  1809. dev->stats.tx_fifo_errors++;
  1810. msg = "Transmit Parity Error.";
  1811. }
  1812. if (status & Tx_SQErr) {
  1813. dev->stats.tx_heartbeat_errors++;
  1814. msg = "Signal Quality Error.";
  1815. }
  1816. if (msg && netif_msg_tx_err(lp))
  1817. printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
  1818. }
  1819. /* This handles TX complete events posted by the device
  1820. * via interrupts.
  1821. */
  1822. static void
  1823. tc35815_txdone(struct net_device *dev)
  1824. {
  1825. struct tc35815_local *lp = netdev_priv(dev);
  1826. struct TxFD *txfd;
  1827. unsigned int fdctl;
  1828. txfd = &lp->tfd_base[lp->tfd_end];
  1829. while (lp->tfd_start != lp->tfd_end &&
  1830. !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
  1831. int status = le32_to_cpu(txfd->fd.FDStat);
  1832. struct sk_buff *skb;
  1833. unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
  1834. u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
  1835. if (netif_msg_tx_done(lp)) {
  1836. printk("%s: complete TxFD.\n", dev->name);
  1837. dump_txfd(txfd);
  1838. }
  1839. tc35815_check_tx_stat(dev, status);
  1840. skb = fdsystem != 0xffffffff ?
  1841. lp->tx_skbs[fdsystem].skb : NULL;
  1842. #ifdef DEBUG
  1843. if (lp->tx_skbs[lp->tfd_end].skb != skb) {
  1844. printk("%s: tx_skbs mismatch.\n", dev->name);
  1845. panic_queues(dev);
  1846. }
  1847. #else
  1848. BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
  1849. #endif
  1850. if (skb) {
  1851. dev->stats.tx_bytes += skb->len;
  1852. pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1853. lp->tx_skbs[lp->tfd_end].skb = NULL;
  1854. lp->tx_skbs[lp->tfd_end].skb_dma = 0;
  1855. #ifdef TC35815_NAPI
  1856. dev_kfree_skb_any(skb);
  1857. #else
  1858. dev_kfree_skb_irq(skb);
  1859. #endif
  1860. }
  1861. txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
  1862. lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
  1863. txfd = &lp->tfd_base[lp->tfd_end];
  1864. #ifdef DEBUG
  1865. if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
  1866. printk("%s: TxFD FDNext invalid.\n", dev->name);
  1867. panic_queues(dev);
  1868. }
  1869. #endif
  1870. if (fdnext & FD_Next_EOL) {
  1871. /* DMA Transmitter has been stopping... */
  1872. if (lp->tfd_end != lp->tfd_start) {
  1873. struct tc35815_regs __iomem *tr =
  1874. (struct tc35815_regs __iomem *)dev->base_addr;
  1875. int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
  1876. struct TxFD *txhead = &lp->tfd_base[head];
  1877. int qlen = (lp->tfd_start + TX_FD_NUM
  1878. - lp->tfd_end) % TX_FD_NUM;
  1879. #ifdef DEBUG
  1880. if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
  1881. printk("%s: TxFD FDCtl invalid.\n", dev->name);
  1882. panic_queues(dev);
  1883. }
  1884. #endif
  1885. /* log max queue length */
  1886. if (lp->lstats.max_tx_qlen < qlen)
  1887. lp->lstats.max_tx_qlen = qlen;
  1888. /* start DMA Transmitter again */
  1889. txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1890. #ifdef GATHER_TXINT
  1891. txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1892. #endif
  1893. if (netif_msg_tx_queued(lp)) {
  1894. printk("%s: start TxFD on queue.\n",
  1895. dev->name);
  1896. dump_txfd(txfd);
  1897. }
  1898. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1899. }
  1900. break;
  1901. }
  1902. }
  1903. /* If we had stopped the queue due to a "tx full"
  1904. * condition, and space has now been made available,
  1905. * wake up the queue.
  1906. */
  1907. if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
  1908. netif_wake_queue(dev);
  1909. }
  1910. /* The inverse routine to tc35815_open(). */
  1911. static int
  1912. tc35815_close(struct net_device *dev)
  1913. {
  1914. struct tc35815_local *lp = netdev_priv(dev);
  1915. netif_stop_queue(dev);
  1916. #ifdef TC35815_NAPI
  1917. napi_disable(&lp->napi);
  1918. #endif
  1919. if (lp->phy_dev)
  1920. phy_stop(lp->phy_dev);
  1921. cancel_work_sync(&lp->restart_work);
  1922. /* Flush the Tx and disable Rx here. */
  1923. tc35815_chip_reset(dev);
  1924. free_irq(dev->irq, dev);
  1925. tc35815_free_queues(dev);
  1926. return 0;
  1927. }
  1928. /*
  1929. * Get the current statistics.
  1930. * This may be called with the card open or closed.
  1931. */
  1932. static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
  1933. {
  1934. struct tc35815_regs __iomem *tr =
  1935. (struct tc35815_regs __iomem *)dev->base_addr;
  1936. if (netif_running(dev))
  1937. /* Update the statistics from the device registers. */
  1938. dev->stats.rx_missed_errors = tc_readl(&tr->Miss_Cnt);
  1939. return &dev->stats;
  1940. }
  1941. static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
  1942. {
  1943. struct tc35815_local *lp = netdev_priv(dev);
  1944. struct tc35815_regs __iomem *tr =
  1945. (struct tc35815_regs __iomem *)dev->base_addr;
  1946. int cam_index = index * 6;
  1947. u32 cam_data;
  1948. u32 saved_addr;
  1949. saved_addr = tc_readl(&tr->CAM_Adr);
  1950. if (netif_msg_hw(lp))
  1951. printk(KERN_DEBUG "%s: CAM %d: %pM\n",
  1952. dev->name, index, addr);
  1953. if (index & 1) {
  1954. /* read modify write */
  1955. tc_writel(cam_index - 2, &tr->CAM_Adr);
  1956. cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
  1957. cam_data |= addr[0] << 8 | addr[1];
  1958. tc_writel(cam_data, &tr->CAM_Data);
  1959. /* write whole word */
  1960. tc_writel(cam_index + 2, &tr->CAM_Adr);
  1961. cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
  1962. tc_writel(cam_data, &tr->CAM_Data);
  1963. } else {
  1964. /* write whole word */
  1965. tc_writel(cam_index, &tr->CAM_Adr);
  1966. cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1967. tc_writel(cam_data, &tr->CAM_Data);
  1968. /* read modify write */
  1969. tc_writel(cam_index + 4, &tr->CAM_Adr);
  1970. cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
  1971. cam_data |= addr[4] << 24 | (addr[5] << 16);
  1972. tc_writel(cam_data, &tr->CAM_Data);
  1973. }
  1974. tc_writel(saved_addr, &tr->CAM_Adr);
  1975. }
  1976. /*
  1977. * Set or clear the multicast filter for this adaptor.
  1978. * num_addrs == -1 Promiscuous mode, receive all packets
  1979. * num_addrs == 0 Normal mode, clear multicast list
  1980. * num_addrs > 0 Multicast mode, receive normal and MC packets,
  1981. * and do best-effort filtering.
  1982. */
  1983. static void
  1984. tc35815_set_multicast_list(struct net_device *dev)
  1985. {
  1986. struct tc35815_regs __iomem *tr =
  1987. (struct tc35815_regs __iomem *)dev->base_addr;
  1988. if (dev->flags & IFF_PROMISC) {
  1989. #ifdef WORKAROUND_100HALF_PROMISC
  1990. /* With some (all?) 100MHalf HUB, controller will hang
  1991. * if we enabled promiscuous mode before linkup... */
  1992. struct tc35815_local *lp = netdev_priv(dev);
  1993. if (!lp->link)
  1994. return;
  1995. #endif
  1996. /* Enable promiscuous mode */
  1997. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
  1998. } else if ((dev->flags & IFF_ALLMULTI) ||
  1999. dev->mc_count > CAM_ENTRY_MAX - 3) {
  2000. /* CAM 0, 1, 20 are reserved. */
  2001. /* Disable promiscuous mode, use normal mode. */
  2002. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
  2003. } else if (dev->mc_count) {
  2004. struct dev_mc_list *cur_addr = dev->mc_list;
  2005. int i;
  2006. int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
  2007. tc_writel(0, &tr->CAM_Ctl);
  2008. /* Walk the address list, and load the filter */
  2009. for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) {
  2010. if (!cur_addr)
  2011. break;
  2012. /* entry 0,1 is reserved. */
  2013. tc35815_set_cam_entry(dev, i + 2, cur_addr->dmi_addr);
  2014. ena_bits |= CAM_Ena_Bit(i + 2);
  2015. }
  2016. tc_writel(ena_bits, &tr->CAM_Ena);
  2017. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2018. } else {
  2019. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2020. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2021. }
  2022. }
  2023. static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2024. {
  2025. struct tc35815_local *lp = netdev_priv(dev);
  2026. strcpy(info->driver, MODNAME);
  2027. strcpy(info->version, DRV_VERSION);
  2028. strcpy(info->bus_info, pci_name(lp->pci_dev));
  2029. }
  2030. static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2031. {
  2032. struct tc35815_local *lp = netdev_priv(dev);
  2033. if (!lp->phy_dev)
  2034. return -ENODEV;
  2035. return phy_ethtool_gset(lp->phy_dev, cmd);
  2036. }
  2037. static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2038. {
  2039. struct tc35815_local *lp = netdev_priv(dev);
  2040. if (!lp->phy_dev)
  2041. return -ENODEV;
  2042. return phy_ethtool_sset(lp->phy_dev, cmd);
  2043. }
  2044. static u32 tc35815_get_msglevel(struct net_device *dev)
  2045. {
  2046. struct tc35815_local *lp = netdev_priv(dev);
  2047. return lp->msg_enable;
  2048. }
  2049. static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
  2050. {
  2051. struct tc35815_local *lp = netdev_priv(dev);
  2052. lp->msg_enable = datum;
  2053. }
  2054. static int tc35815_get_sset_count(struct net_device *dev, int sset)
  2055. {
  2056. struct tc35815_local *lp = netdev_priv(dev);
  2057. switch (sset) {
  2058. case ETH_SS_STATS:
  2059. return sizeof(lp->lstats) / sizeof(int);
  2060. default:
  2061. return -EOPNOTSUPP;
  2062. }
  2063. }
  2064. static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
  2065. {
  2066. struct tc35815_local *lp = netdev_priv(dev);
  2067. data[0] = lp->lstats.max_tx_qlen;
  2068. data[1] = lp->lstats.tx_ints;
  2069. data[2] = lp->lstats.rx_ints;
  2070. data[3] = lp->lstats.tx_underrun;
  2071. }
  2072. static struct {
  2073. const char str[ETH_GSTRING_LEN];
  2074. } ethtool_stats_keys[] = {
  2075. { "max_tx_qlen" },
  2076. { "tx_ints" },
  2077. { "rx_ints" },
  2078. { "tx_underrun" },
  2079. };
  2080. static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  2081. {
  2082. memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
  2083. }
  2084. static const struct ethtool_ops tc35815_ethtool_ops = {
  2085. .get_drvinfo = tc35815_get_drvinfo,
  2086. .get_settings = tc35815_get_settings,
  2087. .set_settings = tc35815_set_settings,
  2088. .get_link = ethtool_op_get_link,
  2089. .get_msglevel = tc35815_get_msglevel,
  2090. .set_msglevel = tc35815_set_msglevel,
  2091. .get_strings = tc35815_get_strings,
  2092. .get_sset_count = tc35815_get_sset_count,
  2093. .get_ethtool_stats = tc35815_get_ethtool_stats,
  2094. };
  2095. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2096. {
  2097. struct tc35815_local *lp = netdev_priv(dev);
  2098. if (!netif_running(dev))
  2099. return -EINVAL;
  2100. if (!lp->phy_dev)
  2101. return -ENODEV;
  2102. return phy_mii_ioctl(lp->phy_dev, if_mii(rq), cmd);
  2103. }
  2104. static void tc35815_chip_reset(struct net_device *dev)
  2105. {
  2106. struct tc35815_regs __iomem *tr =
  2107. (struct tc35815_regs __iomem *)dev->base_addr;
  2108. int i;
  2109. /* reset the controller */
  2110. tc_writel(MAC_Reset, &tr->MAC_Ctl);
  2111. udelay(4); /* 3200ns */
  2112. i = 0;
  2113. while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
  2114. if (i++ > 100) {
  2115. printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
  2116. break;
  2117. }
  2118. mdelay(1);
  2119. }
  2120. tc_writel(0, &tr->MAC_Ctl);
  2121. /* initialize registers to default value */
  2122. tc_writel(0, &tr->DMA_Ctl);
  2123. tc_writel(0, &tr->TxThrsh);
  2124. tc_writel(0, &tr->TxPollCtr);
  2125. tc_writel(0, &tr->RxFragSize);
  2126. tc_writel(0, &tr->Int_En);
  2127. tc_writel(0, &tr->FDA_Bas);
  2128. tc_writel(0, &tr->FDA_Lim);
  2129. tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
  2130. tc_writel(0, &tr->CAM_Ctl);
  2131. tc_writel(0, &tr->Tx_Ctl);
  2132. tc_writel(0, &tr->Rx_Ctl);
  2133. tc_writel(0, &tr->CAM_Ena);
  2134. (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
  2135. /* initialize internal SRAM */
  2136. tc_writel(DMA_TestMode, &tr->DMA_Ctl);
  2137. for (i = 0; i < 0x1000; i += 4) {
  2138. tc_writel(i, &tr->CAM_Adr);
  2139. tc_writel(0, &tr->CAM_Data);
  2140. }
  2141. tc_writel(0, &tr->DMA_Ctl);
  2142. }
  2143. static void tc35815_chip_init(struct net_device *dev)
  2144. {
  2145. struct tc35815_local *lp = netdev_priv(dev);
  2146. struct tc35815_regs __iomem *tr =
  2147. (struct tc35815_regs __iomem *)dev->base_addr;
  2148. unsigned long txctl = TX_CTL_CMD;
  2149. /* load station address to CAM */
  2150. tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
  2151. /* Enable CAM (broadcast and unicast) */
  2152. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2153. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2154. /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
  2155. if (HAVE_DMA_RXALIGN(lp))
  2156. tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
  2157. else
  2158. tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
  2159. #ifdef TC35815_USE_PACKEDBUFFER
  2160. tc_writel(RxFrag_EnPack | ETH_ZLEN, &tr->RxFragSize); /* Packing */
  2161. #else
  2162. tc_writel(ETH_ZLEN, &tr->RxFragSize);
  2163. #endif
  2164. tc_writel(0, &tr->TxPollCtr); /* Batch mode */
  2165. tc_writel(TX_THRESHOLD, &tr->TxThrsh);
  2166. tc_writel(INT_EN_CMD, &tr->Int_En);
  2167. /* set queues */
  2168. tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
  2169. tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
  2170. &tr->FDA_Lim);
  2171. /*
  2172. * Activation method:
  2173. * First, enable the MAC Transmitter and the DMA Receive circuits.
  2174. * Then enable the DMA Transmitter and the MAC Receive circuits.
  2175. */
  2176. tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
  2177. tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
  2178. /* start MAC transmitter */
  2179. #ifndef NO_CHECK_CARRIER
  2180. /* TX4939 does not have EnLCarr */
  2181. if (lp->chiptype == TC35815_TX4939)
  2182. txctl &= ~Tx_EnLCarr;
  2183. #ifdef WORKAROUND_LOSTCAR
  2184. /* WORKAROUND: ignore LostCrS in full duplex operation */
  2185. if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
  2186. txctl &= ~Tx_EnLCarr;
  2187. #endif
  2188. #endif /* !NO_CHECK_CARRIER */
  2189. #ifdef GATHER_TXINT
  2190. txctl &= ~Tx_EnComp; /* disable global tx completion int. */
  2191. #endif
  2192. tc_writel(txctl, &tr->Tx_Ctl);
  2193. }
  2194. #ifdef CONFIG_PM
  2195. static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
  2196. {
  2197. struct net_device *dev = pci_get_drvdata(pdev);
  2198. struct tc35815_local *lp = netdev_priv(dev);
  2199. unsigned long flags;
  2200. pci_save_state(pdev);
  2201. if (!netif_running(dev))
  2202. return 0;
  2203. netif_device_detach(dev);
  2204. if (lp->phy_dev)
  2205. phy_stop(lp->phy_dev);
  2206. spin_lock_irqsave(&lp->lock, flags);
  2207. tc35815_chip_reset(dev);
  2208. spin_unlock_irqrestore(&lp->lock, flags);
  2209. pci_set_power_state(pdev, PCI_D3hot);
  2210. return 0;
  2211. }
  2212. static int tc35815_resume(struct pci_dev *pdev)
  2213. {
  2214. struct net_device *dev = pci_get_drvdata(pdev);
  2215. struct tc35815_local *lp = netdev_priv(dev);
  2216. pci_restore_state(pdev);
  2217. if (!netif_running(dev))
  2218. return 0;
  2219. pci_set_power_state(pdev, PCI_D0);
  2220. tc35815_restart(dev);
  2221. netif_carrier_off(dev);
  2222. if (lp->phy_dev)
  2223. phy_start(lp->phy_dev);
  2224. netif_device_attach(dev);
  2225. return 0;
  2226. }
  2227. #endif /* CONFIG_PM */
  2228. static struct pci_driver tc35815_pci_driver = {
  2229. .name = MODNAME,
  2230. .id_table = tc35815_pci_tbl,
  2231. .probe = tc35815_init_one,
  2232. .remove = __devexit_p(tc35815_remove_one),
  2233. #ifdef CONFIG_PM
  2234. .suspend = tc35815_suspend,
  2235. .resume = tc35815_resume,
  2236. #endif
  2237. };
  2238. module_param_named(speed, options.speed, int, 0);
  2239. MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
  2240. module_param_named(duplex, options.duplex, int, 0);
  2241. MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
  2242. static int __init tc35815_init_module(void)
  2243. {
  2244. return pci_register_driver(&tc35815_pci_driver);
  2245. }
  2246. static void __exit tc35815_cleanup_module(void)
  2247. {
  2248. pci_unregister_driver(&tc35815_pci_driver);
  2249. }
  2250. module_init(tc35815_init_module);
  2251. module_exit(tc35815_cleanup_module);
  2252. MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
  2253. MODULE_LICENSE("GPL");