exynos_drm_fimd.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <video/samsung_fimd.h>
  21. #include <drm/exynos_drm.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. #include "exynos_drm_iommu.h"
  26. /*
  27. * FIMD is stand for Fully Interactive Mobile Display and
  28. * as a display controller, it transfers contents drawn on memory
  29. * to a LCD Panel through Display Interfaces such as RGB or
  30. * CPU Interface.
  31. */
  32. /* position control register for hardware window 0, 2 ~ 4.*/
  33. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  34. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  35. /* size control register for hardware window 0. */
  36. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  37. /* alpha control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  39. /* size control register for hardware window 1 ~ 4. */
  40. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  41. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  42. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  43. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  44. /* color key control register for hardware window 1 ~ 4. */
  45. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  46. /* color key value register for hardware window 1 ~ 4. */
  47. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  48. /* FIMD has totally five hardware windows. */
  49. #define WINDOWS_NR 5
  50. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  51. struct fimd_driver_data {
  52. unsigned int timing_base;
  53. };
  54. static struct fimd_driver_data exynos4_fimd_driver_data = {
  55. .timing_base = 0x0,
  56. };
  57. static struct fimd_driver_data exynos5_fimd_driver_data = {
  58. .timing_base = 0x20000,
  59. };
  60. struct fimd_win_data {
  61. unsigned int offset_x;
  62. unsigned int offset_y;
  63. unsigned int ovl_width;
  64. unsigned int ovl_height;
  65. unsigned int fb_width;
  66. unsigned int fb_height;
  67. unsigned int bpp;
  68. dma_addr_t dma_addr;
  69. unsigned int buf_offsize;
  70. unsigned int line_size; /* bytes */
  71. bool enabled;
  72. bool resume;
  73. };
  74. struct fimd_context {
  75. struct exynos_drm_subdrv subdrv;
  76. int irq;
  77. struct drm_crtc *crtc;
  78. struct clk *bus_clk;
  79. struct clk *lcd_clk;
  80. void __iomem *regs;
  81. struct fimd_win_data win_data[WINDOWS_NR];
  82. unsigned int clkdiv;
  83. unsigned int default_win;
  84. unsigned long irq_flags;
  85. u32 vidcon0;
  86. u32 vidcon1;
  87. bool suspended;
  88. struct mutex lock;
  89. wait_queue_head_t wait_vsync_queue;
  90. atomic_t wait_vsync_event;
  91. struct exynos_drm_panel_info *panel;
  92. };
  93. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  94. struct platform_device *pdev)
  95. {
  96. return (struct fimd_driver_data *)
  97. platform_get_device_id(pdev)->driver_data;
  98. }
  99. static bool fimd_display_is_connected(struct device *dev)
  100. {
  101. DRM_DEBUG_KMS("%s\n", __FILE__);
  102. /* TODO. */
  103. return true;
  104. }
  105. static void *fimd_get_panel(struct device *dev)
  106. {
  107. struct fimd_context *ctx = get_fimd_context(dev);
  108. DRM_DEBUG_KMS("%s\n", __FILE__);
  109. return ctx->panel;
  110. }
  111. static int fimd_check_timing(struct device *dev, void *timing)
  112. {
  113. DRM_DEBUG_KMS("%s\n", __FILE__);
  114. /* TODO. */
  115. return 0;
  116. }
  117. static int fimd_display_power_on(struct device *dev, int mode)
  118. {
  119. DRM_DEBUG_KMS("%s\n", __FILE__);
  120. /* TODO */
  121. return 0;
  122. }
  123. static struct exynos_drm_display_ops fimd_display_ops = {
  124. .type = EXYNOS_DISPLAY_TYPE_LCD,
  125. .is_connected = fimd_display_is_connected,
  126. .get_panel = fimd_get_panel,
  127. .check_timing = fimd_check_timing,
  128. .power_on = fimd_display_power_on,
  129. };
  130. static void fimd_dpms(struct device *subdrv_dev, int mode)
  131. {
  132. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  133. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  134. mutex_lock(&ctx->lock);
  135. switch (mode) {
  136. case DRM_MODE_DPMS_ON:
  137. /*
  138. * enable fimd hardware only if suspended status.
  139. *
  140. * P.S. fimd_dpms function would be called at booting time so
  141. * clk_enable could be called double time.
  142. */
  143. if (ctx->suspended)
  144. pm_runtime_get_sync(subdrv_dev);
  145. break;
  146. case DRM_MODE_DPMS_STANDBY:
  147. case DRM_MODE_DPMS_SUSPEND:
  148. case DRM_MODE_DPMS_OFF:
  149. if (!ctx->suspended)
  150. pm_runtime_put_sync(subdrv_dev);
  151. break;
  152. default:
  153. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  154. break;
  155. }
  156. mutex_unlock(&ctx->lock);
  157. }
  158. static void fimd_apply(struct device *subdrv_dev)
  159. {
  160. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  161. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  162. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  163. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  164. struct fimd_win_data *win_data;
  165. int i;
  166. DRM_DEBUG_KMS("%s\n", __FILE__);
  167. for (i = 0; i < WINDOWS_NR; i++) {
  168. win_data = &ctx->win_data[i];
  169. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  170. ovl_ops->commit(subdrv_dev, i);
  171. }
  172. if (mgr_ops && mgr_ops->commit)
  173. mgr_ops->commit(subdrv_dev);
  174. }
  175. static void fimd_commit(struct device *dev)
  176. {
  177. struct fimd_context *ctx = get_fimd_context(dev);
  178. struct exynos_drm_panel_info *panel = ctx->panel;
  179. struct fb_videomode *timing = &panel->timing;
  180. struct fimd_driver_data *driver_data;
  181. struct platform_device *pdev = to_platform_device(dev);
  182. u32 val;
  183. driver_data = drm_fimd_get_driver_data(pdev);
  184. if (ctx->suspended)
  185. return;
  186. DRM_DEBUG_KMS("%s\n", __FILE__);
  187. /* setup polarity values from machine code. */
  188. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  189. /* setup vertical timing values. */
  190. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  191. VIDTCON0_VFPD(timing->lower_margin - 1) |
  192. VIDTCON0_VSPW(timing->vsync_len - 1);
  193. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  194. /* setup horizontal timing values. */
  195. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  196. VIDTCON1_HFPD(timing->right_margin - 1) |
  197. VIDTCON1_HSPW(timing->hsync_len - 1);
  198. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  199. /* setup horizontal and vertical display size. */
  200. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  201. VIDTCON2_HOZVAL(timing->xres - 1);
  202. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  203. /* setup clock source, clock divider, enable dma. */
  204. val = ctx->vidcon0;
  205. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  206. if (ctx->clkdiv > 1)
  207. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  208. else
  209. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  210. /*
  211. * fields of register with prefix '_F' would be updated
  212. * at vsync(same as dma start)
  213. */
  214. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  215. writel(val, ctx->regs + VIDCON0);
  216. }
  217. static int fimd_enable_vblank(struct device *dev)
  218. {
  219. struct fimd_context *ctx = get_fimd_context(dev);
  220. u32 val;
  221. DRM_DEBUG_KMS("%s\n", __FILE__);
  222. if (ctx->suspended)
  223. return -EPERM;
  224. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  225. val = readl(ctx->regs + VIDINTCON0);
  226. val |= VIDINTCON0_INT_ENABLE;
  227. val |= VIDINTCON0_INT_FRAME;
  228. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  229. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  230. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  231. val |= VIDINTCON0_FRAMESEL1_NONE;
  232. writel(val, ctx->regs + VIDINTCON0);
  233. }
  234. return 0;
  235. }
  236. static void fimd_disable_vblank(struct device *dev)
  237. {
  238. struct fimd_context *ctx = get_fimd_context(dev);
  239. u32 val;
  240. DRM_DEBUG_KMS("%s\n", __FILE__);
  241. if (ctx->suspended)
  242. return;
  243. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  244. val = readl(ctx->regs + VIDINTCON0);
  245. val &= ~VIDINTCON0_INT_FRAME;
  246. val &= ~VIDINTCON0_INT_ENABLE;
  247. writel(val, ctx->regs + VIDINTCON0);
  248. }
  249. }
  250. static void fimd_wait_for_vblank(struct device *dev)
  251. {
  252. struct fimd_context *ctx = get_fimd_context(dev);
  253. if (ctx->suspended)
  254. return;
  255. atomic_set(&ctx->wait_vsync_event, 1);
  256. /*
  257. * wait for FIMD to signal VSYNC interrupt or return after
  258. * timeout which is set to 50ms (refresh rate of 20).
  259. */
  260. if (!wait_event_timeout(ctx->wait_vsync_queue,
  261. !atomic_read(&ctx->wait_vsync_event),
  262. DRM_HZ/20))
  263. DRM_DEBUG_KMS("vblank wait timed out.\n");
  264. }
  265. static struct exynos_drm_manager_ops fimd_manager_ops = {
  266. .dpms = fimd_dpms,
  267. .apply = fimd_apply,
  268. .commit = fimd_commit,
  269. .enable_vblank = fimd_enable_vblank,
  270. .disable_vblank = fimd_disable_vblank,
  271. .wait_for_vblank = fimd_wait_for_vblank,
  272. };
  273. static void fimd_win_mode_set(struct device *dev,
  274. struct exynos_drm_overlay *overlay)
  275. {
  276. struct fimd_context *ctx = get_fimd_context(dev);
  277. struct fimd_win_data *win_data;
  278. int win;
  279. unsigned long offset;
  280. DRM_DEBUG_KMS("%s\n", __FILE__);
  281. if (!overlay) {
  282. dev_err(dev, "overlay is NULL\n");
  283. return;
  284. }
  285. win = overlay->zpos;
  286. if (win == DEFAULT_ZPOS)
  287. win = ctx->default_win;
  288. if (win < 0 || win > WINDOWS_NR)
  289. return;
  290. offset = overlay->fb_x * (overlay->bpp >> 3);
  291. offset += overlay->fb_y * overlay->pitch;
  292. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  293. win_data = &ctx->win_data[win];
  294. win_data->offset_x = overlay->crtc_x;
  295. win_data->offset_y = overlay->crtc_y;
  296. win_data->ovl_width = overlay->crtc_width;
  297. win_data->ovl_height = overlay->crtc_height;
  298. win_data->fb_width = overlay->fb_width;
  299. win_data->fb_height = overlay->fb_height;
  300. win_data->dma_addr = overlay->dma_addr[0] + offset;
  301. win_data->bpp = overlay->bpp;
  302. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  303. (overlay->bpp >> 3);
  304. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  305. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  306. win_data->offset_x, win_data->offset_y);
  307. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  308. win_data->ovl_width, win_data->ovl_height);
  309. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  310. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  311. overlay->fb_width, overlay->crtc_width);
  312. }
  313. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  314. {
  315. struct fimd_context *ctx = get_fimd_context(dev);
  316. struct fimd_win_data *win_data = &ctx->win_data[win];
  317. unsigned long val;
  318. DRM_DEBUG_KMS("%s\n", __FILE__);
  319. val = WINCONx_ENWIN;
  320. switch (win_data->bpp) {
  321. case 1:
  322. val |= WINCON0_BPPMODE_1BPP;
  323. val |= WINCONx_BITSWP;
  324. val |= WINCONx_BURSTLEN_4WORD;
  325. break;
  326. case 2:
  327. val |= WINCON0_BPPMODE_2BPP;
  328. val |= WINCONx_BITSWP;
  329. val |= WINCONx_BURSTLEN_8WORD;
  330. break;
  331. case 4:
  332. val |= WINCON0_BPPMODE_4BPP;
  333. val |= WINCONx_BITSWP;
  334. val |= WINCONx_BURSTLEN_8WORD;
  335. break;
  336. case 8:
  337. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  338. val |= WINCONx_BURSTLEN_8WORD;
  339. val |= WINCONx_BYTSWP;
  340. break;
  341. case 16:
  342. val |= WINCON0_BPPMODE_16BPP_565;
  343. val |= WINCONx_HAWSWP;
  344. val |= WINCONx_BURSTLEN_16WORD;
  345. break;
  346. case 24:
  347. val |= WINCON0_BPPMODE_24BPP_888;
  348. val |= WINCONx_WSWP;
  349. val |= WINCONx_BURSTLEN_16WORD;
  350. break;
  351. case 32:
  352. val |= WINCON1_BPPMODE_28BPP_A4888
  353. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  354. val |= WINCONx_WSWP;
  355. val |= WINCONx_BURSTLEN_16WORD;
  356. break;
  357. default:
  358. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  359. val |= WINCON0_BPPMODE_24BPP_888;
  360. val |= WINCONx_WSWP;
  361. val |= WINCONx_BURSTLEN_16WORD;
  362. break;
  363. }
  364. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  365. writel(val, ctx->regs + WINCON(win));
  366. }
  367. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  368. {
  369. struct fimd_context *ctx = get_fimd_context(dev);
  370. unsigned int keycon0 = 0, keycon1 = 0;
  371. DRM_DEBUG_KMS("%s\n", __FILE__);
  372. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  373. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  374. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  375. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  376. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  377. }
  378. static void fimd_win_commit(struct device *dev, int zpos)
  379. {
  380. struct fimd_context *ctx = get_fimd_context(dev);
  381. struct fimd_win_data *win_data;
  382. int win = zpos;
  383. unsigned long val, alpha, size;
  384. DRM_DEBUG_KMS("%s\n", __FILE__);
  385. if (ctx->suspended)
  386. return;
  387. if (win == DEFAULT_ZPOS)
  388. win = ctx->default_win;
  389. if (win < 0 || win > WINDOWS_NR)
  390. return;
  391. win_data = &ctx->win_data[win];
  392. /*
  393. * SHADOWCON register is used for enabling timing.
  394. *
  395. * for example, once only width value of a register is set,
  396. * if the dma is started then fimd hardware could malfunction so
  397. * with protect window setting, the register fields with prefix '_F'
  398. * wouldn't be updated at vsync also but updated once unprotect window
  399. * is set.
  400. */
  401. /* protect windows */
  402. val = readl(ctx->regs + SHADOWCON);
  403. val |= SHADOWCON_WINx_PROTECT(win);
  404. writel(val, ctx->regs + SHADOWCON);
  405. /* buffer start address */
  406. val = (unsigned long)win_data->dma_addr;
  407. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  408. /* buffer end address */
  409. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  410. val = (unsigned long)(win_data->dma_addr + size);
  411. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  412. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  413. (unsigned long)win_data->dma_addr, val, size);
  414. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  415. win_data->ovl_width, win_data->ovl_height);
  416. /* buffer size */
  417. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  418. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  419. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  420. /* OSD position */
  421. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  422. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  423. writel(val, ctx->regs + VIDOSD_A(win));
  424. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  425. win_data->ovl_width - 1) |
  426. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  427. win_data->ovl_height - 1);
  428. writel(val, ctx->regs + VIDOSD_B(win));
  429. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  430. win_data->offset_x, win_data->offset_y,
  431. win_data->offset_x + win_data->ovl_width - 1,
  432. win_data->offset_y + win_data->ovl_height - 1);
  433. /* hardware window 0 doesn't support alpha channel. */
  434. if (win != 0) {
  435. /* OSD alpha */
  436. alpha = VIDISD14C_ALPHA1_R(0xf) |
  437. VIDISD14C_ALPHA1_G(0xf) |
  438. VIDISD14C_ALPHA1_B(0xf);
  439. writel(alpha, ctx->regs + VIDOSD_C(win));
  440. }
  441. /* OSD size */
  442. if (win != 3 && win != 4) {
  443. u32 offset = VIDOSD_D(win);
  444. if (win == 0)
  445. offset = VIDOSD_C_SIZE_W0;
  446. val = win_data->ovl_width * win_data->ovl_height;
  447. writel(val, ctx->regs + offset);
  448. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  449. }
  450. fimd_win_set_pixfmt(dev, win);
  451. /* hardware window 0 doesn't support color key. */
  452. if (win != 0)
  453. fimd_win_set_colkey(dev, win);
  454. /* wincon */
  455. val = readl(ctx->regs + WINCON(win));
  456. val |= WINCONx_ENWIN;
  457. writel(val, ctx->regs + WINCON(win));
  458. /* Enable DMA channel and unprotect windows */
  459. val = readl(ctx->regs + SHADOWCON);
  460. val |= SHADOWCON_CHx_ENABLE(win);
  461. val &= ~SHADOWCON_WINx_PROTECT(win);
  462. writel(val, ctx->regs + SHADOWCON);
  463. win_data->enabled = true;
  464. }
  465. static void fimd_win_disable(struct device *dev, int zpos)
  466. {
  467. struct fimd_context *ctx = get_fimd_context(dev);
  468. struct fimd_win_data *win_data;
  469. int win = zpos;
  470. u32 val;
  471. DRM_DEBUG_KMS("%s\n", __FILE__);
  472. if (win == DEFAULT_ZPOS)
  473. win = ctx->default_win;
  474. if (win < 0 || win > WINDOWS_NR)
  475. return;
  476. win_data = &ctx->win_data[win];
  477. if (ctx->suspended) {
  478. /* do not resume this window*/
  479. win_data->resume = false;
  480. return;
  481. }
  482. /* protect windows */
  483. val = readl(ctx->regs + SHADOWCON);
  484. val |= SHADOWCON_WINx_PROTECT(win);
  485. writel(val, ctx->regs + SHADOWCON);
  486. /* wincon */
  487. val = readl(ctx->regs + WINCON(win));
  488. val &= ~WINCONx_ENWIN;
  489. writel(val, ctx->regs + WINCON(win));
  490. /* unprotect windows */
  491. val = readl(ctx->regs + SHADOWCON);
  492. val &= ~SHADOWCON_CHx_ENABLE(win);
  493. val &= ~SHADOWCON_WINx_PROTECT(win);
  494. writel(val, ctx->regs + SHADOWCON);
  495. win_data->enabled = false;
  496. }
  497. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  498. .mode_set = fimd_win_mode_set,
  499. .commit = fimd_win_commit,
  500. .disable = fimd_win_disable,
  501. };
  502. static struct exynos_drm_manager fimd_manager = {
  503. .pipe = -1,
  504. .ops = &fimd_manager_ops,
  505. .overlay_ops = &fimd_overlay_ops,
  506. .display_ops = &fimd_display_ops,
  507. };
  508. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  509. {
  510. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  511. struct drm_pending_vblank_event *e, *t;
  512. struct timeval now;
  513. unsigned long flags;
  514. spin_lock_irqsave(&drm_dev->event_lock, flags);
  515. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  516. base.link) {
  517. /* if event's pipe isn't same as crtc then ignore it. */
  518. if (crtc != e->pipe)
  519. continue;
  520. do_gettimeofday(&now);
  521. e->event.sequence = 0;
  522. e->event.tv_sec = now.tv_sec;
  523. e->event.tv_usec = now.tv_usec;
  524. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  525. wake_up_interruptible(&e->base.file_priv->event_wait);
  526. drm_vblank_put(drm_dev, crtc);
  527. }
  528. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  529. }
  530. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  531. {
  532. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  533. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  534. struct drm_device *drm_dev = subdrv->drm_dev;
  535. struct exynos_drm_manager *manager = subdrv->manager;
  536. u32 val;
  537. val = readl(ctx->regs + VIDINTCON1);
  538. if (val & VIDINTCON1_INT_FRAME)
  539. /* VSYNC interrupt */
  540. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  541. /* check the crtc is detached already from encoder */
  542. if (manager->pipe < 0)
  543. goto out;
  544. drm_handle_vblank(drm_dev, manager->pipe);
  545. fimd_finish_pageflip(drm_dev, manager->pipe);
  546. /* set wait vsync event to zero and wake up queue. */
  547. if (atomic_read(&ctx->wait_vsync_event)) {
  548. atomic_set(&ctx->wait_vsync_event, 0);
  549. DRM_WAKEUP(&ctx->wait_vsync_queue);
  550. }
  551. out:
  552. return IRQ_HANDLED;
  553. }
  554. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  555. {
  556. DRM_DEBUG_KMS("%s\n", __FILE__);
  557. /*
  558. * enable drm irq mode.
  559. * - with irq_enabled = 1, we can use the vblank feature.
  560. *
  561. * P.S. note that we wouldn't use drm irq handler but
  562. * just specific driver own one instead because
  563. * drm framework supports only one irq handler.
  564. */
  565. drm_dev->irq_enabled = 1;
  566. /*
  567. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  568. * by drm timer once a current process gives up ownership of
  569. * vblank event.(after drm_vblank_put function is called)
  570. */
  571. drm_dev->vblank_disable_allowed = 1;
  572. /* attach this sub driver to iommu mapping if supported. */
  573. if (is_drm_iommu_supported(drm_dev))
  574. drm_iommu_attach_device(drm_dev, dev);
  575. return 0;
  576. }
  577. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  578. {
  579. DRM_DEBUG_KMS("%s\n", __FILE__);
  580. /* detach this sub driver from iommu mapping if supported. */
  581. if (is_drm_iommu_supported(drm_dev))
  582. drm_iommu_detach_device(drm_dev, dev);
  583. }
  584. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  585. struct fb_videomode *timing)
  586. {
  587. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  588. u32 retrace;
  589. u32 clkdiv;
  590. u32 best_framerate = 0;
  591. u32 framerate;
  592. DRM_DEBUG_KMS("%s\n", __FILE__);
  593. retrace = timing->left_margin + timing->hsync_len +
  594. timing->right_margin + timing->xres;
  595. retrace *= timing->upper_margin + timing->vsync_len +
  596. timing->lower_margin + timing->yres;
  597. /* default framerate is 60Hz */
  598. if (!timing->refresh)
  599. timing->refresh = 60;
  600. clk /= retrace;
  601. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  602. int tmp;
  603. /* get best framerate */
  604. framerate = clk / clkdiv;
  605. tmp = timing->refresh - framerate;
  606. if (tmp < 0) {
  607. best_framerate = framerate;
  608. continue;
  609. } else {
  610. if (!best_framerate)
  611. best_framerate = framerate;
  612. else if (tmp < (best_framerate - framerate))
  613. best_framerate = framerate;
  614. break;
  615. }
  616. }
  617. return clkdiv;
  618. }
  619. static void fimd_clear_win(struct fimd_context *ctx, int win)
  620. {
  621. u32 val;
  622. DRM_DEBUG_KMS("%s\n", __FILE__);
  623. writel(0, ctx->regs + WINCON(win));
  624. writel(0, ctx->regs + VIDOSD_A(win));
  625. writel(0, ctx->regs + VIDOSD_B(win));
  626. writel(0, ctx->regs + VIDOSD_C(win));
  627. if (win == 1 || win == 2)
  628. writel(0, ctx->regs + VIDOSD_D(win));
  629. val = readl(ctx->regs + SHADOWCON);
  630. val &= ~SHADOWCON_WINx_PROTECT(win);
  631. writel(val, ctx->regs + SHADOWCON);
  632. }
  633. static int fimd_clock(struct fimd_context *ctx, bool enable)
  634. {
  635. DRM_DEBUG_KMS("%s\n", __FILE__);
  636. if (enable) {
  637. int ret;
  638. ret = clk_enable(ctx->bus_clk);
  639. if (ret < 0)
  640. return ret;
  641. ret = clk_enable(ctx->lcd_clk);
  642. if (ret < 0) {
  643. clk_disable(ctx->bus_clk);
  644. return ret;
  645. }
  646. } else {
  647. clk_disable(ctx->lcd_clk);
  648. clk_disable(ctx->bus_clk);
  649. }
  650. return 0;
  651. }
  652. static void fimd_window_suspend(struct device *dev)
  653. {
  654. struct fimd_context *ctx = get_fimd_context(dev);
  655. struct fimd_win_data *win_data;
  656. int i;
  657. for (i = 0; i < WINDOWS_NR; i++) {
  658. win_data = &ctx->win_data[i];
  659. win_data->resume = win_data->enabled;
  660. fimd_win_disable(dev, i);
  661. }
  662. fimd_wait_for_vblank(dev);
  663. }
  664. static void fimd_window_resume(struct device *dev)
  665. {
  666. struct fimd_context *ctx = get_fimd_context(dev);
  667. struct fimd_win_data *win_data;
  668. int i;
  669. for (i = 0; i < WINDOWS_NR; i++) {
  670. win_data = &ctx->win_data[i];
  671. win_data->enabled = win_data->resume;
  672. win_data->resume = false;
  673. }
  674. }
  675. static int fimd_activate(struct fimd_context *ctx, bool enable)
  676. {
  677. struct device *dev = ctx->subdrv.dev;
  678. if (enable) {
  679. int ret;
  680. ret = fimd_clock(ctx, true);
  681. if (ret < 0)
  682. return ret;
  683. ctx->suspended = false;
  684. /* if vblank was enabled status, enable it again. */
  685. if (test_and_clear_bit(0, &ctx->irq_flags))
  686. fimd_enable_vblank(dev);
  687. fimd_window_resume(dev);
  688. } else {
  689. fimd_window_suspend(dev);
  690. fimd_clock(ctx, false);
  691. ctx->suspended = true;
  692. }
  693. return 0;
  694. }
  695. static int __devinit fimd_probe(struct platform_device *pdev)
  696. {
  697. struct device *dev = &pdev->dev;
  698. struct fimd_context *ctx;
  699. struct exynos_drm_subdrv *subdrv;
  700. struct exynos_drm_fimd_pdata *pdata;
  701. struct exynos_drm_panel_info *panel;
  702. struct resource *res;
  703. int win;
  704. int ret = -EINVAL;
  705. DRM_DEBUG_KMS("%s\n", __FILE__);
  706. pdata = pdev->dev.platform_data;
  707. if (!pdata) {
  708. dev_err(dev, "no platform data specified\n");
  709. return -EINVAL;
  710. }
  711. panel = &pdata->panel;
  712. if (!panel) {
  713. dev_err(dev, "panel is null.\n");
  714. return -EINVAL;
  715. }
  716. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  717. if (!ctx)
  718. return -ENOMEM;
  719. ctx->bus_clk = devm_clk_get(dev, "fimd");
  720. if (IS_ERR(ctx->bus_clk)) {
  721. dev_err(dev, "failed to get bus clock\n");
  722. return PTR_ERR(ctx->bus_clk);
  723. }
  724. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  725. if (IS_ERR(ctx->lcd_clk)) {
  726. dev_err(dev, "failed to get lcd clock\n");
  727. return PTR_ERR(ctx->lcd_clk);
  728. }
  729. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  730. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  731. if (!ctx->regs) {
  732. dev_err(dev, "failed to map registers\n");
  733. return -ENXIO;
  734. }
  735. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  736. if (!res) {
  737. dev_err(dev, "irq request failed.\n");
  738. return -ENXIO;
  739. }
  740. ctx->irq = res->start;
  741. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  742. 0, "drm_fimd", ctx);
  743. if (ret) {
  744. dev_err(dev, "irq request failed.\n");
  745. return ret;
  746. }
  747. ctx->vidcon0 = pdata->vidcon0;
  748. ctx->vidcon1 = pdata->vidcon1;
  749. ctx->default_win = pdata->default_win;
  750. ctx->panel = panel;
  751. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  752. atomic_set(&ctx->wait_vsync_event, 0);
  753. subdrv = &ctx->subdrv;
  754. subdrv->dev = dev;
  755. subdrv->manager = &fimd_manager;
  756. subdrv->probe = fimd_subdrv_probe;
  757. subdrv->remove = fimd_subdrv_remove;
  758. mutex_init(&ctx->lock);
  759. platform_set_drvdata(pdev, ctx);
  760. pm_runtime_enable(dev);
  761. pm_runtime_get_sync(dev);
  762. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  763. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  764. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  765. panel->timing.pixclock, ctx->clkdiv);
  766. for (win = 0; win < WINDOWS_NR; win++)
  767. fimd_clear_win(ctx, win);
  768. exynos_drm_subdrv_register(subdrv);
  769. return 0;
  770. }
  771. static int __devexit fimd_remove(struct platform_device *pdev)
  772. {
  773. struct device *dev = &pdev->dev;
  774. struct fimd_context *ctx = platform_get_drvdata(pdev);
  775. DRM_DEBUG_KMS("%s\n", __FILE__);
  776. exynos_drm_subdrv_unregister(&ctx->subdrv);
  777. if (ctx->suspended)
  778. goto out;
  779. clk_disable(ctx->lcd_clk);
  780. clk_disable(ctx->bus_clk);
  781. pm_runtime_set_suspended(dev);
  782. pm_runtime_put_sync(dev);
  783. out:
  784. pm_runtime_disable(dev);
  785. return 0;
  786. }
  787. #ifdef CONFIG_PM_SLEEP
  788. static int fimd_suspend(struct device *dev)
  789. {
  790. struct fimd_context *ctx = get_fimd_context(dev);
  791. /*
  792. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  793. * called here, an error would be returned by that interface
  794. * because the usage_count of pm runtime is more than 1.
  795. */
  796. if (!pm_runtime_suspended(dev))
  797. return fimd_activate(ctx, false);
  798. return 0;
  799. }
  800. static int fimd_resume(struct device *dev)
  801. {
  802. struct fimd_context *ctx = get_fimd_context(dev);
  803. /*
  804. * if entered to sleep when lcd panel was on, the usage_count
  805. * of pm runtime would still be 1 so in this case, fimd driver
  806. * should be on directly not drawing on pm runtime interface.
  807. */
  808. if (pm_runtime_suspended(dev)) {
  809. int ret;
  810. ret = fimd_activate(ctx, true);
  811. if (ret < 0)
  812. return ret;
  813. /*
  814. * in case of dpms on(standby), fimd_apply function will
  815. * be called by encoder's dpms callback to update fimd's
  816. * registers but in case of sleep wakeup, it's not.
  817. * so fimd_apply function should be called at here.
  818. */
  819. fimd_apply(dev);
  820. }
  821. return 0;
  822. }
  823. #endif
  824. #ifdef CONFIG_PM_RUNTIME
  825. static int fimd_runtime_suspend(struct device *dev)
  826. {
  827. struct fimd_context *ctx = get_fimd_context(dev);
  828. DRM_DEBUG_KMS("%s\n", __FILE__);
  829. return fimd_activate(ctx, false);
  830. }
  831. static int fimd_runtime_resume(struct device *dev)
  832. {
  833. struct fimd_context *ctx = get_fimd_context(dev);
  834. DRM_DEBUG_KMS("%s\n", __FILE__);
  835. return fimd_activate(ctx, true);
  836. }
  837. #endif
  838. static struct platform_device_id fimd_driver_ids[] = {
  839. {
  840. .name = "exynos4-fb",
  841. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  842. }, {
  843. .name = "exynos5-fb",
  844. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  845. },
  846. {},
  847. };
  848. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  849. static const struct dev_pm_ops fimd_pm_ops = {
  850. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  851. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  852. };
  853. struct platform_driver fimd_driver = {
  854. .probe = fimd_probe,
  855. .remove = __devexit_p(fimd_remove),
  856. .id_table = fimd_driver_ids,
  857. .driver = {
  858. .name = "exynos4-fb",
  859. .owner = THIS_MODULE,
  860. .pm = &fimd_pm_ops,
  861. },
  862. };