omap-serial.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #define OMAP_MAX_HSUART_PORTS 6
  44. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  45. #define OMAP_UART_REV_42 0x0402
  46. #define OMAP_UART_REV_46 0x0406
  47. #define OMAP_UART_REV_52 0x0502
  48. #define OMAP_UART_REV_63 0x0603
  49. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  50. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  51. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  52. /* SCR register bitmasks */
  53. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  54. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  55. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  56. /* FCR register bitmasks */
  57. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  58. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  59. /* MVR register bitmasks */
  60. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  61. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  62. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  63. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  64. #define OMAP_UART_MVR_MAJ_MASK 0x700
  65. #define OMAP_UART_MVR_MAJ_SHIFT 8
  66. #define OMAP_UART_MVR_MIN_MASK 0x3f
  67. #define OMAP_UART_DMA_CH_FREE -1
  68. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  69. #define OMAP_MODE13X_SPEED 230400
  70. /* WER = 0x7F
  71. * Enable module level wakeup in WER reg
  72. */
  73. #define OMAP_UART_WER_MOD_WKUP 0X7F
  74. /* Enable XON/XOFF flow control on output */
  75. #define OMAP_UART_SW_TX 0x08
  76. /* Enable XON/XOFF flow control on input */
  77. #define OMAP_UART_SW_RX 0x02
  78. #define OMAP_UART_SW_CLR 0xF0
  79. #define OMAP_UART_TCR_TRIG 0x0F
  80. struct uart_omap_dma {
  81. u8 uart_dma_tx;
  82. u8 uart_dma_rx;
  83. int rx_dma_channel;
  84. int tx_dma_channel;
  85. dma_addr_t rx_buf_dma_phys;
  86. dma_addr_t tx_buf_dma_phys;
  87. unsigned int uart_base;
  88. /*
  89. * Buffer for rx dma.It is not required for tx because the buffer
  90. * comes from port structure.
  91. */
  92. unsigned char *rx_buf;
  93. unsigned int prev_rx_dma_pos;
  94. int tx_buf_size;
  95. int tx_dma_used;
  96. int rx_dma_used;
  97. spinlock_t tx_lock;
  98. spinlock_t rx_lock;
  99. /* timer to poll activity on rx dma */
  100. struct timer_list rx_timer;
  101. unsigned int rx_buf_size;
  102. unsigned int rx_poll_rate;
  103. unsigned int rx_timeout;
  104. };
  105. struct uart_omap_port {
  106. struct uart_port port;
  107. struct uart_omap_dma uart_dma;
  108. struct device *dev;
  109. unsigned char ier;
  110. unsigned char lcr;
  111. unsigned char mcr;
  112. unsigned char fcr;
  113. unsigned char efr;
  114. unsigned char dll;
  115. unsigned char dlh;
  116. unsigned char mdr1;
  117. unsigned char scr;
  118. int use_dma;
  119. /*
  120. * Some bits in registers are cleared on a read, so they must
  121. * be saved whenever the register is read but the bits will not
  122. * be immediately processed.
  123. */
  124. unsigned int lsr_break_flag;
  125. unsigned char msr_saved_flags;
  126. char name[20];
  127. unsigned long port_activity;
  128. int context_loss_cnt;
  129. u32 errata;
  130. u8 wakeups_enabled;
  131. int DTR_gpio;
  132. int DTR_inverted;
  133. int DTR_active;
  134. struct pm_qos_request pm_qos_request;
  135. u32 latency;
  136. u32 calc_latency;
  137. struct work_struct qos_work;
  138. struct pinctrl *pins;
  139. bool is_suspending;
  140. };
  141. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  142. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  143. /* Forward declaration of functions */
  144. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  145. static struct workqueue_struct *serial_omap_uart_wq;
  146. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  147. {
  148. offset <<= up->port.regshift;
  149. return readw(up->port.membase + offset);
  150. }
  151. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  152. {
  153. offset <<= up->port.regshift;
  154. writew(value, up->port.membase + offset);
  155. }
  156. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  157. {
  158. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  159. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  160. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  161. serial_out(up, UART_FCR, 0);
  162. }
  163. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  164. {
  165. struct omap_uart_port_info *pdata = up->dev->platform_data;
  166. if (!pdata || !pdata->get_context_loss_count)
  167. return 0;
  168. return pdata->get_context_loss_count(up->dev);
  169. }
  170. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  171. {
  172. struct omap_uart_port_info *pdata = up->dev->platform_data;
  173. if (!pdata || !pdata->set_forceidle)
  174. return;
  175. pdata->set_forceidle(up->dev);
  176. }
  177. static void serial_omap_set_noidle(struct uart_omap_port *up)
  178. {
  179. struct omap_uart_port_info *pdata = up->dev->platform_data;
  180. if (!pdata || !pdata->set_noidle)
  181. return;
  182. pdata->set_noidle(up->dev);
  183. }
  184. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  185. {
  186. struct omap_uart_port_info *pdata = up->dev->platform_data;
  187. if (!pdata || !pdata->enable_wakeup)
  188. return;
  189. pdata->enable_wakeup(up->dev, enable);
  190. }
  191. /*
  192. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  193. * @port: uart port info
  194. * @baud: baudrate for which mode needs to be determined
  195. *
  196. * Returns true if baud rate is MODE16X and false if MODE13X
  197. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  198. * and Error Rates" determines modes not for all common baud rates.
  199. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  200. * table it's determined as 13x.
  201. */
  202. static bool
  203. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  204. {
  205. unsigned int n13 = port->uartclk / (13 * baud);
  206. unsigned int n16 = port->uartclk / (16 * baud);
  207. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  208. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  209. if(baudAbsDiff13 < 0)
  210. baudAbsDiff13 = -baudAbsDiff13;
  211. if(baudAbsDiff16 < 0)
  212. baudAbsDiff16 = -baudAbsDiff16;
  213. return (baudAbsDiff13 > baudAbsDiff16);
  214. }
  215. /*
  216. * serial_omap_get_divisor - calculate divisor value
  217. * @port: uart port info
  218. * @baud: baudrate for which divisor needs to be calculated.
  219. */
  220. static unsigned int
  221. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  222. {
  223. unsigned int divisor;
  224. if (!serial_omap_baud_is_mode16(port, baud))
  225. divisor = 13;
  226. else
  227. divisor = 16;
  228. return port->uartclk/(baud * divisor);
  229. }
  230. static void serial_omap_enable_ms(struct uart_port *port)
  231. {
  232. struct uart_omap_port *up = to_uart_omap_port(port);
  233. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  234. pm_runtime_get_sync(up->dev);
  235. up->ier |= UART_IER_MSI;
  236. serial_out(up, UART_IER, up->ier);
  237. pm_runtime_mark_last_busy(up->dev);
  238. pm_runtime_put_autosuspend(up->dev);
  239. }
  240. static void serial_omap_stop_tx(struct uart_port *port)
  241. {
  242. struct uart_omap_port *up = to_uart_omap_port(port);
  243. pm_runtime_get_sync(up->dev);
  244. if (up->ier & UART_IER_THRI) {
  245. up->ier &= ~UART_IER_THRI;
  246. serial_out(up, UART_IER, up->ier);
  247. }
  248. serial_omap_set_forceidle(up);
  249. pm_runtime_mark_last_busy(up->dev);
  250. pm_runtime_put_autosuspend(up->dev);
  251. }
  252. static void serial_omap_stop_rx(struct uart_port *port)
  253. {
  254. struct uart_omap_port *up = to_uart_omap_port(port);
  255. pm_runtime_get_sync(up->dev);
  256. up->ier &= ~UART_IER_RLSI;
  257. up->port.read_status_mask &= ~UART_LSR_DR;
  258. serial_out(up, UART_IER, up->ier);
  259. pm_runtime_mark_last_busy(up->dev);
  260. pm_runtime_put_autosuspend(up->dev);
  261. }
  262. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  263. {
  264. struct circ_buf *xmit = &up->port.state->xmit;
  265. int count;
  266. if (up->port.x_char) {
  267. serial_out(up, UART_TX, up->port.x_char);
  268. up->port.icount.tx++;
  269. up->port.x_char = 0;
  270. return;
  271. }
  272. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  273. serial_omap_stop_tx(&up->port);
  274. return;
  275. }
  276. count = up->port.fifosize / 4;
  277. do {
  278. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  279. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  280. up->port.icount.tx++;
  281. if (uart_circ_empty(xmit))
  282. break;
  283. } while (--count > 0);
  284. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  285. spin_unlock(&up->port.lock);
  286. uart_write_wakeup(&up->port);
  287. spin_lock(&up->port.lock);
  288. }
  289. if (uart_circ_empty(xmit))
  290. serial_omap_stop_tx(&up->port);
  291. }
  292. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  293. {
  294. if (!(up->ier & UART_IER_THRI)) {
  295. up->ier |= UART_IER_THRI;
  296. serial_out(up, UART_IER, up->ier);
  297. }
  298. }
  299. static void serial_omap_start_tx(struct uart_port *port)
  300. {
  301. struct uart_omap_port *up = to_uart_omap_port(port);
  302. pm_runtime_get_sync(up->dev);
  303. serial_omap_enable_ier_thri(up);
  304. serial_omap_set_noidle(up);
  305. pm_runtime_mark_last_busy(up->dev);
  306. pm_runtime_put_autosuspend(up->dev);
  307. }
  308. static void serial_omap_throttle(struct uart_port *port)
  309. {
  310. struct uart_omap_port *up = to_uart_omap_port(port);
  311. unsigned long flags;
  312. pm_runtime_get_sync(up->dev);
  313. spin_lock_irqsave(&up->port.lock, flags);
  314. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  315. serial_out(up, UART_IER, up->ier);
  316. spin_unlock_irqrestore(&up->port.lock, flags);
  317. pm_runtime_mark_last_busy(up->dev);
  318. pm_runtime_put_autosuspend(up->dev);
  319. }
  320. static void serial_omap_unthrottle(struct uart_port *port)
  321. {
  322. struct uart_omap_port *up = to_uart_omap_port(port);
  323. unsigned long flags;
  324. pm_runtime_get_sync(up->dev);
  325. spin_lock_irqsave(&up->port.lock, flags);
  326. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  327. serial_out(up, UART_IER, up->ier);
  328. spin_unlock_irqrestore(&up->port.lock, flags);
  329. pm_runtime_mark_last_busy(up->dev);
  330. pm_runtime_put_autosuspend(up->dev);
  331. }
  332. static unsigned int check_modem_status(struct uart_omap_port *up)
  333. {
  334. unsigned int status;
  335. status = serial_in(up, UART_MSR);
  336. status |= up->msr_saved_flags;
  337. up->msr_saved_flags = 0;
  338. if ((status & UART_MSR_ANY_DELTA) == 0)
  339. return status;
  340. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  341. up->port.state != NULL) {
  342. if (status & UART_MSR_TERI)
  343. up->port.icount.rng++;
  344. if (status & UART_MSR_DDSR)
  345. up->port.icount.dsr++;
  346. if (status & UART_MSR_DDCD)
  347. uart_handle_dcd_change
  348. (&up->port, status & UART_MSR_DCD);
  349. if (status & UART_MSR_DCTS)
  350. uart_handle_cts_change
  351. (&up->port, status & UART_MSR_CTS);
  352. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  353. }
  354. return status;
  355. }
  356. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  357. {
  358. unsigned int flag;
  359. unsigned char ch = 0;
  360. if (likely(lsr & UART_LSR_DR))
  361. ch = serial_in(up, UART_RX);
  362. up->port.icount.rx++;
  363. flag = TTY_NORMAL;
  364. if (lsr & UART_LSR_BI) {
  365. flag = TTY_BREAK;
  366. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  367. up->port.icount.brk++;
  368. /*
  369. * We do the SysRQ and SAK checking
  370. * here because otherwise the break
  371. * may get masked by ignore_status_mask
  372. * or read_status_mask.
  373. */
  374. if (uart_handle_break(&up->port))
  375. return;
  376. }
  377. if (lsr & UART_LSR_PE) {
  378. flag = TTY_PARITY;
  379. up->port.icount.parity++;
  380. }
  381. if (lsr & UART_LSR_FE) {
  382. flag = TTY_FRAME;
  383. up->port.icount.frame++;
  384. }
  385. if (lsr & UART_LSR_OE)
  386. up->port.icount.overrun++;
  387. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  388. if (up->port.line == up->port.cons->index) {
  389. /* Recover the break flag from console xmit */
  390. lsr |= up->lsr_break_flag;
  391. }
  392. #endif
  393. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  394. }
  395. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  396. {
  397. unsigned char ch = 0;
  398. unsigned int flag;
  399. if (!(lsr & UART_LSR_DR))
  400. return;
  401. ch = serial_in(up, UART_RX);
  402. flag = TTY_NORMAL;
  403. up->port.icount.rx++;
  404. if (uart_handle_sysrq_char(&up->port, ch))
  405. return;
  406. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  407. }
  408. /**
  409. * serial_omap_irq() - This handles the interrupt from one port
  410. * @irq: uart port irq number
  411. * @dev_id: uart port info
  412. */
  413. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  414. {
  415. struct uart_omap_port *up = dev_id;
  416. unsigned int iir, lsr;
  417. unsigned int type;
  418. irqreturn_t ret = IRQ_NONE;
  419. int max_count = 256;
  420. spin_lock(&up->port.lock);
  421. pm_runtime_get_sync(up->dev);
  422. do {
  423. iir = serial_in(up, UART_IIR);
  424. if (iir & UART_IIR_NO_INT)
  425. break;
  426. ret = IRQ_HANDLED;
  427. lsr = serial_in(up, UART_LSR);
  428. /* extract IRQ type from IIR register */
  429. type = iir & 0x3e;
  430. switch (type) {
  431. case UART_IIR_MSI:
  432. check_modem_status(up);
  433. break;
  434. case UART_IIR_THRI:
  435. transmit_chars(up, lsr);
  436. break;
  437. case UART_IIR_RX_TIMEOUT:
  438. /* FALLTHROUGH */
  439. case UART_IIR_RDI:
  440. serial_omap_rdi(up, lsr);
  441. break;
  442. case UART_IIR_RLSI:
  443. serial_omap_rlsi(up, lsr);
  444. break;
  445. case UART_IIR_CTS_RTS_DSR:
  446. /* simply try again */
  447. break;
  448. case UART_IIR_XOFF:
  449. /* FALLTHROUGH */
  450. default:
  451. break;
  452. }
  453. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  454. spin_unlock(&up->port.lock);
  455. tty_flip_buffer_push(&up->port.state->port);
  456. pm_runtime_mark_last_busy(up->dev);
  457. pm_runtime_put_autosuspend(up->dev);
  458. up->port_activity = jiffies;
  459. return ret;
  460. }
  461. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  462. {
  463. struct uart_omap_port *up = to_uart_omap_port(port);
  464. unsigned long flags = 0;
  465. unsigned int ret = 0;
  466. pm_runtime_get_sync(up->dev);
  467. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  468. spin_lock_irqsave(&up->port.lock, flags);
  469. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  470. spin_unlock_irqrestore(&up->port.lock, flags);
  471. pm_runtime_mark_last_busy(up->dev);
  472. pm_runtime_put_autosuspend(up->dev);
  473. return ret;
  474. }
  475. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  476. {
  477. struct uart_omap_port *up = to_uart_omap_port(port);
  478. unsigned int status;
  479. unsigned int ret = 0;
  480. pm_runtime_get_sync(up->dev);
  481. status = check_modem_status(up);
  482. pm_runtime_mark_last_busy(up->dev);
  483. pm_runtime_put_autosuspend(up->dev);
  484. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  485. if (status & UART_MSR_DCD)
  486. ret |= TIOCM_CAR;
  487. if (status & UART_MSR_RI)
  488. ret |= TIOCM_RNG;
  489. if (status & UART_MSR_DSR)
  490. ret |= TIOCM_DSR;
  491. if (status & UART_MSR_CTS)
  492. ret |= TIOCM_CTS;
  493. return ret;
  494. }
  495. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  496. {
  497. struct uart_omap_port *up = to_uart_omap_port(port);
  498. unsigned char mcr = 0, old_mcr;
  499. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  500. if (mctrl & TIOCM_RTS)
  501. mcr |= UART_MCR_RTS;
  502. if (mctrl & TIOCM_DTR)
  503. mcr |= UART_MCR_DTR;
  504. if (mctrl & TIOCM_OUT1)
  505. mcr |= UART_MCR_OUT1;
  506. if (mctrl & TIOCM_OUT2)
  507. mcr |= UART_MCR_OUT2;
  508. if (mctrl & TIOCM_LOOP)
  509. mcr |= UART_MCR_LOOP;
  510. pm_runtime_get_sync(up->dev);
  511. old_mcr = serial_in(up, UART_MCR);
  512. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  513. UART_MCR_DTR | UART_MCR_RTS);
  514. up->mcr = old_mcr | mcr;
  515. serial_out(up, UART_MCR, up->mcr);
  516. pm_runtime_mark_last_busy(up->dev);
  517. pm_runtime_put_autosuspend(up->dev);
  518. if (gpio_is_valid(up->DTR_gpio) &&
  519. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  520. up->DTR_active = !up->DTR_active;
  521. if (gpio_cansleep(up->DTR_gpio))
  522. schedule_work(&up->qos_work);
  523. else
  524. gpio_set_value(up->DTR_gpio,
  525. up->DTR_active != up->DTR_inverted);
  526. }
  527. }
  528. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  529. {
  530. struct uart_omap_port *up = to_uart_omap_port(port);
  531. unsigned long flags = 0;
  532. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  533. pm_runtime_get_sync(up->dev);
  534. spin_lock_irqsave(&up->port.lock, flags);
  535. if (break_state == -1)
  536. up->lcr |= UART_LCR_SBC;
  537. else
  538. up->lcr &= ~UART_LCR_SBC;
  539. serial_out(up, UART_LCR, up->lcr);
  540. spin_unlock_irqrestore(&up->port.lock, flags);
  541. pm_runtime_mark_last_busy(up->dev);
  542. pm_runtime_put_autosuspend(up->dev);
  543. }
  544. static int serial_omap_startup(struct uart_port *port)
  545. {
  546. struct uart_omap_port *up = to_uart_omap_port(port);
  547. unsigned long flags = 0;
  548. int retval;
  549. /*
  550. * Allocate the IRQ
  551. */
  552. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  553. up->name, up);
  554. if (retval)
  555. return retval;
  556. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  557. pm_runtime_get_sync(up->dev);
  558. /*
  559. * Clear the FIFO buffers and disable them.
  560. * (they will be reenabled in set_termios())
  561. */
  562. serial_omap_clear_fifos(up);
  563. /* For Hardware flow control */
  564. serial_out(up, UART_MCR, UART_MCR_RTS);
  565. /*
  566. * Clear the interrupt registers.
  567. */
  568. (void) serial_in(up, UART_LSR);
  569. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  570. (void) serial_in(up, UART_RX);
  571. (void) serial_in(up, UART_IIR);
  572. (void) serial_in(up, UART_MSR);
  573. /*
  574. * Now, initialize the UART
  575. */
  576. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  577. spin_lock_irqsave(&up->port.lock, flags);
  578. /*
  579. * Most PC uarts need OUT2 raised to enable interrupts.
  580. */
  581. up->port.mctrl |= TIOCM_OUT2;
  582. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  583. spin_unlock_irqrestore(&up->port.lock, flags);
  584. up->msr_saved_flags = 0;
  585. /*
  586. * Finally, enable interrupts. Note: Modem status interrupts
  587. * are set via set_termios(), which will be occurring imminently
  588. * anyway, so we don't enable them here.
  589. */
  590. up->ier = UART_IER_RLSI | UART_IER_RDI;
  591. serial_out(up, UART_IER, up->ier);
  592. /* Enable module level wake up */
  593. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  594. pm_runtime_mark_last_busy(up->dev);
  595. pm_runtime_put_autosuspend(up->dev);
  596. up->port_activity = jiffies;
  597. return 0;
  598. }
  599. static void serial_omap_shutdown(struct uart_port *port)
  600. {
  601. struct uart_omap_port *up = to_uart_omap_port(port);
  602. unsigned long flags = 0;
  603. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  604. pm_runtime_get_sync(up->dev);
  605. /*
  606. * Disable interrupts from this port
  607. */
  608. up->ier = 0;
  609. serial_out(up, UART_IER, 0);
  610. spin_lock_irqsave(&up->port.lock, flags);
  611. up->port.mctrl &= ~TIOCM_OUT2;
  612. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  613. spin_unlock_irqrestore(&up->port.lock, flags);
  614. /*
  615. * Disable break condition and FIFOs
  616. */
  617. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  618. serial_omap_clear_fifos(up);
  619. /*
  620. * Read data port to reset things, and then free the irq
  621. */
  622. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  623. (void) serial_in(up, UART_RX);
  624. pm_runtime_mark_last_busy(up->dev);
  625. pm_runtime_put_autosuspend(up->dev);
  626. free_irq(up->port.irq, up);
  627. }
  628. static void serial_omap_uart_qos_work(struct work_struct *work)
  629. {
  630. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  631. qos_work);
  632. pm_qos_update_request(&up->pm_qos_request, up->latency);
  633. if (gpio_is_valid(up->DTR_gpio))
  634. gpio_set_value_cansleep(up->DTR_gpio,
  635. up->DTR_active != up->DTR_inverted);
  636. }
  637. static void
  638. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  639. struct ktermios *old)
  640. {
  641. struct uart_omap_port *up = to_uart_omap_port(port);
  642. unsigned char cval = 0;
  643. unsigned long flags = 0;
  644. unsigned int baud, quot;
  645. switch (termios->c_cflag & CSIZE) {
  646. case CS5:
  647. cval = UART_LCR_WLEN5;
  648. break;
  649. case CS6:
  650. cval = UART_LCR_WLEN6;
  651. break;
  652. case CS7:
  653. cval = UART_LCR_WLEN7;
  654. break;
  655. default:
  656. case CS8:
  657. cval = UART_LCR_WLEN8;
  658. break;
  659. }
  660. if (termios->c_cflag & CSTOPB)
  661. cval |= UART_LCR_STOP;
  662. if (termios->c_cflag & PARENB)
  663. cval |= UART_LCR_PARITY;
  664. if (!(termios->c_cflag & PARODD))
  665. cval |= UART_LCR_EPAR;
  666. if (termios->c_cflag & CMSPAR)
  667. cval |= UART_LCR_SPAR;
  668. /*
  669. * Ask the core to calculate the divisor for us.
  670. */
  671. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  672. quot = serial_omap_get_divisor(port, baud);
  673. /* calculate wakeup latency constraint */
  674. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  675. up->latency = up->calc_latency;
  676. schedule_work(&up->qos_work);
  677. up->dll = quot & 0xff;
  678. up->dlh = quot >> 8;
  679. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  680. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  681. UART_FCR_ENABLE_FIFO;
  682. /*
  683. * Ok, we're now changing the port state. Do it with
  684. * interrupts disabled.
  685. */
  686. pm_runtime_get_sync(up->dev);
  687. spin_lock_irqsave(&up->port.lock, flags);
  688. /*
  689. * Update the per-port timeout.
  690. */
  691. uart_update_timeout(port, termios->c_cflag, baud);
  692. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  693. if (termios->c_iflag & INPCK)
  694. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  695. if (termios->c_iflag & (BRKINT | PARMRK))
  696. up->port.read_status_mask |= UART_LSR_BI;
  697. /*
  698. * Characters to ignore
  699. */
  700. up->port.ignore_status_mask = 0;
  701. if (termios->c_iflag & IGNPAR)
  702. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  703. if (termios->c_iflag & IGNBRK) {
  704. up->port.ignore_status_mask |= UART_LSR_BI;
  705. /*
  706. * If we're ignoring parity and break indicators,
  707. * ignore overruns too (for real raw support).
  708. */
  709. if (termios->c_iflag & IGNPAR)
  710. up->port.ignore_status_mask |= UART_LSR_OE;
  711. }
  712. /*
  713. * ignore all characters if CREAD is not set
  714. */
  715. if ((termios->c_cflag & CREAD) == 0)
  716. up->port.ignore_status_mask |= UART_LSR_DR;
  717. /*
  718. * Modem status interrupts
  719. */
  720. up->ier &= ~UART_IER_MSI;
  721. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  722. up->ier |= UART_IER_MSI;
  723. serial_out(up, UART_IER, up->ier);
  724. serial_out(up, UART_LCR, cval); /* reset DLAB */
  725. up->lcr = cval;
  726. up->scr = 0;
  727. /* FIFOs and DMA Settings */
  728. /* FCR can be changed only when the
  729. * baud clock is not running
  730. * DLL_REG and DLH_REG set to 0.
  731. */
  732. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  733. serial_out(up, UART_DLL, 0);
  734. serial_out(up, UART_DLM, 0);
  735. serial_out(up, UART_LCR, 0);
  736. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  737. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  738. up->efr &= ~UART_EFR_SCD;
  739. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  740. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  741. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  742. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  743. /* FIFO ENABLE, DMA MODE */
  744. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  745. /*
  746. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  747. * sets Enables the granularity of 1 for TRIGGER RX
  748. * level. Along with setting RX FIFO trigger level
  749. * to 1 (as noted below, 16 characters) and TLR[3:0]
  750. * to zero this will result RX FIFO threshold level
  751. * to 1 character, instead of 16 as noted in comment
  752. * below.
  753. */
  754. /* Set receive FIFO threshold to 16 characters and
  755. * transmit FIFO threshold to 16 spaces
  756. */
  757. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  758. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  759. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  760. UART_FCR_ENABLE_FIFO;
  761. serial_out(up, UART_FCR, up->fcr);
  762. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  763. serial_out(up, UART_OMAP_SCR, up->scr);
  764. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  765. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  766. serial_out(up, UART_MCR, up->mcr);
  767. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  768. serial_out(up, UART_EFR, up->efr);
  769. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  770. /* Protocol, Baud Rate, and Interrupt Settings */
  771. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  772. serial_omap_mdr1_errataset(up, up->mdr1);
  773. else
  774. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  775. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  776. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  777. serial_out(up, UART_LCR, 0);
  778. serial_out(up, UART_IER, 0);
  779. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  780. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  781. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  782. serial_out(up, UART_LCR, 0);
  783. serial_out(up, UART_IER, up->ier);
  784. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  785. serial_out(up, UART_EFR, up->efr);
  786. serial_out(up, UART_LCR, cval);
  787. if (!serial_omap_baud_is_mode16(port, baud))
  788. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  789. else
  790. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  791. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  792. serial_omap_mdr1_errataset(up, up->mdr1);
  793. else
  794. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  795. /* Configure flow control */
  796. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  797. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  798. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  799. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  800. /* Enable access to TCR/TLR */
  801. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  802. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  803. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  804. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  805. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  806. /* Enable AUTORTS and AUTOCTS */
  807. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  808. /* Ensure MCR RTS is asserted */
  809. up->mcr |= UART_MCR_RTS;
  810. } else {
  811. /* Disable AUTORTS and AUTOCTS */
  812. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  813. }
  814. if (up->port.flags & UPF_SOFT_FLOW) {
  815. /* clear SW control mode bits */
  816. up->efr &= OMAP_UART_SW_CLR;
  817. /*
  818. * IXON Flag:
  819. * Enable XON/XOFF flow control on input.
  820. * Receiver compares XON1, XOFF1.
  821. */
  822. if (termios->c_iflag & IXON)
  823. up->efr |= OMAP_UART_SW_RX;
  824. /*
  825. * IXOFF Flag:
  826. * Enable XON/XOFF flow control on output.
  827. * Transmit XON1, XOFF1
  828. */
  829. if (termios->c_iflag & IXOFF)
  830. up->efr |= OMAP_UART_SW_TX;
  831. /*
  832. * IXANY Flag:
  833. * Enable any character to restart output.
  834. * Operation resumes after receiving any
  835. * character after recognition of the XOFF character
  836. */
  837. if (termios->c_iflag & IXANY)
  838. up->mcr |= UART_MCR_XONANY;
  839. else
  840. up->mcr &= ~UART_MCR_XONANY;
  841. }
  842. serial_out(up, UART_MCR, up->mcr);
  843. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  844. serial_out(up, UART_EFR, up->efr);
  845. serial_out(up, UART_LCR, up->lcr);
  846. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  847. spin_unlock_irqrestore(&up->port.lock, flags);
  848. pm_runtime_mark_last_busy(up->dev);
  849. pm_runtime_put_autosuspend(up->dev);
  850. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  851. }
  852. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  853. {
  854. struct uart_omap_port *up = to_uart_omap_port(port);
  855. serial_omap_enable_wakeup(up, state);
  856. return 0;
  857. }
  858. static void
  859. serial_omap_pm(struct uart_port *port, unsigned int state,
  860. unsigned int oldstate)
  861. {
  862. struct uart_omap_port *up = to_uart_omap_port(port);
  863. unsigned char efr;
  864. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  865. pm_runtime_get_sync(up->dev);
  866. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  867. efr = serial_in(up, UART_EFR);
  868. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  869. serial_out(up, UART_LCR, 0);
  870. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  871. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  872. serial_out(up, UART_EFR, efr);
  873. serial_out(up, UART_LCR, 0);
  874. if (!device_may_wakeup(up->dev)) {
  875. if (!state)
  876. pm_runtime_forbid(up->dev);
  877. else
  878. pm_runtime_allow(up->dev);
  879. }
  880. pm_runtime_mark_last_busy(up->dev);
  881. pm_runtime_put_autosuspend(up->dev);
  882. }
  883. static void serial_omap_release_port(struct uart_port *port)
  884. {
  885. dev_dbg(port->dev, "serial_omap_release_port+\n");
  886. }
  887. static int serial_omap_request_port(struct uart_port *port)
  888. {
  889. dev_dbg(port->dev, "serial_omap_request_port+\n");
  890. return 0;
  891. }
  892. static void serial_omap_config_port(struct uart_port *port, int flags)
  893. {
  894. struct uart_omap_port *up = to_uart_omap_port(port);
  895. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  896. up->port.line);
  897. up->port.type = PORT_OMAP;
  898. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  899. }
  900. static int
  901. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  902. {
  903. /* we don't want the core code to modify any port params */
  904. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  905. return -EINVAL;
  906. }
  907. static const char *
  908. serial_omap_type(struct uart_port *port)
  909. {
  910. struct uart_omap_port *up = to_uart_omap_port(port);
  911. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  912. return up->name;
  913. }
  914. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  915. static inline void wait_for_xmitr(struct uart_omap_port *up)
  916. {
  917. unsigned int status, tmout = 10000;
  918. /* Wait up to 10ms for the character(s) to be sent. */
  919. do {
  920. status = serial_in(up, UART_LSR);
  921. if (status & UART_LSR_BI)
  922. up->lsr_break_flag = UART_LSR_BI;
  923. if (--tmout == 0)
  924. break;
  925. udelay(1);
  926. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  927. /* Wait up to 1s for flow control if necessary */
  928. if (up->port.flags & UPF_CONS_FLOW) {
  929. tmout = 1000000;
  930. for (tmout = 1000000; tmout; tmout--) {
  931. unsigned int msr = serial_in(up, UART_MSR);
  932. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  933. if (msr & UART_MSR_CTS)
  934. break;
  935. udelay(1);
  936. }
  937. }
  938. }
  939. #ifdef CONFIG_CONSOLE_POLL
  940. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  941. {
  942. struct uart_omap_port *up = to_uart_omap_port(port);
  943. pm_runtime_get_sync(up->dev);
  944. wait_for_xmitr(up);
  945. serial_out(up, UART_TX, ch);
  946. pm_runtime_mark_last_busy(up->dev);
  947. pm_runtime_put_autosuspend(up->dev);
  948. }
  949. static int serial_omap_poll_get_char(struct uart_port *port)
  950. {
  951. struct uart_omap_port *up = to_uart_omap_port(port);
  952. unsigned int status;
  953. pm_runtime_get_sync(up->dev);
  954. status = serial_in(up, UART_LSR);
  955. if (!(status & UART_LSR_DR)) {
  956. status = NO_POLL_CHAR;
  957. goto out;
  958. }
  959. status = serial_in(up, UART_RX);
  960. out:
  961. pm_runtime_mark_last_busy(up->dev);
  962. pm_runtime_put_autosuspend(up->dev);
  963. return status;
  964. }
  965. #endif /* CONFIG_CONSOLE_POLL */
  966. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  967. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  968. static struct uart_driver serial_omap_reg;
  969. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  970. {
  971. struct uart_omap_port *up = to_uart_omap_port(port);
  972. wait_for_xmitr(up);
  973. serial_out(up, UART_TX, ch);
  974. }
  975. static void
  976. serial_omap_console_write(struct console *co, const char *s,
  977. unsigned int count)
  978. {
  979. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  980. unsigned long flags;
  981. unsigned int ier;
  982. int locked = 1;
  983. pm_runtime_get_sync(up->dev);
  984. local_irq_save(flags);
  985. if (up->port.sysrq)
  986. locked = 0;
  987. else if (oops_in_progress)
  988. locked = spin_trylock(&up->port.lock);
  989. else
  990. spin_lock(&up->port.lock);
  991. /*
  992. * First save the IER then disable the interrupts
  993. */
  994. ier = serial_in(up, UART_IER);
  995. serial_out(up, UART_IER, 0);
  996. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  997. /*
  998. * Finally, wait for transmitter to become empty
  999. * and restore the IER
  1000. */
  1001. wait_for_xmitr(up);
  1002. serial_out(up, UART_IER, ier);
  1003. /*
  1004. * The receive handling will happen properly because the
  1005. * receive ready bit will still be set; it is not cleared
  1006. * on read. However, modem control will not, we must
  1007. * call it if we have saved something in the saved flags
  1008. * while processing with interrupts off.
  1009. */
  1010. if (up->msr_saved_flags)
  1011. check_modem_status(up);
  1012. pm_runtime_mark_last_busy(up->dev);
  1013. pm_runtime_put_autosuspend(up->dev);
  1014. if (locked)
  1015. spin_unlock(&up->port.lock);
  1016. local_irq_restore(flags);
  1017. }
  1018. static int __init
  1019. serial_omap_console_setup(struct console *co, char *options)
  1020. {
  1021. struct uart_omap_port *up;
  1022. int baud = 115200;
  1023. int bits = 8;
  1024. int parity = 'n';
  1025. int flow = 'n';
  1026. if (serial_omap_console_ports[co->index] == NULL)
  1027. return -ENODEV;
  1028. up = serial_omap_console_ports[co->index];
  1029. if (options)
  1030. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1031. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1032. }
  1033. static struct console serial_omap_console = {
  1034. .name = OMAP_SERIAL_NAME,
  1035. .write = serial_omap_console_write,
  1036. .device = uart_console_device,
  1037. .setup = serial_omap_console_setup,
  1038. .flags = CON_PRINTBUFFER,
  1039. .index = -1,
  1040. .data = &serial_omap_reg,
  1041. };
  1042. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1043. {
  1044. serial_omap_console_ports[up->port.line] = up;
  1045. }
  1046. #define OMAP_CONSOLE (&serial_omap_console)
  1047. #else
  1048. #define OMAP_CONSOLE NULL
  1049. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1050. {}
  1051. #endif
  1052. static struct uart_ops serial_omap_pops = {
  1053. .tx_empty = serial_omap_tx_empty,
  1054. .set_mctrl = serial_omap_set_mctrl,
  1055. .get_mctrl = serial_omap_get_mctrl,
  1056. .stop_tx = serial_omap_stop_tx,
  1057. .start_tx = serial_omap_start_tx,
  1058. .throttle = serial_omap_throttle,
  1059. .unthrottle = serial_omap_unthrottle,
  1060. .stop_rx = serial_omap_stop_rx,
  1061. .enable_ms = serial_omap_enable_ms,
  1062. .break_ctl = serial_omap_break_ctl,
  1063. .startup = serial_omap_startup,
  1064. .shutdown = serial_omap_shutdown,
  1065. .set_termios = serial_omap_set_termios,
  1066. .pm = serial_omap_pm,
  1067. .set_wake = serial_omap_set_wake,
  1068. .type = serial_omap_type,
  1069. .release_port = serial_omap_release_port,
  1070. .request_port = serial_omap_request_port,
  1071. .config_port = serial_omap_config_port,
  1072. .verify_port = serial_omap_verify_port,
  1073. #ifdef CONFIG_CONSOLE_POLL
  1074. .poll_put_char = serial_omap_poll_put_char,
  1075. .poll_get_char = serial_omap_poll_get_char,
  1076. #endif
  1077. };
  1078. static struct uart_driver serial_omap_reg = {
  1079. .owner = THIS_MODULE,
  1080. .driver_name = "OMAP-SERIAL",
  1081. .dev_name = OMAP_SERIAL_NAME,
  1082. .nr = OMAP_MAX_HSUART_PORTS,
  1083. .cons = OMAP_CONSOLE,
  1084. };
  1085. #ifdef CONFIG_PM_SLEEP
  1086. static int serial_omap_prepare(struct device *dev)
  1087. {
  1088. struct uart_omap_port *up = dev_get_drvdata(dev);
  1089. up->is_suspending = true;
  1090. return 0;
  1091. }
  1092. static void serial_omap_complete(struct device *dev)
  1093. {
  1094. struct uart_omap_port *up = dev_get_drvdata(dev);
  1095. up->is_suspending = false;
  1096. }
  1097. static int serial_omap_suspend(struct device *dev)
  1098. {
  1099. struct uart_omap_port *up = dev_get_drvdata(dev);
  1100. uart_suspend_port(&serial_omap_reg, &up->port);
  1101. flush_work(&up->qos_work);
  1102. return 0;
  1103. }
  1104. static int serial_omap_resume(struct device *dev)
  1105. {
  1106. struct uart_omap_port *up = dev_get_drvdata(dev);
  1107. uart_resume_port(&serial_omap_reg, &up->port);
  1108. return 0;
  1109. }
  1110. #else
  1111. #define serial_omap_prepare NULL
  1112. #define serial_omap_prepare NULL
  1113. #endif /* CONFIG_PM_SLEEP */
  1114. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1115. {
  1116. u32 mvr, scheme;
  1117. u16 revision, major, minor;
  1118. mvr = serial_in(up, UART_OMAP_MVER);
  1119. /* Check revision register scheme */
  1120. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1121. switch (scheme) {
  1122. case 0: /* Legacy Scheme: OMAP2/3 */
  1123. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1124. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1125. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1126. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1127. break;
  1128. case 1:
  1129. /* New Scheme: OMAP4+ */
  1130. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1131. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1132. OMAP_UART_MVR_MAJ_SHIFT;
  1133. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1134. break;
  1135. default:
  1136. dev_warn(up->dev,
  1137. "Unknown %s revision, defaulting to highest\n",
  1138. up->name);
  1139. /* highest possible revision */
  1140. major = 0xff;
  1141. minor = 0xff;
  1142. }
  1143. /* normalize revision for the driver */
  1144. revision = UART_BUILD_REVISION(major, minor);
  1145. switch (revision) {
  1146. case OMAP_UART_REV_46:
  1147. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1148. UART_ERRATA_i291_DMA_FORCEIDLE);
  1149. break;
  1150. case OMAP_UART_REV_52:
  1151. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1152. UART_ERRATA_i291_DMA_FORCEIDLE);
  1153. break;
  1154. case OMAP_UART_REV_63:
  1155. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1156. break;
  1157. default:
  1158. break;
  1159. }
  1160. }
  1161. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1162. {
  1163. struct omap_uart_port_info *omap_up_info;
  1164. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1165. if (!omap_up_info)
  1166. return NULL; /* out of memory */
  1167. of_property_read_u32(dev->of_node, "clock-frequency",
  1168. &omap_up_info->uartclk);
  1169. return omap_up_info;
  1170. }
  1171. static int serial_omap_probe(struct platform_device *pdev)
  1172. {
  1173. struct uart_omap_port *up;
  1174. struct resource *mem, *irq;
  1175. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1176. int ret;
  1177. if (pdev->dev.of_node)
  1178. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1179. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1180. if (!mem) {
  1181. dev_err(&pdev->dev, "no mem resource?\n");
  1182. return -ENODEV;
  1183. }
  1184. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1185. if (!irq) {
  1186. dev_err(&pdev->dev, "no irq resource?\n");
  1187. return -ENODEV;
  1188. }
  1189. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1190. pdev->dev.driver->name)) {
  1191. dev_err(&pdev->dev, "memory region already claimed\n");
  1192. return -EBUSY;
  1193. }
  1194. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1195. omap_up_info->DTR_present) {
  1196. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1197. if (ret < 0)
  1198. return ret;
  1199. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1200. omap_up_info->DTR_inverted);
  1201. if (ret < 0)
  1202. return ret;
  1203. }
  1204. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1205. if (!up)
  1206. return -ENOMEM;
  1207. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1208. omap_up_info->DTR_present) {
  1209. up->DTR_gpio = omap_up_info->DTR_gpio;
  1210. up->DTR_inverted = omap_up_info->DTR_inverted;
  1211. } else
  1212. up->DTR_gpio = -EINVAL;
  1213. up->DTR_active = 0;
  1214. up->dev = &pdev->dev;
  1215. up->port.dev = &pdev->dev;
  1216. up->port.type = PORT_OMAP;
  1217. up->port.iotype = UPIO_MEM;
  1218. up->port.irq = irq->start;
  1219. up->port.regshift = 2;
  1220. up->port.fifosize = 64;
  1221. up->port.ops = &serial_omap_pops;
  1222. if (pdev->dev.of_node)
  1223. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1224. else
  1225. up->port.line = pdev->id;
  1226. if (up->port.line < 0) {
  1227. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1228. up->port.line);
  1229. ret = -ENODEV;
  1230. goto err_port_line;
  1231. }
  1232. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1233. if (IS_ERR(up->pins)) {
  1234. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1235. up->port.line, PTR_ERR(up->pins));
  1236. up->pins = NULL;
  1237. }
  1238. sprintf(up->name, "OMAP UART%d", up->port.line);
  1239. up->port.mapbase = mem->start;
  1240. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1241. resource_size(mem));
  1242. if (!up->port.membase) {
  1243. dev_err(&pdev->dev, "can't ioremap UART\n");
  1244. ret = -ENOMEM;
  1245. goto err_ioremap;
  1246. }
  1247. up->port.flags = omap_up_info->flags;
  1248. up->port.uartclk = omap_up_info->uartclk;
  1249. if (!up->port.uartclk) {
  1250. up->port.uartclk = DEFAULT_CLK_SPEED;
  1251. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1252. "%d\n", DEFAULT_CLK_SPEED);
  1253. }
  1254. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1255. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1256. pm_qos_add_request(&up->pm_qos_request,
  1257. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1258. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1259. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1260. platform_set_drvdata(pdev, up);
  1261. pm_runtime_enable(&pdev->dev);
  1262. pm_runtime_use_autosuspend(&pdev->dev);
  1263. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1264. omap_up_info->autosuspend_timeout);
  1265. pm_runtime_irq_safe(&pdev->dev);
  1266. pm_runtime_get_sync(&pdev->dev);
  1267. omap_serial_fill_features_erratas(up);
  1268. ui[up->port.line] = up;
  1269. serial_omap_add_console_port(up);
  1270. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1271. if (ret != 0)
  1272. goto err_add_port;
  1273. pm_runtime_mark_last_busy(up->dev);
  1274. pm_runtime_put_autosuspend(up->dev);
  1275. return 0;
  1276. err_add_port:
  1277. pm_runtime_put(&pdev->dev);
  1278. pm_runtime_disable(&pdev->dev);
  1279. err_ioremap:
  1280. err_port_line:
  1281. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1282. pdev->id, __func__, ret);
  1283. return ret;
  1284. }
  1285. static int serial_omap_remove(struct platform_device *dev)
  1286. {
  1287. struct uart_omap_port *up = platform_get_drvdata(dev);
  1288. pm_runtime_put_sync(up->dev);
  1289. pm_runtime_disable(up->dev);
  1290. uart_remove_one_port(&serial_omap_reg, &up->port);
  1291. pm_qos_remove_request(&up->pm_qos_request);
  1292. return 0;
  1293. }
  1294. /*
  1295. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1296. * The access to uart register after MDR1 Access
  1297. * causes UART to corrupt data.
  1298. *
  1299. * Need a delay =
  1300. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1301. * give 10 times as much
  1302. */
  1303. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1304. {
  1305. u8 timeout = 255;
  1306. serial_out(up, UART_OMAP_MDR1, mdr1);
  1307. udelay(2);
  1308. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1309. UART_FCR_CLEAR_RCVR);
  1310. /*
  1311. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1312. * TX_FIFO_E bit is 1.
  1313. */
  1314. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1315. (UART_LSR_THRE | UART_LSR_DR))) {
  1316. timeout--;
  1317. if (!timeout) {
  1318. /* Should *never* happen. we warn and carry on */
  1319. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1320. serial_in(up, UART_LSR));
  1321. break;
  1322. }
  1323. udelay(1);
  1324. }
  1325. }
  1326. #ifdef CONFIG_PM_RUNTIME
  1327. static void serial_omap_restore_context(struct uart_omap_port *up)
  1328. {
  1329. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1330. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1331. else
  1332. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1333. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1334. serial_out(up, UART_EFR, UART_EFR_ECB);
  1335. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1336. serial_out(up, UART_IER, 0x0);
  1337. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1338. serial_out(up, UART_DLL, up->dll);
  1339. serial_out(up, UART_DLM, up->dlh);
  1340. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1341. serial_out(up, UART_IER, up->ier);
  1342. serial_out(up, UART_FCR, up->fcr);
  1343. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1344. serial_out(up, UART_MCR, up->mcr);
  1345. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1346. serial_out(up, UART_OMAP_SCR, up->scr);
  1347. serial_out(up, UART_EFR, up->efr);
  1348. serial_out(up, UART_LCR, up->lcr);
  1349. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1350. serial_omap_mdr1_errataset(up, up->mdr1);
  1351. else
  1352. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1353. }
  1354. static int serial_omap_runtime_suspend(struct device *dev)
  1355. {
  1356. struct uart_omap_port *up = dev_get_drvdata(dev);
  1357. struct omap_uart_port_info *pdata = dev->platform_data;
  1358. /*
  1359. * When using 'no_console_suspend', the console UART must not be
  1360. * suspended. Since driver suspend is managed by runtime suspend,
  1361. * preventing runtime suspend (by returning error) will keep device
  1362. * active during suspend.
  1363. */
  1364. if (up->is_suspending && !console_suspend_enabled &&
  1365. uart_console(&up->port))
  1366. return -EBUSY;
  1367. if (!up)
  1368. return -EINVAL;
  1369. if (!pdata)
  1370. return 0;
  1371. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1372. if (device_may_wakeup(dev)) {
  1373. if (!up->wakeups_enabled) {
  1374. serial_omap_enable_wakeup(up, true);
  1375. up->wakeups_enabled = true;
  1376. }
  1377. } else {
  1378. if (up->wakeups_enabled) {
  1379. serial_omap_enable_wakeup(up, false);
  1380. up->wakeups_enabled = false;
  1381. }
  1382. }
  1383. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1384. schedule_work(&up->qos_work);
  1385. return 0;
  1386. }
  1387. static int serial_omap_runtime_resume(struct device *dev)
  1388. {
  1389. struct uart_omap_port *up = dev_get_drvdata(dev);
  1390. int loss_cnt = serial_omap_get_context_loss_count(up);
  1391. if (loss_cnt < 0) {
  1392. dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1393. loss_cnt);
  1394. serial_omap_restore_context(up);
  1395. } else if (up->context_loss_cnt != loss_cnt) {
  1396. serial_omap_restore_context(up);
  1397. }
  1398. up->latency = up->calc_latency;
  1399. schedule_work(&up->qos_work);
  1400. return 0;
  1401. }
  1402. #endif
  1403. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1404. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1405. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1406. serial_omap_runtime_resume, NULL)
  1407. .prepare = serial_omap_prepare,
  1408. .complete = serial_omap_complete,
  1409. };
  1410. #if defined(CONFIG_OF)
  1411. static const struct of_device_id omap_serial_of_match[] = {
  1412. { .compatible = "ti,omap2-uart" },
  1413. { .compatible = "ti,omap3-uart" },
  1414. { .compatible = "ti,omap4-uart" },
  1415. {},
  1416. };
  1417. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1418. #endif
  1419. static struct platform_driver serial_omap_driver = {
  1420. .probe = serial_omap_probe,
  1421. .remove = serial_omap_remove,
  1422. .driver = {
  1423. .name = DRIVER_NAME,
  1424. .pm = &serial_omap_dev_pm_ops,
  1425. .of_match_table = of_match_ptr(omap_serial_of_match),
  1426. },
  1427. };
  1428. static int __init serial_omap_init(void)
  1429. {
  1430. int ret;
  1431. ret = uart_register_driver(&serial_omap_reg);
  1432. if (ret != 0)
  1433. return ret;
  1434. ret = platform_driver_register(&serial_omap_driver);
  1435. if (ret != 0)
  1436. uart_unregister_driver(&serial_omap_reg);
  1437. return ret;
  1438. }
  1439. static void __exit serial_omap_exit(void)
  1440. {
  1441. platform_driver_unregister(&serial_omap_driver);
  1442. uart_unregister_driver(&serial_omap_reg);
  1443. }
  1444. module_init(serial_omap_init);
  1445. module_exit(serial_omap_exit);
  1446. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1447. MODULE_LICENSE("GPL");
  1448. MODULE_AUTHOR("Texas Instruments Inc");