vxge-config.h 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.h: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2010 Exar Corp.
  13. ******************************************************************************/
  14. #ifndef VXGE_CONFIG_H
  15. #define VXGE_CONFIG_H
  16. #include <linux/list.h>
  17. #include <linux/slab.h>
  18. #ifndef VXGE_CACHE_LINE_SIZE
  19. #define VXGE_CACHE_LINE_SIZE 128
  20. #endif
  21. #ifndef VXGE_ALIGN
  22. #define VXGE_ALIGN(adrs, size) \
  23. (((size) - (((u64)adrs) & ((size)-1))) & ((size)-1))
  24. #endif
  25. #define VXGE_HW_MIN_MTU 68
  26. #define VXGE_HW_MAX_MTU 9600
  27. #define VXGE_HW_DEFAULT_MTU 1500
  28. #ifdef VXGE_DEBUG_ASSERT
  29. /**
  30. * vxge_assert
  31. * @test: C-condition to check
  32. * @fmt: printf like format string
  33. *
  34. * This function implements traditional assert. By default assertions
  35. * are enabled. It can be disabled by undefining VXGE_DEBUG_ASSERT macro in
  36. * compilation
  37. * time.
  38. */
  39. #define vxge_assert(test) BUG_ON(!(test))
  40. #else
  41. #define vxge_assert(test)
  42. #endif /* end of VXGE_DEBUG_ASSERT */
  43. /**
  44. * enum vxge_debug_level
  45. * @VXGE_NONE: debug disabled
  46. * @VXGE_ERR: all errors going to be logged out
  47. * @VXGE_TRACE: all errors plus all kind of verbose tracing print outs
  48. * going to be logged out. Very noisy.
  49. *
  50. * This enumeration going to be used to switch between different
  51. * debug levels during runtime if DEBUG macro defined during
  52. * compilation. If DEBUG macro not defined than code will be
  53. * compiled out.
  54. */
  55. enum vxge_debug_level {
  56. VXGE_NONE = 0,
  57. VXGE_TRACE = 1,
  58. VXGE_ERR = 2
  59. };
  60. #define NULL_VPID 0xFFFFFFFF
  61. #ifdef CONFIG_VXGE_DEBUG_TRACE_ALL
  62. #define VXGE_DEBUG_MODULE_MASK 0xffffffff
  63. #define VXGE_DEBUG_TRACE_MASK 0xffffffff
  64. #define VXGE_DEBUG_ERR_MASK 0xffffffff
  65. #define VXGE_DEBUG_MASK 0x000001ff
  66. #else
  67. #define VXGE_DEBUG_MODULE_MASK 0x20000000
  68. #define VXGE_DEBUG_TRACE_MASK 0x20000000
  69. #define VXGE_DEBUG_ERR_MASK 0x20000000
  70. #define VXGE_DEBUG_MASK 0x00000001
  71. #endif
  72. /*
  73. * @VXGE_COMPONENT_LL: do debug for vxge link layer module
  74. * @VXGE_COMPONENT_ALL: activate debug for all modules with no exceptions
  75. *
  76. * This enumeration going to be used to distinguish modules
  77. * or libraries during compilation and runtime. Makefile must declare
  78. * VXGE_DEBUG_MODULE_MASK macro and set it to proper value.
  79. */
  80. #define VXGE_COMPONENT_LL 0x20000000
  81. #define VXGE_COMPONENT_ALL 0xffffffff
  82. #define VXGE_HW_BASE_INF 100
  83. #define VXGE_HW_BASE_ERR 200
  84. #define VXGE_HW_BASE_BADCFG 300
  85. enum vxge_hw_status {
  86. VXGE_HW_OK = 0,
  87. VXGE_HW_FAIL = 1,
  88. VXGE_HW_PENDING = 2,
  89. VXGE_HW_COMPLETIONS_REMAIN = 3,
  90. VXGE_HW_INF_NO_MORE_COMPLETED_DESCRIPTORS = VXGE_HW_BASE_INF + 1,
  91. VXGE_HW_INF_OUT_OF_DESCRIPTORS = VXGE_HW_BASE_INF + 2,
  92. VXGE_HW_ERR_INVALID_HANDLE = VXGE_HW_BASE_ERR + 1,
  93. VXGE_HW_ERR_OUT_OF_MEMORY = VXGE_HW_BASE_ERR + 2,
  94. VXGE_HW_ERR_VPATH_NOT_AVAILABLE = VXGE_HW_BASE_ERR + 3,
  95. VXGE_HW_ERR_VPATH_NOT_OPEN = VXGE_HW_BASE_ERR + 4,
  96. VXGE_HW_ERR_WRONG_IRQ = VXGE_HW_BASE_ERR + 5,
  97. VXGE_HW_ERR_SWAPPER_CTRL = VXGE_HW_BASE_ERR + 6,
  98. VXGE_HW_ERR_INVALID_MTU_SIZE = VXGE_HW_BASE_ERR + 7,
  99. VXGE_HW_ERR_INVALID_INDEX = VXGE_HW_BASE_ERR + 8,
  100. VXGE_HW_ERR_INVALID_TYPE = VXGE_HW_BASE_ERR + 9,
  101. VXGE_HW_ERR_INVALID_OFFSET = VXGE_HW_BASE_ERR + 10,
  102. VXGE_HW_ERR_INVALID_DEVICE = VXGE_HW_BASE_ERR + 11,
  103. VXGE_HW_ERR_VERSION_CONFLICT = VXGE_HW_BASE_ERR + 12,
  104. VXGE_HW_ERR_INVALID_PCI_INFO = VXGE_HW_BASE_ERR + 13,
  105. VXGE_HW_ERR_INVALID_TCODE = VXGE_HW_BASE_ERR + 14,
  106. VXGE_HW_ERR_INVALID_BLOCK_SIZE = VXGE_HW_BASE_ERR + 15,
  107. VXGE_HW_ERR_INVALID_STATE = VXGE_HW_BASE_ERR + 16,
  108. VXGE_HW_ERR_PRIVILAGED_OPEARATION = VXGE_HW_BASE_ERR + 17,
  109. VXGE_HW_ERR_INVALID_PORT = VXGE_HW_BASE_ERR + 18,
  110. VXGE_HW_ERR_FIFO = VXGE_HW_BASE_ERR + 19,
  111. VXGE_HW_ERR_VPATH = VXGE_HW_BASE_ERR + 20,
  112. VXGE_HW_ERR_CRITICAL = VXGE_HW_BASE_ERR + 21,
  113. VXGE_HW_ERR_SLOT_FREEZE = VXGE_HW_BASE_ERR + 22,
  114. VXGE_HW_BADCFG_RING_INDICATE_MAX_PKTS = VXGE_HW_BASE_BADCFG + 1,
  115. VXGE_HW_BADCFG_FIFO_BLOCKS = VXGE_HW_BASE_BADCFG + 2,
  116. VXGE_HW_BADCFG_VPATH_MTU = VXGE_HW_BASE_BADCFG + 3,
  117. VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG = VXGE_HW_BASE_BADCFG + 4,
  118. VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH = VXGE_HW_BASE_BADCFG + 5,
  119. VXGE_HW_BADCFG_INTR_MODE = VXGE_HW_BASE_BADCFG + 6,
  120. VXGE_HW_BADCFG_RTS_MAC_EN = VXGE_HW_BASE_BADCFG + 7,
  121. VXGE_HW_EOF_TRACE_BUF = -1
  122. };
  123. /**
  124. * enum enum vxge_hw_device_link_state - Link state enumeration.
  125. * @VXGE_HW_LINK_NONE: Invalid link state.
  126. * @VXGE_HW_LINK_DOWN: Link is down.
  127. * @VXGE_HW_LINK_UP: Link is up.
  128. *
  129. */
  130. enum vxge_hw_device_link_state {
  131. VXGE_HW_LINK_NONE,
  132. VXGE_HW_LINK_DOWN,
  133. VXGE_HW_LINK_UP
  134. };
  135. /**
  136. * struct vxge_hw_device_date - Date Format
  137. * @day: Day
  138. * @month: Month
  139. * @year: Year
  140. * @date: Date in string format
  141. *
  142. * Structure for returning date
  143. */
  144. #define VXGE_HW_FW_STRLEN 32
  145. struct vxge_hw_device_date {
  146. u32 day;
  147. u32 month;
  148. u32 year;
  149. char date[VXGE_HW_FW_STRLEN];
  150. };
  151. struct vxge_hw_device_version {
  152. u32 major;
  153. u32 minor;
  154. u32 build;
  155. char version[VXGE_HW_FW_STRLEN];
  156. };
  157. /**
  158. * struct vxge_hw_fifo_config - Configuration of fifo.
  159. * @enable: Is this fifo to be commissioned
  160. * @fifo_blocks: Numbers of TxDL (that is, lists of Tx descriptors)
  161. * blocks per queue.
  162. * @max_frags: Max number of Tx buffers per TxDL (that is, per single
  163. * transmit operation).
  164. * No more than 256 transmit buffers can be specified.
  165. * @memblock_size: Fifo descriptors are allocated in blocks of @mem_block_size
  166. * bytes. Setting @memblock_size to page size ensures
  167. * by-page allocation of descriptors. 128K bytes is the
  168. * maximum supported block size.
  169. * @alignment_size: per Tx fragment DMA-able memory used to align transmit data
  170. * (e.g., to align on a cache line).
  171. * @intr: Boolean. Use 1 to generate interrupt for each completed TxDL.
  172. * Use 0 otherwise.
  173. * @no_snoop_bits: If non-zero, specifies no-snoop PCI operation,
  174. * which generally improves latency of the host bridge operation
  175. * (see PCI specification). For valid values please refer
  176. * to struct vxge_hw_fifo_config{} in the driver sources.
  177. * Configuration of all Titan fifos.
  178. * Note: Valid (min, max) range for each attribute is specified in the body of
  179. * the struct vxge_hw_fifo_config{} structure.
  180. */
  181. struct vxge_hw_fifo_config {
  182. u32 enable;
  183. #define VXGE_HW_FIFO_ENABLE 1
  184. #define VXGE_HW_FIFO_DISABLE 0
  185. u32 fifo_blocks;
  186. #define VXGE_HW_MIN_FIFO_BLOCKS 2
  187. #define VXGE_HW_MAX_FIFO_BLOCKS 128
  188. u32 max_frags;
  189. #define VXGE_HW_MIN_FIFO_FRAGS 1
  190. #define VXGE_HW_MAX_FIFO_FRAGS 256
  191. u32 memblock_size;
  192. #define VXGE_HW_MIN_FIFO_MEMBLOCK_SIZE VXGE_HW_BLOCK_SIZE
  193. #define VXGE_HW_MAX_FIFO_MEMBLOCK_SIZE 131072
  194. #define VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE 8096
  195. u32 alignment_size;
  196. #define VXGE_HW_MIN_FIFO_ALIGNMENT_SIZE 0
  197. #define VXGE_HW_MAX_FIFO_ALIGNMENT_SIZE 65536
  198. #define VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE VXGE_CACHE_LINE_SIZE
  199. u32 intr;
  200. #define VXGE_HW_FIFO_QUEUE_INTR_ENABLE 1
  201. #define VXGE_HW_FIFO_QUEUE_INTR_DISABLE 0
  202. #define VXGE_HW_FIFO_QUEUE_INTR_DEFAULT 0
  203. u32 no_snoop_bits;
  204. #define VXGE_HW_FIFO_NO_SNOOP_DISABLED 0
  205. #define VXGE_HW_FIFO_NO_SNOOP_TXD 1
  206. #define VXGE_HW_FIFO_NO_SNOOP_FRM 2
  207. #define VXGE_HW_FIFO_NO_SNOOP_ALL 3
  208. #define VXGE_HW_FIFO_NO_SNOOP_DEFAULT 0
  209. };
  210. /**
  211. * struct vxge_hw_ring_config - Ring configurations.
  212. * @enable: Is this ring to be commissioned
  213. * @ring_blocks: Numbers of RxD blocks in the ring
  214. * @buffer_mode: Receive buffer mode (1, 2, 3, or 5); for details please refer
  215. * to Titan User Guide.
  216. * @scatter_mode: Titan supports two receive scatter modes: A and B.
  217. * For details please refer to Titan User Guide.
  218. * @rx_timer_val: The number of 32ns periods that would be counted between two
  219. * timer interrupts.
  220. * @greedy_return: If Set it forces the device to return absolutely all RxD
  221. * that are consumed and still on board when a timer interrupt
  222. * triggers. If Clear, then if the device has already returned
  223. * RxD before current timer interrupt trigerred and after the
  224. * previous timer interrupt triggered, then the device is not
  225. * forced to returned the rest of the consumed RxD that it has
  226. * on board which account for a byte count less than the one
  227. * programmed into PRC_CFG6.RXD_CRXDT field
  228. * @rx_timer_ci: TBD
  229. * @backoff_interval_us: Time (in microseconds), after which Titan
  230. * tries to download RxDs posted by the host.
  231. * Note that the "backoff" does not happen if host posts receive
  232. * descriptors in the timely fashion.
  233. * Ring configuration.
  234. */
  235. struct vxge_hw_ring_config {
  236. u32 enable;
  237. #define VXGE_HW_RING_ENABLE 1
  238. #define VXGE_HW_RING_DISABLE 0
  239. #define VXGE_HW_RING_DEFAULT 1
  240. u32 ring_blocks;
  241. #define VXGE_HW_MIN_RING_BLOCKS 1
  242. #define VXGE_HW_MAX_RING_BLOCKS 128
  243. #define VXGE_HW_DEF_RING_BLOCKS 2
  244. u32 buffer_mode;
  245. #define VXGE_HW_RING_RXD_BUFFER_MODE_1 1
  246. #define VXGE_HW_RING_RXD_BUFFER_MODE_3 3
  247. #define VXGE_HW_RING_RXD_BUFFER_MODE_5 5
  248. #define VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT 1
  249. u32 scatter_mode;
  250. #define VXGE_HW_RING_SCATTER_MODE_A 0
  251. #define VXGE_HW_RING_SCATTER_MODE_B 1
  252. #define VXGE_HW_RING_SCATTER_MODE_C 2
  253. #define VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT 0xffffffff
  254. u64 rxds_limit;
  255. #define VXGE_HW_DEF_RING_RXDS_LIMIT 44
  256. };
  257. /**
  258. * struct vxge_hw_vp_config - Configuration of virtual path
  259. * @vp_id: Virtual Path Id
  260. * @min_bandwidth: Minimum Guaranteed bandwidth
  261. * @ring: See struct vxge_hw_ring_config{}.
  262. * @fifo: See struct vxge_hw_fifo_config{}.
  263. * @tti: Configuration of interrupt associated with Transmit.
  264. * see struct vxge_hw_tim_intr_config();
  265. * @rti: Configuration of interrupt associated with Receive.
  266. * see struct vxge_hw_tim_intr_config();
  267. * @mtu: mtu size used on this port.
  268. * @rpa_strip_vlan_tag: Strip VLAN Tag enable/disable. Instructs the device to
  269. * remove the VLAN tag from all received tagged frames that are not
  270. * replicated at the internal L2 switch.
  271. * 0 - Do not strip the VLAN tag.
  272. * 1 - Strip the VLAN tag. Regardless of this setting, VLAN tags are
  273. * always placed into the RxDMA descriptor.
  274. *
  275. * This structure is used by the driver to pass the configuration parameters to
  276. * configure Virtual Path.
  277. */
  278. struct vxge_hw_vp_config {
  279. u32 vp_id;
  280. #define VXGE_HW_VPATH_PRIORITY_MIN 0
  281. #define VXGE_HW_VPATH_PRIORITY_MAX 16
  282. #define VXGE_HW_VPATH_PRIORITY_DEFAULT 0
  283. u32 min_bandwidth;
  284. #define VXGE_HW_VPATH_BANDWIDTH_MIN 0
  285. #define VXGE_HW_VPATH_BANDWIDTH_MAX 100
  286. #define VXGE_HW_VPATH_BANDWIDTH_DEFAULT 0
  287. struct vxge_hw_ring_config ring;
  288. struct vxge_hw_fifo_config fifo;
  289. struct vxge_hw_tim_intr_config tti;
  290. struct vxge_hw_tim_intr_config rti;
  291. u32 mtu;
  292. #define VXGE_HW_VPATH_MIN_INITIAL_MTU VXGE_HW_MIN_MTU
  293. #define VXGE_HW_VPATH_MAX_INITIAL_MTU VXGE_HW_MAX_MTU
  294. #define VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU 0xffffffff
  295. u32 rpa_strip_vlan_tag;
  296. #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE 1
  297. #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE 0
  298. #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT 0xffffffff
  299. };
  300. /**
  301. * struct vxge_hw_device_config - Device configuration.
  302. * @dma_blockpool_initial: Initial size of DMA Pool
  303. * @dma_blockpool_max: Maximum blocks in DMA pool
  304. * @intr_mode: Line, or MSI-X interrupt.
  305. *
  306. * @rth_en: Enable Receive Traffic Hashing(RTH) using IT(Indirection Table).
  307. * @rth_it_type: RTH IT table programming type
  308. * @rts_mac_en: Enable Receive Traffic Steering using MAC destination address
  309. * @vp_config: Configuration for virtual paths
  310. * @device_poll_millis: Specify the interval (in mulliseconds)
  311. * to wait for register reads
  312. *
  313. * Titan configuration.
  314. * Contains per-device configuration parameters, including:
  315. * - stats sampling interval, etc.
  316. *
  317. * In addition, struct vxge_hw_device_config{} includes "subordinate"
  318. * configurations, including:
  319. * - fifos and rings;
  320. * - MAC (done at firmware level).
  321. *
  322. * See Titan User Guide for more details.
  323. * Note: Valid (min, max) range for each attribute is specified in the body of
  324. * the struct vxge_hw_device_config{} structure. Please refer to the
  325. * corresponding include file.
  326. * See also: struct vxge_hw_tim_intr_config{}.
  327. */
  328. struct vxge_hw_device_config {
  329. u32 dma_blockpool_initial;
  330. u32 dma_blockpool_max;
  331. #define VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE 0
  332. #define VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE 0
  333. #define VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE 4
  334. #define VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE 4096
  335. #define VXGE_HW_MAX_PAYLOAD_SIZE_512 2
  336. u32 intr_mode;
  337. #define VXGE_HW_INTR_MODE_IRQLINE 0
  338. #define VXGE_HW_INTR_MODE_MSIX 1
  339. #define VXGE_HW_INTR_MODE_MSIX_ONE_SHOT 2
  340. #define VXGE_HW_INTR_MODE_DEF 0
  341. u32 rth_en;
  342. #define VXGE_HW_RTH_DISABLE 0
  343. #define VXGE_HW_RTH_ENABLE 1
  344. #define VXGE_HW_RTH_DEFAULT 0
  345. u32 rth_it_type;
  346. #define VXGE_HW_RTH_IT_TYPE_SOLO_IT 0
  347. #define VXGE_HW_RTH_IT_TYPE_MULTI_IT 1
  348. #define VXGE_HW_RTH_IT_TYPE_DEFAULT 0
  349. u32 rts_mac_en;
  350. #define VXGE_HW_RTS_MAC_DISABLE 0
  351. #define VXGE_HW_RTS_MAC_ENABLE 1
  352. #define VXGE_HW_RTS_MAC_DEFAULT 0
  353. struct vxge_hw_vp_config vp_config[VXGE_HW_MAX_VIRTUAL_PATHS];
  354. u32 device_poll_millis;
  355. #define VXGE_HW_MIN_DEVICE_POLL_MILLIS 1
  356. #define VXGE_HW_MAX_DEVICE_POLL_MILLIS 100000
  357. #define VXGE_HW_DEF_DEVICE_POLL_MILLIS 1000
  358. };
  359. /**
  360. * function vxge_uld_link_up_f - Link-Up callback provided by driver.
  361. * @devh: HW device handle.
  362. * Link-up notification callback provided by the driver.
  363. * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
  364. *
  365. * See also: struct vxge_hw_uld_cbs{}, vxge_uld_link_down_f{},
  366. * vxge_hw_driver_initialize().
  367. */
  368. /**
  369. * function vxge_uld_link_down_f - Link-Down callback provided by
  370. * driver.
  371. * @devh: HW device handle.
  372. *
  373. * Link-Down notification callback provided by the driver.
  374. * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
  375. *
  376. * See also: struct vxge_hw_uld_cbs{}, vxge_uld_link_up_f{},
  377. * vxge_hw_driver_initialize().
  378. */
  379. /**
  380. * function vxge_uld_crit_err_f - Critical Error notification callback.
  381. * @devh: HW device handle.
  382. * (typically - at HW device iinitialization time).
  383. * @type: Enumerated hw error, e.g.: double ECC.
  384. * @serr_data: Titan status.
  385. * @ext_data: Extended data. The contents depends on the @type.
  386. *
  387. * Link-Down notification callback provided by the driver.
  388. * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
  389. *
  390. * See also: struct vxge_hw_uld_cbs{}, enum vxge_hw_event{},
  391. * vxge_hw_driver_initialize().
  392. */
  393. /**
  394. * struct vxge_hw_uld_cbs - driver "slow-path" callbacks.
  395. * @link_up: See vxge_uld_link_up_f{}.
  396. * @link_down: See vxge_uld_link_down_f{}.
  397. * @crit_err: See vxge_uld_crit_err_f{}.
  398. *
  399. * Driver slow-path (per-driver) callbacks.
  400. * Implemented by driver and provided to HW via
  401. * vxge_hw_driver_initialize().
  402. * Note that these callbacks are not mandatory: HW will not invoke
  403. * a callback if NULL is specified.
  404. *
  405. * See also: vxge_hw_driver_initialize().
  406. */
  407. struct vxge_hw_uld_cbs {
  408. void (*link_up)(struct __vxge_hw_device *devh);
  409. void (*link_down)(struct __vxge_hw_device *devh);
  410. void (*crit_err)(struct __vxge_hw_device *devh,
  411. enum vxge_hw_event type, u64 ext_data);
  412. };
  413. /*
  414. * struct __vxge_hw_blockpool_entry - Block private data structure
  415. * @item: List header used to link.
  416. * @length: Length of the block
  417. * @memblock: Virtual address block
  418. * @dma_addr: DMA Address of the block.
  419. * @dma_handle: DMA handle of the block.
  420. * @acc_handle: DMA acc handle
  421. *
  422. * Block is allocated with a header to put the blocks into list.
  423. *
  424. */
  425. struct __vxge_hw_blockpool_entry {
  426. struct list_head item;
  427. u32 length;
  428. void *memblock;
  429. dma_addr_t dma_addr;
  430. struct pci_dev *dma_handle;
  431. struct pci_dev *acc_handle;
  432. };
  433. /*
  434. * struct __vxge_hw_blockpool - Block Pool
  435. * @hldev: HW device
  436. * @block_size: size of each block.
  437. * @Pool_size: Number of blocks in the pool
  438. * @pool_max: Maximum number of blocks above which to free additional blocks
  439. * @req_out: Number of block requests with OS out standing
  440. * @free_block_list: List of free blocks
  441. *
  442. * Block pool contains the DMA blocks preallocated.
  443. *
  444. */
  445. struct __vxge_hw_blockpool {
  446. struct __vxge_hw_device *hldev;
  447. u32 block_size;
  448. u32 pool_size;
  449. u32 pool_max;
  450. u32 req_out;
  451. struct list_head free_block_list;
  452. struct list_head free_entry_list;
  453. };
  454. /*
  455. * enum enum __vxge_hw_channel_type - Enumerated channel types.
  456. * @VXGE_HW_CHANNEL_TYPE_UNKNOWN: Unknown channel.
  457. * @VXGE_HW_CHANNEL_TYPE_FIFO: fifo.
  458. * @VXGE_HW_CHANNEL_TYPE_RING: ring.
  459. * @VXGE_HW_CHANNEL_TYPE_MAX: Maximum number of HW-supported
  460. * (and recognized) channel types. Currently: 2.
  461. *
  462. * Enumerated channel types. Currently there are only two link-layer
  463. * channels - Titan fifo and Titan ring. In the future the list will grow.
  464. */
  465. enum __vxge_hw_channel_type {
  466. VXGE_HW_CHANNEL_TYPE_UNKNOWN = 0,
  467. VXGE_HW_CHANNEL_TYPE_FIFO = 1,
  468. VXGE_HW_CHANNEL_TYPE_RING = 2,
  469. VXGE_HW_CHANNEL_TYPE_MAX = 3
  470. };
  471. /*
  472. * struct __vxge_hw_channel
  473. * @item: List item; used to maintain a list of open channels.
  474. * @type: Channel type. See enum vxge_hw_channel_type{}.
  475. * @devh: Device handle. HW device object that contains _this_ channel.
  476. * @vph: Virtual path handle. Virtual Path Object that contains _this_ channel.
  477. * @length: Channel length. Currently allocated number of descriptors.
  478. * The channel length "grows" when more descriptors get allocated.
  479. * See _hw_mempool_grow.
  480. * @reserve_arr: Reserve array. Contains descriptors that can be reserved
  481. * by driver for the subsequent send or receive operation.
  482. * See vxge_hw_fifo_txdl_reserve(),
  483. * vxge_hw_ring_rxd_reserve().
  484. * @reserve_ptr: Current pointer in the resrve array
  485. * @reserve_top: Reserve top gives the maximum number of dtrs available in
  486. * reserve array.
  487. * @work_arr: Work array. Contains descriptors posted to the channel.
  488. * Note that at any point in time @work_arr contains 3 types of
  489. * descriptors:
  490. * 1) posted but not yet consumed by Titan device;
  491. * 2) consumed but not yet completed;
  492. * 3) completed but not yet freed
  493. * (via vxge_hw_fifo_txdl_free() or vxge_hw_ring_rxd_free())
  494. * @post_index: Post index. At any point in time points on the
  495. * position in the channel, which'll contain next to-be-posted
  496. * descriptor.
  497. * @compl_index: Completion index. At any point in time points on the
  498. * position in the channel, which will contain next
  499. * to-be-completed descriptor.
  500. * @free_arr: Free array. Contains completed descriptors that were freed
  501. * (i.e., handed over back to HW) by driver.
  502. * See vxge_hw_fifo_txdl_free(), vxge_hw_ring_rxd_free().
  503. * @free_ptr: current pointer in free array
  504. * @per_dtr_space: Per-descriptor space (in bytes) that channel user can utilize
  505. * to store per-operation control information.
  506. * @stats: Pointer to common statistics
  507. * @userdata: Per-channel opaque (void*) user-defined context, which may be
  508. * driver object, ULP connection, etc.
  509. * Once channel is open, @userdata is passed back to user via
  510. * vxge_hw_channel_callback_f.
  511. *
  512. * HW channel object.
  513. *
  514. * See also: enum vxge_hw_channel_type{}, enum vxge_hw_channel_flag
  515. */
  516. struct __vxge_hw_channel {
  517. struct list_head item;
  518. enum __vxge_hw_channel_type type;
  519. struct __vxge_hw_device *devh;
  520. struct __vxge_hw_vpath_handle *vph;
  521. u32 length;
  522. u32 vp_id;
  523. void **reserve_arr;
  524. u32 reserve_ptr;
  525. u32 reserve_top;
  526. void **work_arr;
  527. u32 post_index ____cacheline_aligned;
  528. u32 compl_index ____cacheline_aligned;
  529. void **free_arr;
  530. u32 free_ptr;
  531. void **orig_arr;
  532. u32 per_dtr_space;
  533. void *userdata;
  534. struct vxge_hw_common_reg __iomem *common_reg;
  535. u32 first_vp_id;
  536. struct vxge_hw_vpath_stats_sw_common_info *stats;
  537. } ____cacheline_aligned;
  538. /*
  539. * struct __vxge_hw_virtualpath - Virtual Path
  540. *
  541. * @vp_id: Virtual path id
  542. * @vp_open: This flag specifies if vxge_hw_vp_open is called from LL Driver
  543. * @hldev: Hal device
  544. * @vp_config: Virtual Path Config
  545. * @vp_reg: VPATH Register map address in BAR0
  546. * @vpmgmt_reg: VPATH_MGMT register map address
  547. * @max_mtu: Max mtu that can be supported
  548. * @vsport_number: vsport attached to this vpath
  549. * @max_kdfc_db: Maximum kernel mode doorbells
  550. * @max_nofl_db: Maximum non offload doorbells
  551. * @tx_intr_num: Interrupt Number associated with the TX
  552. * @ringh: Ring Queue
  553. * @fifoh: FIFO Queue
  554. * @vpath_handles: Virtual Path handles list
  555. * @stats_block: Memory for DMAing stats
  556. * @stats: Vpath statistics
  557. *
  558. * Virtual path structure to encapsulate the data related to a virtual path.
  559. * Virtual paths are allocated by the HW upon getting configuration from the
  560. * driver and inserted into the list of virtual paths.
  561. */
  562. struct __vxge_hw_virtualpath {
  563. u32 vp_id;
  564. u32 vp_open;
  565. #define VXGE_HW_VP_NOT_OPEN 0
  566. #define VXGE_HW_VP_OPEN 1
  567. struct __vxge_hw_device *hldev;
  568. struct vxge_hw_vp_config *vp_config;
  569. struct vxge_hw_vpath_reg __iomem *vp_reg;
  570. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  571. struct __vxge_hw_non_offload_db_wrapper __iomem *nofl_db;
  572. u32 max_mtu;
  573. u32 vsport_number;
  574. u32 max_kdfc_db;
  575. u32 max_nofl_db;
  576. struct __vxge_hw_ring *____cacheline_aligned ringh;
  577. struct __vxge_hw_fifo *____cacheline_aligned fifoh;
  578. struct list_head vpath_handles;
  579. struct __vxge_hw_blockpool_entry *stats_block;
  580. struct vxge_hw_vpath_stats_hw_info *hw_stats;
  581. struct vxge_hw_vpath_stats_hw_info *hw_stats_sav;
  582. struct vxge_hw_vpath_stats_sw_info *sw_stats;
  583. };
  584. /*
  585. * struct __vxge_hw_vpath_handle - List item to store callback information
  586. * @item: List head to keep the item in linked list
  587. * @vpath: Virtual path to which this item belongs
  588. *
  589. * This structure is used to store the callback information.
  590. */
  591. struct __vxge_hw_vpath_handle{
  592. struct list_head item;
  593. struct __vxge_hw_virtualpath *vpath;
  594. };
  595. /*
  596. * struct __vxge_hw_device
  597. *
  598. * HW device object.
  599. */
  600. /**
  601. * struct __vxge_hw_device - Hal device object
  602. * @magic: Magic Number
  603. * @device_id: PCI Device Id of the adapter
  604. * @major_revision: PCI Device major revision
  605. * @minor_revision: PCI Device minor revision
  606. * @bar0: BAR0 virtual address.
  607. * @pdev: Physical device handle
  608. * @config: Confguration passed by the LL driver at initialization
  609. * @link_state: Link state
  610. *
  611. * HW device object. Represents Titan adapter
  612. */
  613. struct __vxge_hw_device {
  614. u32 magic;
  615. #define VXGE_HW_DEVICE_MAGIC 0x12345678
  616. #define VXGE_HW_DEVICE_DEAD 0xDEADDEAD
  617. u16 device_id;
  618. u8 major_revision;
  619. u8 minor_revision;
  620. void __iomem *bar0;
  621. struct pci_dev *pdev;
  622. struct net_device *ndev;
  623. struct vxge_hw_device_config config;
  624. enum vxge_hw_device_link_state link_state;
  625. struct vxge_hw_uld_cbs uld_callbacks;
  626. u32 host_type;
  627. u32 func_id;
  628. u32 access_rights;
  629. #define VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH 0x1
  630. #define VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM 0x2
  631. #define VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM 0x4
  632. struct vxge_hw_legacy_reg __iomem *legacy_reg;
  633. struct vxge_hw_toc_reg __iomem *toc_reg;
  634. struct vxge_hw_common_reg __iomem *common_reg;
  635. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  636. struct vxge_hw_srpcim_reg __iomem *srpcim_reg \
  637. [VXGE_HW_TITAN_SRPCIM_REG_SPACES];
  638. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg \
  639. [VXGE_HW_TITAN_VPMGMT_REG_SPACES];
  640. struct vxge_hw_vpath_reg __iomem *vpath_reg \
  641. [VXGE_HW_TITAN_VPATH_REG_SPACES];
  642. u8 __iomem *kdfc;
  643. u8 __iomem *usdc;
  644. struct __vxge_hw_virtualpath virtual_paths \
  645. [VXGE_HW_MAX_VIRTUAL_PATHS];
  646. u64 vpath_assignments;
  647. u64 vpaths_deployed;
  648. u32 first_vp_id;
  649. u64 tim_int_mask0[4];
  650. u32 tim_int_mask1[4];
  651. struct __vxge_hw_blockpool block_pool;
  652. struct vxge_hw_device_stats stats;
  653. u32 debug_module_mask;
  654. u32 debug_level;
  655. u32 level_err;
  656. u32 level_trace;
  657. };
  658. #define VXGE_HW_INFO_LEN 64
  659. /**
  660. * struct vxge_hw_device_hw_info - Device information
  661. * @host_type: Host Type
  662. * @func_id: Function Id
  663. * @vpath_mask: vpath bit mask
  664. * @fw_version: Firmware version
  665. * @fw_date: Firmware Date
  666. * @flash_version: Firmware version
  667. * @flash_date: Firmware Date
  668. * @mac_addrs: Mac addresses for each vpath
  669. * @mac_addr_masks: Mac address masks for each vpath
  670. *
  671. * Returns the vpath mask that has the bits set for each vpath allocated
  672. * for the driver and the first mac address for each vpath
  673. */
  674. struct vxge_hw_device_hw_info {
  675. u32 host_type;
  676. #define VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION 0
  677. #define VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION 1
  678. #define VXGE_HW_NO_MR_SR_VH0_FUNCTION0 2
  679. #define VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION 3
  680. #define VXGE_HW_MR_SR_VH0_INVALID_CONFIG 4
  681. #define VXGE_HW_SR_VH_FUNCTION0 5
  682. #define VXGE_HW_SR_VH_VIRTUAL_FUNCTION 6
  683. #define VXGE_HW_VH_NORMAL_FUNCTION 7
  684. u64 function_mode;
  685. #define VXGE_HW_FUNCTION_MODE_SINGLE_FUNCTION 0
  686. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION 1
  687. #define VXGE_HW_FUNCTION_MODE_SRIOV 2
  688. #define VXGE_HW_FUNCTION_MODE_MRIOV 3
  689. #define VXGE_HW_FUNCTION_MODE_MRIOV_8 4
  690. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_17 5
  691. #define VXGE_HW_FUNCTION_MODE_SRIOV_8 6
  692. #define VXGE_HW_FUNCTION_MODE_SRIOV_4 7
  693. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_2 8
  694. #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_4 9
  695. #define VXGE_HW_FUNCTION_MODE_MRIOV_4 10
  696. u32 func_id;
  697. u64 vpath_mask;
  698. struct vxge_hw_device_version fw_version;
  699. struct vxge_hw_device_date fw_date;
  700. struct vxge_hw_device_version flash_version;
  701. struct vxge_hw_device_date flash_date;
  702. u8 serial_number[VXGE_HW_INFO_LEN];
  703. u8 part_number[VXGE_HW_INFO_LEN];
  704. u8 product_desc[VXGE_HW_INFO_LEN];
  705. u8 (mac_addrs)[VXGE_HW_MAX_VIRTUAL_PATHS][ETH_ALEN];
  706. u8 (mac_addr_masks)[VXGE_HW_MAX_VIRTUAL_PATHS][ETH_ALEN];
  707. };
  708. /**
  709. * struct vxge_hw_device_attr - Device memory spaces.
  710. * @bar0: BAR0 virtual address.
  711. * @pdev: PCI device object.
  712. *
  713. * Device memory spaces. Includes configuration, BAR0 etc. per device
  714. * mapped memories. Also, includes a pointer to OS-specific PCI device object.
  715. */
  716. struct vxge_hw_device_attr {
  717. void __iomem *bar0;
  718. struct pci_dev *pdev;
  719. struct vxge_hw_uld_cbs uld_callbacks;
  720. };
  721. #define VXGE_HW_DEVICE_LINK_STATE_SET(hldev, ls) (hldev->link_state = ls)
  722. #define VXGE_HW_DEVICE_TIM_INT_MASK_SET(m0, m1, i) { \
  723. if (i < 16) { \
  724. m0[0] |= vxge_vBIT(0x8, (i*4), 4); \
  725. m0[1] |= vxge_vBIT(0x4, (i*4), 4); \
  726. } \
  727. else { \
  728. m1[0] = 0x80000000; \
  729. m1[1] = 0x40000000; \
  730. } \
  731. }
  732. #define VXGE_HW_DEVICE_TIM_INT_MASK_RESET(m0, m1, i) { \
  733. if (i < 16) { \
  734. m0[0] &= ~vxge_vBIT(0x8, (i*4), 4); \
  735. m0[1] &= ~vxge_vBIT(0x4, (i*4), 4); \
  736. } \
  737. else { \
  738. m1[0] = 0; \
  739. m1[1] = 0; \
  740. } \
  741. }
  742. #define VXGE_HW_DEVICE_STATS_PIO_READ(loc, offset) { \
  743. status = vxge_hw_mrpcim_stats_access(hldev, \
  744. VXGE_HW_STATS_OP_READ, \
  745. loc, \
  746. offset, \
  747. &val64); \
  748. \
  749. if (status != VXGE_HW_OK) \
  750. return status; \
  751. }
  752. #define VXGE_HW_VPATH_STATS_PIO_READ(offset) { \
  753. status = __vxge_hw_vpath_stats_access(vpath, \
  754. VXGE_HW_STATS_OP_READ, \
  755. offset, \
  756. &val64); \
  757. if (status != VXGE_HW_OK) \
  758. return status; \
  759. }
  760. /*
  761. * struct __vxge_hw_ring - Ring channel.
  762. * @channel: Channel "base" of this ring, the common part of all HW
  763. * channels.
  764. * @mempool: Memory pool, the pool from which descriptors get allocated.
  765. * (See vxge_hw_mm.h).
  766. * @config: Ring configuration, part of device configuration
  767. * (see struct vxge_hw_device_config{}).
  768. * @ring_length: Length of the ring
  769. * @buffer_mode: 1, 3, or 5. The value specifies a receive buffer mode,
  770. * as per Titan User Guide.
  771. * @rxd_size: RxD sizes for 1-, 3- or 5- buffer modes. As per Titan spec,
  772. * 1-buffer mode descriptor is 32 byte long, etc.
  773. * @rxd_priv_size: Per RxD size reserved (by HW) for driver to keep
  774. * per-descriptor data (e.g., DMA handle for Solaris)
  775. * @per_rxd_space: Per rxd space requested by driver
  776. * @rxds_per_block: Number of descriptors per hardware-defined RxD
  777. * block. Depends on the (1-, 3-, 5-) buffer mode.
  778. * @rxdblock_priv_size: Reserved at the end of each RxD block. HW internal
  779. * usage. Not to confuse with @rxd_priv_size.
  780. * @cmpl_cnt: Completion counter. Is reset to zero upon entering the ISR.
  781. * @callback: Channel completion callback. HW invokes the callback when there
  782. * are new completions on that channel. In many implementations
  783. * the @callback executes in the hw interrupt context.
  784. * @rxd_init: Channel's descriptor-initialize callback.
  785. * See vxge_hw_ring_rxd_init_f{}.
  786. * If not NULL, HW invokes the callback when opening
  787. * the ring.
  788. * @rxd_term: Channel's descriptor-terminate callback. If not NULL,
  789. * HW invokes the callback when closing the corresponding channel.
  790. * See also vxge_hw_channel_rxd_term_f{}.
  791. * @stats: Statistics for ring
  792. * Ring channel.
  793. *
  794. * Note: The structure is cache line aligned to better utilize
  795. * CPU cache performance.
  796. */
  797. struct __vxge_hw_ring {
  798. struct __vxge_hw_channel channel;
  799. struct vxge_hw_mempool *mempool;
  800. struct vxge_hw_vpath_reg __iomem *vp_reg;
  801. struct vxge_hw_common_reg __iomem *common_reg;
  802. u32 ring_length;
  803. u32 buffer_mode;
  804. u32 rxd_size;
  805. u32 rxd_priv_size;
  806. u32 per_rxd_space;
  807. u32 rxds_per_block;
  808. u32 rxdblock_priv_size;
  809. u32 cmpl_cnt;
  810. u32 vp_id;
  811. u32 doorbell_cnt;
  812. u32 total_db_cnt;
  813. u64 rxds_limit;
  814. enum vxge_hw_status (*callback)(
  815. struct __vxge_hw_ring *ringh,
  816. void *rxdh,
  817. u8 t_code,
  818. void *userdata);
  819. enum vxge_hw_status (*rxd_init)(
  820. void *rxdh,
  821. void *userdata);
  822. void (*rxd_term)(
  823. void *rxdh,
  824. enum vxge_hw_rxd_state state,
  825. void *userdata);
  826. struct vxge_hw_vpath_stats_sw_ring_info *stats ____cacheline_aligned;
  827. struct vxge_hw_ring_config *config;
  828. } ____cacheline_aligned;
  829. /**
  830. * enum enum vxge_hw_txdl_state - Descriptor (TXDL) state.
  831. * @VXGE_HW_TXDL_STATE_NONE: Invalid state.
  832. * @VXGE_HW_TXDL_STATE_AVAIL: Descriptor is available for reservation.
  833. * @VXGE_HW_TXDL_STATE_POSTED: Descriptor is posted for processing by the
  834. * device.
  835. * @VXGE_HW_TXDL_STATE_FREED: Descriptor is free and can be reused for
  836. * filling-in and posting later.
  837. *
  838. * Titan/HW descriptor states.
  839. *
  840. */
  841. enum vxge_hw_txdl_state {
  842. VXGE_HW_TXDL_STATE_NONE = 0,
  843. VXGE_HW_TXDL_STATE_AVAIL = 1,
  844. VXGE_HW_TXDL_STATE_POSTED = 2,
  845. VXGE_HW_TXDL_STATE_FREED = 3
  846. };
  847. /*
  848. * struct __vxge_hw_fifo - Fifo.
  849. * @channel: Channel "base" of this fifo, the common part of all HW
  850. * channels.
  851. * @mempool: Memory pool, from which descriptors get allocated.
  852. * @config: Fifo configuration, part of device configuration
  853. * (see struct vxge_hw_device_config{}).
  854. * @interrupt_type: Interrupt type to be used
  855. * @no_snoop_bits: See struct vxge_hw_fifo_config{}.
  856. * @txdl_per_memblock: Number of TxDLs (TxD lists) per memblock.
  857. * on TxDL please refer to Titan UG.
  858. * @txdl_size: Configured TxDL size (i.e., number of TxDs in a list), plus
  859. * per-TxDL HW private space (struct __vxge_hw_fifo_txdl_priv).
  860. * @priv_size: Per-Tx descriptor space reserved for driver
  861. * usage.
  862. * @per_txdl_space: Per txdl private space for the driver
  863. * @callback: Fifo completion callback. HW invokes the callback when there
  864. * are new completions on that fifo. In many implementations
  865. * the @callback executes in the hw interrupt context.
  866. * @txdl_term: Fifo's descriptor-terminate callback. If not NULL,
  867. * HW invokes the callback when closing the corresponding fifo.
  868. * See also vxge_hw_fifo_txdl_term_f{}.
  869. * @stats: Statistics of this fifo
  870. *
  871. * Fifo channel.
  872. * Note: The structure is cache line aligned.
  873. */
  874. struct __vxge_hw_fifo {
  875. struct __vxge_hw_channel channel;
  876. struct vxge_hw_mempool *mempool;
  877. struct vxge_hw_fifo_config *config;
  878. struct vxge_hw_vpath_reg __iomem *vp_reg;
  879. struct __vxge_hw_non_offload_db_wrapper __iomem *nofl_db;
  880. u64 interrupt_type;
  881. u32 no_snoop_bits;
  882. u32 txdl_per_memblock;
  883. u32 txdl_size;
  884. u32 priv_size;
  885. u32 per_txdl_space;
  886. u32 vp_id;
  887. u32 tx_intr_num;
  888. enum vxge_hw_status (*callback)(
  889. struct __vxge_hw_fifo *fifo_handle,
  890. void *txdlh,
  891. enum vxge_hw_fifo_tcode t_code,
  892. void *userdata,
  893. struct sk_buff ***skb_ptr,
  894. int nr_skb,
  895. int *more);
  896. void (*txdl_term)(
  897. void *txdlh,
  898. enum vxge_hw_txdl_state state,
  899. void *userdata);
  900. struct vxge_hw_vpath_stats_sw_fifo_info *stats ____cacheline_aligned;
  901. } ____cacheline_aligned;
  902. /*
  903. * struct __vxge_hw_fifo_txdl_priv - Transmit descriptor HW-private data.
  904. * @dma_addr: DMA (mapped) address of _this_ descriptor.
  905. * @dma_handle: DMA handle used to map the descriptor onto device.
  906. * @dma_offset: Descriptor's offset in the memory block. HW allocates
  907. * descriptors in memory blocks (see struct vxge_hw_fifo_config{})
  908. * Each memblock is a contiguous block of DMA-able memory.
  909. * @frags: Total number of fragments (that is, contiguous data buffers)
  910. * carried by this TxDL.
  911. * @align_vaddr_start: Aligned virtual address start
  912. * @align_vaddr: Virtual address of the per-TxDL area in memory used for
  913. * alignement. Used to place one or more mis-aligned fragments
  914. * @align_dma_addr: DMA address translated from the @align_vaddr.
  915. * @align_dma_handle: DMA handle that corresponds to @align_dma_addr.
  916. * @align_dma_acch: DMA access handle corresponds to @align_dma_addr.
  917. * @align_dma_offset: The current offset into the @align_vaddr area.
  918. * Grows while filling the descriptor, gets reset.
  919. * @align_used_frags: Number of fragments used.
  920. * @alloc_frags: Total number of fragments allocated.
  921. * @unused: TODO
  922. * @next_txdl_priv: (TODO).
  923. * @first_txdp: (TODO).
  924. * @linked_txdl_priv: Pointer to any linked TxDL for creating contiguous
  925. * TxDL list.
  926. * @txdlh: Corresponding txdlh to this TxDL.
  927. * @memblock: Pointer to the TxDL memory block or memory page.
  928. * on the next send operation.
  929. * @dma_object: DMA address and handle of the memory block that contains
  930. * the descriptor. This member is used only in the "checked"
  931. * version of the HW (to enforce certain assertions);
  932. * otherwise it gets compiled out.
  933. * @allocated: True if the descriptor is reserved, 0 otherwise. Internal usage.
  934. *
  935. * Per-transmit decsriptor HW-private data. HW uses the space to keep DMA
  936. * information associated with the descriptor. Note that driver can ask HW
  937. * to allocate additional per-descriptor space for its own (driver-specific)
  938. * purposes.
  939. *
  940. * See also: struct vxge_hw_ring_rxd_priv{}.
  941. */
  942. struct __vxge_hw_fifo_txdl_priv {
  943. dma_addr_t dma_addr;
  944. struct pci_dev *dma_handle;
  945. ptrdiff_t dma_offset;
  946. u32 frags;
  947. u8 *align_vaddr_start;
  948. u8 *align_vaddr;
  949. dma_addr_t align_dma_addr;
  950. struct pci_dev *align_dma_handle;
  951. struct pci_dev *align_dma_acch;
  952. ptrdiff_t align_dma_offset;
  953. u32 align_used_frags;
  954. u32 alloc_frags;
  955. u32 unused;
  956. struct __vxge_hw_fifo_txdl_priv *next_txdl_priv;
  957. struct vxge_hw_fifo_txd *first_txdp;
  958. void *memblock;
  959. };
  960. /*
  961. * struct __vxge_hw_non_offload_db_wrapper - Non-offload Doorbell Wrapper
  962. * @control_0: Bits 0 to 7 - Doorbell type.
  963. * Bits 8 to 31 - Reserved.
  964. * Bits 32 to 39 - The highest TxD in this TxDL.
  965. * Bits 40 to 47 - Reserved.
  966. * Bits 48 to 55 - Reserved.
  967. * Bits 56 to 63 - No snoop flags.
  968. * @txdl_ptr: The starting location of the TxDL in host memory.
  969. *
  970. * Created by the host and written to the adapter via PIO to a Kernel Doorbell
  971. * FIFO. All non-offload doorbell wrapper fields must be written by the host as
  972. * part of a doorbell write. Consumed by the adapter but is not written by the
  973. * adapter.
  974. */
  975. struct __vxge_hw_non_offload_db_wrapper {
  976. u64 control_0;
  977. #define VXGE_HW_NODBW_GET_TYPE(ctrl0) vxge_bVALn(ctrl0, 0, 8)
  978. #define VXGE_HW_NODBW_TYPE(val) vxge_vBIT(val, 0, 8)
  979. #define VXGE_HW_NODBW_TYPE_NODBW 0
  980. #define VXGE_HW_NODBW_GET_LAST_TXD_NUMBER(ctrl0) vxge_bVALn(ctrl0, 32, 8)
  981. #define VXGE_HW_NODBW_LAST_TXD_NUMBER(val) vxge_vBIT(val, 32, 8)
  982. #define VXGE_HW_NODBW_GET_NO_SNOOP(ctrl0) vxge_bVALn(ctrl0, 56, 8)
  983. #define VXGE_HW_NODBW_LIST_NO_SNOOP(val) vxge_vBIT(val, 56, 8)
  984. #define VXGE_HW_NODBW_LIST_NO_SNOOP_TXD_READ_TXD0_WRITE 0x2
  985. #define VXGE_HW_NODBW_LIST_NO_SNOOP_TX_FRAME_DATA_READ 0x1
  986. u64 txdl_ptr;
  987. };
  988. /*
  989. * TX Descriptor
  990. */
  991. /**
  992. * struct vxge_hw_fifo_txd - Transmit Descriptor
  993. * @control_0: Bits 0 to 6 - Reserved.
  994. * Bit 7 - List Ownership. This field should be initialized
  995. * to '1' by the driver before the transmit list pointer is
  996. * written to the adapter. This field will be set to '0' by the
  997. * adapter once it has completed transmitting the frame or frames in
  998. * the list. Note - This field is only valid in TxD0. Additionally,
  999. * for multi-list sequences, the driver should not release any
  1000. * buffers until the ownership of the last list in the multi-list
  1001. * sequence has been returned to the host.
  1002. * Bits 8 to 11 - Reserved
  1003. * Bits 12 to 15 - Transfer_Code. This field is only valid in
  1004. * TxD0. It is used to describe the status of the transmit data
  1005. * buffer transfer. This field is always overwritten by the
  1006. * adapter, so this field may be initialized to any value.
  1007. * Bits 16 to 17 - Host steering. This field allows the host to
  1008. * override the selection of the physical transmit port.
  1009. * Attention:
  1010. * Normal sounds as if learned from the switch rather than from
  1011. * the aggregation algorythms.
  1012. * 00: Normal. Use Destination/MAC Address
  1013. * lookup to determine the transmit port.
  1014. * 01: Send on physical Port1.
  1015. * 10: Send on physical Port0.
  1016. * 11: Send on both ports.
  1017. * Bits 18 to 21 - Reserved
  1018. * Bits 22 to 23 - Gather_Code. This field is set by the host and
  1019. * is used to describe how individual buffers comprise a frame.
  1020. * 10: First descriptor of a frame.
  1021. * 00: Middle of a multi-descriptor frame.
  1022. * 01: Last descriptor of a frame.
  1023. * 11: First and last descriptor of a frame (the entire frame
  1024. * resides in a single buffer).
  1025. * For multi-descriptor frames, the only valid gather code sequence
  1026. * is {10, [00], 01}. In other words, the descriptors must be placed
  1027. * in the list in the correct order.
  1028. * Bits 24 to 27 - Reserved
  1029. * Bits 28 to 29 - LSO_Frm_Encap. LSO Frame Encapsulation
  1030. * definition. Only valid in TxD0. This field allows the host to
  1031. * indicate the Ethernet encapsulation of an outbound LSO packet.
  1032. * 00 - classic mode (best guess)
  1033. * 01 - LLC
  1034. * 10 - SNAP
  1035. * 11 - DIX
  1036. * If "classic mode" is selected, the adapter will attempt to
  1037. * decode the frame's Ethernet encapsulation by examining the L/T
  1038. * field as follows:
  1039. * <= 0x05DC LLC/SNAP encoding; must examine DSAP/SSAP to determine
  1040. * if packet is IPv4 or IPv6.
  1041. * 0x8870 Jumbo-SNAP encoding.
  1042. * 0x0800 IPv4 DIX encoding
  1043. * 0x86DD IPv6 DIX encoding
  1044. * others illegal encapsulation
  1045. * Bits 30 - LSO_ Flag. Large Send Offload (LSO) flag.
  1046. * Set to 1 to perform segmentation offload for TCP/UDP.
  1047. * This field is valid only in TxD0.
  1048. * Bits 31 to 33 - Reserved.
  1049. * Bits 34 to 47 - LSO_MSS. TCP/UDP LSO Maximum Segment Size
  1050. * This field is meaningful only when LSO_Control is non-zero.
  1051. * When LSO_Control is set to TCP_LSO, the single (possibly large)
  1052. * TCP segment described by this TxDL will be sent as a series of
  1053. * TCP segments each of which contains no more than LSO_MSS
  1054. * payload bytes.
  1055. * When LSO_Control is set to UDP_LSO, the single (possibly large)
  1056. * UDP datagram described by this TxDL will be sent as a series of
  1057. * UDP datagrams each of which contains no more than LSO_MSS
  1058. * payload bytes.
  1059. * All outgoing frames from this TxDL will have LSO_MSS bytes of UDP
  1060. * or TCP payload, with the exception of the last, which will have
  1061. * <= LSO_MSS bytes of payload.
  1062. * Bits 48 to 63 - Buffer_Size. Number of valid bytes in the
  1063. * buffer to be read by the adapter. This field is written by the
  1064. * host. A value of 0 is illegal.
  1065. * Bits 32 to 63 - This value is written by the adapter upon
  1066. * completion of a UDP or TCP LSO operation and indicates the number
  1067. * of UDP or TCP payload bytes that were transmitted. 0x0000 will be
  1068. * returned for any non-LSO operation.
  1069. * @control_1: Bits 0 to 4 - Reserved.
  1070. * Bit 5 - Tx_CKO_IPv4 Set to a '1' to enable IPv4 header checksum
  1071. * offload. This field is only valid in the first TxD of a frame.
  1072. * Bit 6 - Tx_CKO_TCP Set to a '1' to enable TCP checksum offload.
  1073. * This field is only valid in the first TxD of a frame (the TxD's
  1074. * gather code must be 10 or 11). The driver should only set this
  1075. * bit if it can guarantee that TCP is present.
  1076. * Bit 7 - Tx_CKO_UDP Set to a '1' to enable UDP checksum offload.
  1077. * This field is only valid in the first TxD of a frame (the TxD's
  1078. * gather code must be 10 or 11). The driver should only set this
  1079. * bit if it can guarantee that UDP is present.
  1080. * Bits 8 to 14 - Reserved.
  1081. * Bit 15 - Tx_VLAN_Enable VLAN tag insertion flag. Set to a '1' to
  1082. * instruct the adapter to insert the VLAN tag specified by the
  1083. * Tx_VLAN_Tag field. This field is only valid in the first TxD of
  1084. * a frame.
  1085. * Bits 16 to 31 - Tx_VLAN_Tag. Variable portion of the VLAN tag
  1086. * to be inserted into the frame by the adapter (the first two bytes
  1087. * of a VLAN tag are always 0x8100). This field is only valid if the
  1088. * Tx_VLAN_Enable field is set to '1'.
  1089. * Bits 32 to 33 - Reserved.
  1090. * Bits 34 to 39 - Tx_Int_Number. Indicates which Tx interrupt
  1091. * number the frame associated with. This field is written by the
  1092. * host. It is only valid in the first TxD of a frame.
  1093. * Bits 40 to 42 - Reserved.
  1094. * Bit 43 - Set to 1 to exclude the frame from bandwidth metering
  1095. * functions. This field is valid only in the first TxD
  1096. * of a frame.
  1097. * Bits 44 to 45 - Reserved.
  1098. * Bit 46 - Tx_Int_Per_List Set to a '1' to instruct the adapter to
  1099. * generate an interrupt as soon as all of the frames in the list
  1100. * have been transmitted. In order to have per-frame interrupts,
  1101. * the driver should place a maximum of one frame per list. This
  1102. * field is only valid in the first TxD of a frame.
  1103. * Bit 47 - Tx_Int_Utilization Set to a '1' to instruct the adapter
  1104. * to count the frame toward the utilization interrupt specified in
  1105. * the Tx_Int_Number field. This field is only valid in the first
  1106. * TxD of a frame.
  1107. * Bits 48 to 63 - Reserved.
  1108. * @buffer_pointer: Buffer start address.
  1109. * @host_control: Host_Control.Opaque 64bit data stored by driver inside the
  1110. * Titan descriptor prior to posting the latter on the fifo
  1111. * via vxge_hw_fifo_txdl_post().The %host_control is returned as is
  1112. * to the driver with each completed descriptor.
  1113. *
  1114. * Transmit descriptor (TxD).Fifo descriptor contains configured number
  1115. * (list) of TxDs. * For more details please refer to Titan User Guide,
  1116. * Section 5.4.2 "Transmit Descriptor (TxD) Format".
  1117. */
  1118. struct vxge_hw_fifo_txd {
  1119. u64 control_0;
  1120. #define VXGE_HW_FIFO_TXD_LIST_OWN_ADAPTER vxge_mBIT(7)
  1121. #define VXGE_HW_FIFO_TXD_T_CODE_GET(ctrl0) vxge_bVALn(ctrl0, 12, 4)
  1122. #define VXGE_HW_FIFO_TXD_T_CODE(val) vxge_vBIT(val, 12, 4)
  1123. #define VXGE_HW_FIFO_TXD_T_CODE_UNUSED VXGE_HW_FIFO_T_CODE_UNUSED
  1124. #define VXGE_HW_FIFO_TXD_GATHER_CODE(val) vxge_vBIT(val, 22, 2)
  1125. #define VXGE_HW_FIFO_TXD_GATHER_CODE_FIRST VXGE_HW_FIFO_GATHER_CODE_FIRST
  1126. #define VXGE_HW_FIFO_TXD_GATHER_CODE_LAST VXGE_HW_FIFO_GATHER_CODE_LAST
  1127. #define VXGE_HW_FIFO_TXD_LSO_EN vxge_mBIT(30)
  1128. #define VXGE_HW_FIFO_TXD_LSO_MSS(val) vxge_vBIT(val, 34, 14)
  1129. #define VXGE_HW_FIFO_TXD_BUFFER_SIZE(val) vxge_vBIT(val, 48, 16)
  1130. u64 control_1;
  1131. #define VXGE_HW_FIFO_TXD_TX_CKO_IPV4_EN vxge_mBIT(5)
  1132. #define VXGE_HW_FIFO_TXD_TX_CKO_TCP_EN vxge_mBIT(6)
  1133. #define VXGE_HW_FIFO_TXD_TX_CKO_UDP_EN vxge_mBIT(7)
  1134. #define VXGE_HW_FIFO_TXD_VLAN_ENABLE vxge_mBIT(15)
  1135. #define VXGE_HW_FIFO_TXD_VLAN_TAG(val) vxge_vBIT(val, 16, 16)
  1136. #define VXGE_HW_FIFO_TXD_INT_NUMBER(val) vxge_vBIT(val, 34, 6)
  1137. #define VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST vxge_mBIT(46)
  1138. #define VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ vxge_mBIT(47)
  1139. u64 buffer_pointer;
  1140. u64 host_control;
  1141. };
  1142. /**
  1143. * struct vxge_hw_ring_rxd_1 - One buffer mode RxD for ring
  1144. * @host_control: This field is exclusively for host use and is "readonly"
  1145. * from the adapter's perspective.
  1146. * @control_0:Bits 0 to 6 - RTH_Bucket get
  1147. * Bit 7 - Own Descriptor ownership bit. This bit is set to 1
  1148. * by the host, and is set to 0 by the adapter.
  1149. * 0 - Host owns RxD and buffer.
  1150. * 1 - The adapter owns RxD and buffer.
  1151. * Bit 8 - Fast_Path_Eligible When set, indicates that the
  1152. * received frame meets all of the criteria for fast path processing.
  1153. * The required criteria are as follows:
  1154. * !SYN &
  1155. * (Transfer_Code == "Transfer OK") &
  1156. * (!Is_IP_Fragment) &
  1157. * ((Is_IPv4 & computed_L3_checksum == 0xFFFF) |
  1158. * (Is_IPv6)) &
  1159. * ((Is_TCP & computed_L4_checksum == 0xFFFF) |
  1160. * (Is_UDP & (computed_L4_checksum == 0xFFFF |
  1161. * computed _L4_checksum == 0x0000)))
  1162. * (same meaning for all RxD buffer modes)
  1163. * Bit 9 - L3 Checksum Correct
  1164. * Bit 10 - L4 Checksum Correct
  1165. * Bit 11 - Reserved
  1166. * Bit 12 to 15 - This field is written by the adapter. It is
  1167. * used to report the status of the frame transfer to the host.
  1168. * 0x0 - Transfer OK
  1169. * 0x4 - RDA Failure During Transfer
  1170. * 0x5 - Unparseable Packet, such as unknown IPv6 header.
  1171. * 0x6 - Frame integrity error (FCS or ECC).
  1172. * 0x7 - Buffer Size Error. The provided buffer(s) were not
  1173. * appropriately sized and data loss occurred.
  1174. * 0x8 - Internal ECC Error. RxD corrupted.
  1175. * 0x9 - IPv4 Checksum error
  1176. * 0xA - TCP/UDP Checksum error
  1177. * 0xF - Unknown Error or Multiple Error. Indicates an
  1178. * unknown problem or that more than one of transfer codes is set.
  1179. * Bit 16 - SYN The adapter sets this field to indicate that
  1180. * the incoming frame contained a TCP segment with its SYN bit
  1181. * set and its ACK bit NOT set. (same meaning for all RxD buffer
  1182. * modes)
  1183. * Bit 17 - Is ICMP
  1184. * Bit 18 - RTH_SPDM_HIT Set to 1 if there was a match in the
  1185. * Socket Pair Direct Match Table and the frame was steered based
  1186. * on SPDM.
  1187. * Bit 19 - RTH_IT_HIT Set to 1 if there was a match in the
  1188. * Indirection Table and the frame was steered based on hash
  1189. * indirection.
  1190. * Bit 20 to 23 - RTH_HASH_TYPE Indicates the function (hash
  1191. * type) that was used to calculate the hash.
  1192. * Bit 19 - IS_VLAN Set to '1' if the frame was/is VLAN
  1193. * tagged.
  1194. * Bit 25 to 26 - ETHER_ENCAP Reflects the Ethernet encapsulation
  1195. * of the received frame.
  1196. * 0x0 - Ethernet DIX
  1197. * 0x1 - LLC
  1198. * 0x2 - SNAP (includes Jumbo-SNAP)
  1199. * 0x3 - IPX
  1200. * Bit 27 - IS_IPV4 Set to '1' if the frame contains an IPv4 packet.
  1201. * Bit 28 - IS_IPV6 Set to '1' if the frame contains an IPv6 packet.
  1202. * Bit 29 - IS_IP_FRAG Set to '1' if the frame contains a fragmented
  1203. * IP packet.
  1204. * Bit 30 - IS_TCP Set to '1' if the frame contains a TCP segment.
  1205. * Bit 31 - IS_UDP Set to '1' if the frame contains a UDP message.
  1206. * Bit 32 to 47 - L3_Checksum[0:15] The IPv4 checksum value that
  1207. * arrived with the frame. If the resulting computed IPv4 header
  1208. * checksum for the frame did not produce the expected 0xFFFF value,
  1209. * then the transfer code would be set to 0x9.
  1210. * Bit 48 to 63 - L4_Checksum[0:15] The TCP/UDP checksum value that
  1211. * arrived with the frame. If the resulting computed TCP/UDP checksum
  1212. * for the frame did not produce the expected 0xFFFF value, then the
  1213. * transfer code would be set to 0xA.
  1214. * @control_1:Bits 0 to 1 - Reserved
  1215. * Bits 2 to 15 - Buffer0_Size.This field is set by the host and
  1216. * eventually overwritten by the adapter. The host writes the
  1217. * available buffer size in bytes when it passes the descriptor to
  1218. * the adapter. When a frame is delivered the host, the adapter
  1219. * populates this field with the number of bytes written into the
  1220. * buffer. The largest supported buffer is 16, 383 bytes.
  1221. * Bit 16 to 47 - RTH Hash Value 32-bit RTH hash value. Only valid if
  1222. * RTH_HASH_TYPE (Control_0, bits 20:23) is nonzero.
  1223. * Bit 48 to 63 - VLAN_Tag[0:15] The contents of the variable portion
  1224. * of the VLAN tag, if one was detected by the adapter. This field is
  1225. * populated even if VLAN-tag stripping is enabled.
  1226. * @buffer0_ptr: Pointer to buffer. This field is populated by the driver.
  1227. *
  1228. * One buffer mode RxD for ring structure
  1229. */
  1230. struct vxge_hw_ring_rxd_1 {
  1231. u64 host_control;
  1232. u64 control_0;
  1233. #define VXGE_HW_RING_RXD_RTH_BUCKET_GET(ctrl0) vxge_bVALn(ctrl0, 0, 7)
  1234. #define VXGE_HW_RING_RXD_LIST_OWN_ADAPTER vxge_mBIT(7)
  1235. #define VXGE_HW_RING_RXD_FAST_PATH_ELIGIBLE_GET(ctrl0) vxge_bVALn(ctrl0, 8, 1)
  1236. #define VXGE_HW_RING_RXD_L3_CKSUM_CORRECT_GET(ctrl0) vxge_bVALn(ctrl0, 9, 1)
  1237. #define VXGE_HW_RING_RXD_L4_CKSUM_CORRECT_GET(ctrl0) vxge_bVALn(ctrl0, 10, 1)
  1238. #define VXGE_HW_RING_RXD_T_CODE_GET(ctrl0) vxge_bVALn(ctrl0, 12, 4)
  1239. #define VXGE_HW_RING_RXD_T_CODE(val) vxge_vBIT(val, 12, 4)
  1240. #define VXGE_HW_RING_RXD_T_CODE_UNUSED VXGE_HW_RING_T_CODE_UNUSED
  1241. #define VXGE_HW_RING_RXD_SYN_GET(ctrl0) vxge_bVALn(ctrl0, 16, 1)
  1242. #define VXGE_HW_RING_RXD_IS_ICMP_GET(ctrl0) vxge_bVALn(ctrl0, 17, 1)
  1243. #define VXGE_HW_RING_RXD_RTH_SPDM_HIT_GET(ctrl0) vxge_bVALn(ctrl0, 18, 1)
  1244. #define VXGE_HW_RING_RXD_RTH_IT_HIT_GET(ctrl0) vxge_bVALn(ctrl0, 19, 1)
  1245. #define VXGE_HW_RING_RXD_RTH_HASH_TYPE_GET(ctrl0) vxge_bVALn(ctrl0, 20, 4)
  1246. #define VXGE_HW_RING_RXD_IS_VLAN_GET(ctrl0) vxge_bVALn(ctrl0, 24, 1)
  1247. #define VXGE_HW_RING_RXD_ETHER_ENCAP_GET(ctrl0) vxge_bVALn(ctrl0, 25, 2)
  1248. #define VXGE_HW_RING_RXD_FRAME_PROTO_GET(ctrl0) vxge_bVALn(ctrl0, 27, 5)
  1249. #define VXGE_HW_RING_RXD_L3_CKSUM_GET(ctrl0) vxge_bVALn(ctrl0, 32, 16)
  1250. #define VXGE_HW_RING_RXD_L4_CKSUM_GET(ctrl0) vxge_bVALn(ctrl0, 48, 16)
  1251. u64 control_1;
  1252. #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE_GET(ctrl1) vxge_bVALn(ctrl1, 2, 14)
  1253. #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE(val) vxge_vBIT(val, 2, 14)
  1254. #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE_MASK vxge_vBIT(0x3FFF, 2, 14)
  1255. #define VXGE_HW_RING_RXD_1_RTH_HASH_VAL_GET(ctrl1) vxge_bVALn(ctrl1, 16, 32)
  1256. #define VXGE_HW_RING_RXD_VLAN_TAG_GET(ctrl1) vxge_bVALn(ctrl1, 48, 16)
  1257. u64 buffer0_ptr;
  1258. };
  1259. enum vxge_hw_rth_algoritms {
  1260. RTH_ALG_JENKINS = 0,
  1261. RTH_ALG_MS_RSS = 1,
  1262. RTH_ALG_CRC32C = 2
  1263. };
  1264. /**
  1265. * struct vxge_hw_rth_hash_types - RTH hash types.
  1266. * @hash_type_tcpipv4_en: Enables RTH field type HashTypeTcpIPv4
  1267. * @hash_type_ipv4_en: Enables RTH field type HashTypeIPv4
  1268. * @hash_type_tcpipv6_en: Enables RTH field type HashTypeTcpIPv6
  1269. * @hash_type_ipv6_en: Enables RTH field type HashTypeIPv6
  1270. * @hash_type_tcpipv6ex_en: Enables RTH field type HashTypeTcpIPv6Ex
  1271. * @hash_type_ipv6ex_en: Enables RTH field type HashTypeIPv6Ex
  1272. *
  1273. * Used to pass RTH hash types to rts_rts_set.
  1274. *
  1275. * See also: vxge_hw_vpath_rts_rth_set(), vxge_hw_vpath_rts_rth_get().
  1276. */
  1277. struct vxge_hw_rth_hash_types {
  1278. u8 hash_type_tcpipv4_en:1,
  1279. hash_type_ipv4_en:1,
  1280. hash_type_tcpipv6_en:1,
  1281. hash_type_ipv6_en:1,
  1282. hash_type_tcpipv6ex_en:1,
  1283. hash_type_ipv6ex_en:1;
  1284. };
  1285. void vxge_hw_device_debug_set(
  1286. struct __vxge_hw_device *devh,
  1287. enum vxge_debug_level level,
  1288. u32 mask);
  1289. u32
  1290. vxge_hw_device_error_level_get(struct __vxge_hw_device *devh);
  1291. u32
  1292. vxge_hw_device_trace_level_get(struct __vxge_hw_device *devh);
  1293. /**
  1294. * vxge_hw_ring_rxd_size_get - Get the size of ring descriptor.
  1295. * @buf_mode: Buffer mode (1, 3 or 5)
  1296. *
  1297. * This function returns the size of RxD for given buffer mode
  1298. */
  1299. static inline u32 vxge_hw_ring_rxd_size_get(u32 buf_mode)
  1300. {
  1301. return sizeof(struct vxge_hw_ring_rxd_1);
  1302. }
  1303. /**
  1304. * vxge_hw_ring_rxds_per_block_get - Get the number of rxds per block.
  1305. * @buf_mode: Buffer mode (1 buffer mode only)
  1306. *
  1307. * This function returns the number of RxD for RxD block for given buffer mode
  1308. */
  1309. static inline u32 vxge_hw_ring_rxds_per_block_get(u32 buf_mode)
  1310. {
  1311. return (u32)((VXGE_HW_BLOCK_SIZE-16) /
  1312. sizeof(struct vxge_hw_ring_rxd_1));
  1313. }
  1314. /**
  1315. * vxge_hw_ring_rxd_1b_set - Prepare 1-buffer-mode descriptor.
  1316. * @rxdh: Descriptor handle.
  1317. * @dma_pointer: DMA address of a single receive buffer this descriptor
  1318. * should carry. Note that by the time vxge_hw_ring_rxd_1b_set is called,
  1319. * the receive buffer should be already mapped to the device
  1320. * @size: Size of the receive @dma_pointer buffer.
  1321. *
  1322. * Prepare 1-buffer-mode Rx descriptor for posting
  1323. * (via vxge_hw_ring_rxd_post()).
  1324. *
  1325. * This inline helper-function does not return any parameters and always
  1326. * succeeds.
  1327. *
  1328. */
  1329. static inline
  1330. void vxge_hw_ring_rxd_1b_set(
  1331. void *rxdh,
  1332. dma_addr_t dma_pointer,
  1333. u32 size)
  1334. {
  1335. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1336. rxdp->buffer0_ptr = dma_pointer;
  1337. rxdp->control_1 &= ~VXGE_HW_RING_RXD_1_BUFFER0_SIZE_MASK;
  1338. rxdp->control_1 |= VXGE_HW_RING_RXD_1_BUFFER0_SIZE(size);
  1339. }
  1340. /**
  1341. * vxge_hw_ring_rxd_1b_get - Get data from the completed 1-buf
  1342. * descriptor.
  1343. * @vpath_handle: Virtual Path handle.
  1344. * @rxdh: Descriptor handle.
  1345. * @dma_pointer: DMA address of a single receive buffer this descriptor
  1346. * carries. Returned by HW.
  1347. * @pkt_length: Length (in bytes) of the data in the buffer pointed by
  1348. *
  1349. * Retrieve protocol data from the completed 1-buffer-mode Rx descriptor.
  1350. * This inline helper-function uses completed descriptor to populate receive
  1351. * buffer pointer and other "out" parameters. The function always succeeds.
  1352. *
  1353. */
  1354. static inline
  1355. void vxge_hw_ring_rxd_1b_get(
  1356. struct __vxge_hw_ring *ring_handle,
  1357. void *rxdh,
  1358. u32 *pkt_length)
  1359. {
  1360. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1361. *pkt_length =
  1362. (u32)VXGE_HW_RING_RXD_1_BUFFER0_SIZE_GET(rxdp->control_1);
  1363. }
  1364. /**
  1365. * vxge_hw_ring_rxd_1b_info_get - Get extended information associated with
  1366. * a completed receive descriptor for 1b mode.
  1367. * @vpath_handle: Virtual Path handle.
  1368. * @rxdh: Descriptor handle.
  1369. * @rxd_info: Descriptor information
  1370. *
  1371. * Retrieve extended information associated with a completed receive descriptor.
  1372. *
  1373. */
  1374. static inline
  1375. void vxge_hw_ring_rxd_1b_info_get(
  1376. struct __vxge_hw_ring *ring_handle,
  1377. void *rxdh,
  1378. struct vxge_hw_ring_rxd_info *rxd_info)
  1379. {
  1380. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1381. rxd_info->syn_flag =
  1382. (u32)VXGE_HW_RING_RXD_SYN_GET(rxdp->control_0);
  1383. rxd_info->is_icmp =
  1384. (u32)VXGE_HW_RING_RXD_IS_ICMP_GET(rxdp->control_0);
  1385. rxd_info->fast_path_eligible =
  1386. (u32)VXGE_HW_RING_RXD_FAST_PATH_ELIGIBLE_GET(rxdp->control_0);
  1387. rxd_info->l3_cksum_valid =
  1388. (u32)VXGE_HW_RING_RXD_L3_CKSUM_CORRECT_GET(rxdp->control_0);
  1389. rxd_info->l3_cksum =
  1390. (u32)VXGE_HW_RING_RXD_L3_CKSUM_GET(rxdp->control_0);
  1391. rxd_info->l4_cksum_valid =
  1392. (u32)VXGE_HW_RING_RXD_L4_CKSUM_CORRECT_GET(rxdp->control_0);
  1393. rxd_info->l4_cksum =
  1394. (u32)VXGE_HW_RING_RXD_L4_CKSUM_GET(rxdp->control_0);
  1395. rxd_info->frame =
  1396. (u32)VXGE_HW_RING_RXD_ETHER_ENCAP_GET(rxdp->control_0);
  1397. rxd_info->proto =
  1398. (u32)VXGE_HW_RING_RXD_FRAME_PROTO_GET(rxdp->control_0);
  1399. rxd_info->is_vlan =
  1400. (u32)VXGE_HW_RING_RXD_IS_VLAN_GET(rxdp->control_0);
  1401. rxd_info->vlan =
  1402. (u32)VXGE_HW_RING_RXD_VLAN_TAG_GET(rxdp->control_1);
  1403. rxd_info->rth_bucket =
  1404. (u32)VXGE_HW_RING_RXD_RTH_BUCKET_GET(rxdp->control_0);
  1405. rxd_info->rth_it_hit =
  1406. (u32)VXGE_HW_RING_RXD_RTH_IT_HIT_GET(rxdp->control_0);
  1407. rxd_info->rth_spdm_hit =
  1408. (u32)VXGE_HW_RING_RXD_RTH_SPDM_HIT_GET(rxdp->control_0);
  1409. rxd_info->rth_hash_type =
  1410. (u32)VXGE_HW_RING_RXD_RTH_HASH_TYPE_GET(rxdp->control_0);
  1411. rxd_info->rth_value =
  1412. (u32)VXGE_HW_RING_RXD_1_RTH_HASH_VAL_GET(rxdp->control_1);
  1413. }
  1414. /**
  1415. * vxge_hw_ring_rxd_private_get - Get driver private per-descriptor data
  1416. * of 1b mode 3b mode ring.
  1417. * @rxdh: Descriptor handle.
  1418. *
  1419. * Returns: private driver info associated with the descriptor.
  1420. * driver requests per-descriptor space via vxge_hw_ring_attr.
  1421. *
  1422. */
  1423. static inline void *vxge_hw_ring_rxd_private_get(void *rxdh)
  1424. {
  1425. struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
  1426. return (void *)(size_t)rxdp->host_control;
  1427. }
  1428. /**
  1429. * vxge_hw_fifo_txdl_cksum_set_bits - Offload checksum.
  1430. * @txdlh: Descriptor handle.
  1431. * @cksum_bits: Specifies which checksums are to be offloaded: IPv4,
  1432. * and/or TCP and/or UDP.
  1433. *
  1434. * Ask Titan to calculate IPv4 & transport checksums for _this_ transmit
  1435. * descriptor.
  1436. * This API is part of the preparation of the transmit descriptor for posting
  1437. * (via vxge_hw_fifo_txdl_post()). The related "preparation" APIs include
  1438. * vxge_hw_fifo_txdl_mss_set(), vxge_hw_fifo_txdl_buffer_set_aligned(),
  1439. * and vxge_hw_fifo_txdl_buffer_set().
  1440. * All these APIs fill in the fields of the fifo descriptor,
  1441. * in accordance with the Titan specification.
  1442. *
  1443. */
  1444. static inline void vxge_hw_fifo_txdl_cksum_set_bits(void *txdlh, u64 cksum_bits)
  1445. {
  1446. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1447. txdp->control_1 |= cksum_bits;
  1448. }
  1449. /**
  1450. * vxge_hw_fifo_txdl_mss_set - Set MSS.
  1451. * @txdlh: Descriptor handle.
  1452. * @mss: MSS size for _this_ TCP connection. Passed by TCP stack down to the
  1453. * driver, which in turn inserts the MSS into the @txdlh.
  1454. *
  1455. * This API is part of the preparation of the transmit descriptor for posting
  1456. * (via vxge_hw_fifo_txdl_post()). The related "preparation" APIs include
  1457. * vxge_hw_fifo_txdl_buffer_set(), vxge_hw_fifo_txdl_buffer_set_aligned(),
  1458. * and vxge_hw_fifo_txdl_cksum_set_bits().
  1459. * All these APIs fill in the fields of the fifo descriptor,
  1460. * in accordance with the Titan specification.
  1461. *
  1462. */
  1463. static inline void vxge_hw_fifo_txdl_mss_set(void *txdlh, int mss)
  1464. {
  1465. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1466. txdp->control_0 |= VXGE_HW_FIFO_TXD_LSO_EN;
  1467. txdp->control_0 |= VXGE_HW_FIFO_TXD_LSO_MSS(mss);
  1468. }
  1469. /**
  1470. * vxge_hw_fifo_txdl_vlan_set - Set VLAN tag.
  1471. * @txdlh: Descriptor handle.
  1472. * @vlan_tag: 16bit VLAN tag.
  1473. *
  1474. * Insert VLAN tag into specified transmit descriptor.
  1475. * The actual insertion of the tag into outgoing frame is done by the hardware.
  1476. */
  1477. static inline void vxge_hw_fifo_txdl_vlan_set(void *txdlh, u16 vlan_tag)
  1478. {
  1479. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1480. txdp->control_1 |= VXGE_HW_FIFO_TXD_VLAN_ENABLE;
  1481. txdp->control_1 |= VXGE_HW_FIFO_TXD_VLAN_TAG(vlan_tag);
  1482. }
  1483. /**
  1484. * vxge_hw_fifo_txdl_private_get - Retrieve per-descriptor private data.
  1485. * @txdlh: Descriptor handle.
  1486. *
  1487. * Retrieve per-descriptor private data.
  1488. * Note that driver requests per-descriptor space via
  1489. * struct vxge_hw_fifo_attr passed to
  1490. * vxge_hw_vpath_open().
  1491. *
  1492. * Returns: private driver data associated with the descriptor.
  1493. */
  1494. static inline void *vxge_hw_fifo_txdl_private_get(void *txdlh)
  1495. {
  1496. struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
  1497. return (void *)(size_t)txdp->host_control;
  1498. }
  1499. /**
  1500. * struct vxge_hw_ring_attr - Ring open "template".
  1501. * @callback: Ring completion callback. HW invokes the callback when there
  1502. * are new completions on that ring. In many implementations
  1503. * the @callback executes in the hw interrupt context.
  1504. * @rxd_init: Ring's descriptor-initialize callback.
  1505. * See vxge_hw_ring_rxd_init_f{}.
  1506. * If not NULL, HW invokes the callback when opening
  1507. * the ring.
  1508. * @rxd_term: Ring's descriptor-terminate callback. If not NULL,
  1509. * HW invokes the callback when closing the corresponding ring.
  1510. * See also vxge_hw_ring_rxd_term_f{}.
  1511. * @userdata: User-defined "context" of _that_ ring. Passed back to the
  1512. * user as one of the @callback, @rxd_init, and @rxd_term arguments.
  1513. * @per_rxd_space: If specified (i.e., greater than zero): extra space
  1514. * reserved by HW per each receive descriptor.
  1515. * Can be used to store
  1516. * and retrieve on completion, information specific
  1517. * to the driver.
  1518. *
  1519. * Ring open "template". User fills the structure with ring
  1520. * attributes and passes it to vxge_hw_vpath_open().
  1521. */
  1522. struct vxge_hw_ring_attr {
  1523. enum vxge_hw_status (*callback)(
  1524. struct __vxge_hw_ring *ringh,
  1525. void *rxdh,
  1526. u8 t_code,
  1527. void *userdata);
  1528. enum vxge_hw_status (*rxd_init)(
  1529. void *rxdh,
  1530. void *userdata);
  1531. void (*rxd_term)(
  1532. void *rxdh,
  1533. enum vxge_hw_rxd_state state,
  1534. void *userdata);
  1535. void *userdata;
  1536. u32 per_rxd_space;
  1537. };
  1538. /**
  1539. * function vxge_hw_fifo_callback_f - FIFO callback.
  1540. * @vpath_handle: Virtual path whose Fifo "containing" 1 or more completed
  1541. * descriptors.
  1542. * @txdlh: First completed descriptor.
  1543. * @txdl_priv: Pointer to per txdl space allocated
  1544. * @t_code: Transfer code, as per Titan User Guide.
  1545. * Returned by HW.
  1546. * @host_control: Opaque 64bit data stored by driver inside the Titan
  1547. * descriptor prior to posting the latter on the fifo
  1548. * via vxge_hw_fifo_txdl_post(). The @host_control is returned
  1549. * as is to the driver with each completed descriptor.
  1550. * @userdata: Opaque per-fifo data specified at fifo open
  1551. * time, via vxge_hw_vpath_open().
  1552. *
  1553. * Fifo completion callback (type declaration). A single per-fifo
  1554. * callback is specified at fifo open time, via
  1555. * vxge_hw_vpath_open(). Typically gets called as part of the processing
  1556. * of the Interrupt Service Routine.
  1557. *
  1558. * Fifo callback gets called by HW if, and only if, there is at least
  1559. * one new completion on a given fifo. Upon processing the first @txdlh driver
  1560. * is _supposed_ to continue consuming completions using:
  1561. * - vxge_hw_fifo_txdl_next_completed()
  1562. *
  1563. * Note that failure to process new completions in a timely fashion
  1564. * leads to VXGE_HW_INF_OUT_OF_DESCRIPTORS condition.
  1565. *
  1566. * Non-zero @t_code means failure to process transmit descriptor.
  1567. *
  1568. * In the "transmit" case the failure could happen, for instance, when the
  1569. * link is down, in which case Titan completes the descriptor because it
  1570. * is not able to send the data out.
  1571. *
  1572. * For details please refer to Titan User Guide.
  1573. *
  1574. * See also: vxge_hw_fifo_txdl_next_completed(), vxge_hw_fifo_txdl_term_f{}.
  1575. */
  1576. /**
  1577. * function vxge_hw_fifo_txdl_term_f - Terminate descriptor callback.
  1578. * @txdlh: First completed descriptor.
  1579. * @txdl_priv: Pointer to per txdl space allocated
  1580. * @state: One of the enum vxge_hw_txdl_state{} enumerated states.
  1581. * @userdata: Per-fifo user data (a.k.a. context) specified at
  1582. * fifo open time, via vxge_hw_vpath_open().
  1583. *
  1584. * Terminate descriptor callback. Unless NULL is specified in the
  1585. * struct vxge_hw_fifo_attr{} structure passed to vxge_hw_vpath_open()),
  1586. * HW invokes the callback as part of closing fifo, prior to
  1587. * de-allocating the ring and associated data structures
  1588. * (including descriptors).
  1589. * driver should utilize the callback to (for instance) unmap
  1590. * and free DMA data buffers associated with the posted (state =
  1591. * VXGE_HW_TXDL_STATE_POSTED) descriptors,
  1592. * as well as other relevant cleanup functions.
  1593. *
  1594. * See also: struct vxge_hw_fifo_attr{}
  1595. */
  1596. /**
  1597. * struct vxge_hw_fifo_attr - Fifo open "template".
  1598. * @callback: Fifo completion callback. HW invokes the callback when there
  1599. * are new completions on that fifo. In many implementations
  1600. * the @callback executes in the hw interrupt context.
  1601. * @txdl_term: Fifo's descriptor-terminate callback. If not NULL,
  1602. * HW invokes the callback when closing the corresponding fifo.
  1603. * See also vxge_hw_fifo_txdl_term_f{}.
  1604. * @userdata: User-defined "context" of _that_ fifo. Passed back to the
  1605. * user as one of the @callback, and @txdl_term arguments.
  1606. * @per_txdl_space: If specified (i.e., greater than zero): extra space
  1607. * reserved by HW per each transmit descriptor. Can be used to
  1608. * store, and retrieve on completion, information specific
  1609. * to the driver.
  1610. *
  1611. * Fifo open "template". User fills the structure with fifo
  1612. * attributes and passes it to vxge_hw_vpath_open().
  1613. */
  1614. struct vxge_hw_fifo_attr {
  1615. enum vxge_hw_status (*callback)(
  1616. struct __vxge_hw_fifo *fifo_handle,
  1617. void *txdlh,
  1618. enum vxge_hw_fifo_tcode t_code,
  1619. void *userdata,
  1620. struct sk_buff ***skb_ptr,
  1621. int nr_skb, int *more);
  1622. void (*txdl_term)(
  1623. void *txdlh,
  1624. enum vxge_hw_txdl_state state,
  1625. void *userdata);
  1626. void *userdata;
  1627. u32 per_txdl_space;
  1628. };
  1629. /**
  1630. * struct vxge_hw_vpath_attr - Attributes of virtual path
  1631. * @vp_id: Identifier of Virtual Path
  1632. * @ring_attr: Attributes of ring for non-offload receive
  1633. * @fifo_attr: Attributes of fifo for non-offload transmit
  1634. *
  1635. * Attributes of virtual path. This structure is passed as parameter
  1636. * to the vxge_hw_vpath_open() routine to set the attributes of ring and fifo.
  1637. */
  1638. struct vxge_hw_vpath_attr {
  1639. u32 vp_id;
  1640. struct vxge_hw_ring_attr ring_attr;
  1641. struct vxge_hw_fifo_attr fifo_attr;
  1642. };
  1643. enum vxge_hw_status __devinit vxge_hw_device_hw_info_get(
  1644. void __iomem *bar0,
  1645. struct vxge_hw_device_hw_info *hw_info);
  1646. enum vxge_hw_status __devinit vxge_hw_device_config_default_get(
  1647. struct vxge_hw_device_config *device_config);
  1648. /**
  1649. * vxge_hw_device_link_state_get - Get link state.
  1650. * @devh: HW device handle.
  1651. *
  1652. * Get link state.
  1653. * Returns: link state.
  1654. */
  1655. static inline
  1656. enum vxge_hw_device_link_state vxge_hw_device_link_state_get(
  1657. struct __vxge_hw_device *devh)
  1658. {
  1659. return devh->link_state;
  1660. }
  1661. void vxge_hw_device_terminate(struct __vxge_hw_device *devh);
  1662. const u8 *
  1663. vxge_hw_device_serial_number_get(struct __vxge_hw_device *devh);
  1664. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *devh);
  1665. const u8 *
  1666. vxge_hw_device_product_name_get(struct __vxge_hw_device *devh);
  1667. enum vxge_hw_status __devinit vxge_hw_device_initialize(
  1668. struct __vxge_hw_device **devh,
  1669. struct vxge_hw_device_attr *attr,
  1670. struct vxge_hw_device_config *device_config);
  1671. enum vxge_hw_status vxge_hw_device_getpause_data(
  1672. struct __vxge_hw_device *devh,
  1673. u32 port,
  1674. u32 *tx,
  1675. u32 *rx);
  1676. enum vxge_hw_status vxge_hw_device_setpause_data(
  1677. struct __vxge_hw_device *devh,
  1678. u32 port,
  1679. u32 tx,
  1680. u32 rx);
  1681. static inline void *vxge_os_dma_malloc(struct pci_dev *pdev,
  1682. unsigned long size,
  1683. struct pci_dev **p_dmah,
  1684. struct pci_dev **p_dma_acch)
  1685. {
  1686. gfp_t flags;
  1687. void *vaddr;
  1688. unsigned long misaligned = 0;
  1689. int realloc_flag = 0;
  1690. *p_dma_acch = *p_dmah = NULL;
  1691. if (in_interrupt())
  1692. flags = GFP_ATOMIC | GFP_DMA;
  1693. else
  1694. flags = GFP_KERNEL | GFP_DMA;
  1695. realloc:
  1696. vaddr = kmalloc((size), flags);
  1697. if (vaddr == NULL)
  1698. return vaddr;
  1699. misaligned = (unsigned long)VXGE_ALIGN((unsigned long)vaddr,
  1700. VXGE_CACHE_LINE_SIZE);
  1701. if (realloc_flag)
  1702. goto out;
  1703. if (misaligned) {
  1704. /* misaligned, free current one and try allocating
  1705. * size + VXGE_CACHE_LINE_SIZE memory
  1706. */
  1707. kfree((void *) vaddr);
  1708. size += VXGE_CACHE_LINE_SIZE;
  1709. realloc_flag = 1;
  1710. goto realloc;
  1711. }
  1712. out:
  1713. *(unsigned long *)p_dma_acch = misaligned;
  1714. vaddr = (void *)((u8 *)vaddr + misaligned);
  1715. return vaddr;
  1716. }
  1717. /*
  1718. * __vxge_hw_mempool_item_priv - will return pointer on per item private space
  1719. */
  1720. static inline void*
  1721. __vxge_hw_mempool_item_priv(
  1722. struct vxge_hw_mempool *mempool,
  1723. u32 memblock_idx,
  1724. void *item,
  1725. u32 *memblock_item_idx)
  1726. {
  1727. ptrdiff_t offset;
  1728. void *memblock = mempool->memblocks_arr[memblock_idx];
  1729. offset = (u32)((u8 *)item - (u8 *)memblock);
  1730. vxge_assert(offset >= 0 && (u32)offset < mempool->memblock_size);
  1731. (*memblock_item_idx) = (u32) offset / mempool->item_size;
  1732. vxge_assert((*memblock_item_idx) < mempool->items_per_memblock);
  1733. return (u8 *)mempool->memblocks_priv_arr[memblock_idx] +
  1734. (*memblock_item_idx) * mempool->items_priv_size;
  1735. }
  1736. /*
  1737. * __vxge_hw_fifo_txdl_priv - Return the max fragments allocated
  1738. * for the fifo.
  1739. * @fifo: Fifo
  1740. * @txdp: Poniter to a TxD
  1741. */
  1742. static inline struct __vxge_hw_fifo_txdl_priv *
  1743. __vxge_hw_fifo_txdl_priv(
  1744. struct __vxge_hw_fifo *fifo,
  1745. struct vxge_hw_fifo_txd *txdp)
  1746. {
  1747. return (struct __vxge_hw_fifo_txdl_priv *)
  1748. (((char *)((ulong)txdp->host_control)) +
  1749. fifo->per_txdl_space);
  1750. }
  1751. enum vxge_hw_status vxge_hw_vpath_open(
  1752. struct __vxge_hw_device *devh,
  1753. struct vxge_hw_vpath_attr *attr,
  1754. struct __vxge_hw_vpath_handle **vpath_handle);
  1755. enum vxge_hw_status vxge_hw_vpath_close(
  1756. struct __vxge_hw_vpath_handle *vpath_handle);
  1757. enum vxge_hw_status
  1758. vxge_hw_vpath_reset(
  1759. struct __vxge_hw_vpath_handle *vpath_handle);
  1760. enum vxge_hw_status
  1761. vxge_hw_vpath_recover_from_reset(
  1762. struct __vxge_hw_vpath_handle *vpath_handle);
  1763. void
  1764. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp);
  1765. enum vxge_hw_status
  1766. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ringh);
  1767. enum vxge_hw_status vxge_hw_vpath_mtu_set(
  1768. struct __vxge_hw_vpath_handle *vpath_handle,
  1769. u32 new_mtu);
  1770. void
  1771. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp);
  1772. #ifndef readq
  1773. static inline u64 readq(void __iomem *addr)
  1774. {
  1775. u64 ret = 0;
  1776. ret = readl(addr + 4);
  1777. ret <<= 32;
  1778. ret |= readl(addr);
  1779. return ret;
  1780. }
  1781. #endif
  1782. #ifndef writeq
  1783. static inline void writeq(u64 val, void __iomem *addr)
  1784. {
  1785. writel((u32) (val), addr);
  1786. writel((u32) (val >> 32), (addr + 4));
  1787. }
  1788. #endif
  1789. static inline void __vxge_hw_pio_mem_write32_upper(u32 val, void __iomem *addr)
  1790. {
  1791. writel(val, addr + 4);
  1792. }
  1793. static inline void __vxge_hw_pio_mem_write32_lower(u32 val, void __iomem *addr)
  1794. {
  1795. writel(val, addr);
  1796. }
  1797. enum vxge_hw_status
  1798. vxge_hw_device_flick_link_led(struct __vxge_hw_device *devh, u64 on_off);
  1799. enum vxge_hw_status
  1800. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask);
  1801. /**
  1802. * vxge_debug_ll
  1803. * @level: level of debug verbosity.
  1804. * @mask: mask for the debug
  1805. * @buf: Circular buffer for tracing
  1806. * @fmt: printf like format string
  1807. *
  1808. * Provides logging facilities. Can be customized on per-module
  1809. * basis or/and with debug levels. Input parameters, except
  1810. * module and level, are the same as posix printf. This function
  1811. * may be compiled out if DEBUG macro was never defined.
  1812. * See also: enum vxge_debug_level{}.
  1813. */
  1814. #if (VXGE_COMPONENT_LL & VXGE_DEBUG_MODULE_MASK)
  1815. #define vxge_debug_ll(level, mask, fmt, ...) do { \
  1816. if ((level >= VXGE_ERR && VXGE_COMPONENT_LL & VXGE_DEBUG_ERR_MASK) || \
  1817. (level >= VXGE_TRACE && VXGE_COMPONENT_LL & VXGE_DEBUG_TRACE_MASK))\
  1818. if ((mask & VXGE_DEBUG_MASK) == mask) \
  1819. printk(fmt "\n", __VA_ARGS__); \
  1820. } while (0)
  1821. #else
  1822. #define vxge_debug_ll(level, mask, fmt, ...)
  1823. #endif
  1824. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  1825. struct __vxge_hw_vpath_handle **vpath_handles,
  1826. u32 vpath_count,
  1827. u8 *mtable,
  1828. u8 *itable,
  1829. u32 itable_size);
  1830. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  1831. struct __vxge_hw_vpath_handle *vpath_handle,
  1832. enum vxge_hw_rth_algoritms algorithm,
  1833. struct vxge_hw_rth_hash_types *hash_type,
  1834. u16 bucket_size);
  1835. enum vxge_hw_status
  1836. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id);
  1837. #define VXGE_HW_MIN_SUCCESSIVE_IDLE_COUNT 5
  1838. #define VXGE_HW_MAX_POLLING_COUNT 100
  1839. int vxge_hw_vpath_wait_receive_idle(struct __vxge_hw_device *hldev, u32 vp_id);
  1840. void vxge_hw_device_wait_receive_idle(struct __vxge_hw_device *hldev);
  1841. #endif