cik.c 227 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  47. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  48. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  53. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  54. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  58. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  60. extern void sumo_rlc_fini(struct radeon_device *rdev);
  61. extern int sumo_rlc_init(struct radeon_device *rdev);
  62. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  63. extern void si_rlc_reset(struct radeon_device *rdev);
  64. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  65. extern int cik_sdma_resume(struct radeon_device *rdev);
  66. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  67. extern void cik_sdma_fini(struct radeon_device *rdev);
  68. extern void cik_sdma_vm_set_page(struct radeon_device *rdev,
  69. struct radeon_ib *ib,
  70. uint64_t pe,
  71. uint64_t addr, unsigned count,
  72. uint32_t incr, uint32_t flags);
  73. static void cik_rlc_stop(struct radeon_device *rdev);
  74. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  75. static void cik_program_aspm(struct radeon_device *rdev);
  76. static void cik_init_pg(struct radeon_device *rdev);
  77. static void cik_init_cg(struct radeon_device *rdev);
  78. /* get temperature in millidegrees */
  79. int ci_get_temp(struct radeon_device *rdev)
  80. {
  81. u32 temp;
  82. int actual_temp = 0;
  83. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  84. CTF_TEMP_SHIFT;
  85. if (temp & 0x200)
  86. actual_temp = 255;
  87. else
  88. actual_temp = temp & 0x1ff;
  89. actual_temp = actual_temp * 1000;
  90. return actual_temp;
  91. }
  92. /* get temperature in millidegrees */
  93. int kv_get_temp(struct radeon_device *rdev)
  94. {
  95. u32 temp;
  96. int actual_temp = 0;
  97. temp = RREG32_SMC(0xC0300E0C);
  98. if (temp)
  99. actual_temp = (temp / 8) - 49;
  100. else
  101. actual_temp = 0;
  102. actual_temp = actual_temp * 1000;
  103. return actual_temp;
  104. }
  105. /*
  106. * Indirect registers accessor
  107. */
  108. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  109. {
  110. u32 r;
  111. WREG32(PCIE_INDEX, reg);
  112. (void)RREG32(PCIE_INDEX);
  113. r = RREG32(PCIE_DATA);
  114. return r;
  115. }
  116. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  117. {
  118. WREG32(PCIE_INDEX, reg);
  119. (void)RREG32(PCIE_INDEX);
  120. WREG32(PCIE_DATA, v);
  121. (void)RREG32(PCIE_DATA);
  122. }
  123. static const u32 spectre_rlc_save_restore_register_list[] =
  124. {
  125. (0x0e00 << 16) | (0xc12c >> 2),
  126. 0x00000000,
  127. (0x0e00 << 16) | (0xc140 >> 2),
  128. 0x00000000,
  129. (0x0e00 << 16) | (0xc150 >> 2),
  130. 0x00000000,
  131. (0x0e00 << 16) | (0xc15c >> 2),
  132. 0x00000000,
  133. (0x0e00 << 16) | (0xc168 >> 2),
  134. 0x00000000,
  135. (0x0e00 << 16) | (0xc170 >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0xc178 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0xc204 >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0xc2b4 >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0xc2b8 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xc2bc >> 2),
  146. 0x00000000,
  147. (0x0e00 << 16) | (0xc2c0 >> 2),
  148. 0x00000000,
  149. (0x0e00 << 16) | (0x8228 >> 2),
  150. 0x00000000,
  151. (0x0e00 << 16) | (0x829c >> 2),
  152. 0x00000000,
  153. (0x0e00 << 16) | (0x869c >> 2),
  154. 0x00000000,
  155. (0x0600 << 16) | (0x98f4 >> 2),
  156. 0x00000000,
  157. (0x0e00 << 16) | (0x98f8 >> 2),
  158. 0x00000000,
  159. (0x0e00 << 16) | (0x9900 >> 2),
  160. 0x00000000,
  161. (0x0e00 << 16) | (0xc260 >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0x90e8 >> 2),
  164. 0x00000000,
  165. (0x0e00 << 16) | (0x3c000 >> 2),
  166. 0x00000000,
  167. (0x0e00 << 16) | (0x3c00c >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0x8c1c >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0x9700 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xcd20 >> 2),
  174. 0x00000000,
  175. (0x4e00 << 16) | (0xcd20 >> 2),
  176. 0x00000000,
  177. (0x5e00 << 16) | (0xcd20 >> 2),
  178. 0x00000000,
  179. (0x6e00 << 16) | (0xcd20 >> 2),
  180. 0x00000000,
  181. (0x7e00 << 16) | (0xcd20 >> 2),
  182. 0x00000000,
  183. (0x8e00 << 16) | (0xcd20 >> 2),
  184. 0x00000000,
  185. (0x9e00 << 16) | (0xcd20 >> 2),
  186. 0x00000000,
  187. (0xae00 << 16) | (0xcd20 >> 2),
  188. 0x00000000,
  189. (0xbe00 << 16) | (0xcd20 >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0x89bc >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0x8900 >> 2),
  194. 0x00000000,
  195. 0x3,
  196. (0x0e00 << 16) | (0xc130 >> 2),
  197. 0x00000000,
  198. (0x0e00 << 16) | (0xc134 >> 2),
  199. 0x00000000,
  200. (0x0e00 << 16) | (0xc1fc >> 2),
  201. 0x00000000,
  202. (0x0e00 << 16) | (0xc208 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0xc264 >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0xc268 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc26c >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc270 >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc274 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc278 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xc27c >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0xc280 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc284 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0xc288 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0xc28c >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0xc290 >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0xc294 >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0xc298 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xc29c >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0xc2a0 >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0xc2a4 >> 2),
  237. 0x00000000,
  238. (0x0e00 << 16) | (0xc2a8 >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc2ac >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc2b0 >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0x301d0 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0x30238 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0x30250 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0x30254 >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0x30258 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0x3025c >> 2),
  255. 0x00000000,
  256. (0x4e00 << 16) | (0xc900 >> 2),
  257. 0x00000000,
  258. (0x5e00 << 16) | (0xc900 >> 2),
  259. 0x00000000,
  260. (0x6e00 << 16) | (0xc900 >> 2),
  261. 0x00000000,
  262. (0x7e00 << 16) | (0xc900 >> 2),
  263. 0x00000000,
  264. (0x8e00 << 16) | (0xc900 >> 2),
  265. 0x00000000,
  266. (0x9e00 << 16) | (0xc900 >> 2),
  267. 0x00000000,
  268. (0xae00 << 16) | (0xc900 >> 2),
  269. 0x00000000,
  270. (0xbe00 << 16) | (0xc900 >> 2),
  271. 0x00000000,
  272. (0x4e00 << 16) | (0xc904 >> 2),
  273. 0x00000000,
  274. (0x5e00 << 16) | (0xc904 >> 2),
  275. 0x00000000,
  276. (0x6e00 << 16) | (0xc904 >> 2),
  277. 0x00000000,
  278. (0x7e00 << 16) | (0xc904 >> 2),
  279. 0x00000000,
  280. (0x8e00 << 16) | (0xc904 >> 2),
  281. 0x00000000,
  282. (0x9e00 << 16) | (0xc904 >> 2),
  283. 0x00000000,
  284. (0xae00 << 16) | (0xc904 >> 2),
  285. 0x00000000,
  286. (0xbe00 << 16) | (0xc904 >> 2),
  287. 0x00000000,
  288. (0x4e00 << 16) | (0xc908 >> 2),
  289. 0x00000000,
  290. (0x5e00 << 16) | (0xc908 >> 2),
  291. 0x00000000,
  292. (0x6e00 << 16) | (0xc908 >> 2),
  293. 0x00000000,
  294. (0x7e00 << 16) | (0xc908 >> 2),
  295. 0x00000000,
  296. (0x8e00 << 16) | (0xc908 >> 2),
  297. 0x00000000,
  298. (0x9e00 << 16) | (0xc908 >> 2),
  299. 0x00000000,
  300. (0xae00 << 16) | (0xc908 >> 2),
  301. 0x00000000,
  302. (0xbe00 << 16) | (0xc908 >> 2),
  303. 0x00000000,
  304. (0x4e00 << 16) | (0xc90c >> 2),
  305. 0x00000000,
  306. (0x5e00 << 16) | (0xc90c >> 2),
  307. 0x00000000,
  308. (0x6e00 << 16) | (0xc90c >> 2),
  309. 0x00000000,
  310. (0x7e00 << 16) | (0xc90c >> 2),
  311. 0x00000000,
  312. (0x8e00 << 16) | (0xc90c >> 2),
  313. 0x00000000,
  314. (0x9e00 << 16) | (0xc90c >> 2),
  315. 0x00000000,
  316. (0xae00 << 16) | (0xc90c >> 2),
  317. 0x00000000,
  318. (0xbe00 << 16) | (0xc90c >> 2),
  319. 0x00000000,
  320. (0x4e00 << 16) | (0xc910 >> 2),
  321. 0x00000000,
  322. (0x5e00 << 16) | (0xc910 >> 2),
  323. 0x00000000,
  324. (0x6e00 << 16) | (0xc910 >> 2),
  325. 0x00000000,
  326. (0x7e00 << 16) | (0xc910 >> 2),
  327. 0x00000000,
  328. (0x8e00 << 16) | (0xc910 >> 2),
  329. 0x00000000,
  330. (0x9e00 << 16) | (0xc910 >> 2),
  331. 0x00000000,
  332. (0xae00 << 16) | (0xc910 >> 2),
  333. 0x00000000,
  334. (0xbe00 << 16) | (0xc910 >> 2),
  335. 0x00000000,
  336. (0x0e00 << 16) | (0xc99c >> 2),
  337. 0x00000000,
  338. (0x0e00 << 16) | (0x9834 >> 2),
  339. 0x00000000,
  340. (0x0000 << 16) | (0x30f00 >> 2),
  341. 0x00000000,
  342. (0x0001 << 16) | (0x30f00 >> 2),
  343. 0x00000000,
  344. (0x0000 << 16) | (0x30f04 >> 2),
  345. 0x00000000,
  346. (0x0001 << 16) | (0x30f04 >> 2),
  347. 0x00000000,
  348. (0x0000 << 16) | (0x30f08 >> 2),
  349. 0x00000000,
  350. (0x0001 << 16) | (0x30f08 >> 2),
  351. 0x00000000,
  352. (0x0000 << 16) | (0x30f0c >> 2),
  353. 0x00000000,
  354. (0x0001 << 16) | (0x30f0c >> 2),
  355. 0x00000000,
  356. (0x0600 << 16) | (0x9b7c >> 2),
  357. 0x00000000,
  358. (0x0e00 << 16) | (0x8a14 >> 2),
  359. 0x00000000,
  360. (0x0e00 << 16) | (0x8a18 >> 2),
  361. 0x00000000,
  362. (0x0600 << 16) | (0x30a00 >> 2),
  363. 0x00000000,
  364. (0x0e00 << 16) | (0x8bf0 >> 2),
  365. 0x00000000,
  366. (0x0e00 << 16) | (0x8bcc >> 2),
  367. 0x00000000,
  368. (0x0e00 << 16) | (0x8b24 >> 2),
  369. 0x00000000,
  370. (0x0e00 << 16) | (0x30a04 >> 2),
  371. 0x00000000,
  372. (0x0600 << 16) | (0x30a10 >> 2),
  373. 0x00000000,
  374. (0x0600 << 16) | (0x30a14 >> 2),
  375. 0x00000000,
  376. (0x0600 << 16) | (0x30a18 >> 2),
  377. 0x00000000,
  378. (0x0600 << 16) | (0x30a2c >> 2),
  379. 0x00000000,
  380. (0x0e00 << 16) | (0xc700 >> 2),
  381. 0x00000000,
  382. (0x0e00 << 16) | (0xc704 >> 2),
  383. 0x00000000,
  384. (0x0e00 << 16) | (0xc708 >> 2),
  385. 0x00000000,
  386. (0x0e00 << 16) | (0xc768 >> 2),
  387. 0x00000000,
  388. (0x0400 << 16) | (0xc770 >> 2),
  389. 0x00000000,
  390. (0x0400 << 16) | (0xc774 >> 2),
  391. 0x00000000,
  392. (0x0400 << 16) | (0xc778 >> 2),
  393. 0x00000000,
  394. (0x0400 << 16) | (0xc77c >> 2),
  395. 0x00000000,
  396. (0x0400 << 16) | (0xc780 >> 2),
  397. 0x00000000,
  398. (0x0400 << 16) | (0xc784 >> 2),
  399. 0x00000000,
  400. (0x0400 << 16) | (0xc788 >> 2),
  401. 0x00000000,
  402. (0x0400 << 16) | (0xc78c >> 2),
  403. 0x00000000,
  404. (0x0400 << 16) | (0xc798 >> 2),
  405. 0x00000000,
  406. (0x0400 << 16) | (0xc79c >> 2),
  407. 0x00000000,
  408. (0x0400 << 16) | (0xc7a0 >> 2),
  409. 0x00000000,
  410. (0x0400 << 16) | (0xc7a4 >> 2),
  411. 0x00000000,
  412. (0x0400 << 16) | (0xc7a8 >> 2),
  413. 0x00000000,
  414. (0x0400 << 16) | (0xc7ac >> 2),
  415. 0x00000000,
  416. (0x0400 << 16) | (0xc7b0 >> 2),
  417. 0x00000000,
  418. (0x0400 << 16) | (0xc7b4 >> 2),
  419. 0x00000000,
  420. (0x0e00 << 16) | (0x9100 >> 2),
  421. 0x00000000,
  422. (0x0e00 << 16) | (0x3c010 >> 2),
  423. 0x00000000,
  424. (0x0e00 << 16) | (0x92a8 >> 2),
  425. 0x00000000,
  426. (0x0e00 << 16) | (0x92ac >> 2),
  427. 0x00000000,
  428. (0x0e00 << 16) | (0x92b4 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0x92b8 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0x92bc >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0x92c0 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0x92c4 >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0x92c8 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0x92cc >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0x92d0 >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0x8c00 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0x8c04 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0x8c20 >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0x8c38 >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0x8c3c >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0xae00 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0x9604 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0xac08 >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0xac0c >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0xac10 >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0xac14 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0xac58 >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0xac68 >> 2),
  469. 0x00000000,
  470. (0x0e00 << 16) | (0xac6c >> 2),
  471. 0x00000000,
  472. (0x0e00 << 16) | (0xac70 >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0xac74 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0xac78 >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0xac7c >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0xac80 >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0xac84 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0xac88 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xac8c >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0x970c >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0x9714 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0x9718 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0x971c >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0x31068 >> 2),
  497. 0x00000000,
  498. (0x4e00 << 16) | (0x31068 >> 2),
  499. 0x00000000,
  500. (0x5e00 << 16) | (0x31068 >> 2),
  501. 0x00000000,
  502. (0x6e00 << 16) | (0x31068 >> 2),
  503. 0x00000000,
  504. (0x7e00 << 16) | (0x31068 >> 2),
  505. 0x00000000,
  506. (0x8e00 << 16) | (0x31068 >> 2),
  507. 0x00000000,
  508. (0x9e00 << 16) | (0x31068 >> 2),
  509. 0x00000000,
  510. (0xae00 << 16) | (0x31068 >> 2),
  511. 0x00000000,
  512. (0xbe00 << 16) | (0x31068 >> 2),
  513. 0x00000000,
  514. (0x0e00 << 16) | (0xcd10 >> 2),
  515. 0x00000000,
  516. (0x0e00 << 16) | (0xcd14 >> 2),
  517. 0x00000000,
  518. (0x0e00 << 16) | (0x88b0 >> 2),
  519. 0x00000000,
  520. (0x0e00 << 16) | (0x88b4 >> 2),
  521. 0x00000000,
  522. (0x0e00 << 16) | (0x88b8 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0x88bc >> 2),
  525. 0x00000000,
  526. (0x0400 << 16) | (0x89c0 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x88c4 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x88c8 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x88d0 >> 2),
  533. 0x00000000,
  534. (0x0e00 << 16) | (0x88d4 >> 2),
  535. 0x00000000,
  536. (0x0e00 << 16) | (0x88d8 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x8980 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x30938 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0x3093c >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x30940 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x89a0 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x30900 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x30904 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x89b4 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x3c210 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x3c214 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x3c218 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x8904 >> 2),
  561. 0x00000000,
  562. 0x5,
  563. (0x0e00 << 16) | (0x8c28 >> 2),
  564. (0x0e00 << 16) | (0x8c2c >> 2),
  565. (0x0e00 << 16) | (0x8c30 >> 2),
  566. (0x0e00 << 16) | (0x8c34 >> 2),
  567. (0x0e00 << 16) | (0x9600 >> 2),
  568. };
  569. static const u32 kalindi_rlc_save_restore_register_list[] =
  570. {
  571. (0x0e00 << 16) | (0xc12c >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0xc140 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0xc150 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0xc15c >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0xc168 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0xc170 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xc204 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xc2b4 >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xc2b8 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xc2bc >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xc2c0 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0x8228 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0x829c >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0x869c >> 2),
  598. 0x00000000,
  599. (0x0600 << 16) | (0x98f4 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x98f8 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x9900 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0xc260 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x90e8 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x3c000 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x3c00c >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0x8c1c >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0x9700 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xcd20 >> 2),
  618. 0x00000000,
  619. (0x4e00 << 16) | (0xcd20 >> 2),
  620. 0x00000000,
  621. (0x5e00 << 16) | (0xcd20 >> 2),
  622. 0x00000000,
  623. (0x6e00 << 16) | (0xcd20 >> 2),
  624. 0x00000000,
  625. (0x7e00 << 16) | (0xcd20 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0x89bc >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0x8900 >> 2),
  630. 0x00000000,
  631. 0x3,
  632. (0x0e00 << 16) | (0xc130 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0xc134 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0xc1fc >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0xc208 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0xc264 >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0xc268 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0xc26c >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0xc270 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc274 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc28c >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0xc290 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0xc294 >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0xc298 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0xc2a0 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xc2a4 >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0xc2a8 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc2ac >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0x301d0 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0x30238 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0x30250 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0x30254 >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0x30258 >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0x3025c >> 2),
  677. 0x00000000,
  678. (0x4e00 << 16) | (0xc900 >> 2),
  679. 0x00000000,
  680. (0x5e00 << 16) | (0xc900 >> 2),
  681. 0x00000000,
  682. (0x6e00 << 16) | (0xc900 >> 2),
  683. 0x00000000,
  684. (0x7e00 << 16) | (0xc900 >> 2),
  685. 0x00000000,
  686. (0x4e00 << 16) | (0xc904 >> 2),
  687. 0x00000000,
  688. (0x5e00 << 16) | (0xc904 >> 2),
  689. 0x00000000,
  690. (0x6e00 << 16) | (0xc904 >> 2),
  691. 0x00000000,
  692. (0x7e00 << 16) | (0xc904 >> 2),
  693. 0x00000000,
  694. (0x4e00 << 16) | (0xc908 >> 2),
  695. 0x00000000,
  696. (0x5e00 << 16) | (0xc908 >> 2),
  697. 0x00000000,
  698. (0x6e00 << 16) | (0xc908 >> 2),
  699. 0x00000000,
  700. (0x7e00 << 16) | (0xc908 >> 2),
  701. 0x00000000,
  702. (0x4e00 << 16) | (0xc90c >> 2),
  703. 0x00000000,
  704. (0x5e00 << 16) | (0xc90c >> 2),
  705. 0x00000000,
  706. (0x6e00 << 16) | (0xc90c >> 2),
  707. 0x00000000,
  708. (0x7e00 << 16) | (0xc90c >> 2),
  709. 0x00000000,
  710. (0x4e00 << 16) | (0xc910 >> 2),
  711. 0x00000000,
  712. (0x5e00 << 16) | (0xc910 >> 2),
  713. 0x00000000,
  714. (0x6e00 << 16) | (0xc910 >> 2),
  715. 0x00000000,
  716. (0x7e00 << 16) | (0xc910 >> 2),
  717. 0x00000000,
  718. (0x0e00 << 16) | (0xc99c >> 2),
  719. 0x00000000,
  720. (0x0e00 << 16) | (0x9834 >> 2),
  721. 0x00000000,
  722. (0x0000 << 16) | (0x30f00 >> 2),
  723. 0x00000000,
  724. (0x0000 << 16) | (0x30f04 >> 2),
  725. 0x00000000,
  726. (0x0000 << 16) | (0x30f08 >> 2),
  727. 0x00000000,
  728. (0x0000 << 16) | (0x30f0c >> 2),
  729. 0x00000000,
  730. (0x0600 << 16) | (0x9b7c >> 2),
  731. 0x00000000,
  732. (0x0e00 << 16) | (0x8a14 >> 2),
  733. 0x00000000,
  734. (0x0e00 << 16) | (0x8a18 >> 2),
  735. 0x00000000,
  736. (0x0600 << 16) | (0x30a00 >> 2),
  737. 0x00000000,
  738. (0x0e00 << 16) | (0x8bf0 >> 2),
  739. 0x00000000,
  740. (0x0e00 << 16) | (0x8bcc >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x8b24 >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x30a04 >> 2),
  745. 0x00000000,
  746. (0x0600 << 16) | (0x30a10 >> 2),
  747. 0x00000000,
  748. (0x0600 << 16) | (0x30a14 >> 2),
  749. 0x00000000,
  750. (0x0600 << 16) | (0x30a18 >> 2),
  751. 0x00000000,
  752. (0x0600 << 16) | (0x30a2c >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0xc700 >> 2),
  755. 0x00000000,
  756. (0x0e00 << 16) | (0xc704 >> 2),
  757. 0x00000000,
  758. (0x0e00 << 16) | (0xc708 >> 2),
  759. 0x00000000,
  760. (0x0e00 << 16) | (0xc768 >> 2),
  761. 0x00000000,
  762. (0x0400 << 16) | (0xc770 >> 2),
  763. 0x00000000,
  764. (0x0400 << 16) | (0xc774 >> 2),
  765. 0x00000000,
  766. (0x0400 << 16) | (0xc798 >> 2),
  767. 0x00000000,
  768. (0x0400 << 16) | (0xc79c >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0x9100 >> 2),
  771. 0x00000000,
  772. (0x0e00 << 16) | (0x3c010 >> 2),
  773. 0x00000000,
  774. (0x0e00 << 16) | (0x8c00 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0x8c04 >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0x8c20 >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0x8c38 >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0x8c3c >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0xae00 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x9604 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0xac08 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0xac0c >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0xac10 >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0xac14 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0xac58 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0xac68 >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0xac6c >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0xac70 >> 2),
  803. 0x00000000,
  804. (0x0e00 << 16) | (0xac74 >> 2),
  805. 0x00000000,
  806. (0x0e00 << 16) | (0xac78 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xac7c >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xac80 >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xac84 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xac88 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xac8c >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0x970c >> 2),
  819. 0x00000000,
  820. (0x0e00 << 16) | (0x9714 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0x9718 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0x971c >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0x31068 >> 2),
  827. 0x00000000,
  828. (0x4e00 << 16) | (0x31068 >> 2),
  829. 0x00000000,
  830. (0x5e00 << 16) | (0x31068 >> 2),
  831. 0x00000000,
  832. (0x6e00 << 16) | (0x31068 >> 2),
  833. 0x00000000,
  834. (0x7e00 << 16) | (0x31068 >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0xcd10 >> 2),
  837. 0x00000000,
  838. (0x0e00 << 16) | (0xcd14 >> 2),
  839. 0x00000000,
  840. (0x0e00 << 16) | (0x88b0 >> 2),
  841. 0x00000000,
  842. (0x0e00 << 16) | (0x88b4 >> 2),
  843. 0x00000000,
  844. (0x0e00 << 16) | (0x88b8 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0x88bc >> 2),
  847. 0x00000000,
  848. (0x0400 << 16) | (0x89c0 >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x88c4 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x88c8 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x88d0 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x88d4 >> 2),
  857. 0x00000000,
  858. (0x0e00 << 16) | (0x88d8 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x8980 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0x30938 >> 2),
  863. 0x00000000,
  864. (0x0e00 << 16) | (0x3093c >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0x30940 >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0x89a0 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0x30900 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0x30904 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0x89b4 >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x3e1fc >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x3c210 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x3c214 >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x3c218 >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x8904 >> 2),
  885. 0x00000000,
  886. 0x5,
  887. (0x0e00 << 16) | (0x8c28 >> 2),
  888. (0x0e00 << 16) | (0x8c2c >> 2),
  889. (0x0e00 << 16) | (0x8c30 >> 2),
  890. (0x0e00 << 16) | (0x8c34 >> 2),
  891. (0x0e00 << 16) | (0x9600 >> 2),
  892. };
  893. static const u32 bonaire_golden_spm_registers[] =
  894. {
  895. 0x30800, 0xe0ffffff, 0xe0000000
  896. };
  897. static const u32 bonaire_golden_common_registers[] =
  898. {
  899. 0xc770, 0xffffffff, 0x00000800,
  900. 0xc774, 0xffffffff, 0x00000800,
  901. 0xc798, 0xffffffff, 0x00007fbf,
  902. 0xc79c, 0xffffffff, 0x00007faf
  903. };
  904. static const u32 bonaire_golden_registers[] =
  905. {
  906. 0x3354, 0x00000333, 0x00000333,
  907. 0x3350, 0x000c0fc0, 0x00040200,
  908. 0x9a10, 0x00010000, 0x00058208,
  909. 0x3c000, 0xffff1fff, 0x00140000,
  910. 0x3c200, 0xfdfc0fff, 0x00000100,
  911. 0x3c234, 0x40000000, 0x40000200,
  912. 0x9830, 0xffffffff, 0x00000000,
  913. 0x9834, 0xf00fffff, 0x00000400,
  914. 0x9838, 0x0002021c, 0x00020200,
  915. 0xc78, 0x00000080, 0x00000000,
  916. 0x5bb0, 0x000000f0, 0x00000070,
  917. 0x5bc0, 0xf0311fff, 0x80300000,
  918. 0x98f8, 0x73773777, 0x12010001,
  919. 0x350c, 0x00810000, 0x408af000,
  920. 0x7030, 0x31000111, 0x00000011,
  921. 0x2f48, 0x73773777, 0x12010001,
  922. 0x220c, 0x00007fb6, 0x0021a1b1,
  923. 0x2210, 0x00007fb6, 0x002021b1,
  924. 0x2180, 0x00007fb6, 0x00002191,
  925. 0x2218, 0x00007fb6, 0x002121b1,
  926. 0x221c, 0x00007fb6, 0x002021b1,
  927. 0x21dc, 0x00007fb6, 0x00002191,
  928. 0x21e0, 0x00007fb6, 0x00002191,
  929. 0x3628, 0x0000003f, 0x0000000a,
  930. 0x362c, 0x0000003f, 0x0000000a,
  931. 0x2ae4, 0x00073ffe, 0x000022a2,
  932. 0x240c, 0x000007ff, 0x00000000,
  933. 0x8a14, 0xf000003f, 0x00000007,
  934. 0x8bf0, 0x00002001, 0x00000001,
  935. 0x8b24, 0xffffffff, 0x00ffffff,
  936. 0x30a04, 0x0000ff0f, 0x00000000,
  937. 0x28a4c, 0x07ffffff, 0x06000000,
  938. 0x4d8, 0x00000fff, 0x00000100,
  939. 0x3e78, 0x00000001, 0x00000002,
  940. 0x9100, 0x03000000, 0x0362c688,
  941. 0x8c00, 0x000000ff, 0x00000001,
  942. 0xe40, 0x00001fff, 0x00001fff,
  943. 0x9060, 0x0000007f, 0x00000020,
  944. 0x9508, 0x00010000, 0x00010000,
  945. 0xac14, 0x000003ff, 0x000000f3,
  946. 0xac0c, 0xffffffff, 0x00001032
  947. };
  948. static const u32 bonaire_mgcg_cgcg_init[] =
  949. {
  950. 0xc420, 0xffffffff, 0xfffffffc,
  951. 0x30800, 0xffffffff, 0xe0000000,
  952. 0x3c2a0, 0xffffffff, 0x00000100,
  953. 0x3c208, 0xffffffff, 0x00000100,
  954. 0x3c2c0, 0xffffffff, 0xc0000100,
  955. 0x3c2c8, 0xffffffff, 0xc0000100,
  956. 0x3c2c4, 0xffffffff, 0xc0000100,
  957. 0x55e4, 0xffffffff, 0x00600100,
  958. 0x3c280, 0xffffffff, 0x00000100,
  959. 0x3c214, 0xffffffff, 0x06000100,
  960. 0x3c220, 0xffffffff, 0x00000100,
  961. 0x3c218, 0xffffffff, 0x06000100,
  962. 0x3c204, 0xffffffff, 0x00000100,
  963. 0x3c2e0, 0xffffffff, 0x00000100,
  964. 0x3c224, 0xffffffff, 0x00000100,
  965. 0x3c200, 0xffffffff, 0x00000100,
  966. 0x3c230, 0xffffffff, 0x00000100,
  967. 0x3c234, 0xffffffff, 0x00000100,
  968. 0x3c250, 0xffffffff, 0x00000100,
  969. 0x3c254, 0xffffffff, 0x00000100,
  970. 0x3c258, 0xffffffff, 0x00000100,
  971. 0x3c25c, 0xffffffff, 0x00000100,
  972. 0x3c260, 0xffffffff, 0x00000100,
  973. 0x3c27c, 0xffffffff, 0x00000100,
  974. 0x3c278, 0xffffffff, 0x00000100,
  975. 0x3c210, 0xffffffff, 0x06000100,
  976. 0x3c290, 0xffffffff, 0x00000100,
  977. 0x3c274, 0xffffffff, 0x00000100,
  978. 0x3c2b4, 0xffffffff, 0x00000100,
  979. 0x3c2b0, 0xffffffff, 0x00000100,
  980. 0x3c270, 0xffffffff, 0x00000100,
  981. 0x30800, 0xffffffff, 0xe0000000,
  982. 0x3c020, 0xffffffff, 0x00010000,
  983. 0x3c024, 0xffffffff, 0x00030002,
  984. 0x3c028, 0xffffffff, 0x00040007,
  985. 0x3c02c, 0xffffffff, 0x00060005,
  986. 0x3c030, 0xffffffff, 0x00090008,
  987. 0x3c034, 0xffffffff, 0x00010000,
  988. 0x3c038, 0xffffffff, 0x00030002,
  989. 0x3c03c, 0xffffffff, 0x00040007,
  990. 0x3c040, 0xffffffff, 0x00060005,
  991. 0x3c044, 0xffffffff, 0x00090008,
  992. 0x3c048, 0xffffffff, 0x00010000,
  993. 0x3c04c, 0xffffffff, 0x00030002,
  994. 0x3c050, 0xffffffff, 0x00040007,
  995. 0x3c054, 0xffffffff, 0x00060005,
  996. 0x3c058, 0xffffffff, 0x00090008,
  997. 0x3c05c, 0xffffffff, 0x00010000,
  998. 0x3c060, 0xffffffff, 0x00030002,
  999. 0x3c064, 0xffffffff, 0x00040007,
  1000. 0x3c068, 0xffffffff, 0x00060005,
  1001. 0x3c06c, 0xffffffff, 0x00090008,
  1002. 0x3c070, 0xffffffff, 0x00010000,
  1003. 0x3c074, 0xffffffff, 0x00030002,
  1004. 0x3c078, 0xffffffff, 0x00040007,
  1005. 0x3c07c, 0xffffffff, 0x00060005,
  1006. 0x3c080, 0xffffffff, 0x00090008,
  1007. 0x3c084, 0xffffffff, 0x00010000,
  1008. 0x3c088, 0xffffffff, 0x00030002,
  1009. 0x3c08c, 0xffffffff, 0x00040007,
  1010. 0x3c090, 0xffffffff, 0x00060005,
  1011. 0x3c094, 0xffffffff, 0x00090008,
  1012. 0x3c098, 0xffffffff, 0x00010000,
  1013. 0x3c09c, 0xffffffff, 0x00030002,
  1014. 0x3c0a0, 0xffffffff, 0x00040007,
  1015. 0x3c0a4, 0xffffffff, 0x00060005,
  1016. 0x3c0a8, 0xffffffff, 0x00090008,
  1017. 0x3c000, 0xffffffff, 0x96e00200,
  1018. 0x8708, 0xffffffff, 0x00900100,
  1019. 0xc424, 0xffffffff, 0x0020003f,
  1020. 0x38, 0xffffffff, 0x0140001c,
  1021. 0x3c, 0x000f0000, 0x000f0000,
  1022. 0x220, 0xffffffff, 0xC060000C,
  1023. 0x224, 0xc0000fff, 0x00000100,
  1024. 0xf90, 0xffffffff, 0x00000100,
  1025. 0xf98, 0x00000101, 0x00000000,
  1026. 0x20a8, 0xffffffff, 0x00000104,
  1027. 0x55e4, 0xff000fff, 0x00000100,
  1028. 0x30cc, 0xc0000fff, 0x00000104,
  1029. 0xc1e4, 0x00000001, 0x00000001,
  1030. 0xd00c, 0xff000ff0, 0x00000100,
  1031. 0xd80c, 0xff000ff0, 0x00000100
  1032. };
  1033. static const u32 spectre_golden_spm_registers[] =
  1034. {
  1035. 0x30800, 0xe0ffffff, 0xe0000000
  1036. };
  1037. static const u32 spectre_golden_common_registers[] =
  1038. {
  1039. 0xc770, 0xffffffff, 0x00000800,
  1040. 0xc774, 0xffffffff, 0x00000800,
  1041. 0xc798, 0xffffffff, 0x00007fbf,
  1042. 0xc79c, 0xffffffff, 0x00007faf
  1043. };
  1044. static const u32 spectre_golden_registers[] =
  1045. {
  1046. 0x3c000, 0xffff1fff, 0x96940200,
  1047. 0x3c00c, 0xffff0001, 0xff000000,
  1048. 0x3c200, 0xfffc0fff, 0x00000100,
  1049. 0x6ed8, 0x00010101, 0x00010000,
  1050. 0x9834, 0xf00fffff, 0x00000400,
  1051. 0x9838, 0xfffffffc, 0x00020200,
  1052. 0x5bb0, 0x000000f0, 0x00000070,
  1053. 0x5bc0, 0xf0311fff, 0x80300000,
  1054. 0x98f8, 0x73773777, 0x12010001,
  1055. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1056. 0x2f48, 0x73773777, 0x12010001,
  1057. 0x8a14, 0xf000003f, 0x00000007,
  1058. 0x8b24, 0xffffffff, 0x00ffffff,
  1059. 0x28350, 0x3f3f3fff, 0x00000082,
  1060. 0x28355, 0x0000003f, 0x00000000,
  1061. 0x3e78, 0x00000001, 0x00000002,
  1062. 0x913c, 0xffff03df, 0x00000004,
  1063. 0xc768, 0x00000008, 0x00000008,
  1064. 0x8c00, 0x000008ff, 0x00000800,
  1065. 0x9508, 0x00010000, 0x00010000,
  1066. 0xac0c, 0xffffffff, 0x54763210,
  1067. 0x214f8, 0x01ff01ff, 0x00000002,
  1068. 0x21498, 0x007ff800, 0x00200000,
  1069. 0x2015c, 0xffffffff, 0x00000f40,
  1070. 0x30934, 0xffffffff, 0x00000001
  1071. };
  1072. static const u32 spectre_mgcg_cgcg_init[] =
  1073. {
  1074. 0xc420, 0xffffffff, 0xfffffffc,
  1075. 0x30800, 0xffffffff, 0xe0000000,
  1076. 0x3c2a0, 0xffffffff, 0x00000100,
  1077. 0x3c208, 0xffffffff, 0x00000100,
  1078. 0x3c2c0, 0xffffffff, 0x00000100,
  1079. 0x3c2c8, 0xffffffff, 0x00000100,
  1080. 0x3c2c4, 0xffffffff, 0x00000100,
  1081. 0x55e4, 0xffffffff, 0x00600100,
  1082. 0x3c280, 0xffffffff, 0x00000100,
  1083. 0x3c214, 0xffffffff, 0x06000100,
  1084. 0x3c220, 0xffffffff, 0x00000100,
  1085. 0x3c218, 0xffffffff, 0x06000100,
  1086. 0x3c204, 0xffffffff, 0x00000100,
  1087. 0x3c2e0, 0xffffffff, 0x00000100,
  1088. 0x3c224, 0xffffffff, 0x00000100,
  1089. 0x3c200, 0xffffffff, 0x00000100,
  1090. 0x3c230, 0xffffffff, 0x00000100,
  1091. 0x3c234, 0xffffffff, 0x00000100,
  1092. 0x3c250, 0xffffffff, 0x00000100,
  1093. 0x3c254, 0xffffffff, 0x00000100,
  1094. 0x3c258, 0xffffffff, 0x00000100,
  1095. 0x3c25c, 0xffffffff, 0x00000100,
  1096. 0x3c260, 0xffffffff, 0x00000100,
  1097. 0x3c27c, 0xffffffff, 0x00000100,
  1098. 0x3c278, 0xffffffff, 0x00000100,
  1099. 0x3c210, 0xffffffff, 0x06000100,
  1100. 0x3c290, 0xffffffff, 0x00000100,
  1101. 0x3c274, 0xffffffff, 0x00000100,
  1102. 0x3c2b4, 0xffffffff, 0x00000100,
  1103. 0x3c2b0, 0xffffffff, 0x00000100,
  1104. 0x3c270, 0xffffffff, 0x00000100,
  1105. 0x30800, 0xffffffff, 0xe0000000,
  1106. 0x3c020, 0xffffffff, 0x00010000,
  1107. 0x3c024, 0xffffffff, 0x00030002,
  1108. 0x3c028, 0xffffffff, 0x00040007,
  1109. 0x3c02c, 0xffffffff, 0x00060005,
  1110. 0x3c030, 0xffffffff, 0x00090008,
  1111. 0x3c034, 0xffffffff, 0x00010000,
  1112. 0x3c038, 0xffffffff, 0x00030002,
  1113. 0x3c03c, 0xffffffff, 0x00040007,
  1114. 0x3c040, 0xffffffff, 0x00060005,
  1115. 0x3c044, 0xffffffff, 0x00090008,
  1116. 0x3c048, 0xffffffff, 0x00010000,
  1117. 0x3c04c, 0xffffffff, 0x00030002,
  1118. 0x3c050, 0xffffffff, 0x00040007,
  1119. 0x3c054, 0xffffffff, 0x00060005,
  1120. 0x3c058, 0xffffffff, 0x00090008,
  1121. 0x3c05c, 0xffffffff, 0x00010000,
  1122. 0x3c060, 0xffffffff, 0x00030002,
  1123. 0x3c064, 0xffffffff, 0x00040007,
  1124. 0x3c068, 0xffffffff, 0x00060005,
  1125. 0x3c06c, 0xffffffff, 0x00090008,
  1126. 0x3c070, 0xffffffff, 0x00010000,
  1127. 0x3c074, 0xffffffff, 0x00030002,
  1128. 0x3c078, 0xffffffff, 0x00040007,
  1129. 0x3c07c, 0xffffffff, 0x00060005,
  1130. 0x3c080, 0xffffffff, 0x00090008,
  1131. 0x3c084, 0xffffffff, 0x00010000,
  1132. 0x3c088, 0xffffffff, 0x00030002,
  1133. 0x3c08c, 0xffffffff, 0x00040007,
  1134. 0x3c090, 0xffffffff, 0x00060005,
  1135. 0x3c094, 0xffffffff, 0x00090008,
  1136. 0x3c098, 0xffffffff, 0x00010000,
  1137. 0x3c09c, 0xffffffff, 0x00030002,
  1138. 0x3c0a0, 0xffffffff, 0x00040007,
  1139. 0x3c0a4, 0xffffffff, 0x00060005,
  1140. 0x3c0a8, 0xffffffff, 0x00090008,
  1141. 0x3c0ac, 0xffffffff, 0x00010000,
  1142. 0x3c0b0, 0xffffffff, 0x00030002,
  1143. 0x3c0b4, 0xffffffff, 0x00040007,
  1144. 0x3c0b8, 0xffffffff, 0x00060005,
  1145. 0x3c0bc, 0xffffffff, 0x00090008,
  1146. 0x3c000, 0xffffffff, 0x96e00200,
  1147. 0x8708, 0xffffffff, 0x00900100,
  1148. 0xc424, 0xffffffff, 0x0020003f,
  1149. 0x38, 0xffffffff, 0x0140001c,
  1150. 0x3c, 0x000f0000, 0x000f0000,
  1151. 0x220, 0xffffffff, 0xC060000C,
  1152. 0x224, 0xc0000fff, 0x00000100,
  1153. 0xf90, 0xffffffff, 0x00000100,
  1154. 0xf98, 0x00000101, 0x00000000,
  1155. 0x20a8, 0xffffffff, 0x00000104,
  1156. 0x55e4, 0xff000fff, 0x00000100,
  1157. 0x30cc, 0xc0000fff, 0x00000104,
  1158. 0xc1e4, 0x00000001, 0x00000001,
  1159. 0xd00c, 0xff000ff0, 0x00000100,
  1160. 0xd80c, 0xff000ff0, 0x00000100
  1161. };
  1162. static const u32 kalindi_golden_spm_registers[] =
  1163. {
  1164. 0x30800, 0xe0ffffff, 0xe0000000
  1165. };
  1166. static const u32 kalindi_golden_common_registers[] =
  1167. {
  1168. 0xc770, 0xffffffff, 0x00000800,
  1169. 0xc774, 0xffffffff, 0x00000800,
  1170. 0xc798, 0xffffffff, 0x00007fbf,
  1171. 0xc79c, 0xffffffff, 0x00007faf
  1172. };
  1173. static const u32 kalindi_golden_registers[] =
  1174. {
  1175. 0x3c000, 0xffffdfff, 0x6e944040,
  1176. 0x55e4, 0xff607fff, 0xfc000100,
  1177. 0x3c220, 0xff000fff, 0x00000100,
  1178. 0x3c224, 0xff000fff, 0x00000100,
  1179. 0x3c200, 0xfffc0fff, 0x00000100,
  1180. 0x6ed8, 0x00010101, 0x00010000,
  1181. 0x9830, 0xffffffff, 0x00000000,
  1182. 0x9834, 0xf00fffff, 0x00000400,
  1183. 0x5bb0, 0x000000f0, 0x00000070,
  1184. 0x5bc0, 0xf0311fff, 0x80300000,
  1185. 0x98f8, 0x73773777, 0x12010001,
  1186. 0x98fc, 0xffffffff, 0x00000010,
  1187. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1188. 0x8030, 0x00001f0f, 0x0000100a,
  1189. 0x2f48, 0x73773777, 0x12010001,
  1190. 0x2408, 0x000fffff, 0x000c007f,
  1191. 0x8a14, 0xf000003f, 0x00000007,
  1192. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1193. 0x30a04, 0x0000ff0f, 0x00000000,
  1194. 0x28a4c, 0x07ffffff, 0x06000000,
  1195. 0x4d8, 0x00000fff, 0x00000100,
  1196. 0x3e78, 0x00000001, 0x00000002,
  1197. 0xc768, 0x00000008, 0x00000008,
  1198. 0x8c00, 0x000000ff, 0x00000003,
  1199. 0x214f8, 0x01ff01ff, 0x00000002,
  1200. 0x21498, 0x007ff800, 0x00200000,
  1201. 0x2015c, 0xffffffff, 0x00000f40,
  1202. 0x88c4, 0x001f3ae3, 0x00000082,
  1203. 0x88d4, 0x0000001f, 0x00000010,
  1204. 0x30934, 0xffffffff, 0x00000000
  1205. };
  1206. static const u32 kalindi_mgcg_cgcg_init[] =
  1207. {
  1208. 0xc420, 0xffffffff, 0xfffffffc,
  1209. 0x30800, 0xffffffff, 0xe0000000,
  1210. 0x3c2a0, 0xffffffff, 0x00000100,
  1211. 0x3c208, 0xffffffff, 0x00000100,
  1212. 0x3c2c0, 0xffffffff, 0x00000100,
  1213. 0x3c2c8, 0xffffffff, 0x00000100,
  1214. 0x3c2c4, 0xffffffff, 0x00000100,
  1215. 0x55e4, 0xffffffff, 0x00600100,
  1216. 0x3c280, 0xffffffff, 0x00000100,
  1217. 0x3c214, 0xffffffff, 0x06000100,
  1218. 0x3c220, 0xffffffff, 0x00000100,
  1219. 0x3c218, 0xffffffff, 0x06000100,
  1220. 0x3c204, 0xffffffff, 0x00000100,
  1221. 0x3c2e0, 0xffffffff, 0x00000100,
  1222. 0x3c224, 0xffffffff, 0x00000100,
  1223. 0x3c200, 0xffffffff, 0x00000100,
  1224. 0x3c230, 0xffffffff, 0x00000100,
  1225. 0x3c234, 0xffffffff, 0x00000100,
  1226. 0x3c250, 0xffffffff, 0x00000100,
  1227. 0x3c254, 0xffffffff, 0x00000100,
  1228. 0x3c258, 0xffffffff, 0x00000100,
  1229. 0x3c25c, 0xffffffff, 0x00000100,
  1230. 0x3c260, 0xffffffff, 0x00000100,
  1231. 0x3c27c, 0xffffffff, 0x00000100,
  1232. 0x3c278, 0xffffffff, 0x00000100,
  1233. 0x3c210, 0xffffffff, 0x06000100,
  1234. 0x3c290, 0xffffffff, 0x00000100,
  1235. 0x3c274, 0xffffffff, 0x00000100,
  1236. 0x3c2b4, 0xffffffff, 0x00000100,
  1237. 0x3c2b0, 0xffffffff, 0x00000100,
  1238. 0x3c270, 0xffffffff, 0x00000100,
  1239. 0x30800, 0xffffffff, 0xe0000000,
  1240. 0x3c020, 0xffffffff, 0x00010000,
  1241. 0x3c024, 0xffffffff, 0x00030002,
  1242. 0x3c028, 0xffffffff, 0x00040007,
  1243. 0x3c02c, 0xffffffff, 0x00060005,
  1244. 0x3c030, 0xffffffff, 0x00090008,
  1245. 0x3c034, 0xffffffff, 0x00010000,
  1246. 0x3c038, 0xffffffff, 0x00030002,
  1247. 0x3c03c, 0xffffffff, 0x00040007,
  1248. 0x3c040, 0xffffffff, 0x00060005,
  1249. 0x3c044, 0xffffffff, 0x00090008,
  1250. 0x3c000, 0xffffffff, 0x96e00200,
  1251. 0x8708, 0xffffffff, 0x00900100,
  1252. 0xc424, 0xffffffff, 0x0020003f,
  1253. 0x38, 0xffffffff, 0x0140001c,
  1254. 0x3c, 0x000f0000, 0x000f0000,
  1255. 0x220, 0xffffffff, 0xC060000C,
  1256. 0x224, 0xc0000fff, 0x00000100,
  1257. 0x20a8, 0xffffffff, 0x00000104,
  1258. 0x55e4, 0xff000fff, 0x00000100,
  1259. 0x30cc, 0xc0000fff, 0x00000104,
  1260. 0xc1e4, 0x00000001, 0x00000001,
  1261. 0xd00c, 0xff000ff0, 0x00000100,
  1262. 0xd80c, 0xff000ff0, 0x00000100
  1263. };
  1264. static void cik_init_golden_registers(struct radeon_device *rdev)
  1265. {
  1266. switch (rdev->family) {
  1267. case CHIP_BONAIRE:
  1268. radeon_program_register_sequence(rdev,
  1269. bonaire_mgcg_cgcg_init,
  1270. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1271. radeon_program_register_sequence(rdev,
  1272. bonaire_golden_registers,
  1273. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1274. radeon_program_register_sequence(rdev,
  1275. bonaire_golden_common_registers,
  1276. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1277. radeon_program_register_sequence(rdev,
  1278. bonaire_golden_spm_registers,
  1279. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1280. break;
  1281. case CHIP_KABINI:
  1282. radeon_program_register_sequence(rdev,
  1283. kalindi_mgcg_cgcg_init,
  1284. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1285. radeon_program_register_sequence(rdev,
  1286. kalindi_golden_registers,
  1287. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1288. radeon_program_register_sequence(rdev,
  1289. kalindi_golden_common_registers,
  1290. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1291. radeon_program_register_sequence(rdev,
  1292. kalindi_golden_spm_registers,
  1293. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1294. break;
  1295. case CHIP_KAVERI:
  1296. radeon_program_register_sequence(rdev,
  1297. spectre_mgcg_cgcg_init,
  1298. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1299. radeon_program_register_sequence(rdev,
  1300. spectre_golden_registers,
  1301. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1302. radeon_program_register_sequence(rdev,
  1303. spectre_golden_common_registers,
  1304. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1305. radeon_program_register_sequence(rdev,
  1306. spectre_golden_spm_registers,
  1307. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1308. break;
  1309. default:
  1310. break;
  1311. }
  1312. }
  1313. /**
  1314. * cik_get_xclk - get the xclk
  1315. *
  1316. * @rdev: radeon_device pointer
  1317. *
  1318. * Returns the reference clock used by the gfx engine
  1319. * (CIK).
  1320. */
  1321. u32 cik_get_xclk(struct radeon_device *rdev)
  1322. {
  1323. u32 reference_clock = rdev->clock.spll.reference_freq;
  1324. if (rdev->flags & RADEON_IS_IGP) {
  1325. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1326. return reference_clock / 2;
  1327. } else {
  1328. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1329. return reference_clock / 4;
  1330. }
  1331. return reference_clock;
  1332. }
  1333. /**
  1334. * cik_mm_rdoorbell - read a doorbell dword
  1335. *
  1336. * @rdev: radeon_device pointer
  1337. * @offset: byte offset into the aperture
  1338. *
  1339. * Returns the value in the doorbell aperture at the
  1340. * requested offset (CIK).
  1341. */
  1342. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  1343. {
  1344. if (offset < rdev->doorbell.size) {
  1345. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  1346. } else {
  1347. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  1348. return 0;
  1349. }
  1350. }
  1351. /**
  1352. * cik_mm_wdoorbell - write a doorbell dword
  1353. *
  1354. * @rdev: radeon_device pointer
  1355. * @offset: byte offset into the aperture
  1356. * @v: value to write
  1357. *
  1358. * Writes @v to the doorbell aperture at the
  1359. * requested offset (CIK).
  1360. */
  1361. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  1362. {
  1363. if (offset < rdev->doorbell.size) {
  1364. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  1365. } else {
  1366. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  1367. }
  1368. }
  1369. #define BONAIRE_IO_MC_REGS_SIZE 36
  1370. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1371. {
  1372. {0x00000070, 0x04400000},
  1373. {0x00000071, 0x80c01803},
  1374. {0x00000072, 0x00004004},
  1375. {0x00000073, 0x00000100},
  1376. {0x00000074, 0x00ff0000},
  1377. {0x00000075, 0x34000000},
  1378. {0x00000076, 0x08000014},
  1379. {0x00000077, 0x00cc08ec},
  1380. {0x00000078, 0x00000400},
  1381. {0x00000079, 0x00000000},
  1382. {0x0000007a, 0x04090000},
  1383. {0x0000007c, 0x00000000},
  1384. {0x0000007e, 0x4408a8e8},
  1385. {0x0000007f, 0x00000304},
  1386. {0x00000080, 0x00000000},
  1387. {0x00000082, 0x00000001},
  1388. {0x00000083, 0x00000002},
  1389. {0x00000084, 0xf3e4f400},
  1390. {0x00000085, 0x052024e3},
  1391. {0x00000087, 0x00000000},
  1392. {0x00000088, 0x01000000},
  1393. {0x0000008a, 0x1c0a0000},
  1394. {0x0000008b, 0xff010000},
  1395. {0x0000008d, 0xffffefff},
  1396. {0x0000008e, 0xfff3efff},
  1397. {0x0000008f, 0xfff3efbf},
  1398. {0x00000092, 0xf7ffffff},
  1399. {0x00000093, 0xffffff7f},
  1400. {0x00000095, 0x00101101},
  1401. {0x00000096, 0x00000fff},
  1402. {0x00000097, 0x00116fff},
  1403. {0x00000098, 0x60010000},
  1404. {0x00000099, 0x10010000},
  1405. {0x0000009a, 0x00006000},
  1406. {0x0000009b, 0x00001000},
  1407. {0x0000009f, 0x00b48000}
  1408. };
  1409. /**
  1410. * cik_srbm_select - select specific register instances
  1411. *
  1412. * @rdev: radeon_device pointer
  1413. * @me: selected ME (micro engine)
  1414. * @pipe: pipe
  1415. * @queue: queue
  1416. * @vmid: VMID
  1417. *
  1418. * Switches the currently active registers instances. Some
  1419. * registers are instanced per VMID, others are instanced per
  1420. * me/pipe/queue combination.
  1421. */
  1422. static void cik_srbm_select(struct radeon_device *rdev,
  1423. u32 me, u32 pipe, u32 queue, u32 vmid)
  1424. {
  1425. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1426. MEID(me & 0x3) |
  1427. VMID(vmid & 0xf) |
  1428. QUEUEID(queue & 0x7));
  1429. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1430. }
  1431. /* ucode loading */
  1432. /**
  1433. * ci_mc_load_microcode - load MC ucode into the hw
  1434. *
  1435. * @rdev: radeon_device pointer
  1436. *
  1437. * Load the GDDR MC ucode into the hw (CIK).
  1438. * Returns 0 on success, error on failure.
  1439. */
  1440. static int ci_mc_load_microcode(struct radeon_device *rdev)
  1441. {
  1442. const __be32 *fw_data;
  1443. u32 running, blackout = 0;
  1444. u32 *io_mc_regs;
  1445. int i, ucode_size, regs_size;
  1446. if (!rdev->mc_fw)
  1447. return -EINVAL;
  1448. switch (rdev->family) {
  1449. case CHIP_BONAIRE:
  1450. default:
  1451. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1452. ucode_size = CIK_MC_UCODE_SIZE;
  1453. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1454. break;
  1455. }
  1456. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1457. if (running == 0) {
  1458. if (running) {
  1459. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1460. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1461. }
  1462. /* reset the engine and set to writable */
  1463. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1464. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1465. /* load mc io regs */
  1466. for (i = 0; i < regs_size; i++) {
  1467. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1468. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1469. }
  1470. /* load the MC ucode */
  1471. fw_data = (const __be32 *)rdev->mc_fw->data;
  1472. for (i = 0; i < ucode_size; i++)
  1473. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1474. /* put the engine back into the active state */
  1475. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1476. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1477. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1478. /* wait for training to complete */
  1479. for (i = 0; i < rdev->usec_timeout; i++) {
  1480. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1481. break;
  1482. udelay(1);
  1483. }
  1484. for (i = 0; i < rdev->usec_timeout; i++) {
  1485. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1486. break;
  1487. udelay(1);
  1488. }
  1489. if (running)
  1490. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1491. }
  1492. return 0;
  1493. }
  1494. /**
  1495. * cik_init_microcode - load ucode images from disk
  1496. *
  1497. * @rdev: radeon_device pointer
  1498. *
  1499. * Use the firmware interface to load the ucode images into
  1500. * the driver (not loaded into hw).
  1501. * Returns 0 on success, error on failure.
  1502. */
  1503. static int cik_init_microcode(struct radeon_device *rdev)
  1504. {
  1505. const char *chip_name;
  1506. size_t pfp_req_size, me_req_size, ce_req_size,
  1507. mec_req_size, rlc_req_size, mc_req_size,
  1508. sdma_req_size, smc_req_size;
  1509. char fw_name[30];
  1510. int err;
  1511. DRM_DEBUG("\n");
  1512. switch (rdev->family) {
  1513. case CHIP_BONAIRE:
  1514. chip_name = "BONAIRE";
  1515. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1516. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1517. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1518. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1519. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1520. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1521. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1522. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1523. break;
  1524. case CHIP_KAVERI:
  1525. chip_name = "KAVERI";
  1526. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1527. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1528. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1529. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1530. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1531. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1532. break;
  1533. case CHIP_KABINI:
  1534. chip_name = "KABINI";
  1535. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1536. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1537. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1538. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1539. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1540. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1541. break;
  1542. default: BUG();
  1543. }
  1544. DRM_INFO("Loading %s Microcode\n", chip_name);
  1545. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1546. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1547. if (err)
  1548. goto out;
  1549. if (rdev->pfp_fw->size != pfp_req_size) {
  1550. printk(KERN_ERR
  1551. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1552. rdev->pfp_fw->size, fw_name);
  1553. err = -EINVAL;
  1554. goto out;
  1555. }
  1556. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1557. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1558. if (err)
  1559. goto out;
  1560. if (rdev->me_fw->size != me_req_size) {
  1561. printk(KERN_ERR
  1562. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1563. rdev->me_fw->size, fw_name);
  1564. err = -EINVAL;
  1565. }
  1566. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1567. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1568. if (err)
  1569. goto out;
  1570. if (rdev->ce_fw->size != ce_req_size) {
  1571. printk(KERN_ERR
  1572. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1573. rdev->ce_fw->size, fw_name);
  1574. err = -EINVAL;
  1575. }
  1576. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1577. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1578. if (err)
  1579. goto out;
  1580. if (rdev->mec_fw->size != mec_req_size) {
  1581. printk(KERN_ERR
  1582. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1583. rdev->mec_fw->size, fw_name);
  1584. err = -EINVAL;
  1585. }
  1586. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1587. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1588. if (err)
  1589. goto out;
  1590. if (rdev->rlc_fw->size != rlc_req_size) {
  1591. printk(KERN_ERR
  1592. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1593. rdev->rlc_fw->size, fw_name);
  1594. err = -EINVAL;
  1595. }
  1596. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1597. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1598. if (err)
  1599. goto out;
  1600. if (rdev->sdma_fw->size != sdma_req_size) {
  1601. printk(KERN_ERR
  1602. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1603. rdev->sdma_fw->size, fw_name);
  1604. err = -EINVAL;
  1605. }
  1606. /* No SMC, MC ucode on APUs */
  1607. if (!(rdev->flags & RADEON_IS_IGP)) {
  1608. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1609. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1610. if (err)
  1611. goto out;
  1612. if (rdev->mc_fw->size != mc_req_size) {
  1613. printk(KERN_ERR
  1614. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1615. rdev->mc_fw->size, fw_name);
  1616. err = -EINVAL;
  1617. }
  1618. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1619. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1620. if (err) {
  1621. printk(KERN_ERR
  1622. "smc: error loading firmware \"%s\"\n",
  1623. fw_name);
  1624. release_firmware(rdev->smc_fw);
  1625. rdev->smc_fw = NULL;
  1626. } else if (rdev->smc_fw->size != smc_req_size) {
  1627. printk(KERN_ERR
  1628. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1629. rdev->smc_fw->size, fw_name);
  1630. err = -EINVAL;
  1631. }
  1632. }
  1633. out:
  1634. if (err) {
  1635. if (err != -EINVAL)
  1636. printk(KERN_ERR
  1637. "cik_cp: Failed to load firmware \"%s\"\n",
  1638. fw_name);
  1639. release_firmware(rdev->pfp_fw);
  1640. rdev->pfp_fw = NULL;
  1641. release_firmware(rdev->me_fw);
  1642. rdev->me_fw = NULL;
  1643. release_firmware(rdev->ce_fw);
  1644. rdev->ce_fw = NULL;
  1645. release_firmware(rdev->rlc_fw);
  1646. rdev->rlc_fw = NULL;
  1647. release_firmware(rdev->mc_fw);
  1648. rdev->mc_fw = NULL;
  1649. release_firmware(rdev->smc_fw);
  1650. rdev->smc_fw = NULL;
  1651. }
  1652. return err;
  1653. }
  1654. /*
  1655. * Core functions
  1656. */
  1657. /**
  1658. * cik_tiling_mode_table_init - init the hw tiling table
  1659. *
  1660. * @rdev: radeon_device pointer
  1661. *
  1662. * Starting with SI, the tiling setup is done globally in a
  1663. * set of 32 tiling modes. Rather than selecting each set of
  1664. * parameters per surface as on older asics, we just select
  1665. * which index in the tiling table we want to use, and the
  1666. * surface uses those parameters (CIK).
  1667. */
  1668. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1669. {
  1670. const u32 num_tile_mode_states = 32;
  1671. const u32 num_secondary_tile_mode_states = 16;
  1672. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1673. u32 num_pipe_configs;
  1674. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1675. rdev->config.cik.max_shader_engines;
  1676. switch (rdev->config.cik.mem_row_size_in_kb) {
  1677. case 1:
  1678. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1679. break;
  1680. case 2:
  1681. default:
  1682. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1683. break;
  1684. case 4:
  1685. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1686. break;
  1687. }
  1688. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1689. if (num_pipe_configs > 8)
  1690. num_pipe_configs = 8; /* ??? */
  1691. if (num_pipe_configs == 8) {
  1692. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1693. switch (reg_offset) {
  1694. case 0:
  1695. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1697. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1699. break;
  1700. case 1:
  1701. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1702. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1704. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1705. break;
  1706. case 2:
  1707. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1708. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1710. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1711. break;
  1712. case 3:
  1713. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1714. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1715. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1716. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1717. break;
  1718. case 4:
  1719. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1720. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1722. TILE_SPLIT(split_equal_to_row_size));
  1723. break;
  1724. case 5:
  1725. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1726. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1727. break;
  1728. case 6:
  1729. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1730. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1732. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1733. break;
  1734. case 7:
  1735. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1738. TILE_SPLIT(split_equal_to_row_size));
  1739. break;
  1740. case 8:
  1741. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1742. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1743. break;
  1744. case 9:
  1745. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1746. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1747. break;
  1748. case 10:
  1749. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1750. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1752. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1753. break;
  1754. case 11:
  1755. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1756. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1757. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1759. break;
  1760. case 12:
  1761. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1762. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1763. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1764. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1765. break;
  1766. case 13:
  1767. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1768. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1769. break;
  1770. case 14:
  1771. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1772. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1775. break;
  1776. case 16:
  1777. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1778. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1779. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1781. break;
  1782. case 17:
  1783. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1784. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1787. break;
  1788. case 27:
  1789. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1791. break;
  1792. case 28:
  1793. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1794. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1795. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1797. break;
  1798. case 29:
  1799. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1800. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1801. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1803. break;
  1804. case 30:
  1805. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1806. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1807. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1809. break;
  1810. default:
  1811. gb_tile_moden = 0;
  1812. break;
  1813. }
  1814. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1815. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1816. }
  1817. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1818. switch (reg_offset) {
  1819. case 0:
  1820. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1823. NUM_BANKS(ADDR_SURF_16_BANK));
  1824. break;
  1825. case 1:
  1826. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1829. NUM_BANKS(ADDR_SURF_16_BANK));
  1830. break;
  1831. case 2:
  1832. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1835. NUM_BANKS(ADDR_SURF_16_BANK));
  1836. break;
  1837. case 3:
  1838. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1841. NUM_BANKS(ADDR_SURF_16_BANK));
  1842. break;
  1843. case 4:
  1844. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1847. NUM_BANKS(ADDR_SURF_8_BANK));
  1848. break;
  1849. case 5:
  1850. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1853. NUM_BANKS(ADDR_SURF_4_BANK));
  1854. break;
  1855. case 6:
  1856. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1859. NUM_BANKS(ADDR_SURF_2_BANK));
  1860. break;
  1861. case 8:
  1862. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1865. NUM_BANKS(ADDR_SURF_16_BANK));
  1866. break;
  1867. case 9:
  1868. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1871. NUM_BANKS(ADDR_SURF_16_BANK));
  1872. break;
  1873. case 10:
  1874. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1877. NUM_BANKS(ADDR_SURF_16_BANK));
  1878. break;
  1879. case 11:
  1880. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1883. NUM_BANKS(ADDR_SURF_16_BANK));
  1884. break;
  1885. case 12:
  1886. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1889. NUM_BANKS(ADDR_SURF_8_BANK));
  1890. break;
  1891. case 13:
  1892. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1895. NUM_BANKS(ADDR_SURF_4_BANK));
  1896. break;
  1897. case 14:
  1898. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1901. NUM_BANKS(ADDR_SURF_2_BANK));
  1902. break;
  1903. default:
  1904. gb_tile_moden = 0;
  1905. break;
  1906. }
  1907. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1908. }
  1909. } else if (num_pipe_configs == 4) {
  1910. if (num_rbs == 4) {
  1911. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1912. switch (reg_offset) {
  1913. case 0:
  1914. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1916. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1918. break;
  1919. case 1:
  1920. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1921. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1922. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1923. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1924. break;
  1925. case 2:
  1926. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1927. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1928. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1929. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1930. break;
  1931. case 3:
  1932. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1933. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1934. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1936. break;
  1937. case 4:
  1938. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1939. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1940. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1941. TILE_SPLIT(split_equal_to_row_size));
  1942. break;
  1943. case 5:
  1944. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1945. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1946. break;
  1947. case 6:
  1948. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1950. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1952. break;
  1953. case 7:
  1954. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1956. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1957. TILE_SPLIT(split_equal_to_row_size));
  1958. break;
  1959. case 8:
  1960. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1961. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1962. break;
  1963. case 9:
  1964. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1966. break;
  1967. case 10:
  1968. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1970. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1972. break;
  1973. case 11:
  1974. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1976. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1978. break;
  1979. case 12:
  1980. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1982. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1984. break;
  1985. case 13:
  1986. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1988. break;
  1989. case 14:
  1990. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1992. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1994. break;
  1995. case 16:
  1996. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1998. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2000. break;
  2001. case 17:
  2002. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2004. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2006. break;
  2007. case 27:
  2008. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2010. break;
  2011. case 28:
  2012. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2014. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2016. break;
  2017. case 29:
  2018. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2020. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2022. break;
  2023. case 30:
  2024. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2028. break;
  2029. default:
  2030. gb_tile_moden = 0;
  2031. break;
  2032. }
  2033. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2034. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2035. }
  2036. } else if (num_rbs < 4) {
  2037. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2038. switch (reg_offset) {
  2039. case 0:
  2040. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2042. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2044. break;
  2045. case 1:
  2046. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2048. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2049. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2050. break;
  2051. case 2:
  2052. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2054. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2055. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2056. break;
  2057. case 3:
  2058. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2059. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2060. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2061. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2062. break;
  2063. case 4:
  2064. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2066. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2067. TILE_SPLIT(split_equal_to_row_size));
  2068. break;
  2069. case 5:
  2070. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2071. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2072. break;
  2073. case 6:
  2074. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2076. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2078. break;
  2079. case 7:
  2080. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2081. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2082. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2083. TILE_SPLIT(split_equal_to_row_size));
  2084. break;
  2085. case 8:
  2086. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2087. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2088. break;
  2089. case 9:
  2090. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2092. break;
  2093. case 10:
  2094. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2095. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2096. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2098. break;
  2099. case 11:
  2100. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2101. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2102. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2104. break;
  2105. case 12:
  2106. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2108. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2110. break;
  2111. case 13:
  2112. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2114. break;
  2115. case 14:
  2116. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2118. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2120. break;
  2121. case 16:
  2122. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2124. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2126. break;
  2127. case 17:
  2128. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2130. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2131. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2132. break;
  2133. case 27:
  2134. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2136. break;
  2137. case 28:
  2138. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2140. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2142. break;
  2143. case 29:
  2144. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2146. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2148. break;
  2149. case 30:
  2150. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2152. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2154. break;
  2155. default:
  2156. gb_tile_moden = 0;
  2157. break;
  2158. }
  2159. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2160. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2161. }
  2162. }
  2163. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2164. switch (reg_offset) {
  2165. case 0:
  2166. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_16_BANK));
  2170. break;
  2171. case 1:
  2172. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2175. NUM_BANKS(ADDR_SURF_16_BANK));
  2176. break;
  2177. case 2:
  2178. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2181. NUM_BANKS(ADDR_SURF_16_BANK));
  2182. break;
  2183. case 3:
  2184. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2187. NUM_BANKS(ADDR_SURF_16_BANK));
  2188. break;
  2189. case 4:
  2190. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2193. NUM_BANKS(ADDR_SURF_16_BANK));
  2194. break;
  2195. case 5:
  2196. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2197. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2198. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2199. NUM_BANKS(ADDR_SURF_8_BANK));
  2200. break;
  2201. case 6:
  2202. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2205. NUM_BANKS(ADDR_SURF_4_BANK));
  2206. break;
  2207. case 8:
  2208. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2211. NUM_BANKS(ADDR_SURF_16_BANK));
  2212. break;
  2213. case 9:
  2214. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2217. NUM_BANKS(ADDR_SURF_16_BANK));
  2218. break;
  2219. case 10:
  2220. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2223. NUM_BANKS(ADDR_SURF_16_BANK));
  2224. break;
  2225. case 11:
  2226. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2229. NUM_BANKS(ADDR_SURF_16_BANK));
  2230. break;
  2231. case 12:
  2232. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2235. NUM_BANKS(ADDR_SURF_16_BANK));
  2236. break;
  2237. case 13:
  2238. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2241. NUM_BANKS(ADDR_SURF_8_BANK));
  2242. break;
  2243. case 14:
  2244. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2247. NUM_BANKS(ADDR_SURF_4_BANK));
  2248. break;
  2249. default:
  2250. gb_tile_moden = 0;
  2251. break;
  2252. }
  2253. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2254. }
  2255. } else if (num_pipe_configs == 2) {
  2256. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2257. switch (reg_offset) {
  2258. case 0:
  2259. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2261. PIPE_CONFIG(ADDR_SURF_P2) |
  2262. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2263. break;
  2264. case 1:
  2265. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2266. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2267. PIPE_CONFIG(ADDR_SURF_P2) |
  2268. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2269. break;
  2270. case 2:
  2271. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2273. PIPE_CONFIG(ADDR_SURF_P2) |
  2274. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2275. break;
  2276. case 3:
  2277. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2279. PIPE_CONFIG(ADDR_SURF_P2) |
  2280. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2281. break;
  2282. case 4:
  2283. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2285. PIPE_CONFIG(ADDR_SURF_P2) |
  2286. TILE_SPLIT(split_equal_to_row_size));
  2287. break;
  2288. case 5:
  2289. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2290. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2291. break;
  2292. case 6:
  2293. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2294. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2295. PIPE_CONFIG(ADDR_SURF_P2) |
  2296. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2297. break;
  2298. case 7:
  2299. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2301. PIPE_CONFIG(ADDR_SURF_P2) |
  2302. TILE_SPLIT(split_equal_to_row_size));
  2303. break;
  2304. case 8:
  2305. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2306. break;
  2307. case 9:
  2308. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2310. break;
  2311. case 10:
  2312. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2314. PIPE_CONFIG(ADDR_SURF_P2) |
  2315. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2316. break;
  2317. case 11:
  2318. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2320. PIPE_CONFIG(ADDR_SURF_P2) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2322. break;
  2323. case 12:
  2324. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2326. PIPE_CONFIG(ADDR_SURF_P2) |
  2327. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2328. break;
  2329. case 13:
  2330. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2332. break;
  2333. case 14:
  2334. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2336. PIPE_CONFIG(ADDR_SURF_P2) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. break;
  2339. case 16:
  2340. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2342. PIPE_CONFIG(ADDR_SURF_P2) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. break;
  2345. case 17:
  2346. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2348. PIPE_CONFIG(ADDR_SURF_P2) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2350. break;
  2351. case 27:
  2352. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2354. break;
  2355. case 28:
  2356. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2358. PIPE_CONFIG(ADDR_SURF_P2) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2360. break;
  2361. case 29:
  2362. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2364. PIPE_CONFIG(ADDR_SURF_P2) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2366. break;
  2367. case 30:
  2368. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2370. PIPE_CONFIG(ADDR_SURF_P2) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2372. break;
  2373. default:
  2374. gb_tile_moden = 0;
  2375. break;
  2376. }
  2377. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2378. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2379. }
  2380. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2381. switch (reg_offset) {
  2382. case 0:
  2383. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2386. NUM_BANKS(ADDR_SURF_16_BANK));
  2387. break;
  2388. case 1:
  2389. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2392. NUM_BANKS(ADDR_SURF_16_BANK));
  2393. break;
  2394. case 2:
  2395. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2396. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2397. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2398. NUM_BANKS(ADDR_SURF_16_BANK));
  2399. break;
  2400. case 3:
  2401. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2404. NUM_BANKS(ADDR_SURF_16_BANK));
  2405. break;
  2406. case 4:
  2407. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK));
  2411. break;
  2412. case 5:
  2413. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2414. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2415. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2416. NUM_BANKS(ADDR_SURF_16_BANK));
  2417. break;
  2418. case 6:
  2419. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2422. NUM_BANKS(ADDR_SURF_8_BANK));
  2423. break;
  2424. case 8:
  2425. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. break;
  2430. case 9:
  2431. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2434. NUM_BANKS(ADDR_SURF_16_BANK));
  2435. break;
  2436. case 10:
  2437. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK));
  2441. break;
  2442. case 11:
  2443. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2446. NUM_BANKS(ADDR_SURF_16_BANK));
  2447. break;
  2448. case 12:
  2449. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. break;
  2454. case 13:
  2455. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2458. NUM_BANKS(ADDR_SURF_16_BANK));
  2459. break;
  2460. case 14:
  2461. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2464. NUM_BANKS(ADDR_SURF_8_BANK));
  2465. break;
  2466. default:
  2467. gb_tile_moden = 0;
  2468. break;
  2469. }
  2470. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2471. }
  2472. } else
  2473. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2474. }
  2475. /**
  2476. * cik_select_se_sh - select which SE, SH to address
  2477. *
  2478. * @rdev: radeon_device pointer
  2479. * @se_num: shader engine to address
  2480. * @sh_num: sh block to address
  2481. *
  2482. * Select which SE, SH combinations to address. Certain
  2483. * registers are instanced per SE or SH. 0xffffffff means
  2484. * broadcast to all SEs or SHs (CIK).
  2485. */
  2486. static void cik_select_se_sh(struct radeon_device *rdev,
  2487. u32 se_num, u32 sh_num)
  2488. {
  2489. u32 data = INSTANCE_BROADCAST_WRITES;
  2490. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2491. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2492. else if (se_num == 0xffffffff)
  2493. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2494. else if (sh_num == 0xffffffff)
  2495. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2496. else
  2497. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2498. WREG32(GRBM_GFX_INDEX, data);
  2499. }
  2500. /**
  2501. * cik_create_bitmask - create a bitmask
  2502. *
  2503. * @bit_width: length of the mask
  2504. *
  2505. * create a variable length bit mask (CIK).
  2506. * Returns the bitmask.
  2507. */
  2508. static u32 cik_create_bitmask(u32 bit_width)
  2509. {
  2510. u32 i, mask = 0;
  2511. for (i = 0; i < bit_width; i++) {
  2512. mask <<= 1;
  2513. mask |= 1;
  2514. }
  2515. return mask;
  2516. }
  2517. /**
  2518. * cik_select_se_sh - select which SE, SH to address
  2519. *
  2520. * @rdev: radeon_device pointer
  2521. * @max_rb_num: max RBs (render backends) for the asic
  2522. * @se_num: number of SEs (shader engines) for the asic
  2523. * @sh_per_se: number of SH blocks per SE for the asic
  2524. *
  2525. * Calculates the bitmask of disabled RBs (CIK).
  2526. * Returns the disabled RB bitmask.
  2527. */
  2528. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2529. u32 max_rb_num, u32 se_num,
  2530. u32 sh_per_se)
  2531. {
  2532. u32 data, mask;
  2533. data = RREG32(CC_RB_BACKEND_DISABLE);
  2534. if (data & 1)
  2535. data &= BACKEND_DISABLE_MASK;
  2536. else
  2537. data = 0;
  2538. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2539. data >>= BACKEND_DISABLE_SHIFT;
  2540. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  2541. return data & mask;
  2542. }
  2543. /**
  2544. * cik_setup_rb - setup the RBs on the asic
  2545. *
  2546. * @rdev: radeon_device pointer
  2547. * @se_num: number of SEs (shader engines) for the asic
  2548. * @sh_per_se: number of SH blocks per SE for the asic
  2549. * @max_rb_num: max RBs (render backends) for the asic
  2550. *
  2551. * Configures per-SE/SH RB registers (CIK).
  2552. */
  2553. static void cik_setup_rb(struct radeon_device *rdev,
  2554. u32 se_num, u32 sh_per_se,
  2555. u32 max_rb_num)
  2556. {
  2557. int i, j;
  2558. u32 data, mask;
  2559. u32 disabled_rbs = 0;
  2560. u32 enabled_rbs = 0;
  2561. for (i = 0; i < se_num; i++) {
  2562. for (j = 0; j < sh_per_se; j++) {
  2563. cik_select_se_sh(rdev, i, j);
  2564. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  2565. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2566. }
  2567. }
  2568. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2569. mask = 1;
  2570. for (i = 0; i < max_rb_num; i++) {
  2571. if (!(disabled_rbs & mask))
  2572. enabled_rbs |= mask;
  2573. mask <<= 1;
  2574. }
  2575. for (i = 0; i < se_num; i++) {
  2576. cik_select_se_sh(rdev, i, 0xffffffff);
  2577. data = 0;
  2578. for (j = 0; j < sh_per_se; j++) {
  2579. switch (enabled_rbs & 3) {
  2580. case 1:
  2581. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2582. break;
  2583. case 2:
  2584. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2585. break;
  2586. case 3:
  2587. default:
  2588. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2589. break;
  2590. }
  2591. enabled_rbs >>= 2;
  2592. }
  2593. WREG32(PA_SC_RASTER_CONFIG, data);
  2594. }
  2595. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2596. }
  2597. /**
  2598. * cik_gpu_init - setup the 3D engine
  2599. *
  2600. * @rdev: radeon_device pointer
  2601. *
  2602. * Configures the 3D engine and tiling configuration
  2603. * registers so that the 3D engine is usable.
  2604. */
  2605. static void cik_gpu_init(struct radeon_device *rdev)
  2606. {
  2607. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  2608. u32 mc_shared_chmap, mc_arb_ramcfg;
  2609. u32 hdp_host_path_cntl;
  2610. u32 tmp;
  2611. int i, j;
  2612. switch (rdev->family) {
  2613. case CHIP_BONAIRE:
  2614. rdev->config.cik.max_shader_engines = 2;
  2615. rdev->config.cik.max_tile_pipes = 4;
  2616. rdev->config.cik.max_cu_per_sh = 7;
  2617. rdev->config.cik.max_sh_per_se = 1;
  2618. rdev->config.cik.max_backends_per_se = 2;
  2619. rdev->config.cik.max_texture_channel_caches = 4;
  2620. rdev->config.cik.max_gprs = 256;
  2621. rdev->config.cik.max_gs_threads = 32;
  2622. rdev->config.cik.max_hw_contexts = 8;
  2623. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2624. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2625. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2626. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2627. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2628. break;
  2629. case CHIP_KAVERI:
  2630. /* TODO */
  2631. break;
  2632. case CHIP_KABINI:
  2633. default:
  2634. rdev->config.cik.max_shader_engines = 1;
  2635. rdev->config.cik.max_tile_pipes = 2;
  2636. rdev->config.cik.max_cu_per_sh = 2;
  2637. rdev->config.cik.max_sh_per_se = 1;
  2638. rdev->config.cik.max_backends_per_se = 1;
  2639. rdev->config.cik.max_texture_channel_caches = 2;
  2640. rdev->config.cik.max_gprs = 256;
  2641. rdev->config.cik.max_gs_threads = 16;
  2642. rdev->config.cik.max_hw_contexts = 8;
  2643. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2644. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2645. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2646. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2647. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2648. break;
  2649. }
  2650. /* Initialize HDP */
  2651. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2652. WREG32((0x2c14 + j), 0x00000000);
  2653. WREG32((0x2c18 + j), 0x00000000);
  2654. WREG32((0x2c1c + j), 0x00000000);
  2655. WREG32((0x2c20 + j), 0x00000000);
  2656. WREG32((0x2c24 + j), 0x00000000);
  2657. }
  2658. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2659. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2660. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2661. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2662. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  2663. rdev->config.cik.mem_max_burst_length_bytes = 256;
  2664. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2665. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2666. if (rdev->config.cik.mem_row_size_in_kb > 4)
  2667. rdev->config.cik.mem_row_size_in_kb = 4;
  2668. /* XXX use MC settings? */
  2669. rdev->config.cik.shader_engine_tile_size = 32;
  2670. rdev->config.cik.num_gpus = 1;
  2671. rdev->config.cik.multi_gpu_tile_size = 64;
  2672. /* fix up row size */
  2673. gb_addr_config &= ~ROW_SIZE_MASK;
  2674. switch (rdev->config.cik.mem_row_size_in_kb) {
  2675. case 1:
  2676. default:
  2677. gb_addr_config |= ROW_SIZE(0);
  2678. break;
  2679. case 2:
  2680. gb_addr_config |= ROW_SIZE(1);
  2681. break;
  2682. case 4:
  2683. gb_addr_config |= ROW_SIZE(2);
  2684. break;
  2685. }
  2686. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2687. * not have bank info, so create a custom tiling dword.
  2688. * bits 3:0 num_pipes
  2689. * bits 7:4 num_banks
  2690. * bits 11:8 group_size
  2691. * bits 15:12 row_size
  2692. */
  2693. rdev->config.cik.tile_config = 0;
  2694. switch (rdev->config.cik.num_tile_pipes) {
  2695. case 1:
  2696. rdev->config.cik.tile_config |= (0 << 0);
  2697. break;
  2698. case 2:
  2699. rdev->config.cik.tile_config |= (1 << 0);
  2700. break;
  2701. case 4:
  2702. rdev->config.cik.tile_config |= (2 << 0);
  2703. break;
  2704. case 8:
  2705. default:
  2706. /* XXX what about 12? */
  2707. rdev->config.cik.tile_config |= (3 << 0);
  2708. break;
  2709. }
  2710. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  2711. rdev->config.cik.tile_config |= 1 << 4;
  2712. else
  2713. rdev->config.cik.tile_config |= 0 << 4;
  2714. rdev->config.cik.tile_config |=
  2715. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2716. rdev->config.cik.tile_config |=
  2717. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2718. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2719. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2720. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2721. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2722. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  2723. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2724. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2725. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2726. cik_tiling_mode_table_init(rdev);
  2727. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  2728. rdev->config.cik.max_sh_per_se,
  2729. rdev->config.cik.max_backends_per_se);
  2730. /* set HW defaults for 3D engine */
  2731. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2732. WREG32(SX_DEBUG_1, 0x20);
  2733. WREG32(TA_CNTL_AUX, 0x00010000);
  2734. tmp = RREG32(SPI_CONFIG_CNTL);
  2735. tmp |= 0x03000000;
  2736. WREG32(SPI_CONFIG_CNTL, tmp);
  2737. WREG32(SQ_CONFIG, 1);
  2738. WREG32(DB_DEBUG, 0);
  2739. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  2740. tmp |= 0x00000400;
  2741. WREG32(DB_DEBUG2, tmp);
  2742. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  2743. tmp |= 0x00020200;
  2744. WREG32(DB_DEBUG3, tmp);
  2745. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  2746. tmp |= 0x00018208;
  2747. WREG32(CB_HW_CONTROL, tmp);
  2748. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2749. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  2750. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  2751. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  2752. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  2753. WREG32(VGT_NUM_INSTANCES, 1);
  2754. WREG32(CP_PERFMON_CNTL, 0);
  2755. WREG32(SQ_CONFIG, 0);
  2756. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2757. FORCE_EOV_MAX_REZ_CNT(255)));
  2758. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2759. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2760. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2761. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2762. tmp = RREG32(HDP_MISC_CNTL);
  2763. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2764. WREG32(HDP_MISC_CNTL, tmp);
  2765. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2766. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2767. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2768. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  2769. udelay(50);
  2770. }
  2771. /*
  2772. * GPU scratch registers helpers function.
  2773. */
  2774. /**
  2775. * cik_scratch_init - setup driver info for CP scratch regs
  2776. *
  2777. * @rdev: radeon_device pointer
  2778. *
  2779. * Set up the number and offset of the CP scratch registers.
  2780. * NOTE: use of CP scratch registers is a legacy inferface and
  2781. * is not used by default on newer asics (r6xx+). On newer asics,
  2782. * memory buffers are used for fences rather than scratch regs.
  2783. */
  2784. static void cik_scratch_init(struct radeon_device *rdev)
  2785. {
  2786. int i;
  2787. rdev->scratch.num_reg = 7;
  2788. rdev->scratch.reg_base = SCRATCH_REG0;
  2789. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2790. rdev->scratch.free[i] = true;
  2791. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2792. }
  2793. }
  2794. /**
  2795. * cik_ring_test - basic gfx ring test
  2796. *
  2797. * @rdev: radeon_device pointer
  2798. * @ring: radeon_ring structure holding ring information
  2799. *
  2800. * Allocate a scratch register and write to it using the gfx ring (CIK).
  2801. * Provides a basic gfx ring test to verify that the ring is working.
  2802. * Used by cik_cp_gfx_resume();
  2803. * Returns 0 on success, error on failure.
  2804. */
  2805. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2806. {
  2807. uint32_t scratch;
  2808. uint32_t tmp = 0;
  2809. unsigned i;
  2810. int r;
  2811. r = radeon_scratch_get(rdev, &scratch);
  2812. if (r) {
  2813. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2814. return r;
  2815. }
  2816. WREG32(scratch, 0xCAFEDEAD);
  2817. r = radeon_ring_lock(rdev, ring, 3);
  2818. if (r) {
  2819. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2820. radeon_scratch_free(rdev, scratch);
  2821. return r;
  2822. }
  2823. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2824. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2825. radeon_ring_write(ring, 0xDEADBEEF);
  2826. radeon_ring_unlock_commit(rdev, ring);
  2827. for (i = 0; i < rdev->usec_timeout; i++) {
  2828. tmp = RREG32(scratch);
  2829. if (tmp == 0xDEADBEEF)
  2830. break;
  2831. DRM_UDELAY(1);
  2832. }
  2833. if (i < rdev->usec_timeout) {
  2834. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2835. } else {
  2836. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2837. ring->idx, scratch, tmp);
  2838. r = -EINVAL;
  2839. }
  2840. radeon_scratch_free(rdev, scratch);
  2841. return r;
  2842. }
  2843. /**
  2844. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2845. *
  2846. * @rdev: radeon_device pointer
  2847. * @fence: radeon fence object
  2848. *
  2849. * Emits a fence sequnce number on the gfx ring and flushes
  2850. * GPU caches.
  2851. */
  2852. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2853. struct radeon_fence *fence)
  2854. {
  2855. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2856. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2857. /* EVENT_WRITE_EOP - flush caches, send int */
  2858. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2859. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2860. EOP_TC_ACTION_EN |
  2861. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2862. EVENT_INDEX(5)));
  2863. radeon_ring_write(ring, addr & 0xfffffffc);
  2864. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2865. radeon_ring_write(ring, fence->seq);
  2866. radeon_ring_write(ring, 0);
  2867. /* HDP flush */
  2868. /* We should be using the new WAIT_REG_MEM special op packet here
  2869. * but it causes the CP to hang
  2870. */
  2871. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2872. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2873. WRITE_DATA_DST_SEL(0)));
  2874. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2875. radeon_ring_write(ring, 0);
  2876. radeon_ring_write(ring, 0);
  2877. }
  2878. /**
  2879. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2880. *
  2881. * @rdev: radeon_device pointer
  2882. * @fence: radeon fence object
  2883. *
  2884. * Emits a fence sequnce number on the compute ring and flushes
  2885. * GPU caches.
  2886. */
  2887. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2888. struct radeon_fence *fence)
  2889. {
  2890. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2891. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2892. /* RELEASE_MEM - flush caches, send int */
  2893. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2894. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2895. EOP_TC_ACTION_EN |
  2896. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2897. EVENT_INDEX(5)));
  2898. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2899. radeon_ring_write(ring, addr & 0xfffffffc);
  2900. radeon_ring_write(ring, upper_32_bits(addr));
  2901. radeon_ring_write(ring, fence->seq);
  2902. radeon_ring_write(ring, 0);
  2903. /* HDP flush */
  2904. /* We should be using the new WAIT_REG_MEM special op packet here
  2905. * but it causes the CP to hang
  2906. */
  2907. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2908. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2909. WRITE_DATA_DST_SEL(0)));
  2910. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2911. radeon_ring_write(ring, 0);
  2912. radeon_ring_write(ring, 0);
  2913. }
  2914. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2915. struct radeon_ring *ring,
  2916. struct radeon_semaphore *semaphore,
  2917. bool emit_wait)
  2918. {
  2919. uint64_t addr = semaphore->gpu_addr;
  2920. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2921. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2922. radeon_ring_write(ring, addr & 0xffffffff);
  2923. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2924. }
  2925. /*
  2926. * IB stuff
  2927. */
  2928. /**
  2929. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2930. *
  2931. * @rdev: radeon_device pointer
  2932. * @ib: radeon indirect buffer object
  2933. *
  2934. * Emits an DE (drawing engine) or CE (constant engine) IB
  2935. * on the gfx ring. IBs are usually generated by userspace
  2936. * acceleration drivers and submitted to the kernel for
  2937. * sheduling on the ring. This function schedules the IB
  2938. * on the gfx ring for execution by the GPU.
  2939. */
  2940. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2941. {
  2942. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2943. u32 header, control = INDIRECT_BUFFER_VALID;
  2944. if (ib->is_const_ib) {
  2945. /* set switch buffer packet before const IB */
  2946. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2947. radeon_ring_write(ring, 0);
  2948. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2949. } else {
  2950. u32 next_rptr;
  2951. if (ring->rptr_save_reg) {
  2952. next_rptr = ring->wptr + 3 + 4;
  2953. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2954. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2955. PACKET3_SET_UCONFIG_REG_START) >> 2));
  2956. radeon_ring_write(ring, next_rptr);
  2957. } else if (rdev->wb.enabled) {
  2958. next_rptr = ring->wptr + 5 + 4;
  2959. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2960. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  2961. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2962. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2963. radeon_ring_write(ring, next_rptr);
  2964. }
  2965. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2966. }
  2967. control |= ib->length_dw |
  2968. (ib->vm ? (ib->vm->id << 24) : 0);
  2969. radeon_ring_write(ring, header);
  2970. radeon_ring_write(ring,
  2971. #ifdef __BIG_ENDIAN
  2972. (2 << 0) |
  2973. #endif
  2974. (ib->gpu_addr & 0xFFFFFFFC));
  2975. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2976. radeon_ring_write(ring, control);
  2977. }
  2978. /**
  2979. * cik_ib_test - basic gfx ring IB test
  2980. *
  2981. * @rdev: radeon_device pointer
  2982. * @ring: radeon_ring structure holding ring information
  2983. *
  2984. * Allocate an IB and execute it on the gfx ring (CIK).
  2985. * Provides a basic gfx ring test to verify that IBs are working.
  2986. * Returns 0 on success, error on failure.
  2987. */
  2988. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2989. {
  2990. struct radeon_ib ib;
  2991. uint32_t scratch;
  2992. uint32_t tmp = 0;
  2993. unsigned i;
  2994. int r;
  2995. r = radeon_scratch_get(rdev, &scratch);
  2996. if (r) {
  2997. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2998. return r;
  2999. }
  3000. WREG32(scratch, 0xCAFEDEAD);
  3001. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3002. if (r) {
  3003. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3004. return r;
  3005. }
  3006. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3007. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3008. ib.ptr[2] = 0xDEADBEEF;
  3009. ib.length_dw = 3;
  3010. r = radeon_ib_schedule(rdev, &ib, NULL);
  3011. if (r) {
  3012. radeon_scratch_free(rdev, scratch);
  3013. radeon_ib_free(rdev, &ib);
  3014. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3015. return r;
  3016. }
  3017. r = radeon_fence_wait(ib.fence, false);
  3018. if (r) {
  3019. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3020. return r;
  3021. }
  3022. for (i = 0; i < rdev->usec_timeout; i++) {
  3023. tmp = RREG32(scratch);
  3024. if (tmp == 0xDEADBEEF)
  3025. break;
  3026. DRM_UDELAY(1);
  3027. }
  3028. if (i < rdev->usec_timeout) {
  3029. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3030. } else {
  3031. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3032. scratch, tmp);
  3033. r = -EINVAL;
  3034. }
  3035. radeon_scratch_free(rdev, scratch);
  3036. radeon_ib_free(rdev, &ib);
  3037. return r;
  3038. }
  3039. /*
  3040. * CP.
  3041. * On CIK, gfx and compute now have independant command processors.
  3042. *
  3043. * GFX
  3044. * Gfx consists of a single ring and can process both gfx jobs and
  3045. * compute jobs. The gfx CP consists of three microengines (ME):
  3046. * PFP - Pre-Fetch Parser
  3047. * ME - Micro Engine
  3048. * CE - Constant Engine
  3049. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3050. * The CE is an asynchronous engine used for updating buffer desciptors
  3051. * used by the DE so that they can be loaded into cache in parallel
  3052. * while the DE is processing state update packets.
  3053. *
  3054. * Compute
  3055. * The compute CP consists of two microengines (ME):
  3056. * MEC1 - Compute MicroEngine 1
  3057. * MEC2 - Compute MicroEngine 2
  3058. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3059. * The queues are exposed to userspace and are programmed directly
  3060. * by the compute runtime.
  3061. */
  3062. /**
  3063. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3064. *
  3065. * @rdev: radeon_device pointer
  3066. * @enable: enable or disable the MEs
  3067. *
  3068. * Halts or unhalts the gfx MEs.
  3069. */
  3070. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3071. {
  3072. if (enable)
  3073. WREG32(CP_ME_CNTL, 0);
  3074. else {
  3075. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3076. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3077. }
  3078. udelay(50);
  3079. }
  3080. /**
  3081. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3082. *
  3083. * @rdev: radeon_device pointer
  3084. *
  3085. * Loads the gfx PFP, ME, and CE ucode.
  3086. * Returns 0 for success, -EINVAL if the ucode is not available.
  3087. */
  3088. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3089. {
  3090. const __be32 *fw_data;
  3091. int i;
  3092. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3093. return -EINVAL;
  3094. cik_cp_gfx_enable(rdev, false);
  3095. /* PFP */
  3096. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3097. WREG32(CP_PFP_UCODE_ADDR, 0);
  3098. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3099. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3100. WREG32(CP_PFP_UCODE_ADDR, 0);
  3101. /* CE */
  3102. fw_data = (const __be32 *)rdev->ce_fw->data;
  3103. WREG32(CP_CE_UCODE_ADDR, 0);
  3104. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3105. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3106. WREG32(CP_CE_UCODE_ADDR, 0);
  3107. /* ME */
  3108. fw_data = (const __be32 *)rdev->me_fw->data;
  3109. WREG32(CP_ME_RAM_WADDR, 0);
  3110. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3111. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3112. WREG32(CP_ME_RAM_WADDR, 0);
  3113. WREG32(CP_PFP_UCODE_ADDR, 0);
  3114. WREG32(CP_CE_UCODE_ADDR, 0);
  3115. WREG32(CP_ME_RAM_WADDR, 0);
  3116. WREG32(CP_ME_RAM_RADDR, 0);
  3117. return 0;
  3118. }
  3119. /**
  3120. * cik_cp_gfx_start - start the gfx ring
  3121. *
  3122. * @rdev: radeon_device pointer
  3123. *
  3124. * Enables the ring and loads the clear state context and other
  3125. * packets required to init the ring.
  3126. * Returns 0 for success, error for failure.
  3127. */
  3128. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3129. {
  3130. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3131. int r, i;
  3132. /* init the CP */
  3133. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3134. WREG32(CP_ENDIAN_SWAP, 0);
  3135. WREG32(CP_DEVICE_ID, 1);
  3136. cik_cp_gfx_enable(rdev, true);
  3137. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3138. if (r) {
  3139. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3140. return r;
  3141. }
  3142. /* init the CE partitions. CE only used for gfx on CIK */
  3143. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3144. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3145. radeon_ring_write(ring, 0xc000);
  3146. radeon_ring_write(ring, 0xc000);
  3147. /* setup clear context state */
  3148. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3149. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3150. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3151. radeon_ring_write(ring, 0x80000000);
  3152. radeon_ring_write(ring, 0x80000000);
  3153. for (i = 0; i < cik_default_size; i++)
  3154. radeon_ring_write(ring, cik_default_state[i]);
  3155. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3156. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3157. /* set clear context state */
  3158. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3159. radeon_ring_write(ring, 0);
  3160. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3161. radeon_ring_write(ring, 0x00000316);
  3162. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3163. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3164. radeon_ring_unlock_commit(rdev, ring);
  3165. return 0;
  3166. }
  3167. /**
  3168. * cik_cp_gfx_fini - stop the gfx ring
  3169. *
  3170. * @rdev: radeon_device pointer
  3171. *
  3172. * Stop the gfx ring and tear down the driver ring
  3173. * info.
  3174. */
  3175. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3176. {
  3177. cik_cp_gfx_enable(rdev, false);
  3178. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3179. }
  3180. /**
  3181. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3182. *
  3183. * @rdev: radeon_device pointer
  3184. *
  3185. * Program the location and size of the gfx ring buffer
  3186. * and test it to make sure it's working.
  3187. * Returns 0 for success, error for failure.
  3188. */
  3189. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3190. {
  3191. struct radeon_ring *ring;
  3192. u32 tmp;
  3193. u32 rb_bufsz;
  3194. u64 rb_addr;
  3195. int r;
  3196. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3197. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3198. /* Set the write pointer delay */
  3199. WREG32(CP_RB_WPTR_DELAY, 0);
  3200. /* set the RB to use vmid 0 */
  3201. WREG32(CP_RB_VMID, 0);
  3202. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3203. /* ring 0 - compute and gfx */
  3204. /* Set ring buffer size */
  3205. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3206. rb_bufsz = drm_order(ring->ring_size / 8);
  3207. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3208. #ifdef __BIG_ENDIAN
  3209. tmp |= BUF_SWAP_32BIT;
  3210. #endif
  3211. WREG32(CP_RB0_CNTL, tmp);
  3212. /* Initialize the ring buffer's read and write pointers */
  3213. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3214. ring->wptr = 0;
  3215. WREG32(CP_RB0_WPTR, ring->wptr);
  3216. /* set the wb address wether it's enabled or not */
  3217. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3218. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3219. /* scratch register shadowing is no longer supported */
  3220. WREG32(SCRATCH_UMSK, 0);
  3221. if (!rdev->wb.enabled)
  3222. tmp |= RB_NO_UPDATE;
  3223. mdelay(1);
  3224. WREG32(CP_RB0_CNTL, tmp);
  3225. rb_addr = ring->gpu_addr >> 8;
  3226. WREG32(CP_RB0_BASE, rb_addr);
  3227. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3228. ring->rptr = RREG32(CP_RB0_RPTR);
  3229. /* start the ring */
  3230. cik_cp_gfx_start(rdev);
  3231. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3232. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3233. if (r) {
  3234. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3235. return r;
  3236. }
  3237. return 0;
  3238. }
  3239. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  3240. struct radeon_ring *ring)
  3241. {
  3242. u32 rptr;
  3243. if (rdev->wb.enabled) {
  3244. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  3245. } else {
  3246. mutex_lock(&rdev->srbm_mutex);
  3247. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3248. rptr = RREG32(CP_HQD_PQ_RPTR);
  3249. cik_srbm_select(rdev, 0, 0, 0, 0);
  3250. mutex_unlock(&rdev->srbm_mutex);
  3251. }
  3252. return rptr;
  3253. }
  3254. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  3255. struct radeon_ring *ring)
  3256. {
  3257. u32 wptr;
  3258. if (rdev->wb.enabled) {
  3259. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  3260. } else {
  3261. mutex_lock(&rdev->srbm_mutex);
  3262. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3263. wptr = RREG32(CP_HQD_PQ_WPTR);
  3264. cik_srbm_select(rdev, 0, 0, 0, 0);
  3265. mutex_unlock(&rdev->srbm_mutex);
  3266. }
  3267. return wptr;
  3268. }
  3269. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  3270. struct radeon_ring *ring)
  3271. {
  3272. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(ring->wptr);
  3273. WDOORBELL32(ring->doorbell_offset, ring->wptr);
  3274. }
  3275. /**
  3276. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3277. *
  3278. * @rdev: radeon_device pointer
  3279. * @enable: enable or disable the MEs
  3280. *
  3281. * Halts or unhalts the compute MEs.
  3282. */
  3283. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3284. {
  3285. if (enable)
  3286. WREG32(CP_MEC_CNTL, 0);
  3287. else
  3288. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3289. udelay(50);
  3290. }
  3291. /**
  3292. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3293. *
  3294. * @rdev: radeon_device pointer
  3295. *
  3296. * Loads the compute MEC1&2 ucode.
  3297. * Returns 0 for success, -EINVAL if the ucode is not available.
  3298. */
  3299. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3300. {
  3301. const __be32 *fw_data;
  3302. int i;
  3303. if (!rdev->mec_fw)
  3304. return -EINVAL;
  3305. cik_cp_compute_enable(rdev, false);
  3306. /* MEC1 */
  3307. fw_data = (const __be32 *)rdev->mec_fw->data;
  3308. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3309. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3310. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3311. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3312. if (rdev->family == CHIP_KAVERI) {
  3313. /* MEC2 */
  3314. fw_data = (const __be32 *)rdev->mec_fw->data;
  3315. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3316. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3317. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3318. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3319. }
  3320. return 0;
  3321. }
  3322. /**
  3323. * cik_cp_compute_start - start the compute queues
  3324. *
  3325. * @rdev: radeon_device pointer
  3326. *
  3327. * Enable the compute queues.
  3328. * Returns 0 for success, error for failure.
  3329. */
  3330. static int cik_cp_compute_start(struct radeon_device *rdev)
  3331. {
  3332. cik_cp_compute_enable(rdev, true);
  3333. return 0;
  3334. }
  3335. /**
  3336. * cik_cp_compute_fini - stop the compute queues
  3337. *
  3338. * @rdev: radeon_device pointer
  3339. *
  3340. * Stop the compute queues and tear down the driver queue
  3341. * info.
  3342. */
  3343. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3344. {
  3345. int i, idx, r;
  3346. cik_cp_compute_enable(rdev, false);
  3347. for (i = 0; i < 2; i++) {
  3348. if (i == 0)
  3349. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3350. else
  3351. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3352. if (rdev->ring[idx].mqd_obj) {
  3353. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3354. if (unlikely(r != 0))
  3355. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3356. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3357. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3358. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  3359. rdev->ring[idx].mqd_obj = NULL;
  3360. }
  3361. }
  3362. }
  3363. static void cik_mec_fini(struct radeon_device *rdev)
  3364. {
  3365. int r;
  3366. if (rdev->mec.hpd_eop_obj) {
  3367. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3368. if (unlikely(r != 0))
  3369. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  3370. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  3371. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3372. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  3373. rdev->mec.hpd_eop_obj = NULL;
  3374. }
  3375. }
  3376. #define MEC_HPD_SIZE 2048
  3377. static int cik_mec_init(struct radeon_device *rdev)
  3378. {
  3379. int r;
  3380. u32 *hpd;
  3381. /*
  3382. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  3383. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  3384. */
  3385. if (rdev->family == CHIP_KAVERI)
  3386. rdev->mec.num_mec = 2;
  3387. else
  3388. rdev->mec.num_mec = 1;
  3389. rdev->mec.num_pipe = 4;
  3390. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  3391. if (rdev->mec.hpd_eop_obj == NULL) {
  3392. r = radeon_bo_create(rdev,
  3393. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  3394. PAGE_SIZE, true,
  3395. RADEON_GEM_DOMAIN_GTT, NULL,
  3396. &rdev->mec.hpd_eop_obj);
  3397. if (r) {
  3398. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  3399. return r;
  3400. }
  3401. }
  3402. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3403. if (unlikely(r != 0)) {
  3404. cik_mec_fini(rdev);
  3405. return r;
  3406. }
  3407. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  3408. &rdev->mec.hpd_eop_gpu_addr);
  3409. if (r) {
  3410. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  3411. cik_mec_fini(rdev);
  3412. return r;
  3413. }
  3414. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  3415. if (r) {
  3416. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  3417. cik_mec_fini(rdev);
  3418. return r;
  3419. }
  3420. /* clear memory. Not sure if this is required or not */
  3421. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  3422. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  3423. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3424. return 0;
  3425. }
  3426. struct hqd_registers
  3427. {
  3428. u32 cp_mqd_base_addr;
  3429. u32 cp_mqd_base_addr_hi;
  3430. u32 cp_hqd_active;
  3431. u32 cp_hqd_vmid;
  3432. u32 cp_hqd_persistent_state;
  3433. u32 cp_hqd_pipe_priority;
  3434. u32 cp_hqd_queue_priority;
  3435. u32 cp_hqd_quantum;
  3436. u32 cp_hqd_pq_base;
  3437. u32 cp_hqd_pq_base_hi;
  3438. u32 cp_hqd_pq_rptr;
  3439. u32 cp_hqd_pq_rptr_report_addr;
  3440. u32 cp_hqd_pq_rptr_report_addr_hi;
  3441. u32 cp_hqd_pq_wptr_poll_addr;
  3442. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3443. u32 cp_hqd_pq_doorbell_control;
  3444. u32 cp_hqd_pq_wptr;
  3445. u32 cp_hqd_pq_control;
  3446. u32 cp_hqd_ib_base_addr;
  3447. u32 cp_hqd_ib_base_addr_hi;
  3448. u32 cp_hqd_ib_rptr;
  3449. u32 cp_hqd_ib_control;
  3450. u32 cp_hqd_iq_timer;
  3451. u32 cp_hqd_iq_rptr;
  3452. u32 cp_hqd_dequeue_request;
  3453. u32 cp_hqd_dma_offload;
  3454. u32 cp_hqd_sema_cmd;
  3455. u32 cp_hqd_msg_type;
  3456. u32 cp_hqd_atomic0_preop_lo;
  3457. u32 cp_hqd_atomic0_preop_hi;
  3458. u32 cp_hqd_atomic1_preop_lo;
  3459. u32 cp_hqd_atomic1_preop_hi;
  3460. u32 cp_hqd_hq_scheduler0;
  3461. u32 cp_hqd_hq_scheduler1;
  3462. u32 cp_mqd_control;
  3463. };
  3464. struct bonaire_mqd
  3465. {
  3466. u32 header;
  3467. u32 dispatch_initiator;
  3468. u32 dimensions[3];
  3469. u32 start_idx[3];
  3470. u32 num_threads[3];
  3471. u32 pipeline_stat_enable;
  3472. u32 perf_counter_enable;
  3473. u32 pgm[2];
  3474. u32 tba[2];
  3475. u32 tma[2];
  3476. u32 pgm_rsrc[2];
  3477. u32 vmid;
  3478. u32 resource_limits;
  3479. u32 static_thread_mgmt01[2];
  3480. u32 tmp_ring_size;
  3481. u32 static_thread_mgmt23[2];
  3482. u32 restart[3];
  3483. u32 thread_trace_enable;
  3484. u32 reserved1;
  3485. u32 user_data[16];
  3486. u32 vgtcs_invoke_count[2];
  3487. struct hqd_registers queue_state;
  3488. u32 dequeue_cntr;
  3489. u32 interrupt_queue[64];
  3490. };
  3491. /**
  3492. * cik_cp_compute_resume - setup the compute queue registers
  3493. *
  3494. * @rdev: radeon_device pointer
  3495. *
  3496. * Program the compute queues and test them to make sure they
  3497. * are working.
  3498. * Returns 0 for success, error for failure.
  3499. */
  3500. static int cik_cp_compute_resume(struct radeon_device *rdev)
  3501. {
  3502. int r, i, idx;
  3503. u32 tmp;
  3504. bool use_doorbell = true;
  3505. u64 hqd_gpu_addr;
  3506. u64 mqd_gpu_addr;
  3507. u64 eop_gpu_addr;
  3508. u64 wb_gpu_addr;
  3509. u32 *buf;
  3510. struct bonaire_mqd *mqd;
  3511. r = cik_cp_compute_start(rdev);
  3512. if (r)
  3513. return r;
  3514. /* fix up chicken bits */
  3515. tmp = RREG32(CP_CPF_DEBUG);
  3516. tmp |= (1 << 23);
  3517. WREG32(CP_CPF_DEBUG, tmp);
  3518. /* init the pipes */
  3519. mutex_lock(&rdev->srbm_mutex);
  3520. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  3521. int me = (i < 4) ? 1 : 2;
  3522. int pipe = (i < 4) ? i : (i - 4);
  3523. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3524. cik_srbm_select(rdev, me, pipe, 0, 0);
  3525. /* write the EOP addr */
  3526. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3527. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3528. /* set the VMID assigned */
  3529. WREG32(CP_HPD_EOP_VMID, 0);
  3530. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3531. tmp = RREG32(CP_HPD_EOP_CONTROL);
  3532. tmp &= ~EOP_SIZE_MASK;
  3533. tmp |= drm_order(MEC_HPD_SIZE / 8);
  3534. WREG32(CP_HPD_EOP_CONTROL, tmp);
  3535. }
  3536. cik_srbm_select(rdev, 0, 0, 0, 0);
  3537. mutex_unlock(&rdev->srbm_mutex);
  3538. /* init the queues. Just two for now. */
  3539. for (i = 0; i < 2; i++) {
  3540. if (i == 0)
  3541. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3542. else
  3543. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3544. if (rdev->ring[idx].mqd_obj == NULL) {
  3545. r = radeon_bo_create(rdev,
  3546. sizeof(struct bonaire_mqd),
  3547. PAGE_SIZE, true,
  3548. RADEON_GEM_DOMAIN_GTT, NULL,
  3549. &rdev->ring[idx].mqd_obj);
  3550. if (r) {
  3551. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  3552. return r;
  3553. }
  3554. }
  3555. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3556. if (unlikely(r != 0)) {
  3557. cik_cp_compute_fini(rdev);
  3558. return r;
  3559. }
  3560. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  3561. &mqd_gpu_addr);
  3562. if (r) {
  3563. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  3564. cik_cp_compute_fini(rdev);
  3565. return r;
  3566. }
  3567. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  3568. if (r) {
  3569. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  3570. cik_cp_compute_fini(rdev);
  3571. return r;
  3572. }
  3573. /* doorbell offset */
  3574. rdev->ring[idx].doorbell_offset =
  3575. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  3576. /* init the mqd struct */
  3577. memset(buf, 0, sizeof(struct bonaire_mqd));
  3578. mqd = (struct bonaire_mqd *)buf;
  3579. mqd->header = 0xC0310800;
  3580. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3581. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3582. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3583. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3584. mutex_lock(&rdev->srbm_mutex);
  3585. cik_srbm_select(rdev, rdev->ring[idx].me,
  3586. rdev->ring[idx].pipe,
  3587. rdev->ring[idx].queue, 0);
  3588. /* disable wptr polling */
  3589. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3590. tmp &= ~WPTR_POLL_EN;
  3591. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3592. /* enable doorbell? */
  3593. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3594. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3595. if (use_doorbell)
  3596. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3597. else
  3598. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  3599. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3600. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3601. /* disable the queue if it's active */
  3602. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3603. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3604. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3605. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3606. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3607. for (i = 0; i < rdev->usec_timeout; i++) {
  3608. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3609. break;
  3610. udelay(1);
  3611. }
  3612. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3613. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3614. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3615. }
  3616. /* set the pointer to the MQD */
  3617. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3618. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3619. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3620. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3621. /* set MQD vmid to 0 */
  3622. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  3623. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  3624. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3625. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3626. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  3627. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3628. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3629. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3630. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3631. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3632. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  3633. mqd->queue_state.cp_hqd_pq_control &=
  3634. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  3635. mqd->queue_state.cp_hqd_pq_control |=
  3636. drm_order(rdev->ring[idx].ring_size / 8);
  3637. mqd->queue_state.cp_hqd_pq_control |=
  3638. (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8);
  3639. #ifdef __BIG_ENDIAN
  3640. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  3641. #endif
  3642. mqd->queue_state.cp_hqd_pq_control &=
  3643. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  3644. mqd->queue_state.cp_hqd_pq_control |=
  3645. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  3646. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3647. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  3648. if (i == 0)
  3649. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  3650. else
  3651. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  3652. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3653. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3654. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  3655. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3656. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  3657. /* set the wb address wether it's enabled or not */
  3658. if (i == 0)
  3659. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  3660. else
  3661. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  3662. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  3663. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  3664. upper_32_bits(wb_gpu_addr) & 0xffff;
  3665. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  3666. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  3667. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3668. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  3669. /* enable the doorbell if requested */
  3670. if (use_doorbell) {
  3671. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3672. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3673. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  3674. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3675. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  3676. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3677. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3678. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  3679. } else {
  3680. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  3681. }
  3682. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3683. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3684. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3685. rdev->ring[idx].wptr = 0;
  3686. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  3687. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3688. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  3689. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  3690. /* set the vmid for the queue */
  3691. mqd->queue_state.cp_hqd_vmid = 0;
  3692. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  3693. /* activate the queue */
  3694. mqd->queue_state.cp_hqd_active = 1;
  3695. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  3696. cik_srbm_select(rdev, 0, 0, 0, 0);
  3697. mutex_unlock(&rdev->srbm_mutex);
  3698. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  3699. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3700. rdev->ring[idx].ready = true;
  3701. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  3702. if (r)
  3703. rdev->ring[idx].ready = false;
  3704. }
  3705. return 0;
  3706. }
  3707. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  3708. {
  3709. cik_cp_gfx_enable(rdev, enable);
  3710. cik_cp_compute_enable(rdev, enable);
  3711. }
  3712. static int cik_cp_load_microcode(struct radeon_device *rdev)
  3713. {
  3714. int r;
  3715. r = cik_cp_gfx_load_microcode(rdev);
  3716. if (r)
  3717. return r;
  3718. r = cik_cp_compute_load_microcode(rdev);
  3719. if (r)
  3720. return r;
  3721. return 0;
  3722. }
  3723. static void cik_cp_fini(struct radeon_device *rdev)
  3724. {
  3725. cik_cp_gfx_fini(rdev);
  3726. cik_cp_compute_fini(rdev);
  3727. }
  3728. static int cik_cp_resume(struct radeon_device *rdev)
  3729. {
  3730. int r;
  3731. r = cik_cp_load_microcode(rdev);
  3732. if (r)
  3733. return r;
  3734. r = cik_cp_gfx_resume(rdev);
  3735. if (r)
  3736. return r;
  3737. r = cik_cp_compute_resume(rdev);
  3738. if (r)
  3739. return r;
  3740. return 0;
  3741. }
  3742. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3743. {
  3744. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3745. RREG32(GRBM_STATUS));
  3746. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3747. RREG32(GRBM_STATUS2));
  3748. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3749. RREG32(GRBM_STATUS_SE0));
  3750. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3751. RREG32(GRBM_STATUS_SE1));
  3752. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3753. RREG32(GRBM_STATUS_SE2));
  3754. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3755. RREG32(GRBM_STATUS_SE3));
  3756. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3757. RREG32(SRBM_STATUS));
  3758. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3759. RREG32(SRBM_STATUS2));
  3760. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3761. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3762. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3763. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3764. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3765. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3766. RREG32(CP_STALLED_STAT1));
  3767. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3768. RREG32(CP_STALLED_STAT2));
  3769. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3770. RREG32(CP_STALLED_STAT3));
  3771. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3772. RREG32(CP_CPF_BUSY_STAT));
  3773. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3774. RREG32(CP_CPF_STALLED_STAT1));
  3775. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3776. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3777. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3778. RREG32(CP_CPC_STALLED_STAT1));
  3779. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3780. }
  3781. /**
  3782. * cik_gpu_check_soft_reset - check which blocks are busy
  3783. *
  3784. * @rdev: radeon_device pointer
  3785. *
  3786. * Check which blocks are busy and return the relevant reset
  3787. * mask to be used by cik_gpu_soft_reset().
  3788. * Returns a mask of the blocks to be reset.
  3789. */
  3790. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3791. {
  3792. u32 reset_mask = 0;
  3793. u32 tmp;
  3794. /* GRBM_STATUS */
  3795. tmp = RREG32(GRBM_STATUS);
  3796. if (tmp & (PA_BUSY | SC_BUSY |
  3797. BCI_BUSY | SX_BUSY |
  3798. TA_BUSY | VGT_BUSY |
  3799. DB_BUSY | CB_BUSY |
  3800. GDS_BUSY | SPI_BUSY |
  3801. IA_BUSY | IA_BUSY_NO_DMA))
  3802. reset_mask |= RADEON_RESET_GFX;
  3803. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3804. reset_mask |= RADEON_RESET_CP;
  3805. /* GRBM_STATUS2 */
  3806. tmp = RREG32(GRBM_STATUS2);
  3807. if (tmp & RLC_BUSY)
  3808. reset_mask |= RADEON_RESET_RLC;
  3809. /* SDMA0_STATUS_REG */
  3810. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3811. if (!(tmp & SDMA_IDLE))
  3812. reset_mask |= RADEON_RESET_DMA;
  3813. /* SDMA1_STATUS_REG */
  3814. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3815. if (!(tmp & SDMA_IDLE))
  3816. reset_mask |= RADEON_RESET_DMA1;
  3817. /* SRBM_STATUS2 */
  3818. tmp = RREG32(SRBM_STATUS2);
  3819. if (tmp & SDMA_BUSY)
  3820. reset_mask |= RADEON_RESET_DMA;
  3821. if (tmp & SDMA1_BUSY)
  3822. reset_mask |= RADEON_RESET_DMA1;
  3823. /* SRBM_STATUS */
  3824. tmp = RREG32(SRBM_STATUS);
  3825. if (tmp & IH_BUSY)
  3826. reset_mask |= RADEON_RESET_IH;
  3827. if (tmp & SEM_BUSY)
  3828. reset_mask |= RADEON_RESET_SEM;
  3829. if (tmp & GRBM_RQ_PENDING)
  3830. reset_mask |= RADEON_RESET_GRBM;
  3831. if (tmp & VMC_BUSY)
  3832. reset_mask |= RADEON_RESET_VMC;
  3833. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3834. MCC_BUSY | MCD_BUSY))
  3835. reset_mask |= RADEON_RESET_MC;
  3836. if (evergreen_is_display_hung(rdev))
  3837. reset_mask |= RADEON_RESET_DISPLAY;
  3838. /* Skip MC reset as it's mostly likely not hung, just busy */
  3839. if (reset_mask & RADEON_RESET_MC) {
  3840. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3841. reset_mask &= ~RADEON_RESET_MC;
  3842. }
  3843. return reset_mask;
  3844. }
  3845. /**
  3846. * cik_gpu_soft_reset - soft reset GPU
  3847. *
  3848. * @rdev: radeon_device pointer
  3849. * @reset_mask: mask of which blocks to reset
  3850. *
  3851. * Soft reset the blocks specified in @reset_mask.
  3852. */
  3853. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3854. {
  3855. struct evergreen_mc_save save;
  3856. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3857. u32 tmp;
  3858. if (reset_mask == 0)
  3859. return;
  3860. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3861. cik_print_gpu_status_regs(rdev);
  3862. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3863. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3864. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3865. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3866. /* stop the rlc */
  3867. cik_rlc_stop(rdev);
  3868. /* Disable GFX parsing/prefetching */
  3869. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3870. /* Disable MEC parsing/prefetching */
  3871. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3872. if (reset_mask & RADEON_RESET_DMA) {
  3873. /* sdma0 */
  3874. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3875. tmp |= SDMA_HALT;
  3876. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3877. }
  3878. if (reset_mask & RADEON_RESET_DMA1) {
  3879. /* sdma1 */
  3880. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3881. tmp |= SDMA_HALT;
  3882. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3883. }
  3884. evergreen_mc_stop(rdev, &save);
  3885. if (evergreen_mc_wait_for_idle(rdev)) {
  3886. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3887. }
  3888. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3889. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3890. if (reset_mask & RADEON_RESET_CP) {
  3891. grbm_soft_reset |= SOFT_RESET_CP;
  3892. srbm_soft_reset |= SOFT_RESET_GRBM;
  3893. }
  3894. if (reset_mask & RADEON_RESET_DMA)
  3895. srbm_soft_reset |= SOFT_RESET_SDMA;
  3896. if (reset_mask & RADEON_RESET_DMA1)
  3897. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3898. if (reset_mask & RADEON_RESET_DISPLAY)
  3899. srbm_soft_reset |= SOFT_RESET_DC;
  3900. if (reset_mask & RADEON_RESET_RLC)
  3901. grbm_soft_reset |= SOFT_RESET_RLC;
  3902. if (reset_mask & RADEON_RESET_SEM)
  3903. srbm_soft_reset |= SOFT_RESET_SEM;
  3904. if (reset_mask & RADEON_RESET_IH)
  3905. srbm_soft_reset |= SOFT_RESET_IH;
  3906. if (reset_mask & RADEON_RESET_GRBM)
  3907. srbm_soft_reset |= SOFT_RESET_GRBM;
  3908. if (reset_mask & RADEON_RESET_VMC)
  3909. srbm_soft_reset |= SOFT_RESET_VMC;
  3910. if (!(rdev->flags & RADEON_IS_IGP)) {
  3911. if (reset_mask & RADEON_RESET_MC)
  3912. srbm_soft_reset |= SOFT_RESET_MC;
  3913. }
  3914. if (grbm_soft_reset) {
  3915. tmp = RREG32(GRBM_SOFT_RESET);
  3916. tmp |= grbm_soft_reset;
  3917. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3918. WREG32(GRBM_SOFT_RESET, tmp);
  3919. tmp = RREG32(GRBM_SOFT_RESET);
  3920. udelay(50);
  3921. tmp &= ~grbm_soft_reset;
  3922. WREG32(GRBM_SOFT_RESET, tmp);
  3923. tmp = RREG32(GRBM_SOFT_RESET);
  3924. }
  3925. if (srbm_soft_reset) {
  3926. tmp = RREG32(SRBM_SOFT_RESET);
  3927. tmp |= srbm_soft_reset;
  3928. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3929. WREG32(SRBM_SOFT_RESET, tmp);
  3930. tmp = RREG32(SRBM_SOFT_RESET);
  3931. udelay(50);
  3932. tmp &= ~srbm_soft_reset;
  3933. WREG32(SRBM_SOFT_RESET, tmp);
  3934. tmp = RREG32(SRBM_SOFT_RESET);
  3935. }
  3936. /* Wait a little for things to settle down */
  3937. udelay(50);
  3938. evergreen_mc_resume(rdev, &save);
  3939. udelay(50);
  3940. cik_print_gpu_status_regs(rdev);
  3941. }
  3942. /**
  3943. * cik_asic_reset - soft reset GPU
  3944. *
  3945. * @rdev: radeon_device pointer
  3946. *
  3947. * Look up which blocks are hung and attempt
  3948. * to reset them.
  3949. * Returns 0 for success.
  3950. */
  3951. int cik_asic_reset(struct radeon_device *rdev)
  3952. {
  3953. u32 reset_mask;
  3954. reset_mask = cik_gpu_check_soft_reset(rdev);
  3955. if (reset_mask)
  3956. r600_set_bios_scratch_engine_hung(rdev, true);
  3957. cik_gpu_soft_reset(rdev, reset_mask);
  3958. reset_mask = cik_gpu_check_soft_reset(rdev);
  3959. if (!reset_mask)
  3960. r600_set_bios_scratch_engine_hung(rdev, false);
  3961. return 0;
  3962. }
  3963. /**
  3964. * cik_gfx_is_lockup - check if the 3D engine is locked up
  3965. *
  3966. * @rdev: radeon_device pointer
  3967. * @ring: radeon_ring structure holding ring information
  3968. *
  3969. * Check if the 3D engine is locked up (CIK).
  3970. * Returns true if the engine is locked, false if not.
  3971. */
  3972. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3973. {
  3974. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3975. if (!(reset_mask & (RADEON_RESET_GFX |
  3976. RADEON_RESET_COMPUTE |
  3977. RADEON_RESET_CP))) {
  3978. radeon_ring_lockup_update(ring);
  3979. return false;
  3980. }
  3981. /* force CP activities */
  3982. radeon_ring_force_activity(rdev, ring);
  3983. return radeon_ring_test_lockup(rdev, ring);
  3984. }
  3985. /* MC */
  3986. /**
  3987. * cik_mc_program - program the GPU memory controller
  3988. *
  3989. * @rdev: radeon_device pointer
  3990. *
  3991. * Set the location of vram, gart, and AGP in the GPU's
  3992. * physical address space (CIK).
  3993. */
  3994. static void cik_mc_program(struct radeon_device *rdev)
  3995. {
  3996. struct evergreen_mc_save save;
  3997. u32 tmp;
  3998. int i, j;
  3999. /* Initialize HDP */
  4000. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4001. WREG32((0x2c14 + j), 0x00000000);
  4002. WREG32((0x2c18 + j), 0x00000000);
  4003. WREG32((0x2c1c + j), 0x00000000);
  4004. WREG32((0x2c20 + j), 0x00000000);
  4005. WREG32((0x2c24 + j), 0x00000000);
  4006. }
  4007. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4008. evergreen_mc_stop(rdev, &save);
  4009. if (radeon_mc_wait_for_idle(rdev)) {
  4010. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4011. }
  4012. /* Lockout access through VGA aperture*/
  4013. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4014. /* Update configuration */
  4015. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4016. rdev->mc.vram_start >> 12);
  4017. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4018. rdev->mc.vram_end >> 12);
  4019. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4020. rdev->vram_scratch.gpu_addr >> 12);
  4021. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4022. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4023. WREG32(MC_VM_FB_LOCATION, tmp);
  4024. /* XXX double check these! */
  4025. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4026. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4027. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4028. WREG32(MC_VM_AGP_BASE, 0);
  4029. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4030. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4031. if (radeon_mc_wait_for_idle(rdev)) {
  4032. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4033. }
  4034. evergreen_mc_resume(rdev, &save);
  4035. /* we need to own VRAM, so turn off the VGA renderer here
  4036. * to stop it overwriting our objects */
  4037. rv515_vga_render_disable(rdev);
  4038. }
  4039. /**
  4040. * cik_mc_init - initialize the memory controller driver params
  4041. *
  4042. * @rdev: radeon_device pointer
  4043. *
  4044. * Look up the amount of vram, vram width, and decide how to place
  4045. * vram and gart within the GPU's physical address space (CIK).
  4046. * Returns 0 for success.
  4047. */
  4048. static int cik_mc_init(struct radeon_device *rdev)
  4049. {
  4050. u32 tmp;
  4051. int chansize, numchan;
  4052. /* Get VRAM informations */
  4053. rdev->mc.vram_is_ddr = true;
  4054. tmp = RREG32(MC_ARB_RAMCFG);
  4055. if (tmp & CHANSIZE_MASK) {
  4056. chansize = 64;
  4057. } else {
  4058. chansize = 32;
  4059. }
  4060. tmp = RREG32(MC_SHARED_CHMAP);
  4061. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4062. case 0:
  4063. default:
  4064. numchan = 1;
  4065. break;
  4066. case 1:
  4067. numchan = 2;
  4068. break;
  4069. case 2:
  4070. numchan = 4;
  4071. break;
  4072. case 3:
  4073. numchan = 8;
  4074. break;
  4075. case 4:
  4076. numchan = 3;
  4077. break;
  4078. case 5:
  4079. numchan = 6;
  4080. break;
  4081. case 6:
  4082. numchan = 10;
  4083. break;
  4084. case 7:
  4085. numchan = 12;
  4086. break;
  4087. case 8:
  4088. numchan = 16;
  4089. break;
  4090. }
  4091. rdev->mc.vram_width = numchan * chansize;
  4092. /* Could aper size report 0 ? */
  4093. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4094. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4095. /* size in MB on si */
  4096. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4097. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  4098. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4099. si_vram_gtt_location(rdev, &rdev->mc);
  4100. radeon_update_bandwidth_info(rdev);
  4101. return 0;
  4102. }
  4103. /*
  4104. * GART
  4105. * VMID 0 is the physical GPU addresses as used by the kernel.
  4106. * VMIDs 1-15 are used for userspace clients and are handled
  4107. * by the radeon vm/hsa code.
  4108. */
  4109. /**
  4110. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4111. *
  4112. * @rdev: radeon_device pointer
  4113. *
  4114. * Flush the TLB for the VMID 0 page table (CIK).
  4115. */
  4116. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4117. {
  4118. /* flush hdp cache */
  4119. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4120. /* bits 0-15 are the VM contexts0-15 */
  4121. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4122. }
  4123. /**
  4124. * cik_pcie_gart_enable - gart enable
  4125. *
  4126. * @rdev: radeon_device pointer
  4127. *
  4128. * This sets up the TLBs, programs the page tables for VMID0,
  4129. * sets up the hw for VMIDs 1-15 which are allocated on
  4130. * demand, and sets up the global locations for the LDS, GDS,
  4131. * and GPUVM for FSA64 clients (CIK).
  4132. * Returns 0 for success, errors for failure.
  4133. */
  4134. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4135. {
  4136. int r, i;
  4137. if (rdev->gart.robj == NULL) {
  4138. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4139. return -EINVAL;
  4140. }
  4141. r = radeon_gart_table_vram_pin(rdev);
  4142. if (r)
  4143. return r;
  4144. radeon_gart_restore(rdev);
  4145. /* Setup TLB control */
  4146. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4147. (0xA << 7) |
  4148. ENABLE_L1_TLB |
  4149. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4150. ENABLE_ADVANCED_DRIVER_MODEL |
  4151. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4152. /* Setup L2 cache */
  4153. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4154. ENABLE_L2_FRAGMENT_PROCESSING |
  4155. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4156. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4157. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4158. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4159. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4160. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4161. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4162. /* setup context0 */
  4163. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4164. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4165. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4166. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4167. (u32)(rdev->dummy_page.addr >> 12));
  4168. WREG32(VM_CONTEXT0_CNTL2, 0);
  4169. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4170. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4171. WREG32(0x15D4, 0);
  4172. WREG32(0x15D8, 0);
  4173. WREG32(0x15DC, 0);
  4174. /* empty context1-15 */
  4175. /* FIXME start with 4G, once using 2 level pt switch to full
  4176. * vm size space
  4177. */
  4178. /* set vm size, must be a multiple of 4 */
  4179. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4180. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4181. for (i = 1; i < 16; i++) {
  4182. if (i < 8)
  4183. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4184. rdev->gart.table_addr >> 12);
  4185. else
  4186. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4187. rdev->gart.table_addr >> 12);
  4188. }
  4189. /* enable context1-15 */
  4190. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4191. (u32)(rdev->dummy_page.addr >> 12));
  4192. WREG32(VM_CONTEXT1_CNTL2, 4);
  4193. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4194. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4195. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4196. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4197. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4198. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4199. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4200. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4201. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4202. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4203. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4204. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4205. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4206. /* TC cache setup ??? */
  4207. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  4208. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  4209. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  4210. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  4211. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  4212. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  4213. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  4214. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  4215. WREG32(TC_CFG_L1_VOLATILE, 0);
  4216. WREG32(TC_CFG_L2_VOLATILE, 0);
  4217. if (rdev->family == CHIP_KAVERI) {
  4218. u32 tmp = RREG32(CHUB_CONTROL);
  4219. tmp &= ~BYPASS_VM;
  4220. WREG32(CHUB_CONTROL, tmp);
  4221. }
  4222. /* XXX SH_MEM regs */
  4223. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4224. mutex_lock(&rdev->srbm_mutex);
  4225. for (i = 0; i < 16; i++) {
  4226. cik_srbm_select(rdev, 0, 0, 0, i);
  4227. /* CP and shaders */
  4228. WREG32(SH_MEM_CONFIG, 0);
  4229. WREG32(SH_MEM_APE1_BASE, 1);
  4230. WREG32(SH_MEM_APE1_LIMIT, 0);
  4231. WREG32(SH_MEM_BASES, 0);
  4232. /* SDMA GFX */
  4233. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4234. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4235. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4236. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4237. /* XXX SDMA RLC - todo */
  4238. }
  4239. cik_srbm_select(rdev, 0, 0, 0, 0);
  4240. mutex_unlock(&rdev->srbm_mutex);
  4241. cik_pcie_gart_tlb_flush(rdev);
  4242. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4243. (unsigned)(rdev->mc.gtt_size >> 20),
  4244. (unsigned long long)rdev->gart.table_addr);
  4245. rdev->gart.ready = true;
  4246. return 0;
  4247. }
  4248. /**
  4249. * cik_pcie_gart_disable - gart disable
  4250. *
  4251. * @rdev: radeon_device pointer
  4252. *
  4253. * This disables all VM page table (CIK).
  4254. */
  4255. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  4256. {
  4257. /* Disable all tables */
  4258. WREG32(VM_CONTEXT0_CNTL, 0);
  4259. WREG32(VM_CONTEXT1_CNTL, 0);
  4260. /* Setup TLB control */
  4261. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4262. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4263. /* Setup L2 cache */
  4264. WREG32(VM_L2_CNTL,
  4265. ENABLE_L2_FRAGMENT_PROCESSING |
  4266. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4267. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4268. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4269. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4270. WREG32(VM_L2_CNTL2, 0);
  4271. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4272. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4273. radeon_gart_table_vram_unpin(rdev);
  4274. }
  4275. /**
  4276. * cik_pcie_gart_fini - vm fini callback
  4277. *
  4278. * @rdev: radeon_device pointer
  4279. *
  4280. * Tears down the driver GART/VM setup (CIK).
  4281. */
  4282. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4283. {
  4284. cik_pcie_gart_disable(rdev);
  4285. radeon_gart_table_vram_free(rdev);
  4286. radeon_gart_fini(rdev);
  4287. }
  4288. /* vm parser */
  4289. /**
  4290. * cik_ib_parse - vm ib_parse callback
  4291. *
  4292. * @rdev: radeon_device pointer
  4293. * @ib: indirect buffer pointer
  4294. *
  4295. * CIK uses hw IB checking so this is a nop (CIK).
  4296. */
  4297. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4298. {
  4299. return 0;
  4300. }
  4301. /*
  4302. * vm
  4303. * VMID 0 is the physical GPU addresses as used by the kernel.
  4304. * VMIDs 1-15 are used for userspace clients and are handled
  4305. * by the radeon vm/hsa code.
  4306. */
  4307. /**
  4308. * cik_vm_init - cik vm init callback
  4309. *
  4310. * @rdev: radeon_device pointer
  4311. *
  4312. * Inits cik specific vm parameters (number of VMs, base of vram for
  4313. * VMIDs 1-15) (CIK).
  4314. * Returns 0 for success.
  4315. */
  4316. int cik_vm_init(struct radeon_device *rdev)
  4317. {
  4318. /* number of VMs */
  4319. rdev->vm_manager.nvm = 16;
  4320. /* base offset of vram pages */
  4321. if (rdev->flags & RADEON_IS_IGP) {
  4322. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4323. tmp <<= 22;
  4324. rdev->vm_manager.vram_base_offset = tmp;
  4325. } else
  4326. rdev->vm_manager.vram_base_offset = 0;
  4327. return 0;
  4328. }
  4329. /**
  4330. * cik_vm_fini - cik vm fini callback
  4331. *
  4332. * @rdev: radeon_device pointer
  4333. *
  4334. * Tear down any asic specific VM setup (CIK).
  4335. */
  4336. void cik_vm_fini(struct radeon_device *rdev)
  4337. {
  4338. }
  4339. /**
  4340. * cik_vm_decode_fault - print human readable fault info
  4341. *
  4342. * @rdev: radeon_device pointer
  4343. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4344. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4345. *
  4346. * Print human readable fault information (CIK).
  4347. */
  4348. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4349. u32 status, u32 addr, u32 mc_client)
  4350. {
  4351. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4352. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4353. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4354. char *block = (char *)&mc_client;
  4355. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  4356. protections, vmid, addr,
  4357. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4358. block, mc_id);
  4359. }
  4360. /**
  4361. * cik_vm_flush - cik vm flush using the CP
  4362. *
  4363. * @rdev: radeon_device pointer
  4364. *
  4365. * Update the page table base and flush the VM TLB
  4366. * using the CP (CIK).
  4367. */
  4368. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4369. {
  4370. struct radeon_ring *ring = &rdev->ring[ridx];
  4371. if (vm == NULL)
  4372. return;
  4373. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4374. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4375. WRITE_DATA_DST_SEL(0)));
  4376. if (vm->id < 8) {
  4377. radeon_ring_write(ring,
  4378. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4379. } else {
  4380. radeon_ring_write(ring,
  4381. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4382. }
  4383. radeon_ring_write(ring, 0);
  4384. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4385. /* update SH_MEM_* regs */
  4386. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4387. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4388. WRITE_DATA_DST_SEL(0)));
  4389. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4390. radeon_ring_write(ring, 0);
  4391. radeon_ring_write(ring, VMID(vm->id));
  4392. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4393. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4394. WRITE_DATA_DST_SEL(0)));
  4395. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4396. radeon_ring_write(ring, 0);
  4397. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4398. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4399. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4400. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4401. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4402. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4403. WRITE_DATA_DST_SEL(0)));
  4404. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4405. radeon_ring_write(ring, 0);
  4406. radeon_ring_write(ring, VMID(0));
  4407. /* HDP flush */
  4408. /* We should be using the WAIT_REG_MEM packet here like in
  4409. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4410. * context...
  4411. */
  4412. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4413. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4414. WRITE_DATA_DST_SEL(0)));
  4415. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4416. radeon_ring_write(ring, 0);
  4417. radeon_ring_write(ring, 0);
  4418. /* bits 0-15 are the VM contexts0-15 */
  4419. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4420. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4421. WRITE_DATA_DST_SEL(0)));
  4422. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4423. radeon_ring_write(ring, 0);
  4424. radeon_ring_write(ring, 1 << vm->id);
  4425. /* compute doesn't have PFP */
  4426. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4427. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4428. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4429. radeon_ring_write(ring, 0x0);
  4430. }
  4431. }
  4432. /**
  4433. * cik_vm_set_page - update the page tables using sDMA
  4434. *
  4435. * @rdev: radeon_device pointer
  4436. * @ib: indirect buffer to fill with commands
  4437. * @pe: addr of the page entry
  4438. * @addr: dst addr to write into pe
  4439. * @count: number of page entries to update
  4440. * @incr: increase next addr by incr bytes
  4441. * @flags: access flags
  4442. *
  4443. * Update the page tables using CP or sDMA (CIK).
  4444. */
  4445. void cik_vm_set_page(struct radeon_device *rdev,
  4446. struct radeon_ib *ib,
  4447. uint64_t pe,
  4448. uint64_t addr, unsigned count,
  4449. uint32_t incr, uint32_t flags)
  4450. {
  4451. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4452. uint64_t value;
  4453. unsigned ndw;
  4454. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4455. /* CP */
  4456. while (count) {
  4457. ndw = 2 + count * 2;
  4458. if (ndw > 0x3FFE)
  4459. ndw = 0x3FFE;
  4460. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4461. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4462. WRITE_DATA_DST_SEL(1));
  4463. ib->ptr[ib->length_dw++] = pe;
  4464. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4465. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4466. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4467. value = radeon_vm_map_gart(rdev, addr);
  4468. value &= 0xFFFFFFFFFFFFF000ULL;
  4469. } else if (flags & RADEON_VM_PAGE_VALID) {
  4470. value = addr;
  4471. } else {
  4472. value = 0;
  4473. }
  4474. addr += incr;
  4475. value |= r600_flags;
  4476. ib->ptr[ib->length_dw++] = value;
  4477. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4478. }
  4479. }
  4480. } else {
  4481. /* DMA */
  4482. cik_sdma_vm_set_page(rdev, ib, pe, addr, count, incr, flags);
  4483. }
  4484. }
  4485. /*
  4486. * RLC
  4487. * The RLC is a multi-purpose microengine that handles a
  4488. * variety of functions, the most important of which is
  4489. * the interrupt controller.
  4490. */
  4491. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4492. bool enable)
  4493. {
  4494. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4495. if (enable)
  4496. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4497. else
  4498. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4499. WREG32(CP_INT_CNTL_RING0, tmp);
  4500. }
  4501. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  4502. {
  4503. u32 tmp;
  4504. tmp = RREG32(RLC_LB_CNTL);
  4505. if (enable)
  4506. tmp |= LOAD_BALANCE_ENABLE;
  4507. else
  4508. tmp &= ~LOAD_BALANCE_ENABLE;
  4509. WREG32(RLC_LB_CNTL, tmp);
  4510. }
  4511. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  4512. {
  4513. u32 i, j, k;
  4514. u32 mask;
  4515. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4516. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4517. cik_select_se_sh(rdev, i, j);
  4518. for (k = 0; k < rdev->usec_timeout; k++) {
  4519. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4520. break;
  4521. udelay(1);
  4522. }
  4523. }
  4524. }
  4525. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4526. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4527. for (k = 0; k < rdev->usec_timeout; k++) {
  4528. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4529. break;
  4530. udelay(1);
  4531. }
  4532. }
  4533. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  4534. {
  4535. u32 tmp;
  4536. tmp = RREG32(RLC_CNTL);
  4537. if (tmp != rlc)
  4538. WREG32(RLC_CNTL, rlc);
  4539. }
  4540. static u32 cik_halt_rlc(struct radeon_device *rdev)
  4541. {
  4542. u32 data, orig;
  4543. orig = data = RREG32(RLC_CNTL);
  4544. if (data & RLC_ENABLE) {
  4545. u32 i;
  4546. data &= ~RLC_ENABLE;
  4547. WREG32(RLC_CNTL, data);
  4548. for (i = 0; i < rdev->usec_timeout; i++) {
  4549. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  4550. break;
  4551. udelay(1);
  4552. }
  4553. cik_wait_for_rlc_serdes(rdev);
  4554. }
  4555. return orig;
  4556. }
  4557. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  4558. {
  4559. u32 tmp, i, mask;
  4560. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  4561. WREG32(RLC_GPR_REG2, tmp);
  4562. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  4563. for (i = 0; i < rdev->usec_timeout; i++) {
  4564. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  4565. break;
  4566. udelay(1);
  4567. }
  4568. for (i = 0; i < rdev->usec_timeout; i++) {
  4569. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  4570. break;
  4571. udelay(1);
  4572. }
  4573. }
  4574. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  4575. {
  4576. u32 tmp;
  4577. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  4578. WREG32(RLC_GPR_REG2, tmp);
  4579. }
  4580. /**
  4581. * cik_rlc_stop - stop the RLC ME
  4582. *
  4583. * @rdev: radeon_device pointer
  4584. *
  4585. * Halt the RLC ME (MicroEngine) (CIK).
  4586. */
  4587. static void cik_rlc_stop(struct radeon_device *rdev)
  4588. {
  4589. WREG32(RLC_CNTL, 0);
  4590. cik_enable_gui_idle_interrupt(rdev, false);
  4591. cik_wait_for_rlc_serdes(rdev);
  4592. }
  4593. /**
  4594. * cik_rlc_start - start the RLC ME
  4595. *
  4596. * @rdev: radeon_device pointer
  4597. *
  4598. * Unhalt the RLC ME (MicroEngine) (CIK).
  4599. */
  4600. static void cik_rlc_start(struct radeon_device *rdev)
  4601. {
  4602. WREG32(RLC_CNTL, RLC_ENABLE);
  4603. cik_enable_gui_idle_interrupt(rdev, true);
  4604. udelay(50);
  4605. }
  4606. /**
  4607. * cik_rlc_resume - setup the RLC hw
  4608. *
  4609. * @rdev: radeon_device pointer
  4610. *
  4611. * Initialize the RLC registers, load the ucode,
  4612. * and start the RLC (CIK).
  4613. * Returns 0 for success, -EINVAL if the ucode is not available.
  4614. */
  4615. static int cik_rlc_resume(struct radeon_device *rdev)
  4616. {
  4617. u32 i, size, tmp;
  4618. const __be32 *fw_data;
  4619. if (!rdev->rlc_fw)
  4620. return -EINVAL;
  4621. switch (rdev->family) {
  4622. case CHIP_BONAIRE:
  4623. default:
  4624. size = BONAIRE_RLC_UCODE_SIZE;
  4625. break;
  4626. case CHIP_KAVERI:
  4627. size = KV_RLC_UCODE_SIZE;
  4628. break;
  4629. case CHIP_KABINI:
  4630. size = KB_RLC_UCODE_SIZE;
  4631. break;
  4632. }
  4633. cik_rlc_stop(rdev);
  4634. /* disable CG */
  4635. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4636. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4637. si_rlc_reset(rdev);
  4638. cik_init_pg(rdev);
  4639. cik_init_cg(rdev);
  4640. WREG32(RLC_LB_CNTR_INIT, 0);
  4641. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4642. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4643. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4644. WREG32(RLC_LB_PARAMS, 0x00600408);
  4645. WREG32(RLC_LB_CNTL, 0x80000004);
  4646. WREG32(RLC_MC_CNTL, 0);
  4647. WREG32(RLC_UCODE_CNTL, 0);
  4648. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4649. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4650. for (i = 0; i < size; i++)
  4651. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4652. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4653. /* XXX - find out what chips support lbpw */
  4654. cik_enable_lbpw(rdev, false);
  4655. if (rdev->family == CHIP_BONAIRE)
  4656. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4657. cik_rlc_start(rdev);
  4658. return 0;
  4659. }
  4660. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  4661. {
  4662. u32 data, orig, tmp, tmp2;
  4663. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4664. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4665. cik_enable_gui_idle_interrupt(rdev, true);
  4666. tmp = cik_halt_rlc(rdev);
  4667. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4668. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4669. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4670. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  4671. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  4672. cik_update_rlc(rdev, tmp);
  4673. data |= CGCG_EN | CGLS_EN;
  4674. } else {
  4675. cik_enable_gui_idle_interrupt(rdev, false);
  4676. RREG32(CB_CGTT_SCLK_CTRL);
  4677. RREG32(CB_CGTT_SCLK_CTRL);
  4678. RREG32(CB_CGTT_SCLK_CTRL);
  4679. RREG32(CB_CGTT_SCLK_CTRL);
  4680. data &= ~(CGCG_EN | CGLS_EN);
  4681. }
  4682. if (orig != data)
  4683. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4684. }
  4685. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  4686. {
  4687. u32 data, orig, tmp = 0;
  4688. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4689. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  4690. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4691. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4692. data |= CP_MEM_LS_EN;
  4693. if (orig != data)
  4694. WREG32(CP_MEM_SLP_CNTL, data);
  4695. }
  4696. }
  4697. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4698. data &= 0xfffffffd;
  4699. if (orig != data)
  4700. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4701. tmp = cik_halt_rlc(rdev);
  4702. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4703. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4704. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4705. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  4706. WREG32(RLC_SERDES_WR_CTRL, data);
  4707. cik_update_rlc(rdev, tmp);
  4708. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  4709. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4710. data &= ~SM_MODE_MASK;
  4711. data |= SM_MODE(0x2);
  4712. data |= SM_MODE_ENABLE;
  4713. data &= ~CGTS_OVERRIDE;
  4714. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  4715. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  4716. data &= ~CGTS_LS_OVERRIDE;
  4717. data &= ~ON_MONITOR_ADD_MASK;
  4718. data |= ON_MONITOR_ADD_EN;
  4719. data |= ON_MONITOR_ADD(0x96);
  4720. if (orig != data)
  4721. WREG32(CGTS_SM_CTRL_REG, data);
  4722. }
  4723. } else {
  4724. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4725. data |= 0x00000002;
  4726. if (orig != data)
  4727. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4728. data = RREG32(RLC_MEM_SLP_CNTL);
  4729. if (data & RLC_MEM_LS_EN) {
  4730. data &= ~RLC_MEM_LS_EN;
  4731. WREG32(RLC_MEM_SLP_CNTL, data);
  4732. }
  4733. data = RREG32(CP_MEM_SLP_CNTL);
  4734. if (data & CP_MEM_LS_EN) {
  4735. data &= ~CP_MEM_LS_EN;
  4736. WREG32(CP_MEM_SLP_CNTL, data);
  4737. }
  4738. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4739. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  4740. if (orig != data)
  4741. WREG32(CGTS_SM_CTRL_REG, data);
  4742. tmp = cik_halt_rlc(rdev);
  4743. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4744. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4745. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4746. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  4747. WREG32(RLC_SERDES_WR_CTRL, data);
  4748. cik_update_rlc(rdev, tmp);
  4749. }
  4750. }
  4751. static const u32 mc_cg_registers[] =
  4752. {
  4753. MC_HUB_MISC_HUB_CG,
  4754. MC_HUB_MISC_SIP_CG,
  4755. MC_HUB_MISC_VM_CG,
  4756. MC_XPB_CLK_GAT,
  4757. ATC_MISC_CG,
  4758. MC_CITF_MISC_WR_CG,
  4759. MC_CITF_MISC_RD_CG,
  4760. MC_CITF_MISC_VM_CG,
  4761. VM_L2_CG,
  4762. };
  4763. static void cik_enable_mc_ls(struct radeon_device *rdev,
  4764. bool enable)
  4765. {
  4766. int i;
  4767. u32 orig, data;
  4768. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4769. orig = data = RREG32(mc_cg_registers[i]);
  4770. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4771. data |= MC_LS_ENABLE;
  4772. else
  4773. data &= ~MC_LS_ENABLE;
  4774. if (data != orig)
  4775. WREG32(mc_cg_registers[i], data);
  4776. }
  4777. }
  4778. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  4779. bool enable)
  4780. {
  4781. int i;
  4782. u32 orig, data;
  4783. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4784. orig = data = RREG32(mc_cg_registers[i]);
  4785. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4786. data |= MC_CG_ENABLE;
  4787. else
  4788. data &= ~MC_CG_ENABLE;
  4789. if (data != orig)
  4790. WREG32(mc_cg_registers[i], data);
  4791. }
  4792. }
  4793. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  4794. bool enable)
  4795. {
  4796. u32 orig, data;
  4797. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  4798. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  4799. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  4800. } else {
  4801. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  4802. data |= 0xff000000;
  4803. if (data != orig)
  4804. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  4805. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  4806. data |= 0xff000000;
  4807. if (data != orig)
  4808. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  4809. }
  4810. }
  4811. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  4812. bool enable)
  4813. {
  4814. u32 orig, data;
  4815. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  4816. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4817. data |= 0x100;
  4818. if (orig != data)
  4819. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4820. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4821. data |= 0x100;
  4822. if (orig != data)
  4823. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4824. } else {
  4825. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4826. data &= ~0x100;
  4827. if (orig != data)
  4828. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4829. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4830. data &= ~0x100;
  4831. if (orig != data)
  4832. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4833. }
  4834. }
  4835. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  4836. bool enable)
  4837. {
  4838. u32 orig, data;
  4839. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4840. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4841. data = 0xfff;
  4842. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4843. orig = data = RREG32(UVD_CGC_CTRL);
  4844. data |= DCM;
  4845. if (orig != data)
  4846. WREG32(UVD_CGC_CTRL, data);
  4847. } else {
  4848. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4849. data &= ~0xfff;
  4850. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4851. orig = data = RREG32(UVD_CGC_CTRL);
  4852. data &= ~DCM;
  4853. if (orig != data)
  4854. WREG32(UVD_CGC_CTRL, data);
  4855. }
  4856. }
  4857. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  4858. bool enable)
  4859. {
  4860. u32 orig, data;
  4861. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  4862. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  4863. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4864. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  4865. else
  4866. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4867. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  4868. if (orig != data)
  4869. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  4870. }
  4871. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  4872. bool enable)
  4873. {
  4874. u32 orig, data;
  4875. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  4876. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  4877. data &= ~CLOCK_GATING_DIS;
  4878. else
  4879. data |= CLOCK_GATING_DIS;
  4880. if (orig != data)
  4881. WREG32(HDP_HOST_PATH_CNTL, data);
  4882. }
  4883. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  4884. bool enable)
  4885. {
  4886. u32 orig, data;
  4887. orig = data = RREG32(HDP_MEM_POWER_LS);
  4888. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  4889. data |= HDP_LS_ENABLE;
  4890. else
  4891. data &= ~HDP_LS_ENABLE;
  4892. if (orig != data)
  4893. WREG32(HDP_MEM_POWER_LS, data);
  4894. }
  4895. void cik_update_cg(struct radeon_device *rdev,
  4896. u32 block, bool enable)
  4897. {
  4898. if (block & RADEON_CG_BLOCK_GFX) {
  4899. /* order matters! */
  4900. if (enable) {
  4901. cik_enable_mgcg(rdev, true);
  4902. cik_enable_cgcg(rdev, true);
  4903. } else {
  4904. cik_enable_cgcg(rdev, false);
  4905. cik_enable_mgcg(rdev, false);
  4906. }
  4907. }
  4908. if (block & RADEON_CG_BLOCK_MC) {
  4909. if (!(rdev->flags & RADEON_IS_IGP)) {
  4910. cik_enable_mc_mgcg(rdev, enable);
  4911. cik_enable_mc_ls(rdev, enable);
  4912. }
  4913. }
  4914. if (block & RADEON_CG_BLOCK_SDMA) {
  4915. cik_enable_sdma_mgcg(rdev, enable);
  4916. cik_enable_sdma_mgls(rdev, enable);
  4917. }
  4918. if (block & RADEON_CG_BLOCK_BIF) {
  4919. cik_enable_bif_mgls(rdev, enable);
  4920. }
  4921. if (block & RADEON_CG_BLOCK_UVD) {
  4922. if (rdev->has_uvd)
  4923. cik_enable_uvd_mgcg(rdev, enable);
  4924. }
  4925. if (block & RADEON_CG_BLOCK_HDP) {
  4926. cik_enable_hdp_mgcg(rdev, enable);
  4927. cik_enable_hdp_ls(rdev, enable);
  4928. }
  4929. }
  4930. static void cik_init_cg(struct radeon_device *rdev)
  4931. {
  4932. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  4933. if (rdev->has_uvd)
  4934. si_init_uvd_internal_cg(rdev);
  4935. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4936. RADEON_CG_BLOCK_SDMA |
  4937. RADEON_CG_BLOCK_BIF |
  4938. RADEON_CG_BLOCK_UVD |
  4939. RADEON_CG_BLOCK_HDP), true);
  4940. }
  4941. static void cik_fini_cg(struct radeon_device *rdev)
  4942. {
  4943. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4944. RADEON_CG_BLOCK_SDMA |
  4945. RADEON_CG_BLOCK_BIF |
  4946. RADEON_CG_BLOCK_UVD |
  4947. RADEON_CG_BLOCK_HDP), false);
  4948. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  4949. }
  4950. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  4951. bool enable)
  4952. {
  4953. u32 data, orig;
  4954. orig = data = RREG32(RLC_PG_CNTL);
  4955. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  4956. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  4957. else
  4958. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  4959. if (orig != data)
  4960. WREG32(RLC_PG_CNTL, data);
  4961. }
  4962. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  4963. bool enable)
  4964. {
  4965. u32 data, orig;
  4966. orig = data = RREG32(RLC_PG_CNTL);
  4967. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  4968. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  4969. else
  4970. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  4971. if (orig != data)
  4972. WREG32(RLC_PG_CNTL, data);
  4973. }
  4974. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  4975. {
  4976. u32 data, orig;
  4977. orig = data = RREG32(RLC_PG_CNTL);
  4978. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  4979. data &= ~DISABLE_CP_PG;
  4980. else
  4981. data |= DISABLE_CP_PG;
  4982. if (orig != data)
  4983. WREG32(RLC_PG_CNTL, data);
  4984. }
  4985. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  4986. {
  4987. u32 data, orig;
  4988. orig = data = RREG32(RLC_PG_CNTL);
  4989. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  4990. data &= ~DISABLE_GDS_PG;
  4991. else
  4992. data |= DISABLE_GDS_PG;
  4993. if (orig != data)
  4994. WREG32(RLC_PG_CNTL, data);
  4995. }
  4996. #define CP_ME_TABLE_SIZE 96
  4997. #define CP_ME_TABLE_OFFSET 2048
  4998. #define CP_MEC_TABLE_OFFSET 4096
  4999. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5000. {
  5001. const __be32 *fw_data;
  5002. volatile u32 *dst_ptr;
  5003. int me, i, max_me = 4;
  5004. u32 bo_offset = 0;
  5005. u32 table_offset;
  5006. if (rdev->family == CHIP_KAVERI)
  5007. max_me = 5;
  5008. if (rdev->rlc.cp_table_ptr == NULL)
  5009. return;
  5010. /* write the cp table buffer */
  5011. dst_ptr = rdev->rlc.cp_table_ptr;
  5012. for (me = 0; me < max_me; me++) {
  5013. if (me == 0) {
  5014. fw_data = (const __be32 *)rdev->ce_fw->data;
  5015. table_offset = CP_ME_TABLE_OFFSET;
  5016. } else if (me == 1) {
  5017. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5018. table_offset = CP_ME_TABLE_OFFSET;
  5019. } else if (me == 2) {
  5020. fw_data = (const __be32 *)rdev->me_fw->data;
  5021. table_offset = CP_ME_TABLE_OFFSET;
  5022. } else {
  5023. fw_data = (const __be32 *)rdev->mec_fw->data;
  5024. table_offset = CP_MEC_TABLE_OFFSET;
  5025. }
  5026. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5027. dst_ptr[bo_offset + i] = be32_to_cpu(fw_data[table_offset + i]);
  5028. }
  5029. bo_offset += CP_ME_TABLE_SIZE;
  5030. }
  5031. }
  5032. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5033. bool enable)
  5034. {
  5035. u32 data, orig;
  5036. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG)) {
  5037. orig = data = RREG32(RLC_PG_CNTL);
  5038. data |= GFX_PG_ENABLE;
  5039. if (orig != data)
  5040. WREG32(RLC_PG_CNTL, data);
  5041. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5042. data |= AUTO_PG_EN;
  5043. if (orig != data)
  5044. WREG32(RLC_AUTO_PG_CTRL, data);
  5045. } else {
  5046. orig = data = RREG32(RLC_PG_CNTL);
  5047. data &= ~GFX_PG_ENABLE;
  5048. if (orig != data)
  5049. WREG32(RLC_PG_CNTL, data);
  5050. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5051. data &= ~AUTO_PG_EN;
  5052. if (orig != data)
  5053. WREG32(RLC_AUTO_PG_CTRL, data);
  5054. data = RREG32(DB_RENDER_CONTROL);
  5055. }
  5056. }
  5057. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5058. {
  5059. u32 mask = 0, tmp, tmp1;
  5060. int i;
  5061. cik_select_se_sh(rdev, se, sh);
  5062. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5063. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5064. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5065. tmp &= 0xffff0000;
  5066. tmp |= tmp1;
  5067. tmp >>= 16;
  5068. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5069. mask <<= 1;
  5070. mask |= 1;
  5071. }
  5072. return (~tmp) & mask;
  5073. }
  5074. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5075. {
  5076. u32 i, j, k, active_cu_number = 0;
  5077. u32 mask, counter, cu_bitmap;
  5078. u32 tmp = 0;
  5079. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5080. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5081. mask = 1;
  5082. cu_bitmap = 0;
  5083. counter = 0;
  5084. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5085. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5086. if (counter < 2)
  5087. cu_bitmap |= mask;
  5088. counter ++;
  5089. }
  5090. mask <<= 1;
  5091. }
  5092. active_cu_number += counter;
  5093. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5094. }
  5095. }
  5096. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5097. tmp = RREG32(RLC_MAX_PG_CU);
  5098. tmp &= ~MAX_PU_CU_MASK;
  5099. tmp |= MAX_PU_CU(active_cu_number);
  5100. WREG32(RLC_MAX_PG_CU, tmp);
  5101. }
  5102. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5103. bool enable)
  5104. {
  5105. u32 data, orig;
  5106. orig = data = RREG32(RLC_PG_CNTL);
  5107. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5108. data |= STATIC_PER_CU_PG_ENABLE;
  5109. else
  5110. data &= ~STATIC_PER_CU_PG_ENABLE;
  5111. if (orig != data)
  5112. WREG32(RLC_PG_CNTL, data);
  5113. }
  5114. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5115. bool enable)
  5116. {
  5117. u32 data, orig;
  5118. orig = data = RREG32(RLC_PG_CNTL);
  5119. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5120. data |= DYN_PER_CU_PG_ENABLE;
  5121. else
  5122. data &= ~DYN_PER_CU_PG_ENABLE;
  5123. if (orig != data)
  5124. WREG32(RLC_PG_CNTL, data);
  5125. }
  5126. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5127. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5128. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5129. {
  5130. u32 data, orig;
  5131. u32 i;
  5132. if (rdev->rlc.cs_data) {
  5133. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5134. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5135. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_gpu_addr);
  5136. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5137. } else {
  5138. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5139. for (i = 0; i < 3; i++)
  5140. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5141. }
  5142. if (rdev->rlc.reg_list) {
  5143. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5144. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5145. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5146. }
  5147. orig = data = RREG32(RLC_PG_CNTL);
  5148. data |= GFX_PG_SRC;
  5149. if (orig != data)
  5150. WREG32(RLC_PG_CNTL, data);
  5151. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5152. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5153. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5154. data &= ~IDLE_POLL_COUNT_MASK;
  5155. data |= IDLE_POLL_COUNT(0x60);
  5156. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5157. data = 0x10101010;
  5158. WREG32(RLC_PG_DELAY, data);
  5159. data = RREG32(RLC_PG_DELAY_2);
  5160. data &= ~0xff;
  5161. data |= 0x3;
  5162. WREG32(RLC_PG_DELAY_2, data);
  5163. data = RREG32(RLC_AUTO_PG_CTRL);
  5164. data &= ~GRBM_REG_SGIT_MASK;
  5165. data |= GRBM_REG_SGIT(0x700);
  5166. WREG32(RLC_AUTO_PG_CTRL, data);
  5167. }
  5168. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5169. {
  5170. cik_enable_gfx_cgpg(rdev, enable);
  5171. cik_enable_gfx_static_mgpg(rdev, enable);
  5172. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5173. }
  5174. static void cik_init_pg(struct radeon_device *rdev)
  5175. {
  5176. if (rdev->pg_flags) {
  5177. cik_enable_sck_slowdown_on_pu(rdev, true);
  5178. cik_enable_sck_slowdown_on_pd(rdev, true);
  5179. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5180. cik_init_gfx_cgpg(rdev);
  5181. cik_enable_cp_pg(rdev, true);
  5182. cik_enable_gds_pg(rdev, true);
  5183. }
  5184. cik_init_ao_cu_mask(rdev);
  5185. cik_update_gfx_pg(rdev, true);
  5186. }
  5187. }
  5188. static void cik_fini_pg(struct radeon_device *rdev)
  5189. {
  5190. if (rdev->pg_flags) {
  5191. cik_update_gfx_pg(rdev, false);
  5192. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_CG) {
  5193. cik_enable_cp_pg(rdev, false);
  5194. cik_enable_gds_pg(rdev, false);
  5195. }
  5196. }
  5197. }
  5198. /*
  5199. * Interrupts
  5200. * Starting with r6xx, interrupts are handled via a ring buffer.
  5201. * Ring buffers are areas of GPU accessible memory that the GPU
  5202. * writes interrupt vectors into and the host reads vectors out of.
  5203. * There is a rptr (read pointer) that determines where the
  5204. * host is currently reading, and a wptr (write pointer)
  5205. * which determines where the GPU has written. When the
  5206. * pointers are equal, the ring is idle. When the GPU
  5207. * writes vectors to the ring buffer, it increments the
  5208. * wptr. When there is an interrupt, the host then starts
  5209. * fetching commands and processing them until the pointers are
  5210. * equal again at which point it updates the rptr.
  5211. */
  5212. /**
  5213. * cik_enable_interrupts - Enable the interrupt ring buffer
  5214. *
  5215. * @rdev: radeon_device pointer
  5216. *
  5217. * Enable the interrupt ring buffer (CIK).
  5218. */
  5219. static void cik_enable_interrupts(struct radeon_device *rdev)
  5220. {
  5221. u32 ih_cntl = RREG32(IH_CNTL);
  5222. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5223. ih_cntl |= ENABLE_INTR;
  5224. ih_rb_cntl |= IH_RB_ENABLE;
  5225. WREG32(IH_CNTL, ih_cntl);
  5226. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5227. rdev->ih.enabled = true;
  5228. }
  5229. /**
  5230. * cik_disable_interrupts - Disable the interrupt ring buffer
  5231. *
  5232. * @rdev: radeon_device pointer
  5233. *
  5234. * Disable the interrupt ring buffer (CIK).
  5235. */
  5236. static void cik_disable_interrupts(struct radeon_device *rdev)
  5237. {
  5238. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5239. u32 ih_cntl = RREG32(IH_CNTL);
  5240. ih_rb_cntl &= ~IH_RB_ENABLE;
  5241. ih_cntl &= ~ENABLE_INTR;
  5242. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5243. WREG32(IH_CNTL, ih_cntl);
  5244. /* set rptr, wptr to 0 */
  5245. WREG32(IH_RB_RPTR, 0);
  5246. WREG32(IH_RB_WPTR, 0);
  5247. rdev->ih.enabled = false;
  5248. rdev->ih.rptr = 0;
  5249. }
  5250. /**
  5251. * cik_disable_interrupt_state - Disable all interrupt sources
  5252. *
  5253. * @rdev: radeon_device pointer
  5254. *
  5255. * Clear all interrupt enable bits used by the driver (CIK).
  5256. */
  5257. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  5258. {
  5259. u32 tmp;
  5260. /* gfx ring */
  5261. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5262. /* sdma */
  5263. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5264. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5265. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5266. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5267. /* compute queues */
  5268. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  5269. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  5270. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  5271. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  5272. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  5273. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  5274. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  5275. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  5276. /* grbm */
  5277. WREG32(GRBM_INT_CNTL, 0);
  5278. /* vline/vblank, etc. */
  5279. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5280. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5281. if (rdev->num_crtc >= 4) {
  5282. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5283. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5284. }
  5285. if (rdev->num_crtc >= 6) {
  5286. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5287. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5288. }
  5289. /* dac hotplug */
  5290. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5291. /* digital hotplug */
  5292. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5293. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5294. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5295. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5296. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5297. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5298. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5299. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5300. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5301. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5302. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5303. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5304. }
  5305. /**
  5306. * cik_irq_init - init and enable the interrupt ring
  5307. *
  5308. * @rdev: radeon_device pointer
  5309. *
  5310. * Allocate a ring buffer for the interrupt controller,
  5311. * enable the RLC, disable interrupts, enable the IH
  5312. * ring buffer and enable it (CIK).
  5313. * Called at device load and reume.
  5314. * Returns 0 for success, errors for failure.
  5315. */
  5316. static int cik_irq_init(struct radeon_device *rdev)
  5317. {
  5318. int ret = 0;
  5319. int rb_bufsz;
  5320. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5321. /* allocate ring */
  5322. ret = r600_ih_ring_alloc(rdev);
  5323. if (ret)
  5324. return ret;
  5325. /* disable irqs */
  5326. cik_disable_interrupts(rdev);
  5327. /* init rlc */
  5328. ret = cik_rlc_resume(rdev);
  5329. if (ret) {
  5330. r600_ih_ring_fini(rdev);
  5331. return ret;
  5332. }
  5333. /* setup interrupt control */
  5334. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  5335. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5336. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5337. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5338. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5339. */
  5340. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5341. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5342. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5343. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5344. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5345. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  5346. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5347. IH_WPTR_OVERFLOW_CLEAR |
  5348. (rb_bufsz << 1));
  5349. if (rdev->wb.enabled)
  5350. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5351. /* set the writeback address whether it's enabled or not */
  5352. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5353. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5354. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5355. /* set rptr, wptr to 0 */
  5356. WREG32(IH_RB_RPTR, 0);
  5357. WREG32(IH_RB_WPTR, 0);
  5358. /* Default settings for IH_CNTL (disabled at first) */
  5359. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5360. /* RPTR_REARM only works if msi's are enabled */
  5361. if (rdev->msi_enabled)
  5362. ih_cntl |= RPTR_REARM;
  5363. WREG32(IH_CNTL, ih_cntl);
  5364. /* force the active interrupt state to all disabled */
  5365. cik_disable_interrupt_state(rdev);
  5366. pci_set_master(rdev->pdev);
  5367. /* enable irqs */
  5368. cik_enable_interrupts(rdev);
  5369. return ret;
  5370. }
  5371. /**
  5372. * cik_irq_set - enable/disable interrupt sources
  5373. *
  5374. * @rdev: radeon_device pointer
  5375. *
  5376. * Enable interrupt sources on the GPU (vblanks, hpd,
  5377. * etc.) (CIK).
  5378. * Returns 0 for success, errors for failure.
  5379. */
  5380. int cik_irq_set(struct radeon_device *rdev)
  5381. {
  5382. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  5383. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  5384. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  5385. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  5386. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5387. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  5388. u32 grbm_int_cntl = 0;
  5389. u32 dma_cntl, dma_cntl1;
  5390. u32 thermal_int;
  5391. if (!rdev->irq.installed) {
  5392. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5393. return -EINVAL;
  5394. }
  5395. /* don't enable anything if the ih is disabled */
  5396. if (!rdev->ih.enabled) {
  5397. cik_disable_interrupts(rdev);
  5398. /* force the active interrupt state to all disabled */
  5399. cik_disable_interrupt_state(rdev);
  5400. return 0;
  5401. }
  5402. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5403. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5404. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5405. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5406. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5407. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5408. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5409. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5410. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5411. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5412. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5413. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5414. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5415. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5416. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5417. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5418. if (rdev->flags & RADEON_IS_IGP)
  5419. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  5420. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  5421. else
  5422. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  5423. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5424. /* enable CP interrupts on all rings */
  5425. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5426. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  5427. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5428. }
  5429. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5430. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5431. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5432. if (ring->me == 1) {
  5433. switch (ring->pipe) {
  5434. case 0:
  5435. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5436. break;
  5437. case 1:
  5438. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5439. break;
  5440. case 2:
  5441. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5442. break;
  5443. case 3:
  5444. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5445. break;
  5446. default:
  5447. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5448. break;
  5449. }
  5450. } else if (ring->me == 2) {
  5451. switch (ring->pipe) {
  5452. case 0:
  5453. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5454. break;
  5455. case 1:
  5456. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5457. break;
  5458. case 2:
  5459. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5460. break;
  5461. case 3:
  5462. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5463. break;
  5464. default:
  5465. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5466. break;
  5467. }
  5468. } else {
  5469. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  5470. }
  5471. }
  5472. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5473. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5474. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5475. if (ring->me == 1) {
  5476. switch (ring->pipe) {
  5477. case 0:
  5478. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5479. break;
  5480. case 1:
  5481. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5482. break;
  5483. case 2:
  5484. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5485. break;
  5486. case 3:
  5487. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5488. break;
  5489. default:
  5490. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5491. break;
  5492. }
  5493. } else if (ring->me == 2) {
  5494. switch (ring->pipe) {
  5495. case 0:
  5496. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5497. break;
  5498. case 1:
  5499. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5500. break;
  5501. case 2:
  5502. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5503. break;
  5504. case 3:
  5505. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5506. break;
  5507. default:
  5508. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5509. break;
  5510. }
  5511. } else {
  5512. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  5513. }
  5514. }
  5515. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5516. DRM_DEBUG("cik_irq_set: sw int dma\n");
  5517. dma_cntl |= TRAP_ENABLE;
  5518. }
  5519. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5520. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  5521. dma_cntl1 |= TRAP_ENABLE;
  5522. }
  5523. if (rdev->irq.crtc_vblank_int[0] ||
  5524. atomic_read(&rdev->irq.pflip[0])) {
  5525. DRM_DEBUG("cik_irq_set: vblank 0\n");
  5526. crtc1 |= VBLANK_INTERRUPT_MASK;
  5527. }
  5528. if (rdev->irq.crtc_vblank_int[1] ||
  5529. atomic_read(&rdev->irq.pflip[1])) {
  5530. DRM_DEBUG("cik_irq_set: vblank 1\n");
  5531. crtc2 |= VBLANK_INTERRUPT_MASK;
  5532. }
  5533. if (rdev->irq.crtc_vblank_int[2] ||
  5534. atomic_read(&rdev->irq.pflip[2])) {
  5535. DRM_DEBUG("cik_irq_set: vblank 2\n");
  5536. crtc3 |= VBLANK_INTERRUPT_MASK;
  5537. }
  5538. if (rdev->irq.crtc_vblank_int[3] ||
  5539. atomic_read(&rdev->irq.pflip[3])) {
  5540. DRM_DEBUG("cik_irq_set: vblank 3\n");
  5541. crtc4 |= VBLANK_INTERRUPT_MASK;
  5542. }
  5543. if (rdev->irq.crtc_vblank_int[4] ||
  5544. atomic_read(&rdev->irq.pflip[4])) {
  5545. DRM_DEBUG("cik_irq_set: vblank 4\n");
  5546. crtc5 |= VBLANK_INTERRUPT_MASK;
  5547. }
  5548. if (rdev->irq.crtc_vblank_int[5] ||
  5549. atomic_read(&rdev->irq.pflip[5])) {
  5550. DRM_DEBUG("cik_irq_set: vblank 5\n");
  5551. crtc6 |= VBLANK_INTERRUPT_MASK;
  5552. }
  5553. if (rdev->irq.hpd[0]) {
  5554. DRM_DEBUG("cik_irq_set: hpd 1\n");
  5555. hpd1 |= DC_HPDx_INT_EN;
  5556. }
  5557. if (rdev->irq.hpd[1]) {
  5558. DRM_DEBUG("cik_irq_set: hpd 2\n");
  5559. hpd2 |= DC_HPDx_INT_EN;
  5560. }
  5561. if (rdev->irq.hpd[2]) {
  5562. DRM_DEBUG("cik_irq_set: hpd 3\n");
  5563. hpd3 |= DC_HPDx_INT_EN;
  5564. }
  5565. if (rdev->irq.hpd[3]) {
  5566. DRM_DEBUG("cik_irq_set: hpd 4\n");
  5567. hpd4 |= DC_HPDx_INT_EN;
  5568. }
  5569. if (rdev->irq.hpd[4]) {
  5570. DRM_DEBUG("cik_irq_set: hpd 5\n");
  5571. hpd5 |= DC_HPDx_INT_EN;
  5572. }
  5573. if (rdev->irq.hpd[5]) {
  5574. DRM_DEBUG("cik_irq_set: hpd 6\n");
  5575. hpd6 |= DC_HPDx_INT_EN;
  5576. }
  5577. if (rdev->irq.dpm_thermal) {
  5578. DRM_DEBUG("dpm thermal\n");
  5579. if (rdev->flags & RADEON_IS_IGP)
  5580. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  5581. else
  5582. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5583. }
  5584. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5585. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  5586. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  5587. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  5588. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  5589. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  5590. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  5591. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  5592. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  5593. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  5594. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  5595. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5596. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5597. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5598. if (rdev->num_crtc >= 4) {
  5599. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5600. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5601. }
  5602. if (rdev->num_crtc >= 6) {
  5603. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5604. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5605. }
  5606. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5607. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5608. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5609. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5610. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5611. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5612. if (rdev->flags & RADEON_IS_IGP)
  5613. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  5614. else
  5615. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  5616. return 0;
  5617. }
  5618. /**
  5619. * cik_irq_ack - ack interrupt sources
  5620. *
  5621. * @rdev: radeon_device pointer
  5622. *
  5623. * Ack interrupt sources on the GPU (vblanks, hpd,
  5624. * etc.) (CIK). Certain interrupts sources are sw
  5625. * generated and do not require an explicit ack.
  5626. */
  5627. static inline void cik_irq_ack(struct radeon_device *rdev)
  5628. {
  5629. u32 tmp;
  5630. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5631. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5632. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5633. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5634. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5635. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5636. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  5637. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  5638. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5639. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  5640. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5641. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5642. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5643. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5644. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5645. if (rdev->num_crtc >= 4) {
  5646. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5647. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5648. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5649. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5650. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5651. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5652. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5653. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5654. }
  5655. if (rdev->num_crtc >= 6) {
  5656. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5657. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5658. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5659. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5660. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5661. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5662. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5663. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5664. }
  5665. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5666. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5667. tmp |= DC_HPDx_INT_ACK;
  5668. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5669. }
  5670. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5671. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5672. tmp |= DC_HPDx_INT_ACK;
  5673. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5674. }
  5675. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5676. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5677. tmp |= DC_HPDx_INT_ACK;
  5678. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5679. }
  5680. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5681. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5682. tmp |= DC_HPDx_INT_ACK;
  5683. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5684. }
  5685. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5686. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5687. tmp |= DC_HPDx_INT_ACK;
  5688. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5689. }
  5690. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5691. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5692. tmp |= DC_HPDx_INT_ACK;
  5693. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5694. }
  5695. }
  5696. /**
  5697. * cik_irq_disable - disable interrupts
  5698. *
  5699. * @rdev: radeon_device pointer
  5700. *
  5701. * Disable interrupts on the hw (CIK).
  5702. */
  5703. static void cik_irq_disable(struct radeon_device *rdev)
  5704. {
  5705. cik_disable_interrupts(rdev);
  5706. /* Wait and acknowledge irq */
  5707. mdelay(1);
  5708. cik_irq_ack(rdev);
  5709. cik_disable_interrupt_state(rdev);
  5710. }
  5711. /**
  5712. * cik_irq_disable - disable interrupts for suspend
  5713. *
  5714. * @rdev: radeon_device pointer
  5715. *
  5716. * Disable interrupts and stop the RLC (CIK).
  5717. * Used for suspend.
  5718. */
  5719. static void cik_irq_suspend(struct radeon_device *rdev)
  5720. {
  5721. cik_irq_disable(rdev);
  5722. cik_rlc_stop(rdev);
  5723. }
  5724. /**
  5725. * cik_irq_fini - tear down interrupt support
  5726. *
  5727. * @rdev: radeon_device pointer
  5728. *
  5729. * Disable interrupts on the hw and free the IH ring
  5730. * buffer (CIK).
  5731. * Used for driver unload.
  5732. */
  5733. static void cik_irq_fini(struct radeon_device *rdev)
  5734. {
  5735. cik_irq_suspend(rdev);
  5736. r600_ih_ring_fini(rdev);
  5737. }
  5738. /**
  5739. * cik_get_ih_wptr - get the IH ring buffer wptr
  5740. *
  5741. * @rdev: radeon_device pointer
  5742. *
  5743. * Get the IH ring buffer wptr from either the register
  5744. * or the writeback memory buffer (CIK). Also check for
  5745. * ring buffer overflow and deal with it.
  5746. * Used by cik_irq_process().
  5747. * Returns the value of the wptr.
  5748. */
  5749. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  5750. {
  5751. u32 wptr, tmp;
  5752. if (rdev->wb.enabled)
  5753. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5754. else
  5755. wptr = RREG32(IH_RB_WPTR);
  5756. if (wptr & RB_OVERFLOW) {
  5757. /* When a ring buffer overflow happen start parsing interrupt
  5758. * from the last not overwritten vector (wptr + 16). Hopefully
  5759. * this should allow us to catchup.
  5760. */
  5761. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  5762. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  5763. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5764. tmp = RREG32(IH_RB_CNTL);
  5765. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5766. WREG32(IH_RB_CNTL, tmp);
  5767. }
  5768. return (wptr & rdev->ih.ptr_mask);
  5769. }
  5770. /* CIK IV Ring
  5771. * Each IV ring entry is 128 bits:
  5772. * [7:0] - interrupt source id
  5773. * [31:8] - reserved
  5774. * [59:32] - interrupt source data
  5775. * [63:60] - reserved
  5776. * [71:64] - RINGID
  5777. * CP:
  5778. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  5779. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  5780. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  5781. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  5782. * PIPE_ID - ME0 0=3D
  5783. * - ME1&2 compute dispatcher (4 pipes each)
  5784. * SDMA:
  5785. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  5786. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  5787. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  5788. * [79:72] - VMID
  5789. * [95:80] - PASID
  5790. * [127:96] - reserved
  5791. */
  5792. /**
  5793. * cik_irq_process - interrupt handler
  5794. *
  5795. * @rdev: radeon_device pointer
  5796. *
  5797. * Interrupt hander (CIK). Walk the IH ring,
  5798. * ack interrupts and schedule work to handle
  5799. * interrupt events.
  5800. * Returns irq process return code.
  5801. */
  5802. int cik_irq_process(struct radeon_device *rdev)
  5803. {
  5804. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5805. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5806. u32 wptr;
  5807. u32 rptr;
  5808. u32 src_id, src_data, ring_id;
  5809. u8 me_id, pipe_id, queue_id;
  5810. u32 ring_index;
  5811. bool queue_hotplug = false;
  5812. bool queue_reset = false;
  5813. u32 addr, status, mc_client;
  5814. bool queue_thermal = false;
  5815. if (!rdev->ih.enabled || rdev->shutdown)
  5816. return IRQ_NONE;
  5817. wptr = cik_get_ih_wptr(rdev);
  5818. restart_ih:
  5819. /* is somebody else already processing irqs? */
  5820. if (atomic_xchg(&rdev->ih.lock, 1))
  5821. return IRQ_NONE;
  5822. rptr = rdev->ih.rptr;
  5823. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5824. /* Order reading of wptr vs. reading of IH ring data */
  5825. rmb();
  5826. /* display interrupts */
  5827. cik_irq_ack(rdev);
  5828. while (rptr != wptr) {
  5829. /* wptr/rptr are in bytes! */
  5830. ring_index = rptr / 4;
  5831. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5832. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5833. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5834. switch (src_id) {
  5835. case 1: /* D1 vblank/vline */
  5836. switch (src_data) {
  5837. case 0: /* D1 vblank */
  5838. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5839. if (rdev->irq.crtc_vblank_int[0]) {
  5840. drm_handle_vblank(rdev->ddev, 0);
  5841. rdev->pm.vblank_sync = true;
  5842. wake_up(&rdev->irq.vblank_queue);
  5843. }
  5844. if (atomic_read(&rdev->irq.pflip[0]))
  5845. radeon_crtc_handle_flip(rdev, 0);
  5846. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5847. DRM_DEBUG("IH: D1 vblank\n");
  5848. }
  5849. break;
  5850. case 1: /* D1 vline */
  5851. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5852. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5853. DRM_DEBUG("IH: D1 vline\n");
  5854. }
  5855. break;
  5856. default:
  5857. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5858. break;
  5859. }
  5860. break;
  5861. case 2: /* D2 vblank/vline */
  5862. switch (src_data) {
  5863. case 0: /* D2 vblank */
  5864. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5865. if (rdev->irq.crtc_vblank_int[1]) {
  5866. drm_handle_vblank(rdev->ddev, 1);
  5867. rdev->pm.vblank_sync = true;
  5868. wake_up(&rdev->irq.vblank_queue);
  5869. }
  5870. if (atomic_read(&rdev->irq.pflip[1]))
  5871. radeon_crtc_handle_flip(rdev, 1);
  5872. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5873. DRM_DEBUG("IH: D2 vblank\n");
  5874. }
  5875. break;
  5876. case 1: /* D2 vline */
  5877. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5878. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5879. DRM_DEBUG("IH: D2 vline\n");
  5880. }
  5881. break;
  5882. default:
  5883. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5884. break;
  5885. }
  5886. break;
  5887. case 3: /* D3 vblank/vline */
  5888. switch (src_data) {
  5889. case 0: /* D3 vblank */
  5890. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  5891. if (rdev->irq.crtc_vblank_int[2]) {
  5892. drm_handle_vblank(rdev->ddev, 2);
  5893. rdev->pm.vblank_sync = true;
  5894. wake_up(&rdev->irq.vblank_queue);
  5895. }
  5896. if (atomic_read(&rdev->irq.pflip[2]))
  5897. radeon_crtc_handle_flip(rdev, 2);
  5898. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  5899. DRM_DEBUG("IH: D3 vblank\n");
  5900. }
  5901. break;
  5902. case 1: /* D3 vline */
  5903. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  5904. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  5905. DRM_DEBUG("IH: D3 vline\n");
  5906. }
  5907. break;
  5908. default:
  5909. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5910. break;
  5911. }
  5912. break;
  5913. case 4: /* D4 vblank/vline */
  5914. switch (src_data) {
  5915. case 0: /* D4 vblank */
  5916. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  5917. if (rdev->irq.crtc_vblank_int[3]) {
  5918. drm_handle_vblank(rdev->ddev, 3);
  5919. rdev->pm.vblank_sync = true;
  5920. wake_up(&rdev->irq.vblank_queue);
  5921. }
  5922. if (atomic_read(&rdev->irq.pflip[3]))
  5923. radeon_crtc_handle_flip(rdev, 3);
  5924. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  5925. DRM_DEBUG("IH: D4 vblank\n");
  5926. }
  5927. break;
  5928. case 1: /* D4 vline */
  5929. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  5930. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  5931. DRM_DEBUG("IH: D4 vline\n");
  5932. }
  5933. break;
  5934. default:
  5935. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5936. break;
  5937. }
  5938. break;
  5939. case 5: /* D5 vblank/vline */
  5940. switch (src_data) {
  5941. case 0: /* D5 vblank */
  5942. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  5943. if (rdev->irq.crtc_vblank_int[4]) {
  5944. drm_handle_vblank(rdev->ddev, 4);
  5945. rdev->pm.vblank_sync = true;
  5946. wake_up(&rdev->irq.vblank_queue);
  5947. }
  5948. if (atomic_read(&rdev->irq.pflip[4]))
  5949. radeon_crtc_handle_flip(rdev, 4);
  5950. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  5951. DRM_DEBUG("IH: D5 vblank\n");
  5952. }
  5953. break;
  5954. case 1: /* D5 vline */
  5955. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  5956. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  5957. DRM_DEBUG("IH: D5 vline\n");
  5958. }
  5959. break;
  5960. default:
  5961. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5962. break;
  5963. }
  5964. break;
  5965. case 6: /* D6 vblank/vline */
  5966. switch (src_data) {
  5967. case 0: /* D6 vblank */
  5968. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  5969. if (rdev->irq.crtc_vblank_int[5]) {
  5970. drm_handle_vblank(rdev->ddev, 5);
  5971. rdev->pm.vblank_sync = true;
  5972. wake_up(&rdev->irq.vblank_queue);
  5973. }
  5974. if (atomic_read(&rdev->irq.pflip[5]))
  5975. radeon_crtc_handle_flip(rdev, 5);
  5976. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  5977. DRM_DEBUG("IH: D6 vblank\n");
  5978. }
  5979. break;
  5980. case 1: /* D6 vline */
  5981. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  5982. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  5983. DRM_DEBUG("IH: D6 vline\n");
  5984. }
  5985. break;
  5986. default:
  5987. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5988. break;
  5989. }
  5990. break;
  5991. case 42: /* HPD hotplug */
  5992. switch (src_data) {
  5993. case 0:
  5994. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5995. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  5996. queue_hotplug = true;
  5997. DRM_DEBUG("IH: HPD1\n");
  5998. }
  5999. break;
  6000. case 1:
  6001. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6002. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6003. queue_hotplug = true;
  6004. DRM_DEBUG("IH: HPD2\n");
  6005. }
  6006. break;
  6007. case 2:
  6008. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6009. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6010. queue_hotplug = true;
  6011. DRM_DEBUG("IH: HPD3\n");
  6012. }
  6013. break;
  6014. case 3:
  6015. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6016. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6017. queue_hotplug = true;
  6018. DRM_DEBUG("IH: HPD4\n");
  6019. }
  6020. break;
  6021. case 4:
  6022. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6023. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6024. queue_hotplug = true;
  6025. DRM_DEBUG("IH: HPD5\n");
  6026. }
  6027. break;
  6028. case 5:
  6029. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6030. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6031. queue_hotplug = true;
  6032. DRM_DEBUG("IH: HPD6\n");
  6033. }
  6034. break;
  6035. default:
  6036. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6037. break;
  6038. }
  6039. break;
  6040. case 146:
  6041. case 147:
  6042. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6043. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6044. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6045. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6046. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6047. addr);
  6048. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6049. status);
  6050. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6051. /* reset addr and status */
  6052. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6053. break;
  6054. case 176: /* GFX RB CP_INT */
  6055. case 177: /* GFX IB CP_INT */
  6056. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6057. break;
  6058. case 181: /* CP EOP event */
  6059. DRM_DEBUG("IH: CP EOP\n");
  6060. /* XXX check the bitfield order! */
  6061. me_id = (ring_id & 0x60) >> 5;
  6062. pipe_id = (ring_id & 0x18) >> 3;
  6063. queue_id = (ring_id & 0x7) >> 0;
  6064. switch (me_id) {
  6065. case 0:
  6066. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6067. break;
  6068. case 1:
  6069. case 2:
  6070. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6071. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6072. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6073. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6074. break;
  6075. }
  6076. break;
  6077. case 184: /* CP Privileged reg access */
  6078. DRM_ERROR("Illegal register access in command stream\n");
  6079. /* XXX check the bitfield order! */
  6080. me_id = (ring_id & 0x60) >> 5;
  6081. pipe_id = (ring_id & 0x18) >> 3;
  6082. queue_id = (ring_id & 0x7) >> 0;
  6083. switch (me_id) {
  6084. case 0:
  6085. /* This results in a full GPU reset, but all we need to do is soft
  6086. * reset the CP for gfx
  6087. */
  6088. queue_reset = true;
  6089. break;
  6090. case 1:
  6091. /* XXX compute */
  6092. queue_reset = true;
  6093. break;
  6094. case 2:
  6095. /* XXX compute */
  6096. queue_reset = true;
  6097. break;
  6098. }
  6099. break;
  6100. case 185: /* CP Privileged inst */
  6101. DRM_ERROR("Illegal instruction in command stream\n");
  6102. /* XXX check the bitfield order! */
  6103. me_id = (ring_id & 0x60) >> 5;
  6104. pipe_id = (ring_id & 0x18) >> 3;
  6105. queue_id = (ring_id & 0x7) >> 0;
  6106. switch (me_id) {
  6107. case 0:
  6108. /* This results in a full GPU reset, but all we need to do is soft
  6109. * reset the CP for gfx
  6110. */
  6111. queue_reset = true;
  6112. break;
  6113. case 1:
  6114. /* XXX compute */
  6115. queue_reset = true;
  6116. break;
  6117. case 2:
  6118. /* XXX compute */
  6119. queue_reset = true;
  6120. break;
  6121. }
  6122. break;
  6123. case 224: /* SDMA trap event */
  6124. /* XXX check the bitfield order! */
  6125. me_id = (ring_id & 0x3) >> 0;
  6126. queue_id = (ring_id & 0xc) >> 2;
  6127. DRM_DEBUG("IH: SDMA trap\n");
  6128. switch (me_id) {
  6129. case 0:
  6130. switch (queue_id) {
  6131. case 0:
  6132. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6133. break;
  6134. case 1:
  6135. /* XXX compute */
  6136. break;
  6137. case 2:
  6138. /* XXX compute */
  6139. break;
  6140. }
  6141. break;
  6142. case 1:
  6143. switch (queue_id) {
  6144. case 0:
  6145. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6146. break;
  6147. case 1:
  6148. /* XXX compute */
  6149. break;
  6150. case 2:
  6151. /* XXX compute */
  6152. break;
  6153. }
  6154. break;
  6155. }
  6156. break;
  6157. case 230: /* thermal low to high */
  6158. DRM_DEBUG("IH: thermal low to high\n");
  6159. rdev->pm.dpm.thermal.high_to_low = false;
  6160. queue_thermal = true;
  6161. break;
  6162. case 231: /* thermal high to low */
  6163. DRM_DEBUG("IH: thermal high to low\n");
  6164. rdev->pm.dpm.thermal.high_to_low = true;
  6165. queue_thermal = true;
  6166. break;
  6167. case 233: /* GUI IDLE */
  6168. DRM_DEBUG("IH: GUI idle\n");
  6169. break;
  6170. case 241: /* SDMA Privileged inst */
  6171. case 247: /* SDMA Privileged inst */
  6172. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6173. /* XXX check the bitfield order! */
  6174. me_id = (ring_id & 0x3) >> 0;
  6175. queue_id = (ring_id & 0xc) >> 2;
  6176. switch (me_id) {
  6177. case 0:
  6178. switch (queue_id) {
  6179. case 0:
  6180. queue_reset = true;
  6181. break;
  6182. case 1:
  6183. /* XXX compute */
  6184. queue_reset = true;
  6185. break;
  6186. case 2:
  6187. /* XXX compute */
  6188. queue_reset = true;
  6189. break;
  6190. }
  6191. break;
  6192. case 1:
  6193. switch (queue_id) {
  6194. case 0:
  6195. queue_reset = true;
  6196. break;
  6197. case 1:
  6198. /* XXX compute */
  6199. queue_reset = true;
  6200. break;
  6201. case 2:
  6202. /* XXX compute */
  6203. queue_reset = true;
  6204. break;
  6205. }
  6206. break;
  6207. }
  6208. break;
  6209. default:
  6210. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6211. break;
  6212. }
  6213. /* wptr/rptr are in bytes! */
  6214. rptr += 16;
  6215. rptr &= rdev->ih.ptr_mask;
  6216. }
  6217. if (queue_hotplug)
  6218. schedule_work(&rdev->hotplug_work);
  6219. if (queue_reset)
  6220. schedule_work(&rdev->reset_work);
  6221. if (queue_thermal)
  6222. schedule_work(&rdev->pm.dpm.thermal.work);
  6223. rdev->ih.rptr = rptr;
  6224. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  6225. atomic_set(&rdev->ih.lock, 0);
  6226. /* make sure wptr hasn't changed while processing */
  6227. wptr = cik_get_ih_wptr(rdev);
  6228. if (wptr != rptr)
  6229. goto restart_ih;
  6230. return IRQ_HANDLED;
  6231. }
  6232. /*
  6233. * startup/shutdown callbacks
  6234. */
  6235. /**
  6236. * cik_startup - program the asic to a functional state
  6237. *
  6238. * @rdev: radeon_device pointer
  6239. *
  6240. * Programs the asic to a functional state (CIK).
  6241. * Called by cik_init() and cik_resume().
  6242. * Returns 0 for success, error for failure.
  6243. */
  6244. static int cik_startup(struct radeon_device *rdev)
  6245. {
  6246. struct radeon_ring *ring;
  6247. int r;
  6248. /* enable pcie gen2/3 link */
  6249. cik_pcie_gen3_enable(rdev);
  6250. /* enable aspm */
  6251. cik_program_aspm(rdev);
  6252. cik_mc_program(rdev);
  6253. if (rdev->flags & RADEON_IS_IGP) {
  6254. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6255. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  6256. r = cik_init_microcode(rdev);
  6257. if (r) {
  6258. DRM_ERROR("Failed to load firmware!\n");
  6259. return r;
  6260. }
  6261. }
  6262. } else {
  6263. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6264. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  6265. !rdev->mc_fw) {
  6266. r = cik_init_microcode(rdev);
  6267. if (r) {
  6268. DRM_ERROR("Failed to load firmware!\n");
  6269. return r;
  6270. }
  6271. }
  6272. r = ci_mc_load_microcode(rdev);
  6273. if (r) {
  6274. DRM_ERROR("Failed to load MC firmware!\n");
  6275. return r;
  6276. }
  6277. }
  6278. r = r600_vram_scratch_init(rdev);
  6279. if (r)
  6280. return r;
  6281. r = cik_pcie_gart_enable(rdev);
  6282. if (r)
  6283. return r;
  6284. cik_gpu_init(rdev);
  6285. /* allocate rlc buffers */
  6286. if (rdev->flags & RADEON_IS_IGP) {
  6287. if (rdev->family == CHIP_KAVERI) {
  6288. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  6289. rdev->rlc.reg_list_size =
  6290. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  6291. } else {
  6292. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  6293. rdev->rlc.reg_list_size =
  6294. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  6295. }
  6296. }
  6297. rdev->rlc.cs_data = ci_cs_data;
  6298. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  6299. r = sumo_rlc_init(rdev);
  6300. if (r) {
  6301. DRM_ERROR("Failed to init rlc BOs!\n");
  6302. return r;
  6303. }
  6304. /* allocate wb buffer */
  6305. r = radeon_wb_init(rdev);
  6306. if (r)
  6307. return r;
  6308. /* allocate mec buffers */
  6309. r = cik_mec_init(rdev);
  6310. if (r) {
  6311. DRM_ERROR("Failed to init MEC BOs!\n");
  6312. return r;
  6313. }
  6314. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6315. if (r) {
  6316. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6317. return r;
  6318. }
  6319. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6320. if (r) {
  6321. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6322. return r;
  6323. }
  6324. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6325. if (r) {
  6326. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6327. return r;
  6328. }
  6329. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6330. if (r) {
  6331. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6332. return r;
  6333. }
  6334. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6335. if (r) {
  6336. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6337. return r;
  6338. }
  6339. r = uvd_v4_2_resume(rdev);
  6340. if (!r) {
  6341. r = radeon_fence_driver_start_ring(rdev,
  6342. R600_RING_TYPE_UVD_INDEX);
  6343. if (r)
  6344. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6345. }
  6346. if (r)
  6347. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6348. /* Enable IRQ */
  6349. if (!rdev->irq.installed) {
  6350. r = radeon_irq_kms_init(rdev);
  6351. if (r)
  6352. return r;
  6353. }
  6354. r = cik_irq_init(rdev);
  6355. if (r) {
  6356. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6357. radeon_irq_kms_fini(rdev);
  6358. return r;
  6359. }
  6360. cik_irq_set(rdev);
  6361. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6362. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6363. CP_RB0_RPTR, CP_RB0_WPTR,
  6364. RADEON_CP_PACKET2);
  6365. if (r)
  6366. return r;
  6367. /* set up the compute queues */
  6368. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6369. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6370. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6371. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6372. PACKET3(PACKET3_NOP, 0x3FFF));
  6373. if (r)
  6374. return r;
  6375. ring->me = 1; /* first MEC */
  6376. ring->pipe = 0; /* first pipe */
  6377. ring->queue = 0; /* first queue */
  6378. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  6379. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6380. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6381. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6382. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6383. PACKET3(PACKET3_NOP, 0x3FFF));
  6384. if (r)
  6385. return r;
  6386. /* dGPU only have 1 MEC */
  6387. ring->me = 1; /* first MEC */
  6388. ring->pipe = 0; /* first pipe */
  6389. ring->queue = 1; /* second queue */
  6390. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  6391. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6392. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6393. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  6394. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  6395. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6396. if (r)
  6397. return r;
  6398. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6399. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6400. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  6401. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  6402. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6403. if (r)
  6404. return r;
  6405. r = cik_cp_resume(rdev);
  6406. if (r)
  6407. return r;
  6408. r = cik_sdma_resume(rdev);
  6409. if (r)
  6410. return r;
  6411. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6412. if (ring->ring_size) {
  6413. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6414. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  6415. RADEON_CP_PACKET2);
  6416. if (!r)
  6417. r = uvd_v1_0_init(rdev);
  6418. if (r)
  6419. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6420. }
  6421. r = radeon_ib_pool_init(rdev);
  6422. if (r) {
  6423. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6424. return r;
  6425. }
  6426. r = radeon_vm_manager_init(rdev);
  6427. if (r) {
  6428. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6429. return r;
  6430. }
  6431. r = dce6_audio_init(rdev);
  6432. if (r)
  6433. return r;
  6434. return 0;
  6435. }
  6436. /**
  6437. * cik_resume - resume the asic to a functional state
  6438. *
  6439. * @rdev: radeon_device pointer
  6440. *
  6441. * Programs the asic to a functional state (CIK).
  6442. * Called at resume.
  6443. * Returns 0 for success, error for failure.
  6444. */
  6445. int cik_resume(struct radeon_device *rdev)
  6446. {
  6447. int r;
  6448. /* post card */
  6449. atom_asic_init(rdev->mode_info.atom_context);
  6450. /* init golden registers */
  6451. cik_init_golden_registers(rdev);
  6452. rdev->accel_working = true;
  6453. r = cik_startup(rdev);
  6454. if (r) {
  6455. DRM_ERROR("cik startup failed on resume\n");
  6456. rdev->accel_working = false;
  6457. return r;
  6458. }
  6459. return r;
  6460. }
  6461. /**
  6462. * cik_suspend - suspend the asic
  6463. *
  6464. * @rdev: radeon_device pointer
  6465. *
  6466. * Bring the chip into a state suitable for suspend (CIK).
  6467. * Called at suspend.
  6468. * Returns 0 for success.
  6469. */
  6470. int cik_suspend(struct radeon_device *rdev)
  6471. {
  6472. dce6_audio_fini(rdev);
  6473. radeon_vm_manager_fini(rdev);
  6474. cik_cp_enable(rdev, false);
  6475. cik_sdma_enable(rdev, false);
  6476. uvd_v1_0_fini(rdev);
  6477. radeon_uvd_suspend(rdev);
  6478. cik_fini_pg(rdev);
  6479. cik_fini_cg(rdev);
  6480. cik_irq_suspend(rdev);
  6481. radeon_wb_disable(rdev);
  6482. cik_pcie_gart_disable(rdev);
  6483. return 0;
  6484. }
  6485. /* Plan is to move initialization in that function and use
  6486. * helper function so that radeon_device_init pretty much
  6487. * do nothing more than calling asic specific function. This
  6488. * should also allow to remove a bunch of callback function
  6489. * like vram_info.
  6490. */
  6491. /**
  6492. * cik_init - asic specific driver and hw init
  6493. *
  6494. * @rdev: radeon_device pointer
  6495. *
  6496. * Setup asic specific driver variables and program the hw
  6497. * to a functional state (CIK).
  6498. * Called at driver startup.
  6499. * Returns 0 for success, errors for failure.
  6500. */
  6501. int cik_init(struct radeon_device *rdev)
  6502. {
  6503. struct radeon_ring *ring;
  6504. int r;
  6505. /* Read BIOS */
  6506. if (!radeon_get_bios(rdev)) {
  6507. if (ASIC_IS_AVIVO(rdev))
  6508. return -EINVAL;
  6509. }
  6510. /* Must be an ATOMBIOS */
  6511. if (!rdev->is_atom_bios) {
  6512. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6513. return -EINVAL;
  6514. }
  6515. r = radeon_atombios_init(rdev);
  6516. if (r)
  6517. return r;
  6518. /* Post card if necessary */
  6519. if (!radeon_card_posted(rdev)) {
  6520. if (!rdev->bios) {
  6521. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6522. return -EINVAL;
  6523. }
  6524. DRM_INFO("GPU not posted. posting now...\n");
  6525. atom_asic_init(rdev->mode_info.atom_context);
  6526. }
  6527. /* init golden registers */
  6528. cik_init_golden_registers(rdev);
  6529. /* Initialize scratch registers */
  6530. cik_scratch_init(rdev);
  6531. /* Initialize surface registers */
  6532. radeon_surface_init(rdev);
  6533. /* Initialize clocks */
  6534. radeon_get_clock_info(rdev->ddev);
  6535. /* Fence driver */
  6536. r = radeon_fence_driver_init(rdev);
  6537. if (r)
  6538. return r;
  6539. /* initialize memory controller */
  6540. r = cik_mc_init(rdev);
  6541. if (r)
  6542. return r;
  6543. /* Memory manager */
  6544. r = radeon_bo_init(rdev);
  6545. if (r)
  6546. return r;
  6547. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6548. ring->ring_obj = NULL;
  6549. r600_ring_init(rdev, ring, 1024 * 1024);
  6550. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6551. ring->ring_obj = NULL;
  6552. r600_ring_init(rdev, ring, 1024 * 1024);
  6553. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6554. if (r)
  6555. return r;
  6556. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6557. ring->ring_obj = NULL;
  6558. r600_ring_init(rdev, ring, 1024 * 1024);
  6559. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6560. if (r)
  6561. return r;
  6562. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6563. ring->ring_obj = NULL;
  6564. r600_ring_init(rdev, ring, 256 * 1024);
  6565. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6566. ring->ring_obj = NULL;
  6567. r600_ring_init(rdev, ring, 256 * 1024);
  6568. r = radeon_uvd_init(rdev);
  6569. if (!r) {
  6570. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6571. ring->ring_obj = NULL;
  6572. r600_ring_init(rdev, ring, 4096);
  6573. }
  6574. rdev->ih.ring_obj = NULL;
  6575. r600_ih_ring_init(rdev, 64 * 1024);
  6576. r = r600_pcie_gart_init(rdev);
  6577. if (r)
  6578. return r;
  6579. rdev->accel_working = true;
  6580. r = cik_startup(rdev);
  6581. if (r) {
  6582. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6583. cik_cp_fini(rdev);
  6584. cik_sdma_fini(rdev);
  6585. cik_irq_fini(rdev);
  6586. sumo_rlc_fini(rdev);
  6587. cik_mec_fini(rdev);
  6588. radeon_wb_fini(rdev);
  6589. radeon_ib_pool_fini(rdev);
  6590. radeon_vm_manager_fini(rdev);
  6591. radeon_irq_kms_fini(rdev);
  6592. cik_pcie_gart_fini(rdev);
  6593. rdev->accel_working = false;
  6594. }
  6595. /* Don't start up if the MC ucode is missing.
  6596. * The default clocks and voltages before the MC ucode
  6597. * is loaded are not suffient for advanced operations.
  6598. */
  6599. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  6600. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6601. return -EINVAL;
  6602. }
  6603. return 0;
  6604. }
  6605. /**
  6606. * cik_fini - asic specific driver and hw fini
  6607. *
  6608. * @rdev: radeon_device pointer
  6609. *
  6610. * Tear down the asic specific driver variables and program the hw
  6611. * to an idle state (CIK).
  6612. * Called at driver unload.
  6613. */
  6614. void cik_fini(struct radeon_device *rdev)
  6615. {
  6616. cik_cp_fini(rdev);
  6617. cik_sdma_fini(rdev);
  6618. cik_fini_pg(rdev);
  6619. cik_fini_cg(rdev);
  6620. cik_irq_fini(rdev);
  6621. sumo_rlc_fini(rdev);
  6622. cik_mec_fini(rdev);
  6623. radeon_wb_fini(rdev);
  6624. radeon_vm_manager_fini(rdev);
  6625. radeon_ib_pool_fini(rdev);
  6626. radeon_irq_kms_fini(rdev);
  6627. uvd_v1_0_fini(rdev);
  6628. radeon_uvd_fini(rdev);
  6629. cik_pcie_gart_fini(rdev);
  6630. r600_vram_scratch_fini(rdev);
  6631. radeon_gem_fini(rdev);
  6632. radeon_fence_driver_fini(rdev);
  6633. radeon_bo_fini(rdev);
  6634. radeon_atombios_fini(rdev);
  6635. kfree(rdev->bios);
  6636. rdev->bios = NULL;
  6637. }
  6638. /* display watermark setup */
  6639. /**
  6640. * dce8_line_buffer_adjust - Set up the line buffer
  6641. *
  6642. * @rdev: radeon_device pointer
  6643. * @radeon_crtc: the selected display controller
  6644. * @mode: the current display mode on the selected display
  6645. * controller
  6646. *
  6647. * Setup up the line buffer allocation for
  6648. * the selected display controller (CIK).
  6649. * Returns the line buffer size in pixels.
  6650. */
  6651. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  6652. struct radeon_crtc *radeon_crtc,
  6653. struct drm_display_mode *mode)
  6654. {
  6655. u32 tmp;
  6656. /*
  6657. * Line Buffer Setup
  6658. * There are 6 line buffers, one for each display controllers.
  6659. * There are 3 partitions per LB. Select the number of partitions
  6660. * to enable based on the display width. For display widths larger
  6661. * than 4096, you need use to use 2 display controllers and combine
  6662. * them using the stereo blender.
  6663. */
  6664. if (radeon_crtc->base.enabled && mode) {
  6665. if (mode->crtc_hdisplay < 1920)
  6666. tmp = 1;
  6667. else if (mode->crtc_hdisplay < 2560)
  6668. tmp = 2;
  6669. else if (mode->crtc_hdisplay < 4096)
  6670. tmp = 0;
  6671. else {
  6672. DRM_DEBUG_KMS("Mode too big for LB!\n");
  6673. tmp = 0;
  6674. }
  6675. } else
  6676. tmp = 1;
  6677. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  6678. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  6679. if (radeon_crtc->base.enabled && mode) {
  6680. switch (tmp) {
  6681. case 0:
  6682. default:
  6683. return 4096 * 2;
  6684. case 1:
  6685. return 1920 * 2;
  6686. case 2:
  6687. return 2560 * 2;
  6688. }
  6689. }
  6690. /* controller not enabled, so no lb used */
  6691. return 0;
  6692. }
  6693. /**
  6694. * cik_get_number_of_dram_channels - get the number of dram channels
  6695. *
  6696. * @rdev: radeon_device pointer
  6697. *
  6698. * Look up the number of video ram channels (CIK).
  6699. * Used for display watermark bandwidth calculations
  6700. * Returns the number of dram channels
  6701. */
  6702. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  6703. {
  6704. u32 tmp = RREG32(MC_SHARED_CHMAP);
  6705. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  6706. case 0:
  6707. default:
  6708. return 1;
  6709. case 1:
  6710. return 2;
  6711. case 2:
  6712. return 4;
  6713. case 3:
  6714. return 8;
  6715. case 4:
  6716. return 3;
  6717. case 5:
  6718. return 6;
  6719. case 6:
  6720. return 10;
  6721. case 7:
  6722. return 12;
  6723. case 8:
  6724. return 16;
  6725. }
  6726. }
  6727. struct dce8_wm_params {
  6728. u32 dram_channels; /* number of dram channels */
  6729. u32 yclk; /* bandwidth per dram data pin in kHz */
  6730. u32 sclk; /* engine clock in kHz */
  6731. u32 disp_clk; /* display clock in kHz */
  6732. u32 src_width; /* viewport width */
  6733. u32 active_time; /* active display time in ns */
  6734. u32 blank_time; /* blank time in ns */
  6735. bool interlaced; /* mode is interlaced */
  6736. fixed20_12 vsc; /* vertical scale ratio */
  6737. u32 num_heads; /* number of active crtcs */
  6738. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  6739. u32 lb_size; /* line buffer allocated to pipe */
  6740. u32 vtaps; /* vertical scaler taps */
  6741. };
  6742. /**
  6743. * dce8_dram_bandwidth - get the dram bandwidth
  6744. *
  6745. * @wm: watermark calculation data
  6746. *
  6747. * Calculate the raw dram bandwidth (CIK).
  6748. * Used for display watermark bandwidth calculations
  6749. * Returns the dram bandwidth in MBytes/s
  6750. */
  6751. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  6752. {
  6753. /* Calculate raw DRAM Bandwidth */
  6754. fixed20_12 dram_efficiency; /* 0.7 */
  6755. fixed20_12 yclk, dram_channels, bandwidth;
  6756. fixed20_12 a;
  6757. a.full = dfixed_const(1000);
  6758. yclk.full = dfixed_const(wm->yclk);
  6759. yclk.full = dfixed_div(yclk, a);
  6760. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6761. a.full = dfixed_const(10);
  6762. dram_efficiency.full = dfixed_const(7);
  6763. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  6764. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6765. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  6766. return dfixed_trunc(bandwidth);
  6767. }
  6768. /**
  6769. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  6770. *
  6771. * @wm: watermark calculation data
  6772. *
  6773. * Calculate the dram bandwidth used for display (CIK).
  6774. * Used for display watermark bandwidth calculations
  6775. * Returns the dram bandwidth for display in MBytes/s
  6776. */
  6777. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6778. {
  6779. /* Calculate DRAM Bandwidth and the part allocated to display. */
  6780. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  6781. fixed20_12 yclk, dram_channels, bandwidth;
  6782. fixed20_12 a;
  6783. a.full = dfixed_const(1000);
  6784. yclk.full = dfixed_const(wm->yclk);
  6785. yclk.full = dfixed_div(yclk, a);
  6786. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6787. a.full = dfixed_const(10);
  6788. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  6789. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  6790. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6791. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  6792. return dfixed_trunc(bandwidth);
  6793. }
  6794. /**
  6795. * dce8_data_return_bandwidth - get the data return bandwidth
  6796. *
  6797. * @wm: watermark calculation data
  6798. *
  6799. * Calculate the data return bandwidth used for display (CIK).
  6800. * Used for display watermark bandwidth calculations
  6801. * Returns the data return bandwidth in MBytes/s
  6802. */
  6803. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  6804. {
  6805. /* Calculate the display Data return Bandwidth */
  6806. fixed20_12 return_efficiency; /* 0.8 */
  6807. fixed20_12 sclk, bandwidth;
  6808. fixed20_12 a;
  6809. a.full = dfixed_const(1000);
  6810. sclk.full = dfixed_const(wm->sclk);
  6811. sclk.full = dfixed_div(sclk, a);
  6812. a.full = dfixed_const(10);
  6813. return_efficiency.full = dfixed_const(8);
  6814. return_efficiency.full = dfixed_div(return_efficiency, a);
  6815. a.full = dfixed_const(32);
  6816. bandwidth.full = dfixed_mul(a, sclk);
  6817. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  6818. return dfixed_trunc(bandwidth);
  6819. }
  6820. /**
  6821. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  6822. *
  6823. * @wm: watermark calculation data
  6824. *
  6825. * Calculate the dmif bandwidth used for display (CIK).
  6826. * Used for display watermark bandwidth calculations
  6827. * Returns the dmif bandwidth in MBytes/s
  6828. */
  6829. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6830. {
  6831. /* Calculate the DMIF Request Bandwidth */
  6832. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6833. fixed20_12 disp_clk, bandwidth;
  6834. fixed20_12 a, b;
  6835. a.full = dfixed_const(1000);
  6836. disp_clk.full = dfixed_const(wm->disp_clk);
  6837. disp_clk.full = dfixed_div(disp_clk, a);
  6838. a.full = dfixed_const(32);
  6839. b.full = dfixed_mul(a, disp_clk);
  6840. a.full = dfixed_const(10);
  6841. disp_clk_request_efficiency.full = dfixed_const(8);
  6842. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  6843. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  6844. return dfixed_trunc(bandwidth);
  6845. }
  6846. /**
  6847. * dce8_available_bandwidth - get the min available bandwidth
  6848. *
  6849. * @wm: watermark calculation data
  6850. *
  6851. * Calculate the min available bandwidth used for display (CIK).
  6852. * Used for display watermark bandwidth calculations
  6853. * Returns the min available bandwidth in MBytes/s
  6854. */
  6855. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  6856. {
  6857. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  6858. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  6859. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  6860. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  6861. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  6862. }
  6863. /**
  6864. * dce8_average_bandwidth - get the average available bandwidth
  6865. *
  6866. * @wm: watermark calculation data
  6867. *
  6868. * Calculate the average available bandwidth used for display (CIK).
  6869. * Used for display watermark bandwidth calculations
  6870. * Returns the average available bandwidth in MBytes/s
  6871. */
  6872. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  6873. {
  6874. /* Calculate the display mode Average Bandwidth
  6875. * DisplayMode should contain the source and destination dimensions,
  6876. * timing, etc.
  6877. */
  6878. fixed20_12 bpp;
  6879. fixed20_12 line_time;
  6880. fixed20_12 src_width;
  6881. fixed20_12 bandwidth;
  6882. fixed20_12 a;
  6883. a.full = dfixed_const(1000);
  6884. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  6885. line_time.full = dfixed_div(line_time, a);
  6886. bpp.full = dfixed_const(wm->bytes_per_pixel);
  6887. src_width.full = dfixed_const(wm->src_width);
  6888. bandwidth.full = dfixed_mul(src_width, bpp);
  6889. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  6890. bandwidth.full = dfixed_div(bandwidth, line_time);
  6891. return dfixed_trunc(bandwidth);
  6892. }
  6893. /**
  6894. * dce8_latency_watermark - get the latency watermark
  6895. *
  6896. * @wm: watermark calculation data
  6897. *
  6898. * Calculate the latency watermark (CIK).
  6899. * Used for display watermark bandwidth calculations
  6900. * Returns the latency watermark in ns
  6901. */
  6902. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  6903. {
  6904. /* First calculate the latency in ns */
  6905. u32 mc_latency = 2000; /* 2000 ns. */
  6906. u32 available_bandwidth = dce8_available_bandwidth(wm);
  6907. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  6908. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  6909. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  6910. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  6911. (wm->num_heads * cursor_line_pair_return_time);
  6912. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  6913. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  6914. u32 tmp, dmif_size = 12288;
  6915. fixed20_12 a, b, c;
  6916. if (wm->num_heads == 0)
  6917. return 0;
  6918. a.full = dfixed_const(2);
  6919. b.full = dfixed_const(1);
  6920. if ((wm->vsc.full > a.full) ||
  6921. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  6922. (wm->vtaps >= 5) ||
  6923. ((wm->vsc.full >= a.full) && wm->interlaced))
  6924. max_src_lines_per_dst_line = 4;
  6925. else
  6926. max_src_lines_per_dst_line = 2;
  6927. a.full = dfixed_const(available_bandwidth);
  6928. b.full = dfixed_const(wm->num_heads);
  6929. a.full = dfixed_div(a, b);
  6930. b.full = dfixed_const(mc_latency + 512);
  6931. c.full = dfixed_const(wm->disp_clk);
  6932. b.full = dfixed_div(b, c);
  6933. c.full = dfixed_const(dmif_size);
  6934. b.full = dfixed_div(c, b);
  6935. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  6936. b.full = dfixed_const(1000);
  6937. c.full = dfixed_const(wm->disp_clk);
  6938. b.full = dfixed_div(c, b);
  6939. c.full = dfixed_const(wm->bytes_per_pixel);
  6940. b.full = dfixed_mul(b, c);
  6941. lb_fill_bw = min(tmp, dfixed_trunc(b));
  6942. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  6943. b.full = dfixed_const(1000);
  6944. c.full = dfixed_const(lb_fill_bw);
  6945. b.full = dfixed_div(c, b);
  6946. a.full = dfixed_div(a, b);
  6947. line_fill_time = dfixed_trunc(a);
  6948. if (line_fill_time < wm->active_time)
  6949. return latency;
  6950. else
  6951. return latency + (line_fill_time - wm->active_time);
  6952. }
  6953. /**
  6954. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  6955. * average and available dram bandwidth
  6956. *
  6957. * @wm: watermark calculation data
  6958. *
  6959. * Check if the display average bandwidth fits in the display
  6960. * dram bandwidth (CIK).
  6961. * Used for display watermark bandwidth calculations
  6962. * Returns true if the display fits, false if not.
  6963. */
  6964. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6965. {
  6966. if (dce8_average_bandwidth(wm) <=
  6967. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  6968. return true;
  6969. else
  6970. return false;
  6971. }
  6972. /**
  6973. * dce8_average_bandwidth_vs_available_bandwidth - check
  6974. * average and available bandwidth
  6975. *
  6976. * @wm: watermark calculation data
  6977. *
  6978. * Check if the display average bandwidth fits in the display
  6979. * available bandwidth (CIK).
  6980. * Used for display watermark bandwidth calculations
  6981. * Returns true if the display fits, false if not.
  6982. */
  6983. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  6984. {
  6985. if (dce8_average_bandwidth(wm) <=
  6986. (dce8_available_bandwidth(wm) / wm->num_heads))
  6987. return true;
  6988. else
  6989. return false;
  6990. }
  6991. /**
  6992. * dce8_check_latency_hiding - check latency hiding
  6993. *
  6994. * @wm: watermark calculation data
  6995. *
  6996. * Check latency hiding (CIK).
  6997. * Used for display watermark bandwidth calculations
  6998. * Returns true if the display fits, false if not.
  6999. */
  7000. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7001. {
  7002. u32 lb_partitions = wm->lb_size / wm->src_width;
  7003. u32 line_time = wm->active_time + wm->blank_time;
  7004. u32 latency_tolerant_lines;
  7005. u32 latency_hiding;
  7006. fixed20_12 a;
  7007. a.full = dfixed_const(1);
  7008. if (wm->vsc.full > a.full)
  7009. latency_tolerant_lines = 1;
  7010. else {
  7011. if (lb_partitions <= (wm->vtaps + 1))
  7012. latency_tolerant_lines = 1;
  7013. else
  7014. latency_tolerant_lines = 2;
  7015. }
  7016. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7017. if (dce8_latency_watermark(wm) <= latency_hiding)
  7018. return true;
  7019. else
  7020. return false;
  7021. }
  7022. /**
  7023. * dce8_program_watermarks - program display watermarks
  7024. *
  7025. * @rdev: radeon_device pointer
  7026. * @radeon_crtc: the selected display controller
  7027. * @lb_size: line buffer size
  7028. * @num_heads: number of display controllers in use
  7029. *
  7030. * Calculate and program the display watermarks for the
  7031. * selected display controller (CIK).
  7032. */
  7033. static void dce8_program_watermarks(struct radeon_device *rdev,
  7034. struct radeon_crtc *radeon_crtc,
  7035. u32 lb_size, u32 num_heads)
  7036. {
  7037. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7038. struct dce8_wm_params wm_low, wm_high;
  7039. u32 pixel_period;
  7040. u32 line_time = 0;
  7041. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7042. u32 tmp, wm_mask;
  7043. if (radeon_crtc->base.enabled && num_heads && mode) {
  7044. pixel_period = 1000000 / (u32)mode->clock;
  7045. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7046. /* watermark for high clocks */
  7047. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7048. rdev->pm.dpm_enabled) {
  7049. wm_high.yclk =
  7050. radeon_dpm_get_mclk(rdev, false) * 10;
  7051. wm_high.sclk =
  7052. radeon_dpm_get_sclk(rdev, false) * 10;
  7053. } else {
  7054. wm_high.yclk = rdev->pm.current_mclk * 10;
  7055. wm_high.sclk = rdev->pm.current_sclk * 10;
  7056. }
  7057. wm_high.disp_clk = mode->clock;
  7058. wm_high.src_width = mode->crtc_hdisplay;
  7059. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7060. wm_high.blank_time = line_time - wm_high.active_time;
  7061. wm_high.interlaced = false;
  7062. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7063. wm_high.interlaced = true;
  7064. wm_high.vsc = radeon_crtc->vsc;
  7065. wm_high.vtaps = 1;
  7066. if (radeon_crtc->rmx_type != RMX_OFF)
  7067. wm_high.vtaps = 2;
  7068. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7069. wm_high.lb_size = lb_size;
  7070. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7071. wm_high.num_heads = num_heads;
  7072. /* set for high clocks */
  7073. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7074. /* possibly force display priority to high */
  7075. /* should really do this at mode validation time... */
  7076. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7077. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7078. !dce8_check_latency_hiding(&wm_high) ||
  7079. (rdev->disp_priority == 2)) {
  7080. DRM_DEBUG_KMS("force priority to high\n");
  7081. }
  7082. /* watermark for low clocks */
  7083. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7084. rdev->pm.dpm_enabled) {
  7085. wm_low.yclk =
  7086. radeon_dpm_get_mclk(rdev, true) * 10;
  7087. wm_low.sclk =
  7088. radeon_dpm_get_sclk(rdev, true) * 10;
  7089. } else {
  7090. wm_low.yclk = rdev->pm.current_mclk * 10;
  7091. wm_low.sclk = rdev->pm.current_sclk * 10;
  7092. }
  7093. wm_low.disp_clk = mode->clock;
  7094. wm_low.src_width = mode->crtc_hdisplay;
  7095. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  7096. wm_low.blank_time = line_time - wm_low.active_time;
  7097. wm_low.interlaced = false;
  7098. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7099. wm_low.interlaced = true;
  7100. wm_low.vsc = radeon_crtc->vsc;
  7101. wm_low.vtaps = 1;
  7102. if (radeon_crtc->rmx_type != RMX_OFF)
  7103. wm_low.vtaps = 2;
  7104. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7105. wm_low.lb_size = lb_size;
  7106. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  7107. wm_low.num_heads = num_heads;
  7108. /* set for low clocks */
  7109. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  7110. /* possibly force display priority to high */
  7111. /* should really do this at mode validation time... */
  7112. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  7113. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  7114. !dce8_check_latency_hiding(&wm_low) ||
  7115. (rdev->disp_priority == 2)) {
  7116. DRM_DEBUG_KMS("force priority to high\n");
  7117. }
  7118. }
  7119. /* select wm A */
  7120. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7121. tmp = wm_mask;
  7122. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7123. tmp |= LATENCY_WATERMARK_MASK(1);
  7124. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7125. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7126. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  7127. LATENCY_HIGH_WATERMARK(line_time)));
  7128. /* select wm B */
  7129. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7130. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7131. tmp |= LATENCY_WATERMARK_MASK(2);
  7132. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7133. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7134. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  7135. LATENCY_HIGH_WATERMARK(line_time)));
  7136. /* restore original selection */
  7137. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  7138. /* save values for DPM */
  7139. radeon_crtc->line_time = line_time;
  7140. radeon_crtc->wm_high = latency_watermark_a;
  7141. radeon_crtc->wm_low = latency_watermark_b;
  7142. }
  7143. /**
  7144. * dce8_bandwidth_update - program display watermarks
  7145. *
  7146. * @rdev: radeon_device pointer
  7147. *
  7148. * Calculate and program the display watermarks and line
  7149. * buffer allocation (CIK).
  7150. */
  7151. void dce8_bandwidth_update(struct radeon_device *rdev)
  7152. {
  7153. struct drm_display_mode *mode = NULL;
  7154. u32 num_heads = 0, lb_size;
  7155. int i;
  7156. radeon_update_display_priority(rdev);
  7157. for (i = 0; i < rdev->num_crtc; i++) {
  7158. if (rdev->mode_info.crtcs[i]->base.enabled)
  7159. num_heads++;
  7160. }
  7161. for (i = 0; i < rdev->num_crtc; i++) {
  7162. mode = &rdev->mode_info.crtcs[i]->base.mode;
  7163. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  7164. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  7165. }
  7166. }
  7167. /**
  7168. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  7169. *
  7170. * @rdev: radeon_device pointer
  7171. *
  7172. * Fetches a GPU clock counter snapshot (SI).
  7173. * Returns the 64 bit clock counter snapshot.
  7174. */
  7175. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  7176. {
  7177. uint64_t clock;
  7178. mutex_lock(&rdev->gpu_clock_mutex);
  7179. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  7180. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  7181. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  7182. mutex_unlock(&rdev->gpu_clock_mutex);
  7183. return clock;
  7184. }
  7185. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  7186. u32 cntl_reg, u32 status_reg)
  7187. {
  7188. int r, i;
  7189. struct atom_clock_dividers dividers;
  7190. uint32_t tmp;
  7191. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  7192. clock, false, &dividers);
  7193. if (r)
  7194. return r;
  7195. tmp = RREG32_SMC(cntl_reg);
  7196. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  7197. tmp |= dividers.post_divider;
  7198. WREG32_SMC(cntl_reg, tmp);
  7199. for (i = 0; i < 100; i++) {
  7200. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  7201. break;
  7202. mdelay(10);
  7203. }
  7204. if (i == 100)
  7205. return -ETIMEDOUT;
  7206. return 0;
  7207. }
  7208. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  7209. {
  7210. int r = 0;
  7211. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  7212. if (r)
  7213. return r;
  7214. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  7215. return r;
  7216. }
  7217. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  7218. {
  7219. struct pci_dev *root = rdev->pdev->bus->self;
  7220. int bridge_pos, gpu_pos;
  7221. u32 speed_cntl, mask, current_data_rate;
  7222. int ret, i;
  7223. u16 tmp16;
  7224. if (radeon_pcie_gen2 == 0)
  7225. return;
  7226. if (rdev->flags & RADEON_IS_IGP)
  7227. return;
  7228. if (!(rdev->flags & RADEON_IS_PCIE))
  7229. return;
  7230. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  7231. if (ret != 0)
  7232. return;
  7233. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  7234. return;
  7235. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7236. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  7237. LC_CURRENT_DATA_RATE_SHIFT;
  7238. if (mask & DRM_PCIE_SPEED_80) {
  7239. if (current_data_rate == 2) {
  7240. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  7241. return;
  7242. }
  7243. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  7244. } else if (mask & DRM_PCIE_SPEED_50) {
  7245. if (current_data_rate == 1) {
  7246. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  7247. return;
  7248. }
  7249. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  7250. }
  7251. bridge_pos = pci_pcie_cap(root);
  7252. if (!bridge_pos)
  7253. return;
  7254. gpu_pos = pci_pcie_cap(rdev->pdev);
  7255. if (!gpu_pos)
  7256. return;
  7257. if (mask & DRM_PCIE_SPEED_80) {
  7258. /* re-try equalization if gen3 is not already enabled */
  7259. if (current_data_rate != 2) {
  7260. u16 bridge_cfg, gpu_cfg;
  7261. u16 bridge_cfg2, gpu_cfg2;
  7262. u32 max_lw, current_lw, tmp;
  7263. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7264. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7265. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  7266. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7267. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  7268. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7269. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7270. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  7271. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  7272. if (current_lw < max_lw) {
  7273. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7274. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  7275. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  7276. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  7277. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  7278. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  7279. }
  7280. }
  7281. for (i = 0; i < 10; i++) {
  7282. /* check status */
  7283. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  7284. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  7285. break;
  7286. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7287. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7288. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  7289. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  7290. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7291. tmp |= LC_SET_QUIESCE;
  7292. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7293. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7294. tmp |= LC_REDO_EQ;
  7295. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7296. mdelay(100);
  7297. /* linkctl */
  7298. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  7299. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7300. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  7301. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7302. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  7303. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7304. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  7305. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7306. /* linkctl2 */
  7307. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  7308. tmp16 &= ~((1 << 4) | (7 << 9));
  7309. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  7310. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  7311. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7312. tmp16 &= ~((1 << 4) | (7 << 9));
  7313. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  7314. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7315. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7316. tmp &= ~LC_SET_QUIESCE;
  7317. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7318. }
  7319. }
  7320. }
  7321. /* set the link speed */
  7322. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  7323. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  7324. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7325. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7326. tmp16 &= ~0xf;
  7327. if (mask & DRM_PCIE_SPEED_80)
  7328. tmp16 |= 3; /* gen3 */
  7329. else if (mask & DRM_PCIE_SPEED_50)
  7330. tmp16 |= 2; /* gen2 */
  7331. else
  7332. tmp16 |= 1; /* gen1 */
  7333. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7334. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7335. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  7336. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7337. for (i = 0; i < rdev->usec_timeout; i++) {
  7338. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7339. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  7340. break;
  7341. udelay(1);
  7342. }
  7343. }
  7344. static void cik_program_aspm(struct radeon_device *rdev)
  7345. {
  7346. u32 data, orig;
  7347. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  7348. bool disable_clkreq = false;
  7349. if (radeon_aspm == 0)
  7350. return;
  7351. /* XXX double check IGPs */
  7352. if (rdev->flags & RADEON_IS_IGP)
  7353. return;
  7354. if (!(rdev->flags & RADEON_IS_PCIE))
  7355. return;
  7356. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7357. data &= ~LC_XMIT_N_FTS_MASK;
  7358. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  7359. if (orig != data)
  7360. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  7361. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  7362. data |= LC_GO_TO_RECOVERY;
  7363. if (orig != data)
  7364. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  7365. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  7366. data |= P_IGNORE_EDB_ERR;
  7367. if (orig != data)
  7368. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  7369. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7370. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  7371. data |= LC_PMI_TO_L1_DIS;
  7372. if (!disable_l0s)
  7373. data |= LC_L0S_INACTIVITY(7);
  7374. if (!disable_l1) {
  7375. data |= LC_L1_INACTIVITY(7);
  7376. data &= ~LC_PMI_TO_L1_DIS;
  7377. if (orig != data)
  7378. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7379. if (!disable_plloff_in_l1) {
  7380. bool clk_req_support;
  7381. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  7382. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7383. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7384. if (orig != data)
  7385. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  7386. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  7387. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7388. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7389. if (orig != data)
  7390. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  7391. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  7392. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7393. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7394. if (orig != data)
  7395. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  7396. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  7397. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7398. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7399. if (orig != data)
  7400. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  7401. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7402. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  7403. data |= LC_DYN_LANES_PWR_STATE(3);
  7404. if (orig != data)
  7405. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  7406. if (!disable_clkreq) {
  7407. struct pci_dev *root = rdev->pdev->bus->self;
  7408. u32 lnkcap;
  7409. clk_req_support = false;
  7410. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  7411. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  7412. clk_req_support = true;
  7413. } else {
  7414. clk_req_support = false;
  7415. }
  7416. if (clk_req_support) {
  7417. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  7418. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  7419. if (orig != data)
  7420. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  7421. orig = data = RREG32_SMC(THM_CLK_CNTL);
  7422. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  7423. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  7424. if (orig != data)
  7425. WREG32_SMC(THM_CLK_CNTL, data);
  7426. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  7427. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  7428. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  7429. if (orig != data)
  7430. WREG32_SMC(MISC_CLK_CTRL, data);
  7431. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  7432. data &= ~BCLK_AS_XCLK;
  7433. if (orig != data)
  7434. WREG32_SMC(CG_CLKPIN_CNTL, data);
  7435. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  7436. data &= ~FORCE_BIF_REFCLK_EN;
  7437. if (orig != data)
  7438. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  7439. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  7440. data &= ~MPLL_CLKOUT_SEL_MASK;
  7441. data |= MPLL_CLKOUT_SEL(4);
  7442. if (orig != data)
  7443. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  7444. }
  7445. }
  7446. } else {
  7447. if (orig != data)
  7448. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7449. }
  7450. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  7451. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  7452. if (orig != data)
  7453. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  7454. if (!disable_l0s) {
  7455. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7456. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  7457. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7458. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  7459. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7460. data &= ~LC_L0S_INACTIVITY_MASK;
  7461. if (orig != data)
  7462. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7463. }
  7464. }
  7465. }
  7466. }