spi.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * Copyright (C) 2005 David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_SPI_H
  19. #define __LINUX_SPI_H
  20. /*
  21. * INTERFACES between SPI master-side drivers and SPI infrastructure.
  22. * (There's no SPI slave support for Linux yet...)
  23. */
  24. extern struct bus_type spi_bus_type;
  25. /**
  26. * struct spi_device - Master side proxy for an SPI slave device
  27. * @dev: Driver model representation of the device.
  28. * @master: SPI controller used with the device.
  29. * @max_speed_hz: Maximum clock rate to be used with this chip
  30. * (on this board); may be changed by the device's driver.
  31. * The spi_transfer.speed_hz can override this for each transfer.
  32. * @chip-select: Chipselect, distinguishing chips handled by "master".
  33. * @mode: The spi mode defines how data is clocked out and in.
  34. * This may be changed by the device's driver.
  35. * The "active low" default for chipselect mode can be overridden,
  36. * as can the "MSB first" default for each word in a transfer.
  37. * @bits_per_word: Data transfers involve one or more words; word sizes
  38. * like eight or 12 bits are common. In-memory wordsizes are
  39. * powers of two bytes (e.g. 20 bit samples use 32 bits).
  40. * This may be changed by the device's driver, or left at the
  41. * default (0) indicating protocol words are eight bit bytes.
  42. * The spi_transfer.bits_per_word can override this for each transfer.
  43. * @irq: Negative, or the number passed to request_irq() to receive
  44. * interrupts from this device.
  45. * @controller_state: Controller's runtime state
  46. * @controller_data: Board-specific definitions for controller, such as
  47. * FIFO initialization parameters; from board_info.controller_data
  48. *
  49. * An spi_device is used to interchange data between an SPI slave
  50. * (usually a discrete chip) and CPU memory.
  51. *
  52. * In "dev", the platform_data is used to hold information about this
  53. * device that's meaningful to the device's protocol driver, but not
  54. * to its controller. One example might be an identifier for a chip
  55. * variant with slightly different functionality.
  56. */
  57. struct spi_device {
  58. struct device dev;
  59. struct spi_master *master;
  60. u32 max_speed_hz;
  61. u8 chip_select;
  62. u8 mode;
  63. #define SPI_CPHA 0x01 /* clock phase */
  64. #define SPI_CPOL 0x02 /* clock polarity */
  65. #define SPI_MODE_0 (0|0) /* (original MicroWire) */
  66. #define SPI_MODE_1 (0|SPI_CPHA)
  67. #define SPI_MODE_2 (SPI_CPOL|0)
  68. #define SPI_MODE_3 (SPI_CPOL|SPI_CPHA)
  69. #define SPI_CS_HIGH 0x04 /* chipselect active high? */
  70. #define SPI_LSB_FIRST 0x08 /* per-word bits-on-wire */
  71. u8 bits_per_word;
  72. int irq;
  73. void *controller_state;
  74. void *controller_data;
  75. const char *modalias;
  76. // likely need more hooks for more protocol options affecting how
  77. // the controller talks to each chip, like:
  78. // - memory packing (12 bit samples into low bits, others zeroed)
  79. // - priority
  80. // - drop chipselect after each word
  81. // - chipselect delays
  82. // - ...
  83. };
  84. static inline struct spi_device *to_spi_device(struct device *dev)
  85. {
  86. return dev ? container_of(dev, struct spi_device, dev) : NULL;
  87. }
  88. /* most drivers won't need to care about device refcounting */
  89. static inline struct spi_device *spi_dev_get(struct spi_device *spi)
  90. {
  91. return (spi && get_device(&spi->dev)) ? spi : NULL;
  92. }
  93. static inline void spi_dev_put(struct spi_device *spi)
  94. {
  95. if (spi)
  96. put_device(&spi->dev);
  97. }
  98. /* ctldata is for the bus_master driver's runtime state */
  99. static inline void *spi_get_ctldata(struct spi_device *spi)
  100. {
  101. return spi->controller_state;
  102. }
  103. static inline void spi_set_ctldata(struct spi_device *spi, void *state)
  104. {
  105. spi->controller_state = state;
  106. }
  107. /* device driver data */
  108. static inline void spi_set_drvdata(struct spi_device *spi, void *data)
  109. {
  110. dev_set_drvdata(&spi->dev, data);
  111. }
  112. static inline void *spi_get_drvdata(struct spi_device *spi)
  113. {
  114. return dev_get_drvdata(&spi->dev);
  115. }
  116. struct spi_message;
  117. struct spi_driver {
  118. int (*probe)(struct spi_device *spi);
  119. int (*remove)(struct spi_device *spi);
  120. void (*shutdown)(struct spi_device *spi);
  121. int (*suspend)(struct spi_device *spi, pm_message_t mesg);
  122. int (*resume)(struct spi_device *spi);
  123. struct device_driver driver;
  124. };
  125. static inline struct spi_driver *to_spi_driver(struct device_driver *drv)
  126. {
  127. return drv ? container_of(drv, struct spi_driver, driver) : NULL;
  128. }
  129. extern int spi_register_driver(struct spi_driver *sdrv);
  130. static inline void spi_unregister_driver(struct spi_driver *sdrv)
  131. {
  132. if (sdrv)
  133. driver_unregister(&sdrv->driver);
  134. }
  135. /**
  136. * struct spi_master - interface to SPI master controller
  137. * @cdev: class interface to this driver
  138. * @bus_num: board-specific (and often SOC-specific) identifier for a
  139. * given SPI controller.
  140. * @num_chipselect: chipselects are used to distinguish individual
  141. * SPI slaves, and are numbered from zero to num_chipselects.
  142. * each slave has a chipselect signal, but it's common that not
  143. * every chipselect is connected to a slave.
  144. * @setup: updates the device mode and clocking records used by a
  145. * device's SPI controller; protocol code may call this.
  146. * @transfer: adds a message to the controller's transfer queue.
  147. * @cleanup: frees controller-specific state
  148. *
  149. * Each SPI master controller can communicate with one or more spi_device
  150. * children. These make a small bus, sharing MOSI, MISO and SCK signals
  151. * but not chip select signals. Each device may be configured to use a
  152. * different clock rate, since those shared signals are ignored unless
  153. * the chip is selected.
  154. *
  155. * The driver for an SPI controller manages access to those devices through
  156. * a queue of spi_message transactions, copyin data between CPU memory and
  157. * an SPI slave device). For each such message it queues, it calls the
  158. * message's completion function when the transaction completes.
  159. */
  160. struct spi_master {
  161. struct class_device cdev;
  162. /* other than negative (== assign one dynamically), bus_num is fully
  163. * board-specific. usually that simplifies to being SOC-specific.
  164. * example: one SOC has three SPI controllers, numbered 0..2,
  165. * and one board's schematics might show it using SPI-2. software
  166. * would normally use bus_num=2 for that controller.
  167. */
  168. s16 bus_num;
  169. /* chipselects will be integral to many controllers; some others
  170. * might use board-specific GPIOs.
  171. */
  172. u16 num_chipselect;
  173. /* setup mode and clock, etc (spi driver may call many times) */
  174. int (*setup)(struct spi_device *spi);
  175. /* bidirectional bulk transfers
  176. *
  177. * + The transfer() method may not sleep; its main role is
  178. * just to add the message to the queue.
  179. * + For now there's no remove-from-queue operation, or
  180. * any other request management
  181. * + To a given spi_device, message queueing is pure fifo
  182. *
  183. * + The master's main job is to process its message queue,
  184. * selecting a chip then transferring data
  185. * + If there are multiple spi_device children, the i/o queue
  186. * arbitration algorithm is unspecified (round robin, fifo,
  187. * priority, reservations, preemption, etc)
  188. *
  189. * + Chipselect stays active during the entire message
  190. * (unless modified by spi_transfer.cs_change != 0).
  191. * + The message transfers use clock and SPI mode parameters
  192. * previously established by setup() for this device
  193. */
  194. int (*transfer)(struct spi_device *spi,
  195. struct spi_message *mesg);
  196. /* called on release() to free memory provided by spi_master */
  197. void (*cleanup)(const struct spi_device *spi);
  198. };
  199. static inline void *spi_master_get_devdata(struct spi_master *master)
  200. {
  201. return class_get_devdata(&master->cdev);
  202. }
  203. static inline void spi_master_set_devdata(struct spi_master *master, void *data)
  204. {
  205. class_set_devdata(&master->cdev, data);
  206. }
  207. static inline struct spi_master *spi_master_get(struct spi_master *master)
  208. {
  209. if (!master || !class_device_get(&master->cdev))
  210. return NULL;
  211. return master;
  212. }
  213. static inline void spi_master_put(struct spi_master *master)
  214. {
  215. if (master)
  216. class_device_put(&master->cdev);
  217. }
  218. /* the spi driver core manages memory for the spi_master classdev */
  219. extern struct spi_master *
  220. spi_alloc_master(struct device *host, unsigned size);
  221. extern int spi_register_master(struct spi_master *master);
  222. extern void spi_unregister_master(struct spi_master *master);
  223. extern struct spi_master *spi_busnum_to_master(u16 busnum);
  224. /*---------------------------------------------------------------------------*/
  225. /*
  226. * I/O INTERFACE between SPI controller and protocol drivers
  227. *
  228. * Protocol drivers use a queue of spi_messages, each transferring data
  229. * between the controller and memory buffers.
  230. *
  231. * The spi_messages themselves consist of a series of read+write transfer
  232. * segments. Those segments always read the same number of bits as they
  233. * write; but one or the other is easily ignored by passing a null buffer
  234. * pointer. (This is unlike most types of I/O API, because SPI hardware
  235. * is full duplex.)
  236. *
  237. * NOTE: Allocation of spi_transfer and spi_message memory is entirely
  238. * up to the protocol driver, which guarantees the integrity of both (as
  239. * well as the data buffers) for as long as the message is queued.
  240. */
  241. /**
  242. * struct spi_transfer - a read/write buffer pair
  243. * @tx_buf: data to be written (dma-safe memory), or NULL
  244. * @rx_buf: data to be read (dma-safe memory), or NULL
  245. * @tx_dma: DMA address of tx_buf, if spi_message.is_dma_mapped
  246. * @rx_dma: DMA address of rx_buf, if spi_message.is_dma_mapped
  247. * @len: size of rx and tx buffers (in bytes)
  248. * @speed_hz: Select a speed other then the device default for this
  249. * transfer. If 0 the default (from spi_device) is used.
  250. * @bits_per_word: select a bits_per_word other then the device default
  251. * for this transfer. If 0 the default (from spi_device) is used.
  252. * @cs_change: affects chipselect after this transfer completes
  253. * @delay_usecs: microseconds to delay after this transfer before
  254. * (optionally) changing the chipselect status, then starting
  255. * the next transfer or completing this spi_message.
  256. * @transfer_list: transfers are sequenced through spi_message.transfers
  257. *
  258. * SPI transfers always write the same number of bytes as they read.
  259. * Protocol drivers should always provide rx_buf and/or tx_buf.
  260. * In some cases, they may also want to provide DMA addresses for
  261. * the data being transferred; that may reduce overhead, when the
  262. * underlying driver uses dma.
  263. *
  264. * If the transmit buffer is null, zeroes will be shifted out
  265. * while filling rx_buf. If the receive buffer is null, the data
  266. * shifted in will be discarded. Only "len" bytes shift out (or in).
  267. * It's an error to try to shift out a partial word. (For example, by
  268. * shifting out three bytes with word size of sixteen or twenty bits;
  269. * the former uses two bytes per word, the latter uses four bytes.)
  270. *
  271. * All SPI transfers start with the relevant chipselect active. Normally
  272. * it stays selected until after the last transfer in a message. Drivers
  273. * can affect the chipselect signal using cs_change:
  274. *
  275. * (i) If the transfer isn't the last one in the message, this flag is
  276. * used to make the chipselect briefly go inactive in the middle of the
  277. * message. Toggling chipselect in this way may be needed to terminate
  278. * a chip command, letting a single spi_message perform all of group of
  279. * chip transactions together.
  280. *
  281. * (ii) When the transfer is the last one in the message, the chip may
  282. * stay selected until the next transfer. This is purely a performance
  283. * hint; the controller driver may need to select a different device
  284. * for the next message.
  285. *
  286. * The code that submits an spi_message (and its spi_transfers)
  287. * to the lower layers is responsible for managing its memory.
  288. * Zero-initialize every field you don't set up explicitly, to
  289. * insulate against future API updates. After you submit a message
  290. * and its transfers, ignore them until its completion callback.
  291. */
  292. struct spi_transfer {
  293. /* it's ok if tx_buf == rx_buf (right?)
  294. * for MicroWire, one buffer must be null
  295. * buffers must work with dma_*map_single() calls, unless
  296. * spi_message.is_dma_mapped reports a pre-existing mapping
  297. */
  298. const void *tx_buf;
  299. void *rx_buf;
  300. unsigned len;
  301. dma_addr_t tx_dma;
  302. dma_addr_t rx_dma;
  303. unsigned cs_change:1;
  304. u8 bits_per_word;
  305. u16 delay_usecs;
  306. u32 speed_hz;
  307. struct list_head transfer_list;
  308. };
  309. /**
  310. * struct spi_message - one multi-segment SPI transaction
  311. * @transfers: list of transfer segments in this transaction
  312. * @spi: SPI device to which the transaction is queued
  313. * @is_dma_mapped: if true, the caller provided both dma and cpu virtual
  314. * addresses for each transfer buffer
  315. * @complete: called to report transaction completions
  316. * @context: the argument to complete() when it's called
  317. * @actual_length: the total number of bytes that were transferred in all
  318. * successful segments
  319. * @status: zero for success, else negative errno
  320. * @queue: for use by whichever driver currently owns the message
  321. * @state: for use by whichever driver currently owns the message
  322. *
  323. * An spi_message is used to execute an atomic sequence of data transfers,
  324. * each represented by a struct spi_transfer. The sequence is "atomic"
  325. * in the sense that no other spi_message may use that SPI bus until that
  326. * sequence completes. On some systems, many such sequences can execute as
  327. * as single programmed DMA transfer. On all systems, these messages are
  328. * queued, and might complete after transactions to other devices. Messages
  329. * sent to a given spi_device are alway executed in FIFO order.
  330. *
  331. * The code that submits an spi_message (and its spi_transfers)
  332. * to the lower layers is responsible for managing its memory.
  333. * Zero-initialize every field you don't set up explicitly, to
  334. * insulate against future API updates. After you submit a message
  335. * and its transfers, ignore them until its completion callback.
  336. */
  337. struct spi_message {
  338. struct list_head transfers;
  339. struct spi_device *spi;
  340. unsigned is_dma_mapped:1;
  341. /* REVISIT: we might want a flag affecting the behavior of the
  342. * last transfer ... allowing things like "read 16 bit length L"
  343. * immediately followed by "read L bytes". Basically imposing
  344. * a specific message scheduling algorithm.
  345. *
  346. * Some controller drivers (message-at-a-time queue processing)
  347. * could provide that as their default scheduling algorithm. But
  348. * others (with multi-message pipelines) could need a flag to
  349. * tell them about such special cases.
  350. */
  351. /* completion is reported through a callback */
  352. void (*complete)(void *context);
  353. void *context;
  354. unsigned actual_length;
  355. int status;
  356. /* for optional use by whatever driver currently owns the
  357. * spi_message ... between calls to spi_async and then later
  358. * complete(), that's the spi_master controller driver.
  359. */
  360. struct list_head queue;
  361. void *state;
  362. };
  363. static inline void spi_message_init(struct spi_message *m)
  364. {
  365. memset(m, 0, sizeof *m);
  366. INIT_LIST_HEAD(&m->transfers);
  367. }
  368. static inline void
  369. spi_message_add_tail(struct spi_transfer *t, struct spi_message *m)
  370. {
  371. list_add_tail(&t->transfer_list, &m->transfers);
  372. }
  373. static inline void
  374. spi_transfer_del(struct spi_transfer *t)
  375. {
  376. list_del(&t->transfer_list);
  377. }
  378. /* It's fine to embed message and transaction structures in other data
  379. * structures so long as you don't free them while they're in use.
  380. */
  381. static inline struct spi_message *spi_message_alloc(unsigned ntrans, gfp_t flags)
  382. {
  383. struct spi_message *m;
  384. m = kzalloc(sizeof(struct spi_message)
  385. + ntrans * sizeof(struct spi_transfer),
  386. flags);
  387. if (m) {
  388. int i;
  389. struct spi_transfer *t = (struct spi_transfer *)(m + 1);
  390. INIT_LIST_HEAD(&m->transfers);
  391. for (i = 0; i < ntrans; i++, t++)
  392. spi_message_add_tail(t, m);
  393. }
  394. return m;
  395. }
  396. static inline void spi_message_free(struct spi_message *m)
  397. {
  398. kfree(m);
  399. }
  400. /**
  401. * spi_setup -- setup SPI mode and clock rate
  402. * @spi: the device whose settings are being modified
  403. *
  404. * SPI protocol drivers may need to update the transfer mode if the
  405. * device doesn't work with the mode 0 default. They may likewise need
  406. * to update clock rates or word sizes from initial values. This function
  407. * changes those settings, and must be called from a context that can sleep.
  408. * The changes take effect the next time the device is selected and data
  409. * is transferred to or from it.
  410. */
  411. static inline int
  412. spi_setup(struct spi_device *spi)
  413. {
  414. return spi->master->setup(spi);
  415. }
  416. /**
  417. * spi_async -- asynchronous SPI transfer
  418. * @spi: device with which data will be exchanged
  419. * @message: describes the data transfers, including completion callback
  420. *
  421. * This call may be used in_irq and other contexts which can't sleep,
  422. * as well as from task contexts which can sleep.
  423. *
  424. * The completion callback is invoked in a context which can't sleep.
  425. * Before that invocation, the value of message->status is undefined.
  426. * When the callback is issued, message->status holds either zero (to
  427. * indicate complete success) or a negative error code. After that
  428. * callback returns, the driver which issued the transfer request may
  429. * deallocate the associated memory; it's no longer in use by any SPI
  430. * core or controller driver code.
  431. *
  432. * Note that although all messages to a spi_device are handled in
  433. * FIFO order, messages may go to different devices in other orders.
  434. * Some device might be higher priority, or have various "hard" access
  435. * time requirements, for example.
  436. *
  437. * On detection of any fault during the transfer, processing of
  438. * the entire message is aborted, and the device is deselected.
  439. * Until returning from the associated message completion callback,
  440. * no other spi_message queued to that device will be processed.
  441. * (This rule applies equally to all the synchronous transfer calls,
  442. * which are wrappers around this core asynchronous primitive.)
  443. */
  444. static inline int
  445. spi_async(struct spi_device *spi, struct spi_message *message)
  446. {
  447. message->spi = spi;
  448. return spi->master->transfer(spi, message);
  449. }
  450. /*---------------------------------------------------------------------------*/
  451. /* All these synchronous SPI transfer routines are utilities layered
  452. * over the core async transfer primitive. Here, "synchronous" means
  453. * they will sleep uninterruptibly until the async transfer completes.
  454. */
  455. extern int spi_sync(struct spi_device *spi, struct spi_message *message);
  456. /**
  457. * spi_write - SPI synchronous write
  458. * @spi: device to which data will be written
  459. * @buf: data buffer
  460. * @len: data buffer size
  461. *
  462. * This writes the buffer and returns zero or a negative error code.
  463. * Callable only from contexts that can sleep.
  464. */
  465. static inline int
  466. spi_write(struct spi_device *spi, const u8 *buf, size_t len)
  467. {
  468. struct spi_transfer t = {
  469. .tx_buf = buf,
  470. .len = len,
  471. };
  472. struct spi_message m;
  473. spi_message_init(&m);
  474. spi_message_add_tail(&t, &m);
  475. return spi_sync(spi, &m);
  476. }
  477. /**
  478. * spi_read - SPI synchronous read
  479. * @spi: device from which data will be read
  480. * @buf: data buffer
  481. * @len: data buffer size
  482. *
  483. * This writes the buffer and returns zero or a negative error code.
  484. * Callable only from contexts that can sleep.
  485. */
  486. static inline int
  487. spi_read(struct spi_device *spi, u8 *buf, size_t len)
  488. {
  489. struct spi_transfer t = {
  490. .rx_buf = buf,
  491. .len = len,
  492. };
  493. struct spi_message m;
  494. spi_message_init(&m);
  495. spi_message_add_tail(&t, &m);
  496. return spi_sync(spi, &m);
  497. }
  498. /* this copies txbuf and rxbuf data; for small transfers only! */
  499. extern int spi_write_then_read(struct spi_device *spi,
  500. const u8 *txbuf, unsigned n_tx,
  501. u8 *rxbuf, unsigned n_rx);
  502. /**
  503. * spi_w8r8 - SPI synchronous 8 bit write followed by 8 bit read
  504. * @spi: device with which data will be exchanged
  505. * @cmd: command to be written before data is read back
  506. *
  507. * This returns the (unsigned) eight bit number returned by the
  508. * device, or else a negative error code. Callable only from
  509. * contexts that can sleep.
  510. */
  511. static inline ssize_t spi_w8r8(struct spi_device *spi, u8 cmd)
  512. {
  513. ssize_t status;
  514. u8 result;
  515. status = spi_write_then_read(spi, &cmd, 1, &result, 1);
  516. /* return negative errno or unsigned value */
  517. return (status < 0) ? status : result;
  518. }
  519. /**
  520. * spi_w8r16 - SPI synchronous 8 bit write followed by 16 bit read
  521. * @spi: device with which data will be exchanged
  522. * @cmd: command to be written before data is read back
  523. *
  524. * This returns the (unsigned) sixteen bit number returned by the
  525. * device, or else a negative error code. Callable only from
  526. * contexts that can sleep.
  527. *
  528. * The number is returned in wire-order, which is at least sometimes
  529. * big-endian.
  530. */
  531. static inline ssize_t spi_w8r16(struct spi_device *spi, u8 cmd)
  532. {
  533. ssize_t status;
  534. u16 result;
  535. status = spi_write_then_read(spi, &cmd, 1, (u8 *) &result, 2);
  536. /* return negative errno or unsigned value */
  537. return (status < 0) ? status : result;
  538. }
  539. /*---------------------------------------------------------------------------*/
  540. /*
  541. * INTERFACE between board init code and SPI infrastructure.
  542. *
  543. * No SPI driver ever sees these SPI device table segments, but
  544. * it's how the SPI core (or adapters that get hotplugged) grows
  545. * the driver model tree.
  546. *
  547. * As a rule, SPI devices can't be probed. Instead, board init code
  548. * provides a table listing the devices which are present, with enough
  549. * information to bind and set up the device's driver. There's basic
  550. * support for nonstatic configurations too; enough to handle adding
  551. * parport adapters, or microcontrollers acting as USB-to-SPI bridges.
  552. */
  553. /* board-specific information about each SPI device */
  554. struct spi_board_info {
  555. /* the device name and module name are coupled, like platform_bus;
  556. * "modalias" is normally the driver name.
  557. *
  558. * platform_data goes to spi_device.dev.platform_data,
  559. * controller_data goes to spi_device.controller_data,
  560. * irq is copied too
  561. */
  562. char modalias[KOBJ_NAME_LEN];
  563. const void *platform_data;
  564. void *controller_data;
  565. int irq;
  566. /* slower signaling on noisy or low voltage boards */
  567. u32 max_speed_hz;
  568. /* bus_num is board specific and matches the bus_num of some
  569. * spi_master that will probably be registered later.
  570. *
  571. * chip_select reflects how this chip is wired to that master;
  572. * it's less than num_chipselect.
  573. */
  574. u16 bus_num;
  575. u16 chip_select;
  576. /* mode becomes spi_device.mode, and is essential for chips
  577. * where the default of SPI_CS_HIGH = 0 is wrong.
  578. */
  579. u8 mode;
  580. /* ... may need additional spi_device chip config data here.
  581. * avoid stuff protocol drivers can set; but include stuff
  582. * needed to behave without being bound to a driver:
  583. * - quirks like clock rate mattering when not selected
  584. */
  585. };
  586. #ifdef CONFIG_SPI
  587. extern int
  588. spi_register_board_info(struct spi_board_info const *info, unsigned n);
  589. #else
  590. /* board init code may ignore whether SPI is configured or not */
  591. static inline int
  592. spi_register_board_info(struct spi_board_info const *info, unsigned n)
  593. { return 0; }
  594. #endif
  595. /* If you're hotplugging an adapter with devices (parport, usb, etc)
  596. * use spi_new_device() to describe each device. You can also call
  597. * spi_unregister_device() to start making that device vanish, but
  598. * normally that would be handled by spi_unregister_master().
  599. */
  600. extern struct spi_device *
  601. spi_new_device(struct spi_master *, struct spi_board_info *);
  602. static inline void
  603. spi_unregister_device(struct spi_device *spi)
  604. {
  605. if (spi)
  606. device_unregister(&spi->dev);
  607. }
  608. #endif /* __LINUX_SPI_H */