tridentfb.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671
  1. /*
  2. * Frame buffer driver for Trident TGUI, Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. * Copyright 2009 Krzysztof Helt <krzysztof.h1@wp.pl>
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. */
  17. #include <linux/module.h>
  18. #include <linux/fb.h>
  19. #include <linux/init.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <video/vga.h>
  23. #include <video/trident.h>
  24. struct tridentfb_par {
  25. void __iomem *io_virt; /* iospace virtual memory address */
  26. u32 pseudo_pal[16];
  27. int chip_id;
  28. int flatpanel;
  29. void (*init_accel) (struct tridentfb_par *, int, int);
  30. void (*wait_engine) (struct tridentfb_par *);
  31. void (*fill_rect)
  32. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  33. void (*copy_rect)
  34. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  35. void (*image_blit)
  36. (struct tridentfb_par *par, const char*,
  37. u32, u32, u32, u32, u32, u32);
  38. unsigned char eng_oper; /* engine operation... */
  39. };
  40. static struct fb_fix_screeninfo tridentfb_fix = {
  41. .id = "Trident",
  42. .type = FB_TYPE_PACKED_PIXELS,
  43. .ypanstep = 1,
  44. .visual = FB_VISUAL_PSEUDOCOLOR,
  45. .accel = FB_ACCEL_NONE,
  46. };
  47. /* defaults which are normally overriden by user values */
  48. /* video mode */
  49. static char *mode_option __devinitdata = "640x480-8@60";
  50. static int bpp __devinitdata = 8;
  51. static int noaccel __devinitdata;
  52. static int center;
  53. static int stretch;
  54. static int fp __devinitdata;
  55. static int crt __devinitdata;
  56. static int memsize __devinitdata;
  57. static int memdiff __devinitdata;
  58. static int nativex;
  59. module_param(mode_option, charp, 0);
  60. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  61. module_param_named(mode, mode_option, charp, 0);
  62. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  63. module_param(bpp, int, 0);
  64. module_param(center, int, 0);
  65. module_param(stretch, int, 0);
  66. module_param(noaccel, int, 0);
  67. module_param(memsize, int, 0);
  68. module_param(memdiff, int, 0);
  69. module_param(nativex, int, 0);
  70. module_param(fp, int, 0);
  71. MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
  72. module_param(crt, int, 0);
  73. MODULE_PARM_DESC(crt, "Define if CRT is connected");
  74. static inline int is_oldclock(int id)
  75. {
  76. return (id == TGUI9440) ||
  77. (id == TGUI9660) ||
  78. (id == CYBER9320);
  79. }
  80. static inline int is_oldprotect(int id)
  81. {
  82. return is_oldclock(id) ||
  83. (id == PROVIDIA9685) ||
  84. (id == CYBER9382) ||
  85. (id == CYBER9385);
  86. }
  87. static inline int is_blade(int id)
  88. {
  89. return (id == BLADE3D) ||
  90. (id == CYBERBLADEE4) ||
  91. (id == CYBERBLADEi7) ||
  92. (id == CYBERBLADEi7D) ||
  93. (id == CYBERBLADEi1) ||
  94. (id == CYBERBLADEi1D) ||
  95. (id == CYBERBLADEAi1) ||
  96. (id == CYBERBLADEAi1D);
  97. }
  98. static inline int is_xp(int id)
  99. {
  100. return (id == CYBERBLADEXPAi1) ||
  101. (id == CYBERBLADEXPm8) ||
  102. (id == CYBERBLADEXPm16);
  103. }
  104. static inline int is3Dchip(int id)
  105. {
  106. return is_blade(id) || is_xp(id) ||
  107. (id == CYBER9397) || (id == CYBER9397DVD) ||
  108. (id == CYBER9520) || (id == CYBER9525DVD) ||
  109. (id == IMAGE975) || (id == IMAGE985);
  110. }
  111. static inline int iscyber(int id)
  112. {
  113. switch (id) {
  114. case CYBER9388:
  115. case CYBER9382:
  116. case CYBER9385:
  117. case CYBER9397:
  118. case CYBER9397DVD:
  119. case CYBER9520:
  120. case CYBER9525DVD:
  121. case CYBERBLADEE4:
  122. case CYBERBLADEi7D:
  123. case CYBERBLADEi1:
  124. case CYBERBLADEi1D:
  125. case CYBERBLADEAi1:
  126. case CYBERBLADEAi1D:
  127. case CYBERBLADEXPAi1:
  128. return 1;
  129. case CYBER9320:
  130. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  131. default:
  132. /* case CYBERBLDAEXPm8: Strange */
  133. /* case CYBERBLDAEXPm16: Strange */
  134. return 0;
  135. }
  136. }
  137. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  138. {
  139. fb_writeb(val, p->io_virt + reg);
  140. }
  141. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  142. {
  143. return fb_readb(p->io_virt + reg);
  144. }
  145. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  146. {
  147. fb_writel(v, par->io_virt + r);
  148. }
  149. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  150. {
  151. return fb_readl(par->io_virt + r);
  152. }
  153. /*
  154. * Blade specific acceleration.
  155. */
  156. #define point(x, y) ((y) << 16 | (x))
  157. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  158. {
  159. int v1 = (pitch >> 3) << 20;
  160. int tmp = bpp == 24 ? 2 : (bpp >> 4);
  161. int v2 = v1 | (tmp << 29);
  162. writemmr(par, 0x21C0, v2);
  163. writemmr(par, 0x21C4, v2);
  164. writemmr(par, 0x21B8, v2);
  165. writemmr(par, 0x21BC, v2);
  166. writemmr(par, 0x21D0, v1);
  167. writemmr(par, 0x21D4, v1);
  168. writemmr(par, 0x21C8, v1);
  169. writemmr(par, 0x21CC, v1);
  170. writemmr(par, 0x216C, 0);
  171. }
  172. static void blade_wait_engine(struct tridentfb_par *par)
  173. {
  174. while (readmmr(par, STATUS) & 0xFA800000)
  175. cpu_relax();
  176. }
  177. static void blade_fill_rect(struct tridentfb_par *par,
  178. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  179. {
  180. writemmr(par, COLOR, c);
  181. writemmr(par, ROP, rop ? ROP_X : ROP_S);
  182. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  183. writemmr(par, DST1, point(x, y));
  184. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  185. }
  186. static void blade_image_blit(struct tridentfb_par *par, const char *data,
  187. u32 x, u32 y, u32 w, u32 h, u32 c, u32 b)
  188. {
  189. unsigned size = ((w + 31) >> 5) * h;
  190. writemmr(par, COLOR, c);
  191. writemmr(par, BGCOLOR, b);
  192. writemmr(par, CMD, 0xa0000000 | 3 << 19);
  193. writemmr(par, DST1, point(x, y));
  194. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  195. memcpy(par->io_virt + 0x10000, data, 4 * size);
  196. }
  197. static void blade_copy_rect(struct tridentfb_par *par,
  198. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  199. {
  200. int direction = 2;
  201. u32 s1 = point(x1, y1);
  202. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  203. u32 d1 = point(x2, y2);
  204. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  205. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  206. direction = 0;
  207. writemmr(par, ROP, ROP_S);
  208. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  209. writemmr(par, SRC1, direction ? s2 : s1);
  210. writemmr(par, SRC2, direction ? s1 : s2);
  211. writemmr(par, DST1, direction ? d2 : d1);
  212. writemmr(par, DST2, direction ? d1 : d2);
  213. }
  214. /*
  215. * BladeXP specific acceleration functions
  216. */
  217. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  218. {
  219. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  220. int v1 = pitch << (bpp == 24 ? 20 : (18 + x));
  221. switch (pitch << (bpp >> 3)) {
  222. case 8192:
  223. case 512:
  224. x |= 0x00;
  225. break;
  226. case 1024:
  227. x |= 0x04;
  228. break;
  229. case 2048:
  230. x |= 0x08;
  231. break;
  232. case 4096:
  233. x |= 0x0C;
  234. break;
  235. }
  236. t_outb(par, x, 0x2125);
  237. par->eng_oper = x | 0x40;
  238. writemmr(par, 0x2154, v1);
  239. writemmr(par, 0x2150, v1);
  240. t_outb(par, 3, 0x2126);
  241. }
  242. static void xp_wait_engine(struct tridentfb_par *par)
  243. {
  244. int count = 0;
  245. int timeout = 0;
  246. while (t_inb(par, STATUS) & 0x80) {
  247. count++;
  248. if (count == 10000000) {
  249. /* Timeout */
  250. count = 9990000;
  251. timeout++;
  252. if (timeout == 8) {
  253. /* Reset engine */
  254. t_outb(par, 0x00, STATUS);
  255. return;
  256. }
  257. }
  258. cpu_relax();
  259. }
  260. }
  261. static void xp_fill_rect(struct tridentfb_par *par,
  262. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  263. {
  264. writemmr(par, 0x2127, ROP_P);
  265. writemmr(par, 0x2158, c);
  266. writemmr(par, DRAWFL, 0x4000);
  267. writemmr(par, OLDDIM, point(h, w));
  268. writemmr(par, OLDDST, point(y, x));
  269. t_outb(par, 0x01, OLDCMD);
  270. t_outb(par, par->eng_oper, 0x2125);
  271. }
  272. static void xp_copy_rect(struct tridentfb_par *par,
  273. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  274. {
  275. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  276. int direction = 0x0004;
  277. if ((x1 < x2) && (y1 == y2)) {
  278. direction |= 0x0200;
  279. x1_tmp = x1 + w - 1;
  280. x2_tmp = x2 + w - 1;
  281. } else {
  282. x1_tmp = x1;
  283. x2_tmp = x2;
  284. }
  285. if (y1 < y2) {
  286. direction |= 0x0100;
  287. y1_tmp = y1 + h - 1;
  288. y2_tmp = y2 + h - 1;
  289. } else {
  290. y1_tmp = y1;
  291. y2_tmp = y2;
  292. }
  293. writemmr(par, DRAWFL, direction);
  294. t_outb(par, ROP_S, 0x2127);
  295. writemmr(par, OLDSRC, point(y1_tmp, x1_tmp));
  296. writemmr(par, OLDDST, point(y2_tmp, x2_tmp));
  297. writemmr(par, OLDDIM, point(h, w));
  298. t_outb(par, 0x01, OLDCMD);
  299. }
  300. /*
  301. * Image specific acceleration functions
  302. */
  303. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  304. {
  305. int tmp = bpp == 24 ? 2: (bpp >> 4);
  306. writemmr(par, 0x2120, 0xF0000000);
  307. writemmr(par, 0x2120, 0x40000000 | tmp);
  308. writemmr(par, 0x2120, 0x80000000);
  309. writemmr(par, 0x2144, 0x00000000);
  310. writemmr(par, 0x2148, 0x00000000);
  311. writemmr(par, 0x2150, 0x00000000);
  312. writemmr(par, 0x2154, 0x00000000);
  313. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  314. writemmr(par, 0x216C, 0x00000000);
  315. writemmr(par, 0x2170, 0x00000000);
  316. writemmr(par, 0x217C, 0x00000000);
  317. writemmr(par, 0x2120, 0x10000000);
  318. writemmr(par, 0x2130, (2047 << 16) | 2047);
  319. }
  320. static void image_wait_engine(struct tridentfb_par *par)
  321. {
  322. while (readmmr(par, 0x2164) & 0xF0000000)
  323. cpu_relax();
  324. }
  325. static void image_fill_rect(struct tridentfb_par *par,
  326. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  327. {
  328. writemmr(par, 0x2120, 0x80000000);
  329. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  330. writemmr(par, 0x2144, c);
  331. writemmr(par, DST1, point(x, y));
  332. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  333. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  334. }
  335. static void image_copy_rect(struct tridentfb_par *par,
  336. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  337. {
  338. int direction = 0x4;
  339. u32 s1 = point(x1, y1);
  340. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  341. u32 d1 = point(x2, y2);
  342. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  343. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  344. direction = 0;
  345. writemmr(par, 0x2120, 0x80000000);
  346. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  347. writemmr(par, SRC1, direction ? s2 : s1);
  348. writemmr(par, SRC2, direction ? s1 : s2);
  349. writemmr(par, DST1, direction ? d2 : d1);
  350. writemmr(par, DST2, direction ? d1 : d2);
  351. writemmr(par, 0x2124,
  352. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  353. }
  354. /*
  355. * TGUI 9440/96XX acceleration
  356. */
  357. static void tgui_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  358. {
  359. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  360. /* disable clipping */
  361. writemmr(par, 0x2148, 0);
  362. writemmr(par, 0x214C, point(4095, 2047));
  363. switch ((pitch * bpp) / 8) {
  364. case 8192:
  365. case 512:
  366. x |= 0x00;
  367. break;
  368. case 1024:
  369. x |= 0x04;
  370. break;
  371. case 2048:
  372. x |= 0x08;
  373. break;
  374. case 4096:
  375. x |= 0x0C;
  376. break;
  377. }
  378. fb_writew(x, par->io_virt + 0x2122);
  379. }
  380. static void tgui_fill_rect(struct tridentfb_par *par,
  381. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  382. {
  383. t_outb(par, ROP_P, 0x2127);
  384. writemmr(par, OLDCLR, c);
  385. writemmr(par, DRAWFL, 0x4020);
  386. writemmr(par, OLDDIM, point(w - 1, h - 1));
  387. writemmr(par, OLDDST, point(x, y));
  388. t_outb(par, 1, OLDCMD);
  389. }
  390. static void tgui_copy_rect(struct tridentfb_par *par,
  391. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  392. {
  393. int flags = 0;
  394. u16 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  395. if ((x1 < x2) && (y1 == y2)) {
  396. flags |= 0x0200;
  397. x1_tmp = x1 + w - 1;
  398. x2_tmp = x2 + w - 1;
  399. } else {
  400. x1_tmp = x1;
  401. x2_tmp = x2;
  402. }
  403. if (y1 < y2) {
  404. flags |= 0x0100;
  405. y1_tmp = y1 + h - 1;
  406. y2_tmp = y2 + h - 1;
  407. } else {
  408. y1_tmp = y1;
  409. y2_tmp = y2;
  410. }
  411. writemmr(par, DRAWFL, 0x4 | flags);
  412. t_outb(par, ROP_S, 0x2127);
  413. writemmr(par, OLDSRC, point(x1_tmp, y1_tmp));
  414. writemmr(par, OLDDST, point(x2_tmp, y2_tmp));
  415. writemmr(par, OLDDIM, point(w - 1, h - 1));
  416. t_outb(par, 1, OLDCMD);
  417. }
  418. /*
  419. * Accel functions called by the upper layers
  420. */
  421. #ifdef CONFIG_FB_TRIDENT_ACCEL
  422. static void tridentfb_fillrect(struct fb_info *info,
  423. const struct fb_fillrect *fr)
  424. {
  425. struct tridentfb_par *par = info->par;
  426. int col;
  427. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  428. cfb_fillrect(info, fr);
  429. return;
  430. }
  431. if (info->var.bits_per_pixel == 8) {
  432. col = fr->color;
  433. col |= col << 8;
  434. col |= col << 16;
  435. } else
  436. col = ((u32 *)(info->pseudo_palette))[fr->color];
  437. par->wait_engine(par);
  438. par->fill_rect(par, fr->dx, fr->dy, fr->width,
  439. fr->height, col, fr->rop);
  440. }
  441. static void tridentfb_imageblit(struct fb_info *info,
  442. const struct fb_image *img)
  443. {
  444. struct tridentfb_par *par = info->par;
  445. int col, bgcol;
  446. if ((info->flags & FBINFO_HWACCEL_DISABLED) || img->depth != 1) {
  447. cfb_imageblit(info, img);
  448. return;
  449. }
  450. if (info->var.bits_per_pixel == 8) {
  451. col = img->fg_color;
  452. col |= col << 8;
  453. col |= col << 16;
  454. bgcol = img->bg_color;
  455. bgcol |= bgcol << 8;
  456. bgcol |= bgcol << 16;
  457. } else {
  458. col = ((u32 *)(info->pseudo_palette))[img->fg_color];
  459. bgcol = ((u32 *)(info->pseudo_palette))[img->bg_color];
  460. }
  461. par->wait_engine(par);
  462. if (par->image_blit)
  463. par->image_blit(par, img->data, img->dx, img->dy,
  464. img->width, img->height, col, bgcol);
  465. else
  466. cfb_imageblit(info, img);
  467. }
  468. static void tridentfb_copyarea(struct fb_info *info,
  469. const struct fb_copyarea *ca)
  470. {
  471. struct tridentfb_par *par = info->par;
  472. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  473. cfb_copyarea(info, ca);
  474. return;
  475. }
  476. par->wait_engine(par);
  477. par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  478. ca->width, ca->height);
  479. }
  480. static int tridentfb_sync(struct fb_info *info)
  481. {
  482. struct tridentfb_par *par = info->par;
  483. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  484. par->wait_engine(par);
  485. return 0;
  486. }
  487. #else
  488. #define tridentfb_fillrect cfb_fillrect
  489. #define tridentfb_copyarea cfb_copyarea
  490. #define tridentfb_imageblit cfb_imageblit
  491. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  492. /*
  493. * Hardware access functions
  494. */
  495. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  496. {
  497. return vga_mm_rcrt(par->io_virt, reg);
  498. }
  499. static inline void write3X4(struct tridentfb_par *par, int reg,
  500. unsigned char val)
  501. {
  502. vga_mm_wcrt(par->io_virt, reg, val);
  503. }
  504. static inline unsigned char read3CE(struct tridentfb_par *par,
  505. unsigned char reg)
  506. {
  507. return vga_mm_rgfx(par->io_virt, reg);
  508. }
  509. static inline void writeAttr(struct tridentfb_par *par, int reg,
  510. unsigned char val)
  511. {
  512. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  513. vga_mm_wattr(par->io_virt, reg, val);
  514. }
  515. static inline void write3CE(struct tridentfb_par *par, int reg,
  516. unsigned char val)
  517. {
  518. vga_mm_wgfx(par->io_virt, reg, val);
  519. }
  520. static void enable_mmio(struct tridentfb_par *par)
  521. {
  522. /* Goto New Mode */
  523. vga_io_rseq(0x0B);
  524. /* Unprotect registers */
  525. vga_io_wseq(NewMode1, 0x80);
  526. if (!is_oldprotect(par->chip_id))
  527. vga_io_wseq(Protection, 0x92);
  528. /* Enable MMIO */
  529. outb(PCIReg, 0x3D4);
  530. outb(inb(0x3D5) | 0x01, 0x3D5);
  531. }
  532. static void disable_mmio(struct tridentfb_par *par)
  533. {
  534. /* Goto New Mode */
  535. vga_mm_rseq(par->io_virt, 0x0B);
  536. /* Unprotect registers */
  537. vga_mm_wseq(par->io_virt, NewMode1, 0x80);
  538. if (!is_oldprotect(par->chip_id))
  539. vga_mm_wseq(par->io_virt, Protection, 0x92);
  540. /* Disable MMIO */
  541. t_outb(par, PCIReg, 0x3D4);
  542. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  543. }
  544. static inline void crtc_unlock(struct tridentfb_par *par)
  545. {
  546. write3X4(par, VGA_CRTC_V_SYNC_END,
  547. read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
  548. }
  549. /* Return flat panel's maximum x resolution */
  550. static int __devinit get_nativex(struct tridentfb_par *par)
  551. {
  552. int x, y, tmp;
  553. if (nativex)
  554. return nativex;
  555. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  556. switch (tmp) {
  557. case 0:
  558. x = 1280; y = 1024;
  559. break;
  560. case 2:
  561. x = 1024; y = 768;
  562. break;
  563. case 3:
  564. x = 800; y = 600;
  565. break;
  566. case 4:
  567. x = 1400; y = 1050;
  568. break;
  569. case 1:
  570. default:
  571. x = 640; y = 480;
  572. break;
  573. }
  574. output("%dx%d flat panel found\n", x, y);
  575. return x;
  576. }
  577. /* Set pitch */
  578. static inline void set_lwidth(struct tridentfb_par *par, int width)
  579. {
  580. write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
  581. write3X4(par, AddColReg,
  582. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  583. }
  584. /* For resolutions smaller than FP resolution stretch */
  585. static void screen_stretch(struct tridentfb_par *par)
  586. {
  587. if (par->chip_id != CYBERBLADEXPAi1)
  588. write3CE(par, BiosReg, 0);
  589. else
  590. write3CE(par, BiosReg, 8);
  591. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  592. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  593. }
  594. /* For resolutions smaller than FP resolution center */
  595. static inline void screen_center(struct tridentfb_par *par)
  596. {
  597. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  598. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  599. }
  600. /* Address of first shown pixel in display memory */
  601. static void set_screen_start(struct tridentfb_par *par, int base)
  602. {
  603. u8 tmp;
  604. write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
  605. write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
  606. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  607. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  608. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  609. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  610. }
  611. /* Set dotclock frequency */
  612. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  613. {
  614. int m, n, k;
  615. unsigned long fi, d, di;
  616. unsigned char best_m = 0, best_n = 0, best_k = 0;
  617. unsigned char hi, lo;
  618. unsigned char shift = !is_oldclock(par->chip_id) ? 2 : 1;
  619. d = 20000;
  620. for (k = shift; k >= 0; k--)
  621. for (m = 1; m < 32; m++) {
  622. n = ((m + 2) << shift) - 8;
  623. for (n = (n < 0 ? 0 : n); n < 122; n++) {
  624. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  625. di = abs(fi - freq);
  626. if (di < d || (di == d && k == best_k)) {
  627. d = di;
  628. best_n = n;
  629. best_m = m;
  630. best_k = k;
  631. }
  632. if (fi > freq)
  633. break;
  634. }
  635. }
  636. if (is_oldclock(par->chip_id)) {
  637. lo = best_n | (best_m << 7);
  638. hi = (best_m >> 1) | (best_k << 4);
  639. } else {
  640. lo = best_n;
  641. hi = best_m | (best_k << 6);
  642. }
  643. if (is3Dchip(par->chip_id)) {
  644. vga_mm_wseq(par->io_virt, ClockHigh, hi);
  645. vga_mm_wseq(par->io_virt, ClockLow, lo);
  646. } else {
  647. t_outb(par, lo, 0x43C8);
  648. t_outb(par, hi, 0x43C9);
  649. }
  650. debug("VCLK = %X %X\n", hi, lo);
  651. }
  652. /* Set number of lines for flat panels*/
  653. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  654. {
  655. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  656. if (lines > 1024)
  657. tmp |= 0x50;
  658. else if (lines > 768)
  659. tmp |= 0x30;
  660. else if (lines > 600)
  661. tmp |= 0x20;
  662. else if (lines > 480)
  663. tmp |= 0x10;
  664. write3CE(par, CyberEnhance, tmp);
  665. }
  666. /*
  667. * If we see that FP is active we assume we have one.
  668. * Otherwise we have a CRT display. User can override.
  669. */
  670. static int __devinit is_flatpanel(struct tridentfb_par *par)
  671. {
  672. if (fp)
  673. return 1;
  674. if (crt || !iscyber(par->chip_id))
  675. return 0;
  676. return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
  677. }
  678. /* Try detecting the video memory size */
  679. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  680. {
  681. unsigned char tmp, tmp2;
  682. unsigned int k;
  683. /* If memory size provided by user */
  684. if (memsize)
  685. k = memsize * Kb;
  686. else
  687. switch (par->chip_id) {
  688. case CYBER9525DVD:
  689. k = 2560 * Kb;
  690. break;
  691. default:
  692. tmp = read3X4(par, SPR) & 0x0F;
  693. switch (tmp) {
  694. case 0x01:
  695. k = 512 * Kb;
  696. break;
  697. case 0x02:
  698. k = 6 * Mb; /* XP */
  699. break;
  700. case 0x03:
  701. k = 1 * Mb;
  702. break;
  703. case 0x04:
  704. k = 8 * Mb;
  705. break;
  706. case 0x06:
  707. k = 10 * Mb; /* XP */
  708. break;
  709. case 0x07:
  710. k = 2 * Mb;
  711. break;
  712. case 0x08:
  713. k = 12 * Mb; /* XP */
  714. break;
  715. case 0x0A:
  716. k = 14 * Mb; /* XP */
  717. break;
  718. case 0x0C:
  719. k = 16 * Mb; /* XP */
  720. break;
  721. case 0x0E: /* XP */
  722. tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
  723. switch (tmp2) {
  724. case 0x00:
  725. k = 20 * Mb;
  726. break;
  727. case 0x01:
  728. k = 24 * Mb;
  729. break;
  730. case 0x10:
  731. k = 28 * Mb;
  732. break;
  733. case 0x11:
  734. k = 32 * Mb;
  735. break;
  736. default:
  737. k = 1 * Mb;
  738. break;
  739. }
  740. break;
  741. case 0x0F:
  742. k = 4 * Mb;
  743. break;
  744. default:
  745. k = 1 * Mb;
  746. break;
  747. }
  748. }
  749. k -= memdiff * Kb;
  750. output("framebuffer size = %d Kb\n", k / Kb);
  751. return k;
  752. }
  753. /* See if we can handle the video mode described in var */
  754. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  755. struct fb_info *info)
  756. {
  757. struct tridentfb_par *par = info->par;
  758. int bpp = var->bits_per_pixel;
  759. int line_length;
  760. int ramdac = 230000; /* 230MHz for most 3D chips */
  761. debug("enter\n");
  762. /* check color depth */
  763. if (bpp == 24)
  764. bpp = var->bits_per_pixel = 32;
  765. if (bpp != 8 && bpp != 16 && bpp != 32)
  766. return -EINVAL;
  767. if (par->chip_id == TGUI9440 && bpp == 32)
  768. return -EINVAL;
  769. /* check whether resolution fits on panel and in memory */
  770. if (par->flatpanel && nativex && var->xres > nativex)
  771. return -EINVAL;
  772. /* various resolution checks */
  773. var->xres = (var->xres + 7) & ~0x7;
  774. if (var->xres > var->xres_virtual)
  775. var->xres_virtual = var->xres;
  776. if (var->yres > var->yres_virtual)
  777. var->yres_virtual = var->yres;
  778. if (var->xres_virtual > 4095 || var->yres > 2048)
  779. return -EINVAL;
  780. /* prevent from position overflow for acceleration */
  781. if (var->yres_virtual > 0xffff)
  782. return -EINVAL;
  783. line_length = var->xres_virtual * bpp / 8;
  784. if (!is3Dchip(par->chip_id) &&
  785. !(info->flags & FBINFO_HWACCEL_DISABLED)) {
  786. /* acceleration requires line length to be power of 2 */
  787. if (line_length <= 512)
  788. var->xres_virtual = 512 * 8 / bpp;
  789. else if (line_length <= 1024)
  790. var->xres_virtual = 1024 * 8 / bpp;
  791. else if (line_length <= 2048)
  792. var->xres_virtual = 2048 * 8 / bpp;
  793. else if (line_length <= 4096)
  794. var->xres_virtual = 4096 * 8 / bpp;
  795. else if (line_length <= 8192)
  796. var->xres_virtual = 8192 * 8 / bpp;
  797. else
  798. return -EINVAL;
  799. line_length = var->xres_virtual * bpp / 8;
  800. }
  801. /* datasheet specifies how to set panning only up to 4 MB */
  802. if (line_length * (var->yres_virtual - var->yres) > (4 << 20))
  803. var->yres_virtual = ((4 << 20) / line_length) + var->yres;
  804. if (line_length * var->yres_virtual > info->fix.smem_len)
  805. return -EINVAL;
  806. switch (bpp) {
  807. case 8:
  808. var->red.offset = 0;
  809. var->red.length = 8;
  810. var->green = var->red;
  811. var->blue = var->red;
  812. break;
  813. case 16:
  814. var->red.offset = 11;
  815. var->green.offset = 5;
  816. var->blue.offset = 0;
  817. var->red.length = 5;
  818. var->green.length = 6;
  819. var->blue.length = 5;
  820. break;
  821. case 32:
  822. var->red.offset = 16;
  823. var->green.offset = 8;
  824. var->blue.offset = 0;
  825. var->red.length = 8;
  826. var->green.length = 8;
  827. var->blue.length = 8;
  828. break;
  829. default:
  830. return -EINVAL;
  831. }
  832. if (is_xp(par->chip_id))
  833. ramdac = 350000;
  834. switch (par->chip_id) {
  835. case TGUI9440:
  836. ramdac = (bpp >= 16) ? 45000 : 90000;
  837. break;
  838. case CYBER9320:
  839. case TGUI9660:
  840. ramdac = 135000;
  841. break;
  842. case PROVIDIA9685:
  843. case CYBER9388:
  844. case CYBER9382:
  845. case CYBER9385:
  846. ramdac = 170000;
  847. break;
  848. }
  849. /* The clock is doubled for 32 bpp */
  850. if (bpp == 32)
  851. ramdac /= 2;
  852. if (PICOS2KHZ(var->pixclock) > ramdac)
  853. return -EINVAL;
  854. debug("exit\n");
  855. return 0;
  856. }
  857. /* Pan the display */
  858. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  859. struct fb_info *info)
  860. {
  861. struct tridentfb_par *par = info->par;
  862. unsigned int offset;
  863. debug("enter\n");
  864. offset = (var->xoffset + (var->yoffset * var->xres_virtual))
  865. * var->bits_per_pixel / 32;
  866. set_screen_start(par, offset);
  867. debug("exit\n");
  868. return 0;
  869. }
  870. static inline void shadowmode_on(struct tridentfb_par *par)
  871. {
  872. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  873. }
  874. static inline void shadowmode_off(struct tridentfb_par *par)
  875. {
  876. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  877. }
  878. /* Set the hardware to the requested video mode */
  879. static int tridentfb_set_par(struct fb_info *info)
  880. {
  881. struct tridentfb_par *par = info->par;
  882. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  883. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  884. struct fb_var_screeninfo *var = &info->var;
  885. int bpp = var->bits_per_pixel;
  886. unsigned char tmp;
  887. unsigned long vclk;
  888. debug("enter\n");
  889. hdispend = var->xres / 8 - 1;
  890. hsyncstart = (var->xres + var->right_margin) / 8;
  891. hsyncend = (var->xres + var->right_margin + var->hsync_len) / 8;
  892. htotal = (var->xres + var->left_margin + var->right_margin +
  893. var->hsync_len) / 8 - 5;
  894. hblankstart = hdispend + 1;
  895. hblankend = htotal + 3;
  896. vdispend = var->yres - 1;
  897. vsyncstart = var->yres + var->lower_margin;
  898. vsyncend = vsyncstart + var->vsync_len;
  899. vtotal = var->upper_margin + vsyncend - 2;
  900. vblankstart = vdispend + 1;
  901. vblankend = vtotal;
  902. if (info->var.vmode & FB_VMODE_INTERLACED) {
  903. vtotal /= 2;
  904. vdispend /= 2;
  905. vsyncstart /= 2;
  906. vsyncend /= 2;
  907. vblankstart /= 2;
  908. vblankend /= 2;
  909. }
  910. enable_mmio(par);
  911. crtc_unlock(par);
  912. write3CE(par, CyberControl, 8);
  913. tmp = 0xEB;
  914. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  915. tmp &= ~0x40;
  916. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  917. tmp &= ~0x80;
  918. if (par->flatpanel && var->xres < nativex) {
  919. /*
  920. * on flat panels with native size larger
  921. * than requested resolution decide whether
  922. * we stretch or center
  923. */
  924. t_outb(par, tmp | 0xC0, VGA_MIS_W);
  925. shadowmode_on(par);
  926. if (center)
  927. screen_center(par);
  928. else if (stretch)
  929. screen_stretch(par);
  930. } else {
  931. t_outb(par, tmp, VGA_MIS_W);
  932. write3CE(par, CyberControl, 8);
  933. }
  934. /* vertical timing values */
  935. write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
  936. write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
  937. write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
  938. write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
  939. write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
  940. write3X4(par, VGA_CRTC_V_BLANK_END, vblankend & 0xFF);
  941. /* horizontal timing values */
  942. write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
  943. write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
  944. write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
  945. write3X4(par, VGA_CRTC_H_SYNC_END,
  946. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  947. write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
  948. write3X4(par, VGA_CRTC_H_BLANK_END, hblankend & 0x1F);
  949. /* higher bits of vertical timing values */
  950. tmp = 0x10;
  951. if (vtotal & 0x100) tmp |= 0x01;
  952. if (vdispend & 0x100) tmp |= 0x02;
  953. if (vsyncstart & 0x100) tmp |= 0x04;
  954. if (vblankstart & 0x100) tmp |= 0x08;
  955. if (vtotal & 0x200) tmp |= 0x20;
  956. if (vdispend & 0x200) tmp |= 0x40;
  957. if (vsyncstart & 0x200) tmp |= 0x80;
  958. write3X4(par, VGA_CRTC_OVERFLOW, tmp);
  959. tmp = read3X4(par, CRTHiOrd) & 0x07;
  960. tmp |= 0x08; /* line compare bit 10 */
  961. if (vtotal & 0x400) tmp |= 0x80;
  962. if (vblankstart & 0x400) tmp |= 0x40;
  963. if (vsyncstart & 0x400) tmp |= 0x20;
  964. if (vdispend & 0x400) tmp |= 0x10;
  965. write3X4(par, CRTHiOrd, tmp);
  966. tmp = (htotal >> 8) & 0x01;
  967. tmp |= (hdispend >> 7) & 0x02;
  968. tmp |= (hsyncstart >> 5) & 0x08;
  969. tmp |= (hblankstart >> 4) & 0x10;
  970. write3X4(par, HorizOverflow, tmp);
  971. tmp = 0x40;
  972. if (vblankstart & 0x200) tmp |= 0x20;
  973. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  974. write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
  975. write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
  976. write3X4(par, VGA_CRTC_PRESET_ROW, 0);
  977. write3X4(par, VGA_CRTC_MODE, 0xC3);
  978. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  979. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  980. /* enable access extended memory */
  981. write3X4(par, CRTCModuleTest, tmp);
  982. tmp = read3CE(par, MiscIntContReg) & ~0x4;
  983. if (info->var.vmode & FB_VMODE_INTERLACED)
  984. tmp |= 0x4;
  985. write3CE(par, MiscIntContReg, tmp);
  986. /* enable GE for text acceleration */
  987. write3X4(par, GraphEngReg, 0x80);
  988. switch (bpp) {
  989. case 8:
  990. tmp = 0x00;
  991. break;
  992. case 16:
  993. tmp = 0x05;
  994. break;
  995. case 24:
  996. tmp = 0x29;
  997. break;
  998. case 32:
  999. tmp = 0x09;
  1000. break;
  1001. }
  1002. write3X4(par, PixelBusReg, tmp);
  1003. tmp = read3X4(par, DRAMControl);
  1004. if (!is_oldprotect(par->chip_id))
  1005. tmp |= 0x10;
  1006. if (iscyber(par->chip_id))
  1007. tmp |= 0x20;
  1008. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  1009. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  1010. if (!is_xp(par->chip_id))
  1011. write3X4(par, Performance, read3X4(par, Performance) | 0x10);
  1012. /* MMIO & PCI read and write burst enable */
  1013. if (par->chip_id != TGUI9440 && par->chip_id != IMAGE975)
  1014. write3X4(par, PCIReg, read3X4(par, PCIReg) | 0x06);
  1015. vga_mm_wseq(par->io_virt, 0, 3);
  1016. vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
  1017. /* enable 4 maps because needed in chain4 mode */
  1018. vga_mm_wseq(par->io_virt, 2, 0x0F);
  1019. vga_mm_wseq(par->io_virt, 3, 0);
  1020. vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
  1021. /* convert from picoseconds to kHz */
  1022. vclk = PICOS2KHZ(info->var.pixclock);
  1023. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  1024. tmp = read3CE(par, MiscExtFunc) & 0xF0;
  1025. if (bpp == 32 || (par->chip_id == TGUI9440 && bpp == 16)) {
  1026. tmp |= 8;
  1027. vclk *= 2;
  1028. }
  1029. set_vclk(par, vclk);
  1030. write3CE(par, MiscExtFunc, tmp | 0x12);
  1031. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  1032. write3CE(par, 0x6, 0x05); /* graphics mode */
  1033. write3CE(par, 0x7, 0x0F); /* planes? */
  1034. /* graphics mode and support 256 color modes */
  1035. writeAttr(par, 0x10, 0x41);
  1036. writeAttr(par, 0x12, 0x0F); /* planes */
  1037. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  1038. /* colors */
  1039. for (tmp = 0; tmp < 0x10; tmp++)
  1040. writeAttr(par, tmp, tmp);
  1041. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  1042. t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
  1043. switch (bpp) {
  1044. case 8:
  1045. tmp = 0;
  1046. break;
  1047. case 16:
  1048. tmp = 0x30;
  1049. break;
  1050. case 24:
  1051. case 32:
  1052. tmp = 0xD0;
  1053. break;
  1054. }
  1055. t_inb(par, VGA_PEL_IW);
  1056. t_inb(par, VGA_PEL_MSK);
  1057. t_inb(par, VGA_PEL_MSK);
  1058. t_inb(par, VGA_PEL_MSK);
  1059. t_inb(par, VGA_PEL_MSK);
  1060. t_outb(par, tmp, VGA_PEL_MSK);
  1061. t_inb(par, VGA_PEL_IW);
  1062. if (par->flatpanel)
  1063. set_number_of_lines(par, info->var.yres);
  1064. info->fix.line_length = info->var.xres_virtual * bpp / 8;
  1065. set_lwidth(par, info->fix.line_length / 8);
  1066. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  1067. par->init_accel(par, info->var.xres_virtual, bpp);
  1068. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1069. info->cmap.len = (bpp == 8) ? 256 : 16;
  1070. debug("exit\n");
  1071. return 0;
  1072. }
  1073. /* Set one color register */
  1074. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  1075. unsigned blue, unsigned transp,
  1076. struct fb_info *info)
  1077. {
  1078. int bpp = info->var.bits_per_pixel;
  1079. struct tridentfb_par *par = info->par;
  1080. if (regno >= info->cmap.len)
  1081. return 1;
  1082. if (bpp == 8) {
  1083. t_outb(par, 0xFF, VGA_PEL_MSK);
  1084. t_outb(par, regno, VGA_PEL_IW);
  1085. t_outb(par, red >> 10, VGA_PEL_D);
  1086. t_outb(par, green >> 10, VGA_PEL_D);
  1087. t_outb(par, blue >> 10, VGA_PEL_D);
  1088. } else if (regno < 16) {
  1089. if (bpp == 16) { /* RGB 565 */
  1090. u32 col;
  1091. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  1092. ((blue & 0xF800) >> 11);
  1093. col |= col << 16;
  1094. ((u32 *)(info->pseudo_palette))[regno] = col;
  1095. } else if (bpp == 32) /* ARGB 8888 */
  1096. ((u32 *)info->pseudo_palette)[regno] =
  1097. ((transp & 0xFF00) << 16) |
  1098. ((red & 0xFF00) << 8) |
  1099. ((green & 0xFF00)) |
  1100. ((blue & 0xFF00) >> 8);
  1101. }
  1102. return 0;
  1103. }
  1104. /* Try blanking the screen. For flat panels it does nothing */
  1105. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  1106. {
  1107. unsigned char PMCont, DPMSCont;
  1108. struct tridentfb_par *par = info->par;
  1109. debug("enter\n");
  1110. if (par->flatpanel)
  1111. return 0;
  1112. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1113. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1114. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1115. switch (blank_mode) {
  1116. case FB_BLANK_UNBLANK:
  1117. /* Screen: On, HSync: On, VSync: On */
  1118. case FB_BLANK_NORMAL:
  1119. /* Screen: Off, HSync: On, VSync: On */
  1120. PMCont |= 0x03;
  1121. DPMSCont |= 0x00;
  1122. break;
  1123. case FB_BLANK_HSYNC_SUSPEND:
  1124. /* Screen: Off, HSync: Off, VSync: On */
  1125. PMCont |= 0x02;
  1126. DPMSCont |= 0x01;
  1127. break;
  1128. case FB_BLANK_VSYNC_SUSPEND:
  1129. /* Screen: Off, HSync: On, VSync: Off */
  1130. PMCont |= 0x02;
  1131. DPMSCont |= 0x02;
  1132. break;
  1133. case FB_BLANK_POWERDOWN:
  1134. /* Screen: Off, HSync: Off, VSync: Off */
  1135. PMCont |= 0x00;
  1136. DPMSCont |= 0x03;
  1137. break;
  1138. }
  1139. write3CE(par, PowerStatus, DPMSCont);
  1140. t_outb(par, 4, 0x83C8);
  1141. t_outb(par, PMCont, 0x83C6);
  1142. debug("exit\n");
  1143. /* let fbcon do a softblank for us */
  1144. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1145. }
  1146. static struct fb_ops tridentfb_ops = {
  1147. .owner = THIS_MODULE,
  1148. .fb_setcolreg = tridentfb_setcolreg,
  1149. .fb_pan_display = tridentfb_pan_display,
  1150. .fb_blank = tridentfb_blank,
  1151. .fb_check_var = tridentfb_check_var,
  1152. .fb_set_par = tridentfb_set_par,
  1153. .fb_fillrect = tridentfb_fillrect,
  1154. .fb_copyarea = tridentfb_copyarea,
  1155. .fb_imageblit = tridentfb_imageblit,
  1156. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1157. .fb_sync = tridentfb_sync,
  1158. #endif
  1159. };
  1160. static int __devinit trident_pci_probe(struct pci_dev *dev,
  1161. const struct pci_device_id *id)
  1162. {
  1163. int err;
  1164. unsigned char revision;
  1165. struct fb_info *info;
  1166. struct tridentfb_par *default_par;
  1167. int chip3D;
  1168. int chip_id;
  1169. err = pci_enable_device(dev);
  1170. if (err)
  1171. return err;
  1172. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1173. if (!info)
  1174. return -ENOMEM;
  1175. default_par = info->par;
  1176. chip_id = id->device;
  1177. #ifndef CONFIG_FB_TRIDENT_ACCEL
  1178. noaccel = 1;
  1179. #endif
  1180. /* If PCI id is 0x9660 then further detect chip type */
  1181. if (chip_id == TGUI9660) {
  1182. revision = vga_io_rseq(RevisionID);
  1183. switch (revision) {
  1184. case 0x21:
  1185. chip_id = PROVIDIA9685;
  1186. break;
  1187. case 0x22:
  1188. case 0x23:
  1189. chip_id = CYBER9397;
  1190. break;
  1191. case 0x2A:
  1192. chip_id = CYBER9397DVD;
  1193. break;
  1194. case 0x30:
  1195. case 0x33:
  1196. case 0x34:
  1197. case 0x35:
  1198. case 0x38:
  1199. case 0x3A:
  1200. case 0xB3:
  1201. chip_id = CYBER9385;
  1202. break;
  1203. case 0x40 ... 0x43:
  1204. chip_id = CYBER9382;
  1205. break;
  1206. case 0x4A:
  1207. chip_id = CYBER9388;
  1208. break;
  1209. default:
  1210. break;
  1211. }
  1212. }
  1213. chip3D = is3Dchip(chip_id);
  1214. if (is_xp(chip_id)) {
  1215. default_par->init_accel = xp_init_accel;
  1216. default_par->wait_engine = xp_wait_engine;
  1217. default_par->fill_rect = xp_fill_rect;
  1218. default_par->copy_rect = xp_copy_rect;
  1219. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADEXP;
  1220. } else if (is_blade(chip_id)) {
  1221. default_par->init_accel = blade_init_accel;
  1222. default_par->wait_engine = blade_wait_engine;
  1223. default_par->fill_rect = blade_fill_rect;
  1224. default_par->copy_rect = blade_copy_rect;
  1225. default_par->image_blit = blade_image_blit;
  1226. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADE3D;
  1227. } else if (chip3D) { /* 3DImage family left */
  1228. default_par->init_accel = image_init_accel;
  1229. default_par->wait_engine = image_wait_engine;
  1230. default_par->fill_rect = image_fill_rect;
  1231. default_par->copy_rect = image_copy_rect;
  1232. tridentfb_fix.accel = FB_ACCEL_TRIDENT_3DIMAGE;
  1233. } else { /* TGUI 9440/96XX family */
  1234. default_par->init_accel = tgui_init_accel;
  1235. default_par->wait_engine = xp_wait_engine;
  1236. default_par->fill_rect = tgui_fill_rect;
  1237. default_par->copy_rect = tgui_copy_rect;
  1238. tridentfb_fix.accel = FB_ACCEL_TRIDENT_TGUI;
  1239. }
  1240. default_par->chip_id = chip_id;
  1241. /* setup MMIO region */
  1242. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1243. tridentfb_fix.mmio_len = pci_resource_len(dev, 1);
  1244. if (!request_mem_region(tridentfb_fix.mmio_start,
  1245. tridentfb_fix.mmio_len, "tridentfb")) {
  1246. debug("request_region failed!\n");
  1247. framebuffer_release(info);
  1248. return -1;
  1249. }
  1250. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1251. tridentfb_fix.mmio_len);
  1252. if (!default_par->io_virt) {
  1253. debug("ioremap failed\n");
  1254. err = -1;
  1255. goto out_unmap1;
  1256. }
  1257. enable_mmio(default_par);
  1258. /* setup framebuffer memory */
  1259. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1260. tridentfb_fix.smem_len = get_memsize(default_par);
  1261. if (!request_mem_region(tridentfb_fix.smem_start,
  1262. tridentfb_fix.smem_len, "tridentfb")) {
  1263. debug("request_mem_region failed!\n");
  1264. disable_mmio(info->par);
  1265. err = -1;
  1266. goto out_unmap1;
  1267. }
  1268. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1269. tridentfb_fix.smem_len);
  1270. if (!info->screen_base) {
  1271. debug("ioremap failed\n");
  1272. err = -1;
  1273. goto out_unmap2;
  1274. }
  1275. default_par->flatpanel = is_flatpanel(default_par);
  1276. if (default_par->flatpanel)
  1277. nativex = get_nativex(default_par);
  1278. info->fix = tridentfb_fix;
  1279. info->fbops = &tridentfb_ops;
  1280. info->pseudo_palette = default_par->pseudo_pal;
  1281. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1282. if (!noaccel && default_par->init_accel) {
  1283. info->flags &= ~FBINFO_HWACCEL_DISABLED;
  1284. info->flags |= FBINFO_HWACCEL_COPYAREA;
  1285. info->flags |= FBINFO_HWACCEL_FILLRECT;
  1286. } else
  1287. info->flags |= FBINFO_HWACCEL_DISABLED;
  1288. if (is_blade(chip_id) && chip_id != BLADE3D)
  1289. info->flags |= FBINFO_READS_FAST;
  1290. info->pixmap.addr = kmalloc(4096, GFP_KERNEL);
  1291. if (!info->pixmap.addr) {
  1292. err = -ENOMEM;
  1293. goto out_unmap2;
  1294. }
  1295. info->pixmap.size = 4096;
  1296. info->pixmap.buf_align = 4;
  1297. info->pixmap.scan_align = 1;
  1298. info->pixmap.access_align = 32;
  1299. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1300. if (default_par->image_blit) {
  1301. info->flags |= FBINFO_HWACCEL_IMAGEBLIT;
  1302. info->pixmap.scan_align = 4;
  1303. }
  1304. if (noaccel) {
  1305. printk(KERN_DEBUG "disabling acceleration\n");
  1306. info->flags |= FBINFO_HWACCEL_DISABLED;
  1307. info->pixmap.scan_align = 1;
  1308. }
  1309. if (!fb_find_mode(&info->var, info,
  1310. mode_option, NULL, 0, NULL, bpp)) {
  1311. err = -EINVAL;
  1312. goto out_unmap2;
  1313. }
  1314. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1315. if (err < 0)
  1316. goto out_unmap2;
  1317. info->var.activate |= FB_ACTIVATE_NOW;
  1318. info->device = &dev->dev;
  1319. if (register_framebuffer(info) < 0) {
  1320. printk(KERN_ERR "tridentfb: could not register framebuffer\n");
  1321. fb_dealloc_cmap(&info->cmap);
  1322. err = -EINVAL;
  1323. goto out_unmap2;
  1324. }
  1325. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1326. info->node, info->fix.id, info->var.xres,
  1327. info->var.yres, info->var.bits_per_pixel);
  1328. pci_set_drvdata(dev, info);
  1329. return 0;
  1330. out_unmap2:
  1331. kfree(info->pixmap.addr);
  1332. if (info->screen_base)
  1333. iounmap(info->screen_base);
  1334. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1335. disable_mmio(info->par);
  1336. out_unmap1:
  1337. if (default_par->io_virt)
  1338. iounmap(default_par->io_virt);
  1339. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1340. framebuffer_release(info);
  1341. return err;
  1342. }
  1343. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1344. {
  1345. struct fb_info *info = pci_get_drvdata(dev);
  1346. struct tridentfb_par *par = info->par;
  1347. unregister_framebuffer(info);
  1348. iounmap(par->io_virt);
  1349. iounmap(info->screen_base);
  1350. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1351. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1352. pci_set_drvdata(dev, NULL);
  1353. kfree(info->pixmap.addr);
  1354. fb_dealloc_cmap(&info->cmap);
  1355. framebuffer_release(info);
  1356. }
  1357. /* List of boards that we are trying to support */
  1358. static struct pci_device_id trident_devices[] = {
  1359. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1360. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1361. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1362. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1363. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1364. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1365. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1366. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1367. {PCI_VENDOR_ID_TRIDENT, TGUI9440, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1368. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1369. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1370. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1371. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1372. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1373. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1374. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1375. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1376. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1377. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1378. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1379. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1380. {0,}
  1381. };
  1382. MODULE_DEVICE_TABLE(pci, trident_devices);
  1383. static struct pci_driver tridentfb_pci_driver = {
  1384. .name = "tridentfb",
  1385. .id_table = trident_devices,
  1386. .probe = trident_pci_probe,
  1387. .remove = __devexit_p(trident_pci_remove)
  1388. };
  1389. /*
  1390. * Parse user specified options (`video=trident:')
  1391. * example:
  1392. * video=trident:800x600,bpp=16,noaccel
  1393. */
  1394. #ifndef MODULE
  1395. static int __init tridentfb_setup(char *options)
  1396. {
  1397. char *opt;
  1398. if (!options || !*options)
  1399. return 0;
  1400. while ((opt = strsep(&options, ",")) != NULL) {
  1401. if (!*opt)
  1402. continue;
  1403. if (!strncmp(opt, "noaccel", 7))
  1404. noaccel = 1;
  1405. else if (!strncmp(opt, "fp", 2))
  1406. fp = 1;
  1407. else if (!strncmp(opt, "crt", 3))
  1408. fp = 0;
  1409. else if (!strncmp(opt, "bpp=", 4))
  1410. bpp = simple_strtoul(opt + 4, NULL, 0);
  1411. else if (!strncmp(opt, "center", 6))
  1412. center = 1;
  1413. else if (!strncmp(opt, "stretch", 7))
  1414. stretch = 1;
  1415. else if (!strncmp(opt, "memsize=", 8))
  1416. memsize = simple_strtoul(opt + 8, NULL, 0);
  1417. else if (!strncmp(opt, "memdiff=", 8))
  1418. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1419. else if (!strncmp(opt, "nativex=", 8))
  1420. nativex = simple_strtoul(opt + 8, NULL, 0);
  1421. else
  1422. mode_option = opt;
  1423. }
  1424. return 0;
  1425. }
  1426. #endif
  1427. static int __init tridentfb_init(void)
  1428. {
  1429. #ifndef MODULE
  1430. char *option = NULL;
  1431. if (fb_get_options("tridentfb", &option))
  1432. return -ENODEV;
  1433. tridentfb_setup(option);
  1434. #endif
  1435. return pci_register_driver(&tridentfb_pci_driver);
  1436. }
  1437. static void __exit tridentfb_exit(void)
  1438. {
  1439. pci_unregister_driver(&tridentfb_pci_driver);
  1440. }
  1441. module_init(tridentfb_init);
  1442. module_exit(tridentfb_exit);
  1443. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1444. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1445. MODULE_LICENSE("GPL");
  1446. MODULE_ALIAS("cyblafb");