ti_hdmi_4xxx_ip.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435
  1. /*
  2. * ti_hdmi_4xxx_ip.c
  3. *
  4. * HDMI TI81xx, TI38xx, TI OMAP4 etc IP driver Library
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/err.h>
  24. #include <linux/io.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/mutex.h>
  27. #include <linux/delay.h>
  28. #include <linux/string.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/gpio.h>
  31. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  32. #include <sound/asound.h>
  33. #include <sound/asoundef.h>
  34. #endif
  35. #include "ti_hdmi_4xxx_ip.h"
  36. #include "dss.h"
  37. #include "dss_features.h"
  38. #define HDMI_IRQ_LINK_CONNECT (1 << 25)
  39. #define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
  40. static inline void hdmi_write_reg(void __iomem *base_addr,
  41. const u16 idx, u32 val)
  42. {
  43. __raw_writel(val, base_addr + idx);
  44. }
  45. static inline u32 hdmi_read_reg(void __iomem *base_addr,
  46. const u16 idx)
  47. {
  48. return __raw_readl(base_addr + idx);
  49. }
  50. static inline void __iomem *hdmi_wp_base(struct hdmi_ip_data *ip_data)
  51. {
  52. return ip_data->base_wp;
  53. }
  54. static inline void __iomem *hdmi_phy_base(struct hdmi_ip_data *ip_data)
  55. {
  56. return ip_data->base_wp + ip_data->phy_offset;
  57. }
  58. static inline void __iomem *hdmi_pll_base(struct hdmi_ip_data *ip_data)
  59. {
  60. return ip_data->base_wp + ip_data->pll_offset;
  61. }
  62. static inline void __iomem *hdmi_av_base(struct hdmi_ip_data *ip_data)
  63. {
  64. return ip_data->base_wp + ip_data->core_av_offset;
  65. }
  66. static inline void __iomem *hdmi_core_sys_base(struct hdmi_ip_data *ip_data)
  67. {
  68. return ip_data->base_wp + ip_data->core_sys_offset;
  69. }
  70. static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
  71. const u16 idx,
  72. int b2, int b1, u32 val)
  73. {
  74. u32 t = 0;
  75. while (val != REG_GET(base_addr, idx, b2, b1)) {
  76. udelay(1);
  77. if (t++ > 10000)
  78. return !val;
  79. }
  80. return val;
  81. }
  82. static int hdmi_pll_init(struct hdmi_ip_data *ip_data)
  83. {
  84. u32 r;
  85. void __iomem *pll_base = hdmi_pll_base(ip_data);
  86. struct hdmi_pll_info *fmt = &ip_data->pll_data;
  87. /* PLL start always use manual mode */
  88. REG_FLD_MOD(pll_base, PLLCTRL_PLL_CONTROL, 0x0, 0, 0);
  89. r = hdmi_read_reg(pll_base, PLLCTRL_CFG1);
  90. r = FLD_MOD(r, fmt->regm, 20, 9); /* CFG1_PLL_REGM */
  91. r = FLD_MOD(r, fmt->regn - 1, 8, 1); /* CFG1_PLL_REGN */
  92. hdmi_write_reg(pll_base, PLLCTRL_CFG1, r);
  93. r = hdmi_read_reg(pll_base, PLLCTRL_CFG2);
  94. r = FLD_MOD(r, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
  95. r = FLD_MOD(r, 0x1, 13, 13); /* PLL_REFEN */
  96. r = FLD_MOD(r, 0x0, 14, 14); /* PHY_CLKINEN de-assert during locking */
  97. r = FLD_MOD(r, fmt->refsel, 22, 21); /* REFSEL */
  98. if (fmt->dcofreq) {
  99. /* divider programming for frequency beyond 1000Mhz */
  100. REG_FLD_MOD(pll_base, PLLCTRL_CFG3, fmt->regsd, 17, 10);
  101. r = FLD_MOD(r, 0x4, 3, 1); /* 1000MHz and 2000MHz */
  102. } else {
  103. r = FLD_MOD(r, 0x2, 3, 1); /* 500MHz and 1000MHz */
  104. }
  105. hdmi_write_reg(pll_base, PLLCTRL_CFG2, r);
  106. r = hdmi_read_reg(pll_base, PLLCTRL_CFG4);
  107. r = FLD_MOD(r, fmt->regm2, 24, 18);
  108. r = FLD_MOD(r, fmt->regmf, 17, 0);
  109. hdmi_write_reg(pll_base, PLLCTRL_CFG4, r);
  110. /* go now */
  111. REG_FLD_MOD(pll_base, PLLCTRL_PLL_GO, 0x1, 0, 0);
  112. /* wait for bit change */
  113. if (hdmi_wait_for_bit_change(pll_base, PLLCTRL_PLL_GO,
  114. 0, 0, 1) != 1) {
  115. pr_err("PLL GO bit not set\n");
  116. return -ETIMEDOUT;
  117. }
  118. /* Wait till the lock bit is set in PLL status */
  119. if (hdmi_wait_for_bit_change(pll_base,
  120. PLLCTRL_PLL_STATUS, 1, 1, 1) != 1) {
  121. pr_err("cannot lock PLL\n");
  122. pr_err("CFG1 0x%x\n",
  123. hdmi_read_reg(pll_base, PLLCTRL_CFG1));
  124. pr_err("CFG2 0x%x\n",
  125. hdmi_read_reg(pll_base, PLLCTRL_CFG2));
  126. pr_err("CFG4 0x%x\n",
  127. hdmi_read_reg(pll_base, PLLCTRL_CFG4));
  128. return -ETIMEDOUT;
  129. }
  130. pr_debug("PLL locked!\n");
  131. return 0;
  132. }
  133. /* PHY_PWR_CMD */
  134. static int hdmi_set_phy_pwr(struct hdmi_ip_data *ip_data, enum hdmi_phy_pwr val)
  135. {
  136. /* Return if already the state */
  137. if (REG_GET(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, 5, 4) == val)
  138. return 0;
  139. /* Command for power control of HDMI PHY */
  140. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 7, 6);
  141. /* Status of the power control of HDMI PHY */
  142. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data),
  143. HDMI_WP_PWR_CTRL, 5, 4, val) != val) {
  144. pr_err("Failed to set PHY power mode to %d\n", val);
  145. return -ETIMEDOUT;
  146. }
  147. return 0;
  148. }
  149. /* PLL_PWR_CMD */
  150. static int hdmi_set_pll_pwr(struct hdmi_ip_data *ip_data, enum hdmi_pll_pwr val)
  151. {
  152. /* Command for power control of HDMI PLL */
  153. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 3, 2);
  154. /* wait till PHY_PWR_STATUS is set */
  155. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL,
  156. 1, 0, val) != val) {
  157. pr_err("Failed to set PLL_PWR_STATUS\n");
  158. return -ETIMEDOUT;
  159. }
  160. return 0;
  161. }
  162. static int hdmi_pll_reset(struct hdmi_ip_data *ip_data)
  163. {
  164. /* SYSRESET controlled by power FSM */
  165. REG_FLD_MOD(hdmi_pll_base(ip_data), PLLCTRL_PLL_CONTROL, 0x0, 3, 3);
  166. /* READ 0x0 reset is in progress */
  167. if (hdmi_wait_for_bit_change(hdmi_pll_base(ip_data),
  168. PLLCTRL_PLL_STATUS, 0, 0, 1) != 1) {
  169. pr_err("Failed to sysreset PLL\n");
  170. return -ETIMEDOUT;
  171. }
  172. return 0;
  173. }
  174. int ti_hdmi_4xxx_pll_enable(struct hdmi_ip_data *ip_data)
  175. {
  176. u16 r = 0;
  177. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  178. if (r)
  179. return r;
  180. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
  181. if (r)
  182. return r;
  183. r = hdmi_pll_reset(ip_data);
  184. if (r)
  185. return r;
  186. r = hdmi_pll_init(ip_data);
  187. if (r)
  188. return r;
  189. return 0;
  190. }
  191. void ti_hdmi_4xxx_pll_disable(struct hdmi_ip_data *ip_data)
  192. {
  193. hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  194. }
  195. static irqreturn_t hdmi_irq_handler(int irq, void *data)
  196. {
  197. struct hdmi_ip_data *ip_data = data;
  198. void __iomem *wp_base = hdmi_wp_base(ip_data);
  199. u32 irqstatus;
  200. irqstatus = hdmi_read_reg(wp_base, HDMI_WP_IRQSTATUS);
  201. hdmi_write_reg(wp_base, HDMI_WP_IRQSTATUS, irqstatus);
  202. /* flush posted write */
  203. hdmi_read_reg(wp_base, HDMI_WP_IRQSTATUS);
  204. if ((irqstatus & HDMI_IRQ_LINK_CONNECT) &&
  205. irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
  206. /*
  207. * If we get both connect and disconnect interrupts at the same
  208. * time, turn off the PHY, clear interrupts, and restart, which
  209. * raises connect interrupt if a cable is connected, or nothing
  210. * if cable is not connected.
  211. */
  212. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  213. hdmi_write_reg(wp_base, HDMI_WP_IRQSTATUS,
  214. HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
  215. /* flush posted write */
  216. hdmi_read_reg(wp_base, HDMI_WP_IRQSTATUS);
  217. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  218. } else if (irqstatus & HDMI_IRQ_LINK_CONNECT) {
  219. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_TXON);
  220. } else if (irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
  221. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  222. }
  223. return IRQ_HANDLED;
  224. }
  225. int ti_hdmi_4xxx_phy_enable(struct hdmi_ip_data *ip_data)
  226. {
  227. u16 r = 0;
  228. void __iomem *phy_base = hdmi_phy_base(ip_data);
  229. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_IRQENABLE_CLR,
  230. 0xffffffff);
  231. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_IRQSTATUS,
  232. HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
  233. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  234. if (r)
  235. return r;
  236. /*
  237. * Read address 0 in order to get the SCP reset done completed
  238. * Dummy access performed to make sure reset is done
  239. */
  240. hdmi_read_reg(phy_base, HDMI_TXPHY_TX_CTRL);
  241. /*
  242. * Write to phy address 0 to configure the clock
  243. * use HFBITCLK write HDMI_TXPHY_TX_CONTROL_FREQOUT field
  244. */
  245. REG_FLD_MOD(phy_base, HDMI_TXPHY_TX_CTRL, 0x1, 31, 30);
  246. /* Write to phy address 1 to start HDMI line (TXVALID and TMDSCLKEN) */
  247. hdmi_write_reg(phy_base, HDMI_TXPHY_DIGITAL_CTRL, 0xF0000000);
  248. /* Setup max LDO voltage */
  249. REG_FLD_MOD(phy_base, HDMI_TXPHY_POWER_CTRL, 0xB, 3, 0);
  250. /* Write to phy address 3 to change the polarity control */
  251. REG_FLD_MOD(phy_base, HDMI_TXPHY_PAD_CFG_CTRL, 0x1, 27, 27);
  252. r = request_threaded_irq(ip_data->irq, NULL, hdmi_irq_handler,
  253. IRQF_ONESHOT, "OMAP HDMI", ip_data);
  254. if (r) {
  255. DSSERR("HDMI IRQ request failed\n");
  256. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  257. return r;
  258. }
  259. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_IRQENABLE_SET,
  260. HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
  261. return 0;
  262. }
  263. void ti_hdmi_4xxx_phy_disable(struct hdmi_ip_data *ip_data)
  264. {
  265. free_irq(ip_data->irq, ip_data);
  266. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  267. }
  268. static int hdmi_core_ddc_init(struct hdmi_ip_data *ip_data)
  269. {
  270. void __iomem *base = hdmi_core_sys_base(ip_data);
  271. /* Turn on CLK for DDC */
  272. REG_FLD_MOD(base, HDMI_CORE_AV_DPD, 0x7, 2, 0);
  273. /* IN_PROG */
  274. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 1) {
  275. /* Abort transaction */
  276. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xf, 3, 0);
  277. /* IN_PROG */
  278. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  279. 4, 4, 0) != 0) {
  280. DSSERR("Timeout aborting DDC transaction\n");
  281. return -ETIMEDOUT;
  282. }
  283. }
  284. /* Clk SCL Devices */
  285. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xA, 3, 0);
  286. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  287. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  288. 4, 4, 0) != 0) {
  289. DSSERR("Timeout starting SCL clock\n");
  290. return -ETIMEDOUT;
  291. }
  292. /* Clear FIFO */
  293. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x9, 3, 0);
  294. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  295. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  296. 4, 4, 0) != 0) {
  297. DSSERR("Timeout clearing DDC fifo\n");
  298. return -ETIMEDOUT;
  299. }
  300. return 0;
  301. }
  302. static int hdmi_core_ddc_edid(struct hdmi_ip_data *ip_data,
  303. u8 *pedid, int ext)
  304. {
  305. void __iomem *base = hdmi_core_sys_base(ip_data);
  306. u32 i;
  307. char checksum;
  308. u32 offset = 0;
  309. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  310. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  311. 4, 4, 0) != 0) {
  312. DSSERR("Timeout waiting DDC to be ready\n");
  313. return -ETIMEDOUT;
  314. }
  315. if (ext % 2 != 0)
  316. offset = 0x80;
  317. /* Load Segment Address Register */
  318. REG_FLD_MOD(base, HDMI_CORE_DDC_SEGM, ext / 2, 7, 0);
  319. /* Load Slave Address Register */
  320. REG_FLD_MOD(base, HDMI_CORE_DDC_ADDR, 0xA0 >> 1, 7, 1);
  321. /* Load Offset Address Register */
  322. REG_FLD_MOD(base, HDMI_CORE_DDC_OFFSET, offset, 7, 0);
  323. /* Load Byte Count */
  324. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT1, 0x80, 7, 0);
  325. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT2, 0x0, 1, 0);
  326. /* Set DDC_CMD */
  327. if (ext)
  328. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x4, 3, 0);
  329. else
  330. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x2, 3, 0);
  331. /* HDMI_CORE_DDC_STATUS_BUS_LOW */
  332. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 6, 6) == 1) {
  333. pr_err("I2C Bus Low?\n");
  334. return -EIO;
  335. }
  336. /* HDMI_CORE_DDC_STATUS_NO_ACK */
  337. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 5, 5) == 1) {
  338. pr_err("I2C No Ack\n");
  339. return -EIO;
  340. }
  341. for (i = 0; i < 0x80; ++i) {
  342. int t;
  343. /* IN_PROG */
  344. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 0) {
  345. DSSERR("operation stopped when reading edid\n");
  346. return -EIO;
  347. }
  348. t = 0;
  349. /* FIFO_EMPTY */
  350. while (REG_GET(base, HDMI_CORE_DDC_STATUS, 2, 2) == 1) {
  351. if (t++ > 10000) {
  352. DSSERR("timeout reading edid\n");
  353. return -ETIMEDOUT;
  354. }
  355. udelay(1);
  356. }
  357. pedid[i] = REG_GET(base, HDMI_CORE_DDC_DATA, 7, 0);
  358. }
  359. checksum = 0;
  360. for (i = 0; i < 0x80; ++i)
  361. checksum += pedid[i];
  362. if (checksum != 0) {
  363. pr_err("E-EDID checksum failed!!\n");
  364. return -EIO;
  365. }
  366. return 0;
  367. }
  368. int ti_hdmi_4xxx_read_edid(struct hdmi_ip_data *ip_data,
  369. u8 *edid, int len)
  370. {
  371. int r, l;
  372. if (len < 128)
  373. return -EINVAL;
  374. r = hdmi_core_ddc_init(ip_data);
  375. if (r)
  376. return r;
  377. r = hdmi_core_ddc_edid(ip_data, edid, 0);
  378. if (r)
  379. return r;
  380. l = 128;
  381. if (len >= 128 * 2 && edid[0x7e] > 0) {
  382. r = hdmi_core_ddc_edid(ip_data, edid + 0x80, 1);
  383. if (r)
  384. return r;
  385. l += 128;
  386. }
  387. return l;
  388. }
  389. bool ti_hdmi_4xxx_detect(struct hdmi_ip_data *ip_data)
  390. {
  391. return gpio_get_value(ip_data->hpd_gpio);
  392. }
  393. static void hdmi_core_init(struct hdmi_core_video_config *video_cfg,
  394. struct hdmi_core_infoframe_avi *avi_cfg,
  395. struct hdmi_core_packet_enable_repeat *repeat_cfg)
  396. {
  397. pr_debug("Enter hdmi_core_init\n");
  398. /* video core */
  399. video_cfg->ip_bus_width = HDMI_INPUT_8BIT;
  400. video_cfg->op_dither_truc = HDMI_OUTPUTTRUNCATION_8BIT;
  401. video_cfg->deep_color_pkt = HDMI_DEEPCOLORPACKECTDISABLE;
  402. video_cfg->pkt_mode = HDMI_PACKETMODERESERVEDVALUE;
  403. video_cfg->hdmi_dvi = HDMI_DVI;
  404. video_cfg->tclk_sel_clkmult = HDMI_FPLL10IDCK;
  405. /* info frame */
  406. avi_cfg->db1_format = 0;
  407. avi_cfg->db1_active_info = 0;
  408. avi_cfg->db1_bar_info_dv = 0;
  409. avi_cfg->db1_scan_info = 0;
  410. avi_cfg->db2_colorimetry = 0;
  411. avi_cfg->db2_aspect_ratio = 0;
  412. avi_cfg->db2_active_fmt_ar = 0;
  413. avi_cfg->db3_itc = 0;
  414. avi_cfg->db3_ec = 0;
  415. avi_cfg->db3_q_range = 0;
  416. avi_cfg->db3_nup_scaling = 0;
  417. avi_cfg->db4_videocode = 0;
  418. avi_cfg->db5_pixel_repeat = 0;
  419. avi_cfg->db6_7_line_eoftop = 0 ;
  420. avi_cfg->db8_9_line_sofbottom = 0;
  421. avi_cfg->db10_11_pixel_eofleft = 0;
  422. avi_cfg->db12_13_pixel_sofright = 0;
  423. /* packet enable and repeat */
  424. repeat_cfg->audio_pkt = 0;
  425. repeat_cfg->audio_pkt_repeat = 0;
  426. repeat_cfg->avi_infoframe = 0;
  427. repeat_cfg->avi_infoframe_repeat = 0;
  428. repeat_cfg->gen_cntrl_pkt = 0;
  429. repeat_cfg->gen_cntrl_pkt_repeat = 0;
  430. repeat_cfg->generic_pkt = 0;
  431. repeat_cfg->generic_pkt_repeat = 0;
  432. }
  433. static void hdmi_core_powerdown_disable(struct hdmi_ip_data *ip_data)
  434. {
  435. pr_debug("Enter hdmi_core_powerdown_disable\n");
  436. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_CTRL1, 0x0, 0, 0);
  437. }
  438. static void hdmi_core_swreset_release(struct hdmi_ip_data *ip_data)
  439. {
  440. pr_debug("Enter hdmi_core_swreset_release\n");
  441. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x0, 0, 0);
  442. }
  443. static void hdmi_core_swreset_assert(struct hdmi_ip_data *ip_data)
  444. {
  445. pr_debug("Enter hdmi_core_swreset_assert\n");
  446. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x1, 0, 0);
  447. }
  448. /* HDMI_CORE_VIDEO_CONFIG */
  449. static void hdmi_core_video_config(struct hdmi_ip_data *ip_data,
  450. struct hdmi_core_video_config *cfg)
  451. {
  452. u32 r = 0;
  453. void __iomem *core_sys_base = hdmi_core_sys_base(ip_data);
  454. /* sys_ctrl1 default configuration not tunable */
  455. r = hdmi_read_reg(core_sys_base, HDMI_CORE_CTRL1);
  456. r = FLD_MOD(r, HDMI_CORE_CTRL1_VEN_FOLLOWVSYNC, 5, 5);
  457. r = FLD_MOD(r, HDMI_CORE_CTRL1_HEN_FOLLOWHSYNC, 4, 4);
  458. r = FLD_MOD(r, HDMI_CORE_CTRL1_BSEL_24BITBUS, 2, 2);
  459. r = FLD_MOD(r, HDMI_CORE_CTRL1_EDGE_RISINGEDGE, 1, 1);
  460. hdmi_write_reg(core_sys_base, HDMI_CORE_CTRL1, r);
  461. REG_FLD_MOD(core_sys_base,
  462. HDMI_CORE_SYS_VID_ACEN, cfg->ip_bus_width, 7, 6);
  463. /* Vid_Mode */
  464. r = hdmi_read_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE);
  465. /* dither truncation configuration */
  466. if (cfg->op_dither_truc > HDMI_OUTPUTTRUNCATION_12BIT) {
  467. r = FLD_MOD(r, cfg->op_dither_truc - 3, 7, 6);
  468. r = FLD_MOD(r, 1, 5, 5);
  469. } else {
  470. r = FLD_MOD(r, cfg->op_dither_truc, 7, 6);
  471. r = FLD_MOD(r, 0, 5, 5);
  472. }
  473. hdmi_write_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE, r);
  474. /* HDMI_Ctrl */
  475. r = hdmi_read_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL);
  476. r = FLD_MOD(r, cfg->deep_color_pkt, 6, 6);
  477. r = FLD_MOD(r, cfg->pkt_mode, 5, 3);
  478. r = FLD_MOD(r, cfg->hdmi_dvi, 0, 0);
  479. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL, r);
  480. /* TMDS_CTRL */
  481. REG_FLD_MOD(core_sys_base,
  482. HDMI_CORE_SYS_TMDS_CTRL, cfg->tclk_sel_clkmult, 6, 5);
  483. }
  484. static void hdmi_core_aux_infoframe_avi_config(struct hdmi_ip_data *ip_data)
  485. {
  486. u32 val;
  487. char sum = 0, checksum = 0;
  488. void __iomem *av_base = hdmi_av_base(ip_data);
  489. struct hdmi_core_infoframe_avi info_avi = ip_data->avi_cfg;
  490. sum += 0x82 + 0x002 + 0x00D;
  491. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_TYPE, 0x082);
  492. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_VERS, 0x002);
  493. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_LEN, 0x00D);
  494. val = (info_avi.db1_format << 5) |
  495. (info_avi.db1_active_info << 4) |
  496. (info_avi.db1_bar_info_dv << 2) |
  497. (info_avi.db1_scan_info);
  498. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(0), val);
  499. sum += val;
  500. val = (info_avi.db2_colorimetry << 6) |
  501. (info_avi.db2_aspect_ratio << 4) |
  502. (info_avi.db2_active_fmt_ar);
  503. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(1), val);
  504. sum += val;
  505. val = (info_avi.db3_itc << 7) |
  506. (info_avi.db3_ec << 4) |
  507. (info_avi.db3_q_range << 2) |
  508. (info_avi.db3_nup_scaling);
  509. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(2), val);
  510. sum += val;
  511. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(3),
  512. info_avi.db4_videocode);
  513. sum += info_avi.db4_videocode;
  514. val = info_avi.db5_pixel_repeat;
  515. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(4), val);
  516. sum += val;
  517. val = info_avi.db6_7_line_eoftop & 0x00FF;
  518. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(5), val);
  519. sum += val;
  520. val = ((info_avi.db6_7_line_eoftop >> 8) & 0x00FF);
  521. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(6), val);
  522. sum += val;
  523. val = info_avi.db8_9_line_sofbottom & 0x00FF;
  524. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(7), val);
  525. sum += val;
  526. val = ((info_avi.db8_9_line_sofbottom >> 8) & 0x00FF);
  527. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(8), val);
  528. sum += val;
  529. val = info_avi.db10_11_pixel_eofleft & 0x00FF;
  530. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(9), val);
  531. sum += val;
  532. val = ((info_avi.db10_11_pixel_eofleft >> 8) & 0x00FF);
  533. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(10), val);
  534. sum += val;
  535. val = info_avi.db12_13_pixel_sofright & 0x00FF;
  536. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(11), val);
  537. sum += val;
  538. val = ((info_avi.db12_13_pixel_sofright >> 8) & 0x00FF);
  539. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(12), val);
  540. sum += val;
  541. checksum = 0x100 - sum;
  542. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_CHSUM, checksum);
  543. }
  544. static void hdmi_core_av_packet_config(struct hdmi_ip_data *ip_data,
  545. struct hdmi_core_packet_enable_repeat repeat_cfg)
  546. {
  547. /* enable/repeat the infoframe */
  548. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL1,
  549. (repeat_cfg.audio_pkt << 5) |
  550. (repeat_cfg.audio_pkt_repeat << 4) |
  551. (repeat_cfg.avi_infoframe << 1) |
  552. (repeat_cfg.avi_infoframe_repeat));
  553. /* enable/repeat the packet */
  554. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL2,
  555. (repeat_cfg.gen_cntrl_pkt << 3) |
  556. (repeat_cfg.gen_cntrl_pkt_repeat << 2) |
  557. (repeat_cfg.generic_pkt << 1) |
  558. (repeat_cfg.generic_pkt_repeat));
  559. }
  560. static void hdmi_wp_init(struct omap_video_timings *timings,
  561. struct hdmi_video_format *video_fmt)
  562. {
  563. pr_debug("Enter hdmi_wp_init\n");
  564. timings->hbp = 0;
  565. timings->hfp = 0;
  566. timings->hsw = 0;
  567. timings->vbp = 0;
  568. timings->vfp = 0;
  569. timings->vsw = 0;
  570. video_fmt->packing_mode = HDMI_PACK_10b_RGB_YUV444;
  571. video_fmt->y_res = 0;
  572. video_fmt->x_res = 0;
  573. }
  574. int ti_hdmi_4xxx_wp_video_start(struct hdmi_ip_data *ip_data)
  575. {
  576. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, true, 31, 31);
  577. return 0;
  578. }
  579. void ti_hdmi_4xxx_wp_video_stop(struct hdmi_ip_data *ip_data)
  580. {
  581. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, false, 31, 31);
  582. }
  583. static void hdmi_wp_video_init_format(struct hdmi_video_format *video_fmt,
  584. struct omap_video_timings *timings, struct hdmi_config *param)
  585. {
  586. pr_debug("Enter hdmi_wp_video_init_format\n");
  587. video_fmt->y_res = param->timings.y_res;
  588. video_fmt->x_res = param->timings.x_res;
  589. timings->hbp = param->timings.hbp;
  590. timings->hfp = param->timings.hfp;
  591. timings->hsw = param->timings.hsw;
  592. timings->vbp = param->timings.vbp;
  593. timings->vfp = param->timings.vfp;
  594. timings->vsw = param->timings.vsw;
  595. }
  596. static void hdmi_wp_video_config_format(struct hdmi_ip_data *ip_data,
  597. struct hdmi_video_format *video_fmt)
  598. {
  599. u32 l = 0;
  600. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG,
  601. video_fmt->packing_mode, 10, 8);
  602. l |= FLD_VAL(video_fmt->y_res, 31, 16);
  603. l |= FLD_VAL(video_fmt->x_res, 15, 0);
  604. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_SIZE, l);
  605. }
  606. static void hdmi_wp_video_config_interface(struct hdmi_ip_data *ip_data)
  607. {
  608. u32 r;
  609. bool vsync_pol, hsync_pol;
  610. pr_debug("Enter hdmi_wp_video_config_interface\n");
  611. vsync_pol = ip_data->cfg.timings.vsync_level == OMAPDSS_SIG_ACTIVE_HIGH;
  612. hsync_pol = ip_data->cfg.timings.hsync_level == OMAPDSS_SIG_ACTIVE_HIGH;
  613. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG);
  614. r = FLD_MOD(r, vsync_pol, 7, 7);
  615. r = FLD_MOD(r, hsync_pol, 6, 6);
  616. r = FLD_MOD(r, ip_data->cfg.timings.interlace, 3, 3);
  617. r = FLD_MOD(r, 1, 1, 0); /* HDMI_TIMING_MASTER_24BIT */
  618. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, r);
  619. }
  620. static void hdmi_wp_video_config_timing(struct hdmi_ip_data *ip_data,
  621. struct omap_video_timings *timings)
  622. {
  623. u32 timing_h = 0;
  624. u32 timing_v = 0;
  625. pr_debug("Enter hdmi_wp_video_config_timing\n");
  626. timing_h |= FLD_VAL(timings->hbp, 31, 20);
  627. timing_h |= FLD_VAL(timings->hfp, 19, 8);
  628. timing_h |= FLD_VAL(timings->hsw, 7, 0);
  629. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_H, timing_h);
  630. timing_v |= FLD_VAL(timings->vbp, 31, 20);
  631. timing_v |= FLD_VAL(timings->vfp, 19, 8);
  632. timing_v |= FLD_VAL(timings->vsw, 7, 0);
  633. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_V, timing_v);
  634. }
  635. void ti_hdmi_4xxx_basic_configure(struct hdmi_ip_data *ip_data)
  636. {
  637. /* HDMI */
  638. struct omap_video_timings video_timing;
  639. struct hdmi_video_format video_format;
  640. /* HDMI core */
  641. struct hdmi_core_infoframe_avi avi_cfg = ip_data->avi_cfg;
  642. struct hdmi_core_video_config v_core_cfg;
  643. struct hdmi_core_packet_enable_repeat repeat_cfg;
  644. struct hdmi_config *cfg = &ip_data->cfg;
  645. hdmi_wp_init(&video_timing, &video_format);
  646. hdmi_core_init(&v_core_cfg,
  647. &avi_cfg,
  648. &repeat_cfg);
  649. hdmi_wp_video_init_format(&video_format, &video_timing, cfg);
  650. hdmi_wp_video_config_timing(ip_data, &video_timing);
  651. /* video config */
  652. video_format.packing_mode = HDMI_PACK_24b_RGB_YUV444_YUV422;
  653. hdmi_wp_video_config_format(ip_data, &video_format);
  654. hdmi_wp_video_config_interface(ip_data);
  655. /*
  656. * configure core video part
  657. * set software reset in the core
  658. */
  659. hdmi_core_swreset_assert(ip_data);
  660. /* power down off */
  661. hdmi_core_powerdown_disable(ip_data);
  662. v_core_cfg.pkt_mode = HDMI_PACKETMODE24BITPERPIXEL;
  663. v_core_cfg.hdmi_dvi = cfg->cm.mode;
  664. hdmi_core_video_config(ip_data, &v_core_cfg);
  665. /* release software reset in the core */
  666. hdmi_core_swreset_release(ip_data);
  667. /*
  668. * configure packet
  669. * info frame video see doc CEA861-D page 65
  670. */
  671. avi_cfg.db1_format = HDMI_INFOFRAME_AVI_DB1Y_RGB;
  672. avi_cfg.db1_active_info =
  673. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_OFF;
  674. avi_cfg.db1_bar_info_dv = HDMI_INFOFRAME_AVI_DB1B_NO;
  675. avi_cfg.db1_scan_info = HDMI_INFOFRAME_AVI_DB1S_0;
  676. avi_cfg.db2_colorimetry = HDMI_INFOFRAME_AVI_DB2C_NO;
  677. avi_cfg.db2_aspect_ratio = HDMI_INFOFRAME_AVI_DB2M_NO;
  678. avi_cfg.db2_active_fmt_ar = HDMI_INFOFRAME_AVI_DB2R_SAME;
  679. avi_cfg.db3_itc = HDMI_INFOFRAME_AVI_DB3ITC_NO;
  680. avi_cfg.db3_ec = HDMI_INFOFRAME_AVI_DB3EC_XVYUV601;
  681. avi_cfg.db3_q_range = HDMI_INFOFRAME_AVI_DB3Q_DEFAULT;
  682. avi_cfg.db3_nup_scaling = HDMI_INFOFRAME_AVI_DB3SC_NO;
  683. avi_cfg.db4_videocode = cfg->cm.code;
  684. avi_cfg.db5_pixel_repeat = HDMI_INFOFRAME_AVI_DB5PR_NO;
  685. avi_cfg.db6_7_line_eoftop = 0;
  686. avi_cfg.db8_9_line_sofbottom = 0;
  687. avi_cfg.db10_11_pixel_eofleft = 0;
  688. avi_cfg.db12_13_pixel_sofright = 0;
  689. hdmi_core_aux_infoframe_avi_config(ip_data);
  690. /* enable/repeat the infoframe */
  691. repeat_cfg.avi_infoframe = HDMI_PACKETENABLE;
  692. repeat_cfg.avi_infoframe_repeat = HDMI_PACKETREPEATON;
  693. /* wakeup */
  694. repeat_cfg.audio_pkt = HDMI_PACKETENABLE;
  695. repeat_cfg.audio_pkt_repeat = HDMI_PACKETREPEATON;
  696. hdmi_core_av_packet_config(ip_data, repeat_cfg);
  697. }
  698. void ti_hdmi_4xxx_wp_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  699. {
  700. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r,\
  701. hdmi_read_reg(hdmi_wp_base(ip_data), r))
  702. DUMPREG(HDMI_WP_REVISION);
  703. DUMPREG(HDMI_WP_SYSCONFIG);
  704. DUMPREG(HDMI_WP_IRQSTATUS_RAW);
  705. DUMPREG(HDMI_WP_IRQSTATUS);
  706. DUMPREG(HDMI_WP_PWR_CTRL);
  707. DUMPREG(HDMI_WP_IRQENABLE_SET);
  708. DUMPREG(HDMI_WP_VIDEO_CFG);
  709. DUMPREG(HDMI_WP_VIDEO_SIZE);
  710. DUMPREG(HDMI_WP_VIDEO_TIMING_H);
  711. DUMPREG(HDMI_WP_VIDEO_TIMING_V);
  712. DUMPREG(HDMI_WP_WP_CLK);
  713. DUMPREG(HDMI_WP_AUDIO_CFG);
  714. DUMPREG(HDMI_WP_AUDIO_CFG2);
  715. DUMPREG(HDMI_WP_AUDIO_CTRL);
  716. DUMPREG(HDMI_WP_AUDIO_DATA);
  717. }
  718. void ti_hdmi_4xxx_pll_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  719. {
  720. #define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
  721. hdmi_read_reg(hdmi_pll_base(ip_data), r))
  722. DUMPPLL(PLLCTRL_PLL_CONTROL);
  723. DUMPPLL(PLLCTRL_PLL_STATUS);
  724. DUMPPLL(PLLCTRL_PLL_GO);
  725. DUMPPLL(PLLCTRL_CFG1);
  726. DUMPPLL(PLLCTRL_CFG2);
  727. DUMPPLL(PLLCTRL_CFG3);
  728. DUMPPLL(PLLCTRL_CFG4);
  729. }
  730. void ti_hdmi_4xxx_core_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  731. {
  732. int i;
  733. #define CORE_REG(i, name) name(i)
  734. #define DUMPCORE(r) seq_printf(s, "%-35s %08x\n", #r,\
  735. hdmi_read_reg(hdmi_core_sys_base(ip_data), r))
  736. #define DUMPCOREAV(r) seq_printf(s, "%-35s %08x\n", #r,\
  737. hdmi_read_reg(hdmi_av_base(ip_data), r))
  738. #define DUMPCOREAV2(i, r) seq_printf(s, "%s[%d]%*s %08x\n", #r, i, \
  739. (i < 10) ? 32 - (int)strlen(#r) : 31 - (int)strlen(#r), " ", \
  740. hdmi_read_reg(hdmi_av_base(ip_data), CORE_REG(i, r)))
  741. DUMPCORE(HDMI_CORE_SYS_VND_IDL);
  742. DUMPCORE(HDMI_CORE_SYS_DEV_IDL);
  743. DUMPCORE(HDMI_CORE_SYS_DEV_IDH);
  744. DUMPCORE(HDMI_CORE_SYS_DEV_REV);
  745. DUMPCORE(HDMI_CORE_SYS_SRST);
  746. DUMPCORE(HDMI_CORE_CTRL1);
  747. DUMPCORE(HDMI_CORE_SYS_SYS_STAT);
  748. DUMPCORE(HDMI_CORE_SYS_DE_DLY);
  749. DUMPCORE(HDMI_CORE_SYS_DE_CTRL);
  750. DUMPCORE(HDMI_CORE_SYS_DE_TOP);
  751. DUMPCORE(HDMI_CORE_SYS_DE_CNTL);
  752. DUMPCORE(HDMI_CORE_SYS_DE_CNTH);
  753. DUMPCORE(HDMI_CORE_SYS_DE_LINL);
  754. DUMPCORE(HDMI_CORE_SYS_DE_LINH_1);
  755. DUMPCORE(HDMI_CORE_SYS_VID_ACEN);
  756. DUMPCORE(HDMI_CORE_SYS_VID_MODE);
  757. DUMPCORE(HDMI_CORE_SYS_INTR_STATE);
  758. DUMPCORE(HDMI_CORE_SYS_INTR1);
  759. DUMPCORE(HDMI_CORE_SYS_INTR2);
  760. DUMPCORE(HDMI_CORE_SYS_INTR3);
  761. DUMPCORE(HDMI_CORE_SYS_INTR4);
  762. DUMPCORE(HDMI_CORE_SYS_UMASK1);
  763. DUMPCORE(HDMI_CORE_SYS_TMDS_CTRL);
  764. DUMPCORE(HDMI_CORE_DDC_ADDR);
  765. DUMPCORE(HDMI_CORE_DDC_SEGM);
  766. DUMPCORE(HDMI_CORE_DDC_OFFSET);
  767. DUMPCORE(HDMI_CORE_DDC_COUNT1);
  768. DUMPCORE(HDMI_CORE_DDC_COUNT2);
  769. DUMPCORE(HDMI_CORE_DDC_STATUS);
  770. DUMPCORE(HDMI_CORE_DDC_CMD);
  771. DUMPCORE(HDMI_CORE_DDC_DATA);
  772. DUMPCOREAV(HDMI_CORE_AV_ACR_CTRL);
  773. DUMPCOREAV(HDMI_CORE_AV_FREQ_SVAL);
  774. DUMPCOREAV(HDMI_CORE_AV_N_SVAL1);
  775. DUMPCOREAV(HDMI_CORE_AV_N_SVAL2);
  776. DUMPCOREAV(HDMI_CORE_AV_N_SVAL3);
  777. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL1);
  778. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL2);
  779. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL3);
  780. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL1);
  781. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL2);
  782. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL3);
  783. DUMPCOREAV(HDMI_CORE_AV_AUD_MODE);
  784. DUMPCOREAV(HDMI_CORE_AV_SPDIF_CTRL);
  785. DUMPCOREAV(HDMI_CORE_AV_HW_SPDIF_FS);
  786. DUMPCOREAV(HDMI_CORE_AV_SWAP_I2S);
  787. DUMPCOREAV(HDMI_CORE_AV_SPDIF_ERTH);
  788. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_MAP);
  789. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_CTRL);
  790. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST0);
  791. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST1);
  792. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST2);
  793. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST4);
  794. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST5);
  795. DUMPCOREAV(HDMI_CORE_AV_ASRC);
  796. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_LEN);
  797. DUMPCOREAV(HDMI_CORE_AV_HDMI_CTRL);
  798. DUMPCOREAV(HDMI_CORE_AV_AUDO_TXSTAT);
  799. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_1);
  800. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_2);
  801. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_3);
  802. DUMPCOREAV(HDMI_CORE_AV_TEST_TXCTRL);
  803. DUMPCOREAV(HDMI_CORE_AV_DPD);
  804. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL1);
  805. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL2);
  806. DUMPCOREAV(HDMI_CORE_AV_AVI_TYPE);
  807. DUMPCOREAV(HDMI_CORE_AV_AVI_VERS);
  808. DUMPCOREAV(HDMI_CORE_AV_AVI_LEN);
  809. DUMPCOREAV(HDMI_CORE_AV_AVI_CHSUM);
  810. for (i = 0; i < HDMI_CORE_AV_AVI_DBYTE_NELEMS; i++)
  811. DUMPCOREAV2(i, HDMI_CORE_AV_AVI_DBYTE);
  812. DUMPCOREAV(HDMI_CORE_AV_SPD_TYPE);
  813. DUMPCOREAV(HDMI_CORE_AV_SPD_VERS);
  814. DUMPCOREAV(HDMI_CORE_AV_SPD_LEN);
  815. DUMPCOREAV(HDMI_CORE_AV_SPD_CHSUM);
  816. for (i = 0; i < HDMI_CORE_AV_SPD_DBYTE_NELEMS; i++)
  817. DUMPCOREAV2(i, HDMI_CORE_AV_SPD_DBYTE);
  818. DUMPCOREAV(HDMI_CORE_AV_AUDIO_TYPE);
  819. DUMPCOREAV(HDMI_CORE_AV_AUDIO_VERS);
  820. DUMPCOREAV(HDMI_CORE_AV_AUDIO_LEN);
  821. DUMPCOREAV(HDMI_CORE_AV_AUDIO_CHSUM);
  822. for (i = 0; i < HDMI_CORE_AV_AUD_DBYTE_NELEMS; i++)
  823. DUMPCOREAV2(i, HDMI_CORE_AV_AUD_DBYTE);
  824. DUMPCOREAV(HDMI_CORE_AV_MPEG_TYPE);
  825. DUMPCOREAV(HDMI_CORE_AV_MPEG_VERS);
  826. DUMPCOREAV(HDMI_CORE_AV_MPEG_LEN);
  827. DUMPCOREAV(HDMI_CORE_AV_MPEG_CHSUM);
  828. for (i = 0; i < HDMI_CORE_AV_MPEG_DBYTE_NELEMS; i++)
  829. DUMPCOREAV2(i, HDMI_CORE_AV_MPEG_DBYTE);
  830. for (i = 0; i < HDMI_CORE_AV_GEN_DBYTE_NELEMS; i++)
  831. DUMPCOREAV2(i, HDMI_CORE_AV_GEN_DBYTE);
  832. DUMPCOREAV(HDMI_CORE_AV_CP_BYTE1);
  833. for (i = 0; i < HDMI_CORE_AV_GEN2_DBYTE_NELEMS; i++)
  834. DUMPCOREAV2(i, HDMI_CORE_AV_GEN2_DBYTE);
  835. DUMPCOREAV(HDMI_CORE_AV_CEC_ADDR_ID);
  836. }
  837. void ti_hdmi_4xxx_phy_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  838. {
  839. #define DUMPPHY(r) seq_printf(s, "%-35s %08x\n", #r,\
  840. hdmi_read_reg(hdmi_phy_base(ip_data), r))
  841. DUMPPHY(HDMI_TXPHY_TX_CTRL);
  842. DUMPPHY(HDMI_TXPHY_DIGITAL_CTRL);
  843. DUMPPHY(HDMI_TXPHY_POWER_CTRL);
  844. DUMPPHY(HDMI_TXPHY_PAD_CFG_CTRL);
  845. }
  846. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  847. static void ti_hdmi_4xxx_wp_audio_config_format(struct hdmi_ip_data *ip_data,
  848. struct hdmi_audio_format *aud_fmt)
  849. {
  850. u32 r;
  851. DSSDBG("Enter hdmi_wp_audio_config_format\n");
  852. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG);
  853. r = FLD_MOD(r, aud_fmt->stereo_channels, 26, 24);
  854. r = FLD_MOD(r, aud_fmt->active_chnnls_msk, 23, 16);
  855. r = FLD_MOD(r, aud_fmt->en_sig_blk_strt_end, 5, 5);
  856. r = FLD_MOD(r, aud_fmt->type, 4, 4);
  857. r = FLD_MOD(r, aud_fmt->justification, 3, 3);
  858. r = FLD_MOD(r, aud_fmt->sample_order, 2, 2);
  859. r = FLD_MOD(r, aud_fmt->samples_per_word, 1, 1);
  860. r = FLD_MOD(r, aud_fmt->sample_size, 0, 0);
  861. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG, r);
  862. }
  863. static void ti_hdmi_4xxx_wp_audio_config_dma(struct hdmi_ip_data *ip_data,
  864. struct hdmi_audio_dma *aud_dma)
  865. {
  866. u32 r;
  867. DSSDBG("Enter hdmi_wp_audio_config_dma\n");
  868. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2);
  869. r = FLD_MOD(r, aud_dma->transfer_size, 15, 8);
  870. r = FLD_MOD(r, aud_dma->block_size, 7, 0);
  871. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2, r);
  872. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL);
  873. r = FLD_MOD(r, aud_dma->mode, 9, 9);
  874. r = FLD_MOD(r, aud_dma->fifo_threshold, 8, 0);
  875. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL, r);
  876. }
  877. static void ti_hdmi_4xxx_core_audio_config(struct hdmi_ip_data *ip_data,
  878. struct hdmi_core_audio_config *cfg)
  879. {
  880. u32 r;
  881. void __iomem *av_base = hdmi_av_base(ip_data);
  882. /*
  883. * Parameters for generation of Audio Clock Recovery packets
  884. */
  885. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL1, cfg->n, 7, 0);
  886. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL2, cfg->n >> 8, 7, 0);
  887. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL3, cfg->n >> 16, 7, 0);
  888. if (cfg->cts_mode == HDMI_AUDIO_CTS_MODE_SW) {
  889. REG_FLD_MOD(av_base, HDMI_CORE_AV_CTS_SVAL1, cfg->cts, 7, 0);
  890. REG_FLD_MOD(av_base,
  891. HDMI_CORE_AV_CTS_SVAL2, cfg->cts >> 8, 7, 0);
  892. REG_FLD_MOD(av_base,
  893. HDMI_CORE_AV_CTS_SVAL3, cfg->cts >> 16, 7, 0);
  894. } else {
  895. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_1,
  896. cfg->aud_par_busclk, 7, 0);
  897. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_2,
  898. (cfg->aud_par_busclk >> 8), 7, 0);
  899. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_3,
  900. (cfg->aud_par_busclk >> 16), 7, 0);
  901. }
  902. /* Set ACR clock divisor */
  903. REG_FLD_MOD(av_base,
  904. HDMI_CORE_AV_FREQ_SVAL, cfg->mclk_mode, 2, 0);
  905. r = hdmi_read_reg(av_base, HDMI_CORE_AV_ACR_CTRL);
  906. /*
  907. * Use TMDS clock for ACR packets. For devices that use
  908. * the MCLK, this is the first part of the MCLK initialization.
  909. */
  910. r = FLD_MOD(r, 0, 2, 2);
  911. r = FLD_MOD(r, cfg->en_acr_pkt, 1, 1);
  912. r = FLD_MOD(r, cfg->cts_mode, 0, 0);
  913. hdmi_write_reg(av_base, HDMI_CORE_AV_ACR_CTRL, r);
  914. /* For devices using MCLK, this completes its initialization. */
  915. if (cfg->use_mclk)
  916. REG_FLD_MOD(av_base, HDMI_CORE_AV_ACR_CTRL, 1, 2, 2);
  917. /* Override of SPDIF sample frequency with value in I2S_CHST4 */
  918. REG_FLD_MOD(av_base, HDMI_CORE_AV_SPDIF_CTRL,
  919. cfg->fs_override, 1, 1);
  920. /*
  921. * Set IEC-60958-3 channel status word. It is passed to the IP
  922. * just as it is received. The user of the driver is responsible
  923. * for its contents.
  924. */
  925. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST0,
  926. cfg->iec60958_cfg->status[0]);
  927. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST1,
  928. cfg->iec60958_cfg->status[1]);
  929. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST2,
  930. cfg->iec60958_cfg->status[2]);
  931. /* yes, this is correct: status[3] goes to CHST4 register */
  932. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST4,
  933. cfg->iec60958_cfg->status[3]);
  934. /* yes, this is correct: status[4] goes to CHST5 register */
  935. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST5,
  936. cfg->iec60958_cfg->status[4]);
  937. /* set I2S parameters */
  938. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL);
  939. r = FLD_MOD(r, cfg->i2s_cfg.sck_edge_mode, 6, 6);
  940. r = FLD_MOD(r, cfg->i2s_cfg.vbit, 4, 4);
  941. r = FLD_MOD(r, cfg->i2s_cfg.justification, 2, 2);
  942. r = FLD_MOD(r, cfg->i2s_cfg.direction, 1, 1);
  943. r = FLD_MOD(r, cfg->i2s_cfg.shift, 0, 0);
  944. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL, r);
  945. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_IN_LEN,
  946. cfg->i2s_cfg.in_length_bits, 3, 0);
  947. /* Audio channels and mode parameters */
  948. REG_FLD_MOD(av_base, HDMI_CORE_AV_HDMI_CTRL, cfg->layout, 2, 1);
  949. r = hdmi_read_reg(av_base, HDMI_CORE_AV_AUD_MODE);
  950. r = FLD_MOD(r, cfg->i2s_cfg.active_sds, 7, 4);
  951. r = FLD_MOD(r, cfg->en_dsd_audio, 3, 3);
  952. r = FLD_MOD(r, cfg->en_parallel_aud_input, 2, 2);
  953. r = FLD_MOD(r, cfg->en_spdif, 1, 1);
  954. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_MODE, r);
  955. /* Audio channel mappings */
  956. /* TODO: Make channel mapping dynamic. For now, map channels
  957. * in the ALSA order: FL/FR/RL/RR/C/LFE/SL/SR. Remapping is needed as
  958. * HDMI speaker order is different. See CEA-861 Section 6.6.2.
  959. */
  960. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_MAP, 0x78);
  961. REG_FLD_MOD(av_base, HDMI_CORE_AV_SWAP_I2S, 1, 5, 5);
  962. }
  963. static void ti_hdmi_4xxx_core_audio_infoframe_cfg(struct hdmi_ip_data *ip_data,
  964. struct snd_cea_861_aud_if *info_aud)
  965. {
  966. u8 sum = 0, checksum = 0;
  967. void __iomem *av_base = hdmi_av_base(ip_data);
  968. /*
  969. * Set audio info frame type, version and length as
  970. * described in HDMI 1.4a Section 8.2.2 specification.
  971. * Checksum calculation is defined in Section 5.3.5.
  972. */
  973. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_TYPE, 0x84);
  974. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_VERS, 0x01);
  975. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_LEN, 0x0a);
  976. sum += 0x84 + 0x001 + 0x00a;
  977. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(0),
  978. info_aud->db1_ct_cc);
  979. sum += info_aud->db1_ct_cc;
  980. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(1),
  981. info_aud->db2_sf_ss);
  982. sum += info_aud->db2_sf_ss;
  983. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(2), info_aud->db3);
  984. sum += info_aud->db3;
  985. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(3), info_aud->db4_ca);
  986. sum += info_aud->db4_ca;
  987. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(4),
  988. info_aud->db5_dminh_lsv);
  989. sum += info_aud->db5_dminh_lsv;
  990. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(5), 0x00);
  991. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(6), 0x00);
  992. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(7), 0x00);
  993. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(8), 0x00);
  994. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(9), 0x00);
  995. checksum = 0x100 - sum;
  996. hdmi_write_reg(av_base,
  997. HDMI_CORE_AV_AUDIO_CHSUM, checksum);
  998. /*
  999. * TODO: Add MPEG and SPD enable and repeat cfg when EDID parsing
  1000. * is available.
  1001. */
  1002. }
  1003. int ti_hdmi_4xxx_audio_config(struct hdmi_ip_data *ip_data,
  1004. struct omap_dss_audio *audio)
  1005. {
  1006. struct hdmi_audio_format audio_format;
  1007. struct hdmi_audio_dma audio_dma;
  1008. struct hdmi_core_audio_config core;
  1009. int err, n, cts, channel_count;
  1010. unsigned int fs_nr;
  1011. bool word_length_16b = false;
  1012. if (!audio || !audio->iec || !audio->cea || !ip_data)
  1013. return -EINVAL;
  1014. core.iec60958_cfg = audio->iec;
  1015. /*
  1016. * In the IEC-60958 status word, check if the audio sample word length
  1017. * is 16-bit as several optimizations can be performed in such case.
  1018. */
  1019. if (!(audio->iec->status[4] & IEC958_AES4_CON_MAX_WORDLEN_24))
  1020. if (audio->iec->status[4] & IEC958_AES4_CON_WORDLEN_20_16)
  1021. word_length_16b = true;
  1022. /* I2S configuration. See Phillips' specification */
  1023. if (word_length_16b)
  1024. core.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  1025. else
  1026. core.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  1027. /*
  1028. * The I2S input word length is twice the lenght given in the IEC-60958
  1029. * status word. If the word size is greater than
  1030. * 20 bits, increment by one.
  1031. */
  1032. core.i2s_cfg.in_length_bits = audio->iec->status[4]
  1033. & IEC958_AES4_CON_WORDLEN;
  1034. if (audio->iec->status[4] & IEC958_AES4_CON_MAX_WORDLEN_24)
  1035. core.i2s_cfg.in_length_bits++;
  1036. core.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  1037. core.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  1038. core.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  1039. core.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  1040. /* convert sample frequency to a number */
  1041. switch (audio->iec->status[3] & IEC958_AES3_CON_FS) {
  1042. case IEC958_AES3_CON_FS_32000:
  1043. fs_nr = 32000;
  1044. break;
  1045. case IEC958_AES3_CON_FS_44100:
  1046. fs_nr = 44100;
  1047. break;
  1048. case IEC958_AES3_CON_FS_48000:
  1049. fs_nr = 48000;
  1050. break;
  1051. case IEC958_AES3_CON_FS_88200:
  1052. fs_nr = 88200;
  1053. break;
  1054. case IEC958_AES3_CON_FS_96000:
  1055. fs_nr = 96000;
  1056. break;
  1057. case IEC958_AES3_CON_FS_176400:
  1058. fs_nr = 176400;
  1059. break;
  1060. case IEC958_AES3_CON_FS_192000:
  1061. fs_nr = 192000;
  1062. break;
  1063. default:
  1064. return -EINVAL;
  1065. }
  1066. err = hdmi_compute_acr(fs_nr, &n, &cts);
  1067. /* Audio clock regeneration settings */
  1068. core.n = n;
  1069. core.cts = cts;
  1070. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  1071. core.aud_par_busclk = 0;
  1072. core.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  1073. core.use_mclk = dss_has_feature(FEAT_HDMI_AUDIO_USE_MCLK);
  1074. } else {
  1075. core.aud_par_busclk = (((128 * 31) - 1) << 8);
  1076. core.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  1077. core.use_mclk = true;
  1078. }
  1079. if (core.use_mclk)
  1080. core.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  1081. /* Audio channels settings */
  1082. channel_count = (audio->cea->db1_ct_cc &
  1083. CEA861_AUDIO_INFOFRAME_DB1CC) + 1;
  1084. switch (channel_count) {
  1085. case 2:
  1086. audio_format.active_chnnls_msk = 0x03;
  1087. break;
  1088. case 3:
  1089. audio_format.active_chnnls_msk = 0x07;
  1090. break;
  1091. case 4:
  1092. audio_format.active_chnnls_msk = 0x0f;
  1093. break;
  1094. case 5:
  1095. audio_format.active_chnnls_msk = 0x1f;
  1096. break;
  1097. case 6:
  1098. audio_format.active_chnnls_msk = 0x3f;
  1099. break;
  1100. case 7:
  1101. audio_format.active_chnnls_msk = 0x7f;
  1102. break;
  1103. case 8:
  1104. audio_format.active_chnnls_msk = 0xff;
  1105. break;
  1106. default:
  1107. return -EINVAL;
  1108. }
  1109. /*
  1110. * the HDMI IP needs to enable four stereo channels when transmitting
  1111. * more than 2 audio channels
  1112. */
  1113. if (channel_count == 2) {
  1114. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  1115. core.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  1116. core.layout = HDMI_AUDIO_LAYOUT_2CH;
  1117. } else {
  1118. audio_format.stereo_channels = HDMI_AUDIO_STEREO_FOURCHANNELS;
  1119. core.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN |
  1120. HDMI_AUDIO_I2S_SD1_EN | HDMI_AUDIO_I2S_SD2_EN |
  1121. HDMI_AUDIO_I2S_SD3_EN;
  1122. core.layout = HDMI_AUDIO_LAYOUT_8CH;
  1123. }
  1124. core.en_spdif = false;
  1125. /* use sample frequency from channel status word */
  1126. core.fs_override = true;
  1127. /* enable ACR packets */
  1128. core.en_acr_pkt = true;
  1129. /* disable direct streaming digital audio */
  1130. core.en_dsd_audio = false;
  1131. /* use parallel audio interface */
  1132. core.en_parallel_aud_input = true;
  1133. /* DMA settings */
  1134. if (word_length_16b)
  1135. audio_dma.transfer_size = 0x10;
  1136. else
  1137. audio_dma.transfer_size = 0x20;
  1138. audio_dma.block_size = 0xC0;
  1139. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  1140. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  1141. /* audio FIFO format settings */
  1142. if (word_length_16b) {
  1143. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  1144. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  1145. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  1146. } else {
  1147. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  1148. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  1149. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  1150. }
  1151. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  1152. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  1153. /* disable start/stop signals of IEC 60958 blocks */
  1154. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_ON;
  1155. /* configure DMA and audio FIFO format*/
  1156. ti_hdmi_4xxx_wp_audio_config_dma(ip_data, &audio_dma);
  1157. ti_hdmi_4xxx_wp_audio_config_format(ip_data, &audio_format);
  1158. /* configure the core*/
  1159. ti_hdmi_4xxx_core_audio_config(ip_data, &core);
  1160. /* configure CEA 861 audio infoframe*/
  1161. ti_hdmi_4xxx_core_audio_infoframe_cfg(ip_data, audio->cea);
  1162. return 0;
  1163. }
  1164. int ti_hdmi_4xxx_wp_audio_enable(struct hdmi_ip_data *ip_data)
  1165. {
  1166. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1167. HDMI_WP_AUDIO_CTRL, true, 31, 31);
  1168. return 0;
  1169. }
  1170. void ti_hdmi_4xxx_wp_audio_disable(struct hdmi_ip_data *ip_data)
  1171. {
  1172. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1173. HDMI_WP_AUDIO_CTRL, false, 31, 31);
  1174. }
  1175. int ti_hdmi_4xxx_audio_start(struct hdmi_ip_data *ip_data)
  1176. {
  1177. REG_FLD_MOD(hdmi_av_base(ip_data),
  1178. HDMI_CORE_AV_AUD_MODE, true, 0, 0);
  1179. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1180. HDMI_WP_AUDIO_CTRL, true, 30, 30);
  1181. return 0;
  1182. }
  1183. void ti_hdmi_4xxx_audio_stop(struct hdmi_ip_data *ip_data)
  1184. {
  1185. REG_FLD_MOD(hdmi_av_base(ip_data),
  1186. HDMI_CORE_AV_AUD_MODE, false, 0, 0);
  1187. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1188. HDMI_WP_AUDIO_CTRL, false, 30, 30);
  1189. }
  1190. int ti_hdmi_4xxx_audio_get_dma_port(u32 *offset, u32 *size)
  1191. {
  1192. if (!offset || !size)
  1193. return -EINVAL;
  1194. *offset = HDMI_WP_AUDIO_DATA;
  1195. *size = 4;
  1196. return 0;
  1197. }
  1198. #endif