x86_emulate.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_x86_emulate.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstAcc (4<<1) /* Destination Accumulator */
  48. #define DstMask (7<<1)
  49. /* Source operand type. */
  50. #define SrcNone (0<<4) /* No source operand. */
  51. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  52. #define SrcReg (1<<4) /* Register operand. */
  53. #define SrcMem (2<<4) /* Memory operand. */
  54. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  55. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  56. #define SrcImm (5<<4) /* Immediate operand. */
  57. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  58. #define SrcMask (7<<4)
  59. /* Generic ModRM decode. */
  60. #define ModRM (1<<7)
  61. /* Destination is only written; never read. */
  62. #define Mov (1<<8)
  63. #define BitOp (1<<9)
  64. #define MemAbs (1<<10) /* Memory operand is absolute displacement */
  65. #define String (1<<12) /* String instruction (rep capable) */
  66. #define Stack (1<<13) /* Stack instruction (push/pop) */
  67. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  68. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  69. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  70. enum {
  71. Group1_80, Group1_81, Group1_82, Group1_83,
  72. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  73. };
  74. static u16 opcode_table[256] = {
  75. /* 0x00 - 0x07 */
  76. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  77. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  78. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  79. /* 0x08 - 0x0F */
  80. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  81. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  82. 0, 0, 0, 0,
  83. /* 0x10 - 0x17 */
  84. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  85. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  86. 0, 0, 0, 0,
  87. /* 0x18 - 0x1F */
  88. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  89. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  90. 0, 0, 0, 0,
  91. /* 0x20 - 0x27 */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  95. /* 0x28 - 0x2F */
  96. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  97. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  98. 0, 0, 0, 0,
  99. /* 0x30 - 0x37 */
  100. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  101. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  102. 0, 0, 0, 0,
  103. /* 0x38 - 0x3F */
  104. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  105. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  106. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  107. 0, 0,
  108. /* 0x40 - 0x47 */
  109. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  110. /* 0x48 - 0x4F */
  111. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  112. /* 0x50 - 0x57 */
  113. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  114. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  115. /* 0x58 - 0x5F */
  116. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  117. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  118. /* 0x60 - 0x67 */
  119. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  120. 0, 0, 0, 0,
  121. /* 0x68 - 0x6F */
  122. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  123. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  124. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  125. /* 0x70 - 0x77 */
  126. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  127. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  128. /* 0x78 - 0x7F */
  129. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  130. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  131. /* 0x80 - 0x87 */
  132. Group | Group1_80, Group | Group1_81,
  133. Group | Group1_82, Group | Group1_83,
  134. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  135. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  136. /* 0x88 - 0x8F */
  137. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  138. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  139. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  140. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  141. /* 0x90 - 0x97 */
  142. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  143. /* 0x98 - 0x9F */
  144. 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  145. /* 0xA0 - 0xA7 */
  146. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  147. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  148. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  149. ByteOp | ImplicitOps | String, ImplicitOps | String,
  150. /* 0xA8 - 0xAF */
  151. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  152. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  153. ByteOp | ImplicitOps | String, ImplicitOps | String,
  154. /* 0xB0 - 0xB7 */
  155. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  156. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  157. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  158. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  159. /* 0xB8 - 0xBF */
  160. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  161. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  162. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  163. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  164. /* 0xC0 - 0xC7 */
  165. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  166. 0, ImplicitOps | Stack, 0, 0,
  167. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  168. /* 0xC8 - 0xCF */
  169. 0, 0, 0, 0, 0, 0, 0, 0,
  170. /* 0xD0 - 0xD7 */
  171. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  172. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  173. 0, 0, 0, 0,
  174. /* 0xD8 - 0xDF */
  175. 0, 0, 0, 0, 0, 0, 0, 0,
  176. /* 0xE0 - 0xE7 */
  177. 0, 0, 0, 0,
  178. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  179. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  180. /* 0xE8 - 0xEF */
  181. ImplicitOps | Stack, SrcImm | ImplicitOps,
  182. ImplicitOps, SrcImmByte | ImplicitOps,
  183. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  184. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  185. /* 0xF0 - 0xF7 */
  186. 0, 0, 0, 0,
  187. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  188. /* 0xF8 - 0xFF */
  189. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  190. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  191. };
  192. static u16 twobyte_table[256] = {
  193. /* 0x00 - 0x0F */
  194. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  195. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  196. /* 0x10 - 0x1F */
  197. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  198. /* 0x20 - 0x2F */
  199. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  200. 0, 0, 0, 0, 0, 0, 0, 0,
  201. /* 0x30 - 0x3F */
  202. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  203. /* 0x40 - 0x47 */
  204. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  205. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  206. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  207. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  208. /* 0x48 - 0x4F */
  209. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  210. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  211. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  212. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  213. /* 0x50 - 0x5F */
  214. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  215. /* 0x60 - 0x6F */
  216. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  217. /* 0x70 - 0x7F */
  218. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  219. /* 0x80 - 0x8F */
  220. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  221. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  222. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  223. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  224. /* 0x90 - 0x9F */
  225. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  226. /* 0xA0 - 0xA7 */
  227. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  228. /* 0xA8 - 0xAF */
  229. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, ModRM, 0,
  230. /* 0xB0 - 0xB7 */
  231. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  232. DstMem | SrcReg | ModRM | BitOp,
  233. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  234. DstReg | SrcMem16 | ModRM | Mov,
  235. /* 0xB8 - 0xBF */
  236. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  237. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  238. DstReg | SrcMem16 | ModRM | Mov,
  239. /* 0xC0 - 0xCF */
  240. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  241. 0, 0, 0, 0, 0, 0, 0, 0,
  242. /* 0xD0 - 0xDF */
  243. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  244. /* 0xE0 - 0xEF */
  245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  246. /* 0xF0 - 0xFF */
  247. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  248. };
  249. static u16 group_table[] = {
  250. [Group1_80*8] =
  251. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  252. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  253. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  254. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  255. [Group1_81*8] =
  256. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  257. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  258. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  259. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  260. [Group1_82*8] =
  261. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  262. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  263. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  264. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  265. [Group1_83*8] =
  266. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  267. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  268. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  269. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  270. [Group1A*8] =
  271. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  272. [Group3_Byte*8] =
  273. ByteOp | SrcImm | DstMem | ModRM, 0,
  274. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  275. 0, 0, 0, 0,
  276. [Group3*8] =
  277. DstMem | SrcImm | ModRM, 0,
  278. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  279. 0, 0, 0, 0,
  280. [Group4*8] =
  281. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  282. 0, 0, 0, 0, 0, 0,
  283. [Group5*8] =
  284. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  285. SrcMem | ModRM | Stack, 0,
  286. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  287. [Group7*8] =
  288. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  289. SrcNone | ModRM | DstMem | Mov, 0,
  290. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  291. };
  292. static u16 group2_table[] = {
  293. [Group7*8] =
  294. SrcNone | ModRM, 0, 0, 0,
  295. SrcNone | ModRM | DstMem | Mov, 0,
  296. SrcMem16 | ModRM | Mov, 0,
  297. };
  298. /* EFLAGS bit definitions. */
  299. #define EFLG_OF (1<<11)
  300. #define EFLG_DF (1<<10)
  301. #define EFLG_SF (1<<7)
  302. #define EFLG_ZF (1<<6)
  303. #define EFLG_AF (1<<4)
  304. #define EFLG_PF (1<<2)
  305. #define EFLG_CF (1<<0)
  306. /*
  307. * Instruction emulation:
  308. * Most instructions are emulated directly via a fragment of inline assembly
  309. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  310. * any modified flags.
  311. */
  312. #if defined(CONFIG_X86_64)
  313. #define _LO32 "k" /* force 32-bit operand */
  314. #define _STK "%%rsp" /* stack pointer */
  315. #elif defined(__i386__)
  316. #define _LO32 "" /* force 32-bit operand */
  317. #define _STK "%%esp" /* stack pointer */
  318. #endif
  319. /*
  320. * These EFLAGS bits are restored from saved value during emulation, and
  321. * any changes are written back to the saved value after emulation.
  322. */
  323. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  324. /* Before executing instruction: restore necessary bits in EFLAGS. */
  325. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  326. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  327. "movl %"_sav",%"_LO32 _tmp"; " \
  328. "push %"_tmp"; " \
  329. "push %"_tmp"; " \
  330. "movl %"_msk",%"_LO32 _tmp"; " \
  331. "andl %"_LO32 _tmp",("_STK"); " \
  332. "pushf; " \
  333. "notl %"_LO32 _tmp"; " \
  334. "andl %"_LO32 _tmp",("_STK"); " \
  335. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  336. "pop %"_tmp"; " \
  337. "orl %"_LO32 _tmp",("_STK"); " \
  338. "popf; " \
  339. "pop %"_sav"; "
  340. /* After executing instruction: write-back necessary bits in EFLAGS. */
  341. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  342. /* _sav |= EFLAGS & _msk; */ \
  343. "pushf; " \
  344. "pop %"_tmp"; " \
  345. "andl %"_msk",%"_LO32 _tmp"; " \
  346. "orl %"_LO32 _tmp",%"_sav"; "
  347. #ifdef CONFIG_X86_64
  348. #define ON64(x) x
  349. #else
  350. #define ON64(x)
  351. #endif
  352. /* Raw emulation: instruction has two explicit operands. */
  353. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  354. do { \
  355. unsigned long _tmp; \
  356. \
  357. switch ((_dst).bytes) { \
  358. case 2: \
  359. __asm__ __volatile__ ( \
  360. _PRE_EFLAGS("0", "4", "2") \
  361. _op"w %"_wx"3,%1; " \
  362. _POST_EFLAGS("0", "4", "2") \
  363. : "=m" (_eflags), "=m" ((_dst).val), \
  364. "=&r" (_tmp) \
  365. : _wy ((_src).val), "i" (EFLAGS_MASK)); \
  366. break; \
  367. case 4: \
  368. __asm__ __volatile__ ( \
  369. _PRE_EFLAGS("0", "4", "2") \
  370. _op"l %"_lx"3,%1; " \
  371. _POST_EFLAGS("0", "4", "2") \
  372. : "=m" (_eflags), "=m" ((_dst).val), \
  373. "=&r" (_tmp) \
  374. : _ly ((_src).val), "i" (EFLAGS_MASK)); \
  375. break; \
  376. case 8: \
  377. __emulate_2op_8byte(_op, _src, _dst, \
  378. _eflags, _qx, _qy); \
  379. break; \
  380. } \
  381. } while (0)
  382. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  383. do { \
  384. unsigned long __tmp; \
  385. switch ((_dst).bytes) { \
  386. case 1: \
  387. __asm__ __volatile__ ( \
  388. _PRE_EFLAGS("0", "4", "2") \
  389. _op"b %"_bx"3,%1; " \
  390. _POST_EFLAGS("0", "4", "2") \
  391. : "=m" (_eflags), "=m" ((_dst).val), \
  392. "=&r" (__tmp) \
  393. : _by ((_src).val), "i" (EFLAGS_MASK)); \
  394. break; \
  395. default: \
  396. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  397. _wx, _wy, _lx, _ly, _qx, _qy); \
  398. break; \
  399. } \
  400. } while (0)
  401. /* Source operand is byte-sized and may be restricted to just %cl. */
  402. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  403. __emulate_2op(_op, _src, _dst, _eflags, \
  404. "b", "c", "b", "c", "b", "c", "b", "c")
  405. /* Source operand is byte, word, long or quad sized. */
  406. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  407. __emulate_2op(_op, _src, _dst, _eflags, \
  408. "b", "q", "w", "r", _LO32, "r", "", "r")
  409. /* Source operand is word, long or quad sized. */
  410. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  411. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  412. "w", "r", _LO32, "r", "", "r")
  413. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  414. do { \
  415. unsigned long _tmp; \
  416. \
  417. __asm__ __volatile__ ( \
  418. _PRE_EFLAGS("0", "3", "2") \
  419. _op _suffix " %1; " \
  420. _POST_EFLAGS("0", "3", "2") \
  421. : "=m" (_eflags), "+m" ((_dst).val), \
  422. "=&r" (_tmp) \
  423. : "i" (EFLAGS_MASK)); \
  424. } while (0)
  425. /* Instruction has only one explicit operand (no source operand). */
  426. #define emulate_1op(_op, _dst, _eflags) \
  427. do { \
  428. switch ((_dst).bytes) { \
  429. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  430. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  431. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  432. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  433. } \
  434. } while (0)
  435. /* Emulate an instruction with quadword operands (x86/64 only). */
  436. #if defined(CONFIG_X86_64)
  437. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
  438. do { \
  439. __asm__ __volatile__ ( \
  440. _PRE_EFLAGS("0", "4", "2") \
  441. _op"q %"_qx"3,%1; " \
  442. _POST_EFLAGS("0", "4", "2") \
  443. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  444. : _qy ((_src).val), "i" (EFLAGS_MASK)); \
  445. } while (0)
  446. #elif defined(__i386__)
  447. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
  448. #endif /* __i386__ */
  449. /* Fetch next part of the instruction being emulated. */
  450. #define insn_fetch(_type, _size, _eip) \
  451. ({ unsigned long _x; \
  452. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  453. if (rc != 0) \
  454. goto done; \
  455. (_eip) += (_size); \
  456. (_type)_x; \
  457. })
  458. static inline unsigned long ad_mask(struct decode_cache *c)
  459. {
  460. return (1UL << (c->ad_bytes << 3)) - 1;
  461. }
  462. /* Access/update address held in a register, based on addressing mode. */
  463. static inline unsigned long
  464. address_mask(struct decode_cache *c, unsigned long reg)
  465. {
  466. if (c->ad_bytes == sizeof(unsigned long))
  467. return reg;
  468. else
  469. return reg & ad_mask(c);
  470. }
  471. static inline unsigned long
  472. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  473. {
  474. return base + address_mask(c, reg);
  475. }
  476. static inline void
  477. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  478. {
  479. if (c->ad_bytes == sizeof(unsigned long))
  480. *reg += inc;
  481. else
  482. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  483. }
  484. static inline void jmp_rel(struct decode_cache *c, int rel)
  485. {
  486. register_address_increment(c, &c->eip, rel);
  487. }
  488. static void set_seg_override(struct decode_cache *c, int seg)
  489. {
  490. c->has_seg_override = true;
  491. c->seg_override = seg;
  492. }
  493. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  494. {
  495. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  496. return 0;
  497. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  498. }
  499. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  500. struct decode_cache *c)
  501. {
  502. if (!c->has_seg_override)
  503. return 0;
  504. return seg_base(ctxt, c->seg_override);
  505. }
  506. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  507. {
  508. return seg_base(ctxt, VCPU_SREG_ES);
  509. }
  510. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  511. {
  512. return seg_base(ctxt, VCPU_SREG_SS);
  513. }
  514. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  515. struct x86_emulate_ops *ops,
  516. unsigned long linear, u8 *dest)
  517. {
  518. struct fetch_cache *fc = &ctxt->decode.fetch;
  519. int rc;
  520. int size;
  521. if (linear < fc->start || linear >= fc->end) {
  522. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  523. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  524. if (rc)
  525. return rc;
  526. fc->start = linear;
  527. fc->end = linear + size;
  528. }
  529. *dest = fc->data[linear - fc->start];
  530. return 0;
  531. }
  532. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  533. struct x86_emulate_ops *ops,
  534. unsigned long eip, void *dest, unsigned size)
  535. {
  536. int rc = 0;
  537. eip += ctxt->cs_base;
  538. while (size--) {
  539. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  540. if (rc)
  541. return rc;
  542. }
  543. return 0;
  544. }
  545. /*
  546. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  547. * pointer into the block that addresses the relevant register.
  548. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  549. */
  550. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  551. int highbyte_regs)
  552. {
  553. void *p;
  554. p = &regs[modrm_reg];
  555. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  556. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  557. return p;
  558. }
  559. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  560. struct x86_emulate_ops *ops,
  561. void *ptr,
  562. u16 *size, unsigned long *address, int op_bytes)
  563. {
  564. int rc;
  565. if (op_bytes == 2)
  566. op_bytes = 3;
  567. *address = 0;
  568. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  569. ctxt->vcpu);
  570. if (rc)
  571. return rc;
  572. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  573. ctxt->vcpu);
  574. return rc;
  575. }
  576. static int test_cc(unsigned int condition, unsigned int flags)
  577. {
  578. int rc = 0;
  579. switch ((condition & 15) >> 1) {
  580. case 0: /* o */
  581. rc |= (flags & EFLG_OF);
  582. break;
  583. case 1: /* b/c/nae */
  584. rc |= (flags & EFLG_CF);
  585. break;
  586. case 2: /* z/e */
  587. rc |= (flags & EFLG_ZF);
  588. break;
  589. case 3: /* be/na */
  590. rc |= (flags & (EFLG_CF|EFLG_ZF));
  591. break;
  592. case 4: /* s */
  593. rc |= (flags & EFLG_SF);
  594. break;
  595. case 5: /* p/pe */
  596. rc |= (flags & EFLG_PF);
  597. break;
  598. case 7: /* le/ng */
  599. rc |= (flags & EFLG_ZF);
  600. /* fall through */
  601. case 6: /* l/nge */
  602. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  603. break;
  604. }
  605. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  606. return (!!rc ^ (condition & 1));
  607. }
  608. static void decode_register_operand(struct operand *op,
  609. struct decode_cache *c,
  610. int inhibit_bytereg)
  611. {
  612. unsigned reg = c->modrm_reg;
  613. int highbyte_regs = c->rex_prefix == 0;
  614. if (!(c->d & ModRM))
  615. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  616. op->type = OP_REG;
  617. if ((c->d & ByteOp) && !inhibit_bytereg) {
  618. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  619. op->val = *(u8 *)op->ptr;
  620. op->bytes = 1;
  621. } else {
  622. op->ptr = decode_register(reg, c->regs, 0);
  623. op->bytes = c->op_bytes;
  624. switch (op->bytes) {
  625. case 2:
  626. op->val = *(u16 *)op->ptr;
  627. break;
  628. case 4:
  629. op->val = *(u32 *)op->ptr;
  630. break;
  631. case 8:
  632. op->val = *(u64 *) op->ptr;
  633. break;
  634. }
  635. }
  636. op->orig_val = op->val;
  637. }
  638. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  639. struct x86_emulate_ops *ops)
  640. {
  641. struct decode_cache *c = &ctxt->decode;
  642. u8 sib;
  643. int index_reg = 0, base_reg = 0, scale;
  644. int rc = 0;
  645. if (c->rex_prefix) {
  646. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  647. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  648. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  649. }
  650. c->modrm = insn_fetch(u8, 1, c->eip);
  651. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  652. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  653. c->modrm_rm |= (c->modrm & 0x07);
  654. c->modrm_ea = 0;
  655. c->use_modrm_ea = 1;
  656. if (c->modrm_mod == 3) {
  657. c->modrm_ptr = decode_register(c->modrm_rm,
  658. c->regs, c->d & ByteOp);
  659. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  660. return rc;
  661. }
  662. if (c->ad_bytes == 2) {
  663. unsigned bx = c->regs[VCPU_REGS_RBX];
  664. unsigned bp = c->regs[VCPU_REGS_RBP];
  665. unsigned si = c->regs[VCPU_REGS_RSI];
  666. unsigned di = c->regs[VCPU_REGS_RDI];
  667. /* 16-bit ModR/M decode. */
  668. switch (c->modrm_mod) {
  669. case 0:
  670. if (c->modrm_rm == 6)
  671. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  672. break;
  673. case 1:
  674. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  675. break;
  676. case 2:
  677. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  678. break;
  679. }
  680. switch (c->modrm_rm) {
  681. case 0:
  682. c->modrm_ea += bx + si;
  683. break;
  684. case 1:
  685. c->modrm_ea += bx + di;
  686. break;
  687. case 2:
  688. c->modrm_ea += bp + si;
  689. break;
  690. case 3:
  691. c->modrm_ea += bp + di;
  692. break;
  693. case 4:
  694. c->modrm_ea += si;
  695. break;
  696. case 5:
  697. c->modrm_ea += di;
  698. break;
  699. case 6:
  700. if (c->modrm_mod != 0)
  701. c->modrm_ea += bp;
  702. break;
  703. case 7:
  704. c->modrm_ea += bx;
  705. break;
  706. }
  707. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  708. (c->modrm_rm == 6 && c->modrm_mod != 0))
  709. if (!c->has_seg_override)
  710. set_seg_override(c, VCPU_SREG_SS);
  711. c->modrm_ea = (u16)c->modrm_ea;
  712. } else {
  713. /* 32/64-bit ModR/M decode. */
  714. if ((c->modrm_rm & 7) == 4) {
  715. sib = insn_fetch(u8, 1, c->eip);
  716. index_reg |= (sib >> 3) & 7;
  717. base_reg |= sib & 7;
  718. scale = sib >> 6;
  719. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  720. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  721. else
  722. c->modrm_ea += c->regs[base_reg];
  723. if (index_reg != 4)
  724. c->modrm_ea += c->regs[index_reg] << scale;
  725. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  726. if (ctxt->mode == X86EMUL_MODE_PROT64)
  727. c->rip_relative = 1;
  728. } else
  729. c->modrm_ea += c->regs[c->modrm_rm];
  730. switch (c->modrm_mod) {
  731. case 0:
  732. if (c->modrm_rm == 5)
  733. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  734. break;
  735. case 1:
  736. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  737. break;
  738. case 2:
  739. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  740. break;
  741. }
  742. }
  743. done:
  744. return rc;
  745. }
  746. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  747. struct x86_emulate_ops *ops)
  748. {
  749. struct decode_cache *c = &ctxt->decode;
  750. int rc = 0;
  751. switch (c->ad_bytes) {
  752. case 2:
  753. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  754. break;
  755. case 4:
  756. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  757. break;
  758. case 8:
  759. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  760. break;
  761. }
  762. done:
  763. return rc;
  764. }
  765. int
  766. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  767. {
  768. struct decode_cache *c = &ctxt->decode;
  769. int rc = 0;
  770. int mode = ctxt->mode;
  771. int def_op_bytes, def_ad_bytes, group;
  772. /* Shadow copy of register state. Committed on successful emulation. */
  773. memset(c, 0, sizeof(struct decode_cache));
  774. c->eip = kvm_rip_read(ctxt->vcpu);
  775. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  776. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  777. switch (mode) {
  778. case X86EMUL_MODE_REAL:
  779. case X86EMUL_MODE_PROT16:
  780. def_op_bytes = def_ad_bytes = 2;
  781. break;
  782. case X86EMUL_MODE_PROT32:
  783. def_op_bytes = def_ad_bytes = 4;
  784. break;
  785. #ifdef CONFIG_X86_64
  786. case X86EMUL_MODE_PROT64:
  787. def_op_bytes = 4;
  788. def_ad_bytes = 8;
  789. break;
  790. #endif
  791. default:
  792. return -1;
  793. }
  794. c->op_bytes = def_op_bytes;
  795. c->ad_bytes = def_ad_bytes;
  796. /* Legacy prefixes. */
  797. for (;;) {
  798. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  799. case 0x66: /* operand-size override */
  800. /* switch between 2/4 bytes */
  801. c->op_bytes = def_op_bytes ^ 6;
  802. break;
  803. case 0x67: /* address-size override */
  804. if (mode == X86EMUL_MODE_PROT64)
  805. /* switch between 4/8 bytes */
  806. c->ad_bytes = def_ad_bytes ^ 12;
  807. else
  808. /* switch between 2/4 bytes */
  809. c->ad_bytes = def_ad_bytes ^ 6;
  810. break;
  811. case 0x26: /* ES override */
  812. case 0x2e: /* CS override */
  813. case 0x36: /* SS override */
  814. case 0x3e: /* DS override */
  815. set_seg_override(c, (c->b >> 3) & 3);
  816. break;
  817. case 0x64: /* FS override */
  818. case 0x65: /* GS override */
  819. set_seg_override(c, c->b & 7);
  820. break;
  821. case 0x40 ... 0x4f: /* REX */
  822. if (mode != X86EMUL_MODE_PROT64)
  823. goto done_prefixes;
  824. c->rex_prefix = c->b;
  825. continue;
  826. case 0xf0: /* LOCK */
  827. c->lock_prefix = 1;
  828. break;
  829. case 0xf2: /* REPNE/REPNZ */
  830. c->rep_prefix = REPNE_PREFIX;
  831. break;
  832. case 0xf3: /* REP/REPE/REPZ */
  833. c->rep_prefix = REPE_PREFIX;
  834. break;
  835. default:
  836. goto done_prefixes;
  837. }
  838. /* Any legacy prefix after a REX prefix nullifies its effect. */
  839. c->rex_prefix = 0;
  840. }
  841. done_prefixes:
  842. /* REX prefix. */
  843. if (c->rex_prefix)
  844. if (c->rex_prefix & 8)
  845. c->op_bytes = 8; /* REX.W */
  846. /* Opcode byte(s). */
  847. c->d = opcode_table[c->b];
  848. if (c->d == 0) {
  849. /* Two-byte opcode? */
  850. if (c->b == 0x0f) {
  851. c->twobyte = 1;
  852. c->b = insn_fetch(u8, 1, c->eip);
  853. c->d = twobyte_table[c->b];
  854. }
  855. }
  856. if (c->d & Group) {
  857. group = c->d & GroupMask;
  858. c->modrm = insn_fetch(u8, 1, c->eip);
  859. --c->eip;
  860. group = (group << 3) + ((c->modrm >> 3) & 7);
  861. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  862. c->d = group2_table[group];
  863. else
  864. c->d = group_table[group];
  865. }
  866. /* Unrecognised? */
  867. if (c->d == 0) {
  868. DPRINTF("Cannot emulate %02x\n", c->b);
  869. return -1;
  870. }
  871. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  872. c->op_bytes = 8;
  873. /* ModRM and SIB bytes. */
  874. if (c->d & ModRM)
  875. rc = decode_modrm(ctxt, ops);
  876. else if (c->d & MemAbs)
  877. rc = decode_abs(ctxt, ops);
  878. if (rc)
  879. goto done;
  880. if (!c->has_seg_override)
  881. set_seg_override(c, VCPU_SREG_DS);
  882. if (!(!c->twobyte && c->b == 0x8d))
  883. c->modrm_ea += seg_override_base(ctxt, c);
  884. if (c->ad_bytes != 8)
  885. c->modrm_ea = (u32)c->modrm_ea;
  886. /*
  887. * Decode and fetch the source operand: register, memory
  888. * or immediate.
  889. */
  890. switch (c->d & SrcMask) {
  891. case SrcNone:
  892. break;
  893. case SrcReg:
  894. decode_register_operand(&c->src, c, 0);
  895. break;
  896. case SrcMem16:
  897. c->src.bytes = 2;
  898. goto srcmem_common;
  899. case SrcMem32:
  900. c->src.bytes = 4;
  901. goto srcmem_common;
  902. case SrcMem:
  903. c->src.bytes = (c->d & ByteOp) ? 1 :
  904. c->op_bytes;
  905. /* Don't fetch the address for invlpg: it could be unmapped. */
  906. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  907. break;
  908. srcmem_common:
  909. /*
  910. * For instructions with a ModR/M byte, switch to register
  911. * access if Mod = 3.
  912. */
  913. if ((c->d & ModRM) && c->modrm_mod == 3) {
  914. c->src.type = OP_REG;
  915. c->src.val = c->modrm_val;
  916. c->src.ptr = c->modrm_ptr;
  917. break;
  918. }
  919. c->src.type = OP_MEM;
  920. break;
  921. case SrcImm:
  922. c->src.type = OP_IMM;
  923. c->src.ptr = (unsigned long *)c->eip;
  924. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  925. if (c->src.bytes == 8)
  926. c->src.bytes = 4;
  927. /* NB. Immediates are sign-extended as necessary. */
  928. switch (c->src.bytes) {
  929. case 1:
  930. c->src.val = insn_fetch(s8, 1, c->eip);
  931. break;
  932. case 2:
  933. c->src.val = insn_fetch(s16, 2, c->eip);
  934. break;
  935. case 4:
  936. c->src.val = insn_fetch(s32, 4, c->eip);
  937. break;
  938. }
  939. break;
  940. case SrcImmByte:
  941. c->src.type = OP_IMM;
  942. c->src.ptr = (unsigned long *)c->eip;
  943. c->src.bytes = 1;
  944. c->src.val = insn_fetch(s8, 1, c->eip);
  945. break;
  946. }
  947. /* Decode and fetch the destination operand: register or memory. */
  948. switch (c->d & DstMask) {
  949. case ImplicitOps:
  950. /* Special instructions do their own operand decoding. */
  951. return 0;
  952. case DstReg:
  953. decode_register_operand(&c->dst, c,
  954. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  955. break;
  956. case DstMem:
  957. if ((c->d & ModRM) && c->modrm_mod == 3) {
  958. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  959. c->dst.type = OP_REG;
  960. c->dst.val = c->dst.orig_val = c->modrm_val;
  961. c->dst.ptr = c->modrm_ptr;
  962. break;
  963. }
  964. c->dst.type = OP_MEM;
  965. break;
  966. case DstAcc:
  967. c->dst.type = OP_REG;
  968. c->dst.bytes = c->op_bytes;
  969. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  970. switch (c->op_bytes) {
  971. case 1:
  972. c->dst.val = *(u8 *)c->dst.ptr;
  973. break;
  974. case 2:
  975. c->dst.val = *(u16 *)c->dst.ptr;
  976. break;
  977. case 4:
  978. c->dst.val = *(u32 *)c->dst.ptr;
  979. break;
  980. }
  981. c->dst.orig_val = c->dst.val;
  982. break;
  983. }
  984. if (c->rip_relative)
  985. c->modrm_ea += c->eip;
  986. done:
  987. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  988. }
  989. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  990. {
  991. struct decode_cache *c = &ctxt->decode;
  992. c->dst.type = OP_MEM;
  993. c->dst.bytes = c->op_bytes;
  994. c->dst.val = c->src.val;
  995. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  996. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  997. c->regs[VCPU_REGS_RSP]);
  998. }
  999. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1000. struct x86_emulate_ops *ops)
  1001. {
  1002. struct decode_cache *c = &ctxt->decode;
  1003. int rc;
  1004. rc = ops->read_std(register_address(c, ss_base(ctxt),
  1005. c->regs[VCPU_REGS_RSP]),
  1006. &c->dst.val, c->dst.bytes, ctxt->vcpu);
  1007. if (rc != 0)
  1008. return rc;
  1009. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->dst.bytes);
  1010. return 0;
  1011. }
  1012. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1013. {
  1014. struct decode_cache *c = &ctxt->decode;
  1015. switch (c->modrm_reg) {
  1016. case 0: /* rol */
  1017. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1018. break;
  1019. case 1: /* ror */
  1020. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1021. break;
  1022. case 2: /* rcl */
  1023. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1024. break;
  1025. case 3: /* rcr */
  1026. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1027. break;
  1028. case 4: /* sal/shl */
  1029. case 6: /* sal/shl */
  1030. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1031. break;
  1032. case 5: /* shr */
  1033. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1034. break;
  1035. case 7: /* sar */
  1036. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1037. break;
  1038. }
  1039. }
  1040. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1041. struct x86_emulate_ops *ops)
  1042. {
  1043. struct decode_cache *c = &ctxt->decode;
  1044. int rc = 0;
  1045. switch (c->modrm_reg) {
  1046. case 0 ... 1: /* test */
  1047. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1048. break;
  1049. case 2: /* not */
  1050. c->dst.val = ~c->dst.val;
  1051. break;
  1052. case 3: /* neg */
  1053. emulate_1op("neg", c->dst, ctxt->eflags);
  1054. break;
  1055. default:
  1056. DPRINTF("Cannot emulate %02x\n", c->b);
  1057. rc = X86EMUL_UNHANDLEABLE;
  1058. break;
  1059. }
  1060. return rc;
  1061. }
  1062. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops)
  1064. {
  1065. struct decode_cache *c = &ctxt->decode;
  1066. switch (c->modrm_reg) {
  1067. case 0: /* inc */
  1068. emulate_1op("inc", c->dst, ctxt->eflags);
  1069. break;
  1070. case 1: /* dec */
  1071. emulate_1op("dec", c->dst, ctxt->eflags);
  1072. break;
  1073. case 2: /* call near abs */ {
  1074. long int old_eip;
  1075. old_eip = c->eip;
  1076. c->eip = c->src.val;
  1077. c->src.val = old_eip;
  1078. emulate_push(ctxt);
  1079. break;
  1080. }
  1081. case 4: /* jmp abs */
  1082. c->eip = c->src.val;
  1083. break;
  1084. case 6: /* push */
  1085. emulate_push(ctxt);
  1086. break;
  1087. }
  1088. return 0;
  1089. }
  1090. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops *ops,
  1092. unsigned long memop)
  1093. {
  1094. struct decode_cache *c = &ctxt->decode;
  1095. u64 old, new;
  1096. int rc;
  1097. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1098. if (rc != 0)
  1099. return rc;
  1100. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1101. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1102. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1103. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1104. ctxt->eflags &= ~EFLG_ZF;
  1105. } else {
  1106. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1107. (u32) c->regs[VCPU_REGS_RBX];
  1108. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1109. if (rc != 0)
  1110. return rc;
  1111. ctxt->eflags |= EFLG_ZF;
  1112. }
  1113. return 0;
  1114. }
  1115. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1116. struct x86_emulate_ops *ops)
  1117. {
  1118. int rc;
  1119. struct decode_cache *c = &ctxt->decode;
  1120. switch (c->dst.type) {
  1121. case OP_REG:
  1122. /* The 4-byte case *is* correct:
  1123. * in 64-bit mode we zero-extend.
  1124. */
  1125. switch (c->dst.bytes) {
  1126. case 1:
  1127. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1128. break;
  1129. case 2:
  1130. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1131. break;
  1132. case 4:
  1133. *c->dst.ptr = (u32)c->dst.val;
  1134. break; /* 64b: zero-ext */
  1135. case 8:
  1136. *c->dst.ptr = c->dst.val;
  1137. break;
  1138. }
  1139. break;
  1140. case OP_MEM:
  1141. if (c->lock_prefix)
  1142. rc = ops->cmpxchg_emulated(
  1143. (unsigned long)c->dst.ptr,
  1144. &c->dst.orig_val,
  1145. &c->dst.val,
  1146. c->dst.bytes,
  1147. ctxt->vcpu);
  1148. else
  1149. rc = ops->write_emulated(
  1150. (unsigned long)c->dst.ptr,
  1151. &c->dst.val,
  1152. c->dst.bytes,
  1153. ctxt->vcpu);
  1154. if (rc != 0)
  1155. return rc;
  1156. break;
  1157. case OP_NONE:
  1158. /* no writeback */
  1159. break;
  1160. default:
  1161. break;
  1162. }
  1163. return 0;
  1164. }
  1165. int
  1166. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1167. {
  1168. unsigned long memop = 0;
  1169. u64 msr_data;
  1170. unsigned long saved_eip = 0;
  1171. struct decode_cache *c = &ctxt->decode;
  1172. unsigned int port;
  1173. int io_dir_in;
  1174. int rc = 0;
  1175. /* Shadow copy of register state. Committed on successful emulation.
  1176. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1177. * modify them.
  1178. */
  1179. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1180. saved_eip = c->eip;
  1181. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1182. memop = c->modrm_ea;
  1183. if (c->rep_prefix && (c->d & String)) {
  1184. /* All REP prefixes have the same first termination condition */
  1185. if (c->regs[VCPU_REGS_RCX] == 0) {
  1186. kvm_rip_write(ctxt->vcpu, c->eip);
  1187. goto done;
  1188. }
  1189. /* The second termination condition only applies for REPE
  1190. * and REPNE. Test if the repeat string operation prefix is
  1191. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1192. * corresponding termination condition according to:
  1193. * - if REPE/REPZ and ZF = 0 then done
  1194. * - if REPNE/REPNZ and ZF = 1 then done
  1195. */
  1196. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1197. (c->b == 0xae) || (c->b == 0xaf)) {
  1198. if ((c->rep_prefix == REPE_PREFIX) &&
  1199. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1200. kvm_rip_write(ctxt->vcpu, c->eip);
  1201. goto done;
  1202. }
  1203. if ((c->rep_prefix == REPNE_PREFIX) &&
  1204. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1205. kvm_rip_write(ctxt->vcpu, c->eip);
  1206. goto done;
  1207. }
  1208. }
  1209. c->regs[VCPU_REGS_RCX]--;
  1210. c->eip = kvm_rip_read(ctxt->vcpu);
  1211. }
  1212. if (c->src.type == OP_MEM) {
  1213. c->src.ptr = (unsigned long *)memop;
  1214. c->src.val = 0;
  1215. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1216. &c->src.val,
  1217. c->src.bytes,
  1218. ctxt->vcpu);
  1219. if (rc != 0)
  1220. goto done;
  1221. c->src.orig_val = c->src.val;
  1222. }
  1223. if ((c->d & DstMask) == ImplicitOps)
  1224. goto special_insn;
  1225. if (c->dst.type == OP_MEM) {
  1226. c->dst.ptr = (unsigned long *)memop;
  1227. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1228. c->dst.val = 0;
  1229. if (c->d & BitOp) {
  1230. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1231. c->dst.ptr = (void *)c->dst.ptr +
  1232. (c->src.val & mask) / 8;
  1233. }
  1234. if (!(c->d & Mov) &&
  1235. /* optimisation - avoid slow emulated read */
  1236. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1237. &c->dst.val,
  1238. c->dst.bytes, ctxt->vcpu)) != 0))
  1239. goto done;
  1240. }
  1241. c->dst.orig_val = c->dst.val;
  1242. special_insn:
  1243. if (c->twobyte)
  1244. goto twobyte_insn;
  1245. switch (c->b) {
  1246. case 0x00 ... 0x05:
  1247. add: /* add */
  1248. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1249. break;
  1250. case 0x08 ... 0x0d:
  1251. or: /* or */
  1252. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1253. break;
  1254. case 0x10 ... 0x15:
  1255. adc: /* adc */
  1256. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1257. break;
  1258. case 0x18 ... 0x1d:
  1259. sbb: /* sbb */
  1260. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1261. break;
  1262. case 0x20 ... 0x25:
  1263. and: /* and */
  1264. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1265. break;
  1266. case 0x28 ... 0x2d:
  1267. sub: /* sub */
  1268. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1269. break;
  1270. case 0x30 ... 0x35:
  1271. xor: /* xor */
  1272. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1273. break;
  1274. case 0x38 ... 0x3d:
  1275. cmp: /* cmp */
  1276. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1277. break;
  1278. case 0x40 ... 0x47: /* inc r16/r32 */
  1279. emulate_1op("inc", c->dst, ctxt->eflags);
  1280. break;
  1281. case 0x48 ... 0x4f: /* dec r16/r32 */
  1282. emulate_1op("dec", c->dst, ctxt->eflags);
  1283. break;
  1284. case 0x50 ... 0x57: /* push reg */
  1285. emulate_push(ctxt);
  1286. break;
  1287. case 0x58 ... 0x5f: /* pop reg */
  1288. pop_instruction:
  1289. if ((rc = ops->read_std(register_address(c, ss_base(ctxt),
  1290. c->regs[VCPU_REGS_RSP]), c->dst.ptr,
  1291. c->op_bytes, ctxt->vcpu)) != 0)
  1292. goto done;
  1293. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1294. c->op_bytes);
  1295. c->dst.type = OP_NONE; /* Disable writeback. */
  1296. break;
  1297. case 0x63: /* movsxd */
  1298. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1299. goto cannot_emulate;
  1300. c->dst.val = (s32) c->src.val;
  1301. break;
  1302. case 0x68: /* push imm */
  1303. case 0x6a: /* push imm8 */
  1304. emulate_push(ctxt);
  1305. break;
  1306. case 0x6c: /* insb */
  1307. case 0x6d: /* insw/insd */
  1308. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1309. 1,
  1310. (c->d & ByteOp) ? 1 : c->op_bytes,
  1311. c->rep_prefix ?
  1312. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1313. (ctxt->eflags & EFLG_DF),
  1314. register_address(c, es_base(ctxt),
  1315. c->regs[VCPU_REGS_RDI]),
  1316. c->rep_prefix,
  1317. c->regs[VCPU_REGS_RDX]) == 0) {
  1318. c->eip = saved_eip;
  1319. return -1;
  1320. }
  1321. return 0;
  1322. case 0x6e: /* outsb */
  1323. case 0x6f: /* outsw/outsd */
  1324. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1325. 0,
  1326. (c->d & ByteOp) ? 1 : c->op_bytes,
  1327. c->rep_prefix ?
  1328. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1329. (ctxt->eflags & EFLG_DF),
  1330. register_address(c,
  1331. seg_override_base(ctxt, c),
  1332. c->regs[VCPU_REGS_RSI]),
  1333. c->rep_prefix,
  1334. c->regs[VCPU_REGS_RDX]) == 0) {
  1335. c->eip = saved_eip;
  1336. return -1;
  1337. }
  1338. return 0;
  1339. case 0x70 ... 0x7f: /* jcc (short) */ {
  1340. int rel = insn_fetch(s8, 1, c->eip);
  1341. if (test_cc(c->b, ctxt->eflags))
  1342. jmp_rel(c, rel);
  1343. break;
  1344. }
  1345. case 0x80 ... 0x83: /* Grp1 */
  1346. switch (c->modrm_reg) {
  1347. case 0:
  1348. goto add;
  1349. case 1:
  1350. goto or;
  1351. case 2:
  1352. goto adc;
  1353. case 3:
  1354. goto sbb;
  1355. case 4:
  1356. goto and;
  1357. case 5:
  1358. goto sub;
  1359. case 6:
  1360. goto xor;
  1361. case 7:
  1362. goto cmp;
  1363. }
  1364. break;
  1365. case 0x84 ... 0x85:
  1366. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1367. break;
  1368. case 0x86 ... 0x87: /* xchg */
  1369. xchg:
  1370. /* Write back the register source. */
  1371. switch (c->dst.bytes) {
  1372. case 1:
  1373. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1374. break;
  1375. case 2:
  1376. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1377. break;
  1378. case 4:
  1379. *c->src.ptr = (u32) c->dst.val;
  1380. break; /* 64b reg: zero-extend */
  1381. case 8:
  1382. *c->src.ptr = c->dst.val;
  1383. break;
  1384. }
  1385. /*
  1386. * Write back the memory destination with implicit LOCK
  1387. * prefix.
  1388. */
  1389. c->dst.val = c->src.val;
  1390. c->lock_prefix = 1;
  1391. break;
  1392. case 0x88 ... 0x8b: /* mov */
  1393. goto mov;
  1394. case 0x8c: { /* mov r/m, sreg */
  1395. struct kvm_segment segreg;
  1396. if (c->modrm_reg <= 5)
  1397. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1398. else {
  1399. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1400. c->modrm);
  1401. goto cannot_emulate;
  1402. }
  1403. c->dst.val = segreg.selector;
  1404. break;
  1405. }
  1406. case 0x8d: /* lea r16/r32, m */
  1407. c->dst.val = c->modrm_ea;
  1408. break;
  1409. case 0x8e: { /* mov seg, r/m16 */
  1410. uint16_t sel;
  1411. int type_bits;
  1412. int err;
  1413. sel = c->src.val;
  1414. if (c->modrm_reg <= 5) {
  1415. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1416. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1417. type_bits, c->modrm_reg);
  1418. } else {
  1419. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1420. c->modrm);
  1421. goto cannot_emulate;
  1422. }
  1423. if (err < 0)
  1424. goto cannot_emulate;
  1425. c->dst.type = OP_NONE; /* Disable writeback. */
  1426. break;
  1427. }
  1428. case 0x8f: /* pop (sole member of Grp1a) */
  1429. rc = emulate_grp1a(ctxt, ops);
  1430. if (rc != 0)
  1431. goto done;
  1432. break;
  1433. case 0x90: /* nop / xchg r8,rax */
  1434. if (!(c->rex_prefix & 1)) { /* nop */
  1435. c->dst.type = OP_NONE;
  1436. break;
  1437. }
  1438. case 0x91 ... 0x97: /* xchg reg,rax */
  1439. c->src.type = c->dst.type = OP_REG;
  1440. c->src.bytes = c->dst.bytes = c->op_bytes;
  1441. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1442. c->src.val = *(c->src.ptr);
  1443. goto xchg;
  1444. case 0x9c: /* pushf */
  1445. c->src.val = (unsigned long) ctxt->eflags;
  1446. emulate_push(ctxt);
  1447. break;
  1448. case 0x9d: /* popf */
  1449. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1450. goto pop_instruction;
  1451. case 0xa0 ... 0xa1: /* mov */
  1452. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1453. c->dst.val = c->src.val;
  1454. break;
  1455. case 0xa2 ... 0xa3: /* mov */
  1456. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1457. break;
  1458. case 0xa4 ... 0xa5: /* movs */
  1459. c->dst.type = OP_MEM;
  1460. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1461. c->dst.ptr = (unsigned long *)register_address(c,
  1462. es_base(ctxt),
  1463. c->regs[VCPU_REGS_RDI]);
  1464. if ((rc = ops->read_emulated(register_address(c,
  1465. seg_override_base(ctxt, c),
  1466. c->regs[VCPU_REGS_RSI]),
  1467. &c->dst.val,
  1468. c->dst.bytes, ctxt->vcpu)) != 0)
  1469. goto done;
  1470. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1471. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1472. : c->dst.bytes);
  1473. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1474. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1475. : c->dst.bytes);
  1476. break;
  1477. case 0xa6 ... 0xa7: /* cmps */
  1478. c->src.type = OP_NONE; /* Disable writeback. */
  1479. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1480. c->src.ptr = (unsigned long *)register_address(c,
  1481. seg_override_base(ctxt, c),
  1482. c->regs[VCPU_REGS_RSI]);
  1483. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1484. &c->src.val,
  1485. c->src.bytes,
  1486. ctxt->vcpu)) != 0)
  1487. goto done;
  1488. c->dst.type = OP_NONE; /* Disable writeback. */
  1489. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1490. c->dst.ptr = (unsigned long *)register_address(c,
  1491. es_base(ctxt),
  1492. c->regs[VCPU_REGS_RDI]);
  1493. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1494. &c->dst.val,
  1495. c->dst.bytes,
  1496. ctxt->vcpu)) != 0)
  1497. goto done;
  1498. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1499. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1500. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1501. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1502. : c->src.bytes);
  1503. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1504. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1505. : c->dst.bytes);
  1506. break;
  1507. case 0xaa ... 0xab: /* stos */
  1508. c->dst.type = OP_MEM;
  1509. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1510. c->dst.ptr = (unsigned long *)register_address(c,
  1511. es_base(ctxt),
  1512. c->regs[VCPU_REGS_RDI]);
  1513. c->dst.val = c->regs[VCPU_REGS_RAX];
  1514. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1515. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1516. : c->dst.bytes);
  1517. break;
  1518. case 0xac ... 0xad: /* lods */
  1519. c->dst.type = OP_REG;
  1520. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1521. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1522. if ((rc = ops->read_emulated(register_address(c,
  1523. seg_override_base(ctxt, c),
  1524. c->regs[VCPU_REGS_RSI]),
  1525. &c->dst.val,
  1526. c->dst.bytes,
  1527. ctxt->vcpu)) != 0)
  1528. goto done;
  1529. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1530. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1531. : c->dst.bytes);
  1532. break;
  1533. case 0xae ... 0xaf: /* scas */
  1534. DPRINTF("Urk! I don't handle SCAS.\n");
  1535. goto cannot_emulate;
  1536. case 0xb0 ... 0xbf: /* mov r, imm */
  1537. goto mov;
  1538. case 0xc0 ... 0xc1:
  1539. emulate_grp2(ctxt);
  1540. break;
  1541. case 0xc3: /* ret */
  1542. c->dst.ptr = &c->eip;
  1543. goto pop_instruction;
  1544. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1545. mov:
  1546. c->dst.val = c->src.val;
  1547. break;
  1548. case 0xd0 ... 0xd1: /* Grp2 */
  1549. c->src.val = 1;
  1550. emulate_grp2(ctxt);
  1551. break;
  1552. case 0xd2 ... 0xd3: /* Grp2 */
  1553. c->src.val = c->regs[VCPU_REGS_RCX];
  1554. emulate_grp2(ctxt);
  1555. break;
  1556. case 0xe4: /* inb */
  1557. case 0xe5: /* in */
  1558. port = insn_fetch(u8, 1, c->eip);
  1559. io_dir_in = 1;
  1560. goto do_io;
  1561. case 0xe6: /* outb */
  1562. case 0xe7: /* out */
  1563. port = insn_fetch(u8, 1, c->eip);
  1564. io_dir_in = 0;
  1565. goto do_io;
  1566. case 0xe8: /* call (near) */ {
  1567. long int rel;
  1568. switch (c->op_bytes) {
  1569. case 2:
  1570. rel = insn_fetch(s16, 2, c->eip);
  1571. break;
  1572. case 4:
  1573. rel = insn_fetch(s32, 4, c->eip);
  1574. break;
  1575. default:
  1576. DPRINTF("Call: Invalid op_bytes\n");
  1577. goto cannot_emulate;
  1578. }
  1579. c->src.val = (unsigned long) c->eip;
  1580. jmp_rel(c, rel);
  1581. c->op_bytes = c->ad_bytes;
  1582. emulate_push(ctxt);
  1583. break;
  1584. }
  1585. case 0xe9: /* jmp rel */
  1586. goto jmp;
  1587. case 0xea: /* jmp far */ {
  1588. uint32_t eip;
  1589. uint16_t sel;
  1590. switch (c->op_bytes) {
  1591. case 2:
  1592. eip = insn_fetch(u16, 2, c->eip);
  1593. break;
  1594. case 4:
  1595. eip = insn_fetch(u32, 4, c->eip);
  1596. break;
  1597. default:
  1598. DPRINTF("jmp far: Invalid op_bytes\n");
  1599. goto cannot_emulate;
  1600. }
  1601. sel = insn_fetch(u16, 2, c->eip);
  1602. if (kvm_load_segment_descriptor(ctxt->vcpu, sel, 9, VCPU_SREG_CS) < 0) {
  1603. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1604. goto cannot_emulate;
  1605. }
  1606. c->eip = eip;
  1607. break;
  1608. }
  1609. case 0xeb:
  1610. jmp: /* jmp rel short */
  1611. jmp_rel(c, c->src.val);
  1612. c->dst.type = OP_NONE; /* Disable writeback. */
  1613. break;
  1614. case 0xec: /* in al,dx */
  1615. case 0xed: /* in (e/r)ax,dx */
  1616. port = c->regs[VCPU_REGS_RDX];
  1617. io_dir_in = 1;
  1618. goto do_io;
  1619. case 0xee: /* out al,dx */
  1620. case 0xef: /* out (e/r)ax,dx */
  1621. port = c->regs[VCPU_REGS_RDX];
  1622. io_dir_in = 0;
  1623. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1624. (c->d & ByteOp) ? 1 : c->op_bytes,
  1625. port) != 0) {
  1626. c->eip = saved_eip;
  1627. goto cannot_emulate;
  1628. }
  1629. break;
  1630. case 0xf4: /* hlt */
  1631. ctxt->vcpu->arch.halt_request = 1;
  1632. break;
  1633. case 0xf5: /* cmc */
  1634. /* complement carry flag from eflags reg */
  1635. ctxt->eflags ^= EFLG_CF;
  1636. c->dst.type = OP_NONE; /* Disable writeback. */
  1637. break;
  1638. case 0xf6 ... 0xf7: /* Grp3 */
  1639. rc = emulate_grp3(ctxt, ops);
  1640. if (rc != 0)
  1641. goto done;
  1642. break;
  1643. case 0xf8: /* clc */
  1644. ctxt->eflags &= ~EFLG_CF;
  1645. c->dst.type = OP_NONE; /* Disable writeback. */
  1646. break;
  1647. case 0xfa: /* cli */
  1648. ctxt->eflags &= ~X86_EFLAGS_IF;
  1649. c->dst.type = OP_NONE; /* Disable writeback. */
  1650. break;
  1651. case 0xfb: /* sti */
  1652. ctxt->eflags |= X86_EFLAGS_IF;
  1653. c->dst.type = OP_NONE; /* Disable writeback. */
  1654. break;
  1655. case 0xfc: /* cld */
  1656. ctxt->eflags &= ~EFLG_DF;
  1657. c->dst.type = OP_NONE; /* Disable writeback. */
  1658. break;
  1659. case 0xfd: /* std */
  1660. ctxt->eflags |= EFLG_DF;
  1661. c->dst.type = OP_NONE; /* Disable writeback. */
  1662. break;
  1663. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1664. rc = emulate_grp45(ctxt, ops);
  1665. if (rc != 0)
  1666. goto done;
  1667. break;
  1668. }
  1669. writeback:
  1670. rc = writeback(ctxt, ops);
  1671. if (rc != 0)
  1672. goto done;
  1673. /* Commit shadow register state. */
  1674. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1675. kvm_rip_write(ctxt->vcpu, c->eip);
  1676. done:
  1677. if (rc == X86EMUL_UNHANDLEABLE) {
  1678. c->eip = saved_eip;
  1679. return -1;
  1680. }
  1681. return 0;
  1682. twobyte_insn:
  1683. switch (c->b) {
  1684. case 0x01: /* lgdt, lidt, lmsw */
  1685. switch (c->modrm_reg) {
  1686. u16 size;
  1687. unsigned long address;
  1688. case 0: /* vmcall */
  1689. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1690. goto cannot_emulate;
  1691. rc = kvm_fix_hypercall(ctxt->vcpu);
  1692. if (rc)
  1693. goto done;
  1694. /* Let the processor re-execute the fixed hypercall */
  1695. c->eip = kvm_rip_read(ctxt->vcpu);
  1696. /* Disable writeback. */
  1697. c->dst.type = OP_NONE;
  1698. break;
  1699. case 2: /* lgdt */
  1700. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1701. &size, &address, c->op_bytes);
  1702. if (rc)
  1703. goto done;
  1704. realmode_lgdt(ctxt->vcpu, size, address);
  1705. /* Disable writeback. */
  1706. c->dst.type = OP_NONE;
  1707. break;
  1708. case 3: /* lidt/vmmcall */
  1709. if (c->modrm_mod == 3 && c->modrm_rm == 1) {
  1710. rc = kvm_fix_hypercall(ctxt->vcpu);
  1711. if (rc)
  1712. goto done;
  1713. kvm_emulate_hypercall(ctxt->vcpu);
  1714. } else {
  1715. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1716. &size, &address,
  1717. c->op_bytes);
  1718. if (rc)
  1719. goto done;
  1720. realmode_lidt(ctxt->vcpu, size, address);
  1721. }
  1722. /* Disable writeback. */
  1723. c->dst.type = OP_NONE;
  1724. break;
  1725. case 4: /* smsw */
  1726. c->dst.bytes = 2;
  1727. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  1728. break;
  1729. case 6: /* lmsw */
  1730. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  1731. &ctxt->eflags);
  1732. c->dst.type = OP_NONE;
  1733. break;
  1734. case 7: /* invlpg*/
  1735. emulate_invlpg(ctxt->vcpu, memop);
  1736. /* Disable writeback. */
  1737. c->dst.type = OP_NONE;
  1738. break;
  1739. default:
  1740. goto cannot_emulate;
  1741. }
  1742. break;
  1743. case 0x06:
  1744. emulate_clts(ctxt->vcpu);
  1745. c->dst.type = OP_NONE;
  1746. break;
  1747. case 0x08: /* invd */
  1748. case 0x09: /* wbinvd */
  1749. case 0x0d: /* GrpP (prefetch) */
  1750. case 0x18: /* Grp16 (prefetch/nop) */
  1751. c->dst.type = OP_NONE;
  1752. break;
  1753. case 0x20: /* mov cr, reg */
  1754. if (c->modrm_mod != 3)
  1755. goto cannot_emulate;
  1756. c->regs[c->modrm_rm] =
  1757. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1758. c->dst.type = OP_NONE; /* no writeback */
  1759. break;
  1760. case 0x21: /* mov from dr to reg */
  1761. if (c->modrm_mod != 3)
  1762. goto cannot_emulate;
  1763. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1764. if (rc)
  1765. goto cannot_emulate;
  1766. c->dst.type = OP_NONE; /* no writeback */
  1767. break;
  1768. case 0x22: /* mov reg, cr */
  1769. if (c->modrm_mod != 3)
  1770. goto cannot_emulate;
  1771. realmode_set_cr(ctxt->vcpu,
  1772. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1773. c->dst.type = OP_NONE;
  1774. break;
  1775. case 0x23: /* mov from reg to dr */
  1776. if (c->modrm_mod != 3)
  1777. goto cannot_emulate;
  1778. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1779. c->regs[c->modrm_rm]);
  1780. if (rc)
  1781. goto cannot_emulate;
  1782. c->dst.type = OP_NONE; /* no writeback */
  1783. break;
  1784. case 0x30:
  1785. /* wrmsr */
  1786. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1787. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1788. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1789. if (rc) {
  1790. kvm_inject_gp(ctxt->vcpu, 0);
  1791. c->eip = kvm_rip_read(ctxt->vcpu);
  1792. }
  1793. rc = X86EMUL_CONTINUE;
  1794. c->dst.type = OP_NONE;
  1795. break;
  1796. case 0x32:
  1797. /* rdmsr */
  1798. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1799. if (rc) {
  1800. kvm_inject_gp(ctxt->vcpu, 0);
  1801. c->eip = kvm_rip_read(ctxt->vcpu);
  1802. } else {
  1803. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1804. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1805. }
  1806. rc = X86EMUL_CONTINUE;
  1807. c->dst.type = OP_NONE;
  1808. break;
  1809. case 0x40 ... 0x4f: /* cmov */
  1810. c->dst.val = c->dst.orig_val = c->src.val;
  1811. if (!test_cc(c->b, ctxt->eflags))
  1812. c->dst.type = OP_NONE; /* no writeback */
  1813. break;
  1814. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1815. long int rel;
  1816. switch (c->op_bytes) {
  1817. case 2:
  1818. rel = insn_fetch(s16, 2, c->eip);
  1819. break;
  1820. case 4:
  1821. rel = insn_fetch(s32, 4, c->eip);
  1822. break;
  1823. case 8:
  1824. rel = insn_fetch(s64, 8, c->eip);
  1825. break;
  1826. default:
  1827. DPRINTF("jnz: Invalid op_bytes\n");
  1828. goto cannot_emulate;
  1829. }
  1830. if (test_cc(c->b, ctxt->eflags))
  1831. jmp_rel(c, rel);
  1832. c->dst.type = OP_NONE;
  1833. break;
  1834. }
  1835. case 0xa3:
  1836. bt: /* bt */
  1837. c->dst.type = OP_NONE;
  1838. /* only subword offset */
  1839. c->src.val &= (c->dst.bytes << 3) - 1;
  1840. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1841. break;
  1842. case 0xab:
  1843. bts: /* bts */
  1844. /* only subword offset */
  1845. c->src.val &= (c->dst.bytes << 3) - 1;
  1846. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1847. break;
  1848. case 0xae: /* clflush */
  1849. break;
  1850. case 0xb0 ... 0xb1: /* cmpxchg */
  1851. /*
  1852. * Save real source value, then compare EAX against
  1853. * destination.
  1854. */
  1855. c->src.orig_val = c->src.val;
  1856. c->src.val = c->regs[VCPU_REGS_RAX];
  1857. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1858. if (ctxt->eflags & EFLG_ZF) {
  1859. /* Success: write back to memory. */
  1860. c->dst.val = c->src.orig_val;
  1861. } else {
  1862. /* Failure: write the value we saw to EAX. */
  1863. c->dst.type = OP_REG;
  1864. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1865. }
  1866. break;
  1867. case 0xb3:
  1868. btr: /* btr */
  1869. /* only subword offset */
  1870. c->src.val &= (c->dst.bytes << 3) - 1;
  1871. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1872. break;
  1873. case 0xb6 ... 0xb7: /* movzx */
  1874. c->dst.bytes = c->op_bytes;
  1875. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1876. : (u16) c->src.val;
  1877. break;
  1878. case 0xba: /* Grp8 */
  1879. switch (c->modrm_reg & 3) {
  1880. case 0:
  1881. goto bt;
  1882. case 1:
  1883. goto bts;
  1884. case 2:
  1885. goto btr;
  1886. case 3:
  1887. goto btc;
  1888. }
  1889. break;
  1890. case 0xbb:
  1891. btc: /* btc */
  1892. /* only subword offset */
  1893. c->src.val &= (c->dst.bytes << 3) - 1;
  1894. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1895. break;
  1896. case 0xbe ... 0xbf: /* movsx */
  1897. c->dst.bytes = c->op_bytes;
  1898. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1899. (s16) c->src.val;
  1900. break;
  1901. case 0xc3: /* movnti */
  1902. c->dst.bytes = c->op_bytes;
  1903. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  1904. (u64) c->src.val;
  1905. break;
  1906. case 0xc7: /* Grp9 (cmpxchg8b) */
  1907. rc = emulate_grp9(ctxt, ops, memop);
  1908. if (rc != 0)
  1909. goto done;
  1910. c->dst.type = OP_NONE;
  1911. break;
  1912. }
  1913. goto writeback;
  1914. cannot_emulate:
  1915. DPRINTF("Cannot emulate %02x\n", c->b);
  1916. c->eip = saved_eip;
  1917. return -1;
  1918. }