gpio.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. /*
  112. * omap34xx specific GPIO registers
  113. */
  114. #define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
  115. #define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
  116. #define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
  117. #define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
  118. #define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
  119. #define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
  120. struct gpio_bank {
  121. void __iomem *base;
  122. u16 irq;
  123. u16 virtual_irq_start;
  124. int method;
  125. u32 reserved_map;
  126. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  127. u32 suspend_wakeup;
  128. u32 saved_wakeup;
  129. #endif
  130. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  131. u32 non_wakeup_gpios;
  132. u32 enabled_non_wakeup_gpios;
  133. u32 saved_datain;
  134. u32 saved_fallingdetect;
  135. u32 saved_risingdetect;
  136. #endif
  137. spinlock_t lock;
  138. };
  139. #define METHOD_MPUIO 0
  140. #define METHOD_GPIO_1510 1
  141. #define METHOD_GPIO_1610 2
  142. #define METHOD_GPIO_730 3
  143. #define METHOD_GPIO_24XX 4
  144. #ifdef CONFIG_ARCH_OMAP16XX
  145. static struct gpio_bank gpio_bank_1610[5] = {
  146. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  147. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  148. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  149. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  150. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  151. };
  152. #endif
  153. #ifdef CONFIG_ARCH_OMAP15XX
  154. static struct gpio_bank gpio_bank_1510[2] = {
  155. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  156. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  157. };
  158. #endif
  159. #ifdef CONFIG_ARCH_OMAP730
  160. static struct gpio_bank gpio_bank_730[7] = {
  161. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  162. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  163. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  164. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  165. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  166. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  167. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  168. };
  169. #endif
  170. #ifdef CONFIG_ARCH_OMAP24XX
  171. static struct gpio_bank gpio_bank_242x[4] = {
  172. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  173. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  174. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  175. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  176. };
  177. static struct gpio_bank gpio_bank_243x[5] = {
  178. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  179. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  180. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  181. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  182. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  183. };
  184. #endif
  185. #ifdef CONFIG_ARCH_OMAP34XX
  186. static struct gpio_bank gpio_bank_34xx[6] = {
  187. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  188. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  189. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  191. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  193. };
  194. #endif
  195. static struct gpio_bank *gpio_bank;
  196. static int gpio_bank_count;
  197. static inline struct gpio_bank *get_gpio_bank(int gpio)
  198. {
  199. if (cpu_is_omap15xx()) {
  200. if (OMAP_GPIO_IS_MPUIO(gpio))
  201. return &gpio_bank[0];
  202. return &gpio_bank[1];
  203. }
  204. if (cpu_is_omap16xx()) {
  205. if (OMAP_GPIO_IS_MPUIO(gpio))
  206. return &gpio_bank[0];
  207. return &gpio_bank[1 + (gpio >> 4)];
  208. }
  209. if (cpu_is_omap730()) {
  210. if (OMAP_GPIO_IS_MPUIO(gpio))
  211. return &gpio_bank[0];
  212. return &gpio_bank[1 + (gpio >> 5)];
  213. }
  214. if (cpu_is_omap24xx())
  215. return &gpio_bank[gpio >> 5];
  216. if (cpu_is_omap34xx())
  217. return &gpio_bank[gpio >> 5];
  218. }
  219. static inline int get_gpio_index(int gpio)
  220. {
  221. if (cpu_is_omap730())
  222. return gpio & 0x1f;
  223. if (cpu_is_omap24xx())
  224. return gpio & 0x1f;
  225. if (cpu_is_omap34xx())
  226. return gpio & 0x1f;
  227. return gpio & 0x0f;
  228. }
  229. static inline int gpio_valid(int gpio)
  230. {
  231. if (gpio < 0)
  232. return -1;
  233. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  234. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  235. return -1;
  236. return 0;
  237. }
  238. if (cpu_is_omap15xx() && gpio < 16)
  239. return 0;
  240. if ((cpu_is_omap16xx()) && gpio < 64)
  241. return 0;
  242. if (cpu_is_omap730() && gpio < 192)
  243. return 0;
  244. if (cpu_is_omap24xx() && gpio < 128)
  245. return 0;
  246. if (cpu_is_omap34xx() && gpio < 160)
  247. return 0;
  248. return -1;
  249. }
  250. static int check_gpio(int gpio)
  251. {
  252. if (unlikely(gpio_valid(gpio)) < 0) {
  253. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  254. dump_stack();
  255. return -1;
  256. }
  257. return 0;
  258. }
  259. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  260. {
  261. void __iomem *reg = bank->base;
  262. u32 l;
  263. switch (bank->method) {
  264. #ifdef CONFIG_ARCH_OMAP1
  265. case METHOD_MPUIO:
  266. reg += OMAP_MPUIO_IO_CNTL;
  267. break;
  268. #endif
  269. #ifdef CONFIG_ARCH_OMAP15XX
  270. case METHOD_GPIO_1510:
  271. reg += OMAP1510_GPIO_DIR_CONTROL;
  272. break;
  273. #endif
  274. #ifdef CONFIG_ARCH_OMAP16XX
  275. case METHOD_GPIO_1610:
  276. reg += OMAP1610_GPIO_DIRECTION;
  277. break;
  278. #endif
  279. #ifdef CONFIG_ARCH_OMAP730
  280. case METHOD_GPIO_730:
  281. reg += OMAP730_GPIO_DIR_CONTROL;
  282. break;
  283. #endif
  284. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  285. case METHOD_GPIO_24XX:
  286. reg += OMAP24XX_GPIO_OE;
  287. break;
  288. #endif
  289. default:
  290. WARN_ON(1);
  291. return;
  292. }
  293. l = __raw_readl(reg);
  294. if (is_input)
  295. l |= 1 << gpio;
  296. else
  297. l &= ~(1 << gpio);
  298. __raw_writel(l, reg);
  299. }
  300. void omap_set_gpio_direction(int gpio, int is_input)
  301. {
  302. struct gpio_bank *bank;
  303. unsigned long flags;
  304. if (check_gpio(gpio) < 0)
  305. return;
  306. bank = get_gpio_bank(gpio);
  307. spin_lock_irqsave(&bank->lock, flags);
  308. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  309. spin_unlock_irqrestore(&bank->lock, flags);
  310. }
  311. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  312. {
  313. void __iomem *reg = bank->base;
  314. u32 l = 0;
  315. switch (bank->method) {
  316. #ifdef CONFIG_ARCH_OMAP1
  317. case METHOD_MPUIO:
  318. reg += OMAP_MPUIO_OUTPUT;
  319. l = __raw_readl(reg);
  320. if (enable)
  321. l |= 1 << gpio;
  322. else
  323. l &= ~(1 << gpio);
  324. break;
  325. #endif
  326. #ifdef CONFIG_ARCH_OMAP15XX
  327. case METHOD_GPIO_1510:
  328. reg += OMAP1510_GPIO_DATA_OUTPUT;
  329. l = __raw_readl(reg);
  330. if (enable)
  331. l |= 1 << gpio;
  332. else
  333. l &= ~(1 << gpio);
  334. break;
  335. #endif
  336. #ifdef CONFIG_ARCH_OMAP16XX
  337. case METHOD_GPIO_1610:
  338. if (enable)
  339. reg += OMAP1610_GPIO_SET_DATAOUT;
  340. else
  341. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  342. l = 1 << gpio;
  343. break;
  344. #endif
  345. #ifdef CONFIG_ARCH_OMAP730
  346. case METHOD_GPIO_730:
  347. reg += OMAP730_GPIO_DATA_OUTPUT;
  348. l = __raw_readl(reg);
  349. if (enable)
  350. l |= 1 << gpio;
  351. else
  352. l &= ~(1 << gpio);
  353. break;
  354. #endif
  355. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  356. case METHOD_GPIO_24XX:
  357. if (enable)
  358. reg += OMAP24XX_GPIO_SETDATAOUT;
  359. else
  360. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  361. l = 1 << gpio;
  362. break;
  363. #endif
  364. default:
  365. WARN_ON(1);
  366. return;
  367. }
  368. __raw_writel(l, reg);
  369. }
  370. void omap_set_gpio_dataout(int gpio, int enable)
  371. {
  372. struct gpio_bank *bank;
  373. unsigned long flags;
  374. if (check_gpio(gpio) < 0)
  375. return;
  376. bank = get_gpio_bank(gpio);
  377. spin_lock_irqsave(&bank->lock, flags);
  378. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  379. spin_unlock_irqrestore(&bank->lock, flags);
  380. }
  381. int omap_get_gpio_datain(int gpio)
  382. {
  383. struct gpio_bank *bank;
  384. void __iomem *reg;
  385. if (check_gpio(gpio) < 0)
  386. return -EINVAL;
  387. bank = get_gpio_bank(gpio);
  388. reg = bank->base;
  389. switch (bank->method) {
  390. #ifdef CONFIG_ARCH_OMAP1
  391. case METHOD_MPUIO:
  392. reg += OMAP_MPUIO_INPUT_LATCH;
  393. break;
  394. #endif
  395. #ifdef CONFIG_ARCH_OMAP15XX
  396. case METHOD_GPIO_1510:
  397. reg += OMAP1510_GPIO_DATA_INPUT;
  398. break;
  399. #endif
  400. #ifdef CONFIG_ARCH_OMAP16XX
  401. case METHOD_GPIO_1610:
  402. reg += OMAP1610_GPIO_DATAIN;
  403. break;
  404. #endif
  405. #ifdef CONFIG_ARCH_OMAP730
  406. case METHOD_GPIO_730:
  407. reg += OMAP730_GPIO_DATA_INPUT;
  408. break;
  409. #endif
  410. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  411. case METHOD_GPIO_24XX:
  412. reg += OMAP24XX_GPIO_DATAIN;
  413. break;
  414. #endif
  415. default:
  416. return -EINVAL;
  417. }
  418. return (__raw_readl(reg)
  419. & (1 << get_gpio_index(gpio))) != 0;
  420. }
  421. #define MOD_REG_BIT(reg, bit_mask, set) \
  422. do { \
  423. int l = __raw_readl(base + reg); \
  424. if (set) l |= bit_mask; \
  425. else l &= ~bit_mask; \
  426. __raw_writel(l, base + reg); \
  427. } while(0)
  428. void omap_set_gpio_debounce(int gpio, int enable)
  429. {
  430. struct gpio_bank *bank;
  431. void __iomem *reg;
  432. u32 val, l = 1 << get_gpio_index(gpio);
  433. if (cpu_class_is_omap1())
  434. return;
  435. bank = get_gpio_bank(gpio);
  436. reg = bank->base;
  437. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  438. val = __raw_readl(reg);
  439. if (enable)
  440. val |= l;
  441. else
  442. val &= ~l;
  443. __raw_writel(val, reg);
  444. }
  445. EXPORT_SYMBOL(omap_set_gpio_debounce);
  446. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  447. {
  448. struct gpio_bank *bank;
  449. void __iomem *reg;
  450. if (cpu_class_is_omap1())
  451. return;
  452. bank = get_gpio_bank(gpio);
  453. reg = bank->base;
  454. enc_time &= 0xff;
  455. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  456. __raw_writel(enc_time, reg);
  457. }
  458. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  459. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  460. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  461. int trigger)
  462. {
  463. void __iomem *base = bank->base;
  464. u32 gpio_bit = 1 << gpio;
  465. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  466. trigger & __IRQT_LOWLVL);
  467. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  468. trigger & __IRQT_HIGHLVL);
  469. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  470. trigger & __IRQT_RISEDGE);
  471. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  472. trigger & __IRQT_FALEDGE);
  473. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  474. if (trigger != 0)
  475. __raw_writel(1 << gpio, bank->base
  476. + OMAP24XX_GPIO_SETWKUENA);
  477. else
  478. __raw_writel(1 << gpio, bank->base
  479. + OMAP24XX_GPIO_CLEARWKUENA);
  480. } else {
  481. if (trigger != 0)
  482. bank->enabled_non_wakeup_gpios |= gpio_bit;
  483. else
  484. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  485. }
  486. /*
  487. * FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only
  488. * level triggering requested.
  489. */
  490. }
  491. #endif
  492. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  493. {
  494. void __iomem *reg = bank->base;
  495. u32 l = 0;
  496. switch (bank->method) {
  497. #ifdef CONFIG_ARCH_OMAP1
  498. case METHOD_MPUIO:
  499. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  500. l = __raw_readl(reg);
  501. if (trigger & __IRQT_RISEDGE)
  502. l |= 1 << gpio;
  503. else if (trigger & __IRQT_FALEDGE)
  504. l &= ~(1 << gpio);
  505. else
  506. goto bad;
  507. break;
  508. #endif
  509. #ifdef CONFIG_ARCH_OMAP15XX
  510. case METHOD_GPIO_1510:
  511. reg += OMAP1510_GPIO_INT_CONTROL;
  512. l = __raw_readl(reg);
  513. if (trigger & __IRQT_RISEDGE)
  514. l |= 1 << gpio;
  515. else if (trigger & __IRQT_FALEDGE)
  516. l &= ~(1 << gpio);
  517. else
  518. goto bad;
  519. break;
  520. #endif
  521. #ifdef CONFIG_ARCH_OMAP16XX
  522. case METHOD_GPIO_1610:
  523. if (gpio & 0x08)
  524. reg += OMAP1610_GPIO_EDGE_CTRL2;
  525. else
  526. reg += OMAP1610_GPIO_EDGE_CTRL1;
  527. gpio &= 0x07;
  528. l = __raw_readl(reg);
  529. l &= ~(3 << (gpio << 1));
  530. if (trigger & __IRQT_RISEDGE)
  531. l |= 2 << (gpio << 1);
  532. if (trigger & __IRQT_FALEDGE)
  533. l |= 1 << (gpio << 1);
  534. if (trigger)
  535. /* Enable wake-up during idle for dynamic tick */
  536. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  537. else
  538. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  539. break;
  540. #endif
  541. #ifdef CONFIG_ARCH_OMAP730
  542. case METHOD_GPIO_730:
  543. reg += OMAP730_GPIO_INT_CONTROL;
  544. l = __raw_readl(reg);
  545. if (trigger & __IRQT_RISEDGE)
  546. l |= 1 << gpio;
  547. else if (trigger & __IRQT_FALEDGE)
  548. l &= ~(1 << gpio);
  549. else
  550. goto bad;
  551. break;
  552. #endif
  553. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  554. case METHOD_GPIO_24XX:
  555. set_24xx_gpio_triggering(bank, gpio, trigger);
  556. break;
  557. #endif
  558. default:
  559. goto bad;
  560. }
  561. __raw_writel(l, reg);
  562. return 0;
  563. bad:
  564. return -EINVAL;
  565. }
  566. static int gpio_irq_type(unsigned irq, unsigned type)
  567. {
  568. struct gpio_bank *bank;
  569. unsigned gpio;
  570. int retval;
  571. unsigned long flags;
  572. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  573. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  574. else
  575. gpio = irq - IH_GPIO_BASE;
  576. if (check_gpio(gpio) < 0)
  577. return -EINVAL;
  578. if (type & ~IRQ_TYPE_SENSE_MASK)
  579. return -EINVAL;
  580. /* OMAP1 allows only only edge triggering */
  581. if (!cpu_class_is_omap2()
  582. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  583. return -EINVAL;
  584. bank = get_irq_chip_data(irq);
  585. spin_lock_irqsave(&bank->lock, flags);
  586. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  587. if (retval == 0) {
  588. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  589. irq_desc[irq].status |= type;
  590. }
  591. spin_unlock_irqrestore(&bank->lock, flags);
  592. return retval;
  593. }
  594. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  595. {
  596. void __iomem *reg = bank->base;
  597. switch (bank->method) {
  598. #ifdef CONFIG_ARCH_OMAP1
  599. case METHOD_MPUIO:
  600. /* MPUIO irqstatus is reset by reading the status register,
  601. * so do nothing here */
  602. return;
  603. #endif
  604. #ifdef CONFIG_ARCH_OMAP15XX
  605. case METHOD_GPIO_1510:
  606. reg += OMAP1510_GPIO_INT_STATUS;
  607. break;
  608. #endif
  609. #ifdef CONFIG_ARCH_OMAP16XX
  610. case METHOD_GPIO_1610:
  611. reg += OMAP1610_GPIO_IRQSTATUS1;
  612. break;
  613. #endif
  614. #ifdef CONFIG_ARCH_OMAP730
  615. case METHOD_GPIO_730:
  616. reg += OMAP730_GPIO_INT_STATUS;
  617. break;
  618. #endif
  619. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  620. case METHOD_GPIO_24XX:
  621. reg += OMAP24XX_GPIO_IRQSTATUS1;
  622. break;
  623. #endif
  624. default:
  625. WARN_ON(1);
  626. return;
  627. }
  628. __raw_writel(gpio_mask, reg);
  629. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  630. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  631. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  632. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  633. #endif
  634. }
  635. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  636. {
  637. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  638. }
  639. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  640. {
  641. void __iomem *reg = bank->base;
  642. int inv = 0;
  643. u32 l;
  644. u32 mask;
  645. switch (bank->method) {
  646. #ifdef CONFIG_ARCH_OMAP1
  647. case METHOD_MPUIO:
  648. reg += OMAP_MPUIO_GPIO_MASKIT;
  649. mask = 0xffff;
  650. inv = 1;
  651. break;
  652. #endif
  653. #ifdef CONFIG_ARCH_OMAP15XX
  654. case METHOD_GPIO_1510:
  655. reg += OMAP1510_GPIO_INT_MASK;
  656. mask = 0xffff;
  657. inv = 1;
  658. break;
  659. #endif
  660. #ifdef CONFIG_ARCH_OMAP16XX
  661. case METHOD_GPIO_1610:
  662. reg += OMAP1610_GPIO_IRQENABLE1;
  663. mask = 0xffff;
  664. break;
  665. #endif
  666. #ifdef CONFIG_ARCH_OMAP730
  667. case METHOD_GPIO_730:
  668. reg += OMAP730_GPIO_INT_MASK;
  669. mask = 0xffffffff;
  670. inv = 1;
  671. break;
  672. #endif
  673. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  674. case METHOD_GPIO_24XX:
  675. reg += OMAP24XX_GPIO_IRQENABLE1;
  676. mask = 0xffffffff;
  677. break;
  678. #endif
  679. default:
  680. WARN_ON(1);
  681. return 0;
  682. }
  683. l = __raw_readl(reg);
  684. if (inv)
  685. l = ~l;
  686. l &= mask;
  687. return l;
  688. }
  689. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  690. {
  691. void __iomem *reg = bank->base;
  692. u32 l;
  693. switch (bank->method) {
  694. #ifdef CONFIG_ARCH_OMAP1
  695. case METHOD_MPUIO:
  696. reg += OMAP_MPUIO_GPIO_MASKIT;
  697. l = __raw_readl(reg);
  698. if (enable)
  699. l &= ~(gpio_mask);
  700. else
  701. l |= gpio_mask;
  702. break;
  703. #endif
  704. #ifdef CONFIG_ARCH_OMAP15XX
  705. case METHOD_GPIO_1510:
  706. reg += OMAP1510_GPIO_INT_MASK;
  707. l = __raw_readl(reg);
  708. if (enable)
  709. l &= ~(gpio_mask);
  710. else
  711. l |= gpio_mask;
  712. break;
  713. #endif
  714. #ifdef CONFIG_ARCH_OMAP16XX
  715. case METHOD_GPIO_1610:
  716. if (enable)
  717. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  718. else
  719. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  720. l = gpio_mask;
  721. break;
  722. #endif
  723. #ifdef CONFIG_ARCH_OMAP730
  724. case METHOD_GPIO_730:
  725. reg += OMAP730_GPIO_INT_MASK;
  726. l = __raw_readl(reg);
  727. if (enable)
  728. l &= ~(gpio_mask);
  729. else
  730. l |= gpio_mask;
  731. break;
  732. #endif
  733. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  734. case METHOD_GPIO_24XX:
  735. if (enable)
  736. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  737. else
  738. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  739. l = gpio_mask;
  740. break;
  741. #endif
  742. default:
  743. WARN_ON(1);
  744. return;
  745. }
  746. __raw_writel(l, reg);
  747. }
  748. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  749. {
  750. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  751. }
  752. /*
  753. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  754. * 1510 does not seem to have a wake-up register. If JTAG is connected
  755. * to the target, system will wake up always on GPIO events. While
  756. * system is running all registered GPIO interrupts need to have wake-up
  757. * enabled. When system is suspended, only selected GPIO interrupts need
  758. * to have wake-up enabled.
  759. */
  760. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  761. {
  762. unsigned long flags;
  763. switch (bank->method) {
  764. #ifdef CONFIG_ARCH_OMAP16XX
  765. case METHOD_MPUIO:
  766. case METHOD_GPIO_1610:
  767. spin_lock_irqsave(&bank->lock, flags);
  768. if (enable) {
  769. bank->suspend_wakeup |= (1 << gpio);
  770. enable_irq_wake(bank->irq);
  771. } else {
  772. disable_irq_wake(bank->irq);
  773. bank->suspend_wakeup &= ~(1 << gpio);
  774. }
  775. spin_unlock_irqrestore(&bank->lock, flags);
  776. return 0;
  777. #endif
  778. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  779. case METHOD_GPIO_24XX:
  780. if (bank->non_wakeup_gpios & (1 << gpio)) {
  781. printk(KERN_ERR "Unable to modify wakeup on "
  782. "non-wakeup GPIO%d\n",
  783. (bank - gpio_bank) * 32 + gpio);
  784. return -EINVAL;
  785. }
  786. spin_lock_irqsave(&bank->lock, flags);
  787. if (enable) {
  788. bank->suspend_wakeup |= (1 << gpio);
  789. enable_irq_wake(bank->irq);
  790. } else {
  791. disable_irq_wake(bank->irq);
  792. bank->suspend_wakeup &= ~(1 << gpio);
  793. }
  794. spin_unlock_irqrestore(&bank->lock, flags);
  795. return 0;
  796. #endif
  797. default:
  798. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  799. bank->method);
  800. return -EINVAL;
  801. }
  802. }
  803. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  804. {
  805. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  806. _set_gpio_irqenable(bank, gpio, 0);
  807. _clear_gpio_irqstatus(bank, gpio);
  808. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  809. }
  810. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  811. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  812. {
  813. unsigned int gpio = irq - IH_GPIO_BASE;
  814. struct gpio_bank *bank;
  815. int retval;
  816. if (check_gpio(gpio) < 0)
  817. return -ENODEV;
  818. bank = get_irq_chip_data(irq);
  819. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  820. return retval;
  821. }
  822. int omap_request_gpio(int gpio)
  823. {
  824. struct gpio_bank *bank;
  825. unsigned long flags;
  826. if (check_gpio(gpio) < 0)
  827. return -EINVAL;
  828. bank = get_gpio_bank(gpio);
  829. spin_lock_irqsave(&bank->lock, flags);
  830. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  831. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  832. dump_stack();
  833. spin_unlock_irqrestore(&bank->lock, flags);
  834. return -1;
  835. }
  836. bank->reserved_map |= (1 << get_gpio_index(gpio));
  837. /* Set trigger to none. You need to enable the desired trigger with
  838. * request_irq() or set_irq_type().
  839. */
  840. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  841. #ifdef CONFIG_ARCH_OMAP15XX
  842. if (bank->method == METHOD_GPIO_1510) {
  843. void __iomem *reg;
  844. /* Claim the pin for MPU */
  845. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  846. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  847. }
  848. #endif
  849. spin_unlock_irqrestore(&bank->lock, flags);
  850. return 0;
  851. }
  852. void omap_free_gpio(int gpio)
  853. {
  854. struct gpio_bank *bank;
  855. unsigned long flags;
  856. if (check_gpio(gpio) < 0)
  857. return;
  858. bank = get_gpio_bank(gpio);
  859. spin_lock_irqsave(&bank->lock, flags);
  860. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  861. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  862. dump_stack();
  863. spin_unlock_irqrestore(&bank->lock, flags);
  864. return;
  865. }
  866. #ifdef CONFIG_ARCH_OMAP16XX
  867. if (bank->method == METHOD_GPIO_1610) {
  868. /* Disable wake-up during idle for dynamic tick */
  869. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  870. __raw_writel(1 << get_gpio_index(gpio), reg);
  871. }
  872. #endif
  873. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  874. if (bank->method == METHOD_GPIO_24XX) {
  875. /* Disable wake-up during idle for dynamic tick */
  876. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  877. __raw_writel(1 << get_gpio_index(gpio), reg);
  878. }
  879. #endif
  880. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  881. _reset_gpio(bank, gpio);
  882. spin_unlock_irqrestore(&bank->lock, flags);
  883. }
  884. /*
  885. * We need to unmask the GPIO bank interrupt as soon as possible to
  886. * avoid missing GPIO interrupts for other lines in the bank.
  887. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  888. * in the bank to avoid missing nested interrupts for a GPIO line.
  889. * If we wait to unmask individual GPIO lines in the bank after the
  890. * line's interrupt handler has been run, we may miss some nested
  891. * interrupts.
  892. */
  893. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  894. {
  895. void __iomem *isr_reg = NULL;
  896. u32 isr;
  897. unsigned int gpio_irq;
  898. struct gpio_bank *bank;
  899. u32 retrigger = 0;
  900. int unmasked = 0;
  901. desc->chip->ack(irq);
  902. bank = get_irq_data(irq);
  903. #ifdef CONFIG_ARCH_OMAP1
  904. if (bank->method == METHOD_MPUIO)
  905. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  906. #endif
  907. #ifdef CONFIG_ARCH_OMAP15XX
  908. if (bank->method == METHOD_GPIO_1510)
  909. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  910. #endif
  911. #if defined(CONFIG_ARCH_OMAP16XX)
  912. if (bank->method == METHOD_GPIO_1610)
  913. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  914. #endif
  915. #ifdef CONFIG_ARCH_OMAP730
  916. if (bank->method == METHOD_GPIO_730)
  917. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  918. #endif
  919. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  920. if (bank->method == METHOD_GPIO_24XX)
  921. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  922. #endif
  923. while(1) {
  924. u32 isr_saved, level_mask = 0;
  925. u32 enabled;
  926. enabled = _get_gpio_irqbank_mask(bank);
  927. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  928. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  929. isr &= 0x0000ffff;
  930. if (cpu_class_is_omap2()) {
  931. level_mask =
  932. __raw_readl(bank->base +
  933. OMAP24XX_GPIO_LEVELDETECT0) |
  934. __raw_readl(bank->base +
  935. OMAP24XX_GPIO_LEVELDETECT1);
  936. level_mask &= enabled;
  937. }
  938. /* clear edge sensitive interrupts before handler(s) are
  939. called so that we don't miss any interrupt occurred while
  940. executing them */
  941. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  942. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  943. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  944. /* if there is only edge sensitive GPIO pin interrupts
  945. configured, we could unmask GPIO bank interrupt immediately */
  946. if (!level_mask && !unmasked) {
  947. unmasked = 1;
  948. desc->chip->unmask(irq);
  949. }
  950. isr |= retrigger;
  951. retrigger = 0;
  952. if (!isr)
  953. break;
  954. gpio_irq = bank->virtual_irq_start;
  955. for (; isr != 0; isr >>= 1, gpio_irq++) {
  956. struct irq_desc *d;
  957. int irq_mask;
  958. if (!(isr & 1))
  959. continue;
  960. d = irq_desc + gpio_irq;
  961. /* Don't run the handler if it's already running
  962. * or was disabled lazely.
  963. */
  964. if (unlikely((d->depth ||
  965. (d->status & IRQ_INPROGRESS)))) {
  966. irq_mask = 1 <<
  967. (gpio_irq - bank->virtual_irq_start);
  968. /* The unmasking will be done by
  969. * enable_irq in case it is disabled or
  970. * after returning from the handler if
  971. * it's already running.
  972. */
  973. _enable_gpio_irqbank(bank, irq_mask, 0);
  974. if (!d->depth) {
  975. /* Level triggered interrupts
  976. * won't ever be reentered
  977. */
  978. BUG_ON(level_mask & irq_mask);
  979. d->status |= IRQ_PENDING;
  980. }
  981. continue;
  982. }
  983. desc_handle_irq(gpio_irq, d);
  984. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  985. irq_mask = 1 <<
  986. (gpio_irq - bank->virtual_irq_start);
  987. d->status &= ~IRQ_PENDING;
  988. _enable_gpio_irqbank(bank, irq_mask, 1);
  989. retrigger |= irq_mask;
  990. }
  991. }
  992. if (cpu_class_is_omap2()) {
  993. /* clear level sensitive interrupts after handler(s) */
  994. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  995. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  996. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  997. }
  998. }
  999. /* if bank has any level sensitive GPIO pin interrupt
  1000. configured, we must unmask the bank interrupt only after
  1001. handler(s) are executed in order to avoid spurious bank
  1002. interrupt */
  1003. if (!unmasked)
  1004. desc->chip->unmask(irq);
  1005. }
  1006. static void gpio_irq_shutdown(unsigned int irq)
  1007. {
  1008. unsigned int gpio = irq - IH_GPIO_BASE;
  1009. struct gpio_bank *bank = get_irq_chip_data(irq);
  1010. _reset_gpio(bank, gpio);
  1011. }
  1012. static void gpio_ack_irq(unsigned int irq)
  1013. {
  1014. unsigned int gpio = irq - IH_GPIO_BASE;
  1015. struct gpio_bank *bank = get_irq_chip_data(irq);
  1016. _clear_gpio_irqstatus(bank, gpio);
  1017. }
  1018. static void gpio_mask_irq(unsigned int irq)
  1019. {
  1020. unsigned int gpio = irq - IH_GPIO_BASE;
  1021. struct gpio_bank *bank = get_irq_chip_data(irq);
  1022. _set_gpio_irqenable(bank, gpio, 0);
  1023. }
  1024. static void gpio_unmask_irq(unsigned int irq)
  1025. {
  1026. unsigned int gpio = irq - IH_GPIO_BASE;
  1027. unsigned int gpio_idx = get_gpio_index(gpio);
  1028. struct gpio_bank *bank = get_irq_chip_data(irq);
  1029. _set_gpio_irqenable(bank, gpio_idx, 1);
  1030. }
  1031. static struct irq_chip gpio_irq_chip = {
  1032. .name = "GPIO",
  1033. .shutdown = gpio_irq_shutdown,
  1034. .ack = gpio_ack_irq,
  1035. .mask = gpio_mask_irq,
  1036. .unmask = gpio_unmask_irq,
  1037. .set_type = gpio_irq_type,
  1038. .set_wake = gpio_wake_enable,
  1039. };
  1040. /*---------------------------------------------------------------------*/
  1041. #ifdef CONFIG_ARCH_OMAP1
  1042. /* MPUIO uses the always-on 32k clock */
  1043. static void mpuio_ack_irq(unsigned int irq)
  1044. {
  1045. /* The ISR is reset automatically, so do nothing here. */
  1046. }
  1047. static void mpuio_mask_irq(unsigned int irq)
  1048. {
  1049. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1050. struct gpio_bank *bank = get_irq_chip_data(irq);
  1051. _set_gpio_irqenable(bank, gpio, 0);
  1052. }
  1053. static void mpuio_unmask_irq(unsigned int irq)
  1054. {
  1055. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1056. struct gpio_bank *bank = get_irq_chip_data(irq);
  1057. _set_gpio_irqenable(bank, gpio, 1);
  1058. }
  1059. static struct irq_chip mpuio_irq_chip = {
  1060. .name = "MPUIO",
  1061. .ack = mpuio_ack_irq,
  1062. .mask = mpuio_mask_irq,
  1063. .unmask = mpuio_unmask_irq,
  1064. .set_type = gpio_irq_type,
  1065. #ifdef CONFIG_ARCH_OMAP16XX
  1066. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1067. .set_wake = gpio_wake_enable,
  1068. #endif
  1069. };
  1070. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1071. #ifdef CONFIG_ARCH_OMAP16XX
  1072. #include <linux/platform_device.h>
  1073. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1074. {
  1075. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1076. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1077. unsigned long flags;
  1078. spin_lock_irqsave(&bank->lock, flags);
  1079. bank->saved_wakeup = __raw_readl(mask_reg);
  1080. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1081. spin_unlock_irqrestore(&bank->lock, flags);
  1082. return 0;
  1083. }
  1084. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1085. {
  1086. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1087. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1088. unsigned long flags;
  1089. spin_lock_irqsave(&bank->lock, flags);
  1090. __raw_writel(bank->saved_wakeup, mask_reg);
  1091. spin_unlock_irqrestore(&bank->lock, flags);
  1092. return 0;
  1093. }
  1094. /* use platform_driver for this, now that there's no longer any
  1095. * point to sys_device (other than not disturbing old code).
  1096. */
  1097. static struct platform_driver omap_mpuio_driver = {
  1098. .suspend_late = omap_mpuio_suspend_late,
  1099. .resume_early = omap_mpuio_resume_early,
  1100. .driver = {
  1101. .name = "mpuio",
  1102. },
  1103. };
  1104. static struct platform_device omap_mpuio_device = {
  1105. .name = "mpuio",
  1106. .id = -1,
  1107. .dev = {
  1108. .driver = &omap_mpuio_driver.driver,
  1109. }
  1110. /* could list the /proc/iomem resources */
  1111. };
  1112. static inline void mpuio_init(void)
  1113. {
  1114. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1115. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1116. (void) platform_device_register(&omap_mpuio_device);
  1117. }
  1118. #else
  1119. static inline void mpuio_init(void) {}
  1120. #endif /* 16xx */
  1121. #else
  1122. extern struct irq_chip mpuio_irq_chip;
  1123. #define bank_is_mpuio(bank) 0
  1124. static inline void mpuio_init(void) {}
  1125. #endif
  1126. /*---------------------------------------------------------------------*/
  1127. static int initialized;
  1128. #if !defined(CONFIG_ARCH_OMAP3)
  1129. static struct clk * gpio_ick;
  1130. #endif
  1131. #if defined(CONFIG_ARCH_OMAP2)
  1132. static struct clk * gpio_fck;
  1133. #endif
  1134. #if defined(CONFIG_ARCH_OMAP2430)
  1135. static struct clk * gpio5_ick;
  1136. static struct clk * gpio5_fck;
  1137. #endif
  1138. #if defined(CONFIG_ARCH_OMAP3)
  1139. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1140. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1141. #endif
  1142. /* This lock class tells lockdep that GPIO irqs are in a different
  1143. * category than their parents, so it won't report false recursion.
  1144. */
  1145. static struct lock_class_key gpio_lock_class;
  1146. static int __init _omap_gpio_init(void)
  1147. {
  1148. int i;
  1149. struct gpio_bank *bank;
  1150. #if defined(CONFIG_ARCH_OMAP3)
  1151. char clk_name[11];
  1152. #endif
  1153. initialized = 1;
  1154. #if defined(CONFIG_ARCH_OMAP1)
  1155. if (cpu_is_omap15xx()) {
  1156. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1157. if (IS_ERR(gpio_ick))
  1158. printk("Could not get arm_gpio_ck\n");
  1159. else
  1160. clk_enable(gpio_ick);
  1161. }
  1162. #endif
  1163. #if defined(CONFIG_ARCH_OMAP2)
  1164. if (cpu_class_is_omap2()) {
  1165. gpio_ick = clk_get(NULL, "gpios_ick");
  1166. if (IS_ERR(gpio_ick))
  1167. printk("Could not get gpios_ick\n");
  1168. else
  1169. clk_enable(gpio_ick);
  1170. gpio_fck = clk_get(NULL, "gpios_fck");
  1171. if (IS_ERR(gpio_fck))
  1172. printk("Could not get gpios_fck\n");
  1173. else
  1174. clk_enable(gpio_fck);
  1175. /*
  1176. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1177. */
  1178. #if defined(CONFIG_ARCH_OMAP2430)
  1179. if (cpu_is_omap2430()) {
  1180. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1181. if (IS_ERR(gpio5_ick))
  1182. printk("Could not get gpio5_ick\n");
  1183. else
  1184. clk_enable(gpio5_ick);
  1185. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1186. if (IS_ERR(gpio5_fck))
  1187. printk("Could not get gpio5_fck\n");
  1188. else
  1189. clk_enable(gpio5_fck);
  1190. }
  1191. #endif
  1192. }
  1193. #endif
  1194. #if defined(CONFIG_ARCH_OMAP3)
  1195. if (cpu_is_omap34xx()) {
  1196. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1197. sprintf(clk_name, "gpio%d_ick", i + 1);
  1198. gpio_iclks[i] = clk_get(NULL, clk_name);
  1199. if (IS_ERR(gpio_iclks[i]))
  1200. printk(KERN_ERR "Could not get %s\n", clk_name);
  1201. else
  1202. clk_enable(gpio_iclks[i]);
  1203. sprintf(clk_name, "gpio%d_fck", i + 1);
  1204. gpio_fclks[i] = clk_get(NULL, clk_name);
  1205. if (IS_ERR(gpio_fclks[i]))
  1206. printk(KERN_ERR "Could not get %s\n", clk_name);
  1207. else
  1208. clk_enable(gpio_fclks[i]);
  1209. }
  1210. }
  1211. #endif
  1212. #ifdef CONFIG_ARCH_OMAP15XX
  1213. if (cpu_is_omap15xx()) {
  1214. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1215. gpio_bank_count = 2;
  1216. gpio_bank = gpio_bank_1510;
  1217. }
  1218. #endif
  1219. #if defined(CONFIG_ARCH_OMAP16XX)
  1220. if (cpu_is_omap16xx()) {
  1221. u32 rev;
  1222. gpio_bank_count = 5;
  1223. gpio_bank = gpio_bank_1610;
  1224. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1225. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1226. (rev >> 4) & 0x0f, rev & 0x0f);
  1227. }
  1228. #endif
  1229. #ifdef CONFIG_ARCH_OMAP730
  1230. if (cpu_is_omap730()) {
  1231. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1232. gpio_bank_count = 7;
  1233. gpio_bank = gpio_bank_730;
  1234. }
  1235. #endif
  1236. #ifdef CONFIG_ARCH_OMAP24XX
  1237. if (cpu_is_omap242x()) {
  1238. int rev;
  1239. gpio_bank_count = 4;
  1240. gpio_bank = gpio_bank_242x;
  1241. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1242. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1243. (rev >> 4) & 0x0f, rev & 0x0f);
  1244. }
  1245. if (cpu_is_omap243x()) {
  1246. int rev;
  1247. gpio_bank_count = 5;
  1248. gpio_bank = gpio_bank_243x;
  1249. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1250. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1251. (rev >> 4) & 0x0f, rev & 0x0f);
  1252. }
  1253. #endif
  1254. #ifdef CONFIG_ARCH_OMAP34XX
  1255. if (cpu_is_omap34xx()) {
  1256. int rev;
  1257. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1258. gpio_bank = gpio_bank_34xx;
  1259. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1260. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1261. (rev >> 4) & 0x0f, rev & 0x0f);
  1262. }
  1263. #endif
  1264. for (i = 0; i < gpio_bank_count; i++) {
  1265. int j, gpio_count = 16;
  1266. bank = &gpio_bank[i];
  1267. bank->reserved_map = 0;
  1268. bank->base = IO_ADDRESS(bank->base);
  1269. spin_lock_init(&bank->lock);
  1270. if (bank_is_mpuio(bank))
  1271. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1272. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1273. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1274. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1275. }
  1276. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1277. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1278. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1279. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1280. }
  1281. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1282. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1283. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1284. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1285. }
  1286. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1287. if (bank->method == METHOD_GPIO_24XX) {
  1288. static const u32 non_wakeup_gpios[] = {
  1289. 0xe203ffc0, 0x08700040
  1290. };
  1291. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1292. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1293. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1294. /* Initialize interface clock ungated, module enabled */
  1295. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1296. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1297. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1298. gpio_count = 32;
  1299. }
  1300. #endif
  1301. for (j = bank->virtual_irq_start;
  1302. j < bank->virtual_irq_start + gpio_count; j++) {
  1303. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1304. set_irq_chip_data(j, bank);
  1305. if (bank_is_mpuio(bank))
  1306. set_irq_chip(j, &mpuio_irq_chip);
  1307. else
  1308. set_irq_chip(j, &gpio_irq_chip);
  1309. set_irq_handler(j, handle_simple_irq);
  1310. set_irq_flags(j, IRQF_VALID);
  1311. }
  1312. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1313. set_irq_data(bank->irq, bank);
  1314. }
  1315. /* Enable system clock for GPIO module.
  1316. * The CAM_CLK_CTRL *is* really the right place. */
  1317. if (cpu_is_omap16xx())
  1318. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1319. /* Enable autoidle for the OCP interface */
  1320. if (cpu_is_omap24xx())
  1321. omap_writel(1 << 0, 0x48019010);
  1322. if (cpu_is_omap34xx())
  1323. omap_writel(1 << 0, 0x48306814);
  1324. return 0;
  1325. }
  1326. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1327. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1328. {
  1329. int i;
  1330. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1331. return 0;
  1332. for (i = 0; i < gpio_bank_count; i++) {
  1333. struct gpio_bank *bank = &gpio_bank[i];
  1334. void __iomem *wake_status;
  1335. void __iomem *wake_clear;
  1336. void __iomem *wake_set;
  1337. unsigned long flags;
  1338. switch (bank->method) {
  1339. #ifdef CONFIG_ARCH_OMAP16XX
  1340. case METHOD_GPIO_1610:
  1341. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1342. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1343. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1344. break;
  1345. #endif
  1346. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1347. case METHOD_GPIO_24XX:
  1348. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1349. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1350. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1351. break;
  1352. #endif
  1353. default:
  1354. continue;
  1355. }
  1356. spin_lock_irqsave(&bank->lock, flags);
  1357. bank->saved_wakeup = __raw_readl(wake_status);
  1358. __raw_writel(0xffffffff, wake_clear);
  1359. __raw_writel(bank->suspend_wakeup, wake_set);
  1360. spin_unlock_irqrestore(&bank->lock, flags);
  1361. }
  1362. return 0;
  1363. }
  1364. static int omap_gpio_resume(struct sys_device *dev)
  1365. {
  1366. int i;
  1367. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1368. return 0;
  1369. for (i = 0; i < gpio_bank_count; i++) {
  1370. struct gpio_bank *bank = &gpio_bank[i];
  1371. void __iomem *wake_clear;
  1372. void __iomem *wake_set;
  1373. unsigned long flags;
  1374. switch (bank->method) {
  1375. #ifdef CONFIG_ARCH_OMAP16XX
  1376. case METHOD_GPIO_1610:
  1377. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1378. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1379. break;
  1380. #endif
  1381. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1382. case METHOD_GPIO_24XX:
  1383. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1384. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1385. break;
  1386. #endif
  1387. default:
  1388. continue;
  1389. }
  1390. spin_lock_irqsave(&bank->lock, flags);
  1391. __raw_writel(0xffffffff, wake_clear);
  1392. __raw_writel(bank->saved_wakeup, wake_set);
  1393. spin_unlock_irqrestore(&bank->lock, flags);
  1394. }
  1395. return 0;
  1396. }
  1397. static struct sysdev_class omap_gpio_sysclass = {
  1398. .name = "gpio",
  1399. .suspend = omap_gpio_suspend,
  1400. .resume = omap_gpio_resume,
  1401. };
  1402. static struct sys_device omap_gpio_device = {
  1403. .id = 0,
  1404. .cls = &omap_gpio_sysclass,
  1405. };
  1406. #endif
  1407. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1408. static int workaround_enabled;
  1409. void omap2_gpio_prepare_for_retention(void)
  1410. {
  1411. int i, c = 0;
  1412. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1413. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1414. for (i = 0; i < gpio_bank_count; i++) {
  1415. struct gpio_bank *bank = &gpio_bank[i];
  1416. u32 l1, l2;
  1417. if (!(bank->enabled_non_wakeup_gpios))
  1418. continue;
  1419. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1420. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1421. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1422. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1423. #endif
  1424. bank->saved_fallingdetect = l1;
  1425. bank->saved_risingdetect = l2;
  1426. l1 &= ~bank->enabled_non_wakeup_gpios;
  1427. l2 &= ~bank->enabled_non_wakeup_gpios;
  1428. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1429. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1430. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1431. #endif
  1432. c++;
  1433. }
  1434. if (!c) {
  1435. workaround_enabled = 0;
  1436. return;
  1437. }
  1438. workaround_enabled = 1;
  1439. }
  1440. void omap2_gpio_resume_after_retention(void)
  1441. {
  1442. int i;
  1443. if (!workaround_enabled)
  1444. return;
  1445. for (i = 0; i < gpio_bank_count; i++) {
  1446. struct gpio_bank *bank = &gpio_bank[i];
  1447. u32 l;
  1448. if (!(bank->enabled_non_wakeup_gpios))
  1449. continue;
  1450. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1451. __raw_writel(bank->saved_fallingdetect,
  1452. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1453. __raw_writel(bank->saved_risingdetect,
  1454. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1455. #endif
  1456. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1457. * state. If so, generate an IRQ by software. This is
  1458. * horribly racy, but it's the best we can do to work around
  1459. * this silicon bug. */
  1460. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1461. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1462. #endif
  1463. l ^= bank->saved_datain;
  1464. l &= bank->non_wakeup_gpios;
  1465. if (l) {
  1466. u32 old0, old1;
  1467. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1468. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1469. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1470. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1471. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1472. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1473. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1474. #endif
  1475. }
  1476. }
  1477. }
  1478. #endif
  1479. /*
  1480. * This may get called early from board specific init
  1481. * for boards that have interrupts routed via FPGA.
  1482. */
  1483. int __init omap_gpio_init(void)
  1484. {
  1485. if (!initialized)
  1486. return _omap_gpio_init();
  1487. else
  1488. return 0;
  1489. }
  1490. static int __init omap_gpio_sysinit(void)
  1491. {
  1492. int ret = 0;
  1493. if (!initialized)
  1494. ret = _omap_gpio_init();
  1495. mpuio_init();
  1496. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1497. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1498. if (ret == 0) {
  1499. ret = sysdev_class_register(&omap_gpio_sysclass);
  1500. if (ret == 0)
  1501. ret = sysdev_register(&omap_gpio_device);
  1502. }
  1503. }
  1504. #endif
  1505. return ret;
  1506. }
  1507. EXPORT_SYMBOL(omap_request_gpio);
  1508. EXPORT_SYMBOL(omap_free_gpio);
  1509. EXPORT_SYMBOL(omap_set_gpio_direction);
  1510. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1511. EXPORT_SYMBOL(omap_get_gpio_datain);
  1512. arch_initcall(omap_gpio_sysinit);
  1513. #ifdef CONFIG_DEBUG_FS
  1514. #include <linux/debugfs.h>
  1515. #include <linux/seq_file.h>
  1516. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1517. {
  1518. void __iomem *reg = bank->base;
  1519. switch (bank->method) {
  1520. case METHOD_MPUIO:
  1521. reg += OMAP_MPUIO_IO_CNTL;
  1522. break;
  1523. case METHOD_GPIO_1510:
  1524. reg += OMAP1510_GPIO_DIR_CONTROL;
  1525. break;
  1526. case METHOD_GPIO_1610:
  1527. reg += OMAP1610_GPIO_DIRECTION;
  1528. break;
  1529. case METHOD_GPIO_730:
  1530. reg += OMAP730_GPIO_DIR_CONTROL;
  1531. break;
  1532. case METHOD_GPIO_24XX:
  1533. reg += OMAP24XX_GPIO_OE;
  1534. break;
  1535. }
  1536. return __raw_readl(reg) & mask;
  1537. }
  1538. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1539. {
  1540. unsigned i, j, gpio;
  1541. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1542. struct gpio_bank *bank = gpio_bank + i;
  1543. unsigned bankwidth = 16;
  1544. u32 mask = 1;
  1545. if (bank_is_mpuio(bank))
  1546. gpio = OMAP_MPUIO(0);
  1547. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1548. bankwidth = 32;
  1549. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1550. unsigned irq, value, is_in, irqstat;
  1551. if (!(bank->reserved_map & mask))
  1552. continue;
  1553. irq = bank->virtual_irq_start + j;
  1554. value = omap_get_gpio_datain(gpio);
  1555. is_in = gpio_is_input(bank, mask);
  1556. if (bank_is_mpuio(bank))
  1557. seq_printf(s, "MPUIO %2d: ", j);
  1558. else
  1559. seq_printf(s, "GPIO %3d: ", gpio);
  1560. seq_printf(s, "%s %s",
  1561. is_in ? "in " : "out",
  1562. value ? "hi" : "lo");
  1563. irqstat = irq_desc[irq].status;
  1564. if (is_in && ((bank->suspend_wakeup & mask)
  1565. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1566. char *trigger = NULL;
  1567. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1568. case IRQ_TYPE_EDGE_FALLING:
  1569. trigger = "falling";
  1570. break;
  1571. case IRQ_TYPE_EDGE_RISING:
  1572. trigger = "rising";
  1573. break;
  1574. case IRQ_TYPE_EDGE_BOTH:
  1575. trigger = "bothedge";
  1576. break;
  1577. case IRQ_TYPE_LEVEL_LOW:
  1578. trigger = "low";
  1579. break;
  1580. case IRQ_TYPE_LEVEL_HIGH:
  1581. trigger = "high";
  1582. break;
  1583. case IRQ_TYPE_NONE:
  1584. trigger = "(unspecified)";
  1585. break;
  1586. }
  1587. seq_printf(s, ", irq-%d %s%s",
  1588. irq, trigger,
  1589. (bank->suspend_wakeup & mask)
  1590. ? " wakeup" : "");
  1591. }
  1592. seq_printf(s, "\n");
  1593. }
  1594. if (bank_is_mpuio(bank)) {
  1595. seq_printf(s, "\n");
  1596. gpio = 0;
  1597. }
  1598. }
  1599. return 0;
  1600. }
  1601. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1602. {
  1603. return single_open(file, dbg_gpio_show, &inode->i_private);
  1604. }
  1605. static const struct file_operations debug_fops = {
  1606. .open = dbg_gpio_open,
  1607. .read = seq_read,
  1608. .llseek = seq_lseek,
  1609. .release = single_release,
  1610. };
  1611. static int __init omap_gpio_debuginit(void)
  1612. {
  1613. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1614. NULL, NULL, &debug_fops);
  1615. return 0;
  1616. }
  1617. late_initcall(omap_gpio_debuginit);
  1618. #endif