omap_twl.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /**
  2. * OMAP and TWL PMIC specific intializations.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated.
  5. * Thara Gopinath
  6. * Copyright (C) 2009 Texas Instruments Incorporated.
  7. * Nishanth Menon
  8. * Copyright (C) 2009 Nokia Corporation
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/i2c/twl.h>
  19. #include <plat/voltage.h>
  20. #include "pm.h"
  21. #define OMAP3_SRI2C_SLAVE_ADDR 0x12
  22. #define OMAP3_VDD_MPU_SR_CONTROL_REG 0x00
  23. #define OMAP3_VDD_CORE_SR_CONTROL_REG 0x01
  24. #define OMAP3_VP_CONFIG_ERROROFFSET 0x00
  25. #define OMAP3_VP_VSTEPMIN_VSTEPMIN 0x1
  26. #define OMAP3_VP_VSTEPMAX_VSTEPMAX 0x04
  27. #define OMAP3_VP_VLIMITTO_TIMEOUT_US 200
  28. #define OMAP3430_VP1_VLIMITTO_VDDMIN 0x14
  29. #define OMAP3430_VP1_VLIMITTO_VDDMAX 0x42
  30. #define OMAP3430_VP2_VLIMITTO_VDDMIN 0x18
  31. #define OMAP3430_VP2_VLIMITTO_VDDMAX 0x2c
  32. #define OMAP3630_VP1_VLIMITTO_VDDMIN 0x18
  33. #define OMAP3630_VP1_VLIMITTO_VDDMAX 0x3c
  34. #define OMAP3630_VP2_VLIMITTO_VDDMIN 0x18
  35. #define OMAP3630_VP2_VLIMITTO_VDDMAX 0x30
  36. #define OMAP4_SRI2C_SLAVE_ADDR 0x12
  37. #define OMAP4_VDD_MPU_SR_VOLT_REG 0x55
  38. #define OMAP4_VDD_IVA_SR_VOLT_REG 0x5B
  39. #define OMAP4_VDD_CORE_SR_VOLT_REG 0x61
  40. #define OMAP4_VP_CONFIG_ERROROFFSET 0x00
  41. #define OMAP4_VP_VSTEPMIN_VSTEPMIN 0x01
  42. #define OMAP4_VP_VSTEPMAX_VSTEPMAX 0x04
  43. #define OMAP4_VP_VLIMITTO_TIMEOUT_US 200
  44. #define OMAP4_VP_MPU_VLIMITTO_VDDMIN 0xA
  45. #define OMAP4_VP_MPU_VLIMITTO_VDDMAX 0x39
  46. #define OMAP4_VP_IVA_VLIMITTO_VDDMIN 0xA
  47. #define OMAP4_VP_IVA_VLIMITTO_VDDMAX 0x2D
  48. #define OMAP4_VP_CORE_VLIMITTO_VDDMIN 0xA
  49. #define OMAP4_VP_CORE_VLIMITTO_VDDMAX 0x28
  50. static bool is_offset_valid;
  51. static u8 smps_offset;
  52. #define REG_SMPS_OFFSET 0xE0
  53. static unsigned long twl4030_vsel_to_uv(const u8 vsel)
  54. {
  55. return (((vsel * 125) + 6000)) * 100;
  56. }
  57. static u8 twl4030_uv_to_vsel(unsigned long uv)
  58. {
  59. return DIV_ROUND_UP(uv - 600000, 12500);
  60. }
  61. static unsigned long twl6030_vsel_to_uv(const u8 vsel)
  62. {
  63. /*
  64. * In TWL6030 depending on the value of SMPS_OFFSET
  65. * efuse register the voltage range supported in
  66. * standard mode can be either between 0.6V - 1.3V or
  67. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  68. * is programmed to all 0's where as starting from
  69. * TWL6030 ES1.1 the efuse is programmed to 1
  70. */
  71. if (!is_offset_valid) {
  72. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  73. REG_SMPS_OFFSET);
  74. is_offset_valid = true;
  75. }
  76. /*
  77. * There is no specific formula for voltage to vsel
  78. * conversion above 1.3V. There are special hardcoded
  79. * values for voltages above 1.3V. Currently we are
  80. * hardcoding only for 1.35 V which is used for 1GH OPP for
  81. * OMAP4430.
  82. */
  83. if (vsel == 0x3A)
  84. return 1350000;
  85. if (smps_offset & 0x8)
  86. return ((((vsel - 1) * 125) + 7000)) * 100;
  87. else
  88. return ((((vsel - 1) * 125) + 6000)) * 100;
  89. }
  90. static u8 twl6030_uv_to_vsel(unsigned long uv)
  91. {
  92. /*
  93. * In TWL6030 depending on the value of SMPS_OFFSET
  94. * efuse register the voltage range supported in
  95. * standard mode can be either between 0.6V - 1.3V or
  96. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  97. * is programmed to all 0's where as starting from
  98. * TWL6030 ES1.1 the efuse is programmed to 1
  99. */
  100. if (!is_offset_valid) {
  101. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  102. REG_SMPS_OFFSET);
  103. is_offset_valid = true;
  104. }
  105. /*
  106. * There is no specific formula for voltage to vsel
  107. * conversion above 1.3V. There are special hardcoded
  108. * values for voltages above 1.3V. Currently we are
  109. * hardcoding only for 1.35 V which is used for 1GH OPP for
  110. * OMAP4430.
  111. */
  112. if (uv == 1350000)
  113. return 0x3A;
  114. if (smps_offset & 0x8)
  115. return DIV_ROUND_UP(uv - 700000, 12500) + 1;
  116. else
  117. return DIV_ROUND_UP(uv - 600000, 12500) + 1;
  118. }
  119. static struct omap_volt_pmic_info omap3_mpu_volt_info = {
  120. .slew_rate = 4000,
  121. .step_size = 12500,
  122. .on_volt = 1200000,
  123. .onlp_volt = 1000000,
  124. .ret_volt = 975000,
  125. .off_volt = 600000,
  126. .volt_setup_time = 0xfff,
  127. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  128. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  129. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  130. .vp_vddmin = OMAP3430_VP1_VLIMITTO_VDDMIN,
  131. .vp_vddmax = OMAP3430_VP1_VLIMITTO_VDDMAX,
  132. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  133. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  134. .pmic_reg = OMAP3_VDD_MPU_SR_CONTROL_REG,
  135. .vsel_to_uv = twl4030_vsel_to_uv,
  136. .uv_to_vsel = twl4030_uv_to_vsel,
  137. };
  138. static struct omap_volt_pmic_info omap3_core_volt_info = {
  139. .slew_rate = 4000,
  140. .step_size = 12500,
  141. .on_volt = 1200000,
  142. .onlp_volt = 1000000,
  143. .ret_volt = 975000,
  144. .off_volt = 600000,
  145. .volt_setup_time = 0xfff,
  146. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  147. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  148. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  149. .vp_vddmin = OMAP3430_VP2_VLIMITTO_VDDMIN,
  150. .vp_vddmax = OMAP3430_VP2_VLIMITTO_VDDMAX,
  151. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  152. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  153. .pmic_reg = OMAP3_VDD_CORE_SR_CONTROL_REG,
  154. .vsel_to_uv = twl4030_vsel_to_uv,
  155. .uv_to_vsel = twl4030_uv_to_vsel,
  156. };
  157. static struct omap_volt_pmic_info omap4_mpu_volt_info = {
  158. .slew_rate = 4000,
  159. .step_size = 12500,
  160. .on_volt = 1350000,
  161. .onlp_volt = 1350000,
  162. .ret_volt = 837500,
  163. .off_volt = 600000,
  164. .volt_setup_time = 0,
  165. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  166. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  167. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  168. .vp_vddmin = OMAP4_VP_MPU_VLIMITTO_VDDMIN,
  169. .vp_vddmax = OMAP4_VP_MPU_VLIMITTO_VDDMAX,
  170. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  171. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  172. .pmic_reg = OMAP4_VDD_MPU_SR_VOLT_REG,
  173. .vsel_to_uv = twl6030_vsel_to_uv,
  174. .uv_to_vsel = twl6030_uv_to_vsel,
  175. };
  176. static struct omap_volt_pmic_info omap4_iva_volt_info = {
  177. .slew_rate = 4000,
  178. .step_size = 12500,
  179. .on_volt = 1100000,
  180. .onlp_volt = 1100000,
  181. .ret_volt = 837500,
  182. .off_volt = 600000,
  183. .volt_setup_time = 0,
  184. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  185. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  186. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  187. .vp_vddmin = OMAP4_VP_IVA_VLIMITTO_VDDMIN,
  188. .vp_vddmax = OMAP4_VP_IVA_VLIMITTO_VDDMAX,
  189. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  190. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  191. .pmic_reg = OMAP4_VDD_IVA_SR_VOLT_REG,
  192. .vsel_to_uv = twl6030_vsel_to_uv,
  193. .uv_to_vsel = twl6030_uv_to_vsel,
  194. };
  195. static struct omap_volt_pmic_info omap4_core_volt_info = {
  196. .slew_rate = 4000,
  197. .step_size = 12500,
  198. .on_volt = 1100000,
  199. .onlp_volt = 1100000,
  200. .ret_volt = 837500,
  201. .off_volt = 600000,
  202. .volt_setup_time = 0,
  203. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  204. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  205. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  206. .vp_vddmin = OMAP4_VP_CORE_VLIMITTO_VDDMIN,
  207. .vp_vddmax = OMAP4_VP_CORE_VLIMITTO_VDDMAX,
  208. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  209. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  210. .pmic_reg = OMAP4_VDD_CORE_SR_VOLT_REG,
  211. .vsel_to_uv = twl6030_vsel_to_uv,
  212. .uv_to_vsel = twl6030_uv_to_vsel,
  213. };
  214. int __init omap4_twl_init(void)
  215. {
  216. struct voltagedomain *voltdm;
  217. if (!cpu_is_omap44xx())
  218. return -ENODEV;
  219. voltdm = omap_voltage_domain_lookup("mpu");
  220. omap_voltage_register_pmic(voltdm, &omap4_mpu_volt_info);
  221. voltdm = omap_voltage_domain_lookup("iva");
  222. omap_voltage_register_pmic(voltdm, &omap4_iva_volt_info);
  223. voltdm = omap_voltage_domain_lookup("core");
  224. omap_voltage_register_pmic(voltdm, &omap4_core_volt_info);
  225. return 0;
  226. }
  227. int __init omap3_twl_init(void)
  228. {
  229. struct voltagedomain *voltdm;
  230. if (!cpu_is_omap34xx())
  231. return -ENODEV;
  232. if (cpu_is_omap3630()) {
  233. omap3_mpu_volt_info.vp_vddmin = OMAP3630_VP1_VLIMITTO_VDDMIN;
  234. omap3_mpu_volt_info.vp_vddmax = OMAP3630_VP1_VLIMITTO_VDDMAX;
  235. omap3_core_volt_info.vp_vddmin = OMAP3630_VP2_VLIMITTO_VDDMIN;
  236. omap3_core_volt_info.vp_vddmax = OMAP3630_VP2_VLIMITTO_VDDMAX;
  237. }
  238. voltdm = omap_voltage_domain_lookup("mpu");
  239. omap_voltage_register_pmic(voltdm, &omap3_mpu_volt_info);
  240. voltdm = omap_voltage_domain_lookup("core");
  241. omap_voltage_register_pmic(voltdm, &omap3_core_volt_info);
  242. return 0;
  243. }