mpc8548cds.dts 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * MPC8555 CDS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8548CDS";
  13. compatible = "MPC8548CDS", "MPC85xxCDS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8548@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. 32-bit;
  30. };
  31. };
  32. memory {
  33. device_type = "memory";
  34. reg = <00000000 08000000>; // 128M at 0x0
  35. };
  36. soc8548@e0000000 {
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. #interrupt-cells = <2>;
  40. device_type = "soc";
  41. ranges = <0 e0000000 00100000>;
  42. reg = <e0000000 00100000>; // CCSRBAR 1M
  43. bus-frequency = <0>;
  44. memory-controller@2000 {
  45. compatible = "fsl,8548-memory-controller";
  46. reg = <2000 1000>;
  47. interrupt-parent = <&mpic>;
  48. interrupts = <2 2>;
  49. };
  50. l2-cache-controller@20000 {
  51. compatible = "fsl,8548-l2-cache-controller";
  52. reg = <20000 1000>;
  53. cache-line-size = <20>; // 32 bytes
  54. cache-size = <80000>; // L2, 512K
  55. interrupt-parent = <&mpic>;
  56. interrupts = <0 2>;
  57. };
  58. i2c@3000 {
  59. device_type = "i2c";
  60. compatible = "fsl-i2c";
  61. reg = <3000 100>;
  62. interrupts = <1b 2>;
  63. interrupt-parent = <&mpic>;
  64. dfsrr;
  65. };
  66. mdio@24520 {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. device_type = "mdio";
  70. compatible = "gianfar";
  71. reg = <24520 20>;
  72. phy0: ethernet-phy@0 {
  73. interrupt-parent = <&mpic>;
  74. interrupts = <35 0>;
  75. reg = <0>;
  76. device_type = "ethernet-phy";
  77. };
  78. phy1: ethernet-phy@1 {
  79. interrupt-parent = <&mpic>;
  80. interrupts = <35 0>;
  81. reg = <1>;
  82. device_type = "ethernet-phy";
  83. };
  84. phy2: ethernet-phy@2 {
  85. interrupt-parent = <&mpic>;
  86. interrupts = <35 0>;
  87. reg = <2>;
  88. device_type = "ethernet-phy";
  89. };
  90. phy3: ethernet-phy@3 {
  91. interrupt-parent = <&mpic>;
  92. interrupts = <35 0>;
  93. reg = <3>;
  94. device_type = "ethernet-phy";
  95. };
  96. };
  97. ethernet@24000 {
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. device_type = "network";
  101. model = "eTSEC";
  102. compatible = "gianfar";
  103. reg = <24000 1000>;
  104. local-mac-address = [ 00 E0 0C 00 73 00 ];
  105. interrupts = <d 2 e 2 12 2>;
  106. interrupt-parent = <&mpic>;
  107. phy-handle = <&phy0>;
  108. };
  109. ethernet@25000 {
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. device_type = "network";
  113. model = "eTSEC";
  114. compatible = "gianfar";
  115. reg = <25000 1000>;
  116. local-mac-address = [ 00 E0 0C 00 73 01 ];
  117. interrupts = <13 2 14 2 18 2>;
  118. interrupt-parent = <&mpic>;
  119. phy-handle = <&phy1>;
  120. };
  121. /* eTSEC 3/4 are currently broken
  122. ethernet@26000 {
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. device_type = "network";
  126. model = "eTSEC";
  127. compatible = "gianfar";
  128. reg = <26000 1000>;
  129. local-mac-address = [ 00 E0 0C 00 73 02 ];
  130. interrupts = <f 2 10 2 11 2>;
  131. interrupt-parent = <&mpic>;
  132. phy-handle = <&phy2>;
  133. };
  134. ethernet@27000 {
  135. #address-cells = <1>;
  136. #size-cells = <0>;
  137. device_type = "network";
  138. model = "eTSEC";
  139. compatible = "gianfar";
  140. reg = <27000 1000>;
  141. local-mac-address = [ 00 E0 0C 00 73 03 ];
  142. interrupts = <15 2 16 2 17 2>;
  143. interrupt-parent = <&mpic>;
  144. phy-handle = <&phy3>;
  145. };
  146. */
  147. serial@4500 {
  148. device_type = "serial";
  149. compatible = "ns16550";
  150. reg = <4500 100>; // reg base, size
  151. clock-frequency = <0>; // should we fill in in uboot?
  152. interrupts = <1a 2>;
  153. interrupt-parent = <&mpic>;
  154. };
  155. serial@4600 {
  156. device_type = "serial";
  157. compatible = "ns16550";
  158. reg = <4600 100>; // reg base, size
  159. clock-frequency = <0>; // should we fill in in uboot?
  160. interrupts = <1a 2>;
  161. interrupt-parent = <&mpic>;
  162. };
  163. pci1: pci@8000 {
  164. interrupt-map-mask = <1f800 0 0 7>;
  165. interrupt-map = <
  166. /* IDSEL 0x10 */
  167. 08000 0 0 1 &mpic 30 1
  168. 08000 0 0 2 &mpic 31 1
  169. 08000 0 0 3 &mpic 32 1
  170. 08000 0 0 4 &mpic 33 1
  171. /* IDSEL 0x11 */
  172. 08800 0 0 1 &mpic 30 1
  173. 08800 0 0 2 &mpic 31 1
  174. 08800 0 0 3 &mpic 32 1
  175. 08800 0 0 4 &mpic 33 1
  176. /* IDSEL 0x12 (Slot 1) */
  177. 09000 0 0 1 &mpic 30 1
  178. 09000 0 0 2 &mpic 31 1
  179. 09000 0 0 3 &mpic 32 1
  180. 09000 0 0 4 &mpic 33 1
  181. /* IDSEL 0x13 (Slot 2) */
  182. 09800 0 0 1 &mpic 31 1
  183. 09800 0 0 2 &mpic 32 1
  184. 09800 0 0 3 &mpic 33 1
  185. 09800 0 0 4 &mpic 30 1
  186. /* IDSEL 0x14 (Slot 3) */
  187. 0a000 0 0 1 &mpic 32 1
  188. 0a000 0 0 2 &mpic 33 1
  189. 0a000 0 0 3 &mpic 30 1
  190. 0a000 0 0 4 &mpic 31 1
  191. /* IDSEL 0x15 (Slot 4) */
  192. 0a800 0 0 1 &mpic 33 1
  193. 0a800 0 0 2 &mpic 30 1
  194. 0a800 0 0 3 &mpic 31 1
  195. 0a800 0 0 4 &mpic 32 1
  196. /* Bus 1 (Tundra Bridge) */
  197. /* IDSEL 0x12 (ISA bridge) */
  198. 19000 0 0 1 &mpic 30 1
  199. 19000 0 0 2 &mpic 31 1
  200. 19000 0 0 3 &mpic 32 1
  201. 19000 0 0 4 &mpic 33 1>;
  202. interrupt-parent = <&mpic>;
  203. interrupts = <08 2>;
  204. bus-range = <0 0>;
  205. ranges = <02000000 0 80000000 80000000 0 20000000
  206. 01000000 0 00000000 e2000000 0 00100000>;
  207. clock-frequency = <3f940aa>;
  208. #interrupt-cells = <1>;
  209. #size-cells = <2>;
  210. #address-cells = <3>;
  211. reg = <8000 1000>;
  212. compatible = "85xx";
  213. device_type = "pci";
  214. i8259@19000 {
  215. clock-frequency = <0>;
  216. interrupt-controller;
  217. device_type = "interrupt-controller";
  218. reg = <19000 0 0 0 1>;
  219. #address-cells = <0>;
  220. #interrupt-cells = <2>;
  221. built-in;
  222. compatible = "chrp,iic";
  223. big-endian;
  224. interrupts = <1>;
  225. interrupt-parent = <&pci1>;
  226. };
  227. };
  228. pci@9000 {
  229. interrupt-map-mask = <f800 0 0 7>;
  230. interrupt-map = <
  231. /* IDSEL 0x15 */
  232. a800 0 0 1 &mpic 3b 1
  233. a800 0 0 2 &mpic 3b 1
  234. a800 0 0 3 &mpic 3b 1
  235. a800 0 0 4 &mpic 3b 1>;
  236. interrupt-parent = <&mpic>;
  237. interrupts = <09 2>;
  238. bus-range = <0 0>;
  239. ranges = <02000000 0 a0000000 a0000000 0 20000000
  240. 01000000 0 00000000 e3000000 0 00100000>;
  241. clock-frequency = <3f940aa>;
  242. #interrupt-cells = <1>;
  243. #size-cells = <2>;
  244. #address-cells = <3>;
  245. reg = <9000 1000>;
  246. compatible = "85xx";
  247. device_type = "pci";
  248. };
  249. mpic: pic@40000 {
  250. clock-frequency = <0>;
  251. interrupt-controller;
  252. #address-cells = <0>;
  253. #interrupt-cells = <2>;
  254. reg = <40000 40000>;
  255. built-in;
  256. compatible = "chrp,open-pic";
  257. device_type = "open-pic";
  258. big-endian;
  259. };
  260. };
  261. };