mpc8540ads.dts 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * MPC8540 ADS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8540ADS";
  13. compatible = "MPC8540ADS", "MPC85xxADS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8540@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. 32-bit;
  30. };
  31. };
  32. memory {
  33. device_type = "memory";
  34. reg = <00000000 08000000>; // 128M at 0x0
  35. };
  36. soc8540@e0000000 {
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. #interrupt-cells = <2>;
  40. device_type = "soc";
  41. ranges = <0 e0000000 00100000>;
  42. reg = <e0000000 00100000>; // CCSRBAR 1M
  43. bus-frequency = <0>;
  44. memory-controller@2000 {
  45. compatible = "fsl,8540-memory-controller";
  46. reg = <2000 1000>;
  47. interrupt-parent = <&mpic>;
  48. interrupts = <2 2>;
  49. };
  50. l2-cache-controller@20000 {
  51. compatible = "fsl,8540-l2-cache-controller";
  52. reg = <20000 1000>;
  53. cache-line-size = <20>; // 32 bytes
  54. cache-size = <40000>; // L2, 256K
  55. interrupt-parent = <&mpic>;
  56. interrupts = <0 2>;
  57. };
  58. i2c@3000 {
  59. device_type = "i2c";
  60. compatible = "fsl-i2c";
  61. reg = <3000 100>;
  62. interrupts = <1b 2>;
  63. interrupt-parent = <&mpic>;
  64. dfsrr;
  65. };
  66. mdio@24520 {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. device_type = "mdio";
  70. compatible = "gianfar";
  71. reg = <24520 20>;
  72. phy0: ethernet-phy@0 {
  73. interrupt-parent = <&mpic>;
  74. interrupts = <35 1>;
  75. reg = <0>;
  76. device_type = "ethernet-phy";
  77. };
  78. phy1: ethernet-phy@1 {
  79. interrupt-parent = <&mpic>;
  80. interrupts = <35 1>;
  81. reg = <1>;
  82. device_type = "ethernet-phy";
  83. };
  84. phy3: ethernet-phy@3 {
  85. interrupt-parent = <&mpic>;
  86. interrupts = <37 1>;
  87. reg = <3>;
  88. device_type = "ethernet-phy";
  89. };
  90. };
  91. ethernet@24000 {
  92. #address-cells = <1>;
  93. #size-cells = <0>;
  94. device_type = "network";
  95. model = "TSEC";
  96. compatible = "gianfar";
  97. reg = <24000 1000>;
  98. address = [ 00 E0 0C 00 73 00 ];
  99. local-mac-address = [ 00 E0 0C 00 73 00 ];
  100. interrupts = <d 2 e 2 12 2>;
  101. interrupt-parent = <&mpic>;
  102. phy-handle = <&phy0>;
  103. };
  104. ethernet@25000 {
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. device_type = "network";
  108. model = "TSEC";
  109. compatible = "gianfar";
  110. reg = <25000 1000>;
  111. address = [ 00 E0 0C 00 73 01 ];
  112. local-mac-address = [ 00 E0 0C 00 73 01 ];
  113. interrupts = <13 2 14 2 18 2>;
  114. interrupt-parent = <&mpic>;
  115. phy-handle = <&phy1>;
  116. };
  117. ethernet@26000 {
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. device_type = "network";
  121. model = "FEC";
  122. compatible = "gianfar";
  123. reg = <26000 1000>;
  124. address = [ 00 E0 0C 00 73 02 ];
  125. local-mac-address = [ 00 E0 0C 00 73 02 ];
  126. interrupts = <19 2>;
  127. interrupt-parent = <&mpic>;
  128. phy-handle = <&phy3>;
  129. };
  130. serial@4500 {
  131. device_type = "serial";
  132. compatible = "ns16550";
  133. reg = <4500 100>; // reg base, size
  134. clock-frequency = <0>; // should we fill in in uboot?
  135. interrupts = <1a 2>;
  136. interrupt-parent = <&mpic>;
  137. };
  138. serial@4600 {
  139. device_type = "serial";
  140. compatible = "ns16550";
  141. reg = <4600 100>; // reg base, size
  142. clock-frequency = <0>; // should we fill in in uboot?
  143. interrupts = <1a 2>;
  144. interrupt-parent = <&mpic>;
  145. };
  146. pci@8000 {
  147. interrupt-map-mask = <f800 0 0 7>;
  148. interrupt-map = <
  149. /* IDSEL 0x02 */
  150. 1000 0 0 1 &mpic 31 1
  151. 1000 0 0 2 &mpic 32 1
  152. 1000 0 0 3 &mpic 33 1
  153. 1000 0 0 4 &mpic 34 1
  154. /* IDSEL 0x03 */
  155. 1800 0 0 1 &mpic 34 1
  156. 1800 0 0 2 &mpic 31 1
  157. 1800 0 0 3 &mpic 32 1
  158. 1800 0 0 4 &mpic 33 1
  159. /* IDSEL 0x04 */
  160. 2000 0 0 1 &mpic 33 1
  161. 2000 0 0 2 &mpic 34 1
  162. 2000 0 0 3 &mpic 31 1
  163. 2000 0 0 4 &mpic 32 1
  164. /* IDSEL 0x05 */
  165. 2800 0 0 1 &mpic 32 1
  166. 2800 0 0 2 &mpic 33 1
  167. 2800 0 0 3 &mpic 34 1
  168. 2800 0 0 4 &mpic 31 1
  169. /* IDSEL 0x0c */
  170. 6000 0 0 1 &mpic 31 1
  171. 6000 0 0 2 &mpic 32 1
  172. 6000 0 0 3 &mpic 33 1
  173. 6000 0 0 4 &mpic 34 1
  174. /* IDSEL 0x0d */
  175. 6800 0 0 1 &mpic 34 1
  176. 6800 0 0 2 &mpic 31 1
  177. 6800 0 0 3 &mpic 32 1
  178. 6800 0 0 4 &mpic 33 1
  179. /* IDSEL 0x0e */
  180. 7000 0 0 1 &mpic 33 1
  181. 7000 0 0 2 &mpic 34 1
  182. 7000 0 0 3 &mpic 31 1
  183. 7000 0 0 4 &mpic 32 1
  184. /* IDSEL 0x0f */
  185. 7800 0 0 1 &mpic 32 1
  186. 7800 0 0 2 &mpic 33 1
  187. 7800 0 0 3 &mpic 34 1
  188. 7800 0 0 4 &mpic 31 1
  189. /* IDSEL 0x12 */
  190. 9000 0 0 1 &mpic 31 1
  191. 9000 0 0 2 &mpic 32 1
  192. 9000 0 0 3 &mpic 33 1
  193. 9000 0 0 4 &mpic 34 1
  194. /* IDSEL 0x13 */
  195. 9800 0 0 1 &mpic 34 1
  196. 9800 0 0 2 &mpic 31 1
  197. 9800 0 0 3 &mpic 32 1
  198. 9800 0 0 4 &mpic 33 1
  199. /* IDSEL 0x14 */
  200. a000 0 0 1 &mpic 33 1
  201. a000 0 0 2 &mpic 34 1
  202. a000 0 0 3 &mpic 31 1
  203. a000 0 0 4 &mpic 32 1
  204. /* IDSEL 0x15 */
  205. a800 0 0 1 &mpic 32 1
  206. a800 0 0 2 &mpic 33 1
  207. a800 0 0 3 &mpic 34 1
  208. a800 0 0 4 &mpic 31 1>;
  209. interrupt-parent = <&mpic>;
  210. interrupts = <08 2>;
  211. bus-range = <0 0>;
  212. ranges = <02000000 0 80000000 80000000 0 20000000
  213. 01000000 0 00000000 e2000000 0 00100000>;
  214. clock-frequency = <3f940aa>;
  215. #interrupt-cells = <1>;
  216. #size-cells = <2>;
  217. #address-cells = <3>;
  218. reg = <8000 1000>;
  219. compatible = "85xx";
  220. device_type = "pci";
  221. };
  222. mpic: pic@40000 {
  223. clock-frequency = <0>;
  224. interrupt-controller;
  225. #address-cells = <0>;
  226. #interrupt-cells = <2>;
  227. reg = <40000 40000>;
  228. built-in;
  229. compatible = "chrp,open-pic";
  230. device_type = "open-pic";
  231. big-endian;
  232. };
  233. };
  234. };