cache.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2003, 07 by Ralf Baechle (ralf@linux-mips.org)
  7. * Copyright (C) 2007 MIPS Technologies, Inc.
  8. */
  9. #include <linux/init.h>
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/sched.h>
  13. #include <linux/mm.h>
  14. #include <asm/cacheflush.h>
  15. #include <asm/processor.h>
  16. #include <asm/cpu.h>
  17. #include <asm/cpu-features.h>
  18. /* Cache operations. */
  19. void (*flush_cache_all)(void);
  20. void (*__flush_cache_all)(void);
  21. void (*flush_cache_mm)(struct mm_struct *mm);
  22. void (*flush_cache_range)(struct vm_area_struct *vma, unsigned long start,
  23. unsigned long end);
  24. void (*flush_cache_page)(struct vm_area_struct *vma, unsigned long page,
  25. unsigned long pfn);
  26. void (*flush_icache_range)(unsigned long start, unsigned long end);
  27. /* MIPS specific cache operations */
  28. void (*flush_cache_sigtramp)(unsigned long addr);
  29. void (*local_flush_data_cache_page)(void * addr);
  30. void (*flush_data_cache_page)(unsigned long addr);
  31. void (*flush_icache_all)(void);
  32. EXPORT_SYMBOL_GPL(local_flush_data_cache_page);
  33. EXPORT_SYMBOL(flush_data_cache_page);
  34. #ifdef CONFIG_DMA_NONCOHERENT
  35. /* DMA cache operations. */
  36. void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  37. void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  38. void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  39. EXPORT_SYMBOL(_dma_cache_wback_inv);
  40. EXPORT_SYMBOL(_dma_cache_wback);
  41. EXPORT_SYMBOL(_dma_cache_inv);
  42. #endif /* CONFIG_DMA_NONCOHERENT */
  43. /*
  44. * We could optimize the case where the cache argument is not BCACHE but
  45. * that seems very atypical use ...
  46. */
  47. asmlinkage int sys_cacheflush(unsigned long addr,
  48. unsigned long bytes, unsigned int cache)
  49. {
  50. if (bytes == 0)
  51. return 0;
  52. if (!access_ok(VERIFY_WRITE, (void __user *) addr, bytes))
  53. return -EFAULT;
  54. flush_icache_range(addr, addr + bytes);
  55. return 0;
  56. }
  57. void __flush_dcache_page(struct page *page)
  58. {
  59. struct address_space *mapping = page_mapping(page);
  60. unsigned long addr;
  61. if (PageHighMem(page))
  62. return;
  63. if (mapping && !mapping_mapped(mapping)) {
  64. SetPageDcacheDirty(page);
  65. return;
  66. }
  67. /*
  68. * We could delay the flush for the !page_mapping case too. But that
  69. * case is for exec env/arg pages and those are %99 certainly going to
  70. * get faulted into the tlb (and thus flushed) anyways.
  71. */
  72. addr = (unsigned long) page_address(page);
  73. flush_data_cache_page(addr);
  74. }
  75. EXPORT_SYMBOL(__flush_dcache_page);
  76. void __flush_anon_page(struct page *page, unsigned long vmaddr)
  77. {
  78. if (pages_do_alias((unsigned long)page_address(page), vmaddr)) {
  79. void *kaddr;
  80. kaddr = kmap_coherent(page, vmaddr);
  81. flush_data_cache_page((unsigned long)kaddr);
  82. kunmap_coherent();
  83. }
  84. }
  85. EXPORT_SYMBOL(__flush_anon_page);
  86. void __update_cache(struct vm_area_struct *vma, unsigned long address,
  87. pte_t pte)
  88. {
  89. struct page *page;
  90. unsigned long pfn, addr;
  91. int exec = (vma->vm_flags & VM_EXEC) && !cpu_has_ic_fills_f_dc;
  92. pfn = pte_pfn(pte);
  93. if (unlikely(!pfn_valid(pfn)))
  94. return;
  95. page = pfn_to_page(pfn);
  96. if (page_mapping(page) && Page_dcache_dirty(page)) {
  97. addr = (unsigned long) page_address(page);
  98. if (exec || pages_do_alias(addr, address & PAGE_MASK))
  99. flush_data_cache_page(addr);
  100. ClearPageDcacheDirty(page);
  101. }
  102. }
  103. static char cache_panic[] __initdata = "Yeee, unsupported cache architecture.";
  104. void __init cpu_cache_init(void)
  105. {
  106. if (cpu_has_3k_cache) {
  107. extern void __weak r3k_cache_init(void);
  108. r3k_cache_init();
  109. return;
  110. }
  111. if (cpu_has_6k_cache) {
  112. extern void __weak r6k_cache_init(void);
  113. r6k_cache_init();
  114. return;
  115. }
  116. if (cpu_has_4k_cache) {
  117. extern void __weak r4k_cache_init(void);
  118. r4k_cache_init();
  119. return;
  120. }
  121. if (cpu_has_8k_cache) {
  122. extern void __weak r8k_cache_init(void);
  123. r8k_cache_init();
  124. return;
  125. }
  126. if (cpu_has_tx39_cache) {
  127. extern void __weak tx39_cache_init(void);
  128. tx39_cache_init();
  129. return;
  130. }
  131. if (cpu_has_sb1_cache) {
  132. extern void __weak sb1_cache_init(void);
  133. sb1_cache_init();
  134. return;
  135. }
  136. panic(cache_panic);
  137. }