time.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sched.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/time.h>
  27. #include <linux/timex.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <asm/mipsregs.h>
  30. #include <asm/mipsmtregs.h>
  31. #include <asm/hardirq.h>
  32. #include <asm/irq.h>
  33. #include <asm/div64.h>
  34. #include <asm/cpu.h>
  35. #include <asm/time.h>
  36. #include <asm/mc146818-time.h>
  37. #include <asm/msc01_ic.h>
  38. #include <asm/mips-boards/generic.h>
  39. #include <asm/mips-boards/prom.h>
  40. #ifdef CONFIG_MIPS_ATLAS
  41. #include <asm/mips-boards/atlasint.h>
  42. #endif
  43. #ifdef CONFIG_MIPS_MALTA
  44. #include <asm/mips-boards/maltaint.h>
  45. #endif
  46. #ifdef CONFIG_MIPS_SEAD
  47. #include <asm/mips-boards/seadint.h>
  48. #endif
  49. unsigned long cpu_khz;
  50. #define CPUCTR_IMASKBIT (0x100 << MIPSCPU_INT_CPUCTR)
  51. static int mips_cpu_timer_irq;
  52. extern void smtc_timer_broadcast(int);
  53. static void mips_timer_dispatch(void)
  54. {
  55. do_IRQ(mips_cpu_timer_irq);
  56. }
  57. /*
  58. * Redeclare until I get around mopping the timer code insanity on MIPS.
  59. */
  60. extern int null_perf_irq(void);
  61. extern int (*perf_irq)(void);
  62. irqreturn_t mips_timer_interrupt(int irq, void *dev_id)
  63. {
  64. int cpu = smp_processor_id();
  65. #ifdef CONFIG_MIPS_MT_SMTC
  66. /*
  67. * In an SMTC system, one Count/Compare set exists per VPE.
  68. * Which TC within a VPE gets the interrupt is essentially
  69. * random - we only know that it shouldn't be one with
  70. * IXMT set. Whichever TC gets the interrupt needs to
  71. * send special interprocessor interrupts to the other
  72. * TCs to make sure that they schedule, etc.
  73. *
  74. * That code is specific to the SMTC kernel, not to
  75. * the a particular platform, so it's invoked from
  76. * the general MIPS timer_interrupt routine.
  77. */
  78. int vpflags;
  79. /*
  80. * We could be here due to timer interrupt,
  81. * perf counter overflow, or both.
  82. */
  83. if (read_c0_cause() & (1 << 26))
  84. perf_irq();
  85. if (read_c0_cause() & (1 << 30)) {
  86. /* If timer interrupt, make it de-assert */
  87. write_c0_compare (read_c0_count() - 1);
  88. /*
  89. * DVPE is necessary so long as cross-VPE interrupts
  90. * are done via read-modify-write of Cause register.
  91. */
  92. vpflags = dvpe();
  93. clear_c0_cause(CPUCTR_IMASKBIT);
  94. evpe(vpflags);
  95. /*
  96. * There are things we only want to do once per tick
  97. * in an "MP" system. One TC of each VPE will take
  98. * the actual timer interrupt. The others will get
  99. * timer broadcast IPIs. We use whoever it is that takes
  100. * the tick on VPE 0 to run the full timer_interrupt().
  101. */
  102. if (cpu_data[cpu].vpe_id == 0) {
  103. timer_interrupt(irq, NULL);
  104. smtc_timer_broadcast(cpu_data[cpu].vpe_id);
  105. } else {
  106. write_c0_compare(read_c0_count() +
  107. (mips_hpt_frequency/HZ));
  108. local_timer_interrupt(irq, dev_id);
  109. smtc_timer_broadcast(cpu_data[cpu].vpe_id);
  110. }
  111. }
  112. #else /* CONFIG_MIPS_MT_SMTC */
  113. int r2 = cpu_has_mips_r2;
  114. if (cpu == 0) {
  115. /*
  116. * CPU 0 handles the global timer interrupt job and process
  117. * accounting resets count/compare registers to trigger next
  118. * timer int.
  119. */
  120. if (!r2 || (read_c0_cause() & (1 << 26)))
  121. if (perf_irq())
  122. goto out;
  123. /* we keep interrupt disabled all the time */
  124. if (!r2 || (read_c0_cause() & (1 << 30)))
  125. timer_interrupt(irq, NULL);
  126. } else {
  127. /* Everyone else needs to reset the timer int here as
  128. ll_local_timer_interrupt doesn't */
  129. /*
  130. * FIXME: need to cope with counter underflow.
  131. * More support needs to be added to kernel/time for
  132. * counter/timer interrupts on multiple CPU's
  133. */
  134. write_c0_compare(read_c0_count() + (mips_hpt_frequency/HZ));
  135. /*
  136. * Other CPUs should do profiling and process accounting
  137. */
  138. local_timer_interrupt(irq, dev_id);
  139. }
  140. out:
  141. #endif /* CONFIG_MIPS_MT_SMTC */
  142. return IRQ_HANDLED;
  143. }
  144. /*
  145. * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
  146. */
  147. static unsigned int __init estimate_cpu_frequency(void)
  148. {
  149. unsigned int prid = read_c0_prid() & 0xffff00;
  150. unsigned int count;
  151. #if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
  152. /*
  153. * The SEAD board doesn't have a real time clock, so we can't
  154. * really calculate the timer frequency
  155. * For now we hardwire the SEAD board frequency to 12MHz.
  156. */
  157. if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
  158. (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
  159. count = 12000000;
  160. else
  161. count = 6000000;
  162. #endif
  163. #if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
  164. unsigned long flags;
  165. unsigned int start;
  166. local_irq_save(flags);
  167. /* Start counter exactly on falling edge of update flag */
  168. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  169. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  170. /* Start r4k counter. */
  171. start = read_c0_count();
  172. /* Read counter exactly on falling edge of update flag */
  173. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  174. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  175. count = read_c0_count() - start;
  176. /* restore interrupts */
  177. local_irq_restore(flags);
  178. #endif
  179. mips_hpt_frequency = count;
  180. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  181. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  182. count *= 2;
  183. count += 5000; /* round */
  184. count -= count%10000;
  185. return count;
  186. }
  187. unsigned long __init mips_rtc_get_time(void)
  188. {
  189. return mc146818_get_cmos_time();
  190. }
  191. void __init mips_time_init(void)
  192. {
  193. unsigned int est_freq;
  194. /* Set Data mode - binary. */
  195. CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
  196. est_freq = estimate_cpu_frequency ();
  197. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  198. (est_freq%1000000)*100/1000000);
  199. cpu_khz = est_freq / 1000;
  200. mips_scroll_message();
  201. }
  202. void __init plat_timer_setup(struct irqaction *irq)
  203. {
  204. #ifdef MSC01E_INT_BASE
  205. if (cpu_has_veic) {
  206. set_vi_handler (MSC01E_INT_CPUCTR, mips_timer_dispatch);
  207. mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
  208. } else
  209. #endif
  210. {
  211. if (cpu_has_vint)
  212. set_vi_handler (MIPSCPU_INT_CPUCTR, mips_timer_dispatch);
  213. mips_cpu_timer_irq = MIPSCPU_INT_BASE + MIPSCPU_INT_CPUCTR;
  214. }
  215. /* we are using the cpu counter for timer interrupts */
  216. irq->handler = mips_timer_interrupt; /* we use our own handler */
  217. #ifdef CONFIG_MIPS_MT_SMTC
  218. setup_irq_smtc(mips_cpu_timer_irq, irq, CPUCTR_IMASKBIT);
  219. #else
  220. setup_irq(mips_cpu_timer_irq, irq);
  221. #endif /* CONFIG_MIPS_MT_SMTC */
  222. #ifdef CONFIG_SMP
  223. /* irq_desc(riptor) is a global resource, when the interrupt overlaps
  224. on seperate cpu's the first one tries to handle the second interrupt.
  225. The effect is that the int remains disabled on the second cpu.
  226. Mark the interrupt with IRQ_PER_CPU to avoid any confusion */
  227. irq_desc[mips_cpu_timer_irq].status |= IRQ_PER_CPU;
  228. set_irq_handler(mips_cpu_timer_irq, handle_percpu_irq);
  229. #endif
  230. }