Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  15. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  16. select HAVE_ARCH_KGDB
  17. select HAVE_ARCH_TRACEHOOK
  18. select HAVE_KPROBES if !XIP_KERNEL
  19. select HAVE_KRETPROBES if (HAVE_KPROBES)
  20. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  21. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  22. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  23. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  24. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  25. select HAVE_GENERIC_DMA_COHERENT
  26. select HAVE_KERNEL_GZIP
  27. select HAVE_KERNEL_LZO
  28. select HAVE_KERNEL_LZMA
  29. select HAVE_KERNEL_XZ
  30. select HAVE_IRQ_WORK
  31. select HAVE_PERF_EVENTS
  32. select PERF_USE_VMALLOC
  33. select HAVE_REGS_AND_STACK_ACCESS_API
  34. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  35. select HAVE_C_RECORDMCOUNT
  36. select HAVE_GENERIC_HARDIRQS
  37. select HARDIRQS_SW_RESEND
  38. select GENERIC_IRQ_PROBE
  39. select GENERIC_IRQ_SHOW
  40. select GENERIC_IRQ_PROBE
  41. select HARDIRQS_SW_RESEND
  42. select CPU_PM if (SUSPEND || CPU_IDLE)
  43. select GENERIC_PCI_IOMAP
  44. select HAVE_BPF_JIT
  45. select GENERIC_SMP_IDLE_THREAD
  46. select KTIME_SCALAR
  47. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  48. help
  49. The ARM series is a line of low-power-consumption RISC chip designs
  50. licensed by ARM Ltd and targeted at embedded applications and
  51. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  52. manufactured, but legacy ARM-based PC hardware remains popular in
  53. Europe. There is an ARM Linux project with a web page at
  54. <http://www.arm.linux.org.uk/>.
  55. config ARM_HAS_SG_CHAIN
  56. bool
  57. config NEED_SG_DMA_LENGTH
  58. bool
  59. config ARM_DMA_USE_IOMMU
  60. select NEED_SG_DMA_LENGTH
  61. select ARM_HAS_SG_CHAIN
  62. bool
  63. config HAVE_PWM
  64. bool
  65. config MIGHT_HAVE_PCI
  66. bool
  67. config SYS_SUPPORTS_APM_EMULATION
  68. bool
  69. config GENERIC_GPIO
  70. bool
  71. config HAVE_TCM
  72. bool
  73. select GENERIC_ALLOCATOR
  74. config HAVE_PROC_CPU
  75. bool
  76. config NO_IOPORT
  77. bool
  78. config EISA
  79. bool
  80. ---help---
  81. The Extended Industry Standard Architecture (EISA) bus was
  82. developed as an open alternative to the IBM MicroChannel bus.
  83. The EISA bus provided some of the features of the IBM MicroChannel
  84. bus while maintaining backward compatibility with cards made for
  85. the older ISA bus. The EISA bus saw limited use between 1988 and
  86. 1995 when it was made obsolete by the PCI bus.
  87. Say Y here if you are building a kernel for an EISA-based machine.
  88. Otherwise, say N.
  89. config SBUS
  90. bool
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config GENERIC_LOCKBREAK
  105. bool
  106. default y
  107. depends on SMP && PREEMPT
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_INTEGRATOR
  205. bool "ARM Ltd. Integrator family"
  206. select ARM_AMBA
  207. select ARCH_HAS_CPUFREQ
  208. select CLKDEV_LOOKUP
  209. select HAVE_MACH_CLKDEV
  210. select HAVE_TCM
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select PLAT_VERSATILE
  214. select PLAT_VERSATILE_FPGA_IRQ
  215. select NEED_MACH_MEMORY_H
  216. select SPARSE_IRQ
  217. select MULTI_IRQ_HANDLER
  218. help
  219. Support for ARM's Integrator platform.
  220. config ARCH_REALVIEW
  221. bool "ARM Ltd. RealView family"
  222. select ARM_AMBA
  223. select CLKDEV_LOOKUP
  224. select HAVE_MACH_CLKDEV
  225. select ICST
  226. select GENERIC_CLOCKEVENTS
  227. select ARCH_WANT_OPTIONAL_GPIOLIB
  228. select PLAT_VERSATILE
  229. select PLAT_VERSATILE_CLCD
  230. select ARM_TIMER_SP804
  231. select GPIO_PL061 if GPIOLIB
  232. select NEED_MACH_MEMORY_H
  233. help
  234. This enables support for ARM Ltd RealView boards.
  235. config ARCH_VERSATILE
  236. bool "ARM Ltd. Versatile family"
  237. select ARM_AMBA
  238. select ARM_VIC
  239. select CLKDEV_LOOKUP
  240. select HAVE_MACH_CLKDEV
  241. select ICST
  242. select GENERIC_CLOCKEVENTS
  243. select ARCH_WANT_OPTIONAL_GPIOLIB
  244. select PLAT_VERSATILE
  245. select PLAT_VERSATILE_CLCD
  246. select PLAT_VERSATILE_FPGA_IRQ
  247. select ARM_TIMER_SP804
  248. help
  249. This enables support for ARM Ltd Versatile board.
  250. config ARCH_VEXPRESS
  251. bool "ARM Ltd. Versatile Express family"
  252. select ARCH_WANT_OPTIONAL_GPIOLIB
  253. select ARM_AMBA
  254. select ARM_TIMER_SP804
  255. select CLKDEV_LOOKUP
  256. select HAVE_MACH_CLKDEV
  257. select GENERIC_CLOCKEVENTS
  258. select HAVE_CLK
  259. select HAVE_PATA_PLATFORM
  260. select ICST
  261. select NO_IOPORT
  262. select PLAT_VERSATILE
  263. select PLAT_VERSATILE_CLCD
  264. help
  265. This enables support for the ARM Ltd Versatile Express boards.
  266. config ARCH_AT91
  267. bool "Atmel AT91"
  268. select ARCH_REQUIRE_GPIOLIB
  269. select HAVE_CLK
  270. select CLKDEV_LOOKUP
  271. select IRQ_DOMAIN
  272. select NEED_MACH_IO_H if PCCARD
  273. help
  274. This enables support for systems based on Atmel
  275. AT91RM9200 and AT91SAM9* processors.
  276. config ARCH_BCMRING
  277. bool "Broadcom BCMRING"
  278. depends on MMU
  279. select CPU_V6
  280. select ARM_AMBA
  281. select ARM_TIMER_SP804
  282. select CLKDEV_LOOKUP
  283. select GENERIC_CLOCKEVENTS
  284. select ARCH_WANT_OPTIONAL_GPIOLIB
  285. help
  286. Support for Broadcom's BCMRing platform.
  287. config ARCH_HIGHBANK
  288. bool "Calxeda Highbank-based"
  289. select ARCH_WANT_OPTIONAL_GPIOLIB
  290. select ARM_AMBA
  291. select ARM_GIC
  292. select ARM_TIMER_SP804
  293. select CACHE_L2X0
  294. select CLKDEV_LOOKUP
  295. select CPU_V7
  296. select GENERIC_CLOCKEVENTS
  297. select HAVE_ARM_SCU
  298. select HAVE_SMP
  299. select SPARSE_IRQ
  300. select USE_OF
  301. help
  302. Support for the Calxeda Highbank SoC based boards.
  303. config ARCH_CLPS711X
  304. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  305. select CPU_ARM720T
  306. select ARCH_USES_GETTIMEOFFSET
  307. select NEED_MACH_MEMORY_H
  308. help
  309. Support for Cirrus Logic 711x/721x/731x based boards.
  310. config ARCH_CNS3XXX
  311. bool "Cavium Networks CNS3XXX family"
  312. select CPU_V6K
  313. select GENERIC_CLOCKEVENTS
  314. select ARM_GIC
  315. select MIGHT_HAVE_CACHE_L2X0
  316. select MIGHT_HAVE_PCI
  317. select PCI_DOMAINS if PCI
  318. help
  319. Support for Cavium Networks CNS3XXX platform.
  320. config ARCH_GEMINI
  321. bool "Cortina Systems Gemini"
  322. select CPU_FA526
  323. select ARCH_REQUIRE_GPIOLIB
  324. select ARCH_USES_GETTIMEOFFSET
  325. help
  326. Support for the Cortina Systems Gemini family SoCs
  327. config ARCH_PRIMA2
  328. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  329. select CPU_V7
  330. select NO_IOPORT
  331. select GENERIC_CLOCKEVENTS
  332. select CLKDEV_LOOKUP
  333. select GENERIC_IRQ_CHIP
  334. select MIGHT_HAVE_CACHE_L2X0
  335. select PINCTRL
  336. select PINCTRL_SIRF
  337. select USE_OF
  338. select ZONE_DMA
  339. help
  340. Support for CSR SiRFSoC ARM Cortex A9 Platform
  341. config ARCH_EBSA110
  342. bool "EBSA-110"
  343. select CPU_SA110
  344. select ISA
  345. select NO_IOPORT
  346. select ARCH_USES_GETTIMEOFFSET
  347. select NEED_MACH_IO_H
  348. select NEED_MACH_MEMORY_H
  349. help
  350. This is an evaluation board for the StrongARM processor available
  351. from Digital. It has limited hardware on-board, including an
  352. Ethernet interface, two PCMCIA sockets, two serial ports and a
  353. parallel port.
  354. config ARCH_EP93XX
  355. bool "EP93xx-based"
  356. select CPU_ARM920T
  357. select ARM_AMBA
  358. select ARM_VIC
  359. select CLKDEV_LOOKUP
  360. select ARCH_REQUIRE_GPIOLIB
  361. select ARCH_HAS_HOLES_MEMORYMODEL
  362. select ARCH_USES_GETTIMEOFFSET
  363. select NEED_MACH_MEMORY_H
  364. help
  365. This enables support for the Cirrus EP93xx series of CPUs.
  366. config ARCH_FOOTBRIDGE
  367. bool "FootBridge"
  368. select CPU_SA110
  369. select FOOTBRIDGE
  370. select GENERIC_CLOCKEVENTS
  371. select HAVE_IDE
  372. select NEED_MACH_IO_H if !MMU
  373. select NEED_MACH_MEMORY_H
  374. help
  375. Support for systems based on the DC21285 companion chip
  376. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  377. config ARCH_MXC
  378. bool "Freescale MXC/iMX-based"
  379. select GENERIC_CLOCKEVENTS
  380. select ARCH_REQUIRE_GPIOLIB
  381. select CLKDEV_LOOKUP
  382. select CLKSRC_MMIO
  383. select GENERIC_IRQ_CHIP
  384. select MULTI_IRQ_HANDLER
  385. help
  386. Support for Freescale MXC/iMX-based family of processors
  387. config ARCH_MXS
  388. bool "Freescale MXS-based"
  389. select GENERIC_CLOCKEVENTS
  390. select ARCH_REQUIRE_GPIOLIB
  391. select CLKDEV_LOOKUP
  392. select CLKSRC_MMIO
  393. select COMMON_CLK
  394. select HAVE_CLK_PREPARE
  395. select PINCTRL
  396. select USE_OF
  397. help
  398. Support for Freescale MXS-based family of processors
  399. config ARCH_NETX
  400. bool "Hilscher NetX based"
  401. select CLKSRC_MMIO
  402. select CPU_ARM926T
  403. select ARM_VIC
  404. select GENERIC_CLOCKEVENTS
  405. help
  406. This enables support for systems based on the Hilscher NetX Soc
  407. config ARCH_H720X
  408. bool "Hynix HMS720x-based"
  409. select CPU_ARM720T
  410. select ISA_DMA_API
  411. select ARCH_USES_GETTIMEOFFSET
  412. help
  413. This enables support for systems based on the Hynix HMS720x
  414. config ARCH_IOP13XX
  415. bool "IOP13xx-based"
  416. depends on MMU
  417. select CPU_XSC3
  418. select PLAT_IOP
  419. select PCI
  420. select ARCH_SUPPORTS_MSI
  421. select VMSPLIT_1G
  422. select NEED_MACH_MEMORY_H
  423. select NEED_RET_TO_USER
  424. help
  425. Support for Intel's IOP13XX (XScale) family of processors.
  426. config ARCH_IOP32X
  427. bool "IOP32x-based"
  428. depends on MMU
  429. select CPU_XSCALE
  430. select NEED_RET_TO_USER
  431. select PLAT_IOP
  432. select PCI
  433. select ARCH_REQUIRE_GPIOLIB
  434. help
  435. Support for Intel's 80219 and IOP32X (XScale) family of
  436. processors.
  437. config ARCH_IOP33X
  438. bool "IOP33x-based"
  439. depends on MMU
  440. select CPU_XSCALE
  441. select NEED_RET_TO_USER
  442. select PLAT_IOP
  443. select PCI
  444. select ARCH_REQUIRE_GPIOLIB
  445. help
  446. Support for Intel's IOP33X (XScale) family of processors.
  447. config ARCH_IXP4XX
  448. bool "IXP4xx-based"
  449. depends on MMU
  450. select ARCH_HAS_DMA_SET_COHERENT_MASK
  451. select CLKSRC_MMIO
  452. select CPU_XSCALE
  453. select ARCH_REQUIRE_GPIOLIB
  454. select GENERIC_CLOCKEVENTS
  455. select MIGHT_HAVE_PCI
  456. select NEED_MACH_IO_H
  457. select DMABOUNCE if PCI
  458. help
  459. Support for Intel's IXP4XX (XScale) family of processors.
  460. config ARCH_DOVE
  461. bool "Marvell Dove"
  462. select CPU_V7
  463. select PCI
  464. select ARCH_REQUIRE_GPIOLIB
  465. select GENERIC_CLOCKEVENTS
  466. select PLAT_ORION
  467. help
  468. Support for the Marvell Dove SoC 88AP510
  469. config ARCH_KIRKWOOD
  470. bool "Marvell Kirkwood"
  471. select CPU_FEROCEON
  472. select PCI
  473. select ARCH_REQUIRE_GPIOLIB
  474. select GENERIC_CLOCKEVENTS
  475. select PLAT_ORION
  476. help
  477. Support for the following Marvell Kirkwood series SoCs:
  478. 88F6180, 88F6192 and 88F6281.
  479. config ARCH_LPC32XX
  480. bool "NXP LPC32XX"
  481. select CLKSRC_MMIO
  482. select CPU_ARM926T
  483. select ARCH_REQUIRE_GPIOLIB
  484. select HAVE_IDE
  485. select ARM_AMBA
  486. select USB_ARCH_HAS_OHCI
  487. select CLKDEV_LOOKUP
  488. select GENERIC_CLOCKEVENTS
  489. select USE_OF
  490. help
  491. Support for the NXP LPC32XX family of processors
  492. config ARCH_MV78XX0
  493. bool "Marvell MV78xx0"
  494. select CPU_FEROCEON
  495. select PCI
  496. select ARCH_REQUIRE_GPIOLIB
  497. select GENERIC_CLOCKEVENTS
  498. select PLAT_ORION
  499. help
  500. Support for the following Marvell MV78xx0 series SoCs:
  501. MV781x0, MV782x0.
  502. config ARCH_ORION5X
  503. bool "Marvell Orion"
  504. depends on MMU
  505. select CPU_FEROCEON
  506. select PCI
  507. select ARCH_REQUIRE_GPIOLIB
  508. select GENERIC_CLOCKEVENTS
  509. select PLAT_ORION
  510. help
  511. Support for the following Marvell Orion 5x series SoCs:
  512. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  513. Orion-2 (5281), Orion-1-90 (6183).
  514. config ARCH_MMP
  515. bool "Marvell PXA168/910/MMP2"
  516. depends on MMU
  517. select ARCH_REQUIRE_GPIOLIB
  518. select CLKDEV_LOOKUP
  519. select GENERIC_CLOCKEVENTS
  520. select GPIO_PXA
  521. select IRQ_DOMAIN
  522. select PLAT_PXA
  523. select SPARSE_IRQ
  524. select GENERIC_ALLOCATOR
  525. help
  526. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  527. config ARCH_KS8695
  528. bool "Micrel/Kendin KS8695"
  529. select CPU_ARM922T
  530. select ARCH_REQUIRE_GPIOLIB
  531. select ARCH_USES_GETTIMEOFFSET
  532. select NEED_MACH_MEMORY_H
  533. help
  534. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  535. System-on-Chip devices.
  536. config ARCH_W90X900
  537. bool "Nuvoton W90X900 CPU"
  538. select CPU_ARM926T
  539. select ARCH_REQUIRE_GPIOLIB
  540. select CLKDEV_LOOKUP
  541. select CLKSRC_MMIO
  542. select GENERIC_CLOCKEVENTS
  543. help
  544. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  545. At present, the w90x900 has been renamed nuc900, regarding
  546. the ARM series product line, you can login the following
  547. link address to know more.
  548. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  549. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  550. config ARCH_TEGRA
  551. bool "NVIDIA Tegra"
  552. select CLKDEV_LOOKUP
  553. select CLKSRC_MMIO
  554. select GENERIC_CLOCKEVENTS
  555. select GENERIC_GPIO
  556. select HAVE_CLK
  557. select HAVE_SMP
  558. select MIGHT_HAVE_CACHE_L2X0
  559. select ARCH_HAS_CPUFREQ
  560. help
  561. This enables support for NVIDIA Tegra based systems (Tegra APX,
  562. Tegra 6xx and Tegra 2 series).
  563. config ARCH_PICOXCELL
  564. bool "Picochip picoXcell"
  565. select ARCH_REQUIRE_GPIOLIB
  566. select ARM_PATCH_PHYS_VIRT
  567. select ARM_VIC
  568. select CPU_V6K
  569. select DW_APB_TIMER
  570. select GENERIC_CLOCKEVENTS
  571. select GENERIC_GPIO
  572. select HAVE_TCM
  573. select NO_IOPORT
  574. select SPARSE_IRQ
  575. select USE_OF
  576. help
  577. This enables support for systems based on the Picochip picoXcell
  578. family of Femtocell devices. The picoxcell support requires device tree
  579. for all boards.
  580. config ARCH_PNX4008
  581. bool "Philips Nexperia PNX4008 Mobile"
  582. select CPU_ARM926T
  583. select CLKDEV_LOOKUP
  584. select ARCH_USES_GETTIMEOFFSET
  585. help
  586. This enables support for Philips PNX4008 mobile platform.
  587. config ARCH_PXA
  588. bool "PXA2xx/PXA3xx-based"
  589. depends on MMU
  590. select ARCH_MTD_XIP
  591. select ARCH_HAS_CPUFREQ
  592. select CLKDEV_LOOKUP
  593. select CLKSRC_MMIO
  594. select ARCH_REQUIRE_GPIOLIB
  595. select GENERIC_CLOCKEVENTS
  596. select GPIO_PXA
  597. select PLAT_PXA
  598. select SPARSE_IRQ
  599. select AUTO_ZRELADDR
  600. select MULTI_IRQ_HANDLER
  601. select ARM_CPU_SUSPEND if PM
  602. select HAVE_IDE
  603. help
  604. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  605. config ARCH_MSM
  606. bool "Qualcomm MSM"
  607. select HAVE_CLK
  608. select GENERIC_CLOCKEVENTS
  609. select ARCH_REQUIRE_GPIOLIB
  610. select CLKDEV_LOOKUP
  611. help
  612. Support for Qualcomm MSM/QSD based systems. This runs on the
  613. apps processor of the MSM/QSD and depends on a shared memory
  614. interface to the modem processor which runs the baseband
  615. stack and controls some vital subsystems
  616. (clock and power control, etc).
  617. config ARCH_SHMOBILE
  618. bool "Renesas SH-Mobile / R-Mobile"
  619. select HAVE_CLK
  620. select CLKDEV_LOOKUP
  621. select HAVE_MACH_CLKDEV
  622. select HAVE_SMP
  623. select GENERIC_CLOCKEVENTS
  624. select MIGHT_HAVE_CACHE_L2X0
  625. select NO_IOPORT
  626. select SPARSE_IRQ
  627. select MULTI_IRQ_HANDLER
  628. select PM_GENERIC_DOMAINS if PM
  629. select NEED_MACH_MEMORY_H
  630. help
  631. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  632. config ARCH_RPC
  633. bool "RiscPC"
  634. select ARCH_ACORN
  635. select FIQ
  636. select ARCH_MAY_HAVE_PC_FDC
  637. select HAVE_PATA_PLATFORM
  638. select ISA_DMA_API
  639. select NO_IOPORT
  640. select ARCH_SPARSEMEM_ENABLE
  641. select ARCH_USES_GETTIMEOFFSET
  642. select HAVE_IDE
  643. select NEED_MACH_IO_H
  644. select NEED_MACH_MEMORY_H
  645. help
  646. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  647. CD-ROM interface, serial and parallel port, and the floppy drive.
  648. config ARCH_SA1100
  649. bool "SA1100-based"
  650. select CLKSRC_MMIO
  651. select CPU_SA1100
  652. select ISA
  653. select ARCH_SPARSEMEM_ENABLE
  654. select ARCH_MTD_XIP
  655. select ARCH_HAS_CPUFREQ
  656. select CPU_FREQ
  657. select GENERIC_CLOCKEVENTS
  658. select CLKDEV_LOOKUP
  659. select ARCH_REQUIRE_GPIOLIB
  660. select HAVE_IDE
  661. select NEED_MACH_MEMORY_H
  662. select SPARSE_IRQ
  663. help
  664. Support for StrongARM 11x0 based boards.
  665. config ARCH_S3C24XX
  666. bool "Samsung S3C24XX SoCs"
  667. select GENERIC_GPIO
  668. select ARCH_HAS_CPUFREQ
  669. select HAVE_CLK
  670. select CLKDEV_LOOKUP
  671. select ARCH_USES_GETTIMEOFFSET
  672. select HAVE_S3C2410_I2C if I2C
  673. select HAVE_S3C_RTC if RTC_CLASS
  674. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  675. select NEED_MACH_IO_H
  676. help
  677. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  678. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  679. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  680. Samsung SMDK2410 development board (and derivatives).
  681. config ARCH_S3C64XX
  682. bool "Samsung S3C64XX"
  683. select PLAT_SAMSUNG
  684. select CPU_V6
  685. select ARM_VIC
  686. select HAVE_CLK
  687. select HAVE_TCM
  688. select CLKDEV_LOOKUP
  689. select NO_IOPORT
  690. select ARCH_USES_GETTIMEOFFSET
  691. select ARCH_HAS_CPUFREQ
  692. select ARCH_REQUIRE_GPIOLIB
  693. select SAMSUNG_CLKSRC
  694. select SAMSUNG_IRQ_VIC_TIMER
  695. select S3C_GPIO_TRACK
  696. select S3C_DEV_NAND
  697. select USB_ARCH_HAS_OHCI
  698. select SAMSUNG_GPIOLIB_4BIT
  699. select HAVE_S3C2410_I2C if I2C
  700. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  701. help
  702. Samsung S3C64XX series based systems
  703. config ARCH_S5P64X0
  704. bool "Samsung S5P6440 S5P6450"
  705. select CPU_V6
  706. select GENERIC_GPIO
  707. select HAVE_CLK
  708. select CLKDEV_LOOKUP
  709. select CLKSRC_MMIO
  710. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  711. select GENERIC_CLOCKEVENTS
  712. select HAVE_S3C2410_I2C if I2C
  713. select HAVE_S3C_RTC if RTC_CLASS
  714. help
  715. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  716. SMDK6450.
  717. config ARCH_S5PC100
  718. bool "Samsung S5PC100"
  719. select GENERIC_GPIO
  720. select HAVE_CLK
  721. select CLKDEV_LOOKUP
  722. select CPU_V7
  723. select ARCH_USES_GETTIMEOFFSET
  724. select HAVE_S3C2410_I2C if I2C
  725. select HAVE_S3C_RTC if RTC_CLASS
  726. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  727. help
  728. Samsung S5PC100 series based systems
  729. config ARCH_S5PV210
  730. bool "Samsung S5PV210/S5PC110"
  731. select CPU_V7
  732. select ARCH_SPARSEMEM_ENABLE
  733. select ARCH_HAS_HOLES_MEMORYMODEL
  734. select GENERIC_GPIO
  735. select HAVE_CLK
  736. select CLKDEV_LOOKUP
  737. select CLKSRC_MMIO
  738. select ARCH_HAS_CPUFREQ
  739. select GENERIC_CLOCKEVENTS
  740. select HAVE_S3C2410_I2C if I2C
  741. select HAVE_S3C_RTC if RTC_CLASS
  742. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  743. select NEED_MACH_MEMORY_H
  744. help
  745. Samsung S5PV210/S5PC110 series based systems
  746. config ARCH_EXYNOS
  747. bool "SAMSUNG EXYNOS"
  748. select CPU_V7
  749. select ARCH_SPARSEMEM_ENABLE
  750. select ARCH_HAS_HOLES_MEMORYMODEL
  751. select GENERIC_GPIO
  752. select HAVE_CLK
  753. select CLKDEV_LOOKUP
  754. select ARCH_HAS_CPUFREQ
  755. select GENERIC_CLOCKEVENTS
  756. select HAVE_S3C_RTC if RTC_CLASS
  757. select HAVE_S3C2410_I2C if I2C
  758. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  759. select NEED_MACH_MEMORY_H
  760. help
  761. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  762. config ARCH_SHARK
  763. bool "Shark"
  764. select CPU_SA110
  765. select ISA
  766. select ISA_DMA
  767. select ZONE_DMA
  768. select PCI
  769. select ARCH_USES_GETTIMEOFFSET
  770. select NEED_MACH_MEMORY_H
  771. help
  772. Support for the StrongARM based Digital DNARD machine, also known
  773. as "Shark" (<http://www.shark-linux.de/shark.html>).
  774. config ARCH_U300
  775. bool "ST-Ericsson U300 Series"
  776. depends on MMU
  777. select CLKSRC_MMIO
  778. select CPU_ARM926T
  779. select HAVE_TCM
  780. select ARM_AMBA
  781. select ARM_PATCH_PHYS_VIRT
  782. select ARM_VIC
  783. select GENERIC_CLOCKEVENTS
  784. select CLKDEV_LOOKUP
  785. select HAVE_MACH_CLKDEV
  786. select GENERIC_GPIO
  787. select ARCH_REQUIRE_GPIOLIB
  788. help
  789. Support for ST-Ericsson U300 series mobile platforms.
  790. config ARCH_U8500
  791. bool "ST-Ericsson U8500 Series"
  792. depends on MMU
  793. select CPU_V7
  794. select ARM_AMBA
  795. select GENERIC_CLOCKEVENTS
  796. select CLKDEV_LOOKUP
  797. select ARCH_REQUIRE_GPIOLIB
  798. select ARCH_HAS_CPUFREQ
  799. select HAVE_SMP
  800. select MIGHT_HAVE_CACHE_L2X0
  801. help
  802. Support for ST-Ericsson's Ux500 architecture
  803. config ARCH_NOMADIK
  804. bool "STMicroelectronics Nomadik"
  805. select ARM_AMBA
  806. select ARM_VIC
  807. select CPU_ARM926T
  808. select CLKDEV_LOOKUP
  809. select GENERIC_CLOCKEVENTS
  810. select PINCTRL
  811. select MIGHT_HAVE_CACHE_L2X0
  812. select ARCH_REQUIRE_GPIOLIB
  813. help
  814. Support for the Nomadik platform by ST-Ericsson
  815. config ARCH_DAVINCI
  816. bool "TI DaVinci"
  817. select GENERIC_CLOCKEVENTS
  818. select ARCH_REQUIRE_GPIOLIB
  819. select ZONE_DMA
  820. select HAVE_IDE
  821. select CLKDEV_LOOKUP
  822. select GENERIC_ALLOCATOR
  823. select GENERIC_IRQ_CHIP
  824. select ARCH_HAS_HOLES_MEMORYMODEL
  825. help
  826. Support for TI's DaVinci platform.
  827. config ARCH_OMAP
  828. bool "TI OMAP"
  829. select HAVE_CLK
  830. select ARCH_REQUIRE_GPIOLIB
  831. select ARCH_HAS_CPUFREQ
  832. select CLKSRC_MMIO
  833. select GENERIC_CLOCKEVENTS
  834. select ARCH_HAS_HOLES_MEMORYMODEL
  835. help
  836. Support for TI's OMAP platform (OMAP1/2/3/4).
  837. config PLAT_SPEAR
  838. bool "ST SPEAr"
  839. select ARM_AMBA
  840. select ARCH_REQUIRE_GPIOLIB
  841. select CLKDEV_LOOKUP
  842. select COMMON_CLK
  843. select CLKSRC_MMIO
  844. select GENERIC_CLOCKEVENTS
  845. select HAVE_CLK
  846. help
  847. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  848. config ARCH_VT8500
  849. bool "VIA/WonderMedia 85xx"
  850. select CPU_ARM926T
  851. select GENERIC_GPIO
  852. select ARCH_HAS_CPUFREQ
  853. select GENERIC_CLOCKEVENTS
  854. select ARCH_REQUIRE_GPIOLIB
  855. select HAVE_PWM
  856. help
  857. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  858. config ARCH_ZYNQ
  859. bool "Xilinx Zynq ARM Cortex A9 Platform"
  860. select CPU_V7
  861. select GENERIC_CLOCKEVENTS
  862. select CLKDEV_LOOKUP
  863. select ARM_GIC
  864. select ARM_AMBA
  865. select ICST
  866. select MIGHT_HAVE_CACHE_L2X0
  867. select USE_OF
  868. help
  869. Support for Xilinx Zynq ARM Cortex A9 Platform
  870. endchoice
  871. #
  872. # This is sorted alphabetically by mach-* pathname. However, plat-*
  873. # Kconfigs may be included either alphabetically (according to the
  874. # plat- suffix) or along side the corresponding mach-* source.
  875. #
  876. source "arch/arm/mach-at91/Kconfig"
  877. source "arch/arm/mach-bcmring/Kconfig"
  878. source "arch/arm/mach-clps711x/Kconfig"
  879. source "arch/arm/mach-cns3xxx/Kconfig"
  880. source "arch/arm/mach-davinci/Kconfig"
  881. source "arch/arm/mach-dove/Kconfig"
  882. source "arch/arm/mach-ep93xx/Kconfig"
  883. source "arch/arm/mach-footbridge/Kconfig"
  884. source "arch/arm/mach-gemini/Kconfig"
  885. source "arch/arm/mach-h720x/Kconfig"
  886. source "arch/arm/mach-integrator/Kconfig"
  887. source "arch/arm/mach-iop32x/Kconfig"
  888. source "arch/arm/mach-iop33x/Kconfig"
  889. source "arch/arm/mach-iop13xx/Kconfig"
  890. source "arch/arm/mach-ixp4xx/Kconfig"
  891. source "arch/arm/mach-kirkwood/Kconfig"
  892. source "arch/arm/mach-ks8695/Kconfig"
  893. source "arch/arm/mach-lpc32xx/Kconfig"
  894. source "arch/arm/mach-msm/Kconfig"
  895. source "arch/arm/mach-mv78xx0/Kconfig"
  896. source "arch/arm/plat-mxc/Kconfig"
  897. source "arch/arm/mach-mxs/Kconfig"
  898. source "arch/arm/mach-netx/Kconfig"
  899. source "arch/arm/mach-nomadik/Kconfig"
  900. source "arch/arm/plat-nomadik/Kconfig"
  901. source "arch/arm/plat-omap/Kconfig"
  902. source "arch/arm/mach-omap1/Kconfig"
  903. source "arch/arm/mach-omap2/Kconfig"
  904. source "arch/arm/mach-orion5x/Kconfig"
  905. source "arch/arm/mach-pxa/Kconfig"
  906. source "arch/arm/plat-pxa/Kconfig"
  907. source "arch/arm/mach-mmp/Kconfig"
  908. source "arch/arm/mach-realview/Kconfig"
  909. source "arch/arm/mach-sa1100/Kconfig"
  910. source "arch/arm/plat-samsung/Kconfig"
  911. source "arch/arm/plat-s3c24xx/Kconfig"
  912. source "arch/arm/plat-spear/Kconfig"
  913. source "arch/arm/mach-s3c24xx/Kconfig"
  914. if ARCH_S3C24XX
  915. source "arch/arm/mach-s3c2412/Kconfig"
  916. source "arch/arm/mach-s3c2440/Kconfig"
  917. endif
  918. if ARCH_S3C64XX
  919. source "arch/arm/mach-s3c64xx/Kconfig"
  920. endif
  921. source "arch/arm/mach-s5p64x0/Kconfig"
  922. source "arch/arm/mach-s5pc100/Kconfig"
  923. source "arch/arm/mach-s5pv210/Kconfig"
  924. source "arch/arm/mach-exynos/Kconfig"
  925. source "arch/arm/mach-shmobile/Kconfig"
  926. source "arch/arm/mach-tegra/Kconfig"
  927. source "arch/arm/mach-u300/Kconfig"
  928. source "arch/arm/mach-ux500/Kconfig"
  929. source "arch/arm/mach-versatile/Kconfig"
  930. source "arch/arm/mach-vexpress/Kconfig"
  931. source "arch/arm/plat-versatile/Kconfig"
  932. source "arch/arm/mach-vt8500/Kconfig"
  933. source "arch/arm/mach-w90x900/Kconfig"
  934. # Definitions to make life easier
  935. config ARCH_ACORN
  936. bool
  937. config PLAT_IOP
  938. bool
  939. select GENERIC_CLOCKEVENTS
  940. config PLAT_ORION
  941. bool
  942. select CLKSRC_MMIO
  943. select GENERIC_IRQ_CHIP
  944. select COMMON_CLK
  945. config PLAT_PXA
  946. bool
  947. config PLAT_VERSATILE
  948. bool
  949. config ARM_TIMER_SP804
  950. bool
  951. select CLKSRC_MMIO
  952. select HAVE_SCHED_CLOCK
  953. source arch/arm/mm/Kconfig
  954. config ARM_NR_BANKS
  955. int
  956. default 16 if ARCH_EP93XX
  957. default 8
  958. config IWMMXT
  959. bool "Enable iWMMXt support"
  960. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  961. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  962. help
  963. Enable support for iWMMXt context switching at run time if
  964. running on a CPU that supports it.
  965. config XSCALE_PMU
  966. bool
  967. depends on CPU_XSCALE
  968. default y
  969. config CPU_HAS_PMU
  970. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  971. (!ARCH_OMAP3 || OMAP3_EMU)
  972. default y
  973. bool
  974. config MULTI_IRQ_HANDLER
  975. bool
  976. help
  977. Allow each machine to specify it's own IRQ handler at run time.
  978. if !MMU
  979. source "arch/arm/Kconfig-nommu"
  980. endif
  981. config ARM_ERRATA_326103
  982. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  983. depends on CPU_V6
  984. help
  985. Executing a SWP instruction to read-only memory does not set bit 11
  986. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  987. treat the access as a read, preventing a COW from occurring and
  988. causing the faulting task to livelock.
  989. config ARM_ERRATA_411920
  990. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  991. depends on CPU_V6 || CPU_V6K
  992. help
  993. Invalidation of the Instruction Cache operation can
  994. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  995. It does not affect the MPCore. This option enables the ARM Ltd.
  996. recommended workaround.
  997. config ARM_ERRATA_430973
  998. bool "ARM errata: Stale prediction on replaced interworking branch"
  999. depends on CPU_V7
  1000. help
  1001. This option enables the workaround for the 430973 Cortex-A8
  1002. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1003. interworking branch is replaced with another code sequence at the
  1004. same virtual address, whether due to self-modifying code or virtual
  1005. to physical address re-mapping, Cortex-A8 does not recover from the
  1006. stale interworking branch prediction. This results in Cortex-A8
  1007. executing the new code sequence in the incorrect ARM or Thumb state.
  1008. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1009. and also flushes the branch target cache at every context switch.
  1010. Note that setting specific bits in the ACTLR register may not be
  1011. available in non-secure mode.
  1012. config ARM_ERRATA_458693
  1013. bool "ARM errata: Processor deadlock when a false hazard is created"
  1014. depends on CPU_V7
  1015. help
  1016. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1017. erratum. For very specific sequences of memory operations, it is
  1018. possible for a hazard condition intended for a cache line to instead
  1019. be incorrectly associated with a different cache line. This false
  1020. hazard might then cause a processor deadlock. The workaround enables
  1021. the L1 caching of the NEON accesses and disables the PLD instruction
  1022. in the ACTLR register. Note that setting specific bits in the ACTLR
  1023. register may not be available in non-secure mode.
  1024. config ARM_ERRATA_460075
  1025. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1026. depends on CPU_V7
  1027. help
  1028. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1029. erratum. Any asynchronous access to the L2 cache may encounter a
  1030. situation in which recent store transactions to the L2 cache are lost
  1031. and overwritten with stale memory contents from external memory. The
  1032. workaround disables the write-allocate mode for the L2 cache via the
  1033. ACTLR register. Note that setting specific bits in the ACTLR register
  1034. may not be available in non-secure mode.
  1035. config ARM_ERRATA_742230
  1036. bool "ARM errata: DMB operation may be faulty"
  1037. depends on CPU_V7 && SMP
  1038. help
  1039. This option enables the workaround for the 742230 Cortex-A9
  1040. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1041. between two write operations may not ensure the correct visibility
  1042. ordering of the two writes. This workaround sets a specific bit in
  1043. the diagnostic register of the Cortex-A9 which causes the DMB
  1044. instruction to behave as a DSB, ensuring the correct behaviour of
  1045. the two writes.
  1046. config ARM_ERRATA_742231
  1047. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1048. depends on CPU_V7 && SMP
  1049. help
  1050. This option enables the workaround for the 742231 Cortex-A9
  1051. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1052. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1053. accessing some data located in the same cache line, may get corrupted
  1054. data due to bad handling of the address hazard when the line gets
  1055. replaced from one of the CPUs at the same time as another CPU is
  1056. accessing it. This workaround sets specific bits in the diagnostic
  1057. register of the Cortex-A9 which reduces the linefill issuing
  1058. capabilities of the processor.
  1059. config PL310_ERRATA_588369
  1060. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1061. depends on CACHE_L2X0
  1062. help
  1063. The PL310 L2 cache controller implements three types of Clean &
  1064. Invalidate maintenance operations: by Physical Address
  1065. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1066. They are architecturally defined to behave as the execution of a
  1067. clean operation followed immediately by an invalidate operation,
  1068. both performing to the same memory location. This functionality
  1069. is not correctly implemented in PL310 as clean lines are not
  1070. invalidated as a result of these operations.
  1071. config ARM_ERRATA_720789
  1072. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1073. depends on CPU_V7
  1074. help
  1075. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1076. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1077. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1078. As a consequence of this erratum, some TLB entries which should be
  1079. invalidated are not, resulting in an incoherency in the system page
  1080. tables. The workaround changes the TLB flushing routines to invalidate
  1081. entries regardless of the ASID.
  1082. config PL310_ERRATA_727915
  1083. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1084. depends on CACHE_L2X0
  1085. help
  1086. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1087. operation (offset 0x7FC). This operation runs in background so that
  1088. PL310 can handle normal accesses while it is in progress. Under very
  1089. rare circumstances, due to this erratum, write data can be lost when
  1090. PL310 treats a cacheable write transaction during a Clean &
  1091. Invalidate by Way operation.
  1092. config ARM_ERRATA_743622
  1093. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1094. depends on CPU_V7
  1095. help
  1096. This option enables the workaround for the 743622 Cortex-A9
  1097. (r2p*) erratum. Under very rare conditions, a faulty
  1098. optimisation in the Cortex-A9 Store Buffer may lead to data
  1099. corruption. This workaround sets a specific bit in the diagnostic
  1100. register of the Cortex-A9 which disables the Store Buffer
  1101. optimisation, preventing the defect from occurring. This has no
  1102. visible impact on the overall performance or power consumption of the
  1103. processor.
  1104. config ARM_ERRATA_751472
  1105. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1106. depends on CPU_V7
  1107. help
  1108. This option enables the workaround for the 751472 Cortex-A9 (prior
  1109. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1110. completion of a following broadcasted operation if the second
  1111. operation is received by a CPU before the ICIALLUIS has completed,
  1112. potentially leading to corrupted entries in the cache or TLB.
  1113. config PL310_ERRATA_753970
  1114. bool "PL310 errata: cache sync operation may be faulty"
  1115. depends on CACHE_PL310
  1116. help
  1117. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1118. Under some condition the effect of cache sync operation on
  1119. the store buffer still remains when the operation completes.
  1120. This means that the store buffer is always asked to drain and
  1121. this prevents it from merging any further writes. The workaround
  1122. is to replace the normal offset of cache sync operation (0x730)
  1123. by another offset targeting an unmapped PL310 register 0x740.
  1124. This has the same effect as the cache sync operation: store buffer
  1125. drain and waiting for all buffers empty.
  1126. config ARM_ERRATA_754322
  1127. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1128. depends on CPU_V7
  1129. help
  1130. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1131. r3p*) erratum. A speculative memory access may cause a page table walk
  1132. which starts prior to an ASID switch but completes afterwards. This
  1133. can populate the micro-TLB with a stale entry which may be hit with
  1134. the new ASID. This workaround places two dsb instructions in the mm
  1135. switching code so that no page table walks can cross the ASID switch.
  1136. config ARM_ERRATA_754327
  1137. bool "ARM errata: no automatic Store Buffer drain"
  1138. depends on CPU_V7 && SMP
  1139. help
  1140. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1141. r2p0) erratum. The Store Buffer does not have any automatic draining
  1142. mechanism and therefore a livelock may occur if an external agent
  1143. continuously polls a memory location waiting to observe an update.
  1144. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1145. written polling loops from denying visibility of updates to memory.
  1146. config ARM_ERRATA_364296
  1147. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1148. depends on CPU_V6 && !SMP
  1149. help
  1150. This options enables the workaround for the 364296 ARM1136
  1151. r0p2 erratum (possible cache data corruption with
  1152. hit-under-miss enabled). It sets the undocumented bit 31 in
  1153. the auxiliary control register and the FI bit in the control
  1154. register, thus disabling hit-under-miss without putting the
  1155. processor into full low interrupt latency mode. ARM11MPCore
  1156. is not affected.
  1157. config ARM_ERRATA_764369
  1158. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1159. depends on CPU_V7 && SMP
  1160. help
  1161. This option enables the workaround for erratum 764369
  1162. affecting Cortex-A9 MPCore with two or more processors (all
  1163. current revisions). Under certain timing circumstances, a data
  1164. cache line maintenance operation by MVA targeting an Inner
  1165. Shareable memory region may fail to proceed up to either the
  1166. Point of Coherency or to the Point of Unification of the
  1167. system. This workaround adds a DSB instruction before the
  1168. relevant cache maintenance functions and sets a specific bit
  1169. in the diagnostic control register of the SCU.
  1170. config PL310_ERRATA_769419
  1171. bool "PL310 errata: no automatic Store Buffer drain"
  1172. depends on CACHE_L2X0
  1173. help
  1174. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1175. not automatically drain. This can cause normal, non-cacheable
  1176. writes to be retained when the memory system is idle, leading
  1177. to suboptimal I/O performance for drivers using coherent DMA.
  1178. This option adds a write barrier to the cpu_idle loop so that,
  1179. on systems with an outer cache, the store buffer is drained
  1180. explicitly.
  1181. endmenu
  1182. source "arch/arm/common/Kconfig"
  1183. menu "Bus support"
  1184. config ARM_AMBA
  1185. bool
  1186. config ISA
  1187. bool
  1188. help
  1189. Find out whether you have ISA slots on your motherboard. ISA is the
  1190. name of a bus system, i.e. the way the CPU talks to the other stuff
  1191. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1192. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1193. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1194. # Select ISA DMA controller support
  1195. config ISA_DMA
  1196. bool
  1197. select ISA_DMA_API
  1198. # Select ISA DMA interface
  1199. config ISA_DMA_API
  1200. bool
  1201. config PCI
  1202. bool "PCI support" if MIGHT_HAVE_PCI
  1203. help
  1204. Find out whether you have a PCI motherboard. PCI is the name of a
  1205. bus system, i.e. the way the CPU talks to the other stuff inside
  1206. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1207. VESA. If you have PCI, say Y, otherwise N.
  1208. config PCI_DOMAINS
  1209. bool
  1210. depends on PCI
  1211. config PCI_NANOENGINE
  1212. bool "BSE nanoEngine PCI support"
  1213. depends on SA1100_NANOENGINE
  1214. help
  1215. Enable PCI on the BSE nanoEngine board.
  1216. config PCI_SYSCALL
  1217. def_bool PCI
  1218. # Select the host bridge type
  1219. config PCI_HOST_VIA82C505
  1220. bool
  1221. depends on PCI && ARCH_SHARK
  1222. default y
  1223. config PCI_HOST_ITE8152
  1224. bool
  1225. depends on PCI && MACH_ARMCORE
  1226. default y
  1227. select DMABOUNCE
  1228. source "drivers/pci/Kconfig"
  1229. source "drivers/pcmcia/Kconfig"
  1230. endmenu
  1231. menu "Kernel Features"
  1232. config HAVE_SMP
  1233. bool
  1234. help
  1235. This option should be selected by machines which have an SMP-
  1236. capable CPU.
  1237. The only effect of this option is to make the SMP-related
  1238. options available to the user for configuration.
  1239. config SMP
  1240. bool "Symmetric Multi-Processing"
  1241. depends on CPU_V6K || CPU_V7
  1242. depends on GENERIC_CLOCKEVENTS
  1243. depends on HAVE_SMP
  1244. depends on MMU
  1245. select USE_GENERIC_SMP_HELPERS
  1246. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1247. help
  1248. This enables support for systems with more than one CPU. If you have
  1249. a system with only one CPU, like most personal computers, say N. If
  1250. you have a system with more than one CPU, say Y.
  1251. If you say N here, the kernel will run on single and multiprocessor
  1252. machines, but will use only one CPU of a multiprocessor machine. If
  1253. you say Y here, the kernel will run on many, but not all, single
  1254. processor machines. On a single processor machine, the kernel will
  1255. run faster if you say N here.
  1256. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1257. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1258. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1259. If you don't know what to do here, say N.
  1260. config SMP_ON_UP
  1261. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1262. depends on EXPERIMENTAL
  1263. depends on SMP && !XIP_KERNEL
  1264. default y
  1265. help
  1266. SMP kernels contain instructions which fail on non-SMP processors.
  1267. Enabling this option allows the kernel to modify itself to make
  1268. these instructions safe. Disabling it allows about 1K of space
  1269. savings.
  1270. If you don't know what to do here, say Y.
  1271. config ARM_CPU_TOPOLOGY
  1272. bool "Support cpu topology definition"
  1273. depends on SMP && CPU_V7
  1274. default y
  1275. help
  1276. Support ARM cpu topology definition. The MPIDR register defines
  1277. affinity between processors which is then used to describe the cpu
  1278. topology of an ARM System.
  1279. config SCHED_MC
  1280. bool "Multi-core scheduler support"
  1281. depends on ARM_CPU_TOPOLOGY
  1282. help
  1283. Multi-core scheduler support improves the CPU scheduler's decision
  1284. making when dealing with multi-core CPU chips at a cost of slightly
  1285. increased overhead in some places. If unsure say N here.
  1286. config SCHED_SMT
  1287. bool "SMT scheduler support"
  1288. depends on ARM_CPU_TOPOLOGY
  1289. help
  1290. Improves the CPU scheduler's decision making when dealing with
  1291. MultiThreading at a cost of slightly increased overhead in some
  1292. places. If unsure say N here.
  1293. config HAVE_ARM_SCU
  1294. bool
  1295. help
  1296. This option enables support for the ARM system coherency unit
  1297. config ARM_ARCH_TIMER
  1298. bool "Architected timer support"
  1299. depends on CPU_V7
  1300. help
  1301. This option enables support for the ARM architected timer
  1302. config HAVE_ARM_TWD
  1303. bool
  1304. depends on SMP
  1305. help
  1306. This options enables support for the ARM timer and watchdog unit
  1307. choice
  1308. prompt "Memory split"
  1309. default VMSPLIT_3G
  1310. help
  1311. Select the desired split between kernel and user memory.
  1312. If you are not absolutely sure what you are doing, leave this
  1313. option alone!
  1314. config VMSPLIT_3G
  1315. bool "3G/1G user/kernel split"
  1316. config VMSPLIT_2G
  1317. bool "2G/2G user/kernel split"
  1318. config VMSPLIT_1G
  1319. bool "1G/3G user/kernel split"
  1320. endchoice
  1321. config PAGE_OFFSET
  1322. hex
  1323. default 0x40000000 if VMSPLIT_1G
  1324. default 0x80000000 if VMSPLIT_2G
  1325. default 0xC0000000
  1326. config NR_CPUS
  1327. int "Maximum number of CPUs (2-32)"
  1328. range 2 32
  1329. depends on SMP
  1330. default "4"
  1331. config HOTPLUG_CPU
  1332. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1333. depends on SMP && HOTPLUG && EXPERIMENTAL
  1334. help
  1335. Say Y here to experiment with turning CPUs off and on. CPUs
  1336. can be controlled through /sys/devices/system/cpu.
  1337. config LOCAL_TIMERS
  1338. bool "Use local timer interrupts"
  1339. depends on SMP
  1340. default y
  1341. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1342. help
  1343. Enable support for local timers on SMP platforms, rather then the
  1344. legacy IPI broadcast method. Local timers allows the system
  1345. accounting to be spread across the timer interval, preventing a
  1346. "thundering herd" at every timer tick.
  1347. config ARCH_NR_GPIO
  1348. int
  1349. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1350. default 355 if ARCH_U8500
  1351. default 264 if MACH_H4700
  1352. default 0
  1353. help
  1354. Maximum number of GPIOs in the system.
  1355. If unsure, leave the default value.
  1356. source kernel/Kconfig.preempt
  1357. config HZ
  1358. int
  1359. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1360. ARCH_S5PV210 || ARCH_EXYNOS4
  1361. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1362. default AT91_TIMER_HZ if ARCH_AT91
  1363. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1364. default 100
  1365. config THUMB2_KERNEL
  1366. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1367. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1368. select AEABI
  1369. select ARM_ASM_UNIFIED
  1370. select ARM_UNWIND
  1371. help
  1372. By enabling this option, the kernel will be compiled in
  1373. Thumb-2 mode. A compiler/assembler that understand the unified
  1374. ARM-Thumb syntax is needed.
  1375. If unsure, say N.
  1376. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1377. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1378. depends on THUMB2_KERNEL && MODULES
  1379. default y
  1380. help
  1381. Various binutils versions can resolve Thumb-2 branches to
  1382. locally-defined, preemptible global symbols as short-range "b.n"
  1383. branch instructions.
  1384. This is a problem, because there's no guarantee the final
  1385. destination of the symbol, or any candidate locations for a
  1386. trampoline, are within range of the branch. For this reason, the
  1387. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1388. relocation in modules at all, and it makes little sense to add
  1389. support.
  1390. The symptom is that the kernel fails with an "unsupported
  1391. relocation" error when loading some modules.
  1392. Until fixed tools are available, passing
  1393. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1394. code which hits this problem, at the cost of a bit of extra runtime
  1395. stack usage in some cases.
  1396. The problem is described in more detail at:
  1397. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1398. Only Thumb-2 kernels are affected.
  1399. Unless you are sure your tools don't have this problem, say Y.
  1400. config ARM_ASM_UNIFIED
  1401. bool
  1402. config AEABI
  1403. bool "Use the ARM EABI to compile the kernel"
  1404. help
  1405. This option allows for the kernel to be compiled using the latest
  1406. ARM ABI (aka EABI). This is only useful if you are using a user
  1407. space environment that is also compiled with EABI.
  1408. Since there are major incompatibilities between the legacy ABI and
  1409. EABI, especially with regard to structure member alignment, this
  1410. option also changes the kernel syscall calling convention to
  1411. disambiguate both ABIs and allow for backward compatibility support
  1412. (selected with CONFIG_OABI_COMPAT).
  1413. To use this you need GCC version 4.0.0 or later.
  1414. config OABI_COMPAT
  1415. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1416. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1417. default y
  1418. help
  1419. This option preserves the old syscall interface along with the
  1420. new (ARM EABI) one. It also provides a compatibility layer to
  1421. intercept syscalls that have structure arguments which layout
  1422. in memory differs between the legacy ABI and the new ARM EABI
  1423. (only for non "thumb" binaries). This option adds a tiny
  1424. overhead to all syscalls and produces a slightly larger kernel.
  1425. If you know you'll be using only pure EABI user space then you
  1426. can say N here. If this option is not selected and you attempt
  1427. to execute a legacy ABI binary then the result will be
  1428. UNPREDICTABLE (in fact it can be predicted that it won't work
  1429. at all). If in doubt say Y.
  1430. config ARCH_HAS_HOLES_MEMORYMODEL
  1431. bool
  1432. config ARCH_SPARSEMEM_ENABLE
  1433. bool
  1434. config ARCH_SPARSEMEM_DEFAULT
  1435. def_bool ARCH_SPARSEMEM_ENABLE
  1436. config ARCH_SELECT_MEMORY_MODEL
  1437. def_bool ARCH_SPARSEMEM_ENABLE
  1438. config HAVE_ARCH_PFN_VALID
  1439. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1440. config HIGHMEM
  1441. bool "High Memory Support"
  1442. depends on MMU
  1443. help
  1444. The address space of ARM processors is only 4 Gigabytes large
  1445. and it has to accommodate user address space, kernel address
  1446. space as well as some memory mapped IO. That means that, if you
  1447. have a large amount of physical memory and/or IO, not all of the
  1448. memory can be "permanently mapped" by the kernel. The physical
  1449. memory that is not permanently mapped is called "high memory".
  1450. Depending on the selected kernel/user memory split, minimum
  1451. vmalloc space and actual amount of RAM, you may not need this
  1452. option which should result in a slightly faster kernel.
  1453. If unsure, say n.
  1454. config HIGHPTE
  1455. bool "Allocate 2nd-level pagetables from highmem"
  1456. depends on HIGHMEM
  1457. config HW_PERF_EVENTS
  1458. bool "Enable hardware performance counter support for perf events"
  1459. depends on PERF_EVENTS && CPU_HAS_PMU
  1460. default y
  1461. help
  1462. Enable hardware performance counter support for perf events. If
  1463. disabled, perf events will use software events only.
  1464. source "mm/Kconfig"
  1465. config FORCE_MAX_ZONEORDER
  1466. int "Maximum zone order" if ARCH_SHMOBILE
  1467. range 11 64 if ARCH_SHMOBILE
  1468. default "9" if SA1111
  1469. default "11"
  1470. help
  1471. The kernel memory allocator divides physically contiguous memory
  1472. blocks into "zones", where each zone is a power of two number of
  1473. pages. This option selects the largest power of two that the kernel
  1474. keeps in the memory allocator. If you need to allocate very large
  1475. blocks of physically contiguous memory, then you may need to
  1476. increase this value.
  1477. This config option is actually maximum order plus one. For example,
  1478. a value of 11 means that the largest free memory block is 2^10 pages.
  1479. config LEDS
  1480. bool "Timer and CPU usage LEDs"
  1481. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1482. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1483. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1484. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1485. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1486. ARCH_AT91 || ARCH_DAVINCI || \
  1487. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1488. help
  1489. If you say Y here, the LEDs on your machine will be used
  1490. to provide useful information about your current system status.
  1491. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1492. be able to select which LEDs are active using the options below. If
  1493. you are compiling a kernel for the EBSA-110 or the LART however, the
  1494. red LED will simply flash regularly to indicate that the system is
  1495. still functional. It is safe to say Y here if you have a CATS
  1496. system, but the driver will do nothing.
  1497. config LEDS_TIMER
  1498. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1499. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1500. || MACH_OMAP_PERSEUS2
  1501. depends on LEDS
  1502. depends on !GENERIC_CLOCKEVENTS
  1503. default y if ARCH_EBSA110
  1504. help
  1505. If you say Y here, one of the system LEDs (the green one on the
  1506. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1507. will flash regularly to indicate that the system is still
  1508. operational. This is mainly useful to kernel hackers who are
  1509. debugging unstable kernels.
  1510. The LART uses the same LED for both Timer LED and CPU usage LED
  1511. functions. You may choose to use both, but the Timer LED function
  1512. will overrule the CPU usage LED.
  1513. config LEDS_CPU
  1514. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1515. !ARCH_OMAP) \
  1516. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1517. || MACH_OMAP_PERSEUS2
  1518. depends on LEDS
  1519. help
  1520. If you say Y here, the red LED will be used to give a good real
  1521. time indication of CPU usage, by lighting whenever the idle task
  1522. is not currently executing.
  1523. The LART uses the same LED for both Timer LED and CPU usage LED
  1524. functions. You may choose to use both, but the Timer LED function
  1525. will overrule the CPU usage LED.
  1526. config ALIGNMENT_TRAP
  1527. bool
  1528. depends on CPU_CP15_MMU
  1529. default y if !ARCH_EBSA110
  1530. select HAVE_PROC_CPU if PROC_FS
  1531. help
  1532. ARM processors cannot fetch/store information which is not
  1533. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1534. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1535. fetch/store instructions will be emulated in software if you say
  1536. here, which has a severe performance impact. This is necessary for
  1537. correct operation of some network protocols. With an IP-only
  1538. configuration it is safe to say N, otherwise say Y.
  1539. config UACCESS_WITH_MEMCPY
  1540. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1541. depends on MMU && EXPERIMENTAL
  1542. default y if CPU_FEROCEON
  1543. help
  1544. Implement faster copy_to_user and clear_user methods for CPU
  1545. cores where a 8-word STM instruction give significantly higher
  1546. memory write throughput than a sequence of individual 32bit stores.
  1547. A possible side effect is a slight increase in scheduling latency
  1548. between threads sharing the same address space if they invoke
  1549. such copy operations with large buffers.
  1550. However, if the CPU data cache is using a write-allocate mode,
  1551. this option is unlikely to provide any performance gain.
  1552. config SECCOMP
  1553. bool
  1554. prompt "Enable seccomp to safely compute untrusted bytecode"
  1555. ---help---
  1556. This kernel feature is useful for number crunching applications
  1557. that may need to compute untrusted bytecode during their
  1558. execution. By using pipes or other transports made available to
  1559. the process as file descriptors supporting the read/write
  1560. syscalls, it's possible to isolate those applications in
  1561. their own address space using seccomp. Once seccomp is
  1562. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1563. and the task is only allowed to execute a few safe syscalls
  1564. defined by each seccomp mode.
  1565. config CC_STACKPROTECTOR
  1566. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1567. depends on EXPERIMENTAL
  1568. help
  1569. This option turns on the -fstack-protector GCC feature. This
  1570. feature puts, at the beginning of functions, a canary value on
  1571. the stack just before the return address, and validates
  1572. the value just before actually returning. Stack based buffer
  1573. overflows (that need to overwrite this return address) now also
  1574. overwrite the canary, which gets detected and the attack is then
  1575. neutralized via a kernel panic.
  1576. This feature requires gcc version 4.2 or above.
  1577. config DEPRECATED_PARAM_STRUCT
  1578. bool "Provide old way to pass kernel parameters"
  1579. help
  1580. This was deprecated in 2001 and announced to live on for 5 years.
  1581. Some old boot loaders still use this way.
  1582. endmenu
  1583. menu "Boot options"
  1584. config USE_OF
  1585. bool "Flattened Device Tree support"
  1586. select OF
  1587. select OF_EARLY_FLATTREE
  1588. select IRQ_DOMAIN
  1589. help
  1590. Include support for flattened device tree machine descriptions.
  1591. # Compressed boot loader in ROM. Yes, we really want to ask about
  1592. # TEXT and BSS so we preserve their values in the config files.
  1593. config ZBOOT_ROM_TEXT
  1594. hex "Compressed ROM boot loader base address"
  1595. default "0"
  1596. help
  1597. The physical address at which the ROM-able zImage is to be
  1598. placed in the target. Platforms which normally make use of
  1599. ROM-able zImage formats normally set this to a suitable
  1600. value in their defconfig file.
  1601. If ZBOOT_ROM is not enabled, this has no effect.
  1602. config ZBOOT_ROM_BSS
  1603. hex "Compressed ROM boot loader BSS address"
  1604. default "0"
  1605. help
  1606. The base address of an area of read/write memory in the target
  1607. for the ROM-able zImage which must be available while the
  1608. decompressor is running. It must be large enough to hold the
  1609. entire decompressed kernel plus an additional 128 KiB.
  1610. Platforms which normally make use of ROM-able zImage formats
  1611. normally set this to a suitable value in their defconfig file.
  1612. If ZBOOT_ROM is not enabled, this has no effect.
  1613. config ZBOOT_ROM
  1614. bool "Compressed boot loader in ROM/flash"
  1615. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1616. help
  1617. Say Y here if you intend to execute your compressed kernel image
  1618. (zImage) directly from ROM or flash. If unsure, say N.
  1619. choice
  1620. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1621. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1622. default ZBOOT_ROM_NONE
  1623. help
  1624. Include experimental SD/MMC loading code in the ROM-able zImage.
  1625. With this enabled it is possible to write the ROM-able zImage
  1626. kernel image to an MMC or SD card and boot the kernel straight
  1627. from the reset vector. At reset the processor Mask ROM will load
  1628. the first part of the ROM-able zImage which in turn loads the
  1629. rest the kernel image to RAM.
  1630. config ZBOOT_ROM_NONE
  1631. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1632. help
  1633. Do not load image from SD or MMC
  1634. config ZBOOT_ROM_MMCIF
  1635. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1636. help
  1637. Load image from MMCIF hardware block.
  1638. config ZBOOT_ROM_SH_MOBILE_SDHI
  1639. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1640. help
  1641. Load image from SDHI hardware block
  1642. endchoice
  1643. config ARM_APPENDED_DTB
  1644. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1645. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1646. help
  1647. With this option, the boot code will look for a device tree binary
  1648. (DTB) appended to zImage
  1649. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1650. This is meant as a backward compatibility convenience for those
  1651. systems with a bootloader that can't be upgraded to accommodate
  1652. the documented boot protocol using a device tree.
  1653. Beware that there is very little in terms of protection against
  1654. this option being confused by leftover garbage in memory that might
  1655. look like a DTB header after a reboot if no actual DTB is appended
  1656. to zImage. Do not leave this option active in a production kernel
  1657. if you don't intend to always append a DTB. Proper passing of the
  1658. location into r2 of a bootloader provided DTB is always preferable
  1659. to this option.
  1660. config ARM_ATAG_DTB_COMPAT
  1661. bool "Supplement the appended DTB with traditional ATAG information"
  1662. depends on ARM_APPENDED_DTB
  1663. help
  1664. Some old bootloaders can't be updated to a DTB capable one, yet
  1665. they provide ATAGs with memory configuration, the ramdisk address,
  1666. the kernel cmdline string, etc. Such information is dynamically
  1667. provided by the bootloader and can't always be stored in a static
  1668. DTB. To allow a device tree enabled kernel to be used with such
  1669. bootloaders, this option allows zImage to extract the information
  1670. from the ATAG list and store it at run time into the appended DTB.
  1671. config CMDLINE
  1672. string "Default kernel command string"
  1673. default ""
  1674. help
  1675. On some architectures (EBSA110 and CATS), there is currently no way
  1676. for the boot loader to pass arguments to the kernel. For these
  1677. architectures, you should supply some command-line options at build
  1678. time by entering them here. As a minimum, you should specify the
  1679. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1680. choice
  1681. prompt "Kernel command line type" if CMDLINE != ""
  1682. default CMDLINE_FROM_BOOTLOADER
  1683. config CMDLINE_FROM_BOOTLOADER
  1684. bool "Use bootloader kernel arguments if available"
  1685. help
  1686. Uses the command-line options passed by the boot loader. If
  1687. the boot loader doesn't provide any, the default kernel command
  1688. string provided in CMDLINE will be used.
  1689. config CMDLINE_EXTEND
  1690. bool "Extend bootloader kernel arguments"
  1691. help
  1692. The command-line arguments provided by the boot loader will be
  1693. appended to the default kernel command string.
  1694. config CMDLINE_FORCE
  1695. bool "Always use the default kernel command string"
  1696. help
  1697. Always use the default kernel command string, even if the boot
  1698. loader passes other arguments to the kernel.
  1699. This is useful if you cannot or don't want to change the
  1700. command-line options your boot loader passes to the kernel.
  1701. endchoice
  1702. config XIP_KERNEL
  1703. bool "Kernel Execute-In-Place from ROM"
  1704. depends on !ZBOOT_ROM && !ARM_LPAE
  1705. help
  1706. Execute-In-Place allows the kernel to run from non-volatile storage
  1707. directly addressable by the CPU, such as NOR flash. This saves RAM
  1708. space since the text section of the kernel is not loaded from flash
  1709. to RAM. Read-write sections, such as the data section and stack,
  1710. are still copied to RAM. The XIP kernel is not compressed since
  1711. it has to run directly from flash, so it will take more space to
  1712. store it. The flash address used to link the kernel object files,
  1713. and for storing it, is configuration dependent. Therefore, if you
  1714. say Y here, you must know the proper physical address where to
  1715. store the kernel image depending on your own flash memory usage.
  1716. Also note that the make target becomes "make xipImage" rather than
  1717. "make zImage" or "make Image". The final kernel binary to put in
  1718. ROM memory will be arch/arm/boot/xipImage.
  1719. If unsure, say N.
  1720. config XIP_PHYS_ADDR
  1721. hex "XIP Kernel Physical Location"
  1722. depends on XIP_KERNEL
  1723. default "0x00080000"
  1724. help
  1725. This is the physical address in your flash memory the kernel will
  1726. be linked for and stored to. This address is dependent on your
  1727. own flash usage.
  1728. config KEXEC
  1729. bool "Kexec system call (EXPERIMENTAL)"
  1730. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1731. help
  1732. kexec is a system call that implements the ability to shutdown your
  1733. current kernel, and to start another kernel. It is like a reboot
  1734. but it is independent of the system firmware. And like a reboot
  1735. you can start any kernel with it, not just Linux.
  1736. It is an ongoing process to be certain the hardware in a machine
  1737. is properly shutdown, so do not be surprised if this code does not
  1738. initially work for you. It may help to enable device hotplugging
  1739. support.
  1740. config ATAGS_PROC
  1741. bool "Export atags in procfs"
  1742. depends on KEXEC
  1743. default y
  1744. help
  1745. Should the atags used to boot the kernel be exported in an "atags"
  1746. file in procfs. Useful with kexec.
  1747. config CRASH_DUMP
  1748. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1749. depends on EXPERIMENTAL
  1750. help
  1751. Generate crash dump after being started by kexec. This should
  1752. be normally only set in special crash dump kernels which are
  1753. loaded in the main kernel with kexec-tools into a specially
  1754. reserved region and then later executed after a crash by
  1755. kdump/kexec. The crash dump kernel must be compiled to a
  1756. memory address not used by the main kernel
  1757. For more details see Documentation/kdump/kdump.txt
  1758. config AUTO_ZRELADDR
  1759. bool "Auto calculation of the decompressed kernel image address"
  1760. depends on !ZBOOT_ROM && !ARCH_U300
  1761. help
  1762. ZRELADDR is the physical address where the decompressed kernel
  1763. image will be placed. If AUTO_ZRELADDR is selected, the address
  1764. will be determined at run-time by masking the current IP with
  1765. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1766. from start of memory.
  1767. endmenu
  1768. menu "CPU Power Management"
  1769. if ARCH_HAS_CPUFREQ
  1770. source "drivers/cpufreq/Kconfig"
  1771. config CPU_FREQ_IMX
  1772. tristate "CPUfreq driver for i.MX CPUs"
  1773. depends on ARCH_MXC && CPU_FREQ
  1774. help
  1775. This enables the CPUfreq driver for i.MX CPUs.
  1776. config CPU_FREQ_SA1100
  1777. bool
  1778. config CPU_FREQ_SA1110
  1779. bool
  1780. config CPU_FREQ_INTEGRATOR
  1781. tristate "CPUfreq driver for ARM Integrator CPUs"
  1782. depends on ARCH_INTEGRATOR && CPU_FREQ
  1783. default y
  1784. help
  1785. This enables the CPUfreq driver for ARM Integrator CPUs.
  1786. For details, take a look at <file:Documentation/cpu-freq>.
  1787. If in doubt, say Y.
  1788. config CPU_FREQ_PXA
  1789. bool
  1790. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1791. default y
  1792. select CPU_FREQ_TABLE
  1793. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1794. config CPU_FREQ_S3C
  1795. bool
  1796. help
  1797. Internal configuration node for common cpufreq on Samsung SoC
  1798. config CPU_FREQ_S3C24XX
  1799. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1800. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1801. select CPU_FREQ_S3C
  1802. help
  1803. This enables the CPUfreq driver for the Samsung S3C24XX family
  1804. of CPUs.
  1805. For details, take a look at <file:Documentation/cpu-freq>.
  1806. If in doubt, say N.
  1807. config CPU_FREQ_S3C24XX_PLL
  1808. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1809. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1810. help
  1811. Compile in support for changing the PLL frequency from the
  1812. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1813. after a frequency change, so by default it is not enabled.
  1814. This also means that the PLL tables for the selected CPU(s) will
  1815. be built which may increase the size of the kernel image.
  1816. config CPU_FREQ_S3C24XX_DEBUG
  1817. bool "Debug CPUfreq Samsung driver core"
  1818. depends on CPU_FREQ_S3C24XX
  1819. help
  1820. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1821. config CPU_FREQ_S3C24XX_IODEBUG
  1822. bool "Debug CPUfreq Samsung driver IO timing"
  1823. depends on CPU_FREQ_S3C24XX
  1824. help
  1825. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1826. config CPU_FREQ_S3C24XX_DEBUGFS
  1827. bool "Export debugfs for CPUFreq"
  1828. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1829. help
  1830. Export status information via debugfs.
  1831. endif
  1832. source "drivers/cpuidle/Kconfig"
  1833. endmenu
  1834. menu "Floating point emulation"
  1835. comment "At least one emulation must be selected"
  1836. config FPE_NWFPE
  1837. bool "NWFPE math emulation"
  1838. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1839. ---help---
  1840. Say Y to include the NWFPE floating point emulator in the kernel.
  1841. This is necessary to run most binaries. Linux does not currently
  1842. support floating point hardware so you need to say Y here even if
  1843. your machine has an FPA or floating point co-processor podule.
  1844. You may say N here if you are going to load the Acorn FPEmulator
  1845. early in the bootup.
  1846. config FPE_NWFPE_XP
  1847. bool "Support extended precision"
  1848. depends on FPE_NWFPE
  1849. help
  1850. Say Y to include 80-bit support in the kernel floating-point
  1851. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1852. Note that gcc does not generate 80-bit operations by default,
  1853. so in most cases this option only enlarges the size of the
  1854. floating point emulator without any good reason.
  1855. You almost surely want to say N here.
  1856. config FPE_FASTFPE
  1857. bool "FastFPE math emulation (EXPERIMENTAL)"
  1858. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1859. ---help---
  1860. Say Y here to include the FAST floating point emulator in the kernel.
  1861. This is an experimental much faster emulator which now also has full
  1862. precision for the mantissa. It does not support any exceptions.
  1863. It is very simple, and approximately 3-6 times faster than NWFPE.
  1864. It should be sufficient for most programs. It may be not suitable
  1865. for scientific calculations, but you have to check this for yourself.
  1866. If you do not feel you need a faster FP emulation you should better
  1867. choose NWFPE.
  1868. config VFP
  1869. bool "VFP-format floating point maths"
  1870. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1871. help
  1872. Say Y to include VFP support code in the kernel. This is needed
  1873. if your hardware includes a VFP unit.
  1874. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1875. release notes and additional status information.
  1876. Say N if your target does not have VFP hardware.
  1877. config VFPv3
  1878. bool
  1879. depends on VFP
  1880. default y if CPU_V7
  1881. config NEON
  1882. bool "Advanced SIMD (NEON) Extension support"
  1883. depends on VFPv3 && CPU_V7
  1884. help
  1885. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1886. Extension.
  1887. endmenu
  1888. menu "Userspace binary formats"
  1889. source "fs/Kconfig.binfmt"
  1890. config ARTHUR
  1891. tristate "RISC OS personality"
  1892. depends on !AEABI
  1893. help
  1894. Say Y here to include the kernel code necessary if you want to run
  1895. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1896. experimental; if this sounds frightening, say N and sleep in peace.
  1897. You can also say M here to compile this support as a module (which
  1898. will be called arthur).
  1899. endmenu
  1900. menu "Power management options"
  1901. source "kernel/power/Kconfig"
  1902. config ARCH_SUSPEND_POSSIBLE
  1903. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1904. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1905. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1906. def_bool y
  1907. config ARM_CPU_SUSPEND
  1908. def_bool PM_SLEEP
  1909. endmenu
  1910. source "net/Kconfig"
  1911. source "drivers/Kconfig"
  1912. source "fs/Kconfig"
  1913. source "arch/arm/Kconfig.debug"
  1914. source "security/Kconfig"
  1915. source "crypto/Kconfig"
  1916. source "lib/Kconfig"