radeon_cp.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #include "radeon_microcode.h"
  38. #define RADEON_FIFO_DEBUG 0
  39. static int radeon_do_cleanup_cp(struct drm_device * dev);
  40. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  41. static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  42. {
  43. u32 val;
  44. if (dev_priv->flags & RADEON_IS_AGP) {
  45. val = DRM_READ32(dev_priv->ring_rptr, off);
  46. } else {
  47. val = *(((volatile u32 *)
  48. dev_priv->ring_rptr->handle) +
  49. (off / sizeof(u32)));
  50. val = le32_to_cpu(val);
  51. }
  52. return val;
  53. }
  54. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  55. {
  56. if (dev_priv->writeback_works)
  57. return radeon_read_ring_rptr(dev_priv, 0);
  58. else
  59. return RADEON_READ(RADEON_CP_RB_RPTR);
  60. }
  61. static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  62. {
  63. if (dev_priv->flags & RADEON_IS_AGP)
  64. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  65. else
  66. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  67. (off / sizeof(u32))) = cpu_to_le32(val);
  68. }
  69. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  70. {
  71. radeon_write_ring_rptr(dev_priv, 0, val);
  72. }
  73. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  74. {
  75. if (dev_priv->writeback_works)
  76. return radeon_read_ring_rptr(dev_priv,
  77. RADEON_SCRATCHOFF(index));
  78. else
  79. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  80. }
  81. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  82. {
  83. u32 ret;
  84. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  85. ret = RADEON_READ(R520_MC_IND_DATA);
  86. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  87. return ret;
  88. }
  89. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  90. {
  91. u32 ret;
  92. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  93. ret = RADEON_READ(RS480_NB_MC_DATA);
  94. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  95. return ret;
  96. }
  97. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  98. {
  99. u32 ret;
  100. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  101. ret = RADEON_READ(RS690_MC_DATA);
  102. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  103. return ret;
  104. }
  105. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  106. {
  107. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  108. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  109. return RS690_READ_MCIND(dev_priv, addr);
  110. else
  111. return RS480_READ_MCIND(dev_priv, addr);
  112. }
  113. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  114. {
  115. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  116. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  117. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  118. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  119. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  120. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  121. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  122. else
  123. return RADEON_READ(RADEON_MC_FB_LOCATION);
  124. }
  125. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  126. {
  127. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  128. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  129. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  130. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  131. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  132. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  133. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  134. else
  135. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  136. }
  137. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  138. {
  139. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  140. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  141. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  142. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  143. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  144. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  145. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  146. else
  147. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  148. }
  149. static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  150. {
  151. u32 agp_base_hi = upper_32_bits(agp_base);
  152. u32 agp_base_lo = agp_base & 0xffffffff;
  153. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  154. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  155. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  156. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  157. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  158. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  159. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  160. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  161. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  162. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  163. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  164. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  165. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  166. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  167. } else {
  168. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  169. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  170. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  171. }
  172. }
  173. static void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  174. {
  175. u32 tmp;
  176. /* Turn on bus mastering */
  177. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  178. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  179. /* rs600/rs690/rs740 */
  180. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  181. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  182. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  183. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  184. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  185. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  186. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  187. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  188. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  189. } /* PCIE cards appears to not need this */
  190. }
  191. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  192. {
  193. drm_radeon_private_t *dev_priv = dev->dev_private;
  194. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  195. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  196. }
  197. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  198. {
  199. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  200. return RADEON_READ(RADEON_PCIE_DATA);
  201. }
  202. #if RADEON_FIFO_DEBUG
  203. static void radeon_status(drm_radeon_private_t * dev_priv)
  204. {
  205. printk("%s:\n", __func__);
  206. printk("RBBM_STATUS = 0x%08x\n",
  207. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  208. printk("CP_RB_RTPR = 0x%08x\n",
  209. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  210. printk("CP_RB_WTPR = 0x%08x\n",
  211. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  212. printk("AIC_CNTL = 0x%08x\n",
  213. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  214. printk("AIC_STAT = 0x%08x\n",
  215. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  216. printk("AIC_PT_BASE = 0x%08x\n",
  217. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  218. printk("TLB_ADDR = 0x%08x\n",
  219. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  220. printk("TLB_DATA = 0x%08x\n",
  221. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  222. }
  223. #endif
  224. /* ================================================================
  225. * Engine, FIFO control
  226. */
  227. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  228. {
  229. u32 tmp;
  230. int i;
  231. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  232. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  233. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  234. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  235. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  236. for (i = 0; i < dev_priv->usec_timeout; i++) {
  237. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  238. & RADEON_RB3D_DC_BUSY)) {
  239. return 0;
  240. }
  241. DRM_UDELAY(1);
  242. }
  243. } else {
  244. /* don't flush or purge cache here or lockup */
  245. return 0;
  246. }
  247. #if RADEON_FIFO_DEBUG
  248. DRM_ERROR("failed!\n");
  249. radeon_status(dev_priv);
  250. #endif
  251. return -EBUSY;
  252. }
  253. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  254. {
  255. int i;
  256. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  257. for (i = 0; i < dev_priv->usec_timeout; i++) {
  258. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  259. & RADEON_RBBM_FIFOCNT_MASK);
  260. if (slots >= entries)
  261. return 0;
  262. DRM_UDELAY(1);
  263. }
  264. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  265. RADEON_READ(RADEON_RBBM_STATUS),
  266. RADEON_READ(R300_VAP_CNTL_STATUS));
  267. #if RADEON_FIFO_DEBUG
  268. DRM_ERROR("failed!\n");
  269. radeon_status(dev_priv);
  270. #endif
  271. return -EBUSY;
  272. }
  273. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  274. {
  275. int i, ret;
  276. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  277. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  278. if (ret)
  279. return ret;
  280. for (i = 0; i < dev_priv->usec_timeout; i++) {
  281. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  282. & RADEON_RBBM_ACTIVE)) {
  283. radeon_do_pixcache_flush(dev_priv);
  284. return 0;
  285. }
  286. DRM_UDELAY(1);
  287. }
  288. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  289. RADEON_READ(RADEON_RBBM_STATUS),
  290. RADEON_READ(R300_VAP_CNTL_STATUS));
  291. #if RADEON_FIFO_DEBUG
  292. DRM_ERROR("failed!\n");
  293. radeon_status(dev_priv);
  294. #endif
  295. return -EBUSY;
  296. }
  297. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  298. {
  299. uint32_t gb_tile_config, gb_pipe_sel = 0;
  300. /* RS4xx/RS6xx/R4xx/R5xx */
  301. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  302. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  303. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  304. } else {
  305. /* R3xx */
  306. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  307. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  308. dev_priv->num_gb_pipes = 2;
  309. } else {
  310. /* R3Vxx */
  311. dev_priv->num_gb_pipes = 1;
  312. }
  313. }
  314. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  315. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  316. switch (dev_priv->num_gb_pipes) {
  317. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  318. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  319. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  320. default:
  321. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  322. }
  323. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  324. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  325. RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  326. }
  327. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  328. radeon_do_wait_for_idle(dev_priv);
  329. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  330. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  331. R300_DC_AUTOFLUSH_ENABLE |
  332. R300_DC_DC_DISABLE_IGNORE_PE));
  333. }
  334. /* ================================================================
  335. * CP control, initialization
  336. */
  337. /* Load the microcode for the CP */
  338. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  339. {
  340. int i;
  341. DRM_DEBUG("\n");
  342. radeon_do_wait_for_idle(dev_priv);
  343. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  344. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  345. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  346. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  347. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  348. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  349. DRM_INFO("Loading R100 Microcode\n");
  350. for (i = 0; i < 256; i++) {
  351. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  352. R100_cp_microcode[i][1]);
  353. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  354. R100_cp_microcode[i][0]);
  355. }
  356. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  357. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  358. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  359. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  360. DRM_INFO("Loading R200 Microcode\n");
  361. for (i = 0; i < 256; i++) {
  362. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  363. R200_cp_microcode[i][1]);
  364. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  365. R200_cp_microcode[i][0]);
  366. }
  367. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  368. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  369. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  370. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  371. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  372. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  373. DRM_INFO("Loading R300 Microcode\n");
  374. for (i = 0; i < 256; i++) {
  375. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  376. R300_cp_microcode[i][1]);
  377. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  378. R300_cp_microcode[i][0]);
  379. }
  380. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  381. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  382. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  383. DRM_INFO("Loading R400 Microcode\n");
  384. for (i = 0; i < 256; i++) {
  385. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  386. R420_cp_microcode[i][1]);
  387. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  388. R420_cp_microcode[i][0]);
  389. }
  390. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  391. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  392. DRM_INFO("Loading RS690/RS740 Microcode\n");
  393. for (i = 0; i < 256; i++) {
  394. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  395. RS690_cp_microcode[i][1]);
  396. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  397. RS690_cp_microcode[i][0]);
  398. }
  399. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  400. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  401. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  402. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  403. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  404. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  405. DRM_INFO("Loading R500 Microcode\n");
  406. for (i = 0; i < 256; i++) {
  407. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  408. R520_cp_microcode[i][1]);
  409. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  410. R520_cp_microcode[i][0]);
  411. }
  412. }
  413. }
  414. /* Flush any pending commands to the CP. This should only be used just
  415. * prior to a wait for idle, as it informs the engine that the command
  416. * stream is ending.
  417. */
  418. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  419. {
  420. DRM_DEBUG("\n");
  421. #if 0
  422. u32 tmp;
  423. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  424. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  425. #endif
  426. }
  427. /* Wait for the CP to go idle.
  428. */
  429. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  430. {
  431. RING_LOCALS;
  432. DRM_DEBUG("\n");
  433. BEGIN_RING(6);
  434. RADEON_PURGE_CACHE();
  435. RADEON_PURGE_ZCACHE();
  436. RADEON_WAIT_UNTIL_IDLE();
  437. ADVANCE_RING();
  438. COMMIT_RING();
  439. return radeon_do_wait_for_idle(dev_priv);
  440. }
  441. /* Start the Command Processor.
  442. */
  443. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  444. {
  445. RING_LOCALS;
  446. DRM_DEBUG("\n");
  447. radeon_do_wait_for_idle(dev_priv);
  448. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  449. dev_priv->cp_running = 1;
  450. BEGIN_RING(8);
  451. /* isync can only be written through cp on r5xx write it here */
  452. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  453. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  454. RADEON_ISYNC_ANY3D_IDLE2D |
  455. RADEON_ISYNC_WAIT_IDLEGUI |
  456. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  457. RADEON_PURGE_CACHE();
  458. RADEON_PURGE_ZCACHE();
  459. RADEON_WAIT_UNTIL_IDLE();
  460. ADVANCE_RING();
  461. COMMIT_RING();
  462. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  463. }
  464. /* Reset the Command Processor. This will not flush any pending
  465. * commands, so you must wait for the CP command stream to complete
  466. * before calling this routine.
  467. */
  468. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  469. {
  470. u32 cur_read_ptr;
  471. DRM_DEBUG("\n");
  472. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  473. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  474. SET_RING_HEAD(dev_priv, cur_read_ptr);
  475. dev_priv->ring.tail = cur_read_ptr;
  476. }
  477. /* Stop the Command Processor. This will not flush any pending
  478. * commands, so you must flush the command stream and wait for the CP
  479. * to go idle before calling this routine.
  480. */
  481. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  482. {
  483. DRM_DEBUG("\n");
  484. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  485. dev_priv->cp_running = 0;
  486. }
  487. /* Reset the engine. This will stop the CP if it is running.
  488. */
  489. static int radeon_do_engine_reset(struct drm_device * dev)
  490. {
  491. drm_radeon_private_t *dev_priv = dev->dev_private;
  492. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  493. DRM_DEBUG("\n");
  494. radeon_do_pixcache_flush(dev_priv);
  495. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  496. /* may need something similar for newer chips */
  497. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  498. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  499. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  500. RADEON_FORCEON_MCLKA |
  501. RADEON_FORCEON_MCLKB |
  502. RADEON_FORCEON_YCLKA |
  503. RADEON_FORCEON_YCLKB |
  504. RADEON_FORCEON_MC |
  505. RADEON_FORCEON_AIC));
  506. }
  507. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  508. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  509. RADEON_SOFT_RESET_CP |
  510. RADEON_SOFT_RESET_HI |
  511. RADEON_SOFT_RESET_SE |
  512. RADEON_SOFT_RESET_RE |
  513. RADEON_SOFT_RESET_PP |
  514. RADEON_SOFT_RESET_E2 |
  515. RADEON_SOFT_RESET_RB));
  516. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  517. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  518. ~(RADEON_SOFT_RESET_CP |
  519. RADEON_SOFT_RESET_HI |
  520. RADEON_SOFT_RESET_SE |
  521. RADEON_SOFT_RESET_RE |
  522. RADEON_SOFT_RESET_PP |
  523. RADEON_SOFT_RESET_E2 |
  524. RADEON_SOFT_RESET_RB)));
  525. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  526. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  527. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  528. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  529. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  530. }
  531. /* setup the raster pipes */
  532. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  533. radeon_init_pipes(dev_priv);
  534. /* Reset the CP ring */
  535. radeon_do_cp_reset(dev_priv);
  536. /* The CP is no longer running after an engine reset */
  537. dev_priv->cp_running = 0;
  538. /* Reset any pending vertex, indirect buffers */
  539. radeon_freelist_reset(dev);
  540. return 0;
  541. }
  542. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  543. drm_radeon_private_t *dev_priv,
  544. struct drm_file *file_priv)
  545. {
  546. struct drm_radeon_master_private *master_priv;
  547. u32 ring_start, cur_read_ptr;
  548. /* Initialize the memory controller. With new memory map, the fb location
  549. * is not changed, it should have been properly initialized already. Part
  550. * of the problem is that the code below is bogus, assuming the GART is
  551. * always appended to the fb which is not necessarily the case
  552. */
  553. if (!dev_priv->new_memmap)
  554. radeon_write_fb_location(dev_priv,
  555. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  556. | (dev_priv->fb_location >> 16));
  557. #if __OS_HAS_AGP
  558. if (dev_priv->flags & RADEON_IS_AGP) {
  559. radeon_write_agp_base(dev_priv, dev->agp->base);
  560. radeon_write_agp_location(dev_priv,
  561. (((dev_priv->gart_vm_start - 1 +
  562. dev_priv->gart_size) & 0xffff0000) |
  563. (dev_priv->gart_vm_start >> 16)));
  564. ring_start = (dev_priv->cp_ring->offset
  565. - dev->agp->base
  566. + dev_priv->gart_vm_start);
  567. } else
  568. #endif
  569. ring_start = (dev_priv->cp_ring->offset
  570. - (unsigned long)dev->sg->virtual
  571. + dev_priv->gart_vm_start);
  572. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  573. /* Set the write pointer delay */
  574. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  575. /* Initialize the ring buffer's read and write pointers */
  576. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  577. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  578. SET_RING_HEAD(dev_priv, cur_read_ptr);
  579. dev_priv->ring.tail = cur_read_ptr;
  580. #if __OS_HAS_AGP
  581. if (dev_priv->flags & RADEON_IS_AGP) {
  582. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  583. dev_priv->ring_rptr->offset
  584. - dev->agp->base + dev_priv->gart_vm_start);
  585. } else
  586. #endif
  587. {
  588. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  589. dev_priv->ring_rptr->offset
  590. - ((unsigned long) dev->sg->virtual)
  591. + dev_priv->gart_vm_start);
  592. }
  593. /* Set ring buffer size */
  594. #ifdef __BIG_ENDIAN
  595. RADEON_WRITE(RADEON_CP_RB_CNTL,
  596. RADEON_BUF_SWAP_32BIT |
  597. (dev_priv->ring.fetch_size_l2ow << 18) |
  598. (dev_priv->ring.rptr_update_l2qw << 8) |
  599. dev_priv->ring.size_l2qw);
  600. #else
  601. RADEON_WRITE(RADEON_CP_RB_CNTL,
  602. (dev_priv->ring.fetch_size_l2ow << 18) |
  603. (dev_priv->ring.rptr_update_l2qw << 8) |
  604. dev_priv->ring.size_l2qw);
  605. #endif
  606. /* Initialize the scratch register pointer. This will cause
  607. * the scratch register values to be written out to memory
  608. * whenever they are updated.
  609. *
  610. * We simply put this behind the ring read pointer, this works
  611. * with PCI GART as well as (whatever kind of) AGP GART
  612. */
  613. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  614. + RADEON_SCRATCH_REG_OFFSET);
  615. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  616. radeon_enable_bm(dev_priv);
  617. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  618. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  619. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  620. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  621. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  622. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  623. /* reset sarea copies of these */
  624. master_priv = file_priv->master->driver_priv;
  625. if (master_priv->sarea_priv) {
  626. master_priv->sarea_priv->last_frame = 0;
  627. master_priv->sarea_priv->last_dispatch = 0;
  628. master_priv->sarea_priv->last_clear = 0;
  629. }
  630. radeon_do_wait_for_idle(dev_priv);
  631. /* Sync everything up */
  632. RADEON_WRITE(RADEON_ISYNC_CNTL,
  633. (RADEON_ISYNC_ANY2D_IDLE3D |
  634. RADEON_ISYNC_ANY3D_IDLE2D |
  635. RADEON_ISYNC_WAIT_IDLEGUI |
  636. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  637. }
  638. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  639. {
  640. u32 tmp;
  641. /* Start with assuming that writeback doesn't work */
  642. dev_priv->writeback_works = 0;
  643. /* Writeback doesn't seem to work everywhere, test it here and possibly
  644. * enable it if it appears to work
  645. */
  646. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  647. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  648. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  649. u32 val;
  650. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  651. if (val == 0xdeadbeef)
  652. break;
  653. DRM_UDELAY(1);
  654. }
  655. if (tmp < dev_priv->usec_timeout) {
  656. dev_priv->writeback_works = 1;
  657. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  658. } else {
  659. dev_priv->writeback_works = 0;
  660. DRM_INFO("writeback test failed\n");
  661. }
  662. if (radeon_no_wb == 1) {
  663. dev_priv->writeback_works = 0;
  664. DRM_INFO("writeback forced off\n");
  665. }
  666. if (!dev_priv->writeback_works) {
  667. /* Disable writeback to avoid unnecessary bus master transfer */
  668. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  669. RADEON_RB_NO_UPDATE);
  670. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  671. }
  672. }
  673. /* Enable or disable IGP GART on the chip */
  674. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  675. {
  676. u32 temp;
  677. if (on) {
  678. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  679. dev_priv->gart_vm_start,
  680. (long)dev_priv->gart_info.bus_addr,
  681. dev_priv->gart_size);
  682. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  683. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  684. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  685. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  686. RS690_BLOCK_GFX_D3_EN));
  687. else
  688. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  689. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  690. RS480_VA_SIZE_32MB));
  691. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  692. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  693. RS480_TLB_ENABLE |
  694. RS480_GTW_LAC_EN |
  695. RS480_1LEVEL_GART));
  696. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  697. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  698. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  699. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  700. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  701. RS480_REQ_TYPE_SNOOP_DIS));
  702. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  703. dev_priv->gart_size = 32*1024*1024;
  704. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  705. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  706. radeon_write_agp_location(dev_priv, temp);
  707. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  708. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  709. RS480_VA_SIZE_32MB));
  710. do {
  711. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  712. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  713. break;
  714. DRM_UDELAY(1);
  715. } while (1);
  716. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  717. RS480_GART_CACHE_INVALIDATE);
  718. do {
  719. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  720. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  721. break;
  722. DRM_UDELAY(1);
  723. } while (1);
  724. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  725. } else {
  726. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  727. }
  728. }
  729. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  730. {
  731. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  732. if (on) {
  733. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  734. dev_priv->gart_vm_start,
  735. (long)dev_priv->gart_info.bus_addr,
  736. dev_priv->gart_size);
  737. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  738. dev_priv->gart_vm_start);
  739. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  740. dev_priv->gart_info.bus_addr);
  741. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  742. dev_priv->gart_vm_start);
  743. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  744. dev_priv->gart_vm_start +
  745. dev_priv->gart_size - 1);
  746. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  747. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  748. RADEON_PCIE_TX_GART_EN);
  749. } else {
  750. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  751. tmp & ~RADEON_PCIE_TX_GART_EN);
  752. }
  753. }
  754. /* Enable or disable PCI GART on the chip */
  755. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  756. {
  757. u32 tmp;
  758. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  759. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  760. (dev_priv->flags & RADEON_IS_IGPGART)) {
  761. radeon_set_igpgart(dev_priv, on);
  762. return;
  763. }
  764. if (dev_priv->flags & RADEON_IS_PCIE) {
  765. radeon_set_pciegart(dev_priv, on);
  766. return;
  767. }
  768. tmp = RADEON_READ(RADEON_AIC_CNTL);
  769. if (on) {
  770. RADEON_WRITE(RADEON_AIC_CNTL,
  771. tmp | RADEON_PCIGART_TRANSLATE_EN);
  772. /* set PCI GART page-table base address
  773. */
  774. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  775. /* set address range for PCI address translate
  776. */
  777. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  778. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  779. + dev_priv->gart_size - 1);
  780. /* Turn off AGP aperture -- is this required for PCI GART?
  781. */
  782. radeon_write_agp_location(dev_priv, 0xffffffc0);
  783. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  784. } else {
  785. RADEON_WRITE(RADEON_AIC_CNTL,
  786. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  787. }
  788. }
  789. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  790. {
  791. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  792. struct radeon_virt_surface *vp;
  793. int i;
  794. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  795. if (!dev_priv->virt_surfaces[i].file_priv ||
  796. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  797. break;
  798. }
  799. if (i >= 2 * RADEON_MAX_SURFACES)
  800. return -ENOMEM;
  801. vp = &dev_priv->virt_surfaces[i];
  802. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  803. struct radeon_surface *sp = &dev_priv->surfaces[i];
  804. if (sp->refcount)
  805. continue;
  806. vp->surface_index = i;
  807. vp->lower = gart_info->bus_addr;
  808. vp->upper = vp->lower + gart_info->table_size;
  809. vp->flags = 0;
  810. vp->file_priv = PCIGART_FILE_PRIV;
  811. sp->refcount = 1;
  812. sp->lower = vp->lower;
  813. sp->upper = vp->upper;
  814. sp->flags = 0;
  815. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  816. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  817. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  818. return 0;
  819. }
  820. return -ENOMEM;
  821. }
  822. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  823. struct drm_file *file_priv)
  824. {
  825. drm_radeon_private_t *dev_priv = dev->dev_private;
  826. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  827. DRM_DEBUG("\n");
  828. /* if we require new memory map but we don't have it fail */
  829. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  830. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  831. radeon_do_cleanup_cp(dev);
  832. return -EINVAL;
  833. }
  834. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  835. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  836. dev_priv->flags &= ~RADEON_IS_AGP;
  837. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  838. && !init->is_pci) {
  839. DRM_DEBUG("Restoring AGP flag\n");
  840. dev_priv->flags |= RADEON_IS_AGP;
  841. }
  842. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  843. DRM_ERROR("PCI GART memory not allocated!\n");
  844. radeon_do_cleanup_cp(dev);
  845. return -EINVAL;
  846. }
  847. dev_priv->usec_timeout = init->usec_timeout;
  848. if (dev_priv->usec_timeout < 1 ||
  849. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  850. DRM_DEBUG("TIMEOUT problem!\n");
  851. radeon_do_cleanup_cp(dev);
  852. return -EINVAL;
  853. }
  854. /* Enable vblank on CRTC1 for older X servers
  855. */
  856. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  857. switch(init->func) {
  858. case RADEON_INIT_R200_CP:
  859. dev_priv->microcode_version = UCODE_R200;
  860. break;
  861. case RADEON_INIT_R300_CP:
  862. dev_priv->microcode_version = UCODE_R300;
  863. break;
  864. default:
  865. dev_priv->microcode_version = UCODE_R100;
  866. }
  867. dev_priv->do_boxes = 0;
  868. dev_priv->cp_mode = init->cp_mode;
  869. /* We don't support anything other than bus-mastering ring mode,
  870. * but the ring can be in either AGP or PCI space for the ring
  871. * read pointer.
  872. */
  873. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  874. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  875. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  876. radeon_do_cleanup_cp(dev);
  877. return -EINVAL;
  878. }
  879. switch (init->fb_bpp) {
  880. case 16:
  881. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  882. break;
  883. case 32:
  884. default:
  885. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  886. break;
  887. }
  888. dev_priv->front_offset = init->front_offset;
  889. dev_priv->front_pitch = init->front_pitch;
  890. dev_priv->back_offset = init->back_offset;
  891. dev_priv->back_pitch = init->back_pitch;
  892. switch (init->depth_bpp) {
  893. case 16:
  894. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  895. break;
  896. case 32:
  897. default:
  898. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  899. break;
  900. }
  901. dev_priv->depth_offset = init->depth_offset;
  902. dev_priv->depth_pitch = init->depth_pitch;
  903. /* Hardware state for depth clears. Remove this if/when we no
  904. * longer clear the depth buffer with a 3D rectangle. Hard-code
  905. * all values to prevent unwanted 3D state from slipping through
  906. * and screwing with the clear operation.
  907. */
  908. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  909. (dev_priv->color_fmt << 10) |
  910. (dev_priv->microcode_version ==
  911. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  912. dev_priv->depth_clear.rb3d_zstencilcntl =
  913. (dev_priv->depth_fmt |
  914. RADEON_Z_TEST_ALWAYS |
  915. RADEON_STENCIL_TEST_ALWAYS |
  916. RADEON_STENCIL_S_FAIL_REPLACE |
  917. RADEON_STENCIL_ZPASS_REPLACE |
  918. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  919. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  920. RADEON_BFACE_SOLID |
  921. RADEON_FFACE_SOLID |
  922. RADEON_FLAT_SHADE_VTX_LAST |
  923. RADEON_DIFFUSE_SHADE_FLAT |
  924. RADEON_ALPHA_SHADE_FLAT |
  925. RADEON_SPECULAR_SHADE_FLAT |
  926. RADEON_FOG_SHADE_FLAT |
  927. RADEON_VTX_PIX_CENTER_OGL |
  928. RADEON_ROUND_MODE_TRUNC |
  929. RADEON_ROUND_PREC_8TH_PIX);
  930. dev_priv->ring_offset = init->ring_offset;
  931. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  932. dev_priv->buffers_offset = init->buffers_offset;
  933. dev_priv->gart_textures_offset = init->gart_textures_offset;
  934. master_priv->sarea = drm_getsarea(dev);
  935. if (!master_priv->sarea) {
  936. DRM_ERROR("could not find sarea!\n");
  937. radeon_do_cleanup_cp(dev);
  938. return -EINVAL;
  939. }
  940. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  941. if (!dev_priv->cp_ring) {
  942. DRM_ERROR("could not find cp ring region!\n");
  943. radeon_do_cleanup_cp(dev);
  944. return -EINVAL;
  945. }
  946. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  947. if (!dev_priv->ring_rptr) {
  948. DRM_ERROR("could not find ring read pointer!\n");
  949. radeon_do_cleanup_cp(dev);
  950. return -EINVAL;
  951. }
  952. dev->agp_buffer_token = init->buffers_offset;
  953. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  954. if (!dev->agp_buffer_map) {
  955. DRM_ERROR("could not find dma buffer region!\n");
  956. radeon_do_cleanup_cp(dev);
  957. return -EINVAL;
  958. }
  959. if (init->gart_textures_offset) {
  960. dev_priv->gart_textures =
  961. drm_core_findmap(dev, init->gart_textures_offset);
  962. if (!dev_priv->gart_textures) {
  963. DRM_ERROR("could not find GART texture region!\n");
  964. radeon_do_cleanup_cp(dev);
  965. return -EINVAL;
  966. }
  967. }
  968. #if __OS_HAS_AGP
  969. if (dev_priv->flags & RADEON_IS_AGP) {
  970. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  971. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  972. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  973. if (!dev_priv->cp_ring->handle ||
  974. !dev_priv->ring_rptr->handle ||
  975. !dev->agp_buffer_map->handle) {
  976. DRM_ERROR("could not find ioremap agp regions!\n");
  977. radeon_do_cleanup_cp(dev);
  978. return -EINVAL;
  979. }
  980. } else
  981. #endif
  982. {
  983. dev_priv->cp_ring->handle =
  984. (void *)(unsigned long)dev_priv->cp_ring->offset;
  985. dev_priv->ring_rptr->handle =
  986. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  987. dev->agp_buffer_map->handle =
  988. (void *)(unsigned long)dev->agp_buffer_map->offset;
  989. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  990. dev_priv->cp_ring->handle);
  991. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  992. dev_priv->ring_rptr->handle);
  993. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  994. dev->agp_buffer_map->handle);
  995. }
  996. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  997. dev_priv->fb_size =
  998. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  999. - dev_priv->fb_location;
  1000. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1001. ((dev_priv->front_offset
  1002. + dev_priv->fb_location) >> 10));
  1003. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1004. ((dev_priv->back_offset
  1005. + dev_priv->fb_location) >> 10));
  1006. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1007. ((dev_priv->depth_offset
  1008. + dev_priv->fb_location) >> 10));
  1009. dev_priv->gart_size = init->gart_size;
  1010. /* New let's set the memory map ... */
  1011. if (dev_priv->new_memmap) {
  1012. u32 base = 0;
  1013. DRM_INFO("Setting GART location based on new memory map\n");
  1014. /* If using AGP, try to locate the AGP aperture at the same
  1015. * location in the card and on the bus, though we have to
  1016. * align it down.
  1017. */
  1018. #if __OS_HAS_AGP
  1019. if (dev_priv->flags & RADEON_IS_AGP) {
  1020. base = dev->agp->base;
  1021. /* Check if valid */
  1022. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1023. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1024. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1025. dev->agp->base);
  1026. base = 0;
  1027. }
  1028. }
  1029. #endif
  1030. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1031. if (base == 0) {
  1032. base = dev_priv->fb_location + dev_priv->fb_size;
  1033. if (base < dev_priv->fb_location ||
  1034. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1035. base = dev_priv->fb_location
  1036. - dev_priv->gart_size;
  1037. }
  1038. dev_priv->gart_vm_start = base & 0xffc00000u;
  1039. if (dev_priv->gart_vm_start != base)
  1040. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1041. base, dev_priv->gart_vm_start);
  1042. } else {
  1043. DRM_INFO("Setting GART location based on old memory map\n");
  1044. dev_priv->gart_vm_start = dev_priv->fb_location +
  1045. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1046. }
  1047. #if __OS_HAS_AGP
  1048. if (dev_priv->flags & RADEON_IS_AGP)
  1049. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1050. - dev->agp->base
  1051. + dev_priv->gart_vm_start);
  1052. else
  1053. #endif
  1054. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1055. - (unsigned long)dev->sg->virtual
  1056. + dev_priv->gart_vm_start);
  1057. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1058. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1059. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1060. dev_priv->gart_buffers_offset);
  1061. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1062. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1063. + init->ring_size / sizeof(u32));
  1064. dev_priv->ring.size = init->ring_size;
  1065. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1066. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1067. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1068. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1069. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1070. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1071. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1072. #if __OS_HAS_AGP
  1073. if (dev_priv->flags & RADEON_IS_AGP) {
  1074. /* Turn off PCI GART */
  1075. radeon_set_pcigart(dev_priv, 0);
  1076. } else
  1077. #endif
  1078. {
  1079. u32 sctrl;
  1080. int ret;
  1081. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1082. /* if we have an offset set from userspace */
  1083. if (dev_priv->pcigart_offset_set) {
  1084. dev_priv->gart_info.bus_addr =
  1085. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1086. dev_priv->gart_info.mapping.offset =
  1087. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1088. dev_priv->gart_info.mapping.size =
  1089. dev_priv->gart_info.table_size;
  1090. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1091. dev_priv->gart_info.addr =
  1092. dev_priv->gart_info.mapping.handle;
  1093. if (dev_priv->flags & RADEON_IS_PCIE)
  1094. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1095. else
  1096. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1097. dev_priv->gart_info.gart_table_location =
  1098. DRM_ATI_GART_FB;
  1099. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1100. dev_priv->gart_info.addr,
  1101. dev_priv->pcigart_offset);
  1102. } else {
  1103. if (dev_priv->flags & RADEON_IS_IGPGART)
  1104. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1105. else
  1106. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1107. dev_priv->gart_info.gart_table_location =
  1108. DRM_ATI_GART_MAIN;
  1109. dev_priv->gart_info.addr = NULL;
  1110. dev_priv->gart_info.bus_addr = 0;
  1111. if (dev_priv->flags & RADEON_IS_PCIE) {
  1112. DRM_ERROR
  1113. ("Cannot use PCI Express without GART in FB memory\n");
  1114. radeon_do_cleanup_cp(dev);
  1115. return -EINVAL;
  1116. }
  1117. }
  1118. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1119. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1120. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1121. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1122. if (!ret) {
  1123. DRM_ERROR("failed to init PCI GART!\n");
  1124. radeon_do_cleanup_cp(dev);
  1125. return -ENOMEM;
  1126. }
  1127. ret = radeon_setup_pcigart_surface(dev_priv);
  1128. if (ret) {
  1129. DRM_ERROR("failed to setup GART surface!\n");
  1130. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1131. radeon_do_cleanup_cp(dev);
  1132. return ret;
  1133. }
  1134. /* Turn on PCI GART */
  1135. radeon_set_pcigart(dev_priv, 1);
  1136. }
  1137. radeon_cp_load_microcode(dev_priv);
  1138. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1139. dev_priv->last_buf = 0;
  1140. radeon_do_engine_reset(dev);
  1141. radeon_test_writeback(dev_priv);
  1142. return 0;
  1143. }
  1144. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1145. {
  1146. drm_radeon_private_t *dev_priv = dev->dev_private;
  1147. DRM_DEBUG("\n");
  1148. /* Make sure interrupts are disabled here because the uninstall ioctl
  1149. * may not have been called from userspace and after dev_private
  1150. * is freed, it's too late.
  1151. */
  1152. if (dev->irq_enabled)
  1153. drm_irq_uninstall(dev);
  1154. #if __OS_HAS_AGP
  1155. if (dev_priv->flags & RADEON_IS_AGP) {
  1156. if (dev_priv->cp_ring != NULL) {
  1157. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1158. dev_priv->cp_ring = NULL;
  1159. }
  1160. if (dev_priv->ring_rptr != NULL) {
  1161. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1162. dev_priv->ring_rptr = NULL;
  1163. }
  1164. if (dev->agp_buffer_map != NULL) {
  1165. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1166. dev->agp_buffer_map = NULL;
  1167. }
  1168. } else
  1169. #endif
  1170. {
  1171. if (dev_priv->gart_info.bus_addr) {
  1172. /* Turn off PCI GART */
  1173. radeon_set_pcigart(dev_priv, 0);
  1174. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1175. DRM_ERROR("failed to cleanup PCI GART!\n");
  1176. }
  1177. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1178. {
  1179. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1180. dev_priv->gart_info.addr = 0;
  1181. }
  1182. }
  1183. /* only clear to the start of flags */
  1184. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1185. return 0;
  1186. }
  1187. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1188. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1189. * here we make sure that all Radeon hardware initialisation is re-done without
  1190. * affecting running applications.
  1191. *
  1192. * Charl P. Botha <http://cpbotha.net>
  1193. */
  1194. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1195. {
  1196. drm_radeon_private_t *dev_priv = dev->dev_private;
  1197. if (!dev_priv) {
  1198. DRM_ERROR("Called with no initialization\n");
  1199. return -EINVAL;
  1200. }
  1201. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1202. #if __OS_HAS_AGP
  1203. if (dev_priv->flags & RADEON_IS_AGP) {
  1204. /* Turn off PCI GART */
  1205. radeon_set_pcigart(dev_priv, 0);
  1206. } else
  1207. #endif
  1208. {
  1209. /* Turn on PCI GART */
  1210. radeon_set_pcigart(dev_priv, 1);
  1211. }
  1212. radeon_cp_load_microcode(dev_priv);
  1213. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1214. radeon_do_engine_reset(dev);
  1215. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1216. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1217. return 0;
  1218. }
  1219. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1220. {
  1221. drm_radeon_init_t *init = data;
  1222. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1223. if (init->func == RADEON_INIT_R300_CP)
  1224. r300_init_reg_flags(dev);
  1225. switch (init->func) {
  1226. case RADEON_INIT_CP:
  1227. case RADEON_INIT_R200_CP:
  1228. case RADEON_INIT_R300_CP:
  1229. return radeon_do_init_cp(dev, init, file_priv);
  1230. case RADEON_CLEANUP_CP:
  1231. return radeon_do_cleanup_cp(dev);
  1232. }
  1233. return -EINVAL;
  1234. }
  1235. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1236. {
  1237. drm_radeon_private_t *dev_priv = dev->dev_private;
  1238. DRM_DEBUG("\n");
  1239. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1240. if (dev_priv->cp_running) {
  1241. DRM_DEBUG("while CP running\n");
  1242. return 0;
  1243. }
  1244. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1245. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1246. dev_priv->cp_mode);
  1247. return 0;
  1248. }
  1249. radeon_do_cp_start(dev_priv);
  1250. return 0;
  1251. }
  1252. /* Stop the CP. The engine must have been idled before calling this
  1253. * routine.
  1254. */
  1255. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1256. {
  1257. drm_radeon_private_t *dev_priv = dev->dev_private;
  1258. drm_radeon_cp_stop_t *stop = data;
  1259. int ret;
  1260. DRM_DEBUG("\n");
  1261. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1262. if (!dev_priv->cp_running)
  1263. return 0;
  1264. /* Flush any pending CP commands. This ensures any outstanding
  1265. * commands are exectuted by the engine before we turn it off.
  1266. */
  1267. if (stop->flush) {
  1268. radeon_do_cp_flush(dev_priv);
  1269. }
  1270. /* If we fail to make the engine go idle, we return an error
  1271. * code so that the DRM ioctl wrapper can try again.
  1272. */
  1273. if (stop->idle) {
  1274. ret = radeon_do_cp_idle(dev_priv);
  1275. if (ret)
  1276. return ret;
  1277. }
  1278. /* Finally, we can turn off the CP. If the engine isn't idle,
  1279. * we will get some dropped triangles as they won't be fully
  1280. * rendered before the CP is shut down.
  1281. */
  1282. radeon_do_cp_stop(dev_priv);
  1283. /* Reset the engine */
  1284. radeon_do_engine_reset(dev);
  1285. return 0;
  1286. }
  1287. void radeon_do_release(struct drm_device * dev)
  1288. {
  1289. drm_radeon_private_t *dev_priv = dev->dev_private;
  1290. int i, ret;
  1291. if (dev_priv) {
  1292. if (dev_priv->cp_running) {
  1293. /* Stop the cp */
  1294. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1295. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1296. #ifdef __linux__
  1297. schedule();
  1298. #else
  1299. tsleep(&ret, PZERO, "rdnrel", 1);
  1300. #endif
  1301. }
  1302. radeon_do_cp_stop(dev_priv);
  1303. radeon_do_engine_reset(dev);
  1304. }
  1305. /* Disable *all* interrupts */
  1306. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1307. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1308. if (dev_priv->mmio) { /* remove all surfaces */
  1309. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1310. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1311. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1312. 16 * i, 0);
  1313. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1314. 16 * i, 0);
  1315. }
  1316. }
  1317. /* Free memory heap structures */
  1318. radeon_mem_takedown(&(dev_priv->gart_heap));
  1319. radeon_mem_takedown(&(dev_priv->fb_heap));
  1320. /* deallocate kernel resources */
  1321. radeon_do_cleanup_cp(dev);
  1322. }
  1323. }
  1324. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1325. */
  1326. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1327. {
  1328. drm_radeon_private_t *dev_priv = dev->dev_private;
  1329. DRM_DEBUG("\n");
  1330. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1331. if (!dev_priv) {
  1332. DRM_DEBUG("called before init done\n");
  1333. return -EINVAL;
  1334. }
  1335. radeon_do_cp_reset(dev_priv);
  1336. /* The CP is no longer running after an engine reset */
  1337. dev_priv->cp_running = 0;
  1338. return 0;
  1339. }
  1340. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1341. {
  1342. drm_radeon_private_t *dev_priv = dev->dev_private;
  1343. DRM_DEBUG("\n");
  1344. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1345. return radeon_do_cp_idle(dev_priv);
  1346. }
  1347. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1348. */
  1349. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1350. {
  1351. return radeon_do_resume_cp(dev, file_priv);
  1352. }
  1353. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1354. {
  1355. DRM_DEBUG("\n");
  1356. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1357. return radeon_do_engine_reset(dev);
  1358. }
  1359. /* ================================================================
  1360. * Fullscreen mode
  1361. */
  1362. /* KW: Deprecated to say the least:
  1363. */
  1364. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1365. {
  1366. return 0;
  1367. }
  1368. /* ================================================================
  1369. * Freelist management
  1370. */
  1371. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1372. * bufs until freelist code is used. Note this hides a problem with
  1373. * the scratch register * (used to keep track of last buffer
  1374. * completed) being written to before * the last buffer has actually
  1375. * completed rendering.
  1376. *
  1377. * KW: It's also a good way to find free buffers quickly.
  1378. *
  1379. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1380. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1381. * we essentially have to do this, else old clients will break.
  1382. *
  1383. * However, it does leave open a potential deadlock where all the
  1384. * buffers are held by other clients, which can't release them because
  1385. * they can't get the lock.
  1386. */
  1387. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1388. {
  1389. struct drm_device_dma *dma = dev->dma;
  1390. drm_radeon_private_t *dev_priv = dev->dev_private;
  1391. drm_radeon_buf_priv_t *buf_priv;
  1392. struct drm_buf *buf;
  1393. int i, t;
  1394. int start;
  1395. if (++dev_priv->last_buf >= dma->buf_count)
  1396. dev_priv->last_buf = 0;
  1397. start = dev_priv->last_buf;
  1398. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1399. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1400. DRM_DEBUG("done_age = %d\n", done_age);
  1401. for (i = start; i < dma->buf_count; i++) {
  1402. buf = dma->buflist[i];
  1403. buf_priv = buf->dev_private;
  1404. if (buf->file_priv == NULL || (buf->pending &&
  1405. buf_priv->age <=
  1406. done_age)) {
  1407. dev_priv->stats.requested_bufs++;
  1408. buf->pending = 0;
  1409. return buf;
  1410. }
  1411. start = 0;
  1412. }
  1413. if (t) {
  1414. DRM_UDELAY(1);
  1415. dev_priv->stats.freelist_loops++;
  1416. }
  1417. }
  1418. DRM_DEBUG("returning NULL!\n");
  1419. return NULL;
  1420. }
  1421. #if 0
  1422. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1423. {
  1424. struct drm_device_dma *dma = dev->dma;
  1425. drm_radeon_private_t *dev_priv = dev->dev_private;
  1426. drm_radeon_buf_priv_t *buf_priv;
  1427. struct drm_buf *buf;
  1428. int i, t;
  1429. int start;
  1430. u32 done_age;
  1431. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1432. if (++dev_priv->last_buf >= dma->buf_count)
  1433. dev_priv->last_buf = 0;
  1434. start = dev_priv->last_buf;
  1435. dev_priv->stats.freelist_loops++;
  1436. for (t = 0; t < 2; t++) {
  1437. for (i = start; i < dma->buf_count; i++) {
  1438. buf = dma->buflist[i];
  1439. buf_priv = buf->dev_private;
  1440. if (buf->file_priv == 0 || (buf->pending &&
  1441. buf_priv->age <=
  1442. done_age)) {
  1443. dev_priv->stats.requested_bufs++;
  1444. buf->pending = 0;
  1445. return buf;
  1446. }
  1447. }
  1448. start = 0;
  1449. }
  1450. return NULL;
  1451. }
  1452. #endif
  1453. void radeon_freelist_reset(struct drm_device * dev)
  1454. {
  1455. struct drm_device_dma *dma = dev->dma;
  1456. drm_radeon_private_t *dev_priv = dev->dev_private;
  1457. int i;
  1458. dev_priv->last_buf = 0;
  1459. for (i = 0; i < dma->buf_count; i++) {
  1460. struct drm_buf *buf = dma->buflist[i];
  1461. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1462. buf_priv->age = 0;
  1463. }
  1464. }
  1465. /* ================================================================
  1466. * CP command submission
  1467. */
  1468. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1469. {
  1470. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1471. int i;
  1472. u32 last_head = GET_RING_HEAD(dev_priv);
  1473. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1474. u32 head = GET_RING_HEAD(dev_priv);
  1475. ring->space = (head - ring->tail) * sizeof(u32);
  1476. if (ring->space <= 0)
  1477. ring->space += ring->size;
  1478. if (ring->space > n)
  1479. return 0;
  1480. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1481. if (head != last_head)
  1482. i = 0;
  1483. last_head = head;
  1484. DRM_UDELAY(1);
  1485. }
  1486. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1487. #if RADEON_FIFO_DEBUG
  1488. radeon_status(dev_priv);
  1489. DRM_ERROR("failed!\n");
  1490. #endif
  1491. return -EBUSY;
  1492. }
  1493. static int radeon_cp_get_buffers(struct drm_device *dev,
  1494. struct drm_file *file_priv,
  1495. struct drm_dma * d)
  1496. {
  1497. int i;
  1498. struct drm_buf *buf;
  1499. for (i = d->granted_count; i < d->request_count; i++) {
  1500. buf = radeon_freelist_get(dev);
  1501. if (!buf)
  1502. return -EBUSY; /* NOTE: broken client */
  1503. buf->file_priv = file_priv;
  1504. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1505. sizeof(buf->idx)))
  1506. return -EFAULT;
  1507. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1508. sizeof(buf->total)))
  1509. return -EFAULT;
  1510. d->granted_count++;
  1511. }
  1512. return 0;
  1513. }
  1514. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1515. {
  1516. struct drm_device_dma *dma = dev->dma;
  1517. int ret = 0;
  1518. struct drm_dma *d = data;
  1519. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1520. /* Please don't send us buffers.
  1521. */
  1522. if (d->send_count != 0) {
  1523. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1524. DRM_CURRENTPID, d->send_count);
  1525. return -EINVAL;
  1526. }
  1527. /* We'll send you buffers.
  1528. */
  1529. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1530. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1531. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1532. return -EINVAL;
  1533. }
  1534. d->granted_count = 0;
  1535. if (d->request_count) {
  1536. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1537. }
  1538. return ret;
  1539. }
  1540. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1541. {
  1542. drm_radeon_private_t *dev_priv;
  1543. int ret = 0;
  1544. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1545. if (dev_priv == NULL)
  1546. return -ENOMEM;
  1547. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1548. dev->dev_private = (void *)dev_priv;
  1549. dev_priv->flags = flags;
  1550. switch (flags & RADEON_FAMILY_MASK) {
  1551. case CHIP_R100:
  1552. case CHIP_RV200:
  1553. case CHIP_R200:
  1554. case CHIP_R300:
  1555. case CHIP_R350:
  1556. case CHIP_R420:
  1557. case CHIP_R423:
  1558. case CHIP_RV410:
  1559. case CHIP_RV515:
  1560. case CHIP_R520:
  1561. case CHIP_RV570:
  1562. case CHIP_R580:
  1563. dev_priv->flags |= RADEON_HAS_HIERZ;
  1564. break;
  1565. default:
  1566. /* all other chips have no hierarchical z buffer */
  1567. break;
  1568. }
  1569. if (drm_device_is_agp(dev))
  1570. dev_priv->flags |= RADEON_IS_AGP;
  1571. else if (drm_device_is_pcie(dev))
  1572. dev_priv->flags |= RADEON_IS_PCIE;
  1573. else
  1574. dev_priv->flags |= RADEON_IS_PCI;
  1575. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1576. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1577. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1578. if (ret != 0)
  1579. return ret;
  1580. ret = drm_vblank_init(dev, 2);
  1581. if (ret) {
  1582. radeon_driver_unload(dev);
  1583. return ret;
  1584. }
  1585. DRM_DEBUG("%s card detected\n",
  1586. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1587. return ret;
  1588. }
  1589. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1590. {
  1591. struct drm_radeon_master_private *master_priv;
  1592. unsigned long sareapage;
  1593. int ret;
  1594. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  1595. if (!master_priv)
  1596. return -ENOMEM;
  1597. /* prebuild the SAREA */
  1598. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1599. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
  1600. &master_priv->sarea);
  1601. if (ret) {
  1602. DRM_ERROR("SAREA setup failed\n");
  1603. return ret;
  1604. }
  1605. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1606. master_priv->sarea_priv->pfCurrentPage = 0;
  1607. master->driver_priv = master_priv;
  1608. return 0;
  1609. }
  1610. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1611. {
  1612. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1613. if (!master_priv)
  1614. return;
  1615. if (master_priv->sarea_priv &&
  1616. master_priv->sarea_priv->pfCurrentPage != 0)
  1617. radeon_cp_dispatch_flip(dev, master);
  1618. master_priv->sarea_priv = NULL;
  1619. if (master_priv->sarea)
  1620. drm_rmmap_locked(dev, master_priv->sarea);
  1621. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  1622. master->driver_priv = NULL;
  1623. }
  1624. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1625. * have to find them.
  1626. */
  1627. int radeon_driver_firstopen(struct drm_device *dev)
  1628. {
  1629. int ret;
  1630. drm_local_map_t *map;
  1631. drm_radeon_private_t *dev_priv = dev->dev_private;
  1632. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1633. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1634. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1635. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1636. _DRM_WRITE_COMBINING, &map);
  1637. if (ret != 0)
  1638. return ret;
  1639. return 0;
  1640. }
  1641. int radeon_driver_unload(struct drm_device *dev)
  1642. {
  1643. drm_radeon_private_t *dev_priv = dev->dev_private;
  1644. DRM_DEBUG("\n");
  1645. drm_rmmap(dev, dev_priv->mmio);
  1646. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1647. dev->dev_private = NULL;
  1648. return 0;
  1649. }
  1650. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1651. {
  1652. int i;
  1653. u32 *ring;
  1654. int tail_aligned;
  1655. /* check if the ring is padded out to 16-dword alignment */
  1656. tail_aligned = dev_priv->ring.tail & 0xf;
  1657. if (tail_aligned) {
  1658. int num_p2 = 16 - tail_aligned;
  1659. ring = dev_priv->ring.start;
  1660. /* pad with some CP_PACKET2 */
  1661. for (i = 0; i < num_p2; i++)
  1662. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1663. dev_priv->ring.tail += i;
  1664. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1665. }
  1666. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1667. DRM_MEMORYBARRIER();
  1668. GET_RING_HEAD( dev_priv );
  1669. RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail );
  1670. /* read from PCI bus to ensure correct posting */
  1671. RADEON_READ( RADEON_CP_RB_RPTR );
  1672. }