rt2800lib.c 164 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i = 0;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  217. if (reg && reg != ~0)
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "Unstable hardware.\n");
  222. return -EBUSY;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  225. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  226. {
  227. unsigned int i;
  228. u32 reg;
  229. /*
  230. * Some devices are really slow to respond here. Wait a whole second
  231. * before timing out.
  232. */
  233. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  234. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  235. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  236. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  237. return 0;
  238. msleep(10);
  239. }
  240. ERROR(rt2x00dev, "WPDMA TX/RX busy [0x%08x].\n", reg);
  241. return -EACCES;
  242. }
  243. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  244. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  245. {
  246. u32 reg;
  247. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  248. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  249. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  250. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  251. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  252. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  253. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  254. }
  255. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  256. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  257. {
  258. u16 fw_crc;
  259. u16 crc;
  260. /*
  261. * The last 2 bytes in the firmware array are the crc checksum itself,
  262. * this means that we should never pass those 2 bytes to the crc
  263. * algorithm.
  264. */
  265. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  266. /*
  267. * Use the crc ccitt algorithm.
  268. * This will return the same value as the legacy driver which
  269. * used bit ordering reversion on the both the firmware bytes
  270. * before input input as well as on the final output.
  271. * Obviously using crc ccitt directly is much more efficient.
  272. */
  273. crc = crc_ccitt(~0, data, len - 2);
  274. /*
  275. * There is a small difference between the crc-itu-t + bitrev and
  276. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  277. * will be swapped, use swab16 to convert the crc to the correct
  278. * value.
  279. */
  280. crc = swab16(crc);
  281. return fw_crc == crc;
  282. }
  283. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  284. const u8 *data, const size_t len)
  285. {
  286. size_t offset = 0;
  287. size_t fw_len;
  288. bool multiple;
  289. /*
  290. * PCI(e) & SOC devices require firmware with a length
  291. * of 8kb. USB devices require firmware files with a length
  292. * of 4kb. Certain USB chipsets however require different firmware,
  293. * which Ralink only provides attached to the original firmware
  294. * file. Thus for USB devices, firmware files have a length
  295. * which is a multiple of 4kb. The firmware for rt3290 chip also
  296. * have a length which is a multiple of 4kb.
  297. */
  298. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  299. fw_len = 4096;
  300. else
  301. fw_len = 8192;
  302. multiple = true;
  303. /*
  304. * Validate the firmware length
  305. */
  306. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  307. return FW_BAD_LENGTH;
  308. /*
  309. * Check if the chipset requires one of the upper parts
  310. * of the firmware.
  311. */
  312. if (rt2x00_is_usb(rt2x00dev) &&
  313. !rt2x00_rt(rt2x00dev, RT2860) &&
  314. !rt2x00_rt(rt2x00dev, RT2872) &&
  315. !rt2x00_rt(rt2x00dev, RT3070) &&
  316. ((len / fw_len) == 1))
  317. return FW_BAD_VERSION;
  318. /*
  319. * 8kb firmware files must be checked as if it were
  320. * 2 separate firmware files.
  321. */
  322. while (offset < len) {
  323. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  324. return FW_BAD_CRC;
  325. offset += fw_len;
  326. }
  327. return FW_OK;
  328. }
  329. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  330. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  331. const u8 *data, const size_t len)
  332. {
  333. unsigned int i;
  334. u32 reg;
  335. /*
  336. * If driver doesn't wake up firmware here,
  337. * rt2800_load_firmware will hang forever when interface is up again.
  338. */
  339. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  340. /*
  341. * Wait for stable hardware.
  342. */
  343. if (rt2800_wait_csr_ready(rt2x00dev))
  344. return -EBUSY;
  345. if (rt2x00_is_pci(rt2x00dev)) {
  346. if (rt2x00_rt(rt2x00dev, RT3290) ||
  347. rt2x00_rt(rt2x00dev, RT3572) ||
  348. rt2x00_rt(rt2x00dev, RT5390) ||
  349. rt2x00_rt(rt2x00dev, RT5392)) {
  350. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  351. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  352. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  353. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  354. }
  355. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  356. }
  357. rt2800_disable_wpdma(rt2x00dev);
  358. /*
  359. * Write firmware to the device.
  360. */
  361. rt2800_drv_write_firmware(rt2x00dev, data, len);
  362. /*
  363. * Wait for device to stabilize.
  364. */
  365. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  366. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  367. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  368. break;
  369. msleep(1);
  370. }
  371. if (i == REGISTER_BUSY_COUNT) {
  372. ERROR(rt2x00dev, "PBF system register not ready.\n");
  373. return -EBUSY;
  374. }
  375. /*
  376. * Disable DMA, will be reenabled later when enabling
  377. * the radio.
  378. */
  379. rt2800_disable_wpdma(rt2x00dev);
  380. /*
  381. * Initialize firmware.
  382. */
  383. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  384. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  385. if (rt2x00_is_usb(rt2x00dev))
  386. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  387. msleep(1);
  388. return 0;
  389. }
  390. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  391. void rt2800_write_tx_data(struct queue_entry *entry,
  392. struct txentry_desc *txdesc)
  393. {
  394. __le32 *txwi = rt2800_drv_get_txwi(entry);
  395. u32 word;
  396. /*
  397. * Initialize TX Info descriptor
  398. */
  399. rt2x00_desc_read(txwi, 0, &word);
  400. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  401. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  402. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  403. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  404. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  405. rt2x00_set_field32(&word, TXWI_W0_TS,
  406. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  407. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  408. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  409. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  410. txdesc->u.ht.mpdu_density);
  411. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  412. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  413. rt2x00_set_field32(&word, TXWI_W0_BW,
  414. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  415. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  416. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  417. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  418. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  419. rt2x00_desc_write(txwi, 0, word);
  420. rt2x00_desc_read(txwi, 1, &word);
  421. rt2x00_set_field32(&word, TXWI_W1_ACK,
  422. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  423. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  424. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  425. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  426. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  427. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  428. txdesc->key_idx : txdesc->u.ht.wcid);
  429. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  430. txdesc->length);
  431. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  432. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  433. rt2x00_desc_write(txwi, 1, word);
  434. /*
  435. * Always write 0 to IV/EIV fields, hardware will insert the IV
  436. * from the IVEIV register when TXD_W3_WIV is set to 0.
  437. * When TXD_W3_WIV is set to 1 it will use the IV data
  438. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  439. * crypto entry in the registers should be used to encrypt the frame.
  440. */
  441. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  442. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  443. }
  444. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  445. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  446. {
  447. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  448. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  449. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  450. u16 eeprom;
  451. u8 offset0;
  452. u8 offset1;
  453. u8 offset2;
  454. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  455. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  456. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  457. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  458. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  459. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  460. } else {
  461. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  462. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  463. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  464. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  465. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  466. }
  467. /*
  468. * Convert the value from the descriptor into the RSSI value
  469. * If the value in the descriptor is 0, it is considered invalid
  470. * and the default (extremely low) rssi value is assumed
  471. */
  472. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  473. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  474. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  475. /*
  476. * mac80211 only accepts a single RSSI value. Calculating the
  477. * average doesn't deliver a fair answer either since -60:-60 would
  478. * be considered equally good as -50:-70 while the second is the one
  479. * which gives less energy...
  480. */
  481. rssi0 = max(rssi0, rssi1);
  482. return (int)max(rssi0, rssi2);
  483. }
  484. void rt2800_process_rxwi(struct queue_entry *entry,
  485. struct rxdone_entry_desc *rxdesc)
  486. {
  487. __le32 *rxwi = (__le32 *) entry->skb->data;
  488. u32 word;
  489. rt2x00_desc_read(rxwi, 0, &word);
  490. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  491. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  492. rt2x00_desc_read(rxwi, 1, &word);
  493. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  494. rxdesc->flags |= RX_FLAG_SHORT_GI;
  495. if (rt2x00_get_field32(word, RXWI_W1_BW))
  496. rxdesc->flags |= RX_FLAG_40MHZ;
  497. /*
  498. * Detect RX rate, always use MCS as signal type.
  499. */
  500. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  501. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  502. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  503. /*
  504. * Mask of 0x8 bit to remove the short preamble flag.
  505. */
  506. if (rxdesc->rate_mode == RATE_MODE_CCK)
  507. rxdesc->signal &= ~0x8;
  508. rt2x00_desc_read(rxwi, 2, &word);
  509. /*
  510. * Convert descriptor AGC value to RSSI value.
  511. */
  512. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  513. /*
  514. * Remove RXWI descriptor from start of buffer.
  515. */
  516. skb_pull(entry->skb, RXWI_DESC_SIZE);
  517. }
  518. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  519. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  520. {
  521. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  522. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  523. struct txdone_entry_desc txdesc;
  524. u32 word;
  525. u16 mcs, real_mcs;
  526. int aggr, ampdu;
  527. /*
  528. * Obtain the status about this packet.
  529. */
  530. txdesc.flags = 0;
  531. rt2x00_desc_read(txwi, 0, &word);
  532. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  533. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  534. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  535. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  536. /*
  537. * If a frame was meant to be sent as a single non-aggregated MPDU
  538. * but ended up in an aggregate the used tx rate doesn't correlate
  539. * with the one specified in the TXWI as the whole aggregate is sent
  540. * with the same rate.
  541. *
  542. * For example: two frames are sent to rt2x00, the first one sets
  543. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  544. * and requests MCS15. If the hw aggregates both frames into one
  545. * AMDPU the tx status for both frames will contain MCS7 although
  546. * the frame was sent successfully.
  547. *
  548. * Hence, replace the requested rate with the real tx rate to not
  549. * confuse the rate control algortihm by providing clearly wrong
  550. * data.
  551. */
  552. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  553. skbdesc->tx_rate_idx = real_mcs;
  554. mcs = real_mcs;
  555. }
  556. if (aggr == 1 || ampdu == 1)
  557. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  558. /*
  559. * Ralink has a retry mechanism using a global fallback
  560. * table. We setup this fallback table to try the immediate
  561. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  562. * always contains the MCS used for the last transmission, be
  563. * it successful or not.
  564. */
  565. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  566. /*
  567. * Transmission succeeded. The number of retries is
  568. * mcs - real_mcs
  569. */
  570. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  571. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  572. } else {
  573. /*
  574. * Transmission failed. The number of retries is
  575. * always 7 in this case (for a total number of 8
  576. * frames sent).
  577. */
  578. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  579. txdesc.retry = rt2x00dev->long_retry;
  580. }
  581. /*
  582. * the frame was retried at least once
  583. * -> hw used fallback rates
  584. */
  585. if (txdesc.retry)
  586. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  587. rt2x00lib_txdone(entry, &txdesc);
  588. }
  589. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  590. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  591. {
  592. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  593. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  594. unsigned int beacon_base;
  595. unsigned int padding_len;
  596. u32 orig_reg, reg;
  597. /*
  598. * Disable beaconing while we are reloading the beacon data,
  599. * otherwise we might be sending out invalid data.
  600. */
  601. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  602. orig_reg = reg;
  603. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  604. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  605. /*
  606. * Add space for the TXWI in front of the skb.
  607. */
  608. memset(skb_push(entry->skb, TXWI_DESC_SIZE), 0, TXWI_DESC_SIZE);
  609. /*
  610. * Register descriptor details in skb frame descriptor.
  611. */
  612. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  613. skbdesc->desc = entry->skb->data;
  614. skbdesc->desc_len = TXWI_DESC_SIZE;
  615. /*
  616. * Add the TXWI for the beacon to the skb.
  617. */
  618. rt2800_write_tx_data(entry, txdesc);
  619. /*
  620. * Dump beacon to userspace through debugfs.
  621. */
  622. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  623. /*
  624. * Write entire beacon with TXWI and padding to register.
  625. */
  626. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  627. if (padding_len && skb_pad(entry->skb, padding_len)) {
  628. ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
  629. /* skb freed by skb_pad() on failure */
  630. entry->skb = NULL;
  631. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  632. return;
  633. }
  634. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  635. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  636. entry->skb->len + padding_len);
  637. /*
  638. * Enable beaconing again.
  639. */
  640. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  641. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  642. /*
  643. * Clean up beacon skb.
  644. */
  645. dev_kfree_skb_any(entry->skb);
  646. entry->skb = NULL;
  647. }
  648. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  649. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  650. unsigned int beacon_base)
  651. {
  652. int i;
  653. /*
  654. * For the Beacon base registers we only need to clear
  655. * the whole TXWI which (when set to 0) will invalidate
  656. * the entire beacon.
  657. */
  658. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  659. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  660. }
  661. void rt2800_clear_beacon(struct queue_entry *entry)
  662. {
  663. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  664. u32 reg;
  665. /*
  666. * Disable beaconing while we are reloading the beacon data,
  667. * otherwise we might be sending out invalid data.
  668. */
  669. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  670. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  671. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  672. /*
  673. * Clear beacon.
  674. */
  675. rt2800_clear_beacon_register(rt2x00dev,
  676. HW_BEACON_OFFSET(entry->entry_idx));
  677. /*
  678. * Enabled beaconing again.
  679. */
  680. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  681. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  682. }
  683. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  684. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  685. const struct rt2x00debug rt2800_rt2x00debug = {
  686. .owner = THIS_MODULE,
  687. .csr = {
  688. .read = rt2800_register_read,
  689. .write = rt2800_register_write,
  690. .flags = RT2X00DEBUGFS_OFFSET,
  691. .word_base = CSR_REG_BASE,
  692. .word_size = sizeof(u32),
  693. .word_count = CSR_REG_SIZE / sizeof(u32),
  694. },
  695. .eeprom = {
  696. .read = rt2x00_eeprom_read,
  697. .write = rt2x00_eeprom_write,
  698. .word_base = EEPROM_BASE,
  699. .word_size = sizeof(u16),
  700. .word_count = EEPROM_SIZE / sizeof(u16),
  701. },
  702. .bbp = {
  703. .read = rt2800_bbp_read,
  704. .write = rt2800_bbp_write,
  705. .word_base = BBP_BASE,
  706. .word_size = sizeof(u8),
  707. .word_count = BBP_SIZE / sizeof(u8),
  708. },
  709. .rf = {
  710. .read = rt2x00_rf_read,
  711. .write = rt2800_rf_write,
  712. .word_base = RF_BASE,
  713. .word_size = sizeof(u32),
  714. .word_count = RF_SIZE / sizeof(u32),
  715. },
  716. .rfcsr = {
  717. .read = rt2800_rfcsr_read,
  718. .write = rt2800_rfcsr_write,
  719. .word_base = RFCSR_BASE,
  720. .word_size = sizeof(u8),
  721. .word_count = RFCSR_SIZE / sizeof(u8),
  722. },
  723. };
  724. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  725. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  726. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  727. {
  728. u32 reg;
  729. if (rt2x00_rt(rt2x00dev, RT3290)) {
  730. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  731. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  732. } else {
  733. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  734. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  735. }
  736. }
  737. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  738. #ifdef CONFIG_RT2X00_LIB_LEDS
  739. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  740. enum led_brightness brightness)
  741. {
  742. struct rt2x00_led *led =
  743. container_of(led_cdev, struct rt2x00_led, led_dev);
  744. unsigned int enabled = brightness != LED_OFF;
  745. unsigned int bg_mode =
  746. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  747. unsigned int polarity =
  748. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  749. EEPROM_FREQ_LED_POLARITY);
  750. unsigned int ledmode =
  751. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  752. EEPROM_FREQ_LED_MODE);
  753. u32 reg;
  754. /* Check for SoC (SOC devices don't support MCU requests) */
  755. if (rt2x00_is_soc(led->rt2x00dev)) {
  756. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  757. /* Set LED Polarity */
  758. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  759. /* Set LED Mode */
  760. if (led->type == LED_TYPE_RADIO) {
  761. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  762. enabled ? 3 : 0);
  763. } else if (led->type == LED_TYPE_ASSOC) {
  764. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  765. enabled ? 3 : 0);
  766. } else if (led->type == LED_TYPE_QUALITY) {
  767. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  768. enabled ? 3 : 0);
  769. }
  770. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  771. } else {
  772. if (led->type == LED_TYPE_RADIO) {
  773. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  774. enabled ? 0x20 : 0);
  775. } else if (led->type == LED_TYPE_ASSOC) {
  776. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  777. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  778. } else if (led->type == LED_TYPE_QUALITY) {
  779. /*
  780. * The brightness is divided into 6 levels (0 - 5),
  781. * The specs tell us the following levels:
  782. * 0, 1 ,3, 7, 15, 31
  783. * to determine the level in a simple way we can simply
  784. * work with bitshifting:
  785. * (1 << level) - 1
  786. */
  787. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  788. (1 << brightness / (LED_FULL / 6)) - 1,
  789. polarity);
  790. }
  791. }
  792. }
  793. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  794. struct rt2x00_led *led, enum led_type type)
  795. {
  796. led->rt2x00dev = rt2x00dev;
  797. led->type = type;
  798. led->led_dev.brightness_set = rt2800_brightness_set;
  799. led->flags = LED_INITIALIZED;
  800. }
  801. #endif /* CONFIG_RT2X00_LIB_LEDS */
  802. /*
  803. * Configuration handlers.
  804. */
  805. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  806. const u8 *address,
  807. int wcid)
  808. {
  809. struct mac_wcid_entry wcid_entry;
  810. u32 offset;
  811. offset = MAC_WCID_ENTRY(wcid);
  812. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  813. if (address)
  814. memcpy(wcid_entry.mac, address, ETH_ALEN);
  815. rt2800_register_multiwrite(rt2x00dev, offset,
  816. &wcid_entry, sizeof(wcid_entry));
  817. }
  818. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  819. {
  820. u32 offset;
  821. offset = MAC_WCID_ATTR_ENTRY(wcid);
  822. rt2800_register_write(rt2x00dev, offset, 0);
  823. }
  824. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  825. int wcid, u32 bssidx)
  826. {
  827. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  828. u32 reg;
  829. /*
  830. * The BSS Idx numbers is split in a main value of 3 bits,
  831. * and a extended field for adding one additional bit to the value.
  832. */
  833. rt2800_register_read(rt2x00dev, offset, &reg);
  834. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  835. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  836. (bssidx & 0x8) >> 3);
  837. rt2800_register_write(rt2x00dev, offset, reg);
  838. }
  839. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  840. struct rt2x00lib_crypto *crypto,
  841. struct ieee80211_key_conf *key)
  842. {
  843. struct mac_iveiv_entry iveiv_entry;
  844. u32 offset;
  845. u32 reg;
  846. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  847. if (crypto->cmd == SET_KEY) {
  848. rt2800_register_read(rt2x00dev, offset, &reg);
  849. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  850. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  851. /*
  852. * Both the cipher as the BSS Idx numbers are split in a main
  853. * value of 3 bits, and a extended field for adding one additional
  854. * bit to the value.
  855. */
  856. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  857. (crypto->cipher & 0x7));
  858. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  859. (crypto->cipher & 0x8) >> 3);
  860. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  861. rt2800_register_write(rt2x00dev, offset, reg);
  862. } else {
  863. /* Delete the cipher without touching the bssidx */
  864. rt2800_register_read(rt2x00dev, offset, &reg);
  865. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  866. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  867. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  868. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  869. rt2800_register_write(rt2x00dev, offset, reg);
  870. }
  871. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  872. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  873. if ((crypto->cipher == CIPHER_TKIP) ||
  874. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  875. (crypto->cipher == CIPHER_AES))
  876. iveiv_entry.iv[3] |= 0x20;
  877. iveiv_entry.iv[3] |= key->keyidx << 6;
  878. rt2800_register_multiwrite(rt2x00dev, offset,
  879. &iveiv_entry, sizeof(iveiv_entry));
  880. }
  881. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  882. struct rt2x00lib_crypto *crypto,
  883. struct ieee80211_key_conf *key)
  884. {
  885. struct hw_key_entry key_entry;
  886. struct rt2x00_field32 field;
  887. u32 offset;
  888. u32 reg;
  889. if (crypto->cmd == SET_KEY) {
  890. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  891. memcpy(key_entry.key, crypto->key,
  892. sizeof(key_entry.key));
  893. memcpy(key_entry.tx_mic, crypto->tx_mic,
  894. sizeof(key_entry.tx_mic));
  895. memcpy(key_entry.rx_mic, crypto->rx_mic,
  896. sizeof(key_entry.rx_mic));
  897. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  898. rt2800_register_multiwrite(rt2x00dev, offset,
  899. &key_entry, sizeof(key_entry));
  900. }
  901. /*
  902. * The cipher types are stored over multiple registers
  903. * starting with SHARED_KEY_MODE_BASE each word will have
  904. * 32 bits and contains the cipher types for 2 bssidx each.
  905. * Using the correct defines correctly will cause overhead,
  906. * so just calculate the correct offset.
  907. */
  908. field.bit_offset = 4 * (key->hw_key_idx % 8);
  909. field.bit_mask = 0x7 << field.bit_offset;
  910. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  911. rt2800_register_read(rt2x00dev, offset, &reg);
  912. rt2x00_set_field32(&reg, field,
  913. (crypto->cmd == SET_KEY) * crypto->cipher);
  914. rt2800_register_write(rt2x00dev, offset, reg);
  915. /*
  916. * Update WCID information
  917. */
  918. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  919. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  920. crypto->bssidx);
  921. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  922. return 0;
  923. }
  924. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  925. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  926. {
  927. struct mac_wcid_entry wcid_entry;
  928. int idx;
  929. u32 offset;
  930. /*
  931. * Search for the first free WCID entry and return the corresponding
  932. * index.
  933. *
  934. * Make sure the WCID starts _after_ the last possible shared key
  935. * entry (>32).
  936. *
  937. * Since parts of the pairwise key table might be shared with
  938. * the beacon frame buffers 6 & 7 we should only write into the
  939. * first 222 entries.
  940. */
  941. for (idx = 33; idx <= 222; idx++) {
  942. offset = MAC_WCID_ENTRY(idx);
  943. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  944. sizeof(wcid_entry));
  945. if (is_broadcast_ether_addr(wcid_entry.mac))
  946. return idx;
  947. }
  948. /*
  949. * Use -1 to indicate that we don't have any more space in the WCID
  950. * table.
  951. */
  952. return -1;
  953. }
  954. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  955. struct rt2x00lib_crypto *crypto,
  956. struct ieee80211_key_conf *key)
  957. {
  958. struct hw_key_entry key_entry;
  959. u32 offset;
  960. if (crypto->cmd == SET_KEY) {
  961. /*
  962. * Allow key configuration only for STAs that are
  963. * known by the hw.
  964. */
  965. if (crypto->wcid < 0)
  966. return -ENOSPC;
  967. key->hw_key_idx = crypto->wcid;
  968. memcpy(key_entry.key, crypto->key,
  969. sizeof(key_entry.key));
  970. memcpy(key_entry.tx_mic, crypto->tx_mic,
  971. sizeof(key_entry.tx_mic));
  972. memcpy(key_entry.rx_mic, crypto->rx_mic,
  973. sizeof(key_entry.rx_mic));
  974. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  975. rt2800_register_multiwrite(rt2x00dev, offset,
  976. &key_entry, sizeof(key_entry));
  977. }
  978. /*
  979. * Update WCID information
  980. */
  981. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  982. return 0;
  983. }
  984. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  985. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  986. struct ieee80211_sta *sta)
  987. {
  988. int wcid;
  989. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  990. /*
  991. * Find next free WCID.
  992. */
  993. wcid = rt2800_find_wcid(rt2x00dev);
  994. /*
  995. * Store selected wcid even if it is invalid so that we can
  996. * later decide if the STA is uploaded into the hw.
  997. */
  998. sta_priv->wcid = wcid;
  999. /*
  1000. * No space left in the device, however, we can still communicate
  1001. * with the STA -> No error.
  1002. */
  1003. if (wcid < 0)
  1004. return 0;
  1005. /*
  1006. * Clean up WCID attributes and write STA address to the device.
  1007. */
  1008. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1009. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1010. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1011. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1012. return 0;
  1013. }
  1014. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1015. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1016. {
  1017. /*
  1018. * Remove WCID entry, no need to clean the attributes as they will
  1019. * get renewed when the WCID is reused.
  1020. */
  1021. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1022. return 0;
  1023. }
  1024. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1025. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1026. const unsigned int filter_flags)
  1027. {
  1028. u32 reg;
  1029. /*
  1030. * Start configuration steps.
  1031. * Note that the version error will always be dropped
  1032. * and broadcast frames will always be accepted since
  1033. * there is no filter for it at this time.
  1034. */
  1035. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1036. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1037. !(filter_flags & FIF_FCSFAIL));
  1038. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1039. !(filter_flags & FIF_PLCPFAIL));
  1040. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1041. !(filter_flags & FIF_PROMISC_IN_BSS));
  1042. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1043. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1044. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1045. !(filter_flags & FIF_ALLMULTI));
  1046. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1047. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1048. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1049. !(filter_flags & FIF_CONTROL));
  1050. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1051. !(filter_flags & FIF_CONTROL));
  1052. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1053. !(filter_flags & FIF_CONTROL));
  1054. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1055. !(filter_flags & FIF_CONTROL));
  1056. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1057. !(filter_flags & FIF_CONTROL));
  1058. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1059. !(filter_flags & FIF_PSPOLL));
  1060. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA,
  1061. !(filter_flags & FIF_CONTROL));
  1062. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1063. !(filter_flags & FIF_CONTROL));
  1064. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1065. !(filter_flags & FIF_CONTROL));
  1066. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1067. }
  1068. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1069. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1070. struct rt2x00intf_conf *conf, const unsigned int flags)
  1071. {
  1072. u32 reg;
  1073. bool update_bssid = false;
  1074. if (flags & CONFIG_UPDATE_TYPE) {
  1075. /*
  1076. * Enable synchronisation.
  1077. */
  1078. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1079. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1080. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1081. if (conf->sync == TSF_SYNC_AP_NONE) {
  1082. /*
  1083. * Tune beacon queue transmit parameters for AP mode
  1084. */
  1085. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1086. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1087. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1088. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1089. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1090. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1091. } else {
  1092. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1093. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1094. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1095. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1096. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1097. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1098. }
  1099. }
  1100. if (flags & CONFIG_UPDATE_MAC) {
  1101. if (flags & CONFIG_UPDATE_TYPE &&
  1102. conf->sync == TSF_SYNC_AP_NONE) {
  1103. /*
  1104. * The BSSID register has to be set to our own mac
  1105. * address in AP mode.
  1106. */
  1107. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1108. update_bssid = true;
  1109. }
  1110. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1111. reg = le32_to_cpu(conf->mac[1]);
  1112. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1113. conf->mac[1] = cpu_to_le32(reg);
  1114. }
  1115. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1116. conf->mac, sizeof(conf->mac));
  1117. }
  1118. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1119. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1120. reg = le32_to_cpu(conf->bssid[1]);
  1121. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1122. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1123. conf->bssid[1] = cpu_to_le32(reg);
  1124. }
  1125. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1126. conf->bssid, sizeof(conf->bssid));
  1127. }
  1128. }
  1129. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1130. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1131. struct rt2x00lib_erp *erp)
  1132. {
  1133. bool any_sta_nongf = !!(erp->ht_opmode &
  1134. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1135. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1136. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1137. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1138. u32 reg;
  1139. /* default protection rate for HT20: OFDM 24M */
  1140. mm20_rate = gf20_rate = 0x4004;
  1141. /* default protection rate for HT40: duplicate OFDM 24M */
  1142. mm40_rate = gf40_rate = 0x4084;
  1143. switch (protection) {
  1144. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1145. /*
  1146. * All STAs in this BSS are HT20/40 but there might be
  1147. * STAs not supporting greenfield mode.
  1148. * => Disable protection for HT transmissions.
  1149. */
  1150. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1151. break;
  1152. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1153. /*
  1154. * All STAs in this BSS are HT20 or HT20/40 but there
  1155. * might be STAs not supporting greenfield mode.
  1156. * => Protect all HT40 transmissions.
  1157. */
  1158. mm20_mode = gf20_mode = 0;
  1159. mm40_mode = gf40_mode = 2;
  1160. break;
  1161. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1162. /*
  1163. * Nonmember protection:
  1164. * According to 802.11n we _should_ protect all
  1165. * HT transmissions (but we don't have to).
  1166. *
  1167. * But if cts_protection is enabled we _shall_ protect
  1168. * all HT transmissions using a CCK rate.
  1169. *
  1170. * And if any station is non GF we _shall_ protect
  1171. * GF transmissions.
  1172. *
  1173. * We decide to protect everything
  1174. * -> fall through to mixed mode.
  1175. */
  1176. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1177. /*
  1178. * Legacy STAs are present
  1179. * => Protect all HT transmissions.
  1180. */
  1181. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1182. /*
  1183. * If erp protection is needed we have to protect HT
  1184. * transmissions with CCK 11M long preamble.
  1185. */
  1186. if (erp->cts_protection) {
  1187. /* don't duplicate RTS/CTS in CCK mode */
  1188. mm20_rate = mm40_rate = 0x0003;
  1189. gf20_rate = gf40_rate = 0x0003;
  1190. }
  1191. break;
  1192. }
  1193. /* check for STAs not supporting greenfield mode */
  1194. if (any_sta_nongf)
  1195. gf20_mode = gf40_mode = 2;
  1196. /* Update HT protection config */
  1197. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1198. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1199. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1200. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1201. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1202. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1203. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1204. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1205. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1206. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1207. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1208. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1209. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1210. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1211. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1212. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1213. }
  1214. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1215. u32 changed)
  1216. {
  1217. u32 reg;
  1218. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1219. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1220. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1221. !!erp->short_preamble);
  1222. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1223. !!erp->short_preamble);
  1224. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1225. }
  1226. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1227. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1228. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1229. erp->cts_protection ? 2 : 0);
  1230. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1231. }
  1232. if (changed & BSS_CHANGED_BASIC_RATES) {
  1233. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1234. erp->basic_rates);
  1235. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1236. }
  1237. if (changed & BSS_CHANGED_ERP_SLOT) {
  1238. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1239. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1240. erp->slot_time);
  1241. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1242. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1243. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1244. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1245. }
  1246. if (changed & BSS_CHANGED_BEACON_INT) {
  1247. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1248. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1249. erp->beacon_int * 16);
  1250. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1251. }
  1252. if (changed & BSS_CHANGED_HT)
  1253. rt2800_config_ht_opmode(rt2x00dev, erp);
  1254. }
  1255. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1256. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1257. {
  1258. u32 reg;
  1259. u16 eeprom;
  1260. u8 led_ctrl, led_g_mode, led_r_mode;
  1261. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1262. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1263. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1264. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1265. } else {
  1266. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1267. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1268. }
  1269. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1270. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1271. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1272. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1273. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1274. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1275. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1276. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1277. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1278. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1279. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1280. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1281. } else {
  1282. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1283. (led_g_mode << 2) | led_r_mode, 1);
  1284. }
  1285. }
  1286. }
  1287. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1288. enum antenna ant)
  1289. {
  1290. u32 reg;
  1291. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1292. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1293. if (rt2x00_is_pci(rt2x00dev)) {
  1294. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1295. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1296. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1297. } else if (rt2x00_is_usb(rt2x00dev))
  1298. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1299. eesk_pin, 0);
  1300. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  1301. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
  1302. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, gpio_bit3);
  1303. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  1304. }
  1305. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1306. {
  1307. u8 r1;
  1308. u8 r3;
  1309. u16 eeprom;
  1310. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1311. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1312. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1313. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1314. rt2800_config_3572bt_ant(rt2x00dev);
  1315. /*
  1316. * Configure the TX antenna.
  1317. */
  1318. switch (ant->tx_chain_num) {
  1319. case 1:
  1320. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1321. break;
  1322. case 2:
  1323. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1324. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1325. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1326. else
  1327. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1328. break;
  1329. case 3:
  1330. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1331. break;
  1332. }
  1333. /*
  1334. * Configure the RX antenna.
  1335. */
  1336. switch (ant->rx_chain_num) {
  1337. case 1:
  1338. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1339. rt2x00_rt(rt2x00dev, RT3090) ||
  1340. rt2x00_rt(rt2x00dev, RT3390)) {
  1341. rt2x00_eeprom_read(rt2x00dev,
  1342. EEPROM_NIC_CONF1, &eeprom);
  1343. if (rt2x00_get_field16(eeprom,
  1344. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1345. rt2800_set_ant_diversity(rt2x00dev,
  1346. rt2x00dev->default_ant.rx);
  1347. }
  1348. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1349. break;
  1350. case 2:
  1351. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1352. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1353. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1354. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1355. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1356. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1357. } else {
  1358. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1359. }
  1360. break;
  1361. case 3:
  1362. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1363. break;
  1364. }
  1365. rt2800_bbp_write(rt2x00dev, 3, r3);
  1366. rt2800_bbp_write(rt2x00dev, 1, r1);
  1367. }
  1368. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1369. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1370. struct rt2x00lib_conf *libconf)
  1371. {
  1372. u16 eeprom;
  1373. short lna_gain;
  1374. if (libconf->rf.channel <= 14) {
  1375. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1376. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1377. } else if (libconf->rf.channel <= 64) {
  1378. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1379. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1380. } else if (libconf->rf.channel <= 128) {
  1381. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1382. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1383. } else {
  1384. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1385. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1386. }
  1387. rt2x00dev->lna_gain = lna_gain;
  1388. }
  1389. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1390. struct ieee80211_conf *conf,
  1391. struct rf_channel *rf,
  1392. struct channel_info *info)
  1393. {
  1394. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1395. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1396. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1397. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1398. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1399. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1400. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1401. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1402. if (rf->channel > 14) {
  1403. /*
  1404. * When TX power is below 0, we should increase it by 7 to
  1405. * make it a positive value (Minimum value is -7).
  1406. * However this means that values between 0 and 7 have
  1407. * double meaning, and we should set a 7DBm boost flag.
  1408. */
  1409. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1410. (info->default_power1 >= 0));
  1411. if (info->default_power1 < 0)
  1412. info->default_power1 += 7;
  1413. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1414. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1415. (info->default_power2 >= 0));
  1416. if (info->default_power2 < 0)
  1417. info->default_power2 += 7;
  1418. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1419. } else {
  1420. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1421. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1422. }
  1423. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1424. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1425. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1426. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1427. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1428. udelay(200);
  1429. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1430. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1431. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1432. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1433. udelay(200);
  1434. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1435. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1436. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1437. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1438. }
  1439. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1440. struct ieee80211_conf *conf,
  1441. struct rf_channel *rf,
  1442. struct channel_info *info)
  1443. {
  1444. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1445. u8 rfcsr, calib_tx, calib_rx;
  1446. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1447. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1448. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1449. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1450. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1451. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1452. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1453. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1454. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1455. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1456. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1457. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1458. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1459. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1460. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1461. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1462. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1463. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1464. rt2x00dev->default_ant.rx_chain_num == 1);
  1465. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1466. rt2x00dev->default_ant.tx_chain_num == 1);
  1467. } else {
  1468. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1469. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1470. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1471. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1472. switch (rt2x00dev->default_ant.tx_chain_num) {
  1473. case 1:
  1474. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1475. /* fall through */
  1476. case 2:
  1477. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1478. break;
  1479. }
  1480. switch (rt2x00dev->default_ant.rx_chain_num) {
  1481. case 1:
  1482. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1483. /* fall through */
  1484. case 2:
  1485. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1486. break;
  1487. }
  1488. }
  1489. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1490. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1491. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1492. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1493. msleep(1);
  1494. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1495. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1496. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1497. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1498. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1499. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1500. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1501. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1502. } else {
  1503. if (conf_is_ht40(conf)) {
  1504. calib_tx = drv_data->calibration_bw40;
  1505. calib_rx = drv_data->calibration_bw40;
  1506. } else {
  1507. calib_tx = drv_data->calibration_bw20;
  1508. calib_rx = drv_data->calibration_bw20;
  1509. }
  1510. }
  1511. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1512. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1513. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1514. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1515. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1516. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1517. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1518. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1519. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1520. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1521. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1522. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1523. msleep(1);
  1524. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1525. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1526. }
  1527. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1528. struct ieee80211_conf *conf,
  1529. struct rf_channel *rf,
  1530. struct channel_info *info)
  1531. {
  1532. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1533. u8 rfcsr;
  1534. u32 reg;
  1535. if (rf->channel <= 14) {
  1536. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1537. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1538. } else {
  1539. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1540. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1541. }
  1542. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1543. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1544. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1545. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1546. if (rf->channel <= 14)
  1547. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1548. else
  1549. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1550. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1551. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1552. if (rf->channel <= 14)
  1553. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1554. else
  1555. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1556. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1557. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1558. if (rf->channel <= 14) {
  1559. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1560. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1561. info->default_power1);
  1562. } else {
  1563. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1564. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1565. (info->default_power1 & 0x3) |
  1566. ((info->default_power1 & 0xC) << 1));
  1567. }
  1568. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1569. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1570. if (rf->channel <= 14) {
  1571. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1572. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1573. info->default_power2);
  1574. } else {
  1575. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1576. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1577. (info->default_power2 & 0x3) |
  1578. ((info->default_power2 & 0xC) << 1));
  1579. }
  1580. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1581. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1582. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1583. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1584. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1585. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1586. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1587. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1588. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1589. if (rf->channel <= 14) {
  1590. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1591. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1592. }
  1593. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1594. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1595. } else {
  1596. switch (rt2x00dev->default_ant.tx_chain_num) {
  1597. case 1:
  1598. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1599. case 2:
  1600. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1601. break;
  1602. }
  1603. switch (rt2x00dev->default_ant.rx_chain_num) {
  1604. case 1:
  1605. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1606. case 2:
  1607. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1608. break;
  1609. }
  1610. }
  1611. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1612. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1613. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1614. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1615. if (conf_is_ht40(conf)) {
  1616. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1617. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1618. } else {
  1619. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1620. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1621. }
  1622. if (rf->channel <= 14) {
  1623. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1624. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1625. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1626. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1627. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1628. rfcsr = 0x4c;
  1629. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1630. drv_data->txmixer_gain_24g);
  1631. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1632. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1633. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1634. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1635. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1636. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1637. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1638. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1639. } else {
  1640. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1641. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1642. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1643. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1644. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1645. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1646. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1647. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1648. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1649. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1650. rfcsr = 0x7a;
  1651. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1652. drv_data->txmixer_gain_5g);
  1653. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1654. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1655. if (rf->channel <= 64) {
  1656. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1657. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1658. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1659. } else if (rf->channel <= 128) {
  1660. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1661. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1662. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1663. } else {
  1664. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1665. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1666. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1667. }
  1668. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1669. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1670. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1671. }
  1672. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  1673. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT7, 0);
  1674. if (rf->channel <= 14)
  1675. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT7, 1);
  1676. else
  1677. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT7, 0);
  1678. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  1679. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1680. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1681. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1682. }
  1683. #define RT3290_POWER_BOUND 0x27
  1684. #define RT3290_FREQ_OFFSET_BOUND 0x5f
  1685. #define RT5390_POWER_BOUND 0x27
  1686. #define RT5390_FREQ_OFFSET_BOUND 0x5f
  1687. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  1688. struct ieee80211_conf *conf,
  1689. struct rf_channel *rf,
  1690. struct channel_info *info)
  1691. {
  1692. u8 rfcsr;
  1693. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1694. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1695. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1696. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1697. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1698. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1699. if (info->default_power1 > RT3290_POWER_BOUND)
  1700. rt2x00_set_field8(&rfcsr, RFCSR49_TX, RT3290_POWER_BOUND);
  1701. else
  1702. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1703. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1704. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1705. if (rt2x00dev->freq_offset > RT3290_FREQ_OFFSET_BOUND)
  1706. rt2x00_set_field8(&rfcsr, RFCSR17_CODE,
  1707. RT3290_FREQ_OFFSET_BOUND);
  1708. else
  1709. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1710. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1711. if (rf->channel <= 14) {
  1712. if (rf->channel == 6)
  1713. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  1714. else
  1715. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  1716. if (rf->channel >= 1 && rf->channel <= 6)
  1717. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  1718. else if (rf->channel >= 7 && rf->channel <= 11)
  1719. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  1720. else if (rf->channel >= 12 && rf->channel <= 14)
  1721. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  1722. }
  1723. }
  1724. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  1725. struct ieee80211_conf *conf,
  1726. struct rf_channel *rf,
  1727. struct channel_info *info)
  1728. {
  1729. u8 rfcsr;
  1730. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1731. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  1732. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1733. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  1734. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1735. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  1736. if (info->default_power1 > RT5390_POWER_BOUND)
  1737. rt2x00_set_field8(&rfcsr, RFCSR49_TX, RT5390_POWER_BOUND);
  1738. else
  1739. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  1740. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  1741. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1742. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  1743. if (info->default_power1 > RT5390_POWER_BOUND)
  1744. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1745. RT5390_POWER_BOUND);
  1746. else
  1747. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  1748. info->default_power2);
  1749. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  1750. }
  1751. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1752. if (rt2x00_rt(rt2x00dev, RT5392)) {
  1753. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1754. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1755. }
  1756. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1757. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1758. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1759. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1760. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1761. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1762. if (rt2x00dev->freq_offset > RT5390_FREQ_OFFSET_BOUND)
  1763. rt2x00_set_field8(&rfcsr, RFCSR17_CODE,
  1764. RT5390_FREQ_OFFSET_BOUND);
  1765. else
  1766. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  1767. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1768. if (rf->channel <= 14) {
  1769. int idx = rf->channel-1;
  1770. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1771. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1772. /* r55/r59 value array of channel 1~14 */
  1773. static const char r55_bt_rev[] = {0x83, 0x83,
  1774. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  1775. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  1776. static const char r59_bt_rev[] = {0x0e, 0x0e,
  1777. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  1778. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  1779. rt2800_rfcsr_write(rt2x00dev, 55,
  1780. r55_bt_rev[idx]);
  1781. rt2800_rfcsr_write(rt2x00dev, 59,
  1782. r59_bt_rev[idx]);
  1783. } else {
  1784. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  1785. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  1786. 0x88, 0x88, 0x86, 0x85, 0x84};
  1787. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  1788. }
  1789. } else {
  1790. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  1791. static const char r55_nonbt_rev[] = {0x23, 0x23,
  1792. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  1793. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  1794. static const char r59_nonbt_rev[] = {0x07, 0x07,
  1795. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  1796. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  1797. rt2800_rfcsr_write(rt2x00dev, 55,
  1798. r55_nonbt_rev[idx]);
  1799. rt2800_rfcsr_write(rt2x00dev, 59,
  1800. r59_nonbt_rev[idx]);
  1801. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  1802. rt2x00_rt(rt2x00dev, RT5392)) {
  1803. static const char r59_non_bt[] = {0x8f, 0x8f,
  1804. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  1805. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  1806. rt2800_rfcsr_write(rt2x00dev, 59,
  1807. r59_non_bt[idx]);
  1808. }
  1809. }
  1810. }
  1811. }
  1812. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1813. struct ieee80211_conf *conf,
  1814. struct rf_channel *rf,
  1815. struct channel_info *info)
  1816. {
  1817. u32 reg;
  1818. unsigned int tx_pin;
  1819. u8 bbp, rfcsr;
  1820. if (rf->channel <= 14) {
  1821. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1822. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1823. } else {
  1824. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1825. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1826. }
  1827. switch (rt2x00dev->chip.rf) {
  1828. case RF2020:
  1829. case RF3020:
  1830. case RF3021:
  1831. case RF3022:
  1832. case RF3320:
  1833. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1834. break;
  1835. case RF3052:
  1836. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  1837. break;
  1838. case RF3290:
  1839. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  1840. break;
  1841. case RF5360:
  1842. case RF5370:
  1843. case RF5372:
  1844. case RF5390:
  1845. case RF5392:
  1846. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  1847. break;
  1848. default:
  1849. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1850. }
  1851. if (rt2x00_rf(rt2x00dev, RF3290) ||
  1852. rt2x00_rf(rt2x00dev, RF5360) ||
  1853. rt2x00_rf(rt2x00dev, RF5370) ||
  1854. rt2x00_rf(rt2x00dev, RF5372) ||
  1855. rt2x00_rf(rt2x00dev, RF5390) ||
  1856. rt2x00_rf(rt2x00dev, RF5392)) {
  1857. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1858. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  1859. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  1860. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1861. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1862. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1863. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1864. }
  1865. /*
  1866. * Change BBP settings
  1867. */
  1868. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1869. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1870. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1871. rt2800_bbp_write(rt2x00dev, 86, 0);
  1872. if (rf->channel <= 14) {
  1873. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  1874. !rt2x00_rt(rt2x00dev, RT5392)) {
  1875. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  1876. &rt2x00dev->cap_flags)) {
  1877. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1878. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1879. } else {
  1880. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1881. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1882. }
  1883. }
  1884. } else {
  1885. if (rt2x00_rt(rt2x00dev, RT3572))
  1886. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  1887. else
  1888. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1889. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  1890. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1891. else
  1892. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1893. }
  1894. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1895. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1896. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1897. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1898. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1899. if (rt2x00_rt(rt2x00dev, RT3572))
  1900. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  1901. tx_pin = 0;
  1902. /* Turn on unused PA or LNA when not using 1T or 1R */
  1903. if (rt2x00dev->default_ant.tx_chain_num == 2) {
  1904. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  1905. rf->channel > 14);
  1906. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  1907. rf->channel <= 14);
  1908. }
  1909. /* Turn on unused PA or LNA when not using 1T or 1R */
  1910. if (rt2x00dev->default_ant.rx_chain_num == 2) {
  1911. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1912. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1913. }
  1914. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1915. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1916. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1917. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1918. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1919. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  1920. else
  1921. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  1922. rf->channel <= 14);
  1923. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1924. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1925. if (rt2x00_rt(rt2x00dev, RT3572))
  1926. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  1927. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1928. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1929. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1930. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1931. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1932. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1933. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1934. if (conf_is_ht40(conf)) {
  1935. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1936. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1937. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1938. } else {
  1939. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1940. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1941. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1942. }
  1943. }
  1944. msleep(1);
  1945. /*
  1946. * Clear channel statistic counters
  1947. */
  1948. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  1949. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  1950. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  1951. }
  1952. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  1953. {
  1954. u8 tssi_bounds[9];
  1955. u8 current_tssi;
  1956. u16 eeprom;
  1957. u8 step;
  1958. int i;
  1959. /*
  1960. * Read TSSI boundaries for temperature compensation from
  1961. * the EEPROM.
  1962. *
  1963. * Array idx 0 1 2 3 4 5 6 7 8
  1964. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  1965. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  1966. */
  1967. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1968. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  1969. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  1970. EEPROM_TSSI_BOUND_BG1_MINUS4);
  1971. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  1972. EEPROM_TSSI_BOUND_BG1_MINUS3);
  1973. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  1974. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  1975. EEPROM_TSSI_BOUND_BG2_MINUS2);
  1976. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  1977. EEPROM_TSSI_BOUND_BG2_MINUS1);
  1978. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  1979. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  1980. EEPROM_TSSI_BOUND_BG3_REF);
  1981. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  1982. EEPROM_TSSI_BOUND_BG3_PLUS1);
  1983. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  1984. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  1985. EEPROM_TSSI_BOUND_BG4_PLUS2);
  1986. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  1987. EEPROM_TSSI_BOUND_BG4_PLUS3);
  1988. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  1989. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  1990. EEPROM_TSSI_BOUND_BG5_PLUS4);
  1991. step = rt2x00_get_field16(eeprom,
  1992. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  1993. } else {
  1994. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  1995. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  1996. EEPROM_TSSI_BOUND_A1_MINUS4);
  1997. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  1998. EEPROM_TSSI_BOUND_A1_MINUS3);
  1999. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2000. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2001. EEPROM_TSSI_BOUND_A2_MINUS2);
  2002. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2003. EEPROM_TSSI_BOUND_A2_MINUS1);
  2004. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2005. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2006. EEPROM_TSSI_BOUND_A3_REF);
  2007. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2008. EEPROM_TSSI_BOUND_A3_PLUS1);
  2009. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2010. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2011. EEPROM_TSSI_BOUND_A4_PLUS2);
  2012. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2013. EEPROM_TSSI_BOUND_A4_PLUS3);
  2014. rt2x00_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2015. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2016. EEPROM_TSSI_BOUND_A5_PLUS4);
  2017. step = rt2x00_get_field16(eeprom,
  2018. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2019. }
  2020. /*
  2021. * Check if temperature compensation is supported.
  2022. */
  2023. if (tssi_bounds[4] == 0xff)
  2024. return 0;
  2025. /*
  2026. * Read current TSSI (BBP 49).
  2027. */
  2028. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2029. /*
  2030. * Compare TSSI value (BBP49) with the compensation boundaries
  2031. * from the EEPROM and increase or decrease tx power.
  2032. */
  2033. for (i = 0; i <= 3; i++) {
  2034. if (current_tssi > tssi_bounds[i])
  2035. break;
  2036. }
  2037. if (i == 4) {
  2038. for (i = 8; i >= 5; i--) {
  2039. if (current_tssi < tssi_bounds[i])
  2040. break;
  2041. }
  2042. }
  2043. return (i - 4) * step;
  2044. }
  2045. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  2046. enum ieee80211_band band)
  2047. {
  2048. u16 eeprom;
  2049. u8 comp_en;
  2050. u8 comp_type;
  2051. int comp_value = 0;
  2052. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  2053. /*
  2054. * HT40 compensation not required.
  2055. */
  2056. if (eeprom == 0xffff ||
  2057. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2058. return 0;
  2059. if (band == IEEE80211_BAND_2GHZ) {
  2060. comp_en = rt2x00_get_field16(eeprom,
  2061. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  2062. if (comp_en) {
  2063. comp_type = rt2x00_get_field16(eeprom,
  2064. EEPROM_TXPOWER_DELTA_TYPE_2G);
  2065. comp_value = rt2x00_get_field16(eeprom,
  2066. EEPROM_TXPOWER_DELTA_VALUE_2G);
  2067. if (!comp_type)
  2068. comp_value = -comp_value;
  2069. }
  2070. } else {
  2071. comp_en = rt2x00_get_field16(eeprom,
  2072. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  2073. if (comp_en) {
  2074. comp_type = rt2x00_get_field16(eeprom,
  2075. EEPROM_TXPOWER_DELTA_TYPE_5G);
  2076. comp_value = rt2x00_get_field16(eeprom,
  2077. EEPROM_TXPOWER_DELTA_VALUE_5G);
  2078. if (!comp_type)
  2079. comp_value = -comp_value;
  2080. }
  2081. }
  2082. return comp_value;
  2083. }
  2084. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  2085. enum ieee80211_band band, int power_level,
  2086. u8 txpower, int delta)
  2087. {
  2088. u32 reg;
  2089. u16 eeprom;
  2090. u8 criterion;
  2091. u8 eirp_txpower;
  2092. u8 eirp_txpower_criterion;
  2093. u8 reg_limit;
  2094. if (!((band == IEEE80211_BAND_5GHZ) && is_rate_b))
  2095. return txpower;
  2096. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  2097. /*
  2098. * Check if eirp txpower exceed txpower_limit.
  2099. * We use OFDM 6M as criterion and its eirp txpower
  2100. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  2101. * .11b data rate need add additional 4dbm
  2102. * when calculating eirp txpower.
  2103. */
  2104. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  2105. criterion = rt2x00_get_field32(reg, TX_PWR_CFG_0_6MBS);
  2106. rt2x00_eeprom_read(rt2x00dev,
  2107. EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  2108. if (band == IEEE80211_BAND_2GHZ)
  2109. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2110. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  2111. else
  2112. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  2113. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  2114. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  2115. (is_rate_b ? 4 : 0) + delta;
  2116. reg_limit = (eirp_txpower > power_level) ?
  2117. (eirp_txpower - power_level) : 0;
  2118. } else
  2119. reg_limit = 0;
  2120. return txpower + delta - reg_limit;
  2121. }
  2122. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  2123. enum ieee80211_band band,
  2124. int power_level)
  2125. {
  2126. u8 txpower;
  2127. u16 eeprom;
  2128. int i, is_rate_b;
  2129. u32 reg;
  2130. u8 r1;
  2131. u32 offset;
  2132. int delta;
  2133. /*
  2134. * Calculate HT40 compensation delta
  2135. */
  2136. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  2137. /*
  2138. * calculate temperature compensation delta
  2139. */
  2140. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  2141. /*
  2142. * set to normal bbp tx power control mode: +/- 0dBm
  2143. */
  2144. rt2800_bbp_read(rt2x00dev, 1, &r1);
  2145. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, 0);
  2146. rt2800_bbp_write(rt2x00dev, 1, r1);
  2147. offset = TX_PWR_CFG_0;
  2148. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  2149. /* just to be safe */
  2150. if (offset > TX_PWR_CFG_4)
  2151. break;
  2152. rt2800_register_read(rt2x00dev, offset, &reg);
  2153. /* read the next four txpower values */
  2154. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  2155. &eeprom);
  2156. is_rate_b = i ? 0 : 1;
  2157. /*
  2158. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  2159. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  2160. * TX_PWR_CFG_4: unknown
  2161. */
  2162. txpower = rt2x00_get_field16(eeprom,
  2163. EEPROM_TXPOWER_BYRATE_RATE0);
  2164. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2165. power_level, txpower, delta);
  2166. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  2167. /*
  2168. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  2169. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  2170. * TX_PWR_CFG_4: unknown
  2171. */
  2172. txpower = rt2x00_get_field16(eeprom,
  2173. EEPROM_TXPOWER_BYRATE_RATE1);
  2174. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2175. power_level, txpower, delta);
  2176. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  2177. /*
  2178. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  2179. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  2180. * TX_PWR_CFG_4: unknown
  2181. */
  2182. txpower = rt2x00_get_field16(eeprom,
  2183. EEPROM_TXPOWER_BYRATE_RATE2);
  2184. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2185. power_level, txpower, delta);
  2186. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  2187. /*
  2188. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  2189. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  2190. * TX_PWR_CFG_4: unknown
  2191. */
  2192. txpower = rt2x00_get_field16(eeprom,
  2193. EEPROM_TXPOWER_BYRATE_RATE3);
  2194. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2195. power_level, txpower, delta);
  2196. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  2197. /* read the next four txpower values */
  2198. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  2199. &eeprom);
  2200. is_rate_b = 0;
  2201. /*
  2202. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  2203. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  2204. * TX_PWR_CFG_4: unknown
  2205. */
  2206. txpower = rt2x00_get_field16(eeprom,
  2207. EEPROM_TXPOWER_BYRATE_RATE0);
  2208. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2209. power_level, txpower, delta);
  2210. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  2211. /*
  2212. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  2213. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  2214. * TX_PWR_CFG_4: unknown
  2215. */
  2216. txpower = rt2x00_get_field16(eeprom,
  2217. EEPROM_TXPOWER_BYRATE_RATE1);
  2218. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2219. power_level, txpower, delta);
  2220. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  2221. /*
  2222. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  2223. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  2224. * TX_PWR_CFG_4: unknown
  2225. */
  2226. txpower = rt2x00_get_field16(eeprom,
  2227. EEPROM_TXPOWER_BYRATE_RATE2);
  2228. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2229. power_level, txpower, delta);
  2230. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  2231. /*
  2232. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  2233. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  2234. * TX_PWR_CFG_4: unknown
  2235. */
  2236. txpower = rt2x00_get_field16(eeprom,
  2237. EEPROM_TXPOWER_BYRATE_RATE3);
  2238. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  2239. power_level, txpower, delta);
  2240. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  2241. rt2800_register_write(rt2x00dev, offset, reg);
  2242. /* next TX_PWR_CFG register */
  2243. offset += 4;
  2244. }
  2245. }
  2246. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  2247. {
  2248. rt2800_config_txpower(rt2x00dev, rt2x00dev->curr_band,
  2249. rt2x00dev->tx_power);
  2250. }
  2251. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  2252. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  2253. {
  2254. u32 tx_pin;
  2255. u8 rfcsr;
  2256. /*
  2257. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  2258. * designed to be controlled in oscillation frequency by a voltage
  2259. * input. Maybe the temperature will affect the frequency of
  2260. * oscillation to be shifted. The VCO calibration will be called
  2261. * periodically to adjust the frequency to be precision.
  2262. */
  2263. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2264. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  2265. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2266. switch (rt2x00dev->chip.rf) {
  2267. case RF2020:
  2268. case RF3020:
  2269. case RF3021:
  2270. case RF3022:
  2271. case RF3320:
  2272. case RF3052:
  2273. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  2274. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2275. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2276. break;
  2277. case RF3290:
  2278. case RF5360:
  2279. case RF5370:
  2280. case RF5372:
  2281. case RF5390:
  2282. case RF5392:
  2283. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2284. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2285. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2286. break;
  2287. default:
  2288. return;
  2289. }
  2290. mdelay(1);
  2291. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  2292. if (rt2x00dev->rf_channel <= 14) {
  2293. switch (rt2x00dev->default_ant.tx_chain_num) {
  2294. case 3:
  2295. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  2296. /* fall through */
  2297. case 2:
  2298. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  2299. /* fall through */
  2300. case 1:
  2301. default:
  2302. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2303. break;
  2304. }
  2305. } else {
  2306. switch (rt2x00dev->default_ant.tx_chain_num) {
  2307. case 3:
  2308. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  2309. /* fall through */
  2310. case 2:
  2311. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  2312. /* fall through */
  2313. case 1:
  2314. default:
  2315. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  2316. break;
  2317. }
  2318. }
  2319. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2320. }
  2321. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  2322. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  2323. struct rt2x00lib_conf *libconf)
  2324. {
  2325. u32 reg;
  2326. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2327. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  2328. libconf->conf->short_frame_max_tx_count);
  2329. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  2330. libconf->conf->long_frame_max_tx_count);
  2331. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2332. }
  2333. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  2334. struct rt2x00lib_conf *libconf)
  2335. {
  2336. enum dev_state state =
  2337. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  2338. STATE_SLEEP : STATE_AWAKE;
  2339. u32 reg;
  2340. if (state == STATE_SLEEP) {
  2341. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  2342. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2343. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  2344. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  2345. libconf->conf->listen_interval - 1);
  2346. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  2347. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2348. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2349. } else {
  2350. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  2351. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  2352. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  2353. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  2354. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  2355. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  2356. }
  2357. }
  2358. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  2359. struct rt2x00lib_conf *libconf,
  2360. const unsigned int flags)
  2361. {
  2362. /* Always recalculate LNA gain before changing configuration */
  2363. rt2800_config_lna_gain(rt2x00dev, libconf);
  2364. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  2365. rt2800_config_channel(rt2x00dev, libconf->conf,
  2366. &libconf->rf, &libconf->channel);
  2367. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2368. libconf->conf->power_level);
  2369. }
  2370. if (flags & IEEE80211_CONF_CHANGE_POWER)
  2371. rt2800_config_txpower(rt2x00dev, libconf->conf->channel->band,
  2372. libconf->conf->power_level);
  2373. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2374. rt2800_config_retry_limit(rt2x00dev, libconf);
  2375. if (flags & IEEE80211_CONF_CHANGE_PS)
  2376. rt2800_config_ps(rt2x00dev, libconf);
  2377. }
  2378. EXPORT_SYMBOL_GPL(rt2800_config);
  2379. /*
  2380. * Link tuning
  2381. */
  2382. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2383. {
  2384. u32 reg;
  2385. /*
  2386. * Update FCS error count from register.
  2387. */
  2388. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2389. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  2390. }
  2391. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  2392. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  2393. {
  2394. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2395. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2396. rt2x00_rt(rt2x00dev, RT3071) ||
  2397. rt2x00_rt(rt2x00dev, RT3090) ||
  2398. rt2x00_rt(rt2x00dev, RT3290) ||
  2399. rt2x00_rt(rt2x00dev, RT3390) ||
  2400. rt2x00_rt(rt2x00dev, RT5390) ||
  2401. rt2x00_rt(rt2x00dev, RT5392))
  2402. return 0x1c + (2 * rt2x00dev->lna_gain);
  2403. else
  2404. return 0x2e + rt2x00dev->lna_gain;
  2405. }
  2406. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  2407. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  2408. else
  2409. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  2410. }
  2411. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  2412. struct link_qual *qual, u8 vgc_level)
  2413. {
  2414. if (qual->vgc_level != vgc_level) {
  2415. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  2416. qual->vgc_level = vgc_level;
  2417. qual->vgc_level_reg = vgc_level;
  2418. }
  2419. }
  2420. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  2421. {
  2422. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  2423. }
  2424. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  2425. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  2426. const u32 count)
  2427. {
  2428. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  2429. return;
  2430. /*
  2431. * When RSSI is better then -80 increase VGC level with 0x10
  2432. */
  2433. rt2800_set_vgc(rt2x00dev, qual,
  2434. rt2800_get_default_vgc(rt2x00dev) +
  2435. ((qual->rssi > -80) * 0x10));
  2436. }
  2437. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  2438. /*
  2439. * Initialization functions.
  2440. */
  2441. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  2442. {
  2443. u32 reg;
  2444. u16 eeprom;
  2445. unsigned int i;
  2446. int ret;
  2447. rt2800_disable_wpdma(rt2x00dev);
  2448. ret = rt2800_drv_init_registers(rt2x00dev);
  2449. if (ret)
  2450. return ret;
  2451. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  2452. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  2453. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  2454. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  2455. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  2456. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  2457. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  2458. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  2459. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  2460. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  2461. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  2462. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  2463. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  2464. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  2465. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  2466. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  2467. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  2468. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  2469. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  2470. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  2471. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  2472. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  2473. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  2474. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  2475. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  2476. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  2477. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  2478. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  2479. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2480. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  2481. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  2482. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  2483. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  2484. }
  2485. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  2486. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  2487. rt2x00_set_field32(&reg, LDO0_EN, 1);
  2488. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  2489. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  2490. }
  2491. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  2492. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  2493. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  2494. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  2495. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  2496. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  2497. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  2498. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  2499. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  2500. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  2501. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  2502. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  2503. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  2504. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  2505. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  2506. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  2507. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  2508. }
  2509. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2510. rt2x00_rt(rt2x00dev, RT3090) ||
  2511. rt2x00_rt(rt2x00dev, RT3290) ||
  2512. rt2x00_rt(rt2x00dev, RT3390)) {
  2513. if (rt2x00_rt(rt2x00dev, RT3290))
  2514. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2515. 0x00000404);
  2516. else
  2517. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  2518. 0x00000400);
  2519. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2520. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2521. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2522. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2523. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  2524. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  2525. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2526. 0x0000002c);
  2527. else
  2528. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  2529. 0x0000000f);
  2530. } else {
  2531. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2532. }
  2533. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  2534. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2535. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2536. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2537. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  2538. } else {
  2539. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2540. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2541. }
  2542. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2543. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2544. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  2545. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  2546. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  2547. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  2548. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2549. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2550. rt2x00_rt(rt2x00dev, RT5392)) {
  2551. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  2552. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2553. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  2554. } else {
  2555. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  2556. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  2557. }
  2558. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  2559. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  2560. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  2561. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  2562. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  2563. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  2564. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  2565. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  2566. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  2567. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  2568. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  2569. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  2570. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  2571. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  2572. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  2573. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  2574. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  2575. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  2576. rt2x00_rt(rt2x00dev, RT2883) ||
  2577. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  2578. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  2579. else
  2580. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  2581. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  2582. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  2583. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  2584. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  2585. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  2586. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  2587. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  2588. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  2589. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  2590. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  2591. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  2592. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  2593. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  2594. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  2595. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  2596. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  2597. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  2598. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  2599. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  2600. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  2601. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  2602. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  2603. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  2604. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  2605. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  2606. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  2607. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  2608. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  2609. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  2610. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  2611. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2612. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  2613. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  2614. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2615. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2616. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2617. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2618. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2619. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2620. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2621. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  2622. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2623. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2624. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  2625. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  2626. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2627. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2628. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2629. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2630. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2631. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2632. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2633. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  2634. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2635. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2636. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  2637. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  2638. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2639. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2640. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2641. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2642. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2643. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2644. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2645. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  2646. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2647. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2648. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  2649. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  2650. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2651. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2652. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2653. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2654. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2655. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2656. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2657. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  2658. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2659. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2660. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  2661. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  2662. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2663. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2664. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2665. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2666. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  2667. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2668. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  2669. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  2670. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2671. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2672. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  2673. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  2674. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  2675. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  2676. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  2677. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  2678. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  2679. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  2680. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  2681. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  2682. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2683. if (rt2x00_is_usb(rt2x00dev)) {
  2684. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  2685. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2686. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2687. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2688. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2689. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2690. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  2691. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  2692. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  2693. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  2694. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  2695. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2696. }
  2697. /*
  2698. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  2699. * although it is reserved.
  2700. */
  2701. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  2702. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  2703. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  2704. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  2705. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  2706. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  2707. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  2708. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  2709. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  2710. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  2711. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  2712. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  2713. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  2714. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2715. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  2716. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  2717. IEEE80211_MAX_RTS_THRESHOLD);
  2718. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  2719. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2720. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  2721. /*
  2722. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  2723. * time should be set to 16. However, the original Ralink driver uses
  2724. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  2725. * connection problems with 11g + CTS protection. Hence, use the same
  2726. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  2727. */
  2728. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  2729. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  2730. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  2731. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  2732. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  2733. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  2734. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  2735. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  2736. /*
  2737. * ASIC will keep garbage value after boot, clear encryption keys.
  2738. */
  2739. for (i = 0; i < 4; i++)
  2740. rt2800_register_write(rt2x00dev,
  2741. SHARED_KEY_MODE_ENTRY(i), 0);
  2742. for (i = 0; i < 256; i++) {
  2743. rt2800_config_wcid(rt2x00dev, NULL, i);
  2744. rt2800_delete_wcid_attr(rt2x00dev, i);
  2745. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  2746. }
  2747. /*
  2748. * Clear all beacons
  2749. */
  2750. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  2751. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  2752. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  2753. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  2754. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  2755. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  2756. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  2757. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  2758. if (rt2x00_is_usb(rt2x00dev)) {
  2759. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2760. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  2761. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2762. } else if (rt2x00_is_pcie(rt2x00dev)) {
  2763. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  2764. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  2765. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  2766. }
  2767. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  2768. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  2769. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  2770. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  2771. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  2772. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  2773. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  2774. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  2775. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  2776. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  2777. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  2778. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  2779. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  2780. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  2781. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  2782. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  2783. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  2784. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  2785. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  2786. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  2787. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  2788. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  2789. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  2790. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  2791. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  2792. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  2793. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  2794. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  2795. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  2796. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  2797. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  2798. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  2799. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  2800. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  2801. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  2802. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  2803. /*
  2804. * Do not force the BA window size, we use the TXWI to set it
  2805. */
  2806. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  2807. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  2808. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  2809. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  2810. /*
  2811. * We must clear the error counters.
  2812. * These registers are cleared on read,
  2813. * so we may pass a useless variable to store the value.
  2814. */
  2815. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  2816. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  2817. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  2818. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  2819. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  2820. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  2821. /*
  2822. * Setup leadtime for pre tbtt interrupt to 6ms
  2823. */
  2824. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  2825. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  2826. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  2827. /*
  2828. * Set up channel statistics timer
  2829. */
  2830. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  2831. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  2832. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  2833. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  2834. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  2835. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  2836. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  2837. return 0;
  2838. }
  2839. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  2840. {
  2841. unsigned int i;
  2842. u32 reg;
  2843. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2844. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  2845. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  2846. return 0;
  2847. udelay(REGISTER_BUSY_DELAY);
  2848. }
  2849. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  2850. return -EACCES;
  2851. }
  2852. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  2853. {
  2854. unsigned int i;
  2855. u8 value;
  2856. /*
  2857. * BBP was enabled after firmware was loaded,
  2858. * but we need to reactivate it now.
  2859. */
  2860. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  2861. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  2862. msleep(1);
  2863. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  2864. rt2800_bbp_read(rt2x00dev, 0, &value);
  2865. if ((value != 0xff) && (value != 0x00))
  2866. return 0;
  2867. udelay(REGISTER_BUSY_DELAY);
  2868. }
  2869. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  2870. return -EACCES;
  2871. }
  2872. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  2873. {
  2874. unsigned int i;
  2875. u16 eeprom;
  2876. u8 reg_id;
  2877. u8 value;
  2878. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  2879. rt2800_wait_bbp_ready(rt2x00dev)))
  2880. return -EACCES;
  2881. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2882. rt2x00_rt(rt2x00dev, RT5390) ||
  2883. rt2x00_rt(rt2x00dev, RT5392)) {
  2884. rt2800_bbp_read(rt2x00dev, 4, &value);
  2885. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  2886. rt2800_bbp_write(rt2x00dev, 4, value);
  2887. }
  2888. if (rt2800_is_305x_soc(rt2x00dev) ||
  2889. rt2x00_rt(rt2x00dev, RT3290) ||
  2890. rt2x00_rt(rt2x00dev, RT3572) ||
  2891. rt2x00_rt(rt2x00dev, RT5390) ||
  2892. rt2x00_rt(rt2x00dev, RT5392))
  2893. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  2894. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  2895. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  2896. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2897. rt2x00_rt(rt2x00dev, RT5390) ||
  2898. rt2x00_rt(rt2x00dev, RT5392))
  2899. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2900. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2901. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2902. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  2903. } else if (rt2x00_rt(rt2x00dev, RT3290) ||
  2904. rt2x00_rt(rt2x00dev, RT5390) ||
  2905. rt2x00_rt(rt2x00dev, RT5392)) {
  2906. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2907. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  2908. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2909. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  2910. if (rt2x00_rt(rt2x00dev, RT3290))
  2911. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  2912. else
  2913. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  2914. } else {
  2915. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  2916. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  2917. }
  2918. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2919. if (rt2x00_rt(rt2x00dev, RT3070) ||
  2920. rt2x00_rt(rt2x00dev, RT3071) ||
  2921. rt2x00_rt(rt2x00dev, RT3090) ||
  2922. rt2x00_rt(rt2x00dev, RT3390) ||
  2923. rt2x00_rt(rt2x00dev, RT3572) ||
  2924. rt2x00_rt(rt2x00dev, RT5390) ||
  2925. rt2x00_rt(rt2x00dev, RT5392)) {
  2926. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  2927. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  2928. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2929. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2930. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  2931. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  2932. } else {
  2933. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  2934. }
  2935. if (rt2x00_rt(rt2x00dev, RT3290)) {
  2936. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  2937. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  2938. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  2939. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  2940. }
  2941. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2942. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2943. rt2x00_rt(rt2x00dev, RT5390) ||
  2944. rt2x00_rt(rt2x00dev, RT5392))
  2945. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  2946. else
  2947. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  2948. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  2949. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  2950. else if (rt2x00_rt(rt2x00dev, RT3290) ||
  2951. rt2x00_rt(rt2x00dev, RT5390) ||
  2952. rt2x00_rt(rt2x00dev, RT5392))
  2953. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  2954. else
  2955. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  2956. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2957. rt2x00_rt(rt2x00dev, RT5390) ||
  2958. rt2x00_rt(rt2x00dev, RT5392))
  2959. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  2960. else
  2961. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  2962. if (rt2x00_rt(rt2x00dev, RT5392))
  2963. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  2964. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  2965. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2966. rt2x00_rt(rt2x00dev, RT5390) ||
  2967. rt2x00_rt(rt2x00dev, RT5392))
  2968. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  2969. else
  2970. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  2971. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2972. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  2973. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  2974. }
  2975. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  2976. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  2977. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  2978. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  2979. rt2x00_rt(rt2x00dev, RT3290) ||
  2980. rt2x00_rt(rt2x00dev, RT3572) ||
  2981. rt2x00_rt(rt2x00dev, RT5390) ||
  2982. rt2x00_rt(rt2x00dev, RT5392) ||
  2983. rt2800_is_305x_soc(rt2x00dev))
  2984. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  2985. else
  2986. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  2987. if (rt2x00_rt(rt2x00dev, RT3290) ||
  2988. rt2x00_rt(rt2x00dev, RT5390) ||
  2989. rt2x00_rt(rt2x00dev, RT5392))
  2990. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  2991. if (rt2800_is_305x_soc(rt2x00dev))
  2992. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  2993. else if (rt2x00_rt(rt2x00dev, RT3290))
  2994. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  2995. else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2996. rt2x00_rt(rt2x00dev, RT5392))
  2997. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  2998. else
  2999. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  3000. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3001. rt2x00_rt(rt2x00dev, RT5390))
  3002. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  3003. else if (rt2x00_rt(rt2x00dev, RT5392))
  3004. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  3005. else
  3006. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  3007. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3008. rt2x00_rt(rt2x00dev, RT5390) ||
  3009. rt2x00_rt(rt2x00dev, RT5392))
  3010. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  3011. if (rt2x00_rt(rt2x00dev, RT5392)) {
  3012. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  3013. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  3014. }
  3015. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3016. rt2x00_rt(rt2x00dev, RT3090) ||
  3017. rt2x00_rt(rt2x00dev, RT3390) ||
  3018. rt2x00_rt(rt2x00dev, RT3572) ||
  3019. rt2x00_rt(rt2x00dev, RT5390) ||
  3020. rt2x00_rt(rt2x00dev, RT5392)) {
  3021. rt2800_bbp_read(rt2x00dev, 138, &value);
  3022. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3023. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3024. value |= 0x20;
  3025. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3026. value &= ~0x02;
  3027. rt2800_bbp_write(rt2x00dev, 138, value);
  3028. }
  3029. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3030. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  3031. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  3032. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  3033. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  3034. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  3035. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  3036. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  3037. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  3038. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  3039. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  3040. rt2800_bbp_read(rt2x00dev, 47, &value);
  3041. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  3042. rt2800_bbp_write(rt2x00dev, 47, value);
  3043. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  3044. rt2800_bbp_read(rt2x00dev, 3, &value);
  3045. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  3046. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  3047. rt2800_bbp_write(rt2x00dev, 3, value);
  3048. }
  3049. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3050. rt2x00_rt(rt2x00dev, RT5392)) {
  3051. int ant, div_mode;
  3052. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3053. div_mode = rt2x00_get_field16(eeprom,
  3054. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3055. ant = (div_mode == 3) ? 1 : 0;
  3056. /* check if this is a Bluetooth combo card */
  3057. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  3058. u32 reg;
  3059. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  3060. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
  3061. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT6, 0);
  3062. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 0);
  3063. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 0);
  3064. if (ant == 0)
  3065. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 1);
  3066. else if (ant == 1)
  3067. rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 1);
  3068. rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
  3069. }
  3070. /* This chip has hardware antenna diversity*/
  3071. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3072. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  3073. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  3074. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  3075. }
  3076. rt2800_bbp_read(rt2x00dev, 152, &value);
  3077. if (ant == 0)
  3078. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  3079. else
  3080. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  3081. rt2800_bbp_write(rt2x00dev, 152, value);
  3082. /* Init frequency calibration */
  3083. rt2800_bbp_write(rt2x00dev, 142, 1);
  3084. rt2800_bbp_write(rt2x00dev, 143, 57);
  3085. }
  3086. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  3087. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  3088. if (eeprom != 0xffff && eeprom != 0x0000) {
  3089. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  3090. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  3091. rt2800_bbp_write(rt2x00dev, reg_id, value);
  3092. }
  3093. }
  3094. return 0;
  3095. }
  3096. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  3097. bool bw40, u8 rfcsr24, u8 filter_target)
  3098. {
  3099. unsigned int i;
  3100. u8 bbp;
  3101. u8 rfcsr;
  3102. u8 passband;
  3103. u8 stopband;
  3104. u8 overtuned = 0;
  3105. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3106. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3107. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  3108. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3109. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  3110. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  3111. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  3112. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3113. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  3114. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3115. /*
  3116. * Set power & frequency of passband test tone
  3117. */
  3118. rt2800_bbp_write(rt2x00dev, 24, 0);
  3119. for (i = 0; i < 100; i++) {
  3120. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3121. msleep(1);
  3122. rt2800_bbp_read(rt2x00dev, 55, &passband);
  3123. if (passband)
  3124. break;
  3125. }
  3126. /*
  3127. * Set power & frequency of stopband test tone
  3128. */
  3129. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  3130. for (i = 0; i < 100; i++) {
  3131. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  3132. msleep(1);
  3133. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  3134. if ((passband - stopband) <= filter_target) {
  3135. rfcsr24++;
  3136. overtuned += ((passband - stopband) == filter_target);
  3137. } else
  3138. break;
  3139. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3140. }
  3141. rfcsr24 -= !!overtuned;
  3142. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  3143. return rfcsr24;
  3144. }
  3145. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  3146. {
  3147. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3148. u8 rfcsr;
  3149. u8 bbp;
  3150. u32 reg;
  3151. u16 eeprom;
  3152. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  3153. !rt2x00_rt(rt2x00dev, RT3071) &&
  3154. !rt2x00_rt(rt2x00dev, RT3090) &&
  3155. !rt2x00_rt(rt2x00dev, RT3290) &&
  3156. !rt2x00_rt(rt2x00dev, RT3390) &&
  3157. !rt2x00_rt(rt2x00dev, RT3572) &&
  3158. !rt2x00_rt(rt2x00dev, RT5390) &&
  3159. !rt2x00_rt(rt2x00dev, RT5392) &&
  3160. !rt2800_is_305x_soc(rt2x00dev))
  3161. return 0;
  3162. /*
  3163. * Init RF calibration.
  3164. */
  3165. if (rt2x00_rt(rt2x00dev, RT3290) ||
  3166. rt2x00_rt(rt2x00dev, RT5390) ||
  3167. rt2x00_rt(rt2x00dev, RT5392)) {
  3168. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  3169. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  3170. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3171. msleep(1);
  3172. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
  3173. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3174. } else {
  3175. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3176. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  3177. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3178. msleep(1);
  3179. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  3180. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3181. }
  3182. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3183. rt2x00_rt(rt2x00dev, RT3071) ||
  3184. rt2x00_rt(rt2x00dev, RT3090)) {
  3185. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3186. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3187. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3188. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  3189. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3190. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  3191. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3192. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  3193. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3194. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3195. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3196. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3197. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3198. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3199. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3200. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3201. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3202. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3203. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  3204. } else if (rt2x00_rt(rt2x00dev, RT3290)) {
  3205. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3206. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3207. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  3208. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  3209. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3210. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  3211. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  3212. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3213. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3214. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3215. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3216. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  3217. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3218. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  3219. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3220. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3221. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3222. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3223. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3224. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3225. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3226. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  3227. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3228. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3229. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3230. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3231. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3232. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3233. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3234. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  3235. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3236. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3237. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3238. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3239. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3240. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  3241. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3242. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3243. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3244. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3245. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  3246. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3247. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3248. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  3249. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3250. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  3251. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3252. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  3253. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  3254. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3255. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  3256. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3257. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  3258. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  3259. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  3260. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  3261. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  3262. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  3263. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3264. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  3265. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  3266. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3267. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3268. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  3269. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  3270. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  3271. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  3272. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  3273. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  3274. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3275. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  3276. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3277. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  3278. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3279. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3280. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  3281. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  3282. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  3283. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  3284. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3285. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  3286. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  3287. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  3288. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  3289. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  3290. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  3291. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  3292. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  3293. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  3294. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  3295. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  3296. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  3297. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  3298. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  3299. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  3300. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  3301. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  3302. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  3303. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  3304. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  3305. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  3306. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3307. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  3308. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  3309. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  3310. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  3311. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  3312. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3313. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  3314. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  3315. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  3316. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3317. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  3318. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  3319. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  3320. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  3321. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  3322. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  3323. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  3324. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  3325. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  3326. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  3327. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  3328. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  3329. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  3330. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  3331. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  3332. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  3333. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  3334. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  3335. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  3336. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  3337. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  3338. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  3339. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  3340. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  3341. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  3342. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  3343. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  3344. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  3345. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  3346. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  3347. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3348. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  3349. return 0;
  3350. } else if (rt2x00_rt(rt2x00dev, RT5390)) {
  3351. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  3352. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3353. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3354. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3355. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3356. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3357. else
  3358. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  3359. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3360. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3361. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3362. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  3363. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3364. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3365. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3366. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3367. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3368. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  3369. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3370. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  3371. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3372. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  3373. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  3374. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3375. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3376. else
  3377. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  3378. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  3379. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3380. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3381. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3382. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  3383. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3384. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3385. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  3386. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3387. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3388. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3389. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3390. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3391. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3392. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3393. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  3394. else
  3395. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  3396. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3397. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  3398. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  3399. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3400. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3401. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3402. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3403. else
  3404. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  3405. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  3406. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3407. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3408. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  3409. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3410. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  3411. else
  3412. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  3413. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  3414. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  3415. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  3416. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  3417. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  3418. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  3419. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3420. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  3421. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  3422. else
  3423. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  3424. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  3425. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  3426. } else if (rt2x00_rt(rt2x00dev, RT5392)) {
  3427. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  3428. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  3429. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  3430. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  3431. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  3432. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  3433. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  3434. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  3435. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  3436. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  3437. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  3438. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  3439. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  3440. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  3441. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  3442. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  3443. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  3444. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  3445. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  3446. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  3447. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  3448. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  3449. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  3450. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  3451. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  3452. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3453. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3454. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  3455. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  3456. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  3457. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  3458. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3459. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  3460. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  3461. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  3462. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  3463. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  3464. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  3465. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  3466. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  3467. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  3468. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  3469. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  3470. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  3471. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  3472. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  3473. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  3474. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  3475. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  3476. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  3477. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3478. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  3479. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  3480. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  3481. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  3482. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  3483. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  3484. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  3485. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  3486. }
  3487. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3488. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3489. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3490. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3491. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3492. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3493. rt2x00_rt(rt2x00dev, RT3090)) {
  3494. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  3495. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3496. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3497. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3498. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3499. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3500. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3501. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  3502. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3503. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3504. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3505. else
  3506. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  3507. }
  3508. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3509. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3510. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3511. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3512. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  3513. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  3514. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  3515. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  3516. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3517. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  3518. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  3519. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  3520. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3521. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  3522. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3523. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3524. msleep(1);
  3525. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  3526. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  3527. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  3528. }
  3529. /*
  3530. * Set RX Filter calibration for 20MHz and 40MHz
  3531. */
  3532. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3533. drv_data->calibration_bw20 =
  3534. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  3535. drv_data->calibration_bw40 =
  3536. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  3537. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  3538. rt2x00_rt(rt2x00dev, RT3090) ||
  3539. rt2x00_rt(rt2x00dev, RT3390) ||
  3540. rt2x00_rt(rt2x00dev, RT3572)) {
  3541. drv_data->calibration_bw20 =
  3542. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  3543. drv_data->calibration_bw40 =
  3544. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  3545. }
  3546. /*
  3547. * Save BBP 25 & 26 values for later use in channel switching
  3548. */
  3549. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  3550. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  3551. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3552. !rt2x00_rt(rt2x00dev, RT5392)) {
  3553. /*
  3554. * Set back to initial state
  3555. */
  3556. rt2800_bbp_write(rt2x00dev, 24, 0);
  3557. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  3558. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  3559. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3560. /*
  3561. * Set BBP back to BW20
  3562. */
  3563. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  3564. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  3565. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3566. }
  3567. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  3568. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3569. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3570. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  3571. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  3572. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  3573. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  3574. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  3575. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3576. !rt2x00_rt(rt2x00dev, RT5392)) {
  3577. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  3578. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  3579. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3580. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3581. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3582. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3583. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  3584. &rt2x00dev->cap_flags))
  3585. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  3586. }
  3587. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  3588. drv_data->txmixer_gain_24g);
  3589. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3590. }
  3591. if (rt2x00_rt(rt2x00dev, RT3090)) {
  3592. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  3593. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  3594. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3595. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  3596. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  3597. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  3598. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  3599. rt2800_bbp_write(rt2x00dev, 138, bbp);
  3600. }
  3601. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3602. rt2x00_rt(rt2x00dev, RT3090) ||
  3603. rt2x00_rt(rt2x00dev, RT3390)) {
  3604. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  3605. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3606. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  3607. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  3608. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  3609. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  3610. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3611. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  3612. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  3613. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  3614. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  3615. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  3616. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  3617. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  3618. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  3619. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3620. }
  3621. if (rt2x00_rt(rt2x00dev, RT3070)) {
  3622. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  3623. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  3624. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  3625. else
  3626. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  3627. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  3628. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  3629. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  3630. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  3631. }
  3632. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3633. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  3634. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  3635. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  3636. }
  3637. if (rt2x00_rt(rt2x00dev, RT5390) ||
  3638. rt2x00_rt(rt2x00dev, RT5392)) {
  3639. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  3640. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  3641. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  3642. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  3643. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  3644. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  3645. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  3646. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  3647. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3648. }
  3649. return 0;
  3650. }
  3651. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  3652. {
  3653. u32 reg;
  3654. u16 word;
  3655. /*
  3656. * Initialize all registers.
  3657. */
  3658. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  3659. rt2800_init_registers(rt2x00dev) ||
  3660. rt2800_init_bbp(rt2x00dev) ||
  3661. rt2800_init_rfcsr(rt2x00dev)))
  3662. return -EIO;
  3663. /*
  3664. * Send signal to firmware during boot time.
  3665. */
  3666. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  3667. if (rt2x00_is_usb(rt2x00dev) &&
  3668. (rt2x00_rt(rt2x00dev, RT3070) ||
  3669. rt2x00_rt(rt2x00dev, RT3071) ||
  3670. rt2x00_rt(rt2x00dev, RT3572))) {
  3671. udelay(200);
  3672. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  3673. udelay(10);
  3674. }
  3675. /*
  3676. * Enable RX.
  3677. */
  3678. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3679. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3680. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3681. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3682. udelay(50);
  3683. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  3684. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  3685. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  3686. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  3687. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  3688. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  3689. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3690. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  3691. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  3692. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3693. /*
  3694. * Initialize LED control
  3695. */
  3696. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  3697. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  3698. word & 0xff, (word >> 8) & 0xff);
  3699. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  3700. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  3701. word & 0xff, (word >> 8) & 0xff);
  3702. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  3703. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  3704. word & 0xff, (word >> 8) & 0xff);
  3705. return 0;
  3706. }
  3707. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  3708. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  3709. {
  3710. u32 reg;
  3711. rt2800_disable_wpdma(rt2x00dev);
  3712. /* Wait for DMA, ignore error */
  3713. rt2800_wait_wpdma_ready(rt2x00dev);
  3714. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  3715. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  3716. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  3717. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  3718. }
  3719. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  3720. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  3721. {
  3722. u32 reg;
  3723. u16 efuse_ctrl_reg;
  3724. if (rt2x00_rt(rt2x00dev, RT3290))
  3725. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3726. else
  3727. efuse_ctrl_reg = EFUSE_CTRL;
  3728. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  3729. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  3730. }
  3731. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  3732. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  3733. {
  3734. u32 reg;
  3735. u16 efuse_ctrl_reg;
  3736. u16 efuse_data0_reg;
  3737. u16 efuse_data1_reg;
  3738. u16 efuse_data2_reg;
  3739. u16 efuse_data3_reg;
  3740. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3741. efuse_ctrl_reg = EFUSE_CTRL_3290;
  3742. efuse_data0_reg = EFUSE_DATA0_3290;
  3743. efuse_data1_reg = EFUSE_DATA1_3290;
  3744. efuse_data2_reg = EFUSE_DATA2_3290;
  3745. efuse_data3_reg = EFUSE_DATA3_3290;
  3746. } else {
  3747. efuse_ctrl_reg = EFUSE_CTRL;
  3748. efuse_data0_reg = EFUSE_DATA0;
  3749. efuse_data1_reg = EFUSE_DATA1;
  3750. efuse_data2_reg = EFUSE_DATA2;
  3751. efuse_data3_reg = EFUSE_DATA3;
  3752. }
  3753. mutex_lock(&rt2x00dev->csr_mutex);
  3754. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  3755. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  3756. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  3757. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  3758. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  3759. /* Wait until the EEPROM has been loaded */
  3760. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  3761. /* Apparently the data is read from end to start */
  3762. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  3763. /* The returned value is in CPU order, but eeprom is le */
  3764. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  3765. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  3766. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  3767. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  3768. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  3769. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  3770. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  3771. mutex_unlock(&rt2x00dev->csr_mutex);
  3772. }
  3773. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  3774. {
  3775. unsigned int i;
  3776. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  3777. rt2800_efuse_read(rt2x00dev, i);
  3778. }
  3779. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  3780. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  3781. {
  3782. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3783. u16 word;
  3784. u8 *mac;
  3785. u8 default_lna_gain;
  3786. /*
  3787. * Start validation of the data that has been read.
  3788. */
  3789. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  3790. if (!is_valid_ether_addr(mac)) {
  3791. random_ether_addr(mac);
  3792. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  3793. }
  3794. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  3795. if (word == 0xffff) {
  3796. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  3797. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  3798. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  3799. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  3800. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  3801. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  3802. rt2x00_rt(rt2x00dev, RT2872)) {
  3803. /*
  3804. * There is a max of 2 RX streams for RT28x0 series
  3805. */
  3806. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  3807. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  3808. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  3809. }
  3810. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  3811. if (word == 0xffff) {
  3812. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  3813. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  3814. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  3815. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  3816. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  3817. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  3818. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  3819. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  3820. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  3821. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  3822. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  3823. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  3824. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  3825. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  3826. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  3827. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  3828. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  3829. }
  3830. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  3831. if ((word & 0x00ff) == 0x00ff) {
  3832. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  3833. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  3834. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  3835. }
  3836. if ((word & 0xff00) == 0xff00) {
  3837. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  3838. LED_MODE_TXRX_ACTIVITY);
  3839. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  3840. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  3841. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  3842. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  3843. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  3844. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  3845. }
  3846. /*
  3847. * During the LNA validation we are going to use
  3848. * lna0 as correct value. Note that EEPROM_LNA
  3849. * is never validated.
  3850. */
  3851. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  3852. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  3853. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  3854. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  3855. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  3856. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  3857. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  3858. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  3859. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  3860. if ((word & 0x00ff) != 0x00ff) {
  3861. drv_data->txmixer_gain_24g =
  3862. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  3863. } else {
  3864. drv_data->txmixer_gain_24g = 0;
  3865. }
  3866. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  3867. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  3868. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  3869. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  3870. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  3871. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  3872. default_lna_gain);
  3873. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  3874. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  3875. if ((word & 0x00ff) != 0x00ff) {
  3876. drv_data->txmixer_gain_5g =
  3877. rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  3878. } else {
  3879. drv_data->txmixer_gain_5g = 0;
  3880. }
  3881. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  3882. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  3883. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  3884. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  3885. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  3886. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  3887. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  3888. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  3889. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  3890. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  3891. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  3892. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  3893. default_lna_gain);
  3894. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  3895. return 0;
  3896. }
  3897. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  3898. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  3899. {
  3900. u32 reg;
  3901. u16 value;
  3902. u16 eeprom;
  3903. /*
  3904. * Read EEPROM word for configuration.
  3905. */
  3906. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  3907. /*
  3908. * Identify RF chipset by EEPROM value
  3909. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  3910. * RT53xx: defined in "EEPROM_CHIP_ID" field
  3911. */
  3912. if (rt2x00_rt(rt2x00dev, RT3290))
  3913. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  3914. else
  3915. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  3916. if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT3290 ||
  3917. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390 ||
  3918. rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5392)
  3919. rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
  3920. else
  3921. value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  3922. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  3923. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  3924. switch (rt2x00dev->chip.rt) {
  3925. case RT2860:
  3926. case RT2872:
  3927. case RT2883:
  3928. case RT3070:
  3929. case RT3071:
  3930. case RT3090:
  3931. case RT3290:
  3932. case RT3390:
  3933. case RT3572:
  3934. case RT5390:
  3935. case RT5392:
  3936. break;
  3937. default:
  3938. ERROR(rt2x00dev, "Invalid RT chipset 0x%04x detected.\n", rt2x00dev->chip.rt);
  3939. return -ENODEV;
  3940. }
  3941. switch (rt2x00dev->chip.rf) {
  3942. case RF2820:
  3943. case RF2850:
  3944. case RF2720:
  3945. case RF2750:
  3946. case RF3020:
  3947. case RF2020:
  3948. case RF3021:
  3949. case RF3022:
  3950. case RF3052:
  3951. case RF3290:
  3952. case RF3320:
  3953. case RF5360:
  3954. case RF5370:
  3955. case RF5372:
  3956. case RF5390:
  3957. case RF5392:
  3958. break;
  3959. default:
  3960. ERROR(rt2x00dev, "Invalid RF chipset 0x%04x detected.\n",
  3961. rt2x00dev->chip.rf);
  3962. return -ENODEV;
  3963. }
  3964. /*
  3965. * Identify default antenna configuration.
  3966. */
  3967. rt2x00dev->default_ant.tx_chain_num =
  3968. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  3969. rt2x00dev->default_ant.rx_chain_num =
  3970. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  3971. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  3972. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3973. rt2x00_rt(rt2x00dev, RT3090) ||
  3974. rt2x00_rt(rt2x00dev, RT3390)) {
  3975. value = rt2x00_get_field16(eeprom,
  3976. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  3977. switch (value) {
  3978. case 0:
  3979. case 1:
  3980. case 2:
  3981. rt2x00dev->default_ant.tx = ANTENNA_A;
  3982. rt2x00dev->default_ant.rx = ANTENNA_A;
  3983. break;
  3984. case 3:
  3985. rt2x00dev->default_ant.tx = ANTENNA_A;
  3986. rt2x00dev->default_ant.rx = ANTENNA_B;
  3987. break;
  3988. }
  3989. } else {
  3990. rt2x00dev->default_ant.tx = ANTENNA_A;
  3991. rt2x00dev->default_ant.rx = ANTENNA_A;
  3992. }
  3993. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  3994. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  3995. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  3996. }
  3997. /*
  3998. * Determine external LNA informations.
  3999. */
  4000. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  4001. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  4002. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  4003. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  4004. /*
  4005. * Detect if this device has an hardware controlled radio.
  4006. */
  4007. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  4008. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  4009. /*
  4010. * Detect if this device has Bluetooth co-existence.
  4011. */
  4012. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  4013. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  4014. /*
  4015. * Read frequency offset and RF programming sequence.
  4016. */
  4017. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  4018. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  4019. /*
  4020. * Store led settings, for correct led behaviour.
  4021. */
  4022. #ifdef CONFIG_RT2X00_LIB_LEDS
  4023. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  4024. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  4025. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  4026. rt2x00dev->led_mcu_reg = eeprom;
  4027. #endif /* CONFIG_RT2X00_LIB_LEDS */
  4028. /*
  4029. * Check if support EIRP tx power limit feature.
  4030. */
  4031. rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  4032. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  4033. EIRP_MAX_TX_POWER_LIMIT)
  4034. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  4035. return 0;
  4036. }
  4037. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  4038. /*
  4039. * RF value list for rt28xx
  4040. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  4041. */
  4042. static const struct rf_channel rf_vals[] = {
  4043. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  4044. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  4045. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  4046. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  4047. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  4048. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  4049. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  4050. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  4051. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  4052. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  4053. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  4054. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  4055. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  4056. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  4057. /* 802.11 UNI / HyperLan 2 */
  4058. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  4059. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  4060. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  4061. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  4062. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  4063. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  4064. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  4065. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  4066. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  4067. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  4068. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  4069. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  4070. /* 802.11 HyperLan 2 */
  4071. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  4072. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  4073. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  4074. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  4075. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  4076. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  4077. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  4078. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  4079. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  4080. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  4081. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  4082. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  4083. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  4084. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  4085. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  4086. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  4087. /* 802.11 UNII */
  4088. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  4089. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  4090. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  4091. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  4092. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  4093. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  4094. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  4095. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  4096. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  4097. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  4098. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  4099. /* 802.11 Japan */
  4100. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  4101. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  4102. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  4103. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  4104. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  4105. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  4106. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  4107. };
  4108. /*
  4109. * RF value list for rt3xxx
  4110. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  4111. */
  4112. static const struct rf_channel rf_vals_3x[] = {
  4113. {1, 241, 2, 2 },
  4114. {2, 241, 2, 7 },
  4115. {3, 242, 2, 2 },
  4116. {4, 242, 2, 7 },
  4117. {5, 243, 2, 2 },
  4118. {6, 243, 2, 7 },
  4119. {7, 244, 2, 2 },
  4120. {8, 244, 2, 7 },
  4121. {9, 245, 2, 2 },
  4122. {10, 245, 2, 7 },
  4123. {11, 246, 2, 2 },
  4124. {12, 246, 2, 7 },
  4125. {13, 247, 2, 2 },
  4126. {14, 248, 2, 4 },
  4127. /* 802.11 UNI / HyperLan 2 */
  4128. {36, 0x56, 0, 4},
  4129. {38, 0x56, 0, 6},
  4130. {40, 0x56, 0, 8},
  4131. {44, 0x57, 0, 0},
  4132. {46, 0x57, 0, 2},
  4133. {48, 0x57, 0, 4},
  4134. {52, 0x57, 0, 8},
  4135. {54, 0x57, 0, 10},
  4136. {56, 0x58, 0, 0},
  4137. {60, 0x58, 0, 4},
  4138. {62, 0x58, 0, 6},
  4139. {64, 0x58, 0, 8},
  4140. /* 802.11 HyperLan 2 */
  4141. {100, 0x5b, 0, 8},
  4142. {102, 0x5b, 0, 10},
  4143. {104, 0x5c, 0, 0},
  4144. {108, 0x5c, 0, 4},
  4145. {110, 0x5c, 0, 6},
  4146. {112, 0x5c, 0, 8},
  4147. {116, 0x5d, 0, 0},
  4148. {118, 0x5d, 0, 2},
  4149. {120, 0x5d, 0, 4},
  4150. {124, 0x5d, 0, 8},
  4151. {126, 0x5d, 0, 10},
  4152. {128, 0x5e, 0, 0},
  4153. {132, 0x5e, 0, 4},
  4154. {134, 0x5e, 0, 6},
  4155. {136, 0x5e, 0, 8},
  4156. {140, 0x5f, 0, 0},
  4157. /* 802.11 UNII */
  4158. {149, 0x5f, 0, 9},
  4159. {151, 0x5f, 0, 11},
  4160. {153, 0x60, 0, 1},
  4161. {157, 0x60, 0, 5},
  4162. {159, 0x60, 0, 7},
  4163. {161, 0x60, 0, 9},
  4164. {165, 0x61, 0, 1},
  4165. {167, 0x61, 0, 3},
  4166. {169, 0x61, 0, 5},
  4167. {171, 0x61, 0, 7},
  4168. {173, 0x61, 0, 9},
  4169. };
  4170. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  4171. {
  4172. struct hw_mode_spec *spec = &rt2x00dev->spec;
  4173. struct channel_info *info;
  4174. char *default_power1;
  4175. char *default_power2;
  4176. unsigned int i;
  4177. u16 eeprom;
  4178. /*
  4179. * Disable powersaving as default on PCI devices.
  4180. */
  4181. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  4182. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4183. /*
  4184. * Initialize all hw fields.
  4185. */
  4186. rt2x00dev->hw->flags =
  4187. IEEE80211_HW_SIGNAL_DBM |
  4188. IEEE80211_HW_SUPPORTS_PS |
  4189. IEEE80211_HW_PS_NULLFUNC_STACK |
  4190. IEEE80211_HW_AMPDU_AGGREGATION |
  4191. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4192. /*
  4193. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  4194. * unless we are capable of sending the buffered frames out after the
  4195. * DTIM transmission using rt2x00lib_beacondone. This will send out
  4196. * multicast and broadcast traffic immediately instead of buffering it
  4197. * infinitly and thus dropping it after some time.
  4198. */
  4199. if (!rt2x00_is_usb(rt2x00dev))
  4200. rt2x00dev->hw->flags |=
  4201. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  4202. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  4203. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  4204. rt2x00_eeprom_addr(rt2x00dev,
  4205. EEPROM_MAC_ADDR_0));
  4206. /*
  4207. * As rt2800 has a global fallback table we cannot specify
  4208. * more then one tx rate per frame but since the hw will
  4209. * try several rates (based on the fallback table) we should
  4210. * initialize max_report_rates to the maximum number of rates
  4211. * we are going to try. Otherwise mac80211 will truncate our
  4212. * reported tx rates and the rc algortihm will end up with
  4213. * incorrect data.
  4214. */
  4215. rt2x00dev->hw->max_rates = 1;
  4216. rt2x00dev->hw->max_report_rates = 7;
  4217. rt2x00dev->hw->max_rate_tries = 1;
  4218. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4219. /*
  4220. * Initialize hw_mode information.
  4221. */
  4222. spec->supported_bands = SUPPORT_BAND_2GHZ;
  4223. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  4224. if (rt2x00_rf(rt2x00dev, RF2820) ||
  4225. rt2x00_rf(rt2x00dev, RF2720)) {
  4226. spec->num_channels = 14;
  4227. spec->channels = rf_vals;
  4228. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  4229. rt2x00_rf(rt2x00dev, RF2750)) {
  4230. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4231. spec->num_channels = ARRAY_SIZE(rf_vals);
  4232. spec->channels = rf_vals;
  4233. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  4234. rt2x00_rf(rt2x00dev, RF2020) ||
  4235. rt2x00_rf(rt2x00dev, RF3021) ||
  4236. rt2x00_rf(rt2x00dev, RF3022) ||
  4237. rt2x00_rf(rt2x00dev, RF3290) ||
  4238. rt2x00_rf(rt2x00dev, RF3320) ||
  4239. rt2x00_rf(rt2x00dev, RF5360) ||
  4240. rt2x00_rf(rt2x00dev, RF5370) ||
  4241. rt2x00_rf(rt2x00dev, RF5372) ||
  4242. rt2x00_rf(rt2x00dev, RF5390) ||
  4243. rt2x00_rf(rt2x00dev, RF5392)) {
  4244. spec->num_channels = 14;
  4245. spec->channels = rf_vals_3x;
  4246. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  4247. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  4248. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  4249. spec->channels = rf_vals_3x;
  4250. }
  4251. /*
  4252. * Initialize HT information.
  4253. */
  4254. if (!rt2x00_rf(rt2x00dev, RF2020))
  4255. spec->ht.ht_supported = true;
  4256. else
  4257. spec->ht.ht_supported = false;
  4258. spec->ht.cap =
  4259. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  4260. IEEE80211_HT_CAP_GRN_FLD |
  4261. IEEE80211_HT_CAP_SGI_20 |
  4262. IEEE80211_HT_CAP_SGI_40;
  4263. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  4264. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  4265. spec->ht.cap |=
  4266. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  4267. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  4268. spec->ht.ampdu_factor = 3;
  4269. spec->ht.ampdu_density = 4;
  4270. spec->ht.mcs.tx_params =
  4271. IEEE80211_HT_MCS_TX_DEFINED |
  4272. IEEE80211_HT_MCS_TX_RX_DIFF |
  4273. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  4274. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  4275. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  4276. case 3:
  4277. spec->ht.mcs.rx_mask[2] = 0xff;
  4278. case 2:
  4279. spec->ht.mcs.rx_mask[1] = 0xff;
  4280. case 1:
  4281. spec->ht.mcs.rx_mask[0] = 0xff;
  4282. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  4283. break;
  4284. }
  4285. /*
  4286. * Create channel information array
  4287. */
  4288. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  4289. if (!info)
  4290. return -ENOMEM;
  4291. spec->channels_info = info;
  4292. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  4293. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  4294. for (i = 0; i < 14; i++) {
  4295. info[i].default_power1 = default_power1[i];
  4296. info[i].default_power2 = default_power2[i];
  4297. }
  4298. if (spec->num_channels > 14) {
  4299. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  4300. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  4301. for (i = 14; i < spec->num_channels; i++) {
  4302. info[i].default_power1 = default_power1[i];
  4303. info[i].default_power2 = default_power2[i];
  4304. }
  4305. }
  4306. switch (rt2x00dev->chip.rf) {
  4307. case RF2020:
  4308. case RF3020:
  4309. case RF3021:
  4310. case RF3022:
  4311. case RF3320:
  4312. case RF3052:
  4313. case RF3290:
  4314. case RF5360:
  4315. case RF5370:
  4316. case RF5372:
  4317. case RF5390:
  4318. case RF5392:
  4319. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  4320. break;
  4321. }
  4322. return 0;
  4323. }
  4324. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  4325. /*
  4326. * IEEE80211 stack callback functions.
  4327. */
  4328. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  4329. u16 *iv16)
  4330. {
  4331. struct rt2x00_dev *rt2x00dev = hw->priv;
  4332. struct mac_iveiv_entry iveiv_entry;
  4333. u32 offset;
  4334. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  4335. rt2800_register_multiread(rt2x00dev, offset,
  4336. &iveiv_entry, sizeof(iveiv_entry));
  4337. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  4338. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  4339. }
  4340. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  4341. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  4342. {
  4343. struct rt2x00_dev *rt2x00dev = hw->priv;
  4344. u32 reg;
  4345. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  4346. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4347. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  4348. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4349. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4350. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  4351. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4352. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4353. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  4354. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4355. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4356. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  4357. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4358. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4359. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  4360. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4361. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4362. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  4363. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4364. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4365. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  4366. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4367. return 0;
  4368. }
  4369. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  4370. int rt2800_conf_tx(struct ieee80211_hw *hw,
  4371. struct ieee80211_vif *vif, u16 queue_idx,
  4372. const struct ieee80211_tx_queue_params *params)
  4373. {
  4374. struct rt2x00_dev *rt2x00dev = hw->priv;
  4375. struct data_queue *queue;
  4376. struct rt2x00_field32 field;
  4377. int retval;
  4378. u32 reg;
  4379. u32 offset;
  4380. /*
  4381. * First pass the configuration through rt2x00lib, that will
  4382. * update the queue settings and validate the input. After that
  4383. * we are free to update the registers based on the value
  4384. * in the queue parameter.
  4385. */
  4386. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  4387. if (retval)
  4388. return retval;
  4389. /*
  4390. * We only need to perform additional register initialization
  4391. * for WMM queues/
  4392. */
  4393. if (queue_idx >= 4)
  4394. return 0;
  4395. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  4396. /* Update WMM TXOP register */
  4397. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  4398. field.bit_offset = (queue_idx & 1) * 16;
  4399. field.bit_mask = 0xffff << field.bit_offset;
  4400. rt2800_register_read(rt2x00dev, offset, &reg);
  4401. rt2x00_set_field32(&reg, field, queue->txop);
  4402. rt2800_register_write(rt2x00dev, offset, reg);
  4403. /* Update WMM registers */
  4404. field.bit_offset = queue_idx * 4;
  4405. field.bit_mask = 0xf << field.bit_offset;
  4406. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  4407. rt2x00_set_field32(&reg, field, queue->aifs);
  4408. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  4409. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  4410. rt2x00_set_field32(&reg, field, queue->cw_min);
  4411. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  4412. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  4413. rt2x00_set_field32(&reg, field, queue->cw_max);
  4414. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  4415. /* Update EDCA registers */
  4416. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  4417. rt2800_register_read(rt2x00dev, offset, &reg);
  4418. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  4419. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  4420. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  4421. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  4422. rt2800_register_write(rt2x00dev, offset, reg);
  4423. return 0;
  4424. }
  4425. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  4426. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  4427. {
  4428. struct rt2x00_dev *rt2x00dev = hw->priv;
  4429. u64 tsf;
  4430. u32 reg;
  4431. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  4432. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  4433. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  4434. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  4435. return tsf;
  4436. }
  4437. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  4438. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4439. enum ieee80211_ampdu_mlme_action action,
  4440. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  4441. u8 buf_size)
  4442. {
  4443. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  4444. int ret = 0;
  4445. /*
  4446. * Don't allow aggregation for stations the hardware isn't aware
  4447. * of because tx status reports for frames to an unknown station
  4448. * always contain wcid=255 and thus we can't distinguish between
  4449. * multiple stations which leads to unwanted situations when the
  4450. * hw reorders frames due to aggregation.
  4451. */
  4452. if (sta_priv->wcid < 0)
  4453. return 1;
  4454. switch (action) {
  4455. case IEEE80211_AMPDU_RX_START:
  4456. case IEEE80211_AMPDU_RX_STOP:
  4457. /*
  4458. * The hw itself takes care of setting up BlockAck mechanisms.
  4459. * So, we only have to allow mac80211 to nagotiate a BlockAck
  4460. * agreement. Once that is done, the hw will BlockAck incoming
  4461. * AMPDUs without further setup.
  4462. */
  4463. break;
  4464. case IEEE80211_AMPDU_TX_START:
  4465. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4466. break;
  4467. case IEEE80211_AMPDU_TX_STOP:
  4468. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  4469. break;
  4470. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4471. break;
  4472. default:
  4473. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  4474. }
  4475. return ret;
  4476. }
  4477. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  4478. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  4479. struct survey_info *survey)
  4480. {
  4481. struct rt2x00_dev *rt2x00dev = hw->priv;
  4482. struct ieee80211_conf *conf = &hw->conf;
  4483. u32 idle, busy, busy_ext;
  4484. if (idx != 0)
  4485. return -ENOENT;
  4486. survey->channel = conf->channel;
  4487. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  4488. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  4489. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  4490. if (idle || busy) {
  4491. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  4492. SURVEY_INFO_CHANNEL_TIME_BUSY |
  4493. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  4494. survey->channel_time = (idle + busy) / 1000;
  4495. survey->channel_time_busy = busy / 1000;
  4496. survey->channel_time_ext_busy = busy_ext / 1000;
  4497. }
  4498. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  4499. survey->filled |= SURVEY_INFO_IN_USE;
  4500. return 0;
  4501. }
  4502. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  4503. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  4504. MODULE_VERSION(DRV_VERSION);
  4505. MODULE_DESCRIPTION("Ralink RT2800 library");
  4506. MODULE_LICENSE("GPL");