ar9002_hw.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/moduleparam.h>
  17. #include "hw.h"
  18. #include "ar5008_initvals.h"
  19. #include "ar9001_initvals.h"
  20. #include "ar9002_initvals.h"
  21. #include "ar9002_phy.h"
  22. /* General hardware code for the A5008/AR9001/AR9002 hadware families */
  23. static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
  24. {
  25. if (AR_SREV_9271(ah)) {
  26. INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
  27. ARRAY_SIZE(ar9271Modes_9271), 5);
  28. INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
  29. ARRAY_SIZE(ar9271Common_9271), 2);
  30. INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
  31. ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 5);
  32. return;
  33. }
  34. if (ah->config.pcie_clock_req)
  35. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  36. ar9280PciePhy_clkreq_off_L1_9280,
  37. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280), 2);
  38. else
  39. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  40. ar9280PciePhy_clkreq_always_on_L1_9280,
  41. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  42. if (AR_SREV_9287_11_OR_LATER(ah)) {
  43. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
  44. ARRAY_SIZE(ar9287Modes_9287_1_1), 5);
  45. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
  46. ARRAY_SIZE(ar9287Common_9287_1_1), 2);
  47. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  48. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
  49. ARRAY_SIZE(ar9285Modes_9285_1_2), 5);
  50. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
  51. ARRAY_SIZE(ar9285Common_9285_1_2), 2);
  52. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  53. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
  54. ARRAY_SIZE(ar9280Modes_9280_2), 5);
  55. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
  56. ARRAY_SIZE(ar9280Common_9280_2), 2);
  57. INIT_INI_ARRAY(&ah->iniModesFastClock,
  58. ar9280Modes_fast_clock_9280_2,
  59. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  60. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  61. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
  62. ARRAY_SIZE(ar5416Modes_9160), 5);
  63. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
  64. ARRAY_SIZE(ar5416Common_9160), 2);
  65. if (AR_SREV_9160_11(ah)) {
  66. INIT_INI_ARRAY(&ah->iniAddac,
  67. ar5416Addac_9160_1_1,
  68. ARRAY_SIZE(ar5416Addac_9160_1_1), 2);
  69. } else {
  70. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
  71. ARRAY_SIZE(ar5416Addac_9160), 2);
  72. }
  73. } else if (AR_SREV_9100_OR_LATER(ah)) {
  74. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
  75. ARRAY_SIZE(ar5416Modes_9100), 5);
  76. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
  77. ARRAY_SIZE(ar5416Common_9100), 2);
  78. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
  79. ARRAY_SIZE(ar5416Bank6_9100), 3);
  80. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
  81. ARRAY_SIZE(ar5416Addac_9100), 2);
  82. } else {
  83. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
  84. ARRAY_SIZE(ar5416Modes), 5);
  85. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
  86. ARRAY_SIZE(ar5416Common), 2);
  87. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
  88. ARRAY_SIZE(ar5416Bank6TPC), 3);
  89. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
  90. ARRAY_SIZE(ar5416Addac), 2);
  91. }
  92. if (!AR_SREV_9280_20_OR_LATER(ah)) {
  93. /* Common for AR5416, AR913x, AR9160 */
  94. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
  95. ARRAY_SIZE(ar5416BB_RfGain), 3);
  96. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
  97. ARRAY_SIZE(ar5416Bank0), 2);
  98. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
  99. ARRAY_SIZE(ar5416Bank1), 2);
  100. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
  101. ARRAY_SIZE(ar5416Bank2), 2);
  102. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
  103. ARRAY_SIZE(ar5416Bank3), 3);
  104. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
  105. ARRAY_SIZE(ar5416Bank7), 2);
  106. /* Common for AR5416, AR9160 */
  107. if (!AR_SREV_9100(ah))
  108. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
  109. ARRAY_SIZE(ar5416Bank6), 3);
  110. /* Common for AR913x, AR9160 */
  111. if (!AR_SREV_5416(ah))
  112. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
  113. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  114. }
  115. /* iniAddac needs to be modified for these chips */
  116. if (AR_SREV_9160(ah) || !AR_SREV_5416_22_OR_LATER(ah)) {
  117. struct ar5416IniArray *addac = &ah->iniAddac;
  118. u32 size = sizeof(u32) * addac->ia_rows * addac->ia_columns;
  119. u32 *data;
  120. data = kmalloc(size, GFP_KERNEL);
  121. if (!data)
  122. return;
  123. memcpy(data, addac->ia_array, size);
  124. addac->ia_array = data;
  125. if (!AR_SREV_5416_22_OR_LATER(ah)) {
  126. /* override CLKDRV value */
  127. INI_RA(addac, 31,1) = 0;
  128. }
  129. }
  130. if (AR_SREV_9287_11_OR_LATER(ah)) {
  131. INIT_INI_ARRAY(&ah->iniCckfirNormal,
  132. ar9287Common_normal_cck_fir_coeff_9287_1_1,
  133. ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_9287_1_1),
  134. 2);
  135. INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
  136. ar9287Common_japan_2484_cck_fir_coeff_9287_1_1,
  137. ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_9287_1_1),
  138. 2);
  139. }
  140. }
  141. static void ar9280_20_hw_init_rxgain_ini(struct ath_hw *ah)
  142. {
  143. u32 rxgain_type;
  144. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  145. AR5416_EEP_MINOR_VER_17) {
  146. rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
  147. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  148. INIT_INI_ARRAY(&ah->iniModesRxGain,
  149. ar9280Modes_backoff_13db_rxgain_9280_2,
  150. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 5);
  151. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  152. INIT_INI_ARRAY(&ah->iniModesRxGain,
  153. ar9280Modes_backoff_23db_rxgain_9280_2,
  154. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 5);
  155. else
  156. INIT_INI_ARRAY(&ah->iniModesRxGain,
  157. ar9280Modes_original_rxgain_9280_2,
  158. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  159. } else {
  160. INIT_INI_ARRAY(&ah->iniModesRxGain,
  161. ar9280Modes_original_rxgain_9280_2,
  162. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  163. }
  164. }
  165. static void ar9280_20_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
  166. {
  167. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  168. AR5416_EEP_MINOR_VER_19) {
  169. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  170. INIT_INI_ARRAY(&ah->iniModesTxGain,
  171. ar9280Modes_high_power_tx_gain_9280_2,
  172. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 5);
  173. else
  174. INIT_INI_ARRAY(&ah->iniModesTxGain,
  175. ar9280Modes_original_tx_gain_9280_2,
  176. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  177. } else {
  178. INIT_INI_ARRAY(&ah->iniModesTxGain,
  179. ar9280Modes_original_tx_gain_9280_2,
  180. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  181. }
  182. }
  183. static void ar9271_hw_init_txgain_ini(struct ath_hw *ah, u32 txgain_type)
  184. {
  185. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  186. INIT_INI_ARRAY(&ah->iniModesTxGain,
  187. ar9271Modes_high_power_tx_gain_9271,
  188. ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 5);
  189. else
  190. INIT_INI_ARRAY(&ah->iniModesTxGain,
  191. ar9271Modes_normal_power_tx_gain_9271,
  192. ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 5);
  193. }
  194. static void ar9002_hw_init_mode_gain_regs(struct ath_hw *ah)
  195. {
  196. u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  197. if (AR_SREV_9287_11_OR_LATER(ah))
  198. INIT_INI_ARRAY(&ah->iniModesRxGain,
  199. ar9287Modes_rx_gain_9287_1_1,
  200. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 5);
  201. else if (AR_SREV_9280_20(ah))
  202. ar9280_20_hw_init_rxgain_ini(ah);
  203. if (AR_SREV_9271(ah)) {
  204. ar9271_hw_init_txgain_ini(ah, txgain_type);
  205. } else if (AR_SREV_9287_11_OR_LATER(ah)) {
  206. INIT_INI_ARRAY(&ah->iniModesTxGain,
  207. ar9287Modes_tx_gain_9287_1_1,
  208. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 5);
  209. } else if (AR_SREV_9280_20(ah)) {
  210. ar9280_20_hw_init_txgain_ini(ah, txgain_type);
  211. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  212. /* txgain table */
  213. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
  214. if (AR_SREV_9285E_20(ah)) {
  215. INIT_INI_ARRAY(&ah->iniModesTxGain,
  216. ar9285Modes_XE2_0_high_power,
  217. ARRAY_SIZE(
  218. ar9285Modes_XE2_0_high_power), 5);
  219. } else {
  220. INIT_INI_ARRAY(&ah->iniModesTxGain,
  221. ar9285Modes_high_power_tx_gain_9285_1_2,
  222. ARRAY_SIZE(
  223. ar9285Modes_high_power_tx_gain_9285_1_2), 5);
  224. }
  225. } else {
  226. if (AR_SREV_9285E_20(ah)) {
  227. INIT_INI_ARRAY(&ah->iniModesTxGain,
  228. ar9285Modes_XE2_0_normal_power,
  229. ARRAY_SIZE(
  230. ar9285Modes_XE2_0_normal_power), 5);
  231. } else {
  232. INIT_INI_ARRAY(&ah->iniModesTxGain,
  233. ar9285Modes_original_tx_gain_9285_1_2,
  234. ARRAY_SIZE(
  235. ar9285Modes_original_tx_gain_9285_1_2), 5);
  236. }
  237. }
  238. }
  239. }
  240. /*
  241. * Helper for ASPM support.
  242. *
  243. * Disable PLL when in L0s as well as receiver clock when in L1.
  244. * This power saving option must be enabled through the SerDes.
  245. *
  246. * Programming the SerDes must go through the same 288 bit serial shift
  247. * register as the other analog registers. Hence the 9 writes.
  248. */
  249. static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
  250. bool power_off)
  251. {
  252. u8 i;
  253. u32 val;
  254. /* Nothing to do on restore for 11N */
  255. if (!power_off /* !restore */) {
  256. if (AR_SREV_9280_20_OR_LATER(ah)) {
  257. /*
  258. * AR9280 2.0 or later chips use SerDes values from the
  259. * initvals.h initialized depending on chipset during
  260. * __ath9k_hw_init()
  261. */
  262. for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
  263. REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
  264. INI_RA(&ah->iniPcieSerdes, i, 1));
  265. }
  266. } else {
  267. ENABLE_REGWRITE_BUFFER(ah);
  268. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  269. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  270. /* RX shut off when elecidle is asserted */
  271. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  272. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  273. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  274. /*
  275. * Ignore ah->ah_config.pcie_clock_req setting for
  276. * pre-AR9280 11n
  277. */
  278. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  279. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  280. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  281. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  282. /* Load the new settings */
  283. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  284. REGWRITE_BUFFER_FLUSH(ah);
  285. }
  286. udelay(1000);
  287. }
  288. if (power_off) {
  289. /* clear bit 19 to disable L1 */
  290. REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  291. val = REG_READ(ah, AR_WA);
  292. /*
  293. * Set PCIe workaround bits
  294. * In AR9280 and AR9285, bit 14 in WA register (disable L1)
  295. * should only be set when device enters D3 and be
  296. * cleared when device comes back to D0.
  297. */
  298. if (ah->config.pcie_waen) {
  299. if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
  300. val |= AR_WA_D3_L1_DISABLE;
  301. } else {
  302. if (((AR_SREV_9285(ah) ||
  303. AR_SREV_9271(ah) ||
  304. AR_SREV_9287(ah)) &&
  305. (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
  306. (AR_SREV_9280(ah) &&
  307. (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
  308. val |= AR_WA_D3_L1_DISABLE;
  309. }
  310. }
  311. if (AR_SREV_9280(ah) || AR_SREV_9285(ah) || AR_SREV_9287(ah)) {
  312. /*
  313. * Disable bit 6 and 7 before entering D3 to
  314. * prevent system hang.
  315. */
  316. val &= ~(AR_WA_BIT6 | AR_WA_BIT7);
  317. }
  318. if (AR_SREV_9280(ah))
  319. val |= AR_WA_BIT22;
  320. if (AR_SREV_9285E_20(ah))
  321. val |= AR_WA_BIT23;
  322. REG_WRITE(ah, AR_WA, val);
  323. } else {
  324. if (ah->config.pcie_waen) {
  325. val = ah->config.pcie_waen;
  326. if (!power_off)
  327. val &= (~AR_WA_D3_L1_DISABLE);
  328. } else {
  329. if (AR_SREV_9285(ah) ||
  330. AR_SREV_9271(ah) ||
  331. AR_SREV_9287(ah)) {
  332. val = AR9285_WA_DEFAULT;
  333. if (!power_off)
  334. val &= (~AR_WA_D3_L1_DISABLE);
  335. }
  336. else if (AR_SREV_9280(ah)) {
  337. /*
  338. * For AR9280 chips, bit 22 of 0x4004
  339. * needs to be set.
  340. */
  341. val = AR9280_WA_DEFAULT;
  342. if (!power_off)
  343. val &= (~AR_WA_D3_L1_DISABLE);
  344. } else {
  345. val = AR_WA_DEFAULT;
  346. }
  347. }
  348. /* WAR for ASPM system hang */
  349. if (AR_SREV_9285(ah) || AR_SREV_9287(ah))
  350. val |= (AR_WA_BIT6 | AR_WA_BIT7);
  351. if (AR_SREV_9285E_20(ah))
  352. val |= AR_WA_BIT23;
  353. REG_WRITE(ah, AR_WA, val);
  354. /* set bit 19 to allow forcing of pcie core into L1 state */
  355. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  356. }
  357. }
  358. static int ar9002_hw_get_radiorev(struct ath_hw *ah)
  359. {
  360. u32 val;
  361. int i;
  362. ENABLE_REGWRITE_BUFFER(ah);
  363. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  364. for (i = 0; i < 8; i++)
  365. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  366. REGWRITE_BUFFER_FLUSH(ah);
  367. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  368. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  369. return ath9k_hw_reverse_bits(val, 8);
  370. }
  371. int ar9002_hw_rf_claim(struct ath_hw *ah)
  372. {
  373. u32 val;
  374. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  375. val = ar9002_hw_get_radiorev(ah);
  376. switch (val & AR_RADIO_SREV_MAJOR) {
  377. case 0:
  378. val = AR_RAD5133_SREV_MAJOR;
  379. break;
  380. case AR_RAD5133_SREV_MAJOR:
  381. case AR_RAD5122_SREV_MAJOR:
  382. case AR_RAD2133_SREV_MAJOR:
  383. case AR_RAD2122_SREV_MAJOR:
  384. break;
  385. default:
  386. ath_err(ath9k_hw_common(ah),
  387. "Radio Chip Rev 0x%02X not supported\n",
  388. val & AR_RADIO_SREV_MAJOR);
  389. return -EOPNOTSUPP;
  390. }
  391. ah->hw_version.analog5GhzRev = val;
  392. return 0;
  393. }
  394. void ar9002_hw_enable_async_fifo(struct ath_hw *ah)
  395. {
  396. if (AR_SREV_9287_13_OR_LATER(ah)) {
  397. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  398. AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
  399. REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
  400. REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  401. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  402. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  403. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  404. }
  405. }
  406. /* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
  407. void ar9002_hw_attach_ops(struct ath_hw *ah)
  408. {
  409. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  410. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  411. priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
  412. priv_ops->init_mode_gain_regs = ar9002_hw_init_mode_gain_regs;
  413. ops->config_pci_powersave = ar9002_hw_configpcipowersave;
  414. ar5008_hw_attach_phy_ops(ah);
  415. if (AR_SREV_9280_20_OR_LATER(ah))
  416. ar9002_hw_attach_phy_ops(ah);
  417. ar9002_hw_attach_calib_ops(ah);
  418. ar9002_hw_attach_mac_ops(ah);
  419. }
  420. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan)
  421. {
  422. u32 modesIndex;
  423. int i;
  424. switch (chan->chanmode) {
  425. case CHANNEL_A:
  426. case CHANNEL_A_HT20:
  427. modesIndex = 1;
  428. break;
  429. case CHANNEL_A_HT40PLUS:
  430. case CHANNEL_A_HT40MINUS:
  431. modesIndex = 2;
  432. break;
  433. case CHANNEL_G:
  434. case CHANNEL_G_HT20:
  435. case CHANNEL_B:
  436. modesIndex = 4;
  437. break;
  438. case CHANNEL_G_HT40PLUS:
  439. case CHANNEL_G_HT40MINUS:
  440. modesIndex = 3;
  441. break;
  442. default:
  443. return;
  444. }
  445. ENABLE_REGWRITE_BUFFER(ah);
  446. for (i = 0; i < ah->iniModes_9271_ANI_reg.ia_rows; i++) {
  447. u32 reg = INI_RA(&ah->iniModes_9271_ANI_reg, i, 0);
  448. u32 val = INI_RA(&ah->iniModes_9271_ANI_reg, i, modesIndex);
  449. u32 val_orig;
  450. if (reg == AR_PHY_CCK_DETECT) {
  451. val_orig = REG_READ(ah, reg);
  452. val &= AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  453. val_orig &= ~AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  454. REG_WRITE(ah, reg, val|val_orig);
  455. } else
  456. REG_WRITE(ah, reg, val);
  457. }
  458. REGWRITE_BUFFER_FLUSH(ah);
  459. }