intel_ringbuffer.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. static u32 i915_gem_get_seqno(struct drm_device *dev)
  35. {
  36. drm_i915_private_t *dev_priv = dev->dev_private;
  37. u32 seqno;
  38. seqno = dev_priv->next_seqno;
  39. /* reserve 0 for non-seqno */
  40. if (++dev_priv->next_seqno == 0)
  41. dev_priv->next_seqno = 1;
  42. return seqno;
  43. }
  44. static void
  45. render_ring_flush(struct drm_device *dev,
  46. struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. u32 cmd;
  52. #if WATCH_EXEC
  53. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  54. invalidate_domains, flush_domains);
  55. #endif
  56. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  57. invalidate_domains, flush_domains);
  58. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (!IS_I965G(dev)) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. #if WATCH_EXEC
  101. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  102. #endif
  103. intel_ring_begin(dev, ring, 2);
  104. intel_ring_emit(dev, ring, cmd);
  105. intel_ring_emit(dev, ring, MI_NOOP);
  106. intel_ring_advance(dev, ring);
  107. }
  108. }
  109. static unsigned int render_ring_get_head(struct drm_device *dev,
  110. struct intel_ring_buffer *ring)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  114. }
  115. static unsigned int render_ring_get_tail(struct drm_device *dev,
  116. struct intel_ring_buffer *ring)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  120. }
  121. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  122. struct intel_ring_buffer *ring)
  123. {
  124. drm_i915_private_t *dev_priv = dev->dev_private;
  125. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  126. return I915_READ(acthd_reg);
  127. }
  128. static void render_ring_advance_ring(struct drm_device *dev,
  129. struct intel_ring_buffer *ring)
  130. {
  131. drm_i915_private_t *dev_priv = dev->dev_private;
  132. I915_WRITE(PRB0_TAIL, ring->tail);
  133. }
  134. static int init_ring_common(struct drm_device *dev,
  135. struct intel_ring_buffer *ring)
  136. {
  137. u32 head;
  138. drm_i915_private_t *dev_priv = dev->dev_private;
  139. struct drm_i915_gem_object *obj_priv;
  140. obj_priv = to_intel_bo(ring->gem_object);
  141. /* Stop the ring if it's running. */
  142. I915_WRITE(ring->regs.ctl, 0);
  143. I915_WRITE(ring->regs.head, 0);
  144. I915_WRITE(ring->regs.tail, 0);
  145. /* Initialize the ring. */
  146. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  147. head = ring->get_head(dev, ring);
  148. /* G45 ring initialization fails to reset head to zero */
  149. if (head != 0) {
  150. DRM_ERROR("%s head not reset to zero "
  151. "ctl %08x head %08x tail %08x start %08x\n",
  152. ring->name,
  153. I915_READ(ring->regs.ctl),
  154. I915_READ(ring->regs.head),
  155. I915_READ(ring->regs.tail),
  156. I915_READ(ring->regs.start));
  157. I915_WRITE(ring->regs.head, 0);
  158. DRM_ERROR("%s head forced to zero "
  159. "ctl %08x head %08x tail %08x start %08x\n",
  160. ring->name,
  161. I915_READ(ring->regs.ctl),
  162. I915_READ(ring->regs.head),
  163. I915_READ(ring->regs.tail),
  164. I915_READ(ring->regs.start));
  165. }
  166. I915_WRITE(ring->regs.ctl,
  167. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  168. | RING_NO_REPORT | RING_VALID);
  169. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  170. /* If the head is still not zero, the ring is dead */
  171. if (head != 0) {
  172. DRM_ERROR("%s initialization failed "
  173. "ctl %08x head %08x tail %08x start %08x\n",
  174. ring->name,
  175. I915_READ(ring->regs.ctl),
  176. I915_READ(ring->regs.head),
  177. I915_READ(ring->regs.tail),
  178. I915_READ(ring->regs.start));
  179. return -EIO;
  180. }
  181. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  182. i915_kernel_lost_context(dev);
  183. else {
  184. ring->head = ring->get_head(dev, ring);
  185. ring->tail = ring->get_tail(dev, ring);
  186. ring->space = ring->head - (ring->tail + 8);
  187. if (ring->space < 0)
  188. ring->space += ring->size;
  189. }
  190. return 0;
  191. }
  192. static int init_render_ring(struct drm_device *dev,
  193. struct intel_ring_buffer *ring)
  194. {
  195. drm_i915_private_t *dev_priv = dev->dev_private;
  196. int ret = init_ring_common(dev, ring);
  197. if (IS_I9XX(dev) && !IS_GEN3(dev)) {
  198. I915_WRITE(MI_MODE,
  199. (VS_TIMER_DISPATCH) << 16 | VS_TIMER_DISPATCH);
  200. }
  201. return ret;
  202. }
  203. #define PIPE_CONTROL_FLUSH(addr) \
  204. do { \
  205. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  206. PIPE_CONTROL_DEPTH_STALL | 2); \
  207. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  208. OUT_RING(0); \
  209. OUT_RING(0); \
  210. } while (0)
  211. /**
  212. * Creates a new sequence number, emitting a write of it to the status page
  213. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  214. *
  215. * Must be called with struct_lock held.
  216. *
  217. * Returned sequence numbers are nonzero on success.
  218. */
  219. static u32
  220. render_ring_add_request(struct drm_device *dev,
  221. struct intel_ring_buffer *ring,
  222. struct drm_file *file_priv,
  223. u32 flush_domains)
  224. {
  225. drm_i915_private_t *dev_priv = dev->dev_private;
  226. u32 seqno;
  227. seqno = i915_gem_get_seqno(dev);
  228. if (IS_GEN6(dev)) {
  229. BEGIN_LP_RING(6);
  230. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  231. OUT_RING(PIPE_CONTROL_QW_WRITE |
  232. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  233. PIPE_CONTROL_NOTIFY);
  234. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  235. OUT_RING(seqno);
  236. OUT_RING(0);
  237. OUT_RING(0);
  238. ADVANCE_LP_RING();
  239. } else if (HAS_PIPE_CONTROL(dev)) {
  240. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  241. /*
  242. * Workaround qword write incoherence by flushing the
  243. * PIPE_NOTIFY buffers out to memory before requesting
  244. * an interrupt.
  245. */
  246. BEGIN_LP_RING(32);
  247. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  248. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  249. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  250. OUT_RING(seqno);
  251. OUT_RING(0);
  252. PIPE_CONTROL_FLUSH(scratch_addr);
  253. scratch_addr += 128; /* write to separate cachelines */
  254. PIPE_CONTROL_FLUSH(scratch_addr);
  255. scratch_addr += 128;
  256. PIPE_CONTROL_FLUSH(scratch_addr);
  257. scratch_addr += 128;
  258. PIPE_CONTROL_FLUSH(scratch_addr);
  259. scratch_addr += 128;
  260. PIPE_CONTROL_FLUSH(scratch_addr);
  261. scratch_addr += 128;
  262. PIPE_CONTROL_FLUSH(scratch_addr);
  263. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  264. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  265. PIPE_CONTROL_NOTIFY);
  266. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  267. OUT_RING(seqno);
  268. OUT_RING(0);
  269. ADVANCE_LP_RING();
  270. } else {
  271. BEGIN_LP_RING(4);
  272. OUT_RING(MI_STORE_DWORD_INDEX);
  273. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  274. OUT_RING(seqno);
  275. OUT_RING(MI_USER_INTERRUPT);
  276. ADVANCE_LP_RING();
  277. }
  278. return seqno;
  279. }
  280. static u32
  281. render_ring_get_gem_seqno(struct drm_device *dev,
  282. struct intel_ring_buffer *ring)
  283. {
  284. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  285. if (HAS_PIPE_CONTROL(dev))
  286. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  287. else
  288. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  289. }
  290. static void
  291. render_ring_get_user_irq(struct drm_device *dev,
  292. struct intel_ring_buffer *ring)
  293. {
  294. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  295. unsigned long irqflags;
  296. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  297. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  298. if (HAS_PCH_SPLIT(dev))
  299. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  300. else
  301. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  302. }
  303. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  304. }
  305. static void
  306. render_ring_put_user_irq(struct drm_device *dev,
  307. struct intel_ring_buffer *ring)
  308. {
  309. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  310. unsigned long irqflags;
  311. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  312. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  313. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  314. if (HAS_PCH_SPLIT(dev))
  315. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  316. else
  317. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  318. }
  319. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  320. }
  321. static void render_setup_status_page(struct drm_device *dev,
  322. struct intel_ring_buffer *ring)
  323. {
  324. drm_i915_private_t *dev_priv = dev->dev_private;
  325. if (IS_GEN6(dev)) {
  326. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  327. I915_READ(HWS_PGA_GEN6); /* posting read */
  328. } else {
  329. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  330. I915_READ(HWS_PGA); /* posting read */
  331. }
  332. }
  333. void
  334. bsd_ring_flush(struct drm_device *dev,
  335. struct intel_ring_buffer *ring,
  336. u32 invalidate_domains,
  337. u32 flush_domains)
  338. {
  339. intel_ring_begin(dev, ring, 2);
  340. intel_ring_emit(dev, ring, MI_FLUSH);
  341. intel_ring_emit(dev, ring, MI_NOOP);
  342. intel_ring_advance(dev, ring);
  343. }
  344. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  345. struct intel_ring_buffer *ring)
  346. {
  347. drm_i915_private_t *dev_priv = dev->dev_private;
  348. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  349. }
  350. static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
  351. struct intel_ring_buffer *ring)
  352. {
  353. drm_i915_private_t *dev_priv = dev->dev_private;
  354. return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
  355. }
  356. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  357. struct intel_ring_buffer *ring)
  358. {
  359. drm_i915_private_t *dev_priv = dev->dev_private;
  360. return I915_READ(BSD_RING_ACTHD);
  361. }
  362. static inline void bsd_ring_advance_ring(struct drm_device *dev,
  363. struct intel_ring_buffer *ring)
  364. {
  365. drm_i915_private_t *dev_priv = dev->dev_private;
  366. I915_WRITE(BSD_RING_TAIL, ring->tail);
  367. }
  368. static int init_bsd_ring(struct drm_device *dev,
  369. struct intel_ring_buffer *ring)
  370. {
  371. return init_ring_common(dev, ring);
  372. }
  373. static u32
  374. bsd_ring_add_request(struct drm_device *dev,
  375. struct intel_ring_buffer *ring,
  376. struct drm_file *file_priv,
  377. u32 flush_domains)
  378. {
  379. u32 seqno;
  380. seqno = i915_gem_get_seqno(dev);
  381. intel_ring_begin(dev, ring, 4);
  382. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  383. intel_ring_emit(dev, ring,
  384. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  385. intel_ring_emit(dev, ring, seqno);
  386. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  387. intel_ring_advance(dev, ring);
  388. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  389. return seqno;
  390. }
  391. static void bsd_setup_status_page(struct drm_device *dev,
  392. struct intel_ring_buffer *ring)
  393. {
  394. drm_i915_private_t *dev_priv = dev->dev_private;
  395. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  396. I915_READ(BSD_HWS_PGA);
  397. }
  398. static void
  399. bsd_ring_get_user_irq(struct drm_device *dev,
  400. struct intel_ring_buffer *ring)
  401. {
  402. /* do nothing */
  403. }
  404. static void
  405. bsd_ring_put_user_irq(struct drm_device *dev,
  406. struct intel_ring_buffer *ring)
  407. {
  408. /* do nothing */
  409. }
  410. static u32
  411. bsd_ring_get_gem_seqno(struct drm_device *dev,
  412. struct intel_ring_buffer *ring)
  413. {
  414. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  415. }
  416. static int
  417. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  418. struct intel_ring_buffer *ring,
  419. struct drm_i915_gem_execbuffer2 *exec,
  420. struct drm_clip_rect *cliprects,
  421. uint64_t exec_offset)
  422. {
  423. uint32_t exec_start;
  424. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  425. intel_ring_begin(dev, ring, 2);
  426. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  427. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  428. intel_ring_emit(dev, ring, exec_start);
  429. intel_ring_advance(dev, ring);
  430. return 0;
  431. }
  432. static int
  433. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  434. struct intel_ring_buffer *ring,
  435. struct drm_i915_gem_execbuffer2 *exec,
  436. struct drm_clip_rect *cliprects,
  437. uint64_t exec_offset)
  438. {
  439. drm_i915_private_t *dev_priv = dev->dev_private;
  440. int nbox = exec->num_cliprects;
  441. int i = 0, count;
  442. uint32_t exec_start, exec_len;
  443. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  444. exec_len = (uint32_t) exec->batch_len;
  445. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  446. count = nbox ? nbox : 1;
  447. for (i = 0; i < count; i++) {
  448. if (i < nbox) {
  449. int ret = i915_emit_box(dev, cliprects, i,
  450. exec->DR1, exec->DR4);
  451. if (ret)
  452. return ret;
  453. }
  454. if (IS_I830(dev) || IS_845G(dev)) {
  455. intel_ring_begin(dev, ring, 4);
  456. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  457. intel_ring_emit(dev, ring,
  458. exec_start | MI_BATCH_NON_SECURE);
  459. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  460. intel_ring_emit(dev, ring, 0);
  461. } else {
  462. intel_ring_begin(dev, ring, 4);
  463. if (IS_I965G(dev)) {
  464. intel_ring_emit(dev, ring,
  465. MI_BATCH_BUFFER_START | (2 << 6)
  466. | MI_BATCH_NON_SECURE_I965);
  467. intel_ring_emit(dev, ring, exec_start);
  468. } else {
  469. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  470. | (2 << 6));
  471. intel_ring_emit(dev, ring, exec_start |
  472. MI_BATCH_NON_SECURE);
  473. }
  474. }
  475. intel_ring_advance(dev, ring);
  476. }
  477. /* XXX breadcrumb */
  478. return 0;
  479. }
  480. static void cleanup_status_page(struct drm_device *dev,
  481. struct intel_ring_buffer *ring)
  482. {
  483. drm_i915_private_t *dev_priv = dev->dev_private;
  484. struct drm_gem_object *obj;
  485. struct drm_i915_gem_object *obj_priv;
  486. obj = ring->status_page.obj;
  487. if (obj == NULL)
  488. return;
  489. obj_priv = to_intel_bo(obj);
  490. kunmap(obj_priv->pages[0]);
  491. i915_gem_object_unpin(obj);
  492. drm_gem_object_unreference(obj);
  493. ring->status_page.obj = NULL;
  494. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  495. }
  496. static int init_status_page(struct drm_device *dev,
  497. struct intel_ring_buffer *ring)
  498. {
  499. drm_i915_private_t *dev_priv = dev->dev_private;
  500. struct drm_gem_object *obj;
  501. struct drm_i915_gem_object *obj_priv;
  502. int ret;
  503. obj = i915_gem_alloc_object(dev, 4096);
  504. if (obj == NULL) {
  505. DRM_ERROR("Failed to allocate status page\n");
  506. ret = -ENOMEM;
  507. goto err;
  508. }
  509. obj_priv = to_intel_bo(obj);
  510. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  511. ret = i915_gem_object_pin(obj, 4096);
  512. if (ret != 0) {
  513. goto err_unref;
  514. }
  515. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  516. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  517. if (ring->status_page.page_addr == NULL) {
  518. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  519. goto err_unpin;
  520. }
  521. ring->status_page.obj = obj;
  522. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  523. ring->setup_status_page(dev, ring);
  524. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  525. ring->name, ring->status_page.gfx_addr);
  526. return 0;
  527. err_unpin:
  528. i915_gem_object_unpin(obj);
  529. err_unref:
  530. drm_gem_object_unreference(obj);
  531. err:
  532. return ret;
  533. }
  534. int intel_init_ring_buffer(struct drm_device *dev,
  535. struct intel_ring_buffer *ring)
  536. {
  537. struct drm_i915_gem_object *obj_priv;
  538. struct drm_gem_object *obj;
  539. int ret;
  540. ring->dev = dev;
  541. if (I915_NEED_GFX_HWS(dev)) {
  542. ret = init_status_page(dev, ring);
  543. if (ret)
  544. return ret;
  545. }
  546. obj = i915_gem_alloc_object(dev, ring->size);
  547. if (obj == NULL) {
  548. DRM_ERROR("Failed to allocate ringbuffer\n");
  549. ret = -ENOMEM;
  550. goto err_hws;
  551. }
  552. ring->gem_object = obj;
  553. ret = i915_gem_object_pin(obj, ring->alignment);
  554. if (ret)
  555. goto err_unref;
  556. obj_priv = to_intel_bo(obj);
  557. ring->map.size = ring->size;
  558. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  559. ring->map.type = 0;
  560. ring->map.flags = 0;
  561. ring->map.mtrr = 0;
  562. drm_core_ioremap_wc(&ring->map, dev);
  563. if (ring->map.handle == NULL) {
  564. DRM_ERROR("Failed to map ringbuffer.\n");
  565. ret = -EINVAL;
  566. goto err_unpin;
  567. }
  568. ring->virtual_start = ring->map.handle;
  569. ret = ring->init(dev, ring);
  570. if (ret)
  571. goto err_unmap;
  572. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  573. i915_kernel_lost_context(dev);
  574. else {
  575. ring->head = ring->get_head(dev, ring);
  576. ring->tail = ring->get_tail(dev, ring);
  577. ring->space = ring->head - (ring->tail + 8);
  578. if (ring->space < 0)
  579. ring->space += ring->size;
  580. }
  581. INIT_LIST_HEAD(&ring->active_list);
  582. INIT_LIST_HEAD(&ring->request_list);
  583. return ret;
  584. err_unmap:
  585. drm_core_ioremapfree(&ring->map, dev);
  586. err_unpin:
  587. i915_gem_object_unpin(obj);
  588. err_unref:
  589. drm_gem_object_unreference(obj);
  590. ring->gem_object = NULL;
  591. err_hws:
  592. cleanup_status_page(dev, ring);
  593. return ret;
  594. }
  595. void intel_cleanup_ring_buffer(struct drm_device *dev,
  596. struct intel_ring_buffer *ring)
  597. {
  598. if (ring->gem_object == NULL)
  599. return;
  600. drm_core_ioremapfree(&ring->map, dev);
  601. i915_gem_object_unpin(ring->gem_object);
  602. drm_gem_object_unreference(ring->gem_object);
  603. ring->gem_object = NULL;
  604. cleanup_status_page(dev, ring);
  605. }
  606. int intel_wrap_ring_buffer(struct drm_device *dev,
  607. struct intel_ring_buffer *ring)
  608. {
  609. unsigned int *virt;
  610. int rem;
  611. rem = ring->size - ring->tail;
  612. if (ring->space < rem) {
  613. int ret = intel_wait_ring_buffer(dev, ring, rem);
  614. if (ret)
  615. return ret;
  616. }
  617. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  618. rem /= 8;
  619. while (rem--) {
  620. *virt++ = MI_NOOP;
  621. *virt++ = MI_NOOP;
  622. }
  623. ring->tail = 0;
  624. ring->space = ring->head - 8;
  625. return 0;
  626. }
  627. int intel_wait_ring_buffer(struct drm_device *dev,
  628. struct intel_ring_buffer *ring, int n)
  629. {
  630. unsigned long end;
  631. trace_i915_ring_wait_begin (dev);
  632. end = jiffies + 3 * HZ;
  633. do {
  634. ring->head = ring->get_head(dev, ring);
  635. ring->space = ring->head - (ring->tail + 8);
  636. if (ring->space < 0)
  637. ring->space += ring->size;
  638. if (ring->space >= n) {
  639. trace_i915_ring_wait_end (dev);
  640. return 0;
  641. }
  642. if (dev->primary->master) {
  643. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  644. if (master_priv->sarea_priv)
  645. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  646. }
  647. yield();
  648. } while (!time_after(jiffies, end));
  649. trace_i915_ring_wait_end (dev);
  650. return -EBUSY;
  651. }
  652. void intel_ring_begin(struct drm_device *dev,
  653. struct intel_ring_buffer *ring, int num_dwords)
  654. {
  655. int n = 4*num_dwords;
  656. if (unlikely(ring->tail + n > ring->size))
  657. intel_wrap_ring_buffer(dev, ring);
  658. if (unlikely(ring->space < n))
  659. intel_wait_ring_buffer(dev, ring, n);
  660. ring->space -= n;
  661. }
  662. void intel_ring_advance(struct drm_device *dev,
  663. struct intel_ring_buffer *ring)
  664. {
  665. ring->tail &= ring->size - 1;
  666. ring->advance_ring(dev, ring);
  667. }
  668. void intel_fill_struct(struct drm_device *dev,
  669. struct intel_ring_buffer *ring,
  670. void *data,
  671. unsigned int len)
  672. {
  673. unsigned int *virt = ring->virtual_start + ring->tail;
  674. BUG_ON((len&~(4-1)) != 0);
  675. intel_ring_begin(dev, ring, len/4);
  676. memcpy(virt, data, len);
  677. ring->tail += len;
  678. ring->tail &= ring->size - 1;
  679. ring->space -= len;
  680. intel_ring_advance(dev, ring);
  681. }
  682. struct intel_ring_buffer render_ring = {
  683. .name = "render ring",
  684. .regs = {
  685. .ctl = PRB0_CTL,
  686. .head = PRB0_HEAD,
  687. .tail = PRB0_TAIL,
  688. .start = PRB0_START
  689. },
  690. .ring_flag = I915_EXEC_RENDER,
  691. .size = 32 * PAGE_SIZE,
  692. .alignment = PAGE_SIZE,
  693. .virtual_start = NULL,
  694. .dev = NULL,
  695. .gem_object = NULL,
  696. .head = 0,
  697. .tail = 0,
  698. .space = 0,
  699. .user_irq_refcount = 0,
  700. .irq_gem_seqno = 0,
  701. .waiting_gem_seqno = 0,
  702. .setup_status_page = render_setup_status_page,
  703. .init = init_render_ring,
  704. .get_head = render_ring_get_head,
  705. .get_tail = render_ring_get_tail,
  706. .get_active_head = render_ring_get_active_head,
  707. .advance_ring = render_ring_advance_ring,
  708. .flush = render_ring_flush,
  709. .add_request = render_ring_add_request,
  710. .get_gem_seqno = render_ring_get_gem_seqno,
  711. .user_irq_get = render_ring_get_user_irq,
  712. .user_irq_put = render_ring_put_user_irq,
  713. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  714. .status_page = {NULL, 0, NULL},
  715. .map = {0,}
  716. };
  717. /* ring buffer for bit-stream decoder */
  718. struct intel_ring_buffer bsd_ring = {
  719. .name = "bsd ring",
  720. .regs = {
  721. .ctl = BSD_RING_CTL,
  722. .head = BSD_RING_HEAD,
  723. .tail = BSD_RING_TAIL,
  724. .start = BSD_RING_START
  725. },
  726. .ring_flag = I915_EXEC_BSD,
  727. .size = 32 * PAGE_SIZE,
  728. .alignment = PAGE_SIZE,
  729. .virtual_start = NULL,
  730. .dev = NULL,
  731. .gem_object = NULL,
  732. .head = 0,
  733. .tail = 0,
  734. .space = 0,
  735. .user_irq_refcount = 0,
  736. .irq_gem_seqno = 0,
  737. .waiting_gem_seqno = 0,
  738. .setup_status_page = bsd_setup_status_page,
  739. .init = init_bsd_ring,
  740. .get_head = bsd_ring_get_head,
  741. .get_tail = bsd_ring_get_tail,
  742. .get_active_head = bsd_ring_get_active_head,
  743. .advance_ring = bsd_ring_advance_ring,
  744. .flush = bsd_ring_flush,
  745. .add_request = bsd_ring_add_request,
  746. .get_gem_seqno = bsd_ring_get_gem_seqno,
  747. .user_irq_get = bsd_ring_get_user_irq,
  748. .user_irq_put = bsd_ring_put_user_irq,
  749. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  750. .status_page = {NULL, 0, NULL},
  751. .map = {0,}
  752. };