lcd.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. #include "lcdtbl.h"
  20. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  21. static struct iga2_shadow_crtc_timing iga2_shadow_crtc_reg = {
  22. /* IGA2 Shadow Horizontal Total */
  23. {IGA2_SHADOW_HOR_TOTAL_REG_NUM, {{CR6D, 0, 7}, {CR71, 3, 3} } },
  24. /* IGA2 Shadow Horizontal Blank End */
  25. {IGA2_SHADOW_HOR_BLANK_END_REG_NUM, {{CR6E, 0, 7} } },
  26. /* IGA2 Shadow Vertical Total */
  27. {IGA2_SHADOW_VER_TOTAL_REG_NUM, {{CR6F, 0, 7}, {CR71, 0, 2} } },
  28. /* IGA2 Shadow Vertical Addressable Video */
  29. {IGA2_SHADOW_VER_ADDR_REG_NUM, {{CR70, 0, 7}, {CR71, 4, 6} } },
  30. /* IGA2 Shadow Vertical Blank Start */
  31. {IGA2_SHADOW_VER_BLANK_START_REG_NUM,
  32. {{CR72, 0, 7}, {CR74, 4, 6} } },
  33. /* IGA2 Shadow Vertical Blank End */
  34. {IGA2_SHADOW_VER_BLANK_END_REG_NUM, {{CR73, 0, 7}, {CR74, 0, 2} } },
  35. /* IGA2 Shadow Vertical Sync Start */
  36. {IGA2_SHADOW_VER_SYNC_START_REG_NUM, {{CR75, 0, 7}, {CR76, 4, 6} } },
  37. /* IGA2 Shadow Vertical Sync End */
  38. {IGA2_SHADOW_VER_SYNC_END_REG_NUM, {{CR76, 0, 3} } }
  39. };
  40. static struct _lcd_scaling_factor lcd_scaling_factor = {
  41. /* LCD Horizontal Scaling Factor Register */
  42. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  43. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  44. /* LCD Vertical Scaling Factor Register */
  45. {LCD_VER_SCALING_FACTOR_REG_NUM,
  46. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  47. };
  48. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  49. /* LCD Horizontal Scaling Factor Register */
  50. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  51. /* LCD Vertical Scaling Factor Register */
  52. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  53. };
  54. static int check_lvds_chip(int device_id_subaddr, int device_id);
  55. static bool lvds_identify_integratedlvds(void);
  56. static int fp_id_to_vindex(int panel_id);
  57. static int lvds_register_read(int index);
  58. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  59. int panel_vres);
  60. static void load_lcd_k400_patch_tbl(int set_hres, int set_vres,
  61. int panel_id);
  62. static void load_lcd_p880_patch_tbl(int set_hres, int set_vres,
  63. int panel_id);
  64. static void load_lcd_patch_regs(int set_hres, int set_vres,
  65. int panel_id, int set_iga);
  66. static void via_pitch_alignment_patch_lcd(
  67. struct lvds_setting_information *plvds_setting_info,
  68. struct lvds_chip_information
  69. *plvds_chip_info);
  70. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  71. *plvds_setting_info,
  72. struct lvds_chip_information *plvds_chip_info);
  73. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  74. *plvds_setting_info,
  75. struct lvds_chip_information *plvds_chip_info);
  76. static void lcd_patch_skew(struct lvds_setting_information
  77. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  78. static void integrated_lvds_disable(struct lvds_setting_information
  79. *plvds_setting_info,
  80. struct lvds_chip_information *plvds_chip_info);
  81. static void integrated_lvds_enable(struct lvds_setting_information
  82. *plvds_setting_info,
  83. struct lvds_chip_information *plvds_chip_info);
  84. static void lcd_powersequence_off(void);
  85. static void lcd_powersequence_on(void);
  86. static void fill_lcd_format(void);
  87. static void check_diport_of_integrated_lvds(
  88. struct lvds_chip_information *plvds_chip_info,
  89. struct lvds_setting_information
  90. *plvds_setting_info);
  91. static struct display_timing lcd_centering_timging(struct display_timing
  92. mode_crt_reg,
  93. struct display_timing panel_crt_reg);
  94. static void load_crtc_shadow_timing(struct display_timing mode_timing,
  95. struct display_timing panel_timing);
  96. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  97. int set_vres, int panel_hres, int panel_vres);
  98. static int check_lvds_chip(int device_id_subaddr, int device_id)
  99. {
  100. if (lvds_register_read(device_id_subaddr) == device_id)
  101. return OK;
  102. else
  103. return FAIL;
  104. }
  105. void viafb_init_lcd_size(void)
  106. {
  107. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  108. DEBUG_MSG(KERN_INFO
  109. "viaparinfo->lvds_setting_info->get_lcd_size_method %d\n",
  110. viaparinfo->lvds_setting_info->get_lcd_size_method);
  111. switch (viaparinfo->lvds_setting_info->get_lcd_size_method) {
  112. case GET_LCD_SIZE_BY_SYSTEM_BIOS:
  113. break;
  114. case GET_LCD_SZIE_BY_HW_STRAPPING:
  115. break;
  116. case GET_LCD_SIZE_BY_VGA_BIOS:
  117. DEBUG_MSG(KERN_INFO "Get LCD Size method by VGA BIOS !!\n");
  118. viaparinfo->lvds_setting_info->lcd_panel_size =
  119. fp_id_to_vindex(viafb_lcd_panel_id);
  120. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  121. viaparinfo->lvds_setting_info->lcd_panel_id);
  122. DEBUG_MSG(KERN_INFO "LCD Panel Size = %d\n",
  123. viaparinfo->lvds_setting_info->lcd_panel_size);
  124. break;
  125. case GET_LCD_SIZE_BY_USER_SETTING:
  126. DEBUG_MSG(KERN_INFO "Get LCD Size method by user setting !!\n");
  127. viaparinfo->lvds_setting_info->lcd_panel_size =
  128. fp_id_to_vindex(viafb_lcd_panel_id);
  129. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  130. viaparinfo->lvds_setting_info->lcd_panel_id);
  131. DEBUG_MSG(KERN_INFO "LCD Panel Size = %d\n",
  132. viaparinfo->lvds_setting_info->lcd_panel_size);
  133. break;
  134. default:
  135. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size fail\n");
  136. viaparinfo->lvds_setting_info->lcd_panel_id =
  137. LCD_PANEL_ID1_800X600;
  138. viaparinfo->lvds_setting_info->lcd_panel_size =
  139. fp_id_to_vindex(LCD_PANEL_ID1_800X600);
  140. }
  141. viaparinfo->lvds_setting_info2->lcd_panel_id =
  142. viaparinfo->lvds_setting_info->lcd_panel_id;
  143. viaparinfo->lvds_setting_info2->lcd_panel_size =
  144. viaparinfo->lvds_setting_info->lcd_panel_size;
  145. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  146. viaparinfo->lvds_setting_info->lcd_panel_hres;
  147. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  148. viaparinfo->lvds_setting_info->lcd_panel_vres;
  149. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  150. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  151. viaparinfo->lvds_setting_info2->LCDDithering =
  152. viaparinfo->lvds_setting_info->LCDDithering;
  153. }
  154. static bool lvds_identify_integratedlvds(void)
  155. {
  156. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  157. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  158. /* If we have an external LVDS, such as VT1636, we should
  159. have its chip ID already. */
  160. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  161. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  162. INTEGRATED_LVDS;
  163. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS!\
  164. (Internal LVDS + External LVDS)\n");
  165. } else {
  166. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  167. INTEGRATED_LVDS;
  168. DEBUG_MSG(KERN_INFO "Not found external LVDS,\
  169. so can't support two dual channel LVDS!\n");
  170. }
  171. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  172. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  173. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  174. INTEGRATED_LVDS;
  175. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  176. INTEGRATED_LVDS;
  177. DEBUG_MSG(KERN_INFO "Support two single channel LVDS!\
  178. (Internal LVDS + Internal LVDS)\n");
  179. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  180. /* If we have found external LVDS, just use it,
  181. otherwise, we will use internal LVDS as default. */
  182. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  183. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  184. INTEGRATED_LVDS;
  185. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  186. }
  187. } else {
  188. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  189. NON_LVDS_TRANSMITTER;
  190. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  191. return false;
  192. }
  193. return true;
  194. }
  195. int viafb_lvds_trasmitter_identify(void)
  196. {
  197. viaparinfo->shared->i2c_stuff.i2c_port = I2CPORTINDEX;
  198. if (viafb_lvds_identify_vt1636()) {
  199. viaparinfo->chip_info->lvds_chip_info.i2c_port = I2CPORTINDEX;
  200. DEBUG_MSG(KERN_INFO
  201. "Found VIA VT1636 LVDS on port i2c 0x31 \n");
  202. } else {
  203. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  204. if (viafb_lvds_identify_vt1636()) {
  205. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  206. GPIOPORTINDEX;
  207. DEBUG_MSG(KERN_INFO
  208. "Found VIA VT1636 LVDS on port gpio 0x2c \n");
  209. }
  210. }
  211. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  212. lvds_identify_integratedlvds();
  213. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  214. return true;
  215. /* Check for VT1631: */
  216. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  217. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  218. VT1631_LVDS_I2C_ADDR;
  219. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  220. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  221. DEBUG_MSG(KERN_INFO "\n %2d",
  222. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  223. DEBUG_MSG(KERN_INFO "\n %2d",
  224. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  225. return OK;
  226. }
  227. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  228. NON_LVDS_TRANSMITTER;
  229. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  230. VT1631_LVDS_I2C_ADDR;
  231. return FAIL;
  232. }
  233. static int fp_id_to_vindex(int panel_id)
  234. {
  235. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  236. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  237. viafb_lcd_panel_id = panel_id =
  238. viafb_read_reg(VIACR, CR3F) & 0x0F;
  239. switch (panel_id) {
  240. case 0x0:
  241. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  242. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  243. viaparinfo->lvds_setting_info->lcd_panel_id =
  244. LCD_PANEL_ID0_640X480;
  245. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  246. viaparinfo->lvds_setting_info->LCDDithering = 1;
  247. return VIA_RES_640X480;
  248. break;
  249. case 0x1:
  250. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  251. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  252. viaparinfo->lvds_setting_info->lcd_panel_id =
  253. LCD_PANEL_ID1_800X600;
  254. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  255. viaparinfo->lvds_setting_info->LCDDithering = 1;
  256. return VIA_RES_800X600;
  257. break;
  258. case 0x2:
  259. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  260. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  261. viaparinfo->lvds_setting_info->lcd_panel_id =
  262. LCD_PANEL_ID2_1024X768;
  263. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  264. viaparinfo->lvds_setting_info->LCDDithering = 1;
  265. return VIA_RES_1024X768;
  266. break;
  267. case 0x3:
  268. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  269. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  270. viaparinfo->lvds_setting_info->lcd_panel_id =
  271. LCD_PANEL_ID3_1280X768;
  272. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  273. viaparinfo->lvds_setting_info->LCDDithering = 1;
  274. return VIA_RES_1280X768;
  275. break;
  276. case 0x4:
  277. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  278. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  279. viaparinfo->lvds_setting_info->lcd_panel_id =
  280. LCD_PANEL_ID4_1280X1024;
  281. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  282. viaparinfo->lvds_setting_info->LCDDithering = 1;
  283. return VIA_RES_1280X1024;
  284. break;
  285. case 0x5:
  286. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  287. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  288. viaparinfo->lvds_setting_info->lcd_panel_id =
  289. LCD_PANEL_ID5_1400X1050;
  290. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  291. viaparinfo->lvds_setting_info->LCDDithering = 1;
  292. return VIA_RES_1400X1050;
  293. break;
  294. case 0x6:
  295. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  296. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  297. viaparinfo->lvds_setting_info->lcd_panel_id =
  298. LCD_PANEL_ID6_1600X1200;
  299. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  300. viaparinfo->lvds_setting_info->LCDDithering = 1;
  301. return VIA_RES_1600X1200;
  302. break;
  303. case 0x8:
  304. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  305. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  306. viaparinfo->lvds_setting_info->lcd_panel_id =
  307. LCD_PANEL_IDA_800X480;
  308. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  309. viaparinfo->lvds_setting_info->LCDDithering = 1;
  310. return VIA_RES_800X480;
  311. break;
  312. case 0x9:
  313. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  314. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  315. viaparinfo->lvds_setting_info->lcd_panel_id =
  316. LCD_PANEL_ID2_1024X768;
  317. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  318. viaparinfo->lvds_setting_info->LCDDithering = 1;
  319. return VIA_RES_1024X768;
  320. break;
  321. case 0xA:
  322. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  323. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  324. viaparinfo->lvds_setting_info->lcd_panel_id =
  325. LCD_PANEL_ID2_1024X768;
  326. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  327. viaparinfo->lvds_setting_info->LCDDithering = 0;
  328. return VIA_RES_1024X768;
  329. break;
  330. case 0xB:
  331. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  332. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  333. viaparinfo->lvds_setting_info->lcd_panel_id =
  334. LCD_PANEL_ID2_1024X768;
  335. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  336. viaparinfo->lvds_setting_info->LCDDithering = 0;
  337. return VIA_RES_1024X768;
  338. break;
  339. case 0xC:
  340. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  341. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  342. viaparinfo->lvds_setting_info->lcd_panel_id =
  343. LCD_PANEL_ID3_1280X768;
  344. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  345. viaparinfo->lvds_setting_info->LCDDithering = 0;
  346. return VIA_RES_1280X768;
  347. break;
  348. case 0xD:
  349. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  350. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  351. viaparinfo->lvds_setting_info->lcd_panel_id =
  352. LCD_PANEL_ID4_1280X1024;
  353. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  354. viaparinfo->lvds_setting_info->LCDDithering = 0;
  355. return VIA_RES_1280X1024;
  356. break;
  357. case 0xE:
  358. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  359. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  360. viaparinfo->lvds_setting_info->lcd_panel_id =
  361. LCD_PANEL_ID5_1400X1050;
  362. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  363. viaparinfo->lvds_setting_info->LCDDithering = 0;
  364. return VIA_RES_1400X1050;
  365. break;
  366. case 0xF:
  367. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  368. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  369. viaparinfo->lvds_setting_info->lcd_panel_id =
  370. LCD_PANEL_ID6_1600X1200;
  371. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  372. viaparinfo->lvds_setting_info->LCDDithering = 0;
  373. return VIA_RES_1600X1200;
  374. break;
  375. case 0x10:
  376. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  377. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  378. viaparinfo->lvds_setting_info->lcd_panel_id =
  379. LCD_PANEL_ID7_1366X768;
  380. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  381. viaparinfo->lvds_setting_info->LCDDithering = 0;
  382. return VIA_RES_1368X768;
  383. break;
  384. case 0x11:
  385. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  386. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  387. viaparinfo->lvds_setting_info->lcd_panel_id =
  388. LCD_PANEL_ID8_1024X600;
  389. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  390. viaparinfo->lvds_setting_info->LCDDithering = 1;
  391. return VIA_RES_1024X600;
  392. break;
  393. case 0x12:
  394. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  395. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  396. viaparinfo->lvds_setting_info->lcd_panel_id =
  397. LCD_PANEL_ID3_1280X768;
  398. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  399. viaparinfo->lvds_setting_info->LCDDithering = 1;
  400. return VIA_RES_1280X768;
  401. break;
  402. case 0x13:
  403. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  404. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  405. viaparinfo->lvds_setting_info->lcd_panel_id =
  406. LCD_PANEL_ID9_1280X800;
  407. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  408. viaparinfo->lvds_setting_info->LCDDithering = 1;
  409. return VIA_RES_1280X800;
  410. break;
  411. case 0x14:
  412. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  413. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  414. viaparinfo->lvds_setting_info->lcd_panel_id =
  415. LCD_PANEL_IDB_1360X768;
  416. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  417. viaparinfo->lvds_setting_info->LCDDithering = 0;
  418. return VIA_RES_1360X768;
  419. break;
  420. case 0x15:
  421. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  422. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  423. viaparinfo->lvds_setting_info->lcd_panel_id =
  424. LCD_PANEL_ID3_1280X768;
  425. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  426. viaparinfo->lvds_setting_info->LCDDithering = 0;
  427. return VIA_RES_1280X768;
  428. break;
  429. case 0x16:
  430. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  431. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  432. viaparinfo->lvds_setting_info->lcd_panel_id =
  433. LCD_PANEL_IDC_480X640;
  434. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  435. viaparinfo->lvds_setting_info->LCDDithering = 1;
  436. return VIA_RES_480X640;
  437. break;
  438. default:
  439. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  440. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  441. viaparinfo->lvds_setting_info->lcd_panel_id =
  442. LCD_PANEL_ID1_800X600;
  443. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  444. viaparinfo->lvds_setting_info->LCDDithering = 1;
  445. return VIA_RES_800X600;
  446. }
  447. }
  448. static int lvds_register_read(int index)
  449. {
  450. u8 data;
  451. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  452. viafb_i2c_readbyte((u8) viaparinfo->chip_info->
  453. lvds_chip_info.lvds_chip_slave_addr,
  454. (u8) index, &data);
  455. return data;
  456. }
  457. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  458. int panel_vres)
  459. {
  460. int reg_value = 0;
  461. int viafb_load_reg_num;
  462. struct io_register *reg = NULL;
  463. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  464. /* LCD Scaling Enable */
  465. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  466. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  467. viafb_load_scaling_factor_for_p4m900(set_hres, set_vres,
  468. panel_hres, panel_vres);
  469. return;
  470. }
  471. /* Check if expansion for horizontal */
  472. if (set_hres != panel_hres) {
  473. /* Load Horizontal Scaling Factor */
  474. switch (viaparinfo->chip_info->gfx_chip_name) {
  475. case UNICHROME_CLE266:
  476. case UNICHROME_K400:
  477. reg_value =
  478. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  479. viafb_load_reg_num =
  480. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  481. reg_num;
  482. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  483. viafb_load_reg(reg_value,
  484. viafb_load_reg_num, reg, VIACR);
  485. break;
  486. case UNICHROME_K800:
  487. case UNICHROME_PM800:
  488. case UNICHROME_CN700:
  489. case UNICHROME_CX700:
  490. case UNICHROME_K8M890:
  491. case UNICHROME_P4M890:
  492. reg_value =
  493. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  494. /* Horizontal scaling enabled */
  495. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  496. viafb_load_reg_num =
  497. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  498. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  499. viafb_load_reg(reg_value,
  500. viafb_load_reg_num, reg, VIACR);
  501. break;
  502. }
  503. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  504. } else {
  505. /* Horizontal scaling disabled */
  506. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  507. }
  508. /* Check if expansion for vertical */
  509. if (set_vres != panel_vres) {
  510. /* Load Vertical Scaling Factor */
  511. switch (viaparinfo->chip_info->gfx_chip_name) {
  512. case UNICHROME_CLE266:
  513. case UNICHROME_K400:
  514. reg_value =
  515. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  516. viafb_load_reg_num =
  517. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  518. reg_num;
  519. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  520. viafb_load_reg(reg_value,
  521. viafb_load_reg_num, reg, VIACR);
  522. break;
  523. case UNICHROME_K800:
  524. case UNICHROME_PM800:
  525. case UNICHROME_CN700:
  526. case UNICHROME_CX700:
  527. case UNICHROME_K8M890:
  528. case UNICHROME_P4M890:
  529. reg_value =
  530. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  531. /* Vertical scaling enabled */
  532. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  533. viafb_load_reg_num =
  534. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  535. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  536. viafb_load_reg(reg_value,
  537. viafb_load_reg_num, reg, VIACR);
  538. break;
  539. }
  540. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  541. } else {
  542. /* Vertical scaling disabled */
  543. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  544. }
  545. }
  546. static void load_lcd_k400_patch_tbl(int set_hres, int set_vres,
  547. int panel_id)
  548. {
  549. u32 compact_mode = viafb_compact_res(set_hres, set_vres);
  550. int reg_num = 0;
  551. struct io_reg *lcd_patch_reg = NULL;
  552. switch (panel_id) {
  553. /* LCD 800x600 */
  554. case LCD_PANEL_ID1_800X600:
  555. switch (compact_mode) {
  556. case viafb_compact_res(640, 400):
  557. case viafb_compact_res(640, 480):
  558. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_8X6;
  559. lcd_patch_reg = K400_LCD_RES_6X4_8X6;
  560. break;
  561. case viafb_compact_res(720, 480):
  562. case viafb_compact_res(720, 576):
  563. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_8X6;
  564. lcd_patch_reg = K400_LCD_RES_7X4_8X6;
  565. break;
  566. }
  567. break;
  568. /* LCD 1024x768 */
  569. case LCD_PANEL_ID2_1024X768:
  570. switch (compact_mode) {
  571. case viafb_compact_res(640, 400):
  572. case viafb_compact_res(640, 480):
  573. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_10X7;
  574. lcd_patch_reg = K400_LCD_RES_6X4_10X7;
  575. break;
  576. case viafb_compact_res(720, 480):
  577. case viafb_compact_res(720, 576):
  578. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_10X7;
  579. lcd_patch_reg = K400_LCD_RES_7X4_10X7;
  580. break;
  581. case viafb_compact_res(800, 600):
  582. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_10X7;
  583. lcd_patch_reg = K400_LCD_RES_8X6_10X7;
  584. break;
  585. }
  586. break;
  587. /* LCD 1280x1024 */
  588. case LCD_PANEL_ID4_1280X1024:
  589. switch (compact_mode) {
  590. case viafb_compact_res(640, 400):
  591. case viafb_compact_res(640, 480):
  592. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_12X10;
  593. lcd_patch_reg = K400_LCD_RES_6X4_12X10;
  594. break;
  595. case viafb_compact_res(720, 480):
  596. case viafb_compact_res(720, 576):
  597. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_12X10;
  598. lcd_patch_reg = K400_LCD_RES_7X4_12X10;
  599. break;
  600. case viafb_compact_res(800, 600):
  601. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_12X10;
  602. lcd_patch_reg = K400_LCD_RES_8X6_12X10;
  603. break;
  604. case viafb_compact_res(1024, 768):
  605. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_12X10;
  606. lcd_patch_reg = K400_LCD_RES_10X7_12X10;
  607. break;
  608. }
  609. break;
  610. /* LCD 1400x1050 */
  611. case LCD_PANEL_ID5_1400X1050:
  612. switch (compact_mode) {
  613. case viafb_compact_res(640, 480):
  614. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_14X10;
  615. lcd_patch_reg = K400_LCD_RES_6X4_14X10;
  616. break;
  617. case viafb_compact_res(800, 600):
  618. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_14X10;
  619. lcd_patch_reg = K400_LCD_RES_8X6_14X10;
  620. break;
  621. case viafb_compact_res(1024, 768):
  622. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_14X10;
  623. lcd_patch_reg = K400_LCD_RES_10X7_14X10;
  624. break;
  625. case viafb_compact_res(1280, 768):
  626. case viafb_compact_res(1280, 800):
  627. case viafb_compact_res(1280, 960):
  628. case viafb_compact_res(1280, 1024):
  629. reg_num = NUM_TOTAL_K400_LCD_RES_12X10_14X10;
  630. lcd_patch_reg = K400_LCD_RES_12X10_14X10;
  631. break;
  632. }
  633. break;
  634. /* LCD 1600x1200 */
  635. case LCD_PANEL_ID6_1600X1200:
  636. switch (compact_mode) {
  637. case viafb_compact_res(640, 400):
  638. case viafb_compact_res(640, 480):
  639. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_16X12;
  640. lcd_patch_reg = K400_LCD_RES_6X4_16X12;
  641. break;
  642. case viafb_compact_res(720, 480):
  643. case viafb_compact_res(720, 576):
  644. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_16X12;
  645. lcd_patch_reg = K400_LCD_RES_7X4_16X12;
  646. break;
  647. case viafb_compact_res(800, 600):
  648. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_16X12;
  649. lcd_patch_reg = K400_LCD_RES_8X6_16X12;
  650. break;
  651. case viafb_compact_res(1024, 768):
  652. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_16X12;
  653. lcd_patch_reg = K400_LCD_RES_10X7_16X12;
  654. break;
  655. case viafb_compact_res(1280, 768):
  656. case viafb_compact_res(1280, 800):
  657. case viafb_compact_res(1280, 960):
  658. case viafb_compact_res(1280, 1024):
  659. reg_num = NUM_TOTAL_K400_LCD_RES_12X10_16X12;
  660. lcd_patch_reg = K400_LCD_RES_12X10_16X12;
  661. break;
  662. }
  663. break;
  664. /* LCD 1366x768 */
  665. case LCD_PANEL_ID7_1366X768:
  666. switch (compact_mode) {
  667. case viafb_compact_res(640, 480):
  668. reg_num = NUM_TOTAL_K400_LCD_RES_6X4_1366X7;
  669. lcd_patch_reg = K400_LCD_RES_6X4_1366X7;
  670. break;
  671. case viafb_compact_res(720, 480):
  672. case viafb_compact_res(720, 576):
  673. reg_num = NUM_TOTAL_K400_LCD_RES_7X4_1366X7;
  674. lcd_patch_reg = K400_LCD_RES_7X4_1366X7;
  675. break;
  676. case viafb_compact_res(800, 600):
  677. reg_num = NUM_TOTAL_K400_LCD_RES_8X6_1366X7;
  678. lcd_patch_reg = K400_LCD_RES_8X6_1366X7;
  679. break;
  680. case viafb_compact_res(1024, 768):
  681. reg_num = NUM_TOTAL_K400_LCD_RES_10X7_1366X7;
  682. lcd_patch_reg = K400_LCD_RES_10X7_1366X7;
  683. break;
  684. case viafb_compact_res(1280, 768):
  685. case viafb_compact_res(1280, 800):
  686. case viafb_compact_res(1280, 960):
  687. case viafb_compact_res(1280, 1024):
  688. reg_num = NUM_TOTAL_K400_LCD_RES_12X10_1366X7;
  689. lcd_patch_reg = K400_LCD_RES_12X10_1366X7;
  690. break;
  691. }
  692. break;
  693. /* LCD 1360x768 */
  694. case LCD_PANEL_IDB_1360X768:
  695. break;
  696. }
  697. if (reg_num != 0) {
  698. /* H.W. Reset : ON */
  699. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  700. viafb_write_regx(lcd_patch_reg, reg_num);
  701. /* H.W. Reset : OFF */
  702. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  703. /* Reset PLL */
  704. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  705. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  706. /* Fire! */
  707. outb(inb(VIARMisc) | (BIT2 + BIT3), VIAWMisc);
  708. }
  709. }
  710. static void load_lcd_p880_patch_tbl(int set_hres, int set_vres,
  711. int panel_id)
  712. {
  713. u32 compact_mode = viafb_compact_res(set_hres, set_vres);
  714. int reg_num = 0;
  715. struct io_reg *lcd_patch_reg = NULL;
  716. switch (panel_id) {
  717. case LCD_PANEL_ID5_1400X1050:
  718. switch (compact_mode) {
  719. case viafb_compact_res(640, 480):
  720. reg_num = NUM_TOTAL_P880_LCD_RES_6X4_14X10;
  721. lcd_patch_reg = P880_LCD_RES_6X4_14X10;
  722. break;
  723. case viafb_compact_res(800, 600):
  724. reg_num = NUM_TOTAL_P880_LCD_RES_8X6_14X10;
  725. lcd_patch_reg = P880_LCD_RES_8X6_14X10;
  726. break;
  727. }
  728. break;
  729. case LCD_PANEL_ID6_1600X1200:
  730. switch (compact_mode) {
  731. case viafb_compact_res(640, 400):
  732. case viafb_compact_res(640, 480):
  733. reg_num = NUM_TOTAL_P880_LCD_RES_6X4_16X12;
  734. lcd_patch_reg = P880_LCD_RES_6X4_16X12;
  735. break;
  736. case viafb_compact_res(720, 480):
  737. case viafb_compact_res(720, 576):
  738. reg_num = NUM_TOTAL_P880_LCD_RES_7X4_16X12;
  739. lcd_patch_reg = P880_LCD_RES_7X4_16X12;
  740. break;
  741. case viafb_compact_res(800, 600):
  742. reg_num = NUM_TOTAL_P880_LCD_RES_8X6_16X12;
  743. lcd_patch_reg = P880_LCD_RES_8X6_16X12;
  744. break;
  745. case viafb_compact_res(1024, 768):
  746. reg_num = NUM_TOTAL_P880_LCD_RES_10X7_16X12;
  747. lcd_patch_reg = P880_LCD_RES_10X7_16X12;
  748. break;
  749. case viafb_compact_res(1280, 768):
  750. case viafb_compact_res(1280, 960):
  751. case viafb_compact_res(1280, 1024):
  752. reg_num = NUM_TOTAL_P880_LCD_RES_12X10_16X12;
  753. lcd_patch_reg = P880_LCD_RES_12X10_16X12;
  754. break;
  755. }
  756. break;
  757. }
  758. if (reg_num != 0) {
  759. /* H.W. Reset : ON */
  760. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  761. viafb_write_regx(lcd_patch_reg, reg_num);
  762. /* H.W. Reset : OFF */
  763. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  764. /* Reset PLL */
  765. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  766. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  767. /* Fire! */
  768. outb(inb(VIARMisc) | (BIT2 + BIT3), VIAWMisc);
  769. }
  770. }
  771. static void load_lcd_patch_regs(int set_hres, int set_vres,
  772. int panel_id, int set_iga)
  773. {
  774. viafb_unlock_crt();
  775. /* Patch for simultaneous & Expansion */
  776. if ((set_iga == IGA1_IGA2) &&
  777. (viaparinfo->lvds_setting_info->display_method ==
  778. LCD_EXPANDSION)) {
  779. switch (viaparinfo->chip_info->gfx_chip_name) {
  780. case UNICHROME_CLE266:
  781. case UNICHROME_K400:
  782. load_lcd_k400_patch_tbl(set_hres, set_vres, panel_id);
  783. break;
  784. case UNICHROME_K800:
  785. break;
  786. case UNICHROME_PM800:
  787. case UNICHROME_CN700:
  788. case UNICHROME_CX700:
  789. load_lcd_p880_patch_tbl(set_hres, set_vres, panel_id);
  790. }
  791. }
  792. viafb_lock_crt();
  793. }
  794. static void via_pitch_alignment_patch_lcd(
  795. struct lvds_setting_information *plvds_setting_info,
  796. struct lvds_chip_information
  797. *plvds_chip_info)
  798. {
  799. unsigned char cr13, cr35, cr65, cr66, cr67;
  800. unsigned long dwScreenPitch = 0;
  801. unsigned long dwPitch;
  802. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  803. if (dwPitch & 0x1F) {
  804. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  805. if (plvds_setting_info->iga_path == IGA2) {
  806. if (plvds_setting_info->bpp > 8) {
  807. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  808. viafb_write_reg(CR66, VIACR, cr66);
  809. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  810. cr67 |=
  811. (unsigned
  812. char)((dwScreenPitch & 0x300) >> 8);
  813. viafb_write_reg(CR67, VIACR, cr67);
  814. }
  815. /* Fetch Count */
  816. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  817. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  818. viafb_write_reg(CR67, VIACR, cr67);
  819. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  820. cr65 += 2;
  821. viafb_write_reg(CR65, VIACR, cr65);
  822. } else {
  823. if (plvds_setting_info->bpp > 8) {
  824. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  825. viafb_write_reg(CR13, VIACR, cr13);
  826. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  827. cr35 |=
  828. (unsigned
  829. char)((dwScreenPitch & 0x700) >> 3);
  830. viafb_write_reg(CR35, VIACR, cr35);
  831. }
  832. }
  833. }
  834. }
  835. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  836. *plvds_setting_info,
  837. struct lvds_chip_information *plvds_chip_info)
  838. {
  839. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  840. switch (viaparinfo->chip_info->gfx_chip_name) {
  841. case UNICHROME_P4M900:
  842. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  843. plvds_chip_info);
  844. break;
  845. case UNICHROME_P4M890:
  846. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  847. plvds_chip_info);
  848. break;
  849. }
  850. }
  851. }
  852. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  853. *plvds_setting_info,
  854. struct lvds_chip_information *plvds_chip_info)
  855. {
  856. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  857. switch (viaparinfo->chip_info->gfx_chip_name) {
  858. case UNICHROME_CX700:
  859. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  860. plvds_chip_info);
  861. break;
  862. }
  863. }
  864. }
  865. static void lcd_patch_skew(struct lvds_setting_information
  866. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  867. {
  868. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  869. switch (plvds_chip_info->output_interface) {
  870. case INTERFACE_DVP0:
  871. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  872. break;
  873. case INTERFACE_DVP1:
  874. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  875. break;
  876. case INTERFACE_DFP_LOW:
  877. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  878. viafb_write_reg_mask(CR99, VIACR, 0x08,
  879. BIT0 + BIT1 + BIT2 + BIT3);
  880. }
  881. break;
  882. }
  883. }
  884. /* LCD Set Mode */
  885. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  886. struct lvds_setting_information *plvds_setting_info,
  887. struct lvds_chip_information *plvds_chip_info)
  888. {
  889. int set_iga = plvds_setting_info->iga_path;
  890. int mode_bpp = plvds_setting_info->bpp;
  891. int set_hres = plvds_setting_info->h_active;
  892. int set_vres = plvds_setting_info->v_active;
  893. int panel_hres = plvds_setting_info->lcd_panel_hres;
  894. int panel_vres = plvds_setting_info->lcd_panel_vres;
  895. u32 pll_D_N;
  896. int offset;
  897. struct display_timing mode_crt_reg, panel_crt_reg;
  898. struct crt_mode_table *panel_crt_table = NULL;
  899. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  900. panel_vres);
  901. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  902. /* Get mode table */
  903. mode_crt_reg = mode_crt_table->crtc;
  904. /* Get panel table Pointer */
  905. panel_crt_table = vmode_tbl->crtc;
  906. panel_crt_reg = panel_crt_table->crtc;
  907. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  908. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  909. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  910. plvds_setting_info->vclk = panel_crt_table->clk;
  911. if (set_iga == IGA1) {
  912. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  913. viafb_load_crtc_timing(lcd_centering_timging
  914. (mode_crt_reg, panel_crt_reg), IGA1);
  915. } else {
  916. /* Expansion */
  917. if ((plvds_setting_info->display_method ==
  918. LCD_EXPANDSION) & ((set_hres != panel_hres)
  919. || (set_vres != panel_vres))) {
  920. /* expansion timing IGA2 loaded panel set timing*/
  921. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  922. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  923. load_lcd_scaling(set_hres, set_vres, panel_hres,
  924. panel_vres);
  925. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  926. } else { /* Centering */
  927. /* centering timing IGA2 always loaded panel
  928. and mode releative timing */
  929. viafb_load_crtc_timing(lcd_centering_timging
  930. (mode_crt_reg, panel_crt_reg), IGA2);
  931. viafb_write_reg_mask(CR79, VIACR, 0x00,
  932. BIT0 + BIT1 + BIT2);
  933. /* LCD scaling disabled */
  934. }
  935. }
  936. if (set_iga == IGA1_IGA2) {
  937. load_crtc_shadow_timing(mode_crt_reg, panel_crt_reg);
  938. /* Fill shadow registers */
  939. switch (plvds_setting_info->lcd_panel_id) {
  940. case LCD_PANEL_ID0_640X480:
  941. offset = 80;
  942. break;
  943. case LCD_PANEL_ID1_800X600:
  944. case LCD_PANEL_IDA_800X480:
  945. offset = 110;
  946. break;
  947. case LCD_PANEL_ID2_1024X768:
  948. offset = 150;
  949. break;
  950. case LCD_PANEL_ID3_1280X768:
  951. case LCD_PANEL_ID4_1280X1024:
  952. case LCD_PANEL_ID5_1400X1050:
  953. case LCD_PANEL_ID9_1280X800:
  954. offset = 190;
  955. break;
  956. case LCD_PANEL_ID6_1600X1200:
  957. offset = 250;
  958. break;
  959. case LCD_PANEL_ID7_1366X768:
  960. case LCD_PANEL_IDB_1360X768:
  961. offset = 212;
  962. break;
  963. default:
  964. offset = 140;
  965. break;
  966. }
  967. /* Offset for simultaneous */
  968. viafb_set_secondary_pitch(offset << 3);
  969. DEBUG_MSG(KERN_INFO "viafb_load_reg!!\n");
  970. viafb_load_fetch_count_reg(set_hres, 4, IGA2);
  971. /* Fetch count for simultaneous */
  972. } else { /* SAMM */
  973. /* Fetch count for IGA2 only */
  974. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  975. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  976. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  977. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  978. viafb_set_color_depth(mode_bpp / 8, set_iga);
  979. }
  980. fill_lcd_format();
  981. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  982. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  983. viafb_set_vclock(pll_D_N, set_iga);
  984. viafb_set_output_path(DEVICE_LCD, set_iga,
  985. plvds_chip_info->output_interface);
  986. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  987. /* If K8M800, enable LCD Prefetch Mode. */
  988. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  989. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  990. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  991. load_lcd_patch_regs(set_hres, set_vres,
  992. plvds_setting_info->lcd_panel_id, set_iga);
  993. DEBUG_MSG(KERN_INFO "load_lcd_patch_regs!!\n");
  994. /* Patch for non 32bit alignment mode */
  995. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  996. }
  997. static void integrated_lvds_disable(struct lvds_setting_information
  998. *plvds_setting_info,
  999. struct lvds_chip_information *plvds_chip_info)
  1000. {
  1001. bool turn_off_first_powersequence = false;
  1002. bool turn_off_second_powersequence = false;
  1003. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  1004. turn_off_first_powersequence = true;
  1005. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  1006. turn_off_first_powersequence = true;
  1007. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  1008. turn_off_second_powersequence = true;
  1009. if (turn_off_second_powersequence) {
  1010. /* Use second power sequence control: */
  1011. /* Turn off power sequence. */
  1012. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  1013. /* Turn off back light. */
  1014. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  1015. }
  1016. if (turn_off_first_powersequence) {
  1017. /* Use first power sequence control: */
  1018. /* Turn off power sequence. */
  1019. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  1020. /* Turn off back light. */
  1021. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  1022. }
  1023. /* Turn DFP High/Low Pad off. */
  1024. viafb_write_reg_mask(SR2A, VIASR, 0, BIT0 + BIT1 + BIT2 + BIT3);
  1025. /* Power off LVDS channel. */
  1026. switch (plvds_chip_info->output_interface) {
  1027. case INTERFACE_LVDS0:
  1028. {
  1029. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  1030. break;
  1031. }
  1032. case INTERFACE_LVDS1:
  1033. {
  1034. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  1035. break;
  1036. }
  1037. case INTERFACE_LVDS0LVDS1:
  1038. {
  1039. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  1040. break;
  1041. }
  1042. }
  1043. }
  1044. static void integrated_lvds_enable(struct lvds_setting_information
  1045. *plvds_setting_info,
  1046. struct lvds_chip_information *plvds_chip_info)
  1047. {
  1048. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  1049. plvds_chip_info->output_interface);
  1050. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  1051. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  1052. else
  1053. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  1054. switch (plvds_chip_info->output_interface) {
  1055. case INTERFACE_LVDS0LVDS1:
  1056. case INTERFACE_LVDS0:
  1057. /* Use first power sequence control: */
  1058. /* Use hardware control power sequence. */
  1059. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  1060. /* Turn on back light. */
  1061. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  1062. /* Turn on hardware power sequence. */
  1063. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  1064. break;
  1065. case INTERFACE_LVDS1:
  1066. /* Use second power sequence control: */
  1067. /* Use hardware control power sequence. */
  1068. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  1069. /* Turn on back light. */
  1070. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  1071. /* Turn on hardware power sequence. */
  1072. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  1073. break;
  1074. }
  1075. /* Turn DFP High/Low pad on. */
  1076. viafb_write_reg_mask(SR2A, VIASR, 0x0F, BIT0 + BIT1 + BIT2 + BIT3);
  1077. /* Power on LVDS channel. */
  1078. switch (plvds_chip_info->output_interface) {
  1079. case INTERFACE_LVDS0:
  1080. {
  1081. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  1082. break;
  1083. }
  1084. case INTERFACE_LVDS1:
  1085. {
  1086. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  1087. break;
  1088. }
  1089. case INTERFACE_LVDS0LVDS1:
  1090. {
  1091. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  1092. break;
  1093. }
  1094. }
  1095. }
  1096. void viafb_lcd_disable(void)
  1097. {
  1098. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1099. lcd_powersequence_off();
  1100. /* DI1 pad off */
  1101. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  1102. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1103. if (viafb_LCD2_ON
  1104. && (INTEGRATED_LVDS ==
  1105. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  1106. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  1107. &viaparinfo->chip_info->lvds_chip_info2);
  1108. if (INTEGRATED_LVDS ==
  1109. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  1110. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  1111. &viaparinfo->chip_info->lvds_chip_info);
  1112. if (VT1636_LVDS == viaparinfo->chip_info->
  1113. lvds_chip_info.lvds_chip_name)
  1114. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  1115. &viaparinfo->chip_info->lvds_chip_info);
  1116. } else if (VT1636_LVDS ==
  1117. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  1118. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  1119. &viaparinfo->chip_info->lvds_chip_info);
  1120. } else {
  1121. /* DFP-HL pad off */
  1122. viafb_write_reg_mask(SR2A, VIASR, 0x00, 0x0F);
  1123. /* Backlight off */
  1124. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  1125. /* 24 bit DI data paht off */
  1126. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  1127. /* Simultaneout disabled */
  1128. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  1129. }
  1130. /* Disable expansion bit */
  1131. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  1132. /* CRT path set to IGA1 */
  1133. viafb_write_reg_mask(SR16, VIASR, 0x00, 0x40);
  1134. /* Simultaneout disabled */
  1135. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  1136. /* IGA2 path disabled */
  1137. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  1138. }
  1139. void viafb_lcd_enable(void)
  1140. {
  1141. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1142. /* DI1 pad on */
  1143. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  1144. lcd_powersequence_on();
  1145. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1146. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  1147. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  1148. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  1149. &viaparinfo->chip_info->lvds_chip_info2);
  1150. if (INTEGRATED_LVDS ==
  1151. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  1152. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  1153. &viaparinfo->chip_info->lvds_chip_info);
  1154. if (VT1636_LVDS == viaparinfo->chip_info->
  1155. lvds_chip_info.lvds_chip_name)
  1156. viafb_enable_lvds_vt1636(viaparinfo->
  1157. lvds_setting_info, &viaparinfo->chip_info->
  1158. lvds_chip_info);
  1159. } else if (VT1636_LVDS ==
  1160. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  1161. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  1162. &viaparinfo->chip_info->lvds_chip_info);
  1163. } else {
  1164. /* DFP-HL pad on */
  1165. viafb_write_reg_mask(SR2A, VIASR, 0x0F, 0x0F);
  1166. /* Backlight on */
  1167. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  1168. /* 24 bit DI data paht on */
  1169. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  1170. /* Set data source selection bit by iga path */
  1171. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  1172. /* DFP-H set to IGA1 */
  1173. viafb_write_reg_mask(CR97, VIACR, 0x00, 0x10);
  1174. /* DFP-L set to IGA1 */
  1175. viafb_write_reg_mask(CR99, VIACR, 0x00, 0x10);
  1176. } else {
  1177. /* DFP-H set to IGA2 */
  1178. viafb_write_reg_mask(CR97, VIACR, 0x10, 0x10);
  1179. /* DFP-L set to IGA2 */
  1180. viafb_write_reg_mask(CR99, VIACR, 0x10, 0x10);
  1181. }
  1182. /* LCD enabled */
  1183. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  1184. }
  1185. if ((viaparinfo->lvds_setting_info->iga_path == IGA1)
  1186. || (viaparinfo->lvds_setting_info->iga_path == IGA1_IGA2)) {
  1187. /* CRT path set to IGA2 */
  1188. viafb_write_reg_mask(SR16, VIASR, 0x40, 0x40);
  1189. /* IGA2 path disabled */
  1190. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  1191. /* IGA2 path enabled */
  1192. } else { /* IGA2 */
  1193. viafb_write_reg_mask(CR6A, VIACR, 0x80, 0x80);
  1194. }
  1195. }
  1196. static void lcd_powersequence_off(void)
  1197. {
  1198. int i, mask, data;
  1199. /* Software control power sequence */
  1200. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  1201. for (i = 0; i < 3; i++) {
  1202. mask = PowerSequenceOff[0][i];
  1203. data = PowerSequenceOff[1][i] & mask;
  1204. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  1205. udelay(PowerSequenceOff[2][i]);
  1206. }
  1207. /* Disable LCD */
  1208. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  1209. }
  1210. static void lcd_powersequence_on(void)
  1211. {
  1212. int i, mask, data;
  1213. /* Software control power sequence */
  1214. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  1215. /* Enable LCD */
  1216. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  1217. for (i = 0; i < 3; i++) {
  1218. mask = PowerSequenceOn[0][i];
  1219. data = PowerSequenceOn[1][i] & mask;
  1220. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  1221. udelay(PowerSequenceOn[2][i]);
  1222. }
  1223. udelay(1);
  1224. }
  1225. static void fill_lcd_format(void)
  1226. {
  1227. u8 bdithering = 0, bdual = 0;
  1228. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  1229. bdual = BIT4;
  1230. if (viaparinfo->lvds_setting_info->LCDDithering)
  1231. bdithering = BIT0;
  1232. /* Dual & Dithering */
  1233. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  1234. }
  1235. static void check_diport_of_integrated_lvds(
  1236. struct lvds_chip_information *plvds_chip_info,
  1237. struct lvds_setting_information
  1238. *plvds_setting_info)
  1239. {
  1240. /* Determine LCD DI Port by hardware layout. */
  1241. switch (viafb_display_hardware_layout) {
  1242. case HW_LAYOUT_LCD_ONLY:
  1243. {
  1244. if (plvds_setting_info->device_lcd_dualedge) {
  1245. plvds_chip_info->output_interface =
  1246. INTERFACE_LVDS0LVDS1;
  1247. } else {
  1248. plvds_chip_info->output_interface =
  1249. INTERFACE_LVDS0;
  1250. }
  1251. break;
  1252. }
  1253. case HW_LAYOUT_DVI_ONLY:
  1254. {
  1255. plvds_chip_info->output_interface = INTERFACE_NONE;
  1256. break;
  1257. }
  1258. case HW_LAYOUT_LCD1_LCD2:
  1259. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  1260. {
  1261. plvds_chip_info->output_interface =
  1262. INTERFACE_LVDS0LVDS1;
  1263. break;
  1264. }
  1265. case HW_LAYOUT_LCD_DVI:
  1266. {
  1267. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  1268. break;
  1269. }
  1270. default:
  1271. {
  1272. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  1273. break;
  1274. }
  1275. }
  1276. DEBUG_MSG(KERN_INFO
  1277. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  1278. viafb_display_hardware_layout,
  1279. plvds_chip_info->output_interface);
  1280. }
  1281. void viafb_init_lvds_output_interface(struct lvds_chip_information
  1282. *plvds_chip_info,
  1283. struct lvds_setting_information
  1284. *plvds_setting_info)
  1285. {
  1286. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  1287. /*Do nothing, lcd port is specified by module parameter */
  1288. return;
  1289. }
  1290. switch (plvds_chip_info->lvds_chip_name) {
  1291. case VT1636_LVDS:
  1292. switch (viaparinfo->chip_info->gfx_chip_name) {
  1293. case UNICHROME_CX700:
  1294. plvds_chip_info->output_interface = INTERFACE_DVP1;
  1295. break;
  1296. case UNICHROME_CN700:
  1297. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  1298. break;
  1299. default:
  1300. plvds_chip_info->output_interface = INTERFACE_DVP0;
  1301. break;
  1302. }
  1303. break;
  1304. case INTEGRATED_LVDS:
  1305. check_diport_of_integrated_lvds(plvds_chip_info,
  1306. plvds_setting_info);
  1307. break;
  1308. default:
  1309. switch (viaparinfo->chip_info->gfx_chip_name) {
  1310. case UNICHROME_K8M890:
  1311. case UNICHROME_P4M900:
  1312. case UNICHROME_P4M890:
  1313. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  1314. break;
  1315. default:
  1316. plvds_chip_info->output_interface = INTERFACE_DFP;
  1317. break;
  1318. }
  1319. break;
  1320. }
  1321. }
  1322. static struct display_timing lcd_centering_timging(struct display_timing
  1323. mode_crt_reg,
  1324. struct display_timing panel_crt_reg)
  1325. {
  1326. struct display_timing crt_reg;
  1327. crt_reg.hor_total = panel_crt_reg.hor_total;
  1328. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  1329. crt_reg.hor_blank_start =
  1330. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  1331. crt_reg.hor_addr;
  1332. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  1333. crt_reg.hor_sync_start =
  1334. (panel_crt_reg.hor_sync_start -
  1335. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  1336. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  1337. crt_reg.ver_total = panel_crt_reg.ver_total;
  1338. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  1339. crt_reg.ver_blank_start =
  1340. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  1341. crt_reg.ver_addr;
  1342. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  1343. crt_reg.ver_sync_start =
  1344. (panel_crt_reg.ver_sync_start -
  1345. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  1346. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  1347. return crt_reg;
  1348. }
  1349. static void load_crtc_shadow_timing(struct display_timing mode_timing,
  1350. struct display_timing panel_timing)
  1351. {
  1352. struct io_register *reg = NULL;
  1353. int i;
  1354. int viafb_load_reg_Num = 0;
  1355. int reg_value = 0;
  1356. if (viaparinfo->lvds_setting_info->display_method == LCD_EXPANDSION) {
  1357. /* Expansion */
  1358. for (i = 12; i < 20; i++) {
  1359. switch (i) {
  1360. case H_TOTAL_SHADOW_INDEX:
  1361. reg_value =
  1362. IGA2_HOR_TOTAL_SHADOW_FORMULA
  1363. (panel_timing.hor_total);
  1364. viafb_load_reg_Num =
  1365. iga2_shadow_crtc_reg.hor_total_shadow.
  1366. reg_num;
  1367. reg = iga2_shadow_crtc_reg.hor_total_shadow.reg;
  1368. break;
  1369. case H_BLANK_END_SHADOW_INDEX:
  1370. reg_value =
  1371. IGA2_HOR_BLANK_END_SHADOW_FORMULA
  1372. (panel_timing.hor_blank_start,
  1373. panel_timing.hor_blank_end);
  1374. viafb_load_reg_Num =
  1375. iga2_shadow_crtc_reg.
  1376. hor_blank_end_shadow.reg_num;
  1377. reg =
  1378. iga2_shadow_crtc_reg.
  1379. hor_blank_end_shadow.reg;
  1380. break;
  1381. case V_TOTAL_SHADOW_INDEX:
  1382. reg_value =
  1383. IGA2_VER_TOTAL_SHADOW_FORMULA
  1384. (panel_timing.ver_total);
  1385. viafb_load_reg_Num =
  1386. iga2_shadow_crtc_reg.ver_total_shadow.
  1387. reg_num;
  1388. reg = iga2_shadow_crtc_reg.ver_total_shadow.reg;
  1389. break;
  1390. case V_ADDR_SHADOW_INDEX:
  1391. reg_value =
  1392. IGA2_VER_ADDR_SHADOW_FORMULA
  1393. (panel_timing.ver_addr);
  1394. viafb_load_reg_Num =
  1395. iga2_shadow_crtc_reg.ver_addr_shadow.
  1396. reg_num;
  1397. reg = iga2_shadow_crtc_reg.ver_addr_shadow.reg;
  1398. break;
  1399. case V_BLANK_SATRT_SHADOW_INDEX:
  1400. reg_value =
  1401. IGA2_VER_BLANK_START_SHADOW_FORMULA
  1402. (panel_timing.ver_blank_start);
  1403. viafb_load_reg_Num =
  1404. iga2_shadow_crtc_reg.
  1405. ver_blank_start_shadow.reg_num;
  1406. reg =
  1407. iga2_shadow_crtc_reg.
  1408. ver_blank_start_shadow.reg;
  1409. break;
  1410. case V_BLANK_END_SHADOW_INDEX:
  1411. reg_value =
  1412. IGA2_VER_BLANK_END_SHADOW_FORMULA
  1413. (panel_timing.ver_blank_start,
  1414. panel_timing.ver_blank_end);
  1415. viafb_load_reg_Num =
  1416. iga2_shadow_crtc_reg.
  1417. ver_blank_end_shadow.reg_num;
  1418. reg =
  1419. iga2_shadow_crtc_reg.
  1420. ver_blank_end_shadow.reg;
  1421. break;
  1422. case V_SYNC_SATRT_SHADOW_INDEX:
  1423. reg_value =
  1424. IGA2_VER_SYNC_START_SHADOW_FORMULA
  1425. (panel_timing.ver_sync_start);
  1426. viafb_load_reg_Num =
  1427. iga2_shadow_crtc_reg.
  1428. ver_sync_start_shadow.reg_num;
  1429. reg =
  1430. iga2_shadow_crtc_reg.
  1431. ver_sync_start_shadow.reg;
  1432. break;
  1433. case V_SYNC_END_SHADOW_INDEX:
  1434. reg_value =
  1435. IGA2_VER_SYNC_END_SHADOW_FORMULA
  1436. (panel_timing.ver_sync_start,
  1437. panel_timing.ver_sync_end);
  1438. viafb_load_reg_Num =
  1439. iga2_shadow_crtc_reg.
  1440. ver_sync_end_shadow.reg_num;
  1441. reg =
  1442. iga2_shadow_crtc_reg.
  1443. ver_sync_end_shadow.reg;
  1444. break;
  1445. }
  1446. viafb_load_reg(reg_value,
  1447. viafb_load_reg_Num, reg, VIACR);
  1448. }
  1449. } else { /* Centering */
  1450. for (i = 12; i < 20; i++) {
  1451. switch (i) {
  1452. case H_TOTAL_SHADOW_INDEX:
  1453. reg_value =
  1454. IGA2_HOR_TOTAL_SHADOW_FORMULA
  1455. (panel_timing.hor_total);
  1456. viafb_load_reg_Num =
  1457. iga2_shadow_crtc_reg.hor_total_shadow.
  1458. reg_num;
  1459. reg = iga2_shadow_crtc_reg.hor_total_shadow.reg;
  1460. break;
  1461. case H_BLANK_END_SHADOW_INDEX:
  1462. reg_value =
  1463. IGA2_HOR_BLANK_END_SHADOW_FORMULA
  1464. (panel_timing.hor_blank_start,
  1465. panel_timing.hor_blank_end);
  1466. viafb_load_reg_Num =
  1467. iga2_shadow_crtc_reg.
  1468. hor_blank_end_shadow.reg_num;
  1469. reg =
  1470. iga2_shadow_crtc_reg.
  1471. hor_blank_end_shadow.reg;
  1472. break;
  1473. case V_TOTAL_SHADOW_INDEX:
  1474. reg_value =
  1475. IGA2_VER_TOTAL_SHADOW_FORMULA
  1476. (panel_timing.ver_total);
  1477. viafb_load_reg_Num =
  1478. iga2_shadow_crtc_reg.ver_total_shadow.
  1479. reg_num;
  1480. reg = iga2_shadow_crtc_reg.ver_total_shadow.reg;
  1481. break;
  1482. case V_ADDR_SHADOW_INDEX:
  1483. reg_value =
  1484. IGA2_VER_ADDR_SHADOW_FORMULA
  1485. (mode_timing.ver_addr);
  1486. viafb_load_reg_Num =
  1487. iga2_shadow_crtc_reg.ver_addr_shadow.
  1488. reg_num;
  1489. reg = iga2_shadow_crtc_reg.ver_addr_shadow.reg;
  1490. break;
  1491. case V_BLANK_SATRT_SHADOW_INDEX:
  1492. reg_value =
  1493. IGA2_VER_BLANK_START_SHADOW_FORMULA
  1494. (mode_timing.ver_blank_start);
  1495. viafb_load_reg_Num =
  1496. iga2_shadow_crtc_reg.
  1497. ver_blank_start_shadow.reg_num;
  1498. reg =
  1499. iga2_shadow_crtc_reg.
  1500. ver_blank_start_shadow.reg;
  1501. break;
  1502. case V_BLANK_END_SHADOW_INDEX:
  1503. reg_value =
  1504. IGA2_VER_BLANK_END_SHADOW_FORMULA
  1505. (panel_timing.ver_blank_start,
  1506. panel_timing.ver_blank_end);
  1507. viafb_load_reg_Num =
  1508. iga2_shadow_crtc_reg.
  1509. ver_blank_end_shadow.reg_num;
  1510. reg =
  1511. iga2_shadow_crtc_reg.
  1512. ver_blank_end_shadow.reg;
  1513. break;
  1514. case V_SYNC_SATRT_SHADOW_INDEX:
  1515. reg_value =
  1516. IGA2_VER_SYNC_START_SHADOW_FORMULA(
  1517. (panel_timing.ver_sync_start -
  1518. panel_timing.ver_blank_start) +
  1519. (panel_timing.ver_addr -
  1520. mode_timing.ver_addr) / 2 +
  1521. mode_timing.ver_addr);
  1522. viafb_load_reg_Num =
  1523. iga2_shadow_crtc_reg.ver_sync_start_shadow.
  1524. reg_num;
  1525. reg =
  1526. iga2_shadow_crtc_reg.ver_sync_start_shadow.
  1527. reg;
  1528. break;
  1529. case V_SYNC_END_SHADOW_INDEX:
  1530. reg_value =
  1531. IGA2_VER_SYNC_END_SHADOW_FORMULA(
  1532. (panel_timing.ver_sync_start -
  1533. panel_timing.ver_blank_start) +
  1534. (panel_timing.ver_addr -
  1535. mode_timing.ver_addr) / 2 +
  1536. mode_timing.ver_addr,
  1537. panel_timing.ver_sync_end);
  1538. viafb_load_reg_Num =
  1539. iga2_shadow_crtc_reg.ver_sync_end_shadow.
  1540. reg_num;
  1541. reg =
  1542. iga2_shadow_crtc_reg.ver_sync_end_shadow.
  1543. reg;
  1544. break;
  1545. }
  1546. viafb_load_reg(reg_value,
  1547. viafb_load_reg_Num, reg, VIACR);
  1548. }
  1549. }
  1550. }
  1551. bool viafb_lcd_get_mobile_state(bool *mobile)
  1552. {
  1553. unsigned char *romptr, *tableptr;
  1554. u8 core_base;
  1555. unsigned char *biosptr;
  1556. /* Rom address */
  1557. u32 romaddr = 0x000C0000;
  1558. u16 start_pattern = 0;
  1559. biosptr = ioremap(romaddr, 0x10000);
  1560. memcpy(&start_pattern, biosptr, 2);
  1561. /* Compare pattern */
  1562. if (start_pattern == 0xAA55) {
  1563. /* Get the start of Table */
  1564. /* 0x1B means BIOS offset position */
  1565. romptr = biosptr + 0x1B;
  1566. tableptr = biosptr + *((u16 *) romptr);
  1567. /* Get the start of biosver structure */
  1568. /* 18 means BIOS version position. */
  1569. romptr = tableptr + 18;
  1570. romptr = biosptr + *((u16 *) romptr);
  1571. /* The offset should be 44, but the
  1572. actual image is less three char. */
  1573. /* pRom += 44; */
  1574. romptr += 41;
  1575. core_base = *romptr++;
  1576. if (core_base & 0x8)
  1577. *mobile = false;
  1578. else
  1579. *mobile = true;
  1580. /* release memory */
  1581. iounmap(biosptr);
  1582. return true;
  1583. } else {
  1584. iounmap(biosptr);
  1585. return false;
  1586. }
  1587. }
  1588. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  1589. int set_vres, int panel_hres, int panel_vres)
  1590. {
  1591. int h_scaling_factor;
  1592. int v_scaling_factor;
  1593. u8 cra2 = 0;
  1594. u8 cr77 = 0;
  1595. u8 cr78 = 0;
  1596. u8 cr79 = 0;
  1597. u8 cr9f = 0;
  1598. /* Check if expansion for horizontal */
  1599. if (set_hres < panel_hres) {
  1600. /* Load Horizontal Scaling Factor */
  1601. /* For VIA_K8M800 or later chipsets. */
  1602. h_scaling_factor =
  1603. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  1604. /* HSCaleFactor[1:0] at CR9F[1:0] */
  1605. cr9f = h_scaling_factor & 0x0003;
  1606. /* HSCaleFactor[9:2] at CR77[7:0] */
  1607. cr77 = (h_scaling_factor & 0x03FC) >> 2;
  1608. /* HSCaleFactor[11:10] at CR79[5:4] */
  1609. cr79 = (h_scaling_factor & 0x0C00) >> 10;
  1610. cr79 <<= 4;
  1611. /* Horizontal scaling enabled */
  1612. cra2 = 0xC0;
  1613. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d\n",
  1614. h_scaling_factor);
  1615. } else {
  1616. /* Horizontal scaling disabled */
  1617. cra2 = 0x00;
  1618. }
  1619. /* Check if expansion for vertical */
  1620. if (set_vres < panel_vres) {
  1621. /* Load Vertical Scaling Factor */
  1622. /* For VIA_K8M800 or later chipsets. */
  1623. v_scaling_factor =
  1624. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  1625. /* Vertical scaling enabled */
  1626. cra2 |= 0x08;
  1627. /* VSCaleFactor[0] at CR79[3] */
  1628. cr79 |= ((v_scaling_factor & 0x0001) << 3);
  1629. /* VSCaleFactor[8:1] at CR78[7:0] */
  1630. cr78 |= (v_scaling_factor & 0x01FE) >> 1;
  1631. /* VSCaleFactor[10:9] at CR79[7:6] */
  1632. cr79 |= ((v_scaling_factor & 0x0600) >> 9) << 6;
  1633. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d\n",
  1634. v_scaling_factor);
  1635. } else {
  1636. /* Vertical scaling disabled */
  1637. cra2 |= 0x00;
  1638. }
  1639. viafb_write_reg_mask(CRA2, VIACR, cra2, BIT3 + BIT6 + BIT7);
  1640. viafb_write_reg_mask(CR77, VIACR, cr77, 0xFF);
  1641. viafb_write_reg_mask(CR78, VIACR, cr78, 0xFF);
  1642. viafb_write_reg_mask(CR79, VIACR, cr79, 0xF8);
  1643. viafb_write_reg_mask(CR9F, VIACR, cr9f, BIT0 + BIT1);
  1644. }