sgtl5000.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572
  1. /*
  2. * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/clk.h>
  18. #include <linux/regmap.h>
  19. #include <linux/regulator/driver.h>
  20. #include <linux/regulator/machine.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/of_device.h>
  23. #include <sound/core.h>
  24. #include <sound/tlv.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <sound/initval.h>
  30. #include "sgtl5000.h"
  31. #define SGTL5000_DAP_REG_OFFSET 0x0100
  32. #define SGTL5000_MAX_REG_OFFSET 0x013A
  33. /* default value of sgtl5000 registers */
  34. static const struct reg_default sgtl5000_reg_defaults[] = {
  35. { SGTL5000_CHIP_CLK_CTRL, 0x0008 },
  36. { SGTL5000_CHIP_I2S_CTRL, 0x0010 },
  37. { SGTL5000_CHIP_SSS_CTRL, 0x0008 },
  38. { SGTL5000_CHIP_DAC_VOL, 0x3c3c },
  39. { SGTL5000_CHIP_PAD_STRENGTH, 0x015f },
  40. { SGTL5000_CHIP_ANA_HP_CTRL, 0x1818 },
  41. { SGTL5000_CHIP_ANA_CTRL, 0x0111 },
  42. { SGTL5000_CHIP_LINE_OUT_VOL, 0x0404 },
  43. { SGTL5000_CHIP_ANA_POWER, 0x7060 },
  44. { SGTL5000_CHIP_PLL_CTRL, 0x5000 },
  45. { SGTL5000_DAP_BASS_ENHANCE, 0x0040 },
  46. { SGTL5000_DAP_BASS_ENHANCE_CTRL, 0x051f },
  47. { SGTL5000_DAP_SURROUND, 0x0040 },
  48. { SGTL5000_DAP_EQ_BASS_BAND0, 0x002f },
  49. { SGTL5000_DAP_EQ_BASS_BAND1, 0x002f },
  50. { SGTL5000_DAP_EQ_BASS_BAND2, 0x002f },
  51. { SGTL5000_DAP_EQ_BASS_BAND3, 0x002f },
  52. { SGTL5000_DAP_EQ_BASS_BAND4, 0x002f },
  53. { SGTL5000_DAP_MAIN_CHAN, 0x8000 },
  54. { SGTL5000_DAP_AVC_CTRL, 0x0510 },
  55. { SGTL5000_DAP_AVC_THRESHOLD, 0x1473 },
  56. { SGTL5000_DAP_AVC_ATTACK, 0x0028 },
  57. { SGTL5000_DAP_AVC_DECAY, 0x0050 },
  58. };
  59. /* regulator supplies for sgtl5000, VDDD is an optional external supply */
  60. enum sgtl5000_regulator_supplies {
  61. VDDA,
  62. VDDIO,
  63. VDDD,
  64. SGTL5000_SUPPLY_NUM
  65. };
  66. /* vddd is optional supply */
  67. static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
  68. "VDDA",
  69. "VDDIO",
  70. "VDDD"
  71. };
  72. #define LDO_CONSUMER_NAME "VDDD_LDO"
  73. #define LDO_VOLTAGE 1200000
  74. static struct regulator_consumer_supply ldo_consumer[] = {
  75. REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
  76. };
  77. static struct regulator_init_data ldo_init_data = {
  78. .constraints = {
  79. .min_uV = 1200000,
  80. .max_uV = 1200000,
  81. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  82. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  83. },
  84. .num_consumer_supplies = 1,
  85. .consumer_supplies = &ldo_consumer[0],
  86. };
  87. /*
  88. * sgtl5000 internal ldo regulator,
  89. * enabled when VDDD not provided
  90. */
  91. struct ldo_regulator {
  92. struct regulator_desc desc;
  93. struct regulator_dev *dev;
  94. int voltage;
  95. void *codec_data;
  96. bool enabled;
  97. };
  98. /* sgtl5000 private structure in codec */
  99. struct sgtl5000_priv {
  100. int sysclk; /* sysclk rate */
  101. int master; /* i2s master or not */
  102. int fmt; /* i2s data format */
  103. struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
  104. struct ldo_regulator *ldo;
  105. struct regmap *regmap;
  106. };
  107. /*
  108. * mic_bias power on/off share the same register bits with
  109. * output impedance of mic bias, when power on mic bias, we
  110. * need reclaim it to impedance value.
  111. * 0x0 = Powered off
  112. * 0x1 = 2Kohm
  113. * 0x2 = 4Kohm
  114. * 0x3 = 8Kohm
  115. */
  116. static int mic_bias_event(struct snd_soc_dapm_widget *w,
  117. struct snd_kcontrol *kcontrol, int event)
  118. {
  119. switch (event) {
  120. case SND_SOC_DAPM_POST_PMU:
  121. /* change mic bias resistor to 4Kohm */
  122. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  123. SGTL5000_BIAS_R_MASK,
  124. SGTL5000_BIAS_R_4k << SGTL5000_BIAS_R_SHIFT);
  125. break;
  126. case SND_SOC_DAPM_PRE_PMD:
  127. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  128. SGTL5000_BIAS_R_MASK, 0);
  129. break;
  130. }
  131. return 0;
  132. }
  133. /*
  134. * As manual described, ADC/DAC only works when VAG powerup,
  135. * So enabled VAG before ADC/DAC up.
  136. * In power down case, we need wait 400ms when vag fully ramped down.
  137. */
  138. static int power_vag_event(struct snd_soc_dapm_widget *w,
  139. struct snd_kcontrol *kcontrol, int event)
  140. {
  141. switch (event) {
  142. case SND_SOC_DAPM_POST_PMU:
  143. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  144. SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
  145. break;
  146. case SND_SOC_DAPM_PRE_PMD:
  147. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  148. SGTL5000_VAG_POWERUP, 0);
  149. msleep(400);
  150. break;
  151. default:
  152. break;
  153. }
  154. return 0;
  155. }
  156. /* input sources for ADC */
  157. static const char *adc_mux_text[] = {
  158. "MIC_IN", "LINE_IN"
  159. };
  160. static const struct soc_enum adc_enum =
  161. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
  162. static const struct snd_kcontrol_new adc_mux =
  163. SOC_DAPM_ENUM("Capture Mux", adc_enum);
  164. /* input sources for DAC */
  165. static const char *dac_mux_text[] = {
  166. "DAC", "LINE_IN"
  167. };
  168. static const struct soc_enum dac_enum =
  169. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
  170. static const struct snd_kcontrol_new dac_mux =
  171. SOC_DAPM_ENUM("Headphone Mux", dac_enum);
  172. static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
  173. SND_SOC_DAPM_INPUT("LINE_IN"),
  174. SND_SOC_DAPM_INPUT("MIC_IN"),
  175. SND_SOC_DAPM_OUTPUT("HP_OUT"),
  176. SND_SOC_DAPM_OUTPUT("LINE_OUT"),
  177. SND_SOC_DAPM_SUPPLY("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
  178. mic_bias_event,
  179. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  180. SND_SOC_DAPM_PGA("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0),
  181. SND_SOC_DAPM_PGA("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0),
  182. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
  183. SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
  184. /* aif for i2s input */
  185. SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
  186. 0, SGTL5000_CHIP_DIG_POWER,
  187. 0, 0),
  188. /* aif for i2s output */
  189. SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
  190. 0, SGTL5000_CHIP_DIG_POWER,
  191. 1, 0),
  192. SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
  193. SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
  194. SND_SOC_DAPM_PRE("VAG_POWER_PRE", power_vag_event),
  195. SND_SOC_DAPM_POST("VAG_POWER_POST", power_vag_event),
  196. };
  197. /* routes for sgtl5000 */
  198. static const struct snd_soc_dapm_route sgtl5000_dapm_routes[] = {
  199. {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
  200. {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
  201. {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
  202. {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
  203. {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
  204. {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
  205. {"LO", NULL, "DAC"}, /* dac --> line_out */
  206. {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
  207. {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
  208. {"LINE_OUT", NULL, "LO"},
  209. {"HP_OUT", NULL, "HP"},
  210. };
  211. /* custom function to fetch info of PCM playback volume */
  212. static int dac_info_volsw(struct snd_kcontrol *kcontrol,
  213. struct snd_ctl_elem_info *uinfo)
  214. {
  215. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  216. uinfo->count = 2;
  217. uinfo->value.integer.min = 0;
  218. uinfo->value.integer.max = 0xfc - 0x3c;
  219. return 0;
  220. }
  221. /*
  222. * custom function to get of PCM playback volume
  223. *
  224. * dac volume register
  225. * 15-------------8-7--------------0
  226. * | R channel vol | L channel vol |
  227. * -------------------------------
  228. *
  229. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  230. *
  231. * register values map to dB
  232. * 0x3B and less = Reserved
  233. * 0x3C = 0 dB
  234. * 0x3D = -0.5 dB
  235. * 0xF0 = -90 dB
  236. * 0xFC and greater = Muted
  237. *
  238. * register value map to userspace value
  239. *
  240. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  241. * ------------------------------
  242. * userspace value 0xc0 0
  243. */
  244. static int dac_get_volsw(struct snd_kcontrol *kcontrol,
  245. struct snd_ctl_elem_value *ucontrol)
  246. {
  247. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  248. int reg;
  249. int l;
  250. int r;
  251. reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
  252. /* get left channel volume */
  253. l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
  254. /* get right channel volume */
  255. r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
  256. /* make sure value fall in (0x3c,0xfc) */
  257. l = clamp(l, 0x3c, 0xfc);
  258. r = clamp(r, 0x3c, 0xfc);
  259. /* invert it and map to userspace value */
  260. l = 0xfc - l;
  261. r = 0xfc - r;
  262. ucontrol->value.integer.value[0] = l;
  263. ucontrol->value.integer.value[1] = r;
  264. return 0;
  265. }
  266. /*
  267. * custom function to put of PCM playback volume
  268. *
  269. * dac volume register
  270. * 15-------------8-7--------------0
  271. * | R channel vol | L channel vol |
  272. * -------------------------------
  273. *
  274. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  275. *
  276. * register values map to dB
  277. * 0x3B and less = Reserved
  278. * 0x3C = 0 dB
  279. * 0x3D = -0.5 dB
  280. * 0xF0 = -90 dB
  281. * 0xFC and greater = Muted
  282. *
  283. * userspace value map to register value
  284. *
  285. * userspace value 0xc0 0
  286. * ------------------------------
  287. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  288. */
  289. static int dac_put_volsw(struct snd_kcontrol *kcontrol,
  290. struct snd_ctl_elem_value *ucontrol)
  291. {
  292. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  293. int reg;
  294. int l;
  295. int r;
  296. l = ucontrol->value.integer.value[0];
  297. r = ucontrol->value.integer.value[1];
  298. /* make sure userspace volume fall in (0, 0xfc-0x3c) */
  299. l = clamp(l, 0, 0xfc - 0x3c);
  300. r = clamp(r, 0, 0xfc - 0x3c);
  301. /* invert it, get the value can be set to register */
  302. l = 0xfc - l;
  303. r = 0xfc - r;
  304. /* shift to get the register value */
  305. reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
  306. r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
  307. snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
  308. return 0;
  309. }
  310. static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
  311. /* tlv for mic gain, 0db 20db 30db 40db */
  312. static const unsigned int mic_gain_tlv[] = {
  313. TLV_DB_RANGE_HEAD(2),
  314. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  315. 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
  316. };
  317. /* tlv for hp volume, -51.5db to 12.0db, step .5db */
  318. static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
  319. static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
  320. /* SOC_DOUBLE_S8_TLV with invert */
  321. {
  322. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  323. .name = "PCM Playback Volume",
  324. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
  325. SNDRV_CTL_ELEM_ACCESS_READWRITE,
  326. .info = dac_info_volsw,
  327. .get = dac_get_volsw,
  328. .put = dac_put_volsw,
  329. },
  330. SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
  331. SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
  332. SGTL5000_CHIP_ANA_ADC_CTRL,
  333. 8, 2, 0, capture_6db_attenuate),
  334. SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
  335. SOC_DOUBLE_TLV("Headphone Playback Volume",
  336. SGTL5000_CHIP_ANA_HP_CTRL,
  337. 0, 8,
  338. 0x7f, 1,
  339. headphone_volume),
  340. SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
  341. 5, 1, 0),
  342. SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
  343. 0, 3, 0, mic_gain_tlv),
  344. };
  345. /* mute the codec used by alsa core */
  346. static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  347. {
  348. struct snd_soc_codec *codec = codec_dai->codec;
  349. u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
  350. snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  351. adcdac_ctrl, mute ? adcdac_ctrl : 0);
  352. return 0;
  353. }
  354. /* set codec format */
  355. static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  356. {
  357. struct snd_soc_codec *codec = codec_dai->codec;
  358. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  359. u16 i2sctl = 0;
  360. sgtl5000->master = 0;
  361. /*
  362. * i2s clock and frame master setting.
  363. * ONLY support:
  364. * - clock and frame slave,
  365. * - clock and frame master
  366. */
  367. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  368. case SND_SOC_DAIFMT_CBS_CFS:
  369. break;
  370. case SND_SOC_DAIFMT_CBM_CFM:
  371. i2sctl |= SGTL5000_I2S_MASTER;
  372. sgtl5000->master = 1;
  373. break;
  374. default:
  375. return -EINVAL;
  376. }
  377. /* setting i2s data format */
  378. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  379. case SND_SOC_DAIFMT_DSP_A:
  380. i2sctl |= SGTL5000_I2S_MODE_PCM;
  381. break;
  382. case SND_SOC_DAIFMT_DSP_B:
  383. i2sctl |= SGTL5000_I2S_MODE_PCM;
  384. i2sctl |= SGTL5000_I2S_LRALIGN;
  385. break;
  386. case SND_SOC_DAIFMT_I2S:
  387. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  388. break;
  389. case SND_SOC_DAIFMT_RIGHT_J:
  390. i2sctl |= SGTL5000_I2S_MODE_RJ;
  391. i2sctl |= SGTL5000_I2S_LRPOL;
  392. break;
  393. case SND_SOC_DAIFMT_LEFT_J:
  394. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  395. i2sctl |= SGTL5000_I2S_LRALIGN;
  396. break;
  397. default:
  398. return -EINVAL;
  399. }
  400. sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  401. /* Clock inversion */
  402. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  403. case SND_SOC_DAIFMT_NB_NF:
  404. break;
  405. case SND_SOC_DAIFMT_IB_NF:
  406. i2sctl |= SGTL5000_I2S_SCLK_INV;
  407. break;
  408. default:
  409. return -EINVAL;
  410. }
  411. snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
  412. return 0;
  413. }
  414. /* set codec sysclk */
  415. static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  416. int clk_id, unsigned int freq, int dir)
  417. {
  418. struct snd_soc_codec *codec = codec_dai->codec;
  419. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  420. switch (clk_id) {
  421. case SGTL5000_SYSCLK:
  422. sgtl5000->sysclk = freq;
  423. break;
  424. default:
  425. return -EINVAL;
  426. }
  427. return 0;
  428. }
  429. /*
  430. * set clock according to i2s frame clock,
  431. * sgtl5000 provide 2 clock sources.
  432. * 1. sys_mclk. sample freq can only configure to
  433. * 1/256, 1/384, 1/512 of sys_mclk.
  434. * 2. pll. can derive any audio clocks.
  435. *
  436. * clock setting rules:
  437. * 1. in slave mode, only sys_mclk can use.
  438. * 2. as constraint by sys_mclk, sample freq should
  439. * set to 32k, 44.1k and above.
  440. * 3. using sys_mclk prefer to pll to save power.
  441. */
  442. static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
  443. {
  444. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  445. int clk_ctl = 0;
  446. int sys_fs; /* sample freq */
  447. /*
  448. * sample freq should be divided by frame clock,
  449. * if frame clock lower than 44.1khz, sample feq should set to
  450. * 32khz or 44.1khz.
  451. */
  452. switch (frame_rate) {
  453. case 8000:
  454. case 16000:
  455. sys_fs = 32000;
  456. break;
  457. case 11025:
  458. case 22050:
  459. sys_fs = 44100;
  460. break;
  461. default:
  462. sys_fs = frame_rate;
  463. break;
  464. }
  465. /* set divided factor of frame clock */
  466. switch (sys_fs / frame_rate) {
  467. case 4:
  468. clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
  469. break;
  470. case 2:
  471. clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
  472. break;
  473. case 1:
  474. clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
  475. break;
  476. default:
  477. return -EINVAL;
  478. }
  479. /* set the sys_fs according to frame rate */
  480. switch (sys_fs) {
  481. case 32000:
  482. clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
  483. break;
  484. case 44100:
  485. clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
  486. break;
  487. case 48000:
  488. clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
  489. break;
  490. case 96000:
  491. clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
  492. break;
  493. default:
  494. dev_err(codec->dev, "frame rate %d not supported\n",
  495. frame_rate);
  496. return -EINVAL;
  497. }
  498. /*
  499. * calculate the divider of mclk/sample_freq,
  500. * factor of freq =96k can only be 256, since mclk in range (12m,27m)
  501. */
  502. switch (sgtl5000->sysclk / sys_fs) {
  503. case 256:
  504. clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
  505. SGTL5000_MCLK_FREQ_SHIFT;
  506. break;
  507. case 384:
  508. clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
  509. SGTL5000_MCLK_FREQ_SHIFT;
  510. break;
  511. case 512:
  512. clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
  513. SGTL5000_MCLK_FREQ_SHIFT;
  514. break;
  515. default:
  516. /* if mclk not satisify the divider, use pll */
  517. if (sgtl5000->master) {
  518. clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
  519. SGTL5000_MCLK_FREQ_SHIFT;
  520. } else {
  521. dev_err(codec->dev,
  522. "PLL not supported in slave mode\n");
  523. return -EINVAL;
  524. }
  525. }
  526. /* if using pll, please check manual 6.4.2 for detail */
  527. if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
  528. u64 out, t;
  529. int div2;
  530. int pll_ctl;
  531. unsigned int in, int_div, frac_div;
  532. if (sgtl5000->sysclk > 17000000) {
  533. div2 = 1;
  534. in = sgtl5000->sysclk / 2;
  535. } else {
  536. div2 = 0;
  537. in = sgtl5000->sysclk;
  538. }
  539. if (sys_fs == 44100)
  540. out = 180633600;
  541. else
  542. out = 196608000;
  543. t = do_div(out, in);
  544. int_div = out;
  545. t *= 2048;
  546. do_div(t, in);
  547. frac_div = t;
  548. pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
  549. frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
  550. snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
  551. if (div2)
  552. snd_soc_update_bits(codec,
  553. SGTL5000_CHIP_CLK_TOP_CTRL,
  554. SGTL5000_INPUT_FREQ_DIV2,
  555. SGTL5000_INPUT_FREQ_DIV2);
  556. else
  557. snd_soc_update_bits(codec,
  558. SGTL5000_CHIP_CLK_TOP_CTRL,
  559. SGTL5000_INPUT_FREQ_DIV2,
  560. 0);
  561. /* power up pll */
  562. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  563. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  564. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
  565. } else {
  566. /* power down pll */
  567. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  568. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  569. 0);
  570. }
  571. /* if using pll, clk_ctrl must be set after pll power up */
  572. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
  573. return 0;
  574. }
  575. /*
  576. * Set PCM DAI bit size and sample rate.
  577. * input: params_rate, params_fmt
  578. */
  579. static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
  580. struct snd_pcm_hw_params *params,
  581. struct snd_soc_dai *dai)
  582. {
  583. struct snd_soc_codec *codec = dai->codec;
  584. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  585. int channels = params_channels(params);
  586. int i2s_ctl = 0;
  587. int stereo;
  588. int ret;
  589. /* sysclk should already set */
  590. if (!sgtl5000->sysclk) {
  591. dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
  592. return -EFAULT;
  593. }
  594. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  595. stereo = SGTL5000_DAC_STEREO;
  596. else
  597. stereo = SGTL5000_ADC_STEREO;
  598. /* set mono to save power */
  599. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
  600. channels == 1 ? 0 : stereo);
  601. /* set codec clock base on lrclk */
  602. ret = sgtl5000_set_clock(codec, params_rate(params));
  603. if (ret)
  604. return ret;
  605. /* set i2s data format */
  606. switch (params_format(params)) {
  607. case SNDRV_PCM_FORMAT_S16_LE:
  608. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  609. return -EINVAL;
  610. i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
  611. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
  612. SGTL5000_I2S_SCLKFREQ_SHIFT;
  613. break;
  614. case SNDRV_PCM_FORMAT_S20_3LE:
  615. i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
  616. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  617. SGTL5000_I2S_SCLKFREQ_SHIFT;
  618. break;
  619. case SNDRV_PCM_FORMAT_S24_LE:
  620. i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
  621. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  622. SGTL5000_I2S_SCLKFREQ_SHIFT;
  623. break;
  624. case SNDRV_PCM_FORMAT_S32_LE:
  625. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  626. return -EINVAL;
  627. i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
  628. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  629. SGTL5000_I2S_SCLKFREQ_SHIFT;
  630. break;
  631. default:
  632. return -EINVAL;
  633. }
  634. snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL,
  635. SGTL5000_I2S_DLEN_MASK | SGTL5000_I2S_SCLKFREQ_MASK,
  636. i2s_ctl);
  637. return 0;
  638. }
  639. #ifdef CONFIG_REGULATOR
  640. static int ldo_regulator_is_enabled(struct regulator_dev *dev)
  641. {
  642. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  643. return ldo->enabled;
  644. }
  645. static int ldo_regulator_enable(struct regulator_dev *dev)
  646. {
  647. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  648. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  649. int reg;
  650. if (ldo_regulator_is_enabled(dev))
  651. return 0;
  652. /* set regulator value firstly */
  653. reg = (1600 - ldo->voltage / 1000) / 50;
  654. reg = clamp(reg, 0x0, 0xf);
  655. /* amend the voltage value, unit: uV */
  656. ldo->voltage = (1600 - reg * 50) * 1000;
  657. /* set voltage to register */
  658. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  659. SGTL5000_LINREG_VDDD_MASK, reg);
  660. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  661. SGTL5000_LINEREG_D_POWERUP,
  662. SGTL5000_LINEREG_D_POWERUP);
  663. /* when internal ldo enabled, simple digital power can be disabled */
  664. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  665. SGTL5000_LINREG_SIMPLE_POWERUP,
  666. 0);
  667. ldo->enabled = 1;
  668. return 0;
  669. }
  670. static int ldo_regulator_disable(struct regulator_dev *dev)
  671. {
  672. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  673. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  674. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  675. SGTL5000_LINEREG_D_POWERUP,
  676. 0);
  677. /* clear voltage info */
  678. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  679. SGTL5000_LINREG_VDDD_MASK, 0);
  680. ldo->enabled = 0;
  681. return 0;
  682. }
  683. static int ldo_regulator_get_voltage(struct regulator_dev *dev)
  684. {
  685. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  686. return ldo->voltage;
  687. }
  688. static struct regulator_ops ldo_regulator_ops = {
  689. .is_enabled = ldo_regulator_is_enabled,
  690. .enable = ldo_regulator_enable,
  691. .disable = ldo_regulator_disable,
  692. .get_voltage = ldo_regulator_get_voltage,
  693. };
  694. static int ldo_regulator_register(struct snd_soc_codec *codec,
  695. struct regulator_init_data *init_data,
  696. int voltage)
  697. {
  698. struct ldo_regulator *ldo;
  699. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  700. struct regulator_config config = { };
  701. ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
  702. if (!ldo) {
  703. dev_err(codec->dev, "failed to allocate ldo_regulator\n");
  704. return -ENOMEM;
  705. }
  706. ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
  707. if (!ldo->desc.name) {
  708. kfree(ldo);
  709. dev_err(codec->dev, "failed to allocate decs name memory\n");
  710. return -ENOMEM;
  711. }
  712. ldo->desc.type = REGULATOR_VOLTAGE;
  713. ldo->desc.owner = THIS_MODULE;
  714. ldo->desc.ops = &ldo_regulator_ops;
  715. ldo->desc.n_voltages = 1;
  716. ldo->codec_data = codec;
  717. ldo->voltage = voltage;
  718. config.dev = codec->dev;
  719. config.driver_data = ldo;
  720. config.init_data = init_data;
  721. ldo->dev = regulator_register(&ldo->desc, &config);
  722. if (IS_ERR(ldo->dev)) {
  723. int ret = PTR_ERR(ldo->dev);
  724. dev_err(codec->dev, "failed to register regulator\n");
  725. kfree(ldo->desc.name);
  726. kfree(ldo);
  727. return ret;
  728. }
  729. sgtl5000->ldo = ldo;
  730. return 0;
  731. }
  732. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  733. {
  734. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  735. struct ldo_regulator *ldo = sgtl5000->ldo;
  736. if (!ldo)
  737. return 0;
  738. regulator_unregister(ldo->dev);
  739. kfree(ldo->desc.name);
  740. kfree(ldo);
  741. return 0;
  742. }
  743. #else
  744. static int ldo_regulator_register(struct snd_soc_codec *codec,
  745. struct regulator_init_data *init_data,
  746. int voltage)
  747. {
  748. dev_err(codec->dev, "this setup needs regulator support in the kernel\n");
  749. return -EINVAL;
  750. }
  751. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  752. {
  753. return 0;
  754. }
  755. #endif
  756. /*
  757. * set dac bias
  758. * common state changes:
  759. * startup:
  760. * off --> standby --> prepare --> on
  761. * standby --> prepare --> on
  762. *
  763. * stop:
  764. * on --> prepare --> standby
  765. */
  766. static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
  767. enum snd_soc_bias_level level)
  768. {
  769. int ret;
  770. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  771. switch (level) {
  772. case SND_SOC_BIAS_ON:
  773. case SND_SOC_BIAS_PREPARE:
  774. break;
  775. case SND_SOC_BIAS_STANDBY:
  776. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  777. ret = regulator_bulk_enable(
  778. ARRAY_SIZE(sgtl5000->supplies),
  779. sgtl5000->supplies);
  780. if (ret)
  781. return ret;
  782. udelay(10);
  783. }
  784. break;
  785. case SND_SOC_BIAS_OFF:
  786. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  787. sgtl5000->supplies);
  788. break;
  789. }
  790. codec->dapm.bias_level = level;
  791. return 0;
  792. }
  793. #define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  794. SNDRV_PCM_FMTBIT_S20_3LE |\
  795. SNDRV_PCM_FMTBIT_S24_LE |\
  796. SNDRV_PCM_FMTBIT_S32_LE)
  797. static const struct snd_soc_dai_ops sgtl5000_ops = {
  798. .hw_params = sgtl5000_pcm_hw_params,
  799. .digital_mute = sgtl5000_digital_mute,
  800. .set_fmt = sgtl5000_set_dai_fmt,
  801. .set_sysclk = sgtl5000_set_dai_sysclk,
  802. };
  803. static struct snd_soc_dai_driver sgtl5000_dai = {
  804. .name = "sgtl5000",
  805. .playback = {
  806. .stream_name = "Playback",
  807. .channels_min = 1,
  808. .channels_max = 2,
  809. /*
  810. * only support 8~48K + 96K,
  811. * TODO modify hw_param to support more
  812. */
  813. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  814. .formats = SGTL5000_FORMATS,
  815. },
  816. .capture = {
  817. .stream_name = "Capture",
  818. .channels_min = 1,
  819. .channels_max = 2,
  820. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  821. .formats = SGTL5000_FORMATS,
  822. },
  823. .ops = &sgtl5000_ops,
  824. .symmetric_rates = 1,
  825. };
  826. static bool sgtl5000_volatile(struct device *dev, unsigned int reg)
  827. {
  828. switch (reg) {
  829. case SGTL5000_CHIP_ID:
  830. case SGTL5000_CHIP_ADCDAC_CTRL:
  831. case SGTL5000_CHIP_ANA_STATUS:
  832. return true;
  833. }
  834. return false;
  835. }
  836. static bool sgtl5000_readable(struct device *dev, unsigned int reg)
  837. {
  838. switch (reg) {
  839. case SGTL5000_CHIP_ID:
  840. case SGTL5000_CHIP_DIG_POWER:
  841. case SGTL5000_CHIP_CLK_CTRL:
  842. case SGTL5000_CHIP_I2S_CTRL:
  843. case SGTL5000_CHIP_SSS_CTRL:
  844. case SGTL5000_CHIP_ADCDAC_CTRL:
  845. case SGTL5000_CHIP_DAC_VOL:
  846. case SGTL5000_CHIP_PAD_STRENGTH:
  847. case SGTL5000_CHIP_ANA_ADC_CTRL:
  848. case SGTL5000_CHIP_ANA_HP_CTRL:
  849. case SGTL5000_CHIP_ANA_CTRL:
  850. case SGTL5000_CHIP_LINREG_CTRL:
  851. case SGTL5000_CHIP_REF_CTRL:
  852. case SGTL5000_CHIP_MIC_CTRL:
  853. case SGTL5000_CHIP_LINE_OUT_CTRL:
  854. case SGTL5000_CHIP_LINE_OUT_VOL:
  855. case SGTL5000_CHIP_ANA_POWER:
  856. case SGTL5000_CHIP_PLL_CTRL:
  857. case SGTL5000_CHIP_CLK_TOP_CTRL:
  858. case SGTL5000_CHIP_ANA_STATUS:
  859. case SGTL5000_CHIP_SHORT_CTRL:
  860. case SGTL5000_CHIP_ANA_TEST2:
  861. case SGTL5000_DAP_CTRL:
  862. case SGTL5000_DAP_PEQ:
  863. case SGTL5000_DAP_BASS_ENHANCE:
  864. case SGTL5000_DAP_BASS_ENHANCE_CTRL:
  865. case SGTL5000_DAP_AUDIO_EQ:
  866. case SGTL5000_DAP_SURROUND:
  867. case SGTL5000_DAP_FLT_COEF_ACCESS:
  868. case SGTL5000_DAP_COEF_WR_B0_MSB:
  869. case SGTL5000_DAP_COEF_WR_B0_LSB:
  870. case SGTL5000_DAP_EQ_BASS_BAND0:
  871. case SGTL5000_DAP_EQ_BASS_BAND1:
  872. case SGTL5000_DAP_EQ_BASS_BAND2:
  873. case SGTL5000_DAP_EQ_BASS_BAND3:
  874. case SGTL5000_DAP_EQ_BASS_BAND4:
  875. case SGTL5000_DAP_MAIN_CHAN:
  876. case SGTL5000_DAP_MIX_CHAN:
  877. case SGTL5000_DAP_AVC_CTRL:
  878. case SGTL5000_DAP_AVC_THRESHOLD:
  879. case SGTL5000_DAP_AVC_ATTACK:
  880. case SGTL5000_DAP_AVC_DECAY:
  881. case SGTL5000_DAP_COEF_WR_B1_MSB:
  882. case SGTL5000_DAP_COEF_WR_B1_LSB:
  883. case SGTL5000_DAP_COEF_WR_B2_MSB:
  884. case SGTL5000_DAP_COEF_WR_B2_LSB:
  885. case SGTL5000_DAP_COEF_WR_A1_MSB:
  886. case SGTL5000_DAP_COEF_WR_A1_LSB:
  887. case SGTL5000_DAP_COEF_WR_A2_MSB:
  888. case SGTL5000_DAP_COEF_WR_A2_LSB:
  889. return true;
  890. default:
  891. return false;
  892. }
  893. }
  894. #ifdef CONFIG_SUSPEND
  895. static int sgtl5000_suspend(struct snd_soc_codec *codec)
  896. {
  897. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  898. return 0;
  899. }
  900. /*
  901. * restore all sgtl5000 registers,
  902. * since a big hole between dap and regular registers,
  903. * we will restore them respectively.
  904. */
  905. static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
  906. {
  907. u16 *cache = codec->reg_cache;
  908. u16 reg;
  909. /* restore regular registers */
  910. for (reg = 0; reg <= SGTL5000_CHIP_SHORT_CTRL; reg += 2) {
  911. /* These regs should restore in particular order */
  912. if (reg == SGTL5000_CHIP_ANA_POWER ||
  913. reg == SGTL5000_CHIP_CLK_CTRL ||
  914. reg == SGTL5000_CHIP_LINREG_CTRL ||
  915. reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
  916. reg == SGTL5000_CHIP_REF_CTRL)
  917. continue;
  918. snd_soc_write(codec, reg, cache[reg]);
  919. }
  920. /* restore dap registers */
  921. for (reg = SGTL5000_DAP_REG_OFFSET; reg < SGTL5000_MAX_REG_OFFSET; reg += 2)
  922. snd_soc_write(codec, reg, cache[reg]);
  923. /*
  924. * restore these regs according to the power setting sequence in
  925. * sgtl5000_set_power_regs() and clock setting sequence in
  926. * sgtl5000_set_clock().
  927. *
  928. * The order of restore is:
  929. * 1. SGTL5000_CHIP_CLK_CTRL MCLK_FREQ bits (1:0) should be restore after
  930. * SGTL5000_CHIP_ANA_POWER PLL bits set
  931. * 2. SGTL5000_CHIP_LINREG_CTRL should be set before
  932. * SGTL5000_CHIP_ANA_POWER LINREG_D restored
  933. * 3. SGTL5000_CHIP_REF_CTRL controls Analog Ground Voltage,
  934. * prefer to resotre it after SGTL5000_CHIP_ANA_POWER restored
  935. */
  936. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
  937. cache[SGTL5000_CHIP_LINREG_CTRL]);
  938. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
  939. cache[SGTL5000_CHIP_ANA_POWER]);
  940. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
  941. cache[SGTL5000_CHIP_CLK_CTRL]);
  942. snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
  943. cache[SGTL5000_CHIP_REF_CTRL]);
  944. snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  945. cache[SGTL5000_CHIP_LINE_OUT_CTRL]);
  946. return 0;
  947. }
  948. static int sgtl5000_resume(struct snd_soc_codec *codec)
  949. {
  950. /* Bring the codec back up to standby to enable regulators */
  951. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  952. /* Restore registers by cached in memory */
  953. sgtl5000_restore_regs(codec);
  954. return 0;
  955. }
  956. #else
  957. #define sgtl5000_suspend NULL
  958. #define sgtl5000_resume NULL
  959. #endif /* CONFIG_SUSPEND */
  960. /*
  961. * sgtl5000 has 3 internal power supplies:
  962. * 1. VAG, normally set to vdda/2
  963. * 2. chargepump, set to different value
  964. * according to voltage of vdda and vddio
  965. * 3. line out VAG, normally set to vddio/2
  966. *
  967. * and should be set according to:
  968. * 1. vddd provided by external or not
  969. * 2. vdda and vddio voltage value. > 3.1v or not
  970. * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
  971. */
  972. static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
  973. {
  974. int vddd;
  975. int vdda;
  976. int vddio;
  977. u16 ana_pwr;
  978. u16 lreg_ctrl;
  979. int vag;
  980. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  981. vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
  982. vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
  983. vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
  984. vdda = vdda / 1000;
  985. vddio = vddio / 1000;
  986. vddd = vddd / 1000;
  987. if (vdda <= 0 || vddio <= 0 || vddd < 0) {
  988. dev_err(codec->dev, "regulator voltage not set correctly\n");
  989. return -EINVAL;
  990. }
  991. /* according to datasheet, maximum voltage of supplies */
  992. if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
  993. dev_err(codec->dev,
  994. "exceed max voltage vdda %dmV vddio %dmV vddd %dmV\n",
  995. vdda, vddio, vddd);
  996. return -EINVAL;
  997. }
  998. /* reset value */
  999. ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
  1000. ana_pwr |= SGTL5000_DAC_STEREO |
  1001. SGTL5000_ADC_STEREO |
  1002. SGTL5000_REFTOP_POWERUP;
  1003. lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
  1004. if (vddio < 3100 && vdda < 3100) {
  1005. /* enable internal oscillator used for charge pump */
  1006. snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
  1007. SGTL5000_INT_OSC_EN,
  1008. SGTL5000_INT_OSC_EN);
  1009. /* Enable VDDC charge pump */
  1010. ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
  1011. } else if (vddio >= 3100 && vdda >= 3100) {
  1012. /*
  1013. * if vddio and vddd > 3.1v,
  1014. * charge pump should be clean before set ana_pwr
  1015. */
  1016. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1017. SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
  1018. /* VDDC use VDDIO rail */
  1019. lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
  1020. lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
  1021. SGTL5000_VDDC_MAN_ASSN_SHIFT;
  1022. }
  1023. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
  1024. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
  1025. /* set voltage to register */
  1026. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  1027. SGTL5000_LINREG_VDDD_MASK, 0x8);
  1028. /*
  1029. * if vddd linear reg has been enabled,
  1030. * simple digital supply should be clear to get
  1031. * proper VDDD voltage.
  1032. */
  1033. if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
  1034. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1035. SGTL5000_LINREG_SIMPLE_POWERUP,
  1036. 0);
  1037. else
  1038. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1039. SGTL5000_LINREG_SIMPLE_POWERUP |
  1040. SGTL5000_STARTUP_POWERUP,
  1041. 0);
  1042. /*
  1043. * set ADC/DAC VAG to vdda / 2,
  1044. * should stay in range (0.8v, 1.575v)
  1045. */
  1046. vag = vdda / 2;
  1047. if (vag <= SGTL5000_ANA_GND_BASE)
  1048. vag = 0;
  1049. else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
  1050. (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
  1051. vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
  1052. else
  1053. vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
  1054. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1055. SGTL5000_ANA_GND_MASK, vag << SGTL5000_ANA_GND_SHIFT);
  1056. /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
  1057. vag = vddio / 2;
  1058. if (vag <= SGTL5000_LINE_OUT_GND_BASE)
  1059. vag = 0;
  1060. else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
  1061. SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
  1062. vag = SGTL5000_LINE_OUT_GND_MAX;
  1063. else
  1064. vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
  1065. SGTL5000_LINE_OUT_GND_STP;
  1066. snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  1067. SGTL5000_LINE_OUT_CURRENT_MASK |
  1068. SGTL5000_LINE_OUT_GND_MASK,
  1069. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1070. SGTL5000_LINE_OUT_CURRENT_360u <<
  1071. SGTL5000_LINE_OUT_CURRENT_SHIFT);
  1072. return 0;
  1073. }
  1074. static int sgtl5000_replace_vddd_with_ldo(struct snd_soc_codec *codec)
  1075. {
  1076. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1077. int ret;
  1078. /* set internal ldo to 1.2v */
  1079. ret = ldo_regulator_register(codec, &ldo_init_data, LDO_VOLTAGE);
  1080. if (ret) {
  1081. dev_err(codec->dev,
  1082. "Failed to register vddd internal supplies: %d\n", ret);
  1083. return ret;
  1084. }
  1085. sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
  1086. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1087. sgtl5000->supplies);
  1088. if (ret) {
  1089. ldo_regulator_remove(codec);
  1090. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1091. return ret;
  1092. }
  1093. dev_info(codec->dev, "Using internal LDO instead of VDDD\n");
  1094. return 0;
  1095. }
  1096. static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
  1097. {
  1098. int reg;
  1099. int ret;
  1100. int rev;
  1101. int i;
  1102. int external_vddd = 0;
  1103. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1104. for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
  1105. sgtl5000->supplies[i].supply = supply_names[i];
  1106. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1107. sgtl5000->supplies);
  1108. if (!ret)
  1109. external_vddd = 1;
  1110. else {
  1111. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1112. if (ret)
  1113. return ret;
  1114. }
  1115. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1116. sgtl5000->supplies);
  1117. if (ret)
  1118. goto err_regulator_free;
  1119. /* wait for all power rails bring up */
  1120. udelay(10);
  1121. /*
  1122. * workaround for revision 0x11 and later,
  1123. * roll back to use internal LDO
  1124. */
  1125. ret = regmap_read(sgtl5000->regmap, SGTL5000_CHIP_ID, &reg);
  1126. if (ret)
  1127. goto err_regulator_disable;
  1128. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1129. if (external_vddd && rev >= 0x11) {
  1130. /* disable all regulator first */
  1131. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1132. sgtl5000->supplies);
  1133. /* free VDDD regulator */
  1134. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1135. sgtl5000->supplies);
  1136. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1137. if (ret)
  1138. return ret;
  1139. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1140. sgtl5000->supplies);
  1141. if (ret)
  1142. goto err_regulator_free;
  1143. /* wait for all power rails bring up */
  1144. udelay(10);
  1145. }
  1146. return 0;
  1147. err_regulator_disable:
  1148. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1149. sgtl5000->supplies);
  1150. err_regulator_free:
  1151. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1152. sgtl5000->supplies);
  1153. if (external_vddd)
  1154. ldo_regulator_remove(codec);
  1155. return ret;
  1156. }
  1157. static int sgtl5000_probe(struct snd_soc_codec *codec)
  1158. {
  1159. int ret;
  1160. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1161. /* setup i2c data ops */
  1162. codec->control_data = sgtl5000->regmap;
  1163. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  1164. if (ret < 0) {
  1165. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1166. return ret;
  1167. }
  1168. ret = sgtl5000_enable_regulators(codec);
  1169. if (ret)
  1170. return ret;
  1171. /* power up sgtl5000 */
  1172. ret = sgtl5000_set_power_regs(codec);
  1173. if (ret)
  1174. goto err;
  1175. /* enable small pop, introduce 400ms delay in turning off */
  1176. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1177. SGTL5000_SMALL_POP,
  1178. SGTL5000_SMALL_POP);
  1179. /* disable short cut detector */
  1180. snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
  1181. /*
  1182. * set i2s as default input of sound switch
  1183. * TODO: add sound switch to control and dapm widge.
  1184. */
  1185. snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
  1186. SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
  1187. snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
  1188. SGTL5000_ADC_EN | SGTL5000_DAC_EN);
  1189. /* enable dac volume ramp by default */
  1190. snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  1191. SGTL5000_DAC_VOL_RAMP_EN |
  1192. SGTL5000_DAC_MUTE_RIGHT |
  1193. SGTL5000_DAC_MUTE_LEFT);
  1194. snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
  1195. snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
  1196. SGTL5000_HP_ZCD_EN |
  1197. SGTL5000_ADC_ZCD_EN);
  1198. snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 2);
  1199. /*
  1200. * disable DAP
  1201. * TODO:
  1202. * Enable DAP in kcontrol and dapm.
  1203. */
  1204. snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
  1205. /* leading to standby state */
  1206. ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1207. if (ret)
  1208. goto err;
  1209. return 0;
  1210. err:
  1211. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1212. sgtl5000->supplies);
  1213. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1214. sgtl5000->supplies);
  1215. ldo_regulator_remove(codec);
  1216. return ret;
  1217. }
  1218. static int sgtl5000_remove(struct snd_soc_codec *codec)
  1219. {
  1220. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1221. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1222. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1223. sgtl5000->supplies);
  1224. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1225. sgtl5000->supplies);
  1226. ldo_regulator_remove(codec);
  1227. return 0;
  1228. }
  1229. static struct snd_soc_codec_driver sgtl5000_driver = {
  1230. .probe = sgtl5000_probe,
  1231. .remove = sgtl5000_remove,
  1232. .suspend = sgtl5000_suspend,
  1233. .resume = sgtl5000_resume,
  1234. .set_bias_level = sgtl5000_set_bias_level,
  1235. .controls = sgtl5000_snd_controls,
  1236. .num_controls = ARRAY_SIZE(sgtl5000_snd_controls),
  1237. .dapm_widgets = sgtl5000_dapm_widgets,
  1238. .num_dapm_widgets = ARRAY_SIZE(sgtl5000_dapm_widgets),
  1239. .dapm_routes = sgtl5000_dapm_routes,
  1240. .num_dapm_routes = ARRAY_SIZE(sgtl5000_dapm_routes),
  1241. };
  1242. static const struct regmap_config sgtl5000_regmap = {
  1243. .reg_bits = 16,
  1244. .val_bits = 16,
  1245. .max_register = SGTL5000_MAX_REG_OFFSET,
  1246. .volatile_reg = sgtl5000_volatile,
  1247. .readable_reg = sgtl5000_readable,
  1248. .cache_type = REGCACHE_RBTREE,
  1249. .reg_defaults = sgtl5000_reg_defaults,
  1250. .num_reg_defaults = ARRAY_SIZE(sgtl5000_reg_defaults),
  1251. };
  1252. /*
  1253. * Write all the default values from sgtl5000_reg_defaults[] array into the
  1254. * sgtl5000 registers, to make sure we always start with the sane registers
  1255. * values as stated in the datasheet.
  1256. *
  1257. * Since sgtl5000 does not have a reset line, nor a reset command in software,
  1258. * we follow this approach to guarantee we always start from the default values
  1259. * and avoid problems like, not being able to probe after an audio playback
  1260. * followed by a system reset or a 'reboot' command in Linux
  1261. */
  1262. static int sgtl5000_fill_defaults(struct sgtl5000_priv *sgtl5000)
  1263. {
  1264. int i, ret, val, index;
  1265. for (i = 0; i < ARRAY_SIZE(sgtl5000_reg_defaults); i++) {
  1266. val = sgtl5000_reg_defaults[i].def;
  1267. index = sgtl5000_reg_defaults[i].reg;
  1268. ret = regmap_write(sgtl5000->regmap, index, val);
  1269. if (ret)
  1270. return ret;
  1271. }
  1272. return 0;
  1273. }
  1274. static int sgtl5000_i2c_probe(struct i2c_client *client,
  1275. const struct i2c_device_id *id)
  1276. {
  1277. struct sgtl5000_priv *sgtl5000;
  1278. int ret, reg, rev;
  1279. sgtl5000 = devm_kzalloc(&client->dev, sizeof(struct sgtl5000_priv),
  1280. GFP_KERNEL);
  1281. if (!sgtl5000)
  1282. return -ENOMEM;
  1283. sgtl5000->regmap = devm_regmap_init_i2c(client, &sgtl5000_regmap);
  1284. if (IS_ERR(sgtl5000->regmap)) {
  1285. ret = PTR_ERR(sgtl5000->regmap);
  1286. dev_err(&client->dev, "Failed to allocate regmap: %d\n", ret);
  1287. return ret;
  1288. }
  1289. /* read chip information */
  1290. ret = regmap_read(sgtl5000->regmap, SGTL5000_CHIP_ID, &reg);
  1291. if (ret)
  1292. return ret;
  1293. if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
  1294. SGTL5000_PARTID_PART_ID) {
  1295. dev_err(&client->dev,
  1296. "Device with ID register %x is not a sgtl5000\n", reg);
  1297. return -ENODEV;
  1298. }
  1299. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1300. dev_info(&client->dev, "sgtl5000 revision 0x%x\n", rev);
  1301. i2c_set_clientdata(client, sgtl5000);
  1302. /* Ensure sgtl5000 will start with sane register values */
  1303. ret = sgtl5000_fill_defaults(sgtl5000);
  1304. if (ret)
  1305. return ret;
  1306. ret = snd_soc_register_codec(&client->dev,
  1307. &sgtl5000_driver, &sgtl5000_dai, 1);
  1308. return ret;
  1309. }
  1310. static int sgtl5000_i2c_remove(struct i2c_client *client)
  1311. {
  1312. snd_soc_unregister_codec(&client->dev);
  1313. return 0;
  1314. }
  1315. static const struct i2c_device_id sgtl5000_id[] = {
  1316. {"sgtl5000", 0},
  1317. {},
  1318. };
  1319. MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
  1320. static const struct of_device_id sgtl5000_dt_ids[] = {
  1321. { .compatible = "fsl,sgtl5000", },
  1322. { /* sentinel */ }
  1323. };
  1324. MODULE_DEVICE_TABLE(of, sgtl5000_dt_ids);
  1325. static struct i2c_driver sgtl5000_i2c_driver = {
  1326. .driver = {
  1327. .name = "sgtl5000",
  1328. .owner = THIS_MODULE,
  1329. .of_match_table = sgtl5000_dt_ids,
  1330. },
  1331. .probe = sgtl5000_i2c_probe,
  1332. .remove = sgtl5000_i2c_remove,
  1333. .id_table = sgtl5000_id,
  1334. };
  1335. module_i2c_driver(sgtl5000_i2c_driver);
  1336. MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
  1337. MODULE_AUTHOR("Zeng Zhaoming <zengzm.kernel@gmail.com>");
  1338. MODULE_LICENSE("GPL");