scc_pata.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/hdreg.h>
  29. #include <linux/ide.h>
  30. #include <linux/init.h>
  31. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  32. #define SCC_PATA_NAME "scc IDE"
  33. #define TDVHSEL_MASTER 0x00000001
  34. #define TDVHSEL_SLAVE 0x00000004
  35. #define MODE_JCUSFEN 0x00000080
  36. #define CCKCTRL_ATARESET 0x00040000
  37. #define CCKCTRL_BUFCNT 0x00020000
  38. #define CCKCTRL_CRST 0x00010000
  39. #define CCKCTRL_OCLKEN 0x00000100
  40. #define CCKCTRL_ATACLKOEN 0x00000002
  41. #define CCKCTRL_LCLKEN 0x00000001
  42. #define QCHCD_IOS_SS 0x00000001
  43. #define QCHSD_STPDIAG 0x00020000
  44. #define INTMASK_MSK 0xD1000012
  45. #define INTSTS_SERROR 0x80000000
  46. #define INTSTS_PRERR 0x40000000
  47. #define INTSTS_RERR 0x10000000
  48. #define INTSTS_ICERR 0x01000000
  49. #define INTSTS_BMSINT 0x00000010
  50. #define INTSTS_BMHE 0x00000008
  51. #define INTSTS_IOIRQS 0x00000004
  52. #define INTSTS_INTRQ 0x00000002
  53. #define INTSTS_ACTEINT 0x00000001
  54. #define ECMODE_VALUE 0x01
  55. static struct scc_ports {
  56. unsigned long ctl, dma;
  57. unsigned char hwif_id; /* for removing hwif from system */
  58. } scc_ports[MAX_HWIFS];
  59. /* PIO transfer mode table */
  60. /* JCHST */
  61. static unsigned long JCHSTtbl[2][7] = {
  62. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  63. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  64. };
  65. /* JCHHT */
  66. static unsigned long JCHHTtbl[2][7] = {
  67. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  68. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  69. };
  70. /* JCHCT */
  71. static unsigned long JCHCTtbl[2][7] = {
  72. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  73. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  74. };
  75. /* DMA transfer mode table */
  76. /* JCHDCTM/JCHDCTS */
  77. static unsigned long JCHDCTxtbl[2][7] = {
  78. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  79. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  80. };
  81. /* JCSTWTM/JCSTWTS */
  82. static unsigned long JCSTWTxtbl[2][7] = {
  83. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  84. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  85. };
  86. /* JCTSS */
  87. static unsigned long JCTSStbl[2][7] = {
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  89. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  90. };
  91. /* JCENVT */
  92. static unsigned long JCENVTtbl[2][7] = {
  93. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  94. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  95. };
  96. /* JCACTSELS/JCACTSELM */
  97. static unsigned long JCACTSELtbl[2][7] = {
  98. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  99. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  100. };
  101. static u8 scc_ide_inb(unsigned long port)
  102. {
  103. u32 data = in_be32((void*)port);
  104. return (u8)data;
  105. }
  106. static u16 scc_ide_inw(unsigned long port)
  107. {
  108. u32 data = in_be32((void*)port);
  109. return (u16)data;
  110. }
  111. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  112. {
  113. u16 *ptr = (u16 *)addr;
  114. while (count--) {
  115. *ptr++ = le16_to_cpu(in_be32((void*)port));
  116. }
  117. }
  118. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  119. {
  120. u16 *ptr = (u16 *)addr;
  121. while (count--) {
  122. *ptr++ = le16_to_cpu(in_be32((void*)port));
  123. *ptr++ = le16_to_cpu(in_be32((void*)port));
  124. }
  125. }
  126. static void scc_ide_outb(u8 addr, unsigned long port)
  127. {
  128. out_be32((void*)port, addr);
  129. }
  130. static void scc_ide_outw(u16 addr, unsigned long port)
  131. {
  132. out_be32((void*)port, addr);
  133. }
  134. static void
  135. scc_ide_outbsync(ide_drive_t * drive, u8 addr, unsigned long port)
  136. {
  137. ide_hwif_t *hwif = HWIF(drive);
  138. out_be32((void*)port, addr);
  139. __asm__ __volatile__("eieio":::"memory");
  140. in_be32((void*)(hwif->dma_base + 0x01c));
  141. __asm__ __volatile__("eieio":::"memory");
  142. }
  143. static void
  144. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  145. {
  146. u16 *ptr = (u16 *)addr;
  147. while (count--) {
  148. out_be32((void*)port, cpu_to_le16(*ptr++));
  149. }
  150. }
  151. static void
  152. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  153. {
  154. u16 *ptr = (u16 *)addr;
  155. while (count--) {
  156. out_be32((void*)port, cpu_to_le16(*ptr++));
  157. out_be32((void*)port, cpu_to_le16(*ptr++));
  158. }
  159. }
  160. /**
  161. * scc_ratemask - Compute available modes
  162. * @drive: IDE drive
  163. *
  164. * Compute the available speeds for the devices on the interface.
  165. * Enforce UDMA33 as a limit if there is no 80pin cable present.
  166. */
  167. static u8 scc_ratemask(ide_drive_t *drive)
  168. {
  169. u8 mode = 4;
  170. if (!eighty_ninty_three(drive))
  171. mode = min(mode, (u8)1);
  172. return mode;
  173. }
  174. /**
  175. * scc_tuneproc - tune a drive PIO mode
  176. * @drive: drive to tune
  177. * @mode_wanted: the target operating mode
  178. *
  179. * Load the timing settings for this device mode into the
  180. * controller.
  181. */
  182. static void scc_tuneproc(ide_drive_t *drive, byte mode_wanted)
  183. {
  184. ide_hwif_t *hwif = HWIF(drive);
  185. struct scc_ports *ports = ide_get_hwifdata(hwif);
  186. unsigned long ctl_base = ports->ctl;
  187. unsigned long cckctrl_port = ctl_base + 0xff0;
  188. unsigned long piosht_port = ctl_base + 0x000;
  189. unsigned long pioct_port = ctl_base + 0x004;
  190. unsigned long reg;
  191. unsigned char speed = XFER_PIO_0;
  192. int offset;
  193. mode_wanted = ide_get_best_pio_mode(drive, mode_wanted, 4, NULL);
  194. switch (mode_wanted) {
  195. case 4:
  196. speed = XFER_PIO_4;
  197. break;
  198. case 3:
  199. speed = XFER_PIO_3;
  200. break;
  201. case 2:
  202. speed = XFER_PIO_2;
  203. break;
  204. case 1:
  205. speed = XFER_PIO_1;
  206. break;
  207. case 0:
  208. default:
  209. speed = XFER_PIO_0;
  210. break;
  211. }
  212. reg = in_be32((void __iomem *)cckctrl_port);
  213. if (reg & CCKCTRL_ATACLKOEN) {
  214. offset = 1; /* 133MHz */
  215. } else {
  216. offset = 0; /* 100MHz */
  217. }
  218. reg = JCHSTtbl[offset][mode_wanted] << 16 | JCHHTtbl[offset][mode_wanted];
  219. out_be32((void __iomem *)piosht_port, reg);
  220. reg = JCHCTtbl[offset][mode_wanted];
  221. out_be32((void __iomem *)pioct_port, reg);
  222. ide_config_drive_speed(drive, speed);
  223. }
  224. /**
  225. * scc_tune_chipset - tune a drive DMA mode
  226. * @drive: Drive to set up
  227. * @xferspeed: speed we want to achieve
  228. *
  229. * Load the timing settings for this device mode into the
  230. * controller.
  231. */
  232. static int scc_tune_chipset(ide_drive_t *drive, byte xferspeed)
  233. {
  234. ide_hwif_t *hwif = HWIF(drive);
  235. u8 speed = ide_rate_filter(scc_ratemask(drive), xferspeed);
  236. struct scc_ports *ports = ide_get_hwifdata(hwif);
  237. unsigned long ctl_base = ports->ctl;
  238. unsigned long cckctrl_port = ctl_base + 0xff0;
  239. unsigned long mdmact_port = ctl_base + 0x008;
  240. unsigned long mcrcst_port = ctl_base + 0x00c;
  241. unsigned long sdmact_port = ctl_base + 0x010;
  242. unsigned long scrcst_port = ctl_base + 0x014;
  243. unsigned long udenvt_port = ctl_base + 0x018;
  244. unsigned long tdvhsel_port = ctl_base + 0x020;
  245. int is_slave = (&hwif->drives[1] == drive);
  246. int offset, idx;
  247. unsigned long reg;
  248. unsigned long jcactsel;
  249. reg = in_be32((void __iomem *)cckctrl_port);
  250. if (reg & CCKCTRL_ATACLKOEN) {
  251. offset = 1; /* 133MHz */
  252. } else {
  253. offset = 0; /* 100MHz */
  254. }
  255. switch (speed) {
  256. case XFER_UDMA_6:
  257. idx = 6;
  258. break;
  259. case XFER_UDMA_5:
  260. idx = 5;
  261. break;
  262. case XFER_UDMA_4:
  263. idx = 4;
  264. break;
  265. case XFER_UDMA_3:
  266. idx = 3;
  267. break;
  268. case XFER_UDMA_2:
  269. idx = 2;
  270. break;
  271. case XFER_UDMA_1:
  272. idx = 1;
  273. break;
  274. case XFER_UDMA_0:
  275. idx = 0;
  276. break;
  277. default:
  278. return 1;
  279. }
  280. jcactsel = JCACTSELtbl[offset][idx];
  281. if (is_slave) {
  282. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  283. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  284. jcactsel = jcactsel << 2;
  285. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  286. } else {
  287. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  288. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  289. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  290. }
  291. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  292. out_be32((void __iomem *)udenvt_port, reg);
  293. return ide_config_drive_speed(drive, speed);
  294. }
  295. /**
  296. * scc_config_chipset_for_dma - configure for DMA
  297. * @drive: drive to configure
  298. *
  299. * Called by scc_config_drive_for_dma().
  300. */
  301. static int scc_config_chipset_for_dma(ide_drive_t *drive)
  302. {
  303. u8 speed = ide_dma_speed(drive, scc_ratemask(drive));
  304. if (!speed)
  305. return 0;
  306. if (scc_tune_chipset(drive, speed))
  307. return 0;
  308. return ide_dma_enable(drive);
  309. }
  310. /**
  311. * scc_configure_drive_for_dma - set up for DMA transfers
  312. * @drive: drive we are going to set up
  313. *
  314. * Set up the drive for DMA, tune the controller and drive as
  315. * required.
  316. * If the drive isn't suitable for DMA or we hit other problems
  317. * then we will drop down to PIO and set up PIO appropriately.
  318. * (return 1)
  319. */
  320. static int scc_config_drive_for_dma(ide_drive_t *drive)
  321. {
  322. if (ide_use_dma(drive) && scc_config_chipset_for_dma(drive))
  323. return 0;
  324. if (ide_use_fast_pio(drive))
  325. scc_tuneproc(drive, 4);
  326. return -1;
  327. }
  328. /**
  329. * scc_ide_dma_setup - begin a DMA phase
  330. * @drive: target device
  331. *
  332. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  333. * and then set up the DMA transfer registers.
  334. *
  335. * Returns 0 on success. If a PIO fallback is required then 1
  336. * is returned.
  337. */
  338. static int scc_dma_setup(ide_drive_t *drive)
  339. {
  340. ide_hwif_t *hwif = drive->hwif;
  341. struct request *rq = HWGROUP(drive)->rq;
  342. unsigned int reading;
  343. u8 dma_stat;
  344. if (rq_data_dir(rq))
  345. reading = 0;
  346. else
  347. reading = 1 << 3;
  348. /* fall back to pio! */
  349. if (!ide_build_dmatable(drive, rq)) {
  350. ide_map_sg(drive, rq);
  351. return 1;
  352. }
  353. /* PRD table */
  354. out_be32((void __iomem *)hwif->dma_prdtable, hwif->dmatable_dma);
  355. /* specify r/w */
  356. out_be32((void __iomem *)hwif->dma_command, reading);
  357. /* read dma_status for INTR & ERROR flags */
  358. dma_stat = in_be32((void __iomem *)hwif->dma_status);
  359. /* clear INTR & ERROR flags */
  360. out_be32((void __iomem *)hwif->dma_status, dma_stat|6);
  361. drive->waiting_for_dma = 1;
  362. return 0;
  363. }
  364. /**
  365. * scc_ide_dma_end - Stop DMA
  366. * @drive: IDE drive
  367. *
  368. * Check and clear INT Status register.
  369. * Then call __ide_dma_end().
  370. */
  371. static int scc_ide_dma_end(ide_drive_t * drive)
  372. {
  373. ide_hwif_t *hwif = HWIF(drive);
  374. unsigned long intsts_port = hwif->dma_base + 0x014;
  375. u32 reg;
  376. while (1) {
  377. reg = in_be32((void __iomem *)intsts_port);
  378. if (reg & INTSTS_SERROR) {
  379. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  380. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  381. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  382. continue;
  383. }
  384. if (reg & INTSTS_PRERR) {
  385. u32 maea0, maec0;
  386. unsigned long ctl_base = hwif->config_data;
  387. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  388. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  389. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  390. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  391. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  392. continue;
  393. }
  394. if (reg & INTSTS_RERR) {
  395. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  396. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  397. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  398. continue;
  399. }
  400. if (reg & INTSTS_ICERR) {
  401. out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
  402. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  403. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  404. continue;
  405. }
  406. if (reg & INTSTS_BMSINT) {
  407. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  408. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  409. ide_do_reset(drive);
  410. continue;
  411. }
  412. if (reg & INTSTS_BMHE) {
  413. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  414. continue;
  415. }
  416. if (reg & INTSTS_ACTEINT) {
  417. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  418. continue;
  419. }
  420. if (reg & INTSTS_IOIRQS) {
  421. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  422. continue;
  423. }
  424. break;
  425. }
  426. return __ide_dma_end(drive);
  427. }
  428. /**
  429. * setup_mmio_scc - map CTRL/BMID region
  430. * @dev: PCI device we are configuring
  431. * @name: device name
  432. *
  433. */
  434. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  435. {
  436. unsigned long ctl_base = pci_resource_start(dev, 0);
  437. unsigned long dma_base = pci_resource_start(dev, 1);
  438. unsigned long ctl_size = pci_resource_len(dev, 0);
  439. unsigned long dma_size = pci_resource_len(dev, 1);
  440. void *ctl_addr;
  441. void *dma_addr;
  442. int i;
  443. for (i = 0; i < MAX_HWIFS; i++) {
  444. if (scc_ports[i].ctl == 0)
  445. break;
  446. }
  447. if (i >= MAX_HWIFS)
  448. return -ENOMEM;
  449. if (!request_mem_region(ctl_base, ctl_size, name)) {
  450. printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
  451. goto fail_0;
  452. }
  453. if (!request_mem_region(dma_base, dma_size, name)) {
  454. printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
  455. goto fail_1;
  456. }
  457. if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
  458. goto fail_2;
  459. if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
  460. goto fail_3;
  461. pci_set_master(dev);
  462. scc_ports[i].ctl = (unsigned long)ctl_addr;
  463. scc_ports[i].dma = (unsigned long)dma_addr;
  464. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  465. return 1;
  466. fail_3:
  467. iounmap(ctl_addr);
  468. fail_2:
  469. release_mem_region(dma_base, dma_size);
  470. fail_1:
  471. release_mem_region(ctl_base, ctl_size);
  472. fail_0:
  473. return -ENOMEM;
  474. }
  475. /**
  476. * init_setup_scc - set up an SCC PATA Controller
  477. * @dev: PCI device
  478. * @d: IDE PCI device
  479. *
  480. * Perform the initial set up for this device.
  481. */
  482. static int __devinit init_setup_scc(struct pci_dev *dev, ide_pci_device_t *d)
  483. {
  484. unsigned long ctl_base;
  485. unsigned long dma_base;
  486. unsigned long cckctrl_port;
  487. unsigned long intmask_port;
  488. unsigned long mode_port;
  489. unsigned long ecmode_port;
  490. unsigned long dma_status_port;
  491. u32 reg = 0;
  492. struct scc_ports *ports;
  493. int rc;
  494. rc = setup_mmio_scc(dev, d->name);
  495. if (rc < 0) {
  496. return rc;
  497. }
  498. ports = pci_get_drvdata(dev);
  499. ctl_base = ports->ctl;
  500. dma_base = ports->dma;
  501. cckctrl_port = ctl_base + 0xff0;
  502. intmask_port = dma_base + 0x010;
  503. mode_port = ctl_base + 0x024;
  504. ecmode_port = ctl_base + 0xf00;
  505. dma_status_port = dma_base + 0x004;
  506. /* controller initialization */
  507. reg = 0;
  508. out_be32((void*)cckctrl_port, reg);
  509. reg |= CCKCTRL_ATACLKOEN;
  510. out_be32((void*)cckctrl_port, reg);
  511. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  512. out_be32((void*)cckctrl_port, reg);
  513. reg |= CCKCTRL_CRST;
  514. out_be32((void*)cckctrl_port, reg);
  515. for (;;) {
  516. reg = in_be32((void*)cckctrl_port);
  517. if (reg & CCKCTRL_CRST)
  518. break;
  519. udelay(5000);
  520. }
  521. reg |= CCKCTRL_ATARESET;
  522. out_be32((void*)cckctrl_port, reg);
  523. out_be32((void*)ecmode_port, ECMODE_VALUE);
  524. out_be32((void*)mode_port, MODE_JCUSFEN);
  525. out_be32((void*)intmask_port, INTMASK_MSK);
  526. return ide_setup_pci_device(dev, d);
  527. }
  528. /**
  529. * init_mmio_iops_scc - set up the iops for MMIO
  530. * @hwif: interface to set up
  531. *
  532. */
  533. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  534. {
  535. struct pci_dev *dev = hwif->pci_dev;
  536. struct scc_ports *ports = pci_get_drvdata(dev);
  537. unsigned long dma_base = ports->dma;
  538. ide_set_hwifdata(hwif, ports);
  539. hwif->INB = scc_ide_inb;
  540. hwif->INW = scc_ide_inw;
  541. hwif->INSW = scc_ide_insw;
  542. hwif->INSL = scc_ide_insl;
  543. hwif->OUTB = scc_ide_outb;
  544. hwif->OUTBSYNC = scc_ide_outbsync;
  545. hwif->OUTW = scc_ide_outw;
  546. hwif->OUTSW = scc_ide_outsw;
  547. hwif->OUTSL = scc_ide_outsl;
  548. hwif->io_ports[IDE_DATA_OFFSET] = dma_base + 0x20;
  549. hwif->io_ports[IDE_ERROR_OFFSET] = dma_base + 0x24;
  550. hwif->io_ports[IDE_NSECTOR_OFFSET] = dma_base + 0x28;
  551. hwif->io_ports[IDE_SECTOR_OFFSET] = dma_base + 0x2c;
  552. hwif->io_ports[IDE_LCYL_OFFSET] = dma_base + 0x30;
  553. hwif->io_ports[IDE_HCYL_OFFSET] = dma_base + 0x34;
  554. hwif->io_ports[IDE_SELECT_OFFSET] = dma_base + 0x38;
  555. hwif->io_ports[IDE_STATUS_OFFSET] = dma_base + 0x3c;
  556. hwif->io_ports[IDE_CONTROL_OFFSET] = dma_base + 0x40;
  557. hwif->irq = hwif->pci_dev->irq;
  558. hwif->dma_base = dma_base;
  559. hwif->config_data = ports->ctl;
  560. hwif->mmio = 1;
  561. }
  562. /**
  563. * init_iops_scc - set up iops
  564. * @hwif: interface to set up
  565. *
  566. * Do the basic setup for the SCC hardware interface
  567. * and then do the MMIO setup.
  568. */
  569. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  570. {
  571. struct pci_dev *dev = hwif->pci_dev;
  572. hwif->hwif_data = NULL;
  573. if (pci_get_drvdata(dev) == NULL)
  574. return;
  575. init_mmio_iops_scc(hwif);
  576. }
  577. /**
  578. * init_hwif_scc - set up hwif
  579. * @hwif: interface to set up
  580. *
  581. * We do the basic set up of the interface structure. The SCC
  582. * requires several custom handlers so we override the default
  583. * ide DMA handlers appropriately.
  584. */
  585. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  586. {
  587. struct scc_ports *ports = ide_get_hwifdata(hwif);
  588. ports->hwif_id = hwif->index;
  589. hwif->dma_command = hwif->dma_base;
  590. hwif->dma_status = hwif->dma_base + 0x04;
  591. hwif->dma_prdtable = hwif->dma_base + 0x08;
  592. /* PTERADD */
  593. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  594. hwif->dma_setup = scc_dma_setup;
  595. hwif->ide_dma_end = scc_ide_dma_end;
  596. hwif->speedproc = scc_tune_chipset;
  597. hwif->tuneproc = scc_tuneproc;
  598. hwif->ide_dma_check = scc_config_drive_for_dma;
  599. hwif->drives[0].autotune = IDE_TUNE_AUTO;
  600. hwif->drives[1].autotune = IDE_TUNE_AUTO;
  601. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN) {
  602. hwif->ultra_mask = 0x7f; /* 133MHz */
  603. } else {
  604. hwif->ultra_mask = 0x3f; /* 100MHz */
  605. }
  606. hwif->mwdma_mask = 0x00;
  607. hwif->swdma_mask = 0x00;
  608. hwif->atapi_dma = 1;
  609. /* we support 80c cable only. */
  610. hwif->udma_four = 1;
  611. hwif->autodma = 0;
  612. if (!noautodma)
  613. hwif->autodma = 1;
  614. hwif->drives[0].autodma = hwif->autodma;
  615. hwif->drives[1].autodma = hwif->autodma;
  616. }
  617. #define DECLARE_SCC_DEV(name_str) \
  618. { \
  619. .name = name_str, \
  620. .init_setup = init_setup_scc, \
  621. .init_iops = init_iops_scc, \
  622. .init_hwif = init_hwif_scc, \
  623. .channels = 1, \
  624. .autodma = AUTODMA, \
  625. .bootable = ON_BOARD, \
  626. }
  627. static ide_pci_device_t scc_chipsets[] __devinitdata = {
  628. /* 0 */ DECLARE_SCC_DEV("sccIDE"),
  629. };
  630. /**
  631. * scc_init_one - pci layer discovery entry
  632. * @dev: PCI device
  633. * @id: ident table entry
  634. *
  635. * Called by the PCI code when it finds an SCC PATA controller.
  636. * We then use the IDE PCI generic helper to do most of the work.
  637. */
  638. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  639. {
  640. ide_pci_device_t *d = &scc_chipsets[id->driver_data];
  641. return d->init_setup(dev, d);
  642. }
  643. /**
  644. * scc_remove - pci layer remove entry
  645. * @dev: PCI device
  646. *
  647. * Called by the PCI code when it removes an SCC PATA controller.
  648. */
  649. static void __devexit scc_remove(struct pci_dev *dev)
  650. {
  651. struct scc_ports *ports = pci_get_drvdata(dev);
  652. ide_hwif_t *hwif = &ide_hwifs[ports->hwif_id];
  653. unsigned long ctl_base = pci_resource_start(dev, 0);
  654. unsigned long dma_base = pci_resource_start(dev, 1);
  655. unsigned long ctl_size = pci_resource_len(dev, 0);
  656. unsigned long dma_size = pci_resource_len(dev, 1);
  657. if (hwif->dmatable_cpu) {
  658. pci_free_consistent(hwif->pci_dev,
  659. PRD_ENTRIES * PRD_BYTES,
  660. hwif->dmatable_cpu,
  661. hwif->dmatable_dma);
  662. hwif->dmatable_cpu = NULL;
  663. }
  664. ide_unregister(hwif->index);
  665. hwif->chipset = ide_unknown;
  666. iounmap((void*)ports->dma);
  667. iounmap((void*)ports->ctl);
  668. release_mem_region(dma_base, dma_size);
  669. release_mem_region(ctl_base, ctl_size);
  670. memset(ports, 0, sizeof(*ports));
  671. }
  672. static struct pci_device_id scc_pci_tbl[] = {
  673. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  674. { 0, },
  675. };
  676. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  677. static struct pci_driver driver = {
  678. .name = "SCC IDE",
  679. .id_table = scc_pci_tbl,
  680. .probe = scc_init_one,
  681. .remove = scc_remove,
  682. };
  683. static int scc_ide_init(void)
  684. {
  685. return ide_pci_register_driver(&driver);
  686. }
  687. module_init(scc_ide_init);
  688. /* -- No exit code?
  689. static void scc_ide_exit(void)
  690. {
  691. ide_pci_unregister_driver(&driver);
  692. }
  693. module_exit(scc_ide_exit);
  694. */
  695. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  696. MODULE_LICENSE("GPL");