forcedeth.c 178 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #define FORCEDETH_VERSION "0.64"
  44. #define DRV_NAME "forcedeth"
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/pci.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/delay.h>
  52. #include <linux/sched.h>
  53. #include <linux/spinlock.h>
  54. #include <linux/ethtool.h>
  55. #include <linux/timer.h>
  56. #include <linux/skbuff.h>
  57. #include <linux/mii.h>
  58. #include <linux/random.h>
  59. #include <linux/init.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/dma-mapping.h>
  62. #include <linux/slab.h>
  63. #include <linux/uaccess.h>
  64. #include <linux/prefetch.h>
  65. #include <linux/io.h>
  66. #include <asm/irq.h>
  67. #include <asm/system.h>
  68. #define TX_WORK_PER_LOOP 64
  69. #define RX_WORK_PER_LOOP 64
  70. /*
  71. * Hardware access:
  72. */
  73. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  74. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  75. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  76. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  77. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  78. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  79. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  80. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  81. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  82. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  83. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  84. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  85. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  86. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  87. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  88. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  89. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  90. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  91. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  92. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  93. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  94. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  95. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  96. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  97. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  98. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  99. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  100. enum {
  101. NvRegIrqStatus = 0x000,
  102. #define NVREG_IRQSTAT_MIIEVENT 0x040
  103. #define NVREG_IRQSTAT_MASK 0x83ff
  104. NvRegIrqMask = 0x004,
  105. #define NVREG_IRQ_RX_ERROR 0x0001
  106. #define NVREG_IRQ_RX 0x0002
  107. #define NVREG_IRQ_RX_NOBUF 0x0004
  108. #define NVREG_IRQ_TX_ERR 0x0008
  109. #define NVREG_IRQ_TX_OK 0x0010
  110. #define NVREG_IRQ_TIMER 0x0020
  111. #define NVREG_IRQ_LINK 0x0040
  112. #define NVREG_IRQ_RX_FORCED 0x0080
  113. #define NVREG_IRQ_TX_FORCED 0x0100
  114. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  115. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  116. #define NVREG_IRQMASK_CPU 0x0060
  117. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  118. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  119. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  120. NvRegUnknownSetupReg6 = 0x008,
  121. #define NVREG_UNKSETUP6_VAL 3
  122. /*
  123. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  124. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  125. */
  126. NvRegPollingInterval = 0x00c,
  127. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  128. #define NVREG_POLL_DEFAULT_CPU 13
  129. NvRegMSIMap0 = 0x020,
  130. NvRegMSIMap1 = 0x024,
  131. NvRegMSIIrqMask = 0x030,
  132. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  133. NvRegMisc1 = 0x080,
  134. #define NVREG_MISC1_PAUSE_TX 0x01
  135. #define NVREG_MISC1_HD 0x02
  136. #define NVREG_MISC1_FORCE 0x3b0f3c
  137. NvRegMacReset = 0x34,
  138. #define NVREG_MAC_RESET_ASSERT 0x0F3
  139. NvRegTransmitterControl = 0x084,
  140. #define NVREG_XMITCTL_START 0x01
  141. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  142. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  143. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  144. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  145. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  146. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  147. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  148. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  149. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  150. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  151. #define NVREG_XMITCTL_DATA_START 0x00100000
  152. #define NVREG_XMITCTL_DATA_READY 0x00010000
  153. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  154. NvRegTransmitterStatus = 0x088,
  155. #define NVREG_XMITSTAT_BUSY 0x01
  156. NvRegPacketFilterFlags = 0x8c,
  157. #define NVREG_PFF_PAUSE_RX 0x08
  158. #define NVREG_PFF_ALWAYS 0x7F0000
  159. #define NVREG_PFF_PROMISC 0x80
  160. #define NVREG_PFF_MYADDR 0x20
  161. #define NVREG_PFF_LOOPBACK 0x10
  162. NvRegOffloadConfig = 0x90,
  163. #define NVREG_OFFLOAD_HOMEPHY 0x601
  164. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  165. NvRegReceiverControl = 0x094,
  166. #define NVREG_RCVCTL_START 0x01
  167. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  168. NvRegReceiverStatus = 0x98,
  169. #define NVREG_RCVSTAT_BUSY 0x01
  170. NvRegSlotTime = 0x9c,
  171. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  172. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  173. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  174. #define NVREG_SLOTTIME_HALF 0x0000ff00
  175. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  176. #define NVREG_SLOTTIME_MASK 0x000000ff
  177. NvRegTxDeferral = 0xA0,
  178. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  179. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  180. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  181. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  182. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  183. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  184. NvRegRxDeferral = 0xA4,
  185. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  186. NvRegMacAddrA = 0xA8,
  187. NvRegMacAddrB = 0xAC,
  188. NvRegMulticastAddrA = 0xB0,
  189. #define NVREG_MCASTADDRA_FORCE 0x01
  190. NvRegMulticastAddrB = 0xB4,
  191. NvRegMulticastMaskA = 0xB8,
  192. #define NVREG_MCASTMASKA_NONE 0xffffffff
  193. NvRegMulticastMaskB = 0xBC,
  194. #define NVREG_MCASTMASKB_NONE 0xffff
  195. NvRegPhyInterface = 0xC0,
  196. #define PHY_RGMII 0x10000000
  197. NvRegBackOffControl = 0xC4,
  198. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  199. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  200. #define NVREG_BKOFFCTRL_SELECT 24
  201. #define NVREG_BKOFFCTRL_GEAR 12
  202. NvRegTxRingPhysAddr = 0x100,
  203. NvRegRxRingPhysAddr = 0x104,
  204. NvRegRingSizes = 0x108,
  205. #define NVREG_RINGSZ_TXSHIFT 0
  206. #define NVREG_RINGSZ_RXSHIFT 16
  207. NvRegTransmitPoll = 0x10c,
  208. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  209. NvRegLinkSpeed = 0x110,
  210. #define NVREG_LINKSPEED_FORCE 0x10000
  211. #define NVREG_LINKSPEED_10 1000
  212. #define NVREG_LINKSPEED_100 100
  213. #define NVREG_LINKSPEED_1000 50
  214. #define NVREG_LINKSPEED_MASK (0xFFF)
  215. NvRegUnknownSetupReg5 = 0x130,
  216. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  217. NvRegTxWatermark = 0x13c,
  218. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  219. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  220. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  221. NvRegTxRxControl = 0x144,
  222. #define NVREG_TXRXCTL_KICK 0x0001
  223. #define NVREG_TXRXCTL_BIT1 0x0002
  224. #define NVREG_TXRXCTL_BIT2 0x0004
  225. #define NVREG_TXRXCTL_IDLE 0x0008
  226. #define NVREG_TXRXCTL_RESET 0x0010
  227. #define NVREG_TXRXCTL_RXCHECK 0x0400
  228. #define NVREG_TXRXCTL_DESC_1 0
  229. #define NVREG_TXRXCTL_DESC_2 0x002100
  230. #define NVREG_TXRXCTL_DESC_3 0xc02200
  231. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  232. #define NVREG_TXRXCTL_VLANINS 0x00080
  233. NvRegTxRingPhysAddrHigh = 0x148,
  234. NvRegRxRingPhysAddrHigh = 0x14C,
  235. NvRegTxPauseFrame = 0x170,
  236. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  239. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  240. NvRegTxPauseFrameLimit = 0x174,
  241. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  242. NvRegMIIStatus = 0x180,
  243. #define NVREG_MIISTAT_ERROR 0x0001
  244. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  245. #define NVREG_MIISTAT_MASK_RW 0x0007
  246. #define NVREG_MIISTAT_MASK_ALL 0x000f
  247. NvRegMIIMask = 0x184,
  248. #define NVREG_MII_LINKCHANGE 0x0008
  249. NvRegAdapterControl = 0x188,
  250. #define NVREG_ADAPTCTL_START 0x02
  251. #define NVREG_ADAPTCTL_LINKUP 0x04
  252. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  253. #define NVREG_ADAPTCTL_RUNNING 0x100000
  254. #define NVREG_ADAPTCTL_PHYSHIFT 24
  255. NvRegMIISpeed = 0x18c,
  256. #define NVREG_MIISPEED_BIT8 (1<<8)
  257. #define NVREG_MIIDELAY 5
  258. NvRegMIIControl = 0x190,
  259. #define NVREG_MIICTL_INUSE 0x08000
  260. #define NVREG_MIICTL_WRITE 0x00400
  261. #define NVREG_MIICTL_ADDRSHIFT 5
  262. NvRegMIIData = 0x194,
  263. NvRegTxUnicast = 0x1a0,
  264. NvRegTxMulticast = 0x1a4,
  265. NvRegTxBroadcast = 0x1a8,
  266. NvRegWakeUpFlags = 0x200,
  267. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  268. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  269. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  270. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  271. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  272. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  273. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  276. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  277. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  278. NvRegMgmtUnitGetVersion = 0x204,
  279. #define NVREG_MGMTUNITGETVERSION 0x01
  280. NvRegMgmtUnitVersion = 0x208,
  281. #define NVREG_MGMTUNITVERSION 0x08
  282. NvRegPowerCap = 0x268,
  283. #define NVREG_POWERCAP_D3SUPP (1<<30)
  284. #define NVREG_POWERCAP_D2SUPP (1<<26)
  285. #define NVREG_POWERCAP_D1SUPP (1<<25)
  286. NvRegPowerState = 0x26c,
  287. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  288. #define NVREG_POWERSTATE_VALID 0x0100
  289. #define NVREG_POWERSTATE_MASK 0x0003
  290. #define NVREG_POWERSTATE_D0 0x0000
  291. #define NVREG_POWERSTATE_D1 0x0001
  292. #define NVREG_POWERSTATE_D2 0x0002
  293. #define NVREG_POWERSTATE_D3 0x0003
  294. NvRegMgmtUnitControl = 0x278,
  295. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  296. NvRegTxCnt = 0x280,
  297. NvRegTxZeroReXmt = 0x284,
  298. NvRegTxOneReXmt = 0x288,
  299. NvRegTxManyReXmt = 0x28c,
  300. NvRegTxLateCol = 0x290,
  301. NvRegTxUnderflow = 0x294,
  302. NvRegTxLossCarrier = 0x298,
  303. NvRegTxExcessDef = 0x29c,
  304. NvRegTxRetryErr = 0x2a0,
  305. NvRegRxFrameErr = 0x2a4,
  306. NvRegRxExtraByte = 0x2a8,
  307. NvRegRxLateCol = 0x2ac,
  308. NvRegRxRunt = 0x2b0,
  309. NvRegRxFrameTooLong = 0x2b4,
  310. NvRegRxOverflow = 0x2b8,
  311. NvRegRxFCSErr = 0x2bc,
  312. NvRegRxFrameAlignErr = 0x2c0,
  313. NvRegRxLenErr = 0x2c4,
  314. NvRegRxUnicast = 0x2c8,
  315. NvRegRxMulticast = 0x2cc,
  316. NvRegRxBroadcast = 0x2d0,
  317. NvRegTxDef = 0x2d4,
  318. NvRegTxFrame = 0x2d8,
  319. NvRegRxCnt = 0x2dc,
  320. NvRegTxPause = 0x2e0,
  321. NvRegRxPause = 0x2e4,
  322. NvRegRxDropFrame = 0x2e8,
  323. NvRegVlanControl = 0x300,
  324. #define NVREG_VLANCONTROL_ENABLE 0x2000
  325. NvRegMSIXMap0 = 0x3e0,
  326. NvRegMSIXMap1 = 0x3e4,
  327. NvRegMSIXIrqStatus = 0x3f0,
  328. NvRegPowerState2 = 0x600,
  329. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  330. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  331. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  332. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  333. };
  334. /* Big endian: should work, but is untested */
  335. struct ring_desc {
  336. __le32 buf;
  337. __le32 flaglen;
  338. };
  339. struct ring_desc_ex {
  340. __le32 bufhigh;
  341. __le32 buflow;
  342. __le32 txvlan;
  343. __le32 flaglen;
  344. };
  345. union ring_type {
  346. struct ring_desc *orig;
  347. struct ring_desc_ex *ex;
  348. };
  349. #define FLAG_MASK_V1 0xffff0000
  350. #define FLAG_MASK_V2 0xffffc000
  351. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  352. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  353. #define NV_TX_LASTPACKET (1<<16)
  354. #define NV_TX_RETRYERROR (1<<19)
  355. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  356. #define NV_TX_FORCED_INTERRUPT (1<<24)
  357. #define NV_TX_DEFERRED (1<<26)
  358. #define NV_TX_CARRIERLOST (1<<27)
  359. #define NV_TX_LATECOLLISION (1<<28)
  360. #define NV_TX_UNDERFLOW (1<<29)
  361. #define NV_TX_ERROR (1<<30)
  362. #define NV_TX_VALID (1<<31)
  363. #define NV_TX2_LASTPACKET (1<<29)
  364. #define NV_TX2_RETRYERROR (1<<18)
  365. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  366. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  367. #define NV_TX2_DEFERRED (1<<25)
  368. #define NV_TX2_CARRIERLOST (1<<26)
  369. #define NV_TX2_LATECOLLISION (1<<27)
  370. #define NV_TX2_UNDERFLOW (1<<28)
  371. /* error and valid are the same for both */
  372. #define NV_TX2_ERROR (1<<30)
  373. #define NV_TX2_VALID (1<<31)
  374. #define NV_TX2_TSO (1<<28)
  375. #define NV_TX2_TSO_SHIFT 14
  376. #define NV_TX2_TSO_MAX_SHIFT 14
  377. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  378. #define NV_TX2_CHECKSUM_L3 (1<<27)
  379. #define NV_TX2_CHECKSUM_L4 (1<<26)
  380. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  381. #define NV_RX_DESCRIPTORVALID (1<<16)
  382. #define NV_RX_MISSEDFRAME (1<<17)
  383. #define NV_RX_SUBSTRACT1 (1<<18)
  384. #define NV_RX_ERROR1 (1<<23)
  385. #define NV_RX_ERROR2 (1<<24)
  386. #define NV_RX_ERROR3 (1<<25)
  387. #define NV_RX_ERROR4 (1<<26)
  388. #define NV_RX_CRCERR (1<<27)
  389. #define NV_RX_OVERFLOW (1<<28)
  390. #define NV_RX_FRAMINGERR (1<<29)
  391. #define NV_RX_ERROR (1<<30)
  392. #define NV_RX_AVAIL (1<<31)
  393. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  394. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  395. #define NV_RX2_CHECKSUM_IP (0x10000000)
  396. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  397. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  398. #define NV_RX2_DESCRIPTORVALID (1<<29)
  399. #define NV_RX2_SUBSTRACT1 (1<<25)
  400. #define NV_RX2_ERROR1 (1<<18)
  401. #define NV_RX2_ERROR2 (1<<19)
  402. #define NV_RX2_ERROR3 (1<<20)
  403. #define NV_RX2_ERROR4 (1<<21)
  404. #define NV_RX2_CRCERR (1<<22)
  405. #define NV_RX2_OVERFLOW (1<<23)
  406. #define NV_RX2_FRAMINGERR (1<<24)
  407. /* error and avail are the same for both */
  408. #define NV_RX2_ERROR (1<<30)
  409. #define NV_RX2_AVAIL (1<<31)
  410. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  411. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  412. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  413. /* Miscellaneous hardware related defines: */
  414. #define NV_PCI_REGSZ_VER1 0x270
  415. #define NV_PCI_REGSZ_VER2 0x2d4
  416. #define NV_PCI_REGSZ_VER3 0x604
  417. #define NV_PCI_REGSZ_MAX 0x604
  418. /* various timeout delays: all in usec */
  419. #define NV_TXRX_RESET_DELAY 4
  420. #define NV_TXSTOP_DELAY1 10
  421. #define NV_TXSTOP_DELAY1MAX 500000
  422. #define NV_TXSTOP_DELAY2 100
  423. #define NV_RXSTOP_DELAY1 10
  424. #define NV_RXSTOP_DELAY1MAX 500000
  425. #define NV_RXSTOP_DELAY2 100
  426. #define NV_SETUP5_DELAY 5
  427. #define NV_SETUP5_DELAYMAX 50000
  428. #define NV_POWERUP_DELAY 5
  429. #define NV_POWERUP_DELAYMAX 5000
  430. #define NV_MIIBUSY_DELAY 50
  431. #define NV_MIIPHY_DELAY 10
  432. #define NV_MIIPHY_DELAYMAX 10000
  433. #define NV_MAC_RESET_DELAY 64
  434. #define NV_WAKEUPPATTERNS 5
  435. #define NV_WAKEUPMASKENTRIES 4
  436. /* General driver defaults */
  437. #define NV_WATCHDOG_TIMEO (5*HZ)
  438. #define RX_RING_DEFAULT 512
  439. #define TX_RING_DEFAULT 256
  440. #define RX_RING_MIN 128
  441. #define TX_RING_MIN 64
  442. #define RING_MAX_DESC_VER_1 1024
  443. #define RING_MAX_DESC_VER_2_3 16384
  444. /* rx/tx mac addr + type + vlan + align + slack*/
  445. #define NV_RX_HEADERS (64)
  446. /* even more slack. */
  447. #define NV_RX_ALLOC_PAD (64)
  448. /* maximum mtu size */
  449. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  450. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  451. #define OOM_REFILL (1+HZ/20)
  452. #define POLL_WAIT (1+HZ/100)
  453. #define LINK_TIMEOUT (3*HZ)
  454. #define STATS_INTERVAL (10*HZ)
  455. /*
  456. * desc_ver values:
  457. * The nic supports three different descriptor types:
  458. * - DESC_VER_1: Original
  459. * - DESC_VER_2: support for jumbo frames.
  460. * - DESC_VER_3: 64-bit format.
  461. */
  462. #define DESC_VER_1 1
  463. #define DESC_VER_2 2
  464. #define DESC_VER_3 3
  465. /* PHY defines */
  466. #define PHY_OUI_MARVELL 0x5043
  467. #define PHY_OUI_CICADA 0x03f1
  468. #define PHY_OUI_VITESSE 0x01c1
  469. #define PHY_OUI_REALTEK 0x0732
  470. #define PHY_OUI_REALTEK2 0x0020
  471. #define PHYID1_OUI_MASK 0x03ff
  472. #define PHYID1_OUI_SHFT 6
  473. #define PHYID2_OUI_MASK 0xfc00
  474. #define PHYID2_OUI_SHFT 10
  475. #define PHYID2_MODEL_MASK 0x03f0
  476. #define PHY_MODEL_REALTEK_8211 0x0110
  477. #define PHY_REV_MASK 0x0001
  478. #define PHY_REV_REALTEK_8211B 0x0000
  479. #define PHY_REV_REALTEK_8211C 0x0001
  480. #define PHY_MODEL_REALTEK_8201 0x0200
  481. #define PHY_MODEL_MARVELL_E3016 0x0220
  482. #define PHY_MARVELL_E3016_INITMASK 0x0300
  483. #define PHY_CICADA_INIT1 0x0f000
  484. #define PHY_CICADA_INIT2 0x0e00
  485. #define PHY_CICADA_INIT3 0x01000
  486. #define PHY_CICADA_INIT4 0x0200
  487. #define PHY_CICADA_INIT5 0x0004
  488. #define PHY_CICADA_INIT6 0x02000
  489. #define PHY_VITESSE_INIT_REG1 0x1f
  490. #define PHY_VITESSE_INIT_REG2 0x10
  491. #define PHY_VITESSE_INIT_REG3 0x11
  492. #define PHY_VITESSE_INIT_REG4 0x12
  493. #define PHY_VITESSE_INIT_MSK1 0xc
  494. #define PHY_VITESSE_INIT_MSK2 0x0180
  495. #define PHY_VITESSE_INIT1 0x52b5
  496. #define PHY_VITESSE_INIT2 0xaf8a
  497. #define PHY_VITESSE_INIT3 0x8
  498. #define PHY_VITESSE_INIT4 0x8f8a
  499. #define PHY_VITESSE_INIT5 0xaf86
  500. #define PHY_VITESSE_INIT6 0x8f86
  501. #define PHY_VITESSE_INIT7 0xaf82
  502. #define PHY_VITESSE_INIT8 0x0100
  503. #define PHY_VITESSE_INIT9 0x8f82
  504. #define PHY_VITESSE_INIT10 0x0
  505. #define PHY_REALTEK_INIT_REG1 0x1f
  506. #define PHY_REALTEK_INIT_REG2 0x19
  507. #define PHY_REALTEK_INIT_REG3 0x13
  508. #define PHY_REALTEK_INIT_REG4 0x14
  509. #define PHY_REALTEK_INIT_REG5 0x18
  510. #define PHY_REALTEK_INIT_REG6 0x11
  511. #define PHY_REALTEK_INIT_REG7 0x01
  512. #define PHY_REALTEK_INIT1 0x0000
  513. #define PHY_REALTEK_INIT2 0x8e00
  514. #define PHY_REALTEK_INIT3 0x0001
  515. #define PHY_REALTEK_INIT4 0xad17
  516. #define PHY_REALTEK_INIT5 0xfb54
  517. #define PHY_REALTEK_INIT6 0xf5c7
  518. #define PHY_REALTEK_INIT7 0x1000
  519. #define PHY_REALTEK_INIT8 0x0003
  520. #define PHY_REALTEK_INIT9 0x0008
  521. #define PHY_REALTEK_INIT10 0x0005
  522. #define PHY_REALTEK_INIT11 0x0200
  523. #define PHY_REALTEK_INIT_MSK1 0x0003
  524. #define PHY_GIGABIT 0x0100
  525. #define PHY_TIMEOUT 0x1
  526. #define PHY_ERROR 0x2
  527. #define PHY_100 0x1
  528. #define PHY_1000 0x2
  529. #define PHY_HALF 0x100
  530. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  531. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  532. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  533. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  534. #define NV_PAUSEFRAME_RX_REQ 0x0010
  535. #define NV_PAUSEFRAME_TX_REQ 0x0020
  536. #define NV_PAUSEFRAME_AUTONEG 0x0040
  537. /* MSI/MSI-X defines */
  538. #define NV_MSI_X_MAX_VECTORS 8
  539. #define NV_MSI_X_VECTORS_MASK 0x000f
  540. #define NV_MSI_CAPABLE 0x0010
  541. #define NV_MSI_X_CAPABLE 0x0020
  542. #define NV_MSI_ENABLED 0x0040
  543. #define NV_MSI_X_ENABLED 0x0080
  544. #define NV_MSI_X_VECTOR_ALL 0x0
  545. #define NV_MSI_X_VECTOR_RX 0x0
  546. #define NV_MSI_X_VECTOR_TX 0x1
  547. #define NV_MSI_X_VECTOR_OTHER 0x2
  548. #define NV_MSI_PRIV_OFFSET 0x68
  549. #define NV_MSI_PRIV_VALUE 0xffffffff
  550. #define NV_RESTART_TX 0x1
  551. #define NV_RESTART_RX 0x2
  552. #define NV_TX_LIMIT_COUNT 16
  553. #define NV_DYNAMIC_THRESHOLD 4
  554. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  555. /* statistics */
  556. struct nv_ethtool_str {
  557. char name[ETH_GSTRING_LEN];
  558. };
  559. static const struct nv_ethtool_str nv_estats_str[] = {
  560. { "tx_bytes" },
  561. { "tx_zero_rexmt" },
  562. { "tx_one_rexmt" },
  563. { "tx_many_rexmt" },
  564. { "tx_late_collision" },
  565. { "tx_fifo_errors" },
  566. { "tx_carrier_errors" },
  567. { "tx_excess_deferral" },
  568. { "tx_retry_error" },
  569. { "rx_frame_error" },
  570. { "rx_extra_byte" },
  571. { "rx_late_collision" },
  572. { "rx_runt" },
  573. { "rx_frame_too_long" },
  574. { "rx_over_errors" },
  575. { "rx_crc_errors" },
  576. { "rx_frame_align_error" },
  577. { "rx_length_error" },
  578. { "rx_unicast" },
  579. { "rx_multicast" },
  580. { "rx_broadcast" },
  581. { "rx_packets" },
  582. { "rx_errors_total" },
  583. { "tx_errors_total" },
  584. /* version 2 stats */
  585. { "tx_deferral" },
  586. { "tx_packets" },
  587. { "rx_bytes" },
  588. { "tx_pause" },
  589. { "rx_pause" },
  590. { "rx_drop_frame" },
  591. /* version 3 stats */
  592. { "tx_unicast" },
  593. { "tx_multicast" },
  594. { "tx_broadcast" }
  595. };
  596. struct nv_ethtool_stats {
  597. u64 tx_bytes;
  598. u64 tx_zero_rexmt;
  599. u64 tx_one_rexmt;
  600. u64 tx_many_rexmt;
  601. u64 tx_late_collision;
  602. u64 tx_fifo_errors;
  603. u64 tx_carrier_errors;
  604. u64 tx_excess_deferral;
  605. u64 tx_retry_error;
  606. u64 rx_frame_error;
  607. u64 rx_extra_byte;
  608. u64 rx_late_collision;
  609. u64 rx_runt;
  610. u64 rx_frame_too_long;
  611. u64 rx_over_errors;
  612. u64 rx_crc_errors;
  613. u64 rx_frame_align_error;
  614. u64 rx_length_error;
  615. u64 rx_unicast;
  616. u64 rx_multicast;
  617. u64 rx_broadcast;
  618. u64 rx_packets;
  619. u64 rx_errors_total;
  620. u64 tx_errors_total;
  621. /* version 2 stats */
  622. u64 tx_deferral;
  623. u64 tx_packets;
  624. u64 rx_bytes;
  625. u64 tx_pause;
  626. u64 rx_pause;
  627. u64 rx_drop_frame;
  628. /* version 3 stats */
  629. u64 tx_unicast;
  630. u64 tx_multicast;
  631. u64 tx_broadcast;
  632. };
  633. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  634. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  635. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  636. /* diagnostics */
  637. #define NV_TEST_COUNT_BASE 3
  638. #define NV_TEST_COUNT_EXTENDED 4
  639. static const struct nv_ethtool_str nv_etests_str[] = {
  640. { "link (online/offline)" },
  641. { "register (offline) " },
  642. { "interrupt (offline) " },
  643. { "loopback (offline) " }
  644. };
  645. struct register_test {
  646. __u32 reg;
  647. __u32 mask;
  648. };
  649. static const struct register_test nv_registers_test[] = {
  650. { NvRegUnknownSetupReg6, 0x01 },
  651. { NvRegMisc1, 0x03c },
  652. { NvRegOffloadConfig, 0x03ff },
  653. { NvRegMulticastAddrA, 0xffffffff },
  654. { NvRegTxWatermark, 0x0ff },
  655. { NvRegWakeUpFlags, 0x07777 },
  656. { 0, 0 }
  657. };
  658. struct nv_skb_map {
  659. struct sk_buff *skb;
  660. dma_addr_t dma;
  661. unsigned int dma_len:31;
  662. unsigned int dma_single:1;
  663. struct ring_desc_ex *first_tx_desc;
  664. struct nv_skb_map *next_tx_ctx;
  665. };
  666. /*
  667. * SMP locking:
  668. * All hardware access under netdev_priv(dev)->lock, except the performance
  669. * critical parts:
  670. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  671. * by the arch code for interrupts.
  672. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  673. * needs netdev_priv(dev)->lock :-(
  674. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  675. */
  676. /* in dev: base, irq */
  677. struct fe_priv {
  678. spinlock_t lock;
  679. struct net_device *dev;
  680. struct napi_struct napi;
  681. /* General data:
  682. * Locking: spin_lock(&np->lock); */
  683. struct nv_ethtool_stats estats;
  684. int in_shutdown;
  685. u32 linkspeed;
  686. int duplex;
  687. int autoneg;
  688. int fixed_mode;
  689. int phyaddr;
  690. int wolenabled;
  691. unsigned int phy_oui;
  692. unsigned int phy_model;
  693. unsigned int phy_rev;
  694. u16 gigabit;
  695. int intr_test;
  696. int recover_error;
  697. int quiet_count;
  698. /* General data: RO fields */
  699. dma_addr_t ring_addr;
  700. struct pci_dev *pci_dev;
  701. u32 orig_mac[2];
  702. u32 events;
  703. u32 irqmask;
  704. u32 desc_ver;
  705. u32 txrxctl_bits;
  706. u32 vlanctl_bits;
  707. u32 driver_data;
  708. u32 device_id;
  709. u32 register_size;
  710. u32 mac_in_use;
  711. int mgmt_version;
  712. int mgmt_sema;
  713. void __iomem *base;
  714. /* rx specific fields.
  715. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  716. */
  717. union ring_type get_rx, put_rx, first_rx, last_rx;
  718. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  719. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  720. struct nv_skb_map *rx_skb;
  721. union ring_type rx_ring;
  722. unsigned int rx_buf_sz;
  723. unsigned int pkt_limit;
  724. struct timer_list oom_kick;
  725. struct timer_list nic_poll;
  726. struct timer_list stats_poll;
  727. u32 nic_poll_irq;
  728. int rx_ring_size;
  729. /* media detection workaround.
  730. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  731. */
  732. int need_linktimer;
  733. unsigned long link_timeout;
  734. /*
  735. * tx specific fields.
  736. */
  737. union ring_type get_tx, put_tx, first_tx, last_tx;
  738. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  739. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  740. struct nv_skb_map *tx_skb;
  741. union ring_type tx_ring;
  742. u32 tx_flags;
  743. int tx_ring_size;
  744. int tx_limit;
  745. u32 tx_pkts_in_progress;
  746. struct nv_skb_map *tx_change_owner;
  747. struct nv_skb_map *tx_end_flip;
  748. int tx_stop;
  749. /* msi/msi-x fields */
  750. u32 msi_flags;
  751. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  752. /* flow control */
  753. u32 pause_flags;
  754. /* power saved state */
  755. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  756. /* for different msi-x irq type */
  757. char name_rx[IFNAMSIZ + 3]; /* -rx */
  758. char name_tx[IFNAMSIZ + 3]; /* -tx */
  759. char name_other[IFNAMSIZ + 6]; /* -other */
  760. };
  761. /*
  762. * Maximum number of loops until we assume that a bit in the irq mask
  763. * is stuck. Overridable with module param.
  764. */
  765. static int max_interrupt_work = 4;
  766. /*
  767. * Optimization can be either throuput mode or cpu mode
  768. *
  769. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  770. * CPU Mode: Interrupts are controlled by a timer.
  771. */
  772. enum {
  773. NV_OPTIMIZATION_MODE_THROUGHPUT,
  774. NV_OPTIMIZATION_MODE_CPU,
  775. NV_OPTIMIZATION_MODE_DYNAMIC
  776. };
  777. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  778. /*
  779. * Poll interval for timer irq
  780. *
  781. * This interval determines how frequent an interrupt is generated.
  782. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  783. * Min = 0, and Max = 65535
  784. */
  785. static int poll_interval = -1;
  786. /*
  787. * MSI interrupts
  788. */
  789. enum {
  790. NV_MSI_INT_DISABLED,
  791. NV_MSI_INT_ENABLED
  792. };
  793. static int msi = NV_MSI_INT_ENABLED;
  794. /*
  795. * MSIX interrupts
  796. */
  797. enum {
  798. NV_MSIX_INT_DISABLED,
  799. NV_MSIX_INT_ENABLED
  800. };
  801. static int msix = NV_MSIX_INT_ENABLED;
  802. /*
  803. * DMA 64bit
  804. */
  805. enum {
  806. NV_DMA_64BIT_DISABLED,
  807. NV_DMA_64BIT_ENABLED
  808. };
  809. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  810. /*
  811. * Crossover Detection
  812. * Realtek 8201 phy + some OEM boards do not work properly.
  813. */
  814. enum {
  815. NV_CROSSOVER_DETECTION_DISABLED,
  816. NV_CROSSOVER_DETECTION_ENABLED
  817. };
  818. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  819. /*
  820. * Power down phy when interface is down (persists through reboot;
  821. * older Linux and other OSes may not power it up again)
  822. */
  823. static int phy_power_down;
  824. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  825. {
  826. return netdev_priv(dev);
  827. }
  828. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  829. {
  830. return ((struct fe_priv *)netdev_priv(dev))->base;
  831. }
  832. static inline void pci_push(u8 __iomem *base)
  833. {
  834. /* force out pending posted writes */
  835. readl(base);
  836. }
  837. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  838. {
  839. return le32_to_cpu(prd->flaglen)
  840. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  841. }
  842. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  843. {
  844. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  845. }
  846. static bool nv_optimized(struct fe_priv *np)
  847. {
  848. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  849. return false;
  850. return true;
  851. }
  852. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  853. int delay, int delaymax)
  854. {
  855. u8 __iomem *base = get_hwbase(dev);
  856. pci_push(base);
  857. do {
  858. udelay(delay);
  859. delaymax -= delay;
  860. if (delaymax < 0)
  861. return 1;
  862. } while ((readl(base + offset) & mask) != target);
  863. return 0;
  864. }
  865. #define NV_SETUP_RX_RING 0x01
  866. #define NV_SETUP_TX_RING 0x02
  867. static inline u32 dma_low(dma_addr_t addr)
  868. {
  869. return addr;
  870. }
  871. static inline u32 dma_high(dma_addr_t addr)
  872. {
  873. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  874. }
  875. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  876. {
  877. struct fe_priv *np = get_nvpriv(dev);
  878. u8 __iomem *base = get_hwbase(dev);
  879. if (!nv_optimized(np)) {
  880. if (rxtx_flags & NV_SETUP_RX_RING)
  881. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  882. if (rxtx_flags & NV_SETUP_TX_RING)
  883. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  884. } else {
  885. if (rxtx_flags & NV_SETUP_RX_RING) {
  886. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  887. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  888. }
  889. if (rxtx_flags & NV_SETUP_TX_RING) {
  890. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  891. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  892. }
  893. }
  894. }
  895. static void free_rings(struct net_device *dev)
  896. {
  897. struct fe_priv *np = get_nvpriv(dev);
  898. if (!nv_optimized(np)) {
  899. if (np->rx_ring.orig)
  900. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  901. np->rx_ring.orig, np->ring_addr);
  902. } else {
  903. if (np->rx_ring.ex)
  904. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  905. np->rx_ring.ex, np->ring_addr);
  906. }
  907. kfree(np->rx_skb);
  908. kfree(np->tx_skb);
  909. }
  910. static int using_multi_irqs(struct net_device *dev)
  911. {
  912. struct fe_priv *np = get_nvpriv(dev);
  913. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  914. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  915. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  916. return 0;
  917. else
  918. return 1;
  919. }
  920. static void nv_txrx_gate(struct net_device *dev, bool gate)
  921. {
  922. struct fe_priv *np = get_nvpriv(dev);
  923. u8 __iomem *base = get_hwbase(dev);
  924. u32 powerstate;
  925. if (!np->mac_in_use &&
  926. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  927. powerstate = readl(base + NvRegPowerState2);
  928. if (gate)
  929. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  930. else
  931. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  932. writel(powerstate, base + NvRegPowerState2);
  933. }
  934. }
  935. static void nv_enable_irq(struct net_device *dev)
  936. {
  937. struct fe_priv *np = get_nvpriv(dev);
  938. if (!using_multi_irqs(dev)) {
  939. if (np->msi_flags & NV_MSI_X_ENABLED)
  940. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  941. else
  942. enable_irq(np->pci_dev->irq);
  943. } else {
  944. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  945. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  946. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  947. }
  948. }
  949. static void nv_disable_irq(struct net_device *dev)
  950. {
  951. struct fe_priv *np = get_nvpriv(dev);
  952. if (!using_multi_irqs(dev)) {
  953. if (np->msi_flags & NV_MSI_X_ENABLED)
  954. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  955. else
  956. disable_irq(np->pci_dev->irq);
  957. } else {
  958. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  959. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  960. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  961. }
  962. }
  963. /* In MSIX mode, a write to irqmask behaves as XOR */
  964. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  965. {
  966. u8 __iomem *base = get_hwbase(dev);
  967. writel(mask, base + NvRegIrqMask);
  968. }
  969. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  970. {
  971. struct fe_priv *np = get_nvpriv(dev);
  972. u8 __iomem *base = get_hwbase(dev);
  973. if (np->msi_flags & NV_MSI_X_ENABLED) {
  974. writel(mask, base + NvRegIrqMask);
  975. } else {
  976. if (np->msi_flags & NV_MSI_ENABLED)
  977. writel(0, base + NvRegMSIIrqMask);
  978. writel(0, base + NvRegIrqMask);
  979. }
  980. }
  981. static void nv_napi_enable(struct net_device *dev)
  982. {
  983. struct fe_priv *np = get_nvpriv(dev);
  984. napi_enable(&np->napi);
  985. }
  986. static void nv_napi_disable(struct net_device *dev)
  987. {
  988. struct fe_priv *np = get_nvpriv(dev);
  989. napi_disable(&np->napi);
  990. }
  991. #define MII_READ (-1)
  992. /* mii_rw: read/write a register on the PHY.
  993. *
  994. * Caller must guarantee serialization
  995. */
  996. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  997. {
  998. u8 __iomem *base = get_hwbase(dev);
  999. u32 reg;
  1000. int retval;
  1001. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1002. reg = readl(base + NvRegMIIControl);
  1003. if (reg & NVREG_MIICTL_INUSE) {
  1004. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1005. udelay(NV_MIIBUSY_DELAY);
  1006. }
  1007. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1008. if (value != MII_READ) {
  1009. writel(value, base + NvRegMIIData);
  1010. reg |= NVREG_MIICTL_WRITE;
  1011. }
  1012. writel(reg, base + NvRegMIIControl);
  1013. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1014. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1015. retval = -1;
  1016. } else if (value != MII_READ) {
  1017. /* it was a write operation - fewer failures are detectable */
  1018. retval = 0;
  1019. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1020. retval = -1;
  1021. } else {
  1022. retval = readl(base + NvRegMIIData);
  1023. }
  1024. return retval;
  1025. }
  1026. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1027. {
  1028. struct fe_priv *np = netdev_priv(dev);
  1029. u32 miicontrol;
  1030. unsigned int tries = 0;
  1031. miicontrol = BMCR_RESET | bmcr_setup;
  1032. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1033. return -1;
  1034. /* wait for 500ms */
  1035. msleep(500);
  1036. /* must wait till reset is deasserted */
  1037. while (miicontrol & BMCR_RESET) {
  1038. usleep_range(10000, 20000);
  1039. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1040. /* FIXME: 100 tries seem excessive */
  1041. if (tries++ > 100)
  1042. return -1;
  1043. }
  1044. return 0;
  1045. }
  1046. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1047. {
  1048. static const struct {
  1049. int reg;
  1050. int init;
  1051. } ri[] = {
  1052. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1053. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1054. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1055. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1056. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1057. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1058. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1059. };
  1060. int i;
  1061. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1062. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1063. return PHY_ERROR;
  1064. }
  1065. return 0;
  1066. }
  1067. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1068. {
  1069. u32 reg;
  1070. u8 __iomem *base = get_hwbase(dev);
  1071. u32 powerstate = readl(base + NvRegPowerState2);
  1072. /* need to perform hw phy reset */
  1073. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1074. writel(powerstate, base + NvRegPowerState2);
  1075. msleep(25);
  1076. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1077. writel(powerstate, base + NvRegPowerState2);
  1078. msleep(25);
  1079. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1080. reg |= PHY_REALTEK_INIT9;
  1081. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1082. return PHY_ERROR;
  1083. if (mii_rw(dev, np->phyaddr,
  1084. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1085. return PHY_ERROR;
  1086. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1087. if (!(reg & PHY_REALTEK_INIT11)) {
  1088. reg |= PHY_REALTEK_INIT11;
  1089. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1090. return PHY_ERROR;
  1091. }
  1092. if (mii_rw(dev, np->phyaddr,
  1093. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1094. return PHY_ERROR;
  1095. return 0;
  1096. }
  1097. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1098. {
  1099. u32 phy_reserved;
  1100. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1101. phy_reserved = mii_rw(dev, np->phyaddr,
  1102. PHY_REALTEK_INIT_REG6, MII_READ);
  1103. phy_reserved |= PHY_REALTEK_INIT7;
  1104. if (mii_rw(dev, np->phyaddr,
  1105. PHY_REALTEK_INIT_REG6, phy_reserved))
  1106. return PHY_ERROR;
  1107. }
  1108. return 0;
  1109. }
  1110. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1111. {
  1112. u32 phy_reserved;
  1113. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1114. if (mii_rw(dev, np->phyaddr,
  1115. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1116. return PHY_ERROR;
  1117. phy_reserved = mii_rw(dev, np->phyaddr,
  1118. PHY_REALTEK_INIT_REG2, MII_READ);
  1119. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1120. phy_reserved |= PHY_REALTEK_INIT3;
  1121. if (mii_rw(dev, np->phyaddr,
  1122. PHY_REALTEK_INIT_REG2, phy_reserved))
  1123. return PHY_ERROR;
  1124. if (mii_rw(dev, np->phyaddr,
  1125. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1126. return PHY_ERROR;
  1127. }
  1128. return 0;
  1129. }
  1130. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1131. u32 phyinterface)
  1132. {
  1133. u32 phy_reserved;
  1134. if (phyinterface & PHY_RGMII) {
  1135. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1136. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1137. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1138. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1139. return PHY_ERROR;
  1140. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1141. phy_reserved |= PHY_CICADA_INIT5;
  1142. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1143. return PHY_ERROR;
  1144. }
  1145. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1146. phy_reserved |= PHY_CICADA_INIT6;
  1147. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1148. return PHY_ERROR;
  1149. return 0;
  1150. }
  1151. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1152. {
  1153. u32 phy_reserved;
  1154. if (mii_rw(dev, np->phyaddr,
  1155. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1156. return PHY_ERROR;
  1157. if (mii_rw(dev, np->phyaddr,
  1158. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1159. return PHY_ERROR;
  1160. phy_reserved = mii_rw(dev, np->phyaddr,
  1161. PHY_VITESSE_INIT_REG4, MII_READ);
  1162. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1163. return PHY_ERROR;
  1164. phy_reserved = mii_rw(dev, np->phyaddr,
  1165. PHY_VITESSE_INIT_REG3, MII_READ);
  1166. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1167. phy_reserved |= PHY_VITESSE_INIT3;
  1168. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1169. return PHY_ERROR;
  1170. if (mii_rw(dev, np->phyaddr,
  1171. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1172. return PHY_ERROR;
  1173. if (mii_rw(dev, np->phyaddr,
  1174. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1175. return PHY_ERROR;
  1176. phy_reserved = mii_rw(dev, np->phyaddr,
  1177. PHY_VITESSE_INIT_REG4, MII_READ);
  1178. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1179. phy_reserved |= PHY_VITESSE_INIT3;
  1180. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1181. return PHY_ERROR;
  1182. phy_reserved = mii_rw(dev, np->phyaddr,
  1183. PHY_VITESSE_INIT_REG3, MII_READ);
  1184. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1185. return PHY_ERROR;
  1186. if (mii_rw(dev, np->phyaddr,
  1187. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1188. return PHY_ERROR;
  1189. if (mii_rw(dev, np->phyaddr,
  1190. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1191. return PHY_ERROR;
  1192. phy_reserved = mii_rw(dev, np->phyaddr,
  1193. PHY_VITESSE_INIT_REG4, MII_READ);
  1194. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1195. return PHY_ERROR;
  1196. phy_reserved = mii_rw(dev, np->phyaddr,
  1197. PHY_VITESSE_INIT_REG3, MII_READ);
  1198. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1199. phy_reserved |= PHY_VITESSE_INIT8;
  1200. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1201. return PHY_ERROR;
  1202. if (mii_rw(dev, np->phyaddr,
  1203. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1204. return PHY_ERROR;
  1205. if (mii_rw(dev, np->phyaddr,
  1206. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1207. return PHY_ERROR;
  1208. return 0;
  1209. }
  1210. static int phy_init(struct net_device *dev)
  1211. {
  1212. struct fe_priv *np = get_nvpriv(dev);
  1213. u8 __iomem *base = get_hwbase(dev);
  1214. u32 phyinterface;
  1215. u32 mii_status, mii_control, mii_control_1000, reg;
  1216. /* phy errata for E3016 phy */
  1217. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1218. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1219. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1220. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1221. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1222. pci_name(np->pci_dev));
  1223. return PHY_ERROR;
  1224. }
  1225. }
  1226. if (np->phy_oui == PHY_OUI_REALTEK) {
  1227. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1228. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1229. if (init_realtek_8211b(dev, np)) {
  1230. netdev_info(dev, "%s: phy init failed\n",
  1231. pci_name(np->pci_dev));
  1232. return PHY_ERROR;
  1233. }
  1234. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1235. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1236. if (init_realtek_8211c(dev, np)) {
  1237. netdev_info(dev, "%s: phy init failed\n",
  1238. pci_name(np->pci_dev));
  1239. return PHY_ERROR;
  1240. }
  1241. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1242. if (init_realtek_8201(dev, np)) {
  1243. netdev_info(dev, "%s: phy init failed\n",
  1244. pci_name(np->pci_dev));
  1245. return PHY_ERROR;
  1246. }
  1247. }
  1248. }
  1249. /* set advertise register */
  1250. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1251. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1252. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1253. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1254. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1255. netdev_info(dev, "%s: phy write to advertise failed\n",
  1256. pci_name(np->pci_dev));
  1257. return PHY_ERROR;
  1258. }
  1259. /* get phy interface type */
  1260. phyinterface = readl(base + NvRegPhyInterface);
  1261. /* see if gigabit phy */
  1262. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1263. if (mii_status & PHY_GIGABIT) {
  1264. np->gigabit = PHY_GIGABIT;
  1265. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1266. MII_CTRL1000, MII_READ);
  1267. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1268. if (phyinterface & PHY_RGMII)
  1269. mii_control_1000 |= ADVERTISE_1000FULL;
  1270. else
  1271. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1272. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1273. netdev_info(dev, "%s: phy init failed\n",
  1274. pci_name(np->pci_dev));
  1275. return PHY_ERROR;
  1276. }
  1277. } else
  1278. np->gigabit = 0;
  1279. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1280. mii_control |= BMCR_ANENABLE;
  1281. if (np->phy_oui == PHY_OUI_REALTEK &&
  1282. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1283. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1284. /* start autoneg since we already performed hw reset above */
  1285. mii_control |= BMCR_ANRESTART;
  1286. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1287. netdev_info(dev, "%s: phy init failed\n",
  1288. pci_name(np->pci_dev));
  1289. return PHY_ERROR;
  1290. }
  1291. } else {
  1292. /* reset the phy
  1293. * (certain phys need bmcr to be setup with reset)
  1294. */
  1295. if (phy_reset(dev, mii_control)) {
  1296. netdev_info(dev, "%s: phy reset failed\n",
  1297. pci_name(np->pci_dev));
  1298. return PHY_ERROR;
  1299. }
  1300. }
  1301. /* phy vendor specific configuration */
  1302. if ((np->phy_oui == PHY_OUI_CICADA)) {
  1303. if (init_cicada(dev, np, phyinterface)) {
  1304. netdev_info(dev, "%s: phy init failed\n",
  1305. pci_name(np->pci_dev));
  1306. return PHY_ERROR;
  1307. }
  1308. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1309. if (init_vitesse(dev, np)) {
  1310. netdev_info(dev, "%s: phy init failed\n",
  1311. pci_name(np->pci_dev));
  1312. return PHY_ERROR;
  1313. }
  1314. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1315. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1316. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1317. /* reset could have cleared these out, set them back */
  1318. if (init_realtek_8211b(dev, np)) {
  1319. netdev_info(dev, "%s: phy init failed\n",
  1320. pci_name(np->pci_dev));
  1321. return PHY_ERROR;
  1322. }
  1323. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1324. if (init_realtek_8201(dev, np) ||
  1325. init_realtek_8201_cross(dev, np)) {
  1326. netdev_info(dev, "%s: phy init failed\n",
  1327. pci_name(np->pci_dev));
  1328. return PHY_ERROR;
  1329. }
  1330. }
  1331. }
  1332. /* some phys clear out pause advertisement on reset, set it back */
  1333. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1334. /* restart auto negotiation, power down phy */
  1335. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1336. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1337. if (phy_power_down)
  1338. mii_control |= BMCR_PDOWN;
  1339. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1340. return PHY_ERROR;
  1341. return 0;
  1342. }
  1343. static void nv_start_rx(struct net_device *dev)
  1344. {
  1345. struct fe_priv *np = netdev_priv(dev);
  1346. u8 __iomem *base = get_hwbase(dev);
  1347. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1348. /* Already running? Stop it. */
  1349. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1350. rx_ctrl &= ~NVREG_RCVCTL_START;
  1351. writel(rx_ctrl, base + NvRegReceiverControl);
  1352. pci_push(base);
  1353. }
  1354. writel(np->linkspeed, base + NvRegLinkSpeed);
  1355. pci_push(base);
  1356. rx_ctrl |= NVREG_RCVCTL_START;
  1357. if (np->mac_in_use)
  1358. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1359. writel(rx_ctrl, base + NvRegReceiverControl);
  1360. pci_push(base);
  1361. }
  1362. static void nv_stop_rx(struct net_device *dev)
  1363. {
  1364. struct fe_priv *np = netdev_priv(dev);
  1365. u8 __iomem *base = get_hwbase(dev);
  1366. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1367. if (!np->mac_in_use)
  1368. rx_ctrl &= ~NVREG_RCVCTL_START;
  1369. else
  1370. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1371. writel(rx_ctrl, base + NvRegReceiverControl);
  1372. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1373. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1374. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1375. __func__);
  1376. udelay(NV_RXSTOP_DELAY2);
  1377. if (!np->mac_in_use)
  1378. writel(0, base + NvRegLinkSpeed);
  1379. }
  1380. static void nv_start_tx(struct net_device *dev)
  1381. {
  1382. struct fe_priv *np = netdev_priv(dev);
  1383. u8 __iomem *base = get_hwbase(dev);
  1384. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1385. tx_ctrl |= NVREG_XMITCTL_START;
  1386. if (np->mac_in_use)
  1387. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1388. writel(tx_ctrl, base + NvRegTransmitterControl);
  1389. pci_push(base);
  1390. }
  1391. static void nv_stop_tx(struct net_device *dev)
  1392. {
  1393. struct fe_priv *np = netdev_priv(dev);
  1394. u8 __iomem *base = get_hwbase(dev);
  1395. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1396. if (!np->mac_in_use)
  1397. tx_ctrl &= ~NVREG_XMITCTL_START;
  1398. else
  1399. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1400. writel(tx_ctrl, base + NvRegTransmitterControl);
  1401. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1402. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1403. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1404. __func__);
  1405. udelay(NV_TXSTOP_DELAY2);
  1406. if (!np->mac_in_use)
  1407. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1408. base + NvRegTransmitPoll);
  1409. }
  1410. static void nv_start_rxtx(struct net_device *dev)
  1411. {
  1412. nv_start_rx(dev);
  1413. nv_start_tx(dev);
  1414. }
  1415. static void nv_stop_rxtx(struct net_device *dev)
  1416. {
  1417. nv_stop_rx(dev);
  1418. nv_stop_tx(dev);
  1419. }
  1420. static void nv_txrx_reset(struct net_device *dev)
  1421. {
  1422. struct fe_priv *np = netdev_priv(dev);
  1423. u8 __iomem *base = get_hwbase(dev);
  1424. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1425. pci_push(base);
  1426. udelay(NV_TXRX_RESET_DELAY);
  1427. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1428. pci_push(base);
  1429. }
  1430. static void nv_mac_reset(struct net_device *dev)
  1431. {
  1432. struct fe_priv *np = netdev_priv(dev);
  1433. u8 __iomem *base = get_hwbase(dev);
  1434. u32 temp1, temp2, temp3;
  1435. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1436. pci_push(base);
  1437. /* save registers since they will be cleared on reset */
  1438. temp1 = readl(base + NvRegMacAddrA);
  1439. temp2 = readl(base + NvRegMacAddrB);
  1440. temp3 = readl(base + NvRegTransmitPoll);
  1441. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1442. pci_push(base);
  1443. udelay(NV_MAC_RESET_DELAY);
  1444. writel(0, base + NvRegMacReset);
  1445. pci_push(base);
  1446. udelay(NV_MAC_RESET_DELAY);
  1447. /* restore saved registers */
  1448. writel(temp1, base + NvRegMacAddrA);
  1449. writel(temp2, base + NvRegMacAddrB);
  1450. writel(temp3, base + NvRegTransmitPoll);
  1451. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1452. pci_push(base);
  1453. }
  1454. static void nv_get_hw_stats(struct net_device *dev)
  1455. {
  1456. struct fe_priv *np = netdev_priv(dev);
  1457. u8 __iomem *base = get_hwbase(dev);
  1458. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1459. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1460. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1461. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1462. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1463. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1464. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1465. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1466. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1467. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1468. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1469. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1470. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1471. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1472. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1473. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1474. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1475. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1476. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1477. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1478. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1479. np->estats.rx_packets =
  1480. np->estats.rx_unicast +
  1481. np->estats.rx_multicast +
  1482. np->estats.rx_broadcast;
  1483. np->estats.rx_errors_total =
  1484. np->estats.rx_crc_errors +
  1485. np->estats.rx_over_errors +
  1486. np->estats.rx_frame_error +
  1487. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1488. np->estats.rx_late_collision +
  1489. np->estats.rx_runt +
  1490. np->estats.rx_frame_too_long;
  1491. np->estats.tx_errors_total =
  1492. np->estats.tx_late_collision +
  1493. np->estats.tx_fifo_errors +
  1494. np->estats.tx_carrier_errors +
  1495. np->estats.tx_excess_deferral +
  1496. np->estats.tx_retry_error;
  1497. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1498. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1499. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1500. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1501. np->estats.tx_pause += readl(base + NvRegTxPause);
  1502. np->estats.rx_pause += readl(base + NvRegRxPause);
  1503. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1504. }
  1505. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1506. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1507. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1508. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1509. }
  1510. }
  1511. /*
  1512. * nv_get_stats: dev->get_stats function
  1513. * Get latest stats value from the nic.
  1514. * Called with read_lock(&dev_base_lock) held for read -
  1515. * only synchronized against unregister_netdevice.
  1516. */
  1517. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  1518. {
  1519. struct fe_priv *np = netdev_priv(dev);
  1520. /* If the nic supports hw counters then retrieve latest values */
  1521. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
  1522. nv_get_hw_stats(dev);
  1523. /* copy to net_device stats */
  1524. dev->stats.tx_bytes = np->estats.tx_bytes;
  1525. dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
  1526. dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
  1527. dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
  1528. dev->stats.rx_over_errors = np->estats.rx_over_errors;
  1529. dev->stats.rx_errors = np->estats.rx_errors_total;
  1530. dev->stats.tx_errors = np->estats.tx_errors_total;
  1531. }
  1532. return &dev->stats;
  1533. }
  1534. /*
  1535. * nv_alloc_rx: fill rx ring entries.
  1536. * Return 1 if the allocations for the skbs failed and the
  1537. * rx engine is without Available descriptors
  1538. */
  1539. static int nv_alloc_rx(struct net_device *dev)
  1540. {
  1541. struct fe_priv *np = netdev_priv(dev);
  1542. struct ring_desc *less_rx;
  1543. less_rx = np->get_rx.orig;
  1544. if (less_rx-- == np->first_rx.orig)
  1545. less_rx = np->last_rx.orig;
  1546. while (np->put_rx.orig != less_rx) {
  1547. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1548. if (skb) {
  1549. np->put_rx_ctx->skb = skb;
  1550. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1551. skb->data,
  1552. skb_tailroom(skb),
  1553. PCI_DMA_FROMDEVICE);
  1554. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1555. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1556. wmb();
  1557. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1558. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1559. np->put_rx.orig = np->first_rx.orig;
  1560. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1561. np->put_rx_ctx = np->first_rx_ctx;
  1562. } else
  1563. return 1;
  1564. }
  1565. return 0;
  1566. }
  1567. static int nv_alloc_rx_optimized(struct net_device *dev)
  1568. {
  1569. struct fe_priv *np = netdev_priv(dev);
  1570. struct ring_desc_ex *less_rx;
  1571. less_rx = np->get_rx.ex;
  1572. if (less_rx-- == np->first_rx.ex)
  1573. less_rx = np->last_rx.ex;
  1574. while (np->put_rx.ex != less_rx) {
  1575. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1576. if (skb) {
  1577. np->put_rx_ctx->skb = skb;
  1578. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1579. skb->data,
  1580. skb_tailroom(skb),
  1581. PCI_DMA_FROMDEVICE);
  1582. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1583. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1584. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1585. wmb();
  1586. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1587. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1588. np->put_rx.ex = np->first_rx.ex;
  1589. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1590. np->put_rx_ctx = np->first_rx_ctx;
  1591. } else
  1592. return 1;
  1593. }
  1594. return 0;
  1595. }
  1596. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1597. static void nv_do_rx_refill(unsigned long data)
  1598. {
  1599. struct net_device *dev = (struct net_device *) data;
  1600. struct fe_priv *np = netdev_priv(dev);
  1601. /* Just reschedule NAPI rx processing */
  1602. napi_schedule(&np->napi);
  1603. }
  1604. static void nv_init_rx(struct net_device *dev)
  1605. {
  1606. struct fe_priv *np = netdev_priv(dev);
  1607. int i;
  1608. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1609. if (!nv_optimized(np))
  1610. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1611. else
  1612. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1613. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1614. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1615. for (i = 0; i < np->rx_ring_size; i++) {
  1616. if (!nv_optimized(np)) {
  1617. np->rx_ring.orig[i].flaglen = 0;
  1618. np->rx_ring.orig[i].buf = 0;
  1619. } else {
  1620. np->rx_ring.ex[i].flaglen = 0;
  1621. np->rx_ring.ex[i].txvlan = 0;
  1622. np->rx_ring.ex[i].bufhigh = 0;
  1623. np->rx_ring.ex[i].buflow = 0;
  1624. }
  1625. np->rx_skb[i].skb = NULL;
  1626. np->rx_skb[i].dma = 0;
  1627. }
  1628. }
  1629. static void nv_init_tx(struct net_device *dev)
  1630. {
  1631. struct fe_priv *np = netdev_priv(dev);
  1632. int i;
  1633. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1634. if (!nv_optimized(np))
  1635. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1636. else
  1637. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1638. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1639. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1640. np->tx_pkts_in_progress = 0;
  1641. np->tx_change_owner = NULL;
  1642. np->tx_end_flip = NULL;
  1643. np->tx_stop = 0;
  1644. for (i = 0; i < np->tx_ring_size; i++) {
  1645. if (!nv_optimized(np)) {
  1646. np->tx_ring.orig[i].flaglen = 0;
  1647. np->tx_ring.orig[i].buf = 0;
  1648. } else {
  1649. np->tx_ring.ex[i].flaglen = 0;
  1650. np->tx_ring.ex[i].txvlan = 0;
  1651. np->tx_ring.ex[i].bufhigh = 0;
  1652. np->tx_ring.ex[i].buflow = 0;
  1653. }
  1654. np->tx_skb[i].skb = NULL;
  1655. np->tx_skb[i].dma = 0;
  1656. np->tx_skb[i].dma_len = 0;
  1657. np->tx_skb[i].dma_single = 0;
  1658. np->tx_skb[i].first_tx_desc = NULL;
  1659. np->tx_skb[i].next_tx_ctx = NULL;
  1660. }
  1661. }
  1662. static int nv_init_ring(struct net_device *dev)
  1663. {
  1664. struct fe_priv *np = netdev_priv(dev);
  1665. nv_init_tx(dev);
  1666. nv_init_rx(dev);
  1667. if (!nv_optimized(np))
  1668. return nv_alloc_rx(dev);
  1669. else
  1670. return nv_alloc_rx_optimized(dev);
  1671. }
  1672. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1673. {
  1674. if (tx_skb->dma) {
  1675. if (tx_skb->dma_single)
  1676. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1677. tx_skb->dma_len,
  1678. PCI_DMA_TODEVICE);
  1679. else
  1680. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1681. tx_skb->dma_len,
  1682. PCI_DMA_TODEVICE);
  1683. tx_skb->dma = 0;
  1684. }
  1685. }
  1686. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1687. {
  1688. nv_unmap_txskb(np, tx_skb);
  1689. if (tx_skb->skb) {
  1690. dev_kfree_skb_any(tx_skb->skb);
  1691. tx_skb->skb = NULL;
  1692. return 1;
  1693. }
  1694. return 0;
  1695. }
  1696. static void nv_drain_tx(struct net_device *dev)
  1697. {
  1698. struct fe_priv *np = netdev_priv(dev);
  1699. unsigned int i;
  1700. for (i = 0; i < np->tx_ring_size; i++) {
  1701. if (!nv_optimized(np)) {
  1702. np->tx_ring.orig[i].flaglen = 0;
  1703. np->tx_ring.orig[i].buf = 0;
  1704. } else {
  1705. np->tx_ring.ex[i].flaglen = 0;
  1706. np->tx_ring.ex[i].txvlan = 0;
  1707. np->tx_ring.ex[i].bufhigh = 0;
  1708. np->tx_ring.ex[i].buflow = 0;
  1709. }
  1710. if (nv_release_txskb(np, &np->tx_skb[i]))
  1711. dev->stats.tx_dropped++;
  1712. np->tx_skb[i].dma = 0;
  1713. np->tx_skb[i].dma_len = 0;
  1714. np->tx_skb[i].dma_single = 0;
  1715. np->tx_skb[i].first_tx_desc = NULL;
  1716. np->tx_skb[i].next_tx_ctx = NULL;
  1717. }
  1718. np->tx_pkts_in_progress = 0;
  1719. np->tx_change_owner = NULL;
  1720. np->tx_end_flip = NULL;
  1721. }
  1722. static void nv_drain_rx(struct net_device *dev)
  1723. {
  1724. struct fe_priv *np = netdev_priv(dev);
  1725. int i;
  1726. for (i = 0; i < np->rx_ring_size; i++) {
  1727. if (!nv_optimized(np)) {
  1728. np->rx_ring.orig[i].flaglen = 0;
  1729. np->rx_ring.orig[i].buf = 0;
  1730. } else {
  1731. np->rx_ring.ex[i].flaglen = 0;
  1732. np->rx_ring.ex[i].txvlan = 0;
  1733. np->rx_ring.ex[i].bufhigh = 0;
  1734. np->rx_ring.ex[i].buflow = 0;
  1735. }
  1736. wmb();
  1737. if (np->rx_skb[i].skb) {
  1738. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1739. (skb_end_pointer(np->rx_skb[i].skb) -
  1740. np->rx_skb[i].skb->data),
  1741. PCI_DMA_FROMDEVICE);
  1742. dev_kfree_skb(np->rx_skb[i].skb);
  1743. np->rx_skb[i].skb = NULL;
  1744. }
  1745. }
  1746. }
  1747. static void nv_drain_rxtx(struct net_device *dev)
  1748. {
  1749. nv_drain_tx(dev);
  1750. nv_drain_rx(dev);
  1751. }
  1752. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1753. {
  1754. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1755. }
  1756. static void nv_legacybackoff_reseed(struct net_device *dev)
  1757. {
  1758. u8 __iomem *base = get_hwbase(dev);
  1759. u32 reg;
  1760. u32 low;
  1761. int tx_status = 0;
  1762. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1763. get_random_bytes(&low, sizeof(low));
  1764. reg |= low & NVREG_SLOTTIME_MASK;
  1765. /* Need to stop tx before change takes effect.
  1766. * Caller has already gained np->lock.
  1767. */
  1768. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1769. if (tx_status)
  1770. nv_stop_tx(dev);
  1771. nv_stop_rx(dev);
  1772. writel(reg, base + NvRegSlotTime);
  1773. if (tx_status)
  1774. nv_start_tx(dev);
  1775. nv_start_rx(dev);
  1776. }
  1777. /* Gear Backoff Seeds */
  1778. #define BACKOFF_SEEDSET_ROWS 8
  1779. #define BACKOFF_SEEDSET_LFSRS 15
  1780. /* Known Good seed sets */
  1781. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1782. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1783. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1784. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1785. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1786. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1787. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1788. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1789. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1790. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1791. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1792. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1793. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1794. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1795. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1796. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1797. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1798. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1799. static void nv_gear_backoff_reseed(struct net_device *dev)
  1800. {
  1801. u8 __iomem *base = get_hwbase(dev);
  1802. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1803. u32 temp, seedset, combinedSeed;
  1804. int i;
  1805. /* Setup seed for free running LFSR */
  1806. /* We are going to read the time stamp counter 3 times
  1807. and swizzle bits around to increase randomness */
  1808. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1809. miniseed1 &= 0x0fff;
  1810. if (miniseed1 == 0)
  1811. miniseed1 = 0xabc;
  1812. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1813. miniseed2 &= 0x0fff;
  1814. if (miniseed2 == 0)
  1815. miniseed2 = 0xabc;
  1816. miniseed2_reversed =
  1817. ((miniseed2 & 0xF00) >> 8) |
  1818. (miniseed2 & 0x0F0) |
  1819. ((miniseed2 & 0x00F) << 8);
  1820. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1821. miniseed3 &= 0x0fff;
  1822. if (miniseed3 == 0)
  1823. miniseed3 = 0xabc;
  1824. miniseed3_reversed =
  1825. ((miniseed3 & 0xF00) >> 8) |
  1826. (miniseed3 & 0x0F0) |
  1827. ((miniseed3 & 0x00F) << 8);
  1828. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1829. (miniseed2 ^ miniseed3_reversed);
  1830. /* Seeds can not be zero */
  1831. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1832. combinedSeed |= 0x08;
  1833. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1834. combinedSeed |= 0x8000;
  1835. /* No need to disable tx here */
  1836. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1837. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1838. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1839. writel(temp, base + NvRegBackOffControl);
  1840. /* Setup seeds for all gear LFSRs. */
  1841. get_random_bytes(&seedset, sizeof(seedset));
  1842. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1843. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1844. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1845. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1846. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1847. writel(temp, base + NvRegBackOffControl);
  1848. }
  1849. }
  1850. /*
  1851. * nv_start_xmit: dev->hard_start_xmit function
  1852. * Called with netif_tx_lock held.
  1853. */
  1854. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1855. {
  1856. struct fe_priv *np = netdev_priv(dev);
  1857. u32 tx_flags = 0;
  1858. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1859. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1860. unsigned int i;
  1861. u32 offset = 0;
  1862. u32 bcnt;
  1863. u32 size = skb_headlen(skb);
  1864. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1865. u32 empty_slots;
  1866. struct ring_desc *put_tx;
  1867. struct ring_desc *start_tx;
  1868. struct ring_desc *prev_tx;
  1869. struct nv_skb_map *prev_tx_ctx;
  1870. unsigned long flags;
  1871. /* add fragments to entries count */
  1872. for (i = 0; i < fragments; i++) {
  1873. u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1874. entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
  1875. ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1876. }
  1877. spin_lock_irqsave(&np->lock, flags);
  1878. empty_slots = nv_get_empty_tx_slots(np);
  1879. if (unlikely(empty_slots <= entries)) {
  1880. netif_stop_queue(dev);
  1881. np->tx_stop = 1;
  1882. spin_unlock_irqrestore(&np->lock, flags);
  1883. return NETDEV_TX_BUSY;
  1884. }
  1885. spin_unlock_irqrestore(&np->lock, flags);
  1886. start_tx = put_tx = np->put_tx.orig;
  1887. /* setup the header buffer */
  1888. do {
  1889. prev_tx = put_tx;
  1890. prev_tx_ctx = np->put_tx_ctx;
  1891. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1892. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1893. PCI_DMA_TODEVICE);
  1894. np->put_tx_ctx->dma_len = bcnt;
  1895. np->put_tx_ctx->dma_single = 1;
  1896. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1897. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1898. tx_flags = np->tx_flags;
  1899. offset += bcnt;
  1900. size -= bcnt;
  1901. if (unlikely(put_tx++ == np->last_tx.orig))
  1902. put_tx = np->first_tx.orig;
  1903. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1904. np->put_tx_ctx = np->first_tx_ctx;
  1905. } while (size);
  1906. /* setup the fragments */
  1907. for (i = 0; i < fragments; i++) {
  1908. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1909. u32 size = skb_frag_size(frag);
  1910. offset = 0;
  1911. do {
  1912. prev_tx = put_tx;
  1913. prev_tx_ctx = np->put_tx_ctx;
  1914. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1915. np->put_tx_ctx->dma = skb_frag_dma_map(
  1916. &np->pci_dev->dev,
  1917. frag, offset,
  1918. bcnt,
  1919. DMA_TO_DEVICE);
  1920. np->put_tx_ctx->dma_len = bcnt;
  1921. np->put_tx_ctx->dma_single = 0;
  1922. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1923. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1924. offset += bcnt;
  1925. size -= bcnt;
  1926. if (unlikely(put_tx++ == np->last_tx.orig))
  1927. put_tx = np->first_tx.orig;
  1928. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1929. np->put_tx_ctx = np->first_tx_ctx;
  1930. } while (size);
  1931. }
  1932. /* set last fragment flag */
  1933. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  1934. /* save skb in this slot's context area */
  1935. prev_tx_ctx->skb = skb;
  1936. if (skb_is_gso(skb))
  1937. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  1938. else
  1939. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  1940. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  1941. spin_lock_irqsave(&np->lock, flags);
  1942. /* set tx flags */
  1943. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  1944. np->put_tx.orig = put_tx;
  1945. spin_unlock_irqrestore(&np->lock, flags);
  1946. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1947. return NETDEV_TX_OK;
  1948. }
  1949. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  1950. struct net_device *dev)
  1951. {
  1952. struct fe_priv *np = netdev_priv(dev);
  1953. u32 tx_flags = 0;
  1954. u32 tx_flags_extra;
  1955. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1956. unsigned int i;
  1957. u32 offset = 0;
  1958. u32 bcnt;
  1959. u32 size = skb_headlen(skb);
  1960. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1961. u32 empty_slots;
  1962. struct ring_desc_ex *put_tx;
  1963. struct ring_desc_ex *start_tx;
  1964. struct ring_desc_ex *prev_tx;
  1965. struct nv_skb_map *prev_tx_ctx;
  1966. struct nv_skb_map *start_tx_ctx;
  1967. unsigned long flags;
  1968. /* add fragments to entries count */
  1969. for (i = 0; i < fragments; i++) {
  1970. u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1971. entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
  1972. ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1973. }
  1974. spin_lock_irqsave(&np->lock, flags);
  1975. empty_slots = nv_get_empty_tx_slots(np);
  1976. if (unlikely(empty_slots <= entries)) {
  1977. netif_stop_queue(dev);
  1978. np->tx_stop = 1;
  1979. spin_unlock_irqrestore(&np->lock, flags);
  1980. return NETDEV_TX_BUSY;
  1981. }
  1982. spin_unlock_irqrestore(&np->lock, flags);
  1983. start_tx = put_tx = np->put_tx.ex;
  1984. start_tx_ctx = np->put_tx_ctx;
  1985. /* setup the header buffer */
  1986. do {
  1987. prev_tx = put_tx;
  1988. prev_tx_ctx = np->put_tx_ctx;
  1989. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1990. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1991. PCI_DMA_TODEVICE);
  1992. np->put_tx_ctx->dma_len = bcnt;
  1993. np->put_tx_ctx->dma_single = 1;
  1994. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  1995. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  1996. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1997. tx_flags = NV_TX2_VALID;
  1998. offset += bcnt;
  1999. size -= bcnt;
  2000. if (unlikely(put_tx++ == np->last_tx.ex))
  2001. put_tx = np->first_tx.ex;
  2002. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2003. np->put_tx_ctx = np->first_tx_ctx;
  2004. } while (size);
  2005. /* setup the fragments */
  2006. for (i = 0; i < fragments; i++) {
  2007. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2008. u32 size = skb_frag_size(frag);
  2009. offset = 0;
  2010. do {
  2011. prev_tx = put_tx;
  2012. prev_tx_ctx = np->put_tx_ctx;
  2013. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2014. np->put_tx_ctx->dma = skb_frag_dma_map(
  2015. &np->pci_dev->dev,
  2016. frag, offset,
  2017. bcnt,
  2018. DMA_TO_DEVICE);
  2019. np->put_tx_ctx->dma_len = bcnt;
  2020. np->put_tx_ctx->dma_single = 0;
  2021. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2022. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2023. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2024. offset += bcnt;
  2025. size -= bcnt;
  2026. if (unlikely(put_tx++ == np->last_tx.ex))
  2027. put_tx = np->first_tx.ex;
  2028. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2029. np->put_tx_ctx = np->first_tx_ctx;
  2030. } while (size);
  2031. }
  2032. /* set last fragment flag */
  2033. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2034. /* save skb in this slot's context area */
  2035. prev_tx_ctx->skb = skb;
  2036. if (skb_is_gso(skb))
  2037. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2038. else
  2039. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2040. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2041. /* vlan tag */
  2042. if (vlan_tx_tag_present(skb))
  2043. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2044. vlan_tx_tag_get(skb));
  2045. else
  2046. start_tx->txvlan = 0;
  2047. spin_lock_irqsave(&np->lock, flags);
  2048. if (np->tx_limit) {
  2049. /* Limit the number of outstanding tx. Setup all fragments, but
  2050. * do not set the VALID bit on the first descriptor. Save a pointer
  2051. * to that descriptor and also for next skb_map element.
  2052. */
  2053. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2054. if (!np->tx_change_owner)
  2055. np->tx_change_owner = start_tx_ctx;
  2056. /* remove VALID bit */
  2057. tx_flags &= ~NV_TX2_VALID;
  2058. start_tx_ctx->first_tx_desc = start_tx;
  2059. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2060. np->tx_end_flip = np->put_tx_ctx;
  2061. } else {
  2062. np->tx_pkts_in_progress++;
  2063. }
  2064. }
  2065. /* set tx flags */
  2066. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2067. np->put_tx.ex = put_tx;
  2068. spin_unlock_irqrestore(&np->lock, flags);
  2069. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2070. return NETDEV_TX_OK;
  2071. }
  2072. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2073. {
  2074. struct fe_priv *np = netdev_priv(dev);
  2075. np->tx_pkts_in_progress--;
  2076. if (np->tx_change_owner) {
  2077. np->tx_change_owner->first_tx_desc->flaglen |=
  2078. cpu_to_le32(NV_TX2_VALID);
  2079. np->tx_pkts_in_progress++;
  2080. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2081. if (np->tx_change_owner == np->tx_end_flip)
  2082. np->tx_change_owner = NULL;
  2083. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2084. }
  2085. }
  2086. /*
  2087. * nv_tx_done: check for completed packets, release the skbs.
  2088. *
  2089. * Caller must own np->lock.
  2090. */
  2091. static int nv_tx_done(struct net_device *dev, int limit)
  2092. {
  2093. struct fe_priv *np = netdev_priv(dev);
  2094. u32 flags;
  2095. int tx_work = 0;
  2096. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2097. while ((np->get_tx.orig != np->put_tx.orig) &&
  2098. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2099. (tx_work < limit)) {
  2100. nv_unmap_txskb(np, np->get_tx_ctx);
  2101. if (np->desc_ver == DESC_VER_1) {
  2102. if (flags & NV_TX_LASTPACKET) {
  2103. if (flags & NV_TX_ERROR) {
  2104. if (flags & NV_TX_UNDERFLOW)
  2105. dev->stats.tx_fifo_errors++;
  2106. if (flags & NV_TX_CARRIERLOST)
  2107. dev->stats.tx_carrier_errors++;
  2108. if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
  2109. nv_legacybackoff_reseed(dev);
  2110. dev->stats.tx_errors++;
  2111. } else {
  2112. dev->stats.tx_packets++;
  2113. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  2114. }
  2115. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2116. np->get_tx_ctx->skb = NULL;
  2117. tx_work++;
  2118. }
  2119. } else {
  2120. if (flags & NV_TX2_LASTPACKET) {
  2121. if (flags & NV_TX2_ERROR) {
  2122. if (flags & NV_TX2_UNDERFLOW)
  2123. dev->stats.tx_fifo_errors++;
  2124. if (flags & NV_TX2_CARRIERLOST)
  2125. dev->stats.tx_carrier_errors++;
  2126. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2127. nv_legacybackoff_reseed(dev);
  2128. dev->stats.tx_errors++;
  2129. } else {
  2130. dev->stats.tx_packets++;
  2131. dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
  2132. }
  2133. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2134. np->get_tx_ctx->skb = NULL;
  2135. tx_work++;
  2136. }
  2137. }
  2138. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2139. np->get_tx.orig = np->first_tx.orig;
  2140. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2141. np->get_tx_ctx = np->first_tx_ctx;
  2142. }
  2143. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2144. np->tx_stop = 0;
  2145. netif_wake_queue(dev);
  2146. }
  2147. return tx_work;
  2148. }
  2149. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2150. {
  2151. struct fe_priv *np = netdev_priv(dev);
  2152. u32 flags;
  2153. int tx_work = 0;
  2154. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2155. while ((np->get_tx.ex != np->put_tx.ex) &&
  2156. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2157. (tx_work < limit)) {
  2158. nv_unmap_txskb(np, np->get_tx_ctx);
  2159. if (flags & NV_TX2_LASTPACKET) {
  2160. if (!(flags & NV_TX2_ERROR))
  2161. dev->stats.tx_packets++;
  2162. else {
  2163. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2164. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2165. nv_gear_backoff_reseed(dev);
  2166. else
  2167. nv_legacybackoff_reseed(dev);
  2168. }
  2169. }
  2170. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2171. np->get_tx_ctx->skb = NULL;
  2172. tx_work++;
  2173. if (np->tx_limit)
  2174. nv_tx_flip_ownership(dev);
  2175. }
  2176. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2177. np->get_tx.ex = np->first_tx.ex;
  2178. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2179. np->get_tx_ctx = np->first_tx_ctx;
  2180. }
  2181. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2182. np->tx_stop = 0;
  2183. netif_wake_queue(dev);
  2184. }
  2185. return tx_work;
  2186. }
  2187. /*
  2188. * nv_tx_timeout: dev->tx_timeout function
  2189. * Called with netif_tx_lock held.
  2190. */
  2191. static void nv_tx_timeout(struct net_device *dev)
  2192. {
  2193. struct fe_priv *np = netdev_priv(dev);
  2194. u8 __iomem *base = get_hwbase(dev);
  2195. u32 status;
  2196. union ring_type put_tx;
  2197. int saved_tx_limit;
  2198. int i;
  2199. if (np->msi_flags & NV_MSI_X_ENABLED)
  2200. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2201. else
  2202. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2203. netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
  2204. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2205. netdev_info(dev, "Dumping tx registers\n");
  2206. for (i = 0; i <= np->register_size; i += 32) {
  2207. netdev_info(dev,
  2208. "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  2209. i,
  2210. readl(base + i + 0), readl(base + i + 4),
  2211. readl(base + i + 8), readl(base + i + 12),
  2212. readl(base + i + 16), readl(base + i + 20),
  2213. readl(base + i + 24), readl(base + i + 28));
  2214. }
  2215. netdev_info(dev, "Dumping tx ring\n");
  2216. for (i = 0; i < np->tx_ring_size; i += 4) {
  2217. if (!nv_optimized(np)) {
  2218. netdev_info(dev,
  2219. "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  2220. i,
  2221. le32_to_cpu(np->tx_ring.orig[i].buf),
  2222. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2223. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2224. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2225. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2226. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2227. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2228. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2229. } else {
  2230. netdev_info(dev,
  2231. "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  2232. i,
  2233. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2234. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2235. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2236. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2237. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2238. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2239. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2240. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2241. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2242. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2243. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2244. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2245. }
  2246. }
  2247. spin_lock_irq(&np->lock);
  2248. /* 1) stop tx engine */
  2249. nv_stop_tx(dev);
  2250. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2251. saved_tx_limit = np->tx_limit;
  2252. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2253. np->tx_stop = 0; /* prevent waking tx queue */
  2254. if (!nv_optimized(np))
  2255. nv_tx_done(dev, np->tx_ring_size);
  2256. else
  2257. nv_tx_done_optimized(dev, np->tx_ring_size);
  2258. /* save current HW position */
  2259. if (np->tx_change_owner)
  2260. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2261. else
  2262. put_tx = np->put_tx;
  2263. /* 3) clear all tx state */
  2264. nv_drain_tx(dev);
  2265. nv_init_tx(dev);
  2266. /* 4) restore state to current HW position */
  2267. np->get_tx = np->put_tx = put_tx;
  2268. np->tx_limit = saved_tx_limit;
  2269. /* 5) restart tx engine */
  2270. nv_start_tx(dev);
  2271. netif_wake_queue(dev);
  2272. spin_unlock_irq(&np->lock);
  2273. }
  2274. /*
  2275. * Called when the nic notices a mismatch between the actual data len on the
  2276. * wire and the len indicated in the 802 header
  2277. */
  2278. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2279. {
  2280. int hdrlen; /* length of the 802 header */
  2281. int protolen; /* length as stored in the proto field */
  2282. /* 1) calculate len according to header */
  2283. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2284. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2285. hdrlen = VLAN_HLEN;
  2286. } else {
  2287. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2288. hdrlen = ETH_HLEN;
  2289. }
  2290. if (protolen > ETH_DATA_LEN)
  2291. return datalen; /* Value in proto field not a len, no checks possible */
  2292. protolen += hdrlen;
  2293. /* consistency checks: */
  2294. if (datalen > ETH_ZLEN) {
  2295. if (datalen >= protolen) {
  2296. /* more data on wire than in 802 header, trim of
  2297. * additional data.
  2298. */
  2299. return protolen;
  2300. } else {
  2301. /* less data on wire than mentioned in header.
  2302. * Discard the packet.
  2303. */
  2304. return -1;
  2305. }
  2306. } else {
  2307. /* short packet. Accept only if 802 values are also short */
  2308. if (protolen > ETH_ZLEN) {
  2309. return -1;
  2310. }
  2311. return datalen;
  2312. }
  2313. }
  2314. static int nv_rx_process(struct net_device *dev, int limit)
  2315. {
  2316. struct fe_priv *np = netdev_priv(dev);
  2317. u32 flags;
  2318. int rx_work = 0;
  2319. struct sk_buff *skb;
  2320. int len;
  2321. while ((np->get_rx.orig != np->put_rx.orig) &&
  2322. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2323. (rx_work < limit)) {
  2324. /*
  2325. * the packet is for us - immediately tear down the pci mapping.
  2326. * TODO: check if a prefetch of the first cacheline improves
  2327. * the performance.
  2328. */
  2329. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2330. np->get_rx_ctx->dma_len,
  2331. PCI_DMA_FROMDEVICE);
  2332. skb = np->get_rx_ctx->skb;
  2333. np->get_rx_ctx->skb = NULL;
  2334. /* look at what we actually got: */
  2335. if (np->desc_ver == DESC_VER_1) {
  2336. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2337. len = flags & LEN_MASK_V1;
  2338. if (unlikely(flags & NV_RX_ERROR)) {
  2339. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2340. len = nv_getlen(dev, skb->data, len);
  2341. if (len < 0) {
  2342. dev->stats.rx_errors++;
  2343. dev_kfree_skb(skb);
  2344. goto next_pkt;
  2345. }
  2346. }
  2347. /* framing errors are soft errors */
  2348. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2349. if (flags & NV_RX_SUBSTRACT1)
  2350. len--;
  2351. }
  2352. /* the rest are hard errors */
  2353. else {
  2354. if (flags & NV_RX_MISSEDFRAME)
  2355. dev->stats.rx_missed_errors++;
  2356. if (flags & NV_RX_CRCERR)
  2357. dev->stats.rx_crc_errors++;
  2358. if (flags & NV_RX_OVERFLOW)
  2359. dev->stats.rx_over_errors++;
  2360. dev->stats.rx_errors++;
  2361. dev_kfree_skb(skb);
  2362. goto next_pkt;
  2363. }
  2364. }
  2365. } else {
  2366. dev_kfree_skb(skb);
  2367. goto next_pkt;
  2368. }
  2369. } else {
  2370. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2371. len = flags & LEN_MASK_V2;
  2372. if (unlikely(flags & NV_RX2_ERROR)) {
  2373. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2374. len = nv_getlen(dev, skb->data, len);
  2375. if (len < 0) {
  2376. dev->stats.rx_errors++;
  2377. dev_kfree_skb(skb);
  2378. goto next_pkt;
  2379. }
  2380. }
  2381. /* framing errors are soft errors */
  2382. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2383. if (flags & NV_RX2_SUBSTRACT1)
  2384. len--;
  2385. }
  2386. /* the rest are hard errors */
  2387. else {
  2388. if (flags & NV_RX2_CRCERR)
  2389. dev->stats.rx_crc_errors++;
  2390. if (flags & NV_RX2_OVERFLOW)
  2391. dev->stats.rx_over_errors++;
  2392. dev->stats.rx_errors++;
  2393. dev_kfree_skb(skb);
  2394. goto next_pkt;
  2395. }
  2396. }
  2397. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2398. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2399. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2400. } else {
  2401. dev_kfree_skb(skb);
  2402. goto next_pkt;
  2403. }
  2404. }
  2405. /* got a valid packet - forward it to the network core */
  2406. skb_put(skb, len);
  2407. skb->protocol = eth_type_trans(skb, dev);
  2408. napi_gro_receive(&np->napi, skb);
  2409. dev->stats.rx_packets++;
  2410. dev->stats.rx_bytes += len;
  2411. next_pkt:
  2412. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2413. np->get_rx.orig = np->first_rx.orig;
  2414. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2415. np->get_rx_ctx = np->first_rx_ctx;
  2416. rx_work++;
  2417. }
  2418. return rx_work;
  2419. }
  2420. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2421. {
  2422. struct fe_priv *np = netdev_priv(dev);
  2423. u32 flags;
  2424. u32 vlanflags = 0;
  2425. int rx_work = 0;
  2426. struct sk_buff *skb;
  2427. int len;
  2428. while ((np->get_rx.ex != np->put_rx.ex) &&
  2429. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2430. (rx_work < limit)) {
  2431. /*
  2432. * the packet is for us - immediately tear down the pci mapping.
  2433. * TODO: check if a prefetch of the first cacheline improves
  2434. * the performance.
  2435. */
  2436. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2437. np->get_rx_ctx->dma_len,
  2438. PCI_DMA_FROMDEVICE);
  2439. skb = np->get_rx_ctx->skb;
  2440. np->get_rx_ctx->skb = NULL;
  2441. /* look at what we actually got: */
  2442. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2443. len = flags & LEN_MASK_V2;
  2444. if (unlikely(flags & NV_RX2_ERROR)) {
  2445. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2446. len = nv_getlen(dev, skb->data, len);
  2447. if (len < 0) {
  2448. dev_kfree_skb(skb);
  2449. goto next_pkt;
  2450. }
  2451. }
  2452. /* framing errors are soft errors */
  2453. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2454. if (flags & NV_RX2_SUBSTRACT1)
  2455. len--;
  2456. }
  2457. /* the rest are hard errors */
  2458. else {
  2459. dev_kfree_skb(skb);
  2460. goto next_pkt;
  2461. }
  2462. }
  2463. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2464. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2465. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2466. /* got a valid packet - forward it to the network core */
  2467. skb_put(skb, len);
  2468. skb->protocol = eth_type_trans(skb, dev);
  2469. prefetch(skb->data);
  2470. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2471. /*
  2472. * There's need to check for NETIF_F_HW_VLAN_RX here.
  2473. * Even if vlan rx accel is disabled,
  2474. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2475. */
  2476. if (dev->features & NETIF_F_HW_VLAN_RX &&
  2477. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2478. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2479. __vlan_hwaccel_put_tag(skb, vid);
  2480. }
  2481. napi_gro_receive(&np->napi, skb);
  2482. dev->stats.rx_packets++;
  2483. dev->stats.rx_bytes += len;
  2484. } else {
  2485. dev_kfree_skb(skb);
  2486. }
  2487. next_pkt:
  2488. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2489. np->get_rx.ex = np->first_rx.ex;
  2490. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2491. np->get_rx_ctx = np->first_rx_ctx;
  2492. rx_work++;
  2493. }
  2494. return rx_work;
  2495. }
  2496. static void set_bufsize(struct net_device *dev)
  2497. {
  2498. struct fe_priv *np = netdev_priv(dev);
  2499. if (dev->mtu <= ETH_DATA_LEN)
  2500. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2501. else
  2502. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2503. }
  2504. /*
  2505. * nv_change_mtu: dev->change_mtu function
  2506. * Called with dev_base_lock held for read.
  2507. */
  2508. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2509. {
  2510. struct fe_priv *np = netdev_priv(dev);
  2511. int old_mtu;
  2512. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2513. return -EINVAL;
  2514. old_mtu = dev->mtu;
  2515. dev->mtu = new_mtu;
  2516. /* return early if the buffer sizes will not change */
  2517. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2518. return 0;
  2519. if (old_mtu == new_mtu)
  2520. return 0;
  2521. /* synchronized against open : rtnl_lock() held by caller */
  2522. if (netif_running(dev)) {
  2523. u8 __iomem *base = get_hwbase(dev);
  2524. /*
  2525. * It seems that the nic preloads valid ring entries into an
  2526. * internal buffer. The procedure for flushing everything is
  2527. * guessed, there is probably a simpler approach.
  2528. * Changing the MTU is a rare event, it shouldn't matter.
  2529. */
  2530. nv_disable_irq(dev);
  2531. nv_napi_disable(dev);
  2532. netif_tx_lock_bh(dev);
  2533. netif_addr_lock(dev);
  2534. spin_lock(&np->lock);
  2535. /* stop engines */
  2536. nv_stop_rxtx(dev);
  2537. nv_txrx_reset(dev);
  2538. /* drain rx queue */
  2539. nv_drain_rxtx(dev);
  2540. /* reinit driver view of the rx queue */
  2541. set_bufsize(dev);
  2542. if (nv_init_ring(dev)) {
  2543. if (!np->in_shutdown)
  2544. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2545. }
  2546. /* reinit nic view of the rx queue */
  2547. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2548. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2549. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2550. base + NvRegRingSizes);
  2551. pci_push(base);
  2552. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2553. pci_push(base);
  2554. /* restart rx engine */
  2555. nv_start_rxtx(dev);
  2556. spin_unlock(&np->lock);
  2557. netif_addr_unlock(dev);
  2558. netif_tx_unlock_bh(dev);
  2559. nv_napi_enable(dev);
  2560. nv_enable_irq(dev);
  2561. }
  2562. return 0;
  2563. }
  2564. static void nv_copy_mac_to_hw(struct net_device *dev)
  2565. {
  2566. u8 __iomem *base = get_hwbase(dev);
  2567. u32 mac[2];
  2568. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2569. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2570. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2571. writel(mac[0], base + NvRegMacAddrA);
  2572. writel(mac[1], base + NvRegMacAddrB);
  2573. }
  2574. /*
  2575. * nv_set_mac_address: dev->set_mac_address function
  2576. * Called with rtnl_lock() held.
  2577. */
  2578. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2579. {
  2580. struct fe_priv *np = netdev_priv(dev);
  2581. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2582. if (!is_valid_ether_addr(macaddr->sa_data))
  2583. return -EADDRNOTAVAIL;
  2584. /* synchronized against open : rtnl_lock() held by caller */
  2585. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2586. if (netif_running(dev)) {
  2587. netif_tx_lock_bh(dev);
  2588. netif_addr_lock(dev);
  2589. spin_lock_irq(&np->lock);
  2590. /* stop rx engine */
  2591. nv_stop_rx(dev);
  2592. /* set mac address */
  2593. nv_copy_mac_to_hw(dev);
  2594. /* restart rx engine */
  2595. nv_start_rx(dev);
  2596. spin_unlock_irq(&np->lock);
  2597. netif_addr_unlock(dev);
  2598. netif_tx_unlock_bh(dev);
  2599. } else {
  2600. nv_copy_mac_to_hw(dev);
  2601. }
  2602. return 0;
  2603. }
  2604. /*
  2605. * nv_set_multicast: dev->set_multicast function
  2606. * Called with netif_tx_lock held.
  2607. */
  2608. static void nv_set_multicast(struct net_device *dev)
  2609. {
  2610. struct fe_priv *np = netdev_priv(dev);
  2611. u8 __iomem *base = get_hwbase(dev);
  2612. u32 addr[2];
  2613. u32 mask[2];
  2614. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2615. memset(addr, 0, sizeof(addr));
  2616. memset(mask, 0, sizeof(mask));
  2617. if (dev->flags & IFF_PROMISC) {
  2618. pff |= NVREG_PFF_PROMISC;
  2619. } else {
  2620. pff |= NVREG_PFF_MYADDR;
  2621. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2622. u32 alwaysOff[2];
  2623. u32 alwaysOn[2];
  2624. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2625. if (dev->flags & IFF_ALLMULTI) {
  2626. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2627. } else {
  2628. struct netdev_hw_addr *ha;
  2629. netdev_for_each_mc_addr(ha, dev) {
  2630. unsigned char *addr = ha->addr;
  2631. u32 a, b;
  2632. a = le32_to_cpu(*(__le32 *) addr);
  2633. b = le16_to_cpu(*(__le16 *) (&addr[4]));
  2634. alwaysOn[0] &= a;
  2635. alwaysOff[0] &= ~a;
  2636. alwaysOn[1] &= b;
  2637. alwaysOff[1] &= ~b;
  2638. }
  2639. }
  2640. addr[0] = alwaysOn[0];
  2641. addr[1] = alwaysOn[1];
  2642. mask[0] = alwaysOn[0] | alwaysOff[0];
  2643. mask[1] = alwaysOn[1] | alwaysOff[1];
  2644. } else {
  2645. mask[0] = NVREG_MCASTMASKA_NONE;
  2646. mask[1] = NVREG_MCASTMASKB_NONE;
  2647. }
  2648. }
  2649. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2650. pff |= NVREG_PFF_ALWAYS;
  2651. spin_lock_irq(&np->lock);
  2652. nv_stop_rx(dev);
  2653. writel(addr[0], base + NvRegMulticastAddrA);
  2654. writel(addr[1], base + NvRegMulticastAddrB);
  2655. writel(mask[0], base + NvRegMulticastMaskA);
  2656. writel(mask[1], base + NvRegMulticastMaskB);
  2657. writel(pff, base + NvRegPacketFilterFlags);
  2658. nv_start_rx(dev);
  2659. spin_unlock_irq(&np->lock);
  2660. }
  2661. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2662. {
  2663. struct fe_priv *np = netdev_priv(dev);
  2664. u8 __iomem *base = get_hwbase(dev);
  2665. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2666. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2667. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2668. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2669. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2670. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2671. } else {
  2672. writel(pff, base + NvRegPacketFilterFlags);
  2673. }
  2674. }
  2675. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2676. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2677. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2678. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2679. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2680. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2681. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2682. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2683. /* limit the number of tx pause frames to a default of 8 */
  2684. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2685. }
  2686. writel(pause_enable, base + NvRegTxPauseFrame);
  2687. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2688. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2689. } else {
  2690. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2691. writel(regmisc, base + NvRegMisc1);
  2692. }
  2693. }
  2694. }
  2695. /**
  2696. * nv_update_linkspeed: Setup the MAC according to the link partner
  2697. * @dev: Network device to be configured
  2698. *
  2699. * The function queries the PHY and checks if there is a link partner.
  2700. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2701. * set to 10 MBit HD.
  2702. *
  2703. * The function returns 0 if there is no link partner and 1 if there is
  2704. * a good link partner.
  2705. */
  2706. static int nv_update_linkspeed(struct net_device *dev)
  2707. {
  2708. struct fe_priv *np = netdev_priv(dev);
  2709. u8 __iomem *base = get_hwbase(dev);
  2710. int adv = 0;
  2711. int lpa = 0;
  2712. int adv_lpa, adv_pause, lpa_pause;
  2713. int newls = np->linkspeed;
  2714. int newdup = np->duplex;
  2715. int mii_status;
  2716. int retval = 0;
  2717. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2718. u32 txrxFlags = 0;
  2719. u32 phy_exp;
  2720. /* BMSR_LSTATUS is latched, read it twice:
  2721. * we want the current value.
  2722. */
  2723. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2724. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2725. if (!(mii_status & BMSR_LSTATUS)) {
  2726. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2727. newdup = 0;
  2728. retval = 0;
  2729. goto set_speed;
  2730. }
  2731. if (np->autoneg == 0) {
  2732. if (np->fixed_mode & LPA_100FULL) {
  2733. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2734. newdup = 1;
  2735. } else if (np->fixed_mode & LPA_100HALF) {
  2736. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2737. newdup = 0;
  2738. } else if (np->fixed_mode & LPA_10FULL) {
  2739. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2740. newdup = 1;
  2741. } else {
  2742. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2743. newdup = 0;
  2744. }
  2745. retval = 1;
  2746. goto set_speed;
  2747. }
  2748. /* check auto negotiation is complete */
  2749. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2750. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2751. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2752. newdup = 0;
  2753. retval = 0;
  2754. goto set_speed;
  2755. }
  2756. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2757. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2758. retval = 1;
  2759. if (np->gigabit == PHY_GIGABIT) {
  2760. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2761. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2762. if ((control_1000 & ADVERTISE_1000FULL) &&
  2763. (status_1000 & LPA_1000FULL)) {
  2764. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2765. newdup = 1;
  2766. goto set_speed;
  2767. }
  2768. }
  2769. /* FIXME: handle parallel detection properly */
  2770. adv_lpa = lpa & adv;
  2771. if (adv_lpa & LPA_100FULL) {
  2772. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2773. newdup = 1;
  2774. } else if (adv_lpa & LPA_100HALF) {
  2775. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2776. newdup = 0;
  2777. } else if (adv_lpa & LPA_10FULL) {
  2778. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2779. newdup = 1;
  2780. } else if (adv_lpa & LPA_10HALF) {
  2781. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2782. newdup = 0;
  2783. } else {
  2784. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2785. newdup = 0;
  2786. }
  2787. set_speed:
  2788. if (np->duplex == newdup && np->linkspeed == newls)
  2789. return retval;
  2790. np->duplex = newdup;
  2791. np->linkspeed = newls;
  2792. /* The transmitter and receiver must be restarted for safe update */
  2793. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2794. txrxFlags |= NV_RESTART_TX;
  2795. nv_stop_tx(dev);
  2796. }
  2797. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2798. txrxFlags |= NV_RESTART_RX;
  2799. nv_stop_rx(dev);
  2800. }
  2801. if (np->gigabit == PHY_GIGABIT) {
  2802. phyreg = readl(base + NvRegSlotTime);
  2803. phyreg &= ~(0x3FF00);
  2804. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  2805. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  2806. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2807. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2808. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2809. writel(phyreg, base + NvRegSlotTime);
  2810. }
  2811. phyreg = readl(base + NvRegPhyInterface);
  2812. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2813. if (np->duplex == 0)
  2814. phyreg |= PHY_HALF;
  2815. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2816. phyreg |= PHY_100;
  2817. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2818. phyreg |= PHY_1000;
  2819. writel(phyreg, base + NvRegPhyInterface);
  2820. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  2821. if (phyreg & PHY_RGMII) {
  2822. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  2823. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2824. } else {
  2825. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  2826. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  2827. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  2828. else
  2829. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  2830. } else {
  2831. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2832. }
  2833. }
  2834. } else {
  2835. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  2836. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  2837. else
  2838. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2839. }
  2840. writel(txreg, base + NvRegTxDeferral);
  2841. if (np->desc_ver == DESC_VER_1) {
  2842. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2843. } else {
  2844. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2845. txreg = NVREG_TX_WM_DESC2_3_1000;
  2846. else
  2847. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2848. }
  2849. writel(txreg, base + NvRegTxWatermark);
  2850. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2851. base + NvRegMisc1);
  2852. pci_push(base);
  2853. writel(np->linkspeed, base + NvRegLinkSpeed);
  2854. pci_push(base);
  2855. pause_flags = 0;
  2856. /* setup pause frame */
  2857. if (np->duplex != 0) {
  2858. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  2859. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2860. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  2861. switch (adv_pause) {
  2862. case ADVERTISE_PAUSE_CAP:
  2863. if (lpa_pause & LPA_PAUSE_CAP) {
  2864. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2865. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  2866. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2867. }
  2868. break;
  2869. case ADVERTISE_PAUSE_ASYM:
  2870. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  2871. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2872. break;
  2873. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  2874. if (lpa_pause & LPA_PAUSE_CAP) {
  2875. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2876. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  2877. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2878. }
  2879. if (lpa_pause == LPA_PAUSE_ASYM)
  2880. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2881. break;
  2882. }
  2883. } else {
  2884. pause_flags = np->pause_flags;
  2885. }
  2886. }
  2887. nv_update_pause(dev, pause_flags);
  2888. if (txrxFlags & NV_RESTART_TX)
  2889. nv_start_tx(dev);
  2890. if (txrxFlags & NV_RESTART_RX)
  2891. nv_start_rx(dev);
  2892. return retval;
  2893. }
  2894. static void nv_linkchange(struct net_device *dev)
  2895. {
  2896. if (nv_update_linkspeed(dev)) {
  2897. if (!netif_carrier_ok(dev)) {
  2898. netif_carrier_on(dev);
  2899. netdev_info(dev, "link up\n");
  2900. nv_txrx_gate(dev, false);
  2901. nv_start_rx(dev);
  2902. }
  2903. } else {
  2904. if (netif_carrier_ok(dev)) {
  2905. netif_carrier_off(dev);
  2906. netdev_info(dev, "link down\n");
  2907. nv_txrx_gate(dev, true);
  2908. nv_stop_rx(dev);
  2909. }
  2910. }
  2911. }
  2912. static void nv_link_irq(struct net_device *dev)
  2913. {
  2914. u8 __iomem *base = get_hwbase(dev);
  2915. u32 miistat;
  2916. miistat = readl(base + NvRegMIIStatus);
  2917. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  2918. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  2919. nv_linkchange(dev);
  2920. }
  2921. static void nv_msi_workaround(struct fe_priv *np)
  2922. {
  2923. /* Need to toggle the msi irq mask within the ethernet device,
  2924. * otherwise, future interrupts will not be detected.
  2925. */
  2926. if (np->msi_flags & NV_MSI_ENABLED) {
  2927. u8 __iomem *base = np->base;
  2928. writel(0, base + NvRegMSIIrqMask);
  2929. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  2930. }
  2931. }
  2932. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  2933. {
  2934. struct fe_priv *np = netdev_priv(dev);
  2935. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  2936. if (total_work > NV_DYNAMIC_THRESHOLD) {
  2937. /* transition to poll based interrupts */
  2938. np->quiet_count = 0;
  2939. if (np->irqmask != NVREG_IRQMASK_CPU) {
  2940. np->irqmask = NVREG_IRQMASK_CPU;
  2941. return 1;
  2942. }
  2943. } else {
  2944. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  2945. np->quiet_count++;
  2946. } else {
  2947. /* reached a period of low activity, switch
  2948. to per tx/rx packet interrupts */
  2949. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  2950. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  2951. return 1;
  2952. }
  2953. }
  2954. }
  2955. }
  2956. return 0;
  2957. }
  2958. static irqreturn_t nv_nic_irq(int foo, void *data)
  2959. {
  2960. struct net_device *dev = (struct net_device *) data;
  2961. struct fe_priv *np = netdev_priv(dev);
  2962. u8 __iomem *base = get_hwbase(dev);
  2963. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  2964. np->events = readl(base + NvRegIrqStatus);
  2965. writel(np->events, base + NvRegIrqStatus);
  2966. } else {
  2967. np->events = readl(base + NvRegMSIXIrqStatus);
  2968. writel(np->events, base + NvRegMSIXIrqStatus);
  2969. }
  2970. if (!(np->events & np->irqmask))
  2971. return IRQ_NONE;
  2972. nv_msi_workaround(np);
  2973. if (napi_schedule_prep(&np->napi)) {
  2974. /*
  2975. * Disable further irq's (msix not enabled with napi)
  2976. */
  2977. writel(0, base + NvRegIrqMask);
  2978. __napi_schedule(&np->napi);
  2979. }
  2980. return IRQ_HANDLED;
  2981. }
  2982. /**
  2983. * All _optimized functions are used to help increase performance
  2984. * (reduce CPU and increase throughput). They use descripter version 3,
  2985. * compiler directives, and reduce memory accesses.
  2986. */
  2987. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  2988. {
  2989. struct net_device *dev = (struct net_device *) data;
  2990. struct fe_priv *np = netdev_priv(dev);
  2991. u8 __iomem *base = get_hwbase(dev);
  2992. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  2993. np->events = readl(base + NvRegIrqStatus);
  2994. writel(np->events, base + NvRegIrqStatus);
  2995. } else {
  2996. np->events = readl(base + NvRegMSIXIrqStatus);
  2997. writel(np->events, base + NvRegMSIXIrqStatus);
  2998. }
  2999. if (!(np->events & np->irqmask))
  3000. return IRQ_NONE;
  3001. nv_msi_workaround(np);
  3002. if (napi_schedule_prep(&np->napi)) {
  3003. /*
  3004. * Disable further irq's (msix not enabled with napi)
  3005. */
  3006. writel(0, base + NvRegIrqMask);
  3007. __napi_schedule(&np->napi);
  3008. }
  3009. return IRQ_HANDLED;
  3010. }
  3011. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3012. {
  3013. struct net_device *dev = (struct net_device *) data;
  3014. struct fe_priv *np = netdev_priv(dev);
  3015. u8 __iomem *base = get_hwbase(dev);
  3016. u32 events;
  3017. int i;
  3018. unsigned long flags;
  3019. for (i = 0;; i++) {
  3020. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3021. writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
  3022. if (!(events & np->irqmask))
  3023. break;
  3024. spin_lock_irqsave(&np->lock, flags);
  3025. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3026. spin_unlock_irqrestore(&np->lock, flags);
  3027. if (unlikely(i > max_interrupt_work)) {
  3028. spin_lock_irqsave(&np->lock, flags);
  3029. /* disable interrupts on the nic */
  3030. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3031. pci_push(base);
  3032. if (!np->in_shutdown) {
  3033. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3034. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3035. }
  3036. spin_unlock_irqrestore(&np->lock, flags);
  3037. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3038. __func__, i);
  3039. break;
  3040. }
  3041. }
  3042. return IRQ_RETVAL(i);
  3043. }
  3044. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3045. {
  3046. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3047. struct net_device *dev = np->dev;
  3048. u8 __iomem *base = get_hwbase(dev);
  3049. unsigned long flags;
  3050. int retcode;
  3051. int rx_count, tx_work = 0, rx_work = 0;
  3052. do {
  3053. if (!nv_optimized(np)) {
  3054. spin_lock_irqsave(&np->lock, flags);
  3055. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3056. spin_unlock_irqrestore(&np->lock, flags);
  3057. rx_count = nv_rx_process(dev, budget - rx_work);
  3058. retcode = nv_alloc_rx(dev);
  3059. } else {
  3060. spin_lock_irqsave(&np->lock, flags);
  3061. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3062. spin_unlock_irqrestore(&np->lock, flags);
  3063. rx_count = nv_rx_process_optimized(dev,
  3064. budget - rx_work);
  3065. retcode = nv_alloc_rx_optimized(dev);
  3066. }
  3067. } while (retcode == 0 &&
  3068. rx_count > 0 && (rx_work += rx_count) < budget);
  3069. if (retcode) {
  3070. spin_lock_irqsave(&np->lock, flags);
  3071. if (!np->in_shutdown)
  3072. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3073. spin_unlock_irqrestore(&np->lock, flags);
  3074. }
  3075. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3076. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3077. spin_lock_irqsave(&np->lock, flags);
  3078. nv_link_irq(dev);
  3079. spin_unlock_irqrestore(&np->lock, flags);
  3080. }
  3081. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3082. spin_lock_irqsave(&np->lock, flags);
  3083. nv_linkchange(dev);
  3084. spin_unlock_irqrestore(&np->lock, flags);
  3085. np->link_timeout = jiffies + LINK_TIMEOUT;
  3086. }
  3087. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3088. spin_lock_irqsave(&np->lock, flags);
  3089. if (!np->in_shutdown) {
  3090. np->nic_poll_irq = np->irqmask;
  3091. np->recover_error = 1;
  3092. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3093. }
  3094. spin_unlock_irqrestore(&np->lock, flags);
  3095. napi_complete(napi);
  3096. return rx_work;
  3097. }
  3098. if (rx_work < budget) {
  3099. /* re-enable interrupts
  3100. (msix not enabled in napi) */
  3101. napi_complete(napi);
  3102. writel(np->irqmask, base + NvRegIrqMask);
  3103. }
  3104. return rx_work;
  3105. }
  3106. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3107. {
  3108. struct net_device *dev = (struct net_device *) data;
  3109. struct fe_priv *np = netdev_priv(dev);
  3110. u8 __iomem *base = get_hwbase(dev);
  3111. u32 events;
  3112. int i;
  3113. unsigned long flags;
  3114. for (i = 0;; i++) {
  3115. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3116. writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
  3117. if (!(events & np->irqmask))
  3118. break;
  3119. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3120. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3121. spin_lock_irqsave(&np->lock, flags);
  3122. if (!np->in_shutdown)
  3123. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3124. spin_unlock_irqrestore(&np->lock, flags);
  3125. }
  3126. }
  3127. if (unlikely(i > max_interrupt_work)) {
  3128. spin_lock_irqsave(&np->lock, flags);
  3129. /* disable interrupts on the nic */
  3130. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3131. pci_push(base);
  3132. if (!np->in_shutdown) {
  3133. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3134. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3135. }
  3136. spin_unlock_irqrestore(&np->lock, flags);
  3137. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3138. __func__, i);
  3139. break;
  3140. }
  3141. }
  3142. return IRQ_RETVAL(i);
  3143. }
  3144. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3145. {
  3146. struct net_device *dev = (struct net_device *) data;
  3147. struct fe_priv *np = netdev_priv(dev);
  3148. u8 __iomem *base = get_hwbase(dev);
  3149. u32 events;
  3150. int i;
  3151. unsigned long flags;
  3152. for (i = 0;; i++) {
  3153. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3154. writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
  3155. if (!(events & np->irqmask))
  3156. break;
  3157. /* check tx in case we reached max loop limit in tx isr */
  3158. spin_lock_irqsave(&np->lock, flags);
  3159. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3160. spin_unlock_irqrestore(&np->lock, flags);
  3161. if (events & NVREG_IRQ_LINK) {
  3162. spin_lock_irqsave(&np->lock, flags);
  3163. nv_link_irq(dev);
  3164. spin_unlock_irqrestore(&np->lock, flags);
  3165. }
  3166. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3167. spin_lock_irqsave(&np->lock, flags);
  3168. nv_linkchange(dev);
  3169. spin_unlock_irqrestore(&np->lock, flags);
  3170. np->link_timeout = jiffies + LINK_TIMEOUT;
  3171. }
  3172. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3173. spin_lock_irq(&np->lock);
  3174. /* disable interrupts on the nic */
  3175. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3176. pci_push(base);
  3177. if (!np->in_shutdown) {
  3178. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3179. np->recover_error = 1;
  3180. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3181. }
  3182. spin_unlock_irq(&np->lock);
  3183. break;
  3184. }
  3185. if (unlikely(i > max_interrupt_work)) {
  3186. spin_lock_irqsave(&np->lock, flags);
  3187. /* disable interrupts on the nic */
  3188. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3189. pci_push(base);
  3190. if (!np->in_shutdown) {
  3191. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3192. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3193. }
  3194. spin_unlock_irqrestore(&np->lock, flags);
  3195. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3196. __func__, i);
  3197. break;
  3198. }
  3199. }
  3200. return IRQ_RETVAL(i);
  3201. }
  3202. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3203. {
  3204. struct net_device *dev = (struct net_device *) data;
  3205. struct fe_priv *np = netdev_priv(dev);
  3206. u8 __iomem *base = get_hwbase(dev);
  3207. u32 events;
  3208. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3209. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3210. writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3211. } else {
  3212. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3213. writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3214. }
  3215. pci_push(base);
  3216. if (!(events & NVREG_IRQ_TIMER))
  3217. return IRQ_RETVAL(0);
  3218. nv_msi_workaround(np);
  3219. spin_lock(&np->lock);
  3220. np->intr_test = 1;
  3221. spin_unlock(&np->lock);
  3222. return IRQ_RETVAL(1);
  3223. }
  3224. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3225. {
  3226. u8 __iomem *base = get_hwbase(dev);
  3227. int i;
  3228. u32 msixmap = 0;
  3229. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3230. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3231. * the remaining 8 interrupts.
  3232. */
  3233. for (i = 0; i < 8; i++) {
  3234. if ((irqmask >> i) & 0x1)
  3235. msixmap |= vector << (i << 2);
  3236. }
  3237. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3238. msixmap = 0;
  3239. for (i = 0; i < 8; i++) {
  3240. if ((irqmask >> (i + 8)) & 0x1)
  3241. msixmap |= vector << (i << 2);
  3242. }
  3243. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3244. }
  3245. static int nv_request_irq(struct net_device *dev, int intr_test)
  3246. {
  3247. struct fe_priv *np = get_nvpriv(dev);
  3248. u8 __iomem *base = get_hwbase(dev);
  3249. int ret = 1;
  3250. int i;
  3251. irqreturn_t (*handler)(int foo, void *data);
  3252. if (intr_test) {
  3253. handler = nv_nic_irq_test;
  3254. } else {
  3255. if (nv_optimized(np))
  3256. handler = nv_nic_irq_optimized;
  3257. else
  3258. handler = nv_nic_irq;
  3259. }
  3260. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3261. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3262. np->msi_x_entry[i].entry = i;
  3263. ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
  3264. if (ret == 0) {
  3265. np->msi_flags |= NV_MSI_X_ENABLED;
  3266. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3267. /* Request irq for rx handling */
  3268. sprintf(np->name_rx, "%s-rx", dev->name);
  3269. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3270. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3271. netdev_info(dev,
  3272. "request_irq failed for rx %d\n",
  3273. ret);
  3274. pci_disable_msix(np->pci_dev);
  3275. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3276. goto out_err;
  3277. }
  3278. /* Request irq for tx handling */
  3279. sprintf(np->name_tx, "%s-tx", dev->name);
  3280. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3281. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3282. netdev_info(dev,
  3283. "request_irq failed for tx %d\n",
  3284. ret);
  3285. pci_disable_msix(np->pci_dev);
  3286. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3287. goto out_free_rx;
  3288. }
  3289. /* Request irq for link and timer handling */
  3290. sprintf(np->name_other, "%s-other", dev->name);
  3291. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3292. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3293. netdev_info(dev,
  3294. "request_irq failed for link %d\n",
  3295. ret);
  3296. pci_disable_msix(np->pci_dev);
  3297. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3298. goto out_free_tx;
  3299. }
  3300. /* map interrupts to their respective vector */
  3301. writel(0, base + NvRegMSIXMap0);
  3302. writel(0, base + NvRegMSIXMap1);
  3303. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3304. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3305. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3306. } else {
  3307. /* Request irq for all interrupts */
  3308. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3309. netdev_info(dev,
  3310. "request_irq failed %d\n",
  3311. ret);
  3312. pci_disable_msix(np->pci_dev);
  3313. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3314. goto out_err;
  3315. }
  3316. /* map interrupts to vector 0 */
  3317. writel(0, base + NvRegMSIXMap0);
  3318. writel(0, base + NvRegMSIXMap1);
  3319. }
  3320. }
  3321. }
  3322. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3323. ret = pci_enable_msi(np->pci_dev);
  3324. if (ret == 0) {
  3325. np->msi_flags |= NV_MSI_ENABLED;
  3326. dev->irq = np->pci_dev->irq;
  3327. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3328. netdev_info(dev, "request_irq failed %d\n",
  3329. ret);
  3330. pci_disable_msi(np->pci_dev);
  3331. np->msi_flags &= ~NV_MSI_ENABLED;
  3332. dev->irq = np->pci_dev->irq;
  3333. goto out_err;
  3334. }
  3335. /* map interrupts to vector 0 */
  3336. writel(0, base + NvRegMSIMap0);
  3337. writel(0, base + NvRegMSIMap1);
  3338. /* enable msi vector 0 */
  3339. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3340. }
  3341. }
  3342. if (ret != 0) {
  3343. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3344. goto out_err;
  3345. }
  3346. return 0;
  3347. out_free_tx:
  3348. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3349. out_free_rx:
  3350. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3351. out_err:
  3352. return 1;
  3353. }
  3354. static void nv_free_irq(struct net_device *dev)
  3355. {
  3356. struct fe_priv *np = get_nvpriv(dev);
  3357. int i;
  3358. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3359. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3360. free_irq(np->msi_x_entry[i].vector, dev);
  3361. pci_disable_msix(np->pci_dev);
  3362. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3363. } else {
  3364. free_irq(np->pci_dev->irq, dev);
  3365. if (np->msi_flags & NV_MSI_ENABLED) {
  3366. pci_disable_msi(np->pci_dev);
  3367. np->msi_flags &= ~NV_MSI_ENABLED;
  3368. }
  3369. }
  3370. }
  3371. static void nv_do_nic_poll(unsigned long data)
  3372. {
  3373. struct net_device *dev = (struct net_device *) data;
  3374. struct fe_priv *np = netdev_priv(dev);
  3375. u8 __iomem *base = get_hwbase(dev);
  3376. u32 mask = 0;
  3377. /*
  3378. * First disable irq(s) and then
  3379. * reenable interrupts on the nic, we have to do this before calling
  3380. * nv_nic_irq because that may decide to do otherwise
  3381. */
  3382. if (!using_multi_irqs(dev)) {
  3383. if (np->msi_flags & NV_MSI_X_ENABLED)
  3384. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3385. else
  3386. disable_irq_lockdep(np->pci_dev->irq);
  3387. mask = np->irqmask;
  3388. } else {
  3389. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3390. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3391. mask |= NVREG_IRQ_RX_ALL;
  3392. }
  3393. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3394. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3395. mask |= NVREG_IRQ_TX_ALL;
  3396. }
  3397. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3398. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3399. mask |= NVREG_IRQ_OTHER;
  3400. }
  3401. }
  3402. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3403. if (np->recover_error) {
  3404. np->recover_error = 0;
  3405. netdev_info(dev, "MAC in recoverable error state\n");
  3406. if (netif_running(dev)) {
  3407. netif_tx_lock_bh(dev);
  3408. netif_addr_lock(dev);
  3409. spin_lock(&np->lock);
  3410. /* stop engines */
  3411. nv_stop_rxtx(dev);
  3412. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3413. nv_mac_reset(dev);
  3414. nv_txrx_reset(dev);
  3415. /* drain rx queue */
  3416. nv_drain_rxtx(dev);
  3417. /* reinit driver view of the rx queue */
  3418. set_bufsize(dev);
  3419. if (nv_init_ring(dev)) {
  3420. if (!np->in_shutdown)
  3421. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3422. }
  3423. /* reinit nic view of the rx queue */
  3424. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3425. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3426. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3427. base + NvRegRingSizes);
  3428. pci_push(base);
  3429. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3430. pci_push(base);
  3431. /* clear interrupts */
  3432. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3433. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3434. else
  3435. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3436. /* restart rx engine */
  3437. nv_start_rxtx(dev);
  3438. spin_unlock(&np->lock);
  3439. netif_addr_unlock(dev);
  3440. netif_tx_unlock_bh(dev);
  3441. }
  3442. }
  3443. writel(mask, base + NvRegIrqMask);
  3444. pci_push(base);
  3445. if (!using_multi_irqs(dev)) {
  3446. np->nic_poll_irq = 0;
  3447. if (nv_optimized(np))
  3448. nv_nic_irq_optimized(0, dev);
  3449. else
  3450. nv_nic_irq(0, dev);
  3451. if (np->msi_flags & NV_MSI_X_ENABLED)
  3452. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3453. else
  3454. enable_irq_lockdep(np->pci_dev->irq);
  3455. } else {
  3456. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3457. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3458. nv_nic_irq_rx(0, dev);
  3459. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3460. }
  3461. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3462. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3463. nv_nic_irq_tx(0, dev);
  3464. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3465. }
  3466. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3467. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3468. nv_nic_irq_other(0, dev);
  3469. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3470. }
  3471. }
  3472. }
  3473. #ifdef CONFIG_NET_POLL_CONTROLLER
  3474. static void nv_poll_controller(struct net_device *dev)
  3475. {
  3476. nv_do_nic_poll((unsigned long) dev);
  3477. }
  3478. #endif
  3479. static void nv_do_stats_poll(unsigned long data)
  3480. {
  3481. struct net_device *dev = (struct net_device *) data;
  3482. struct fe_priv *np = netdev_priv(dev);
  3483. nv_get_hw_stats(dev);
  3484. if (!np->in_shutdown)
  3485. mod_timer(&np->stats_poll,
  3486. round_jiffies(jiffies + STATS_INTERVAL));
  3487. }
  3488. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3489. {
  3490. struct fe_priv *np = netdev_priv(dev);
  3491. strcpy(info->driver, DRV_NAME);
  3492. strcpy(info->version, FORCEDETH_VERSION);
  3493. strcpy(info->bus_info, pci_name(np->pci_dev));
  3494. }
  3495. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3496. {
  3497. struct fe_priv *np = netdev_priv(dev);
  3498. wolinfo->supported = WAKE_MAGIC;
  3499. spin_lock_irq(&np->lock);
  3500. if (np->wolenabled)
  3501. wolinfo->wolopts = WAKE_MAGIC;
  3502. spin_unlock_irq(&np->lock);
  3503. }
  3504. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3505. {
  3506. struct fe_priv *np = netdev_priv(dev);
  3507. u8 __iomem *base = get_hwbase(dev);
  3508. u32 flags = 0;
  3509. if (wolinfo->wolopts == 0) {
  3510. np->wolenabled = 0;
  3511. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3512. np->wolenabled = 1;
  3513. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3514. }
  3515. if (netif_running(dev)) {
  3516. spin_lock_irq(&np->lock);
  3517. writel(flags, base + NvRegWakeUpFlags);
  3518. spin_unlock_irq(&np->lock);
  3519. }
  3520. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3521. return 0;
  3522. }
  3523. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3524. {
  3525. struct fe_priv *np = netdev_priv(dev);
  3526. u32 speed;
  3527. int adv;
  3528. spin_lock_irq(&np->lock);
  3529. ecmd->port = PORT_MII;
  3530. if (!netif_running(dev)) {
  3531. /* We do not track link speed / duplex setting if the
  3532. * interface is disabled. Force a link check */
  3533. if (nv_update_linkspeed(dev)) {
  3534. if (!netif_carrier_ok(dev))
  3535. netif_carrier_on(dev);
  3536. } else {
  3537. if (netif_carrier_ok(dev))
  3538. netif_carrier_off(dev);
  3539. }
  3540. }
  3541. if (netif_carrier_ok(dev)) {
  3542. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3543. case NVREG_LINKSPEED_10:
  3544. speed = SPEED_10;
  3545. break;
  3546. case NVREG_LINKSPEED_100:
  3547. speed = SPEED_100;
  3548. break;
  3549. case NVREG_LINKSPEED_1000:
  3550. speed = SPEED_1000;
  3551. break;
  3552. default:
  3553. speed = -1;
  3554. break;
  3555. }
  3556. ecmd->duplex = DUPLEX_HALF;
  3557. if (np->duplex)
  3558. ecmd->duplex = DUPLEX_FULL;
  3559. } else {
  3560. speed = -1;
  3561. ecmd->duplex = -1;
  3562. }
  3563. ethtool_cmd_speed_set(ecmd, speed);
  3564. ecmd->autoneg = np->autoneg;
  3565. ecmd->advertising = ADVERTISED_MII;
  3566. if (np->autoneg) {
  3567. ecmd->advertising |= ADVERTISED_Autoneg;
  3568. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3569. if (adv & ADVERTISE_10HALF)
  3570. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3571. if (adv & ADVERTISE_10FULL)
  3572. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3573. if (adv & ADVERTISE_100HALF)
  3574. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3575. if (adv & ADVERTISE_100FULL)
  3576. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3577. if (np->gigabit == PHY_GIGABIT) {
  3578. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3579. if (adv & ADVERTISE_1000FULL)
  3580. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3581. }
  3582. }
  3583. ecmd->supported = (SUPPORTED_Autoneg |
  3584. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3585. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3586. SUPPORTED_MII);
  3587. if (np->gigabit == PHY_GIGABIT)
  3588. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3589. ecmd->phy_address = np->phyaddr;
  3590. ecmd->transceiver = XCVR_EXTERNAL;
  3591. /* ignore maxtxpkt, maxrxpkt for now */
  3592. spin_unlock_irq(&np->lock);
  3593. return 0;
  3594. }
  3595. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3596. {
  3597. struct fe_priv *np = netdev_priv(dev);
  3598. u32 speed = ethtool_cmd_speed(ecmd);
  3599. if (ecmd->port != PORT_MII)
  3600. return -EINVAL;
  3601. if (ecmd->transceiver != XCVR_EXTERNAL)
  3602. return -EINVAL;
  3603. if (ecmd->phy_address != np->phyaddr) {
  3604. /* TODO: support switching between multiple phys. Should be
  3605. * trivial, but not enabled due to lack of test hardware. */
  3606. return -EINVAL;
  3607. }
  3608. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3609. u32 mask;
  3610. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3611. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3612. if (np->gigabit == PHY_GIGABIT)
  3613. mask |= ADVERTISED_1000baseT_Full;
  3614. if ((ecmd->advertising & mask) == 0)
  3615. return -EINVAL;
  3616. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3617. /* Note: autonegotiation disable, speed 1000 intentionally
  3618. * forbidden - no one should need that. */
  3619. if (speed != SPEED_10 && speed != SPEED_100)
  3620. return -EINVAL;
  3621. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3622. return -EINVAL;
  3623. } else {
  3624. return -EINVAL;
  3625. }
  3626. netif_carrier_off(dev);
  3627. if (netif_running(dev)) {
  3628. unsigned long flags;
  3629. nv_disable_irq(dev);
  3630. netif_tx_lock_bh(dev);
  3631. netif_addr_lock(dev);
  3632. /* with plain spinlock lockdep complains */
  3633. spin_lock_irqsave(&np->lock, flags);
  3634. /* stop engines */
  3635. /* FIXME:
  3636. * this can take some time, and interrupts are disabled
  3637. * due to spin_lock_irqsave, but let's hope no daemon
  3638. * is going to change the settings very often...
  3639. * Worst case:
  3640. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3641. * + some minor delays, which is up to a second approximately
  3642. */
  3643. nv_stop_rxtx(dev);
  3644. spin_unlock_irqrestore(&np->lock, flags);
  3645. netif_addr_unlock(dev);
  3646. netif_tx_unlock_bh(dev);
  3647. }
  3648. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3649. int adv, bmcr;
  3650. np->autoneg = 1;
  3651. /* advertise only what has been requested */
  3652. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3653. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3654. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3655. adv |= ADVERTISE_10HALF;
  3656. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3657. adv |= ADVERTISE_10FULL;
  3658. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3659. adv |= ADVERTISE_100HALF;
  3660. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3661. adv |= ADVERTISE_100FULL;
  3662. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3663. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3664. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3665. adv |= ADVERTISE_PAUSE_ASYM;
  3666. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3667. if (np->gigabit == PHY_GIGABIT) {
  3668. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3669. adv &= ~ADVERTISE_1000FULL;
  3670. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3671. adv |= ADVERTISE_1000FULL;
  3672. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3673. }
  3674. if (netif_running(dev))
  3675. netdev_info(dev, "link down\n");
  3676. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3677. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3678. bmcr |= BMCR_ANENABLE;
  3679. /* reset the phy in order for settings to stick,
  3680. * and cause autoneg to start */
  3681. if (phy_reset(dev, bmcr)) {
  3682. netdev_info(dev, "phy reset failed\n");
  3683. return -EINVAL;
  3684. }
  3685. } else {
  3686. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3687. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3688. }
  3689. } else {
  3690. int adv, bmcr;
  3691. np->autoneg = 0;
  3692. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3693. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3694. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3695. adv |= ADVERTISE_10HALF;
  3696. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3697. adv |= ADVERTISE_10FULL;
  3698. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3699. adv |= ADVERTISE_100HALF;
  3700. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3701. adv |= ADVERTISE_100FULL;
  3702. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3703. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3704. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3705. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3706. }
  3707. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3708. adv |= ADVERTISE_PAUSE_ASYM;
  3709. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3710. }
  3711. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3712. np->fixed_mode = adv;
  3713. if (np->gigabit == PHY_GIGABIT) {
  3714. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3715. adv &= ~ADVERTISE_1000FULL;
  3716. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3717. }
  3718. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3719. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3720. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3721. bmcr |= BMCR_FULLDPLX;
  3722. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3723. bmcr |= BMCR_SPEED100;
  3724. if (np->phy_oui == PHY_OUI_MARVELL) {
  3725. /* reset the phy in order for forced mode settings to stick */
  3726. if (phy_reset(dev, bmcr)) {
  3727. netdev_info(dev, "phy reset failed\n");
  3728. return -EINVAL;
  3729. }
  3730. } else {
  3731. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3732. if (netif_running(dev)) {
  3733. /* Wait a bit and then reconfigure the nic. */
  3734. udelay(10);
  3735. nv_linkchange(dev);
  3736. }
  3737. }
  3738. }
  3739. if (netif_running(dev)) {
  3740. nv_start_rxtx(dev);
  3741. nv_enable_irq(dev);
  3742. }
  3743. return 0;
  3744. }
  3745. #define FORCEDETH_REGS_VER 1
  3746. static int nv_get_regs_len(struct net_device *dev)
  3747. {
  3748. struct fe_priv *np = netdev_priv(dev);
  3749. return np->register_size;
  3750. }
  3751. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3752. {
  3753. struct fe_priv *np = netdev_priv(dev);
  3754. u8 __iomem *base = get_hwbase(dev);
  3755. u32 *rbuf = buf;
  3756. int i;
  3757. regs->version = FORCEDETH_REGS_VER;
  3758. spin_lock_irq(&np->lock);
  3759. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  3760. rbuf[i] = readl(base + i*sizeof(u32));
  3761. spin_unlock_irq(&np->lock);
  3762. }
  3763. static int nv_nway_reset(struct net_device *dev)
  3764. {
  3765. struct fe_priv *np = netdev_priv(dev);
  3766. int ret;
  3767. if (np->autoneg) {
  3768. int bmcr;
  3769. netif_carrier_off(dev);
  3770. if (netif_running(dev)) {
  3771. nv_disable_irq(dev);
  3772. netif_tx_lock_bh(dev);
  3773. netif_addr_lock(dev);
  3774. spin_lock(&np->lock);
  3775. /* stop engines */
  3776. nv_stop_rxtx(dev);
  3777. spin_unlock(&np->lock);
  3778. netif_addr_unlock(dev);
  3779. netif_tx_unlock_bh(dev);
  3780. netdev_info(dev, "link down\n");
  3781. }
  3782. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3783. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3784. bmcr |= BMCR_ANENABLE;
  3785. /* reset the phy in order for settings to stick*/
  3786. if (phy_reset(dev, bmcr)) {
  3787. netdev_info(dev, "phy reset failed\n");
  3788. return -EINVAL;
  3789. }
  3790. } else {
  3791. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3792. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3793. }
  3794. if (netif_running(dev)) {
  3795. nv_start_rxtx(dev);
  3796. nv_enable_irq(dev);
  3797. }
  3798. ret = 0;
  3799. } else {
  3800. ret = -EINVAL;
  3801. }
  3802. return ret;
  3803. }
  3804. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3805. {
  3806. struct fe_priv *np = netdev_priv(dev);
  3807. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3808. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3809. ring->rx_pending = np->rx_ring_size;
  3810. ring->tx_pending = np->tx_ring_size;
  3811. }
  3812. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3813. {
  3814. struct fe_priv *np = netdev_priv(dev);
  3815. u8 __iomem *base = get_hwbase(dev);
  3816. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  3817. dma_addr_t ring_addr;
  3818. if (ring->rx_pending < RX_RING_MIN ||
  3819. ring->tx_pending < TX_RING_MIN ||
  3820. ring->rx_mini_pending != 0 ||
  3821. ring->rx_jumbo_pending != 0 ||
  3822. (np->desc_ver == DESC_VER_1 &&
  3823. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  3824. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  3825. (np->desc_ver != DESC_VER_1 &&
  3826. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  3827. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  3828. return -EINVAL;
  3829. }
  3830. /* allocate new rings */
  3831. if (!nv_optimized(np)) {
  3832. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3833. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  3834. &ring_addr);
  3835. } else {
  3836. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3837. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  3838. &ring_addr);
  3839. }
  3840. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  3841. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  3842. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  3843. /* fall back to old rings */
  3844. if (!nv_optimized(np)) {
  3845. if (rxtx_ring)
  3846. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  3847. rxtx_ring, ring_addr);
  3848. } else {
  3849. if (rxtx_ring)
  3850. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  3851. rxtx_ring, ring_addr);
  3852. }
  3853. kfree(rx_skbuff);
  3854. kfree(tx_skbuff);
  3855. goto exit;
  3856. }
  3857. if (netif_running(dev)) {
  3858. nv_disable_irq(dev);
  3859. nv_napi_disable(dev);
  3860. netif_tx_lock_bh(dev);
  3861. netif_addr_lock(dev);
  3862. spin_lock(&np->lock);
  3863. /* stop engines */
  3864. nv_stop_rxtx(dev);
  3865. nv_txrx_reset(dev);
  3866. /* drain queues */
  3867. nv_drain_rxtx(dev);
  3868. /* delete queues */
  3869. free_rings(dev);
  3870. }
  3871. /* set new values */
  3872. np->rx_ring_size = ring->rx_pending;
  3873. np->tx_ring_size = ring->tx_pending;
  3874. if (!nv_optimized(np)) {
  3875. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  3876. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  3877. } else {
  3878. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  3879. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  3880. }
  3881. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  3882. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  3883. np->ring_addr = ring_addr;
  3884. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  3885. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  3886. if (netif_running(dev)) {
  3887. /* reinit driver view of the queues */
  3888. set_bufsize(dev);
  3889. if (nv_init_ring(dev)) {
  3890. if (!np->in_shutdown)
  3891. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3892. }
  3893. /* reinit nic view of the queues */
  3894. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3895. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3896. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3897. base + NvRegRingSizes);
  3898. pci_push(base);
  3899. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3900. pci_push(base);
  3901. /* restart engines */
  3902. nv_start_rxtx(dev);
  3903. spin_unlock(&np->lock);
  3904. netif_addr_unlock(dev);
  3905. netif_tx_unlock_bh(dev);
  3906. nv_napi_enable(dev);
  3907. nv_enable_irq(dev);
  3908. }
  3909. return 0;
  3910. exit:
  3911. return -ENOMEM;
  3912. }
  3913. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  3914. {
  3915. struct fe_priv *np = netdev_priv(dev);
  3916. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  3917. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  3918. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  3919. }
  3920. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  3921. {
  3922. struct fe_priv *np = netdev_priv(dev);
  3923. int adv, bmcr;
  3924. if ((!np->autoneg && np->duplex == 0) ||
  3925. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  3926. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  3927. return -EINVAL;
  3928. }
  3929. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  3930. netdev_info(dev, "hardware does not support tx pause frames\n");
  3931. return -EINVAL;
  3932. }
  3933. netif_carrier_off(dev);
  3934. if (netif_running(dev)) {
  3935. nv_disable_irq(dev);
  3936. netif_tx_lock_bh(dev);
  3937. netif_addr_lock(dev);
  3938. spin_lock(&np->lock);
  3939. /* stop engines */
  3940. nv_stop_rxtx(dev);
  3941. spin_unlock(&np->lock);
  3942. netif_addr_unlock(dev);
  3943. netif_tx_unlock_bh(dev);
  3944. }
  3945. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  3946. if (pause->rx_pause)
  3947. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  3948. if (pause->tx_pause)
  3949. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  3950. if (np->autoneg && pause->autoneg) {
  3951. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  3952. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3953. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3954. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3955. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3956. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3957. adv |= ADVERTISE_PAUSE_ASYM;
  3958. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3959. if (netif_running(dev))
  3960. netdev_info(dev, "link down\n");
  3961. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3962. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3963. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3964. } else {
  3965. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3966. if (pause->rx_pause)
  3967. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3968. if (pause->tx_pause)
  3969. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3970. if (!netif_running(dev))
  3971. nv_update_linkspeed(dev);
  3972. else
  3973. nv_update_pause(dev, np->pause_flags);
  3974. }
  3975. if (netif_running(dev)) {
  3976. nv_start_rxtx(dev);
  3977. nv_enable_irq(dev);
  3978. }
  3979. return 0;
  3980. }
  3981. static u32 nv_fix_features(struct net_device *dev, u32 features)
  3982. {
  3983. /* vlan is dependent on rx checksum offload */
  3984. if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3985. features |= NETIF_F_RXCSUM;
  3986. return features;
  3987. }
  3988. static void nv_vlan_mode(struct net_device *dev, u32 features)
  3989. {
  3990. struct fe_priv *np = get_nvpriv(dev);
  3991. spin_lock_irq(&np->lock);
  3992. if (features & NETIF_F_HW_VLAN_RX)
  3993. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  3994. else
  3995. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  3996. if (features & NETIF_F_HW_VLAN_TX)
  3997. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  3998. else
  3999. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4000. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4001. spin_unlock_irq(&np->lock);
  4002. }
  4003. static int nv_set_features(struct net_device *dev, u32 features)
  4004. {
  4005. struct fe_priv *np = netdev_priv(dev);
  4006. u8 __iomem *base = get_hwbase(dev);
  4007. u32 changed = dev->features ^ features;
  4008. if (changed & NETIF_F_RXCSUM) {
  4009. spin_lock_irq(&np->lock);
  4010. if (features & NETIF_F_RXCSUM)
  4011. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4012. else
  4013. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4014. if (netif_running(dev))
  4015. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4016. spin_unlock_irq(&np->lock);
  4017. }
  4018. if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
  4019. nv_vlan_mode(dev, features);
  4020. return 0;
  4021. }
  4022. static int nv_get_sset_count(struct net_device *dev, int sset)
  4023. {
  4024. struct fe_priv *np = netdev_priv(dev);
  4025. switch (sset) {
  4026. case ETH_SS_TEST:
  4027. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4028. return NV_TEST_COUNT_EXTENDED;
  4029. else
  4030. return NV_TEST_COUNT_BASE;
  4031. case ETH_SS_STATS:
  4032. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4033. return NV_DEV_STATISTICS_V3_COUNT;
  4034. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4035. return NV_DEV_STATISTICS_V2_COUNT;
  4036. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4037. return NV_DEV_STATISTICS_V1_COUNT;
  4038. else
  4039. return 0;
  4040. default:
  4041. return -EOPNOTSUPP;
  4042. }
  4043. }
  4044. static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
  4045. {
  4046. struct fe_priv *np = netdev_priv(dev);
  4047. /* update stats */
  4048. nv_do_stats_poll((unsigned long)dev);
  4049. memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4050. }
  4051. static int nv_link_test(struct net_device *dev)
  4052. {
  4053. struct fe_priv *np = netdev_priv(dev);
  4054. int mii_status;
  4055. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4056. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4057. /* check phy link status */
  4058. if (!(mii_status & BMSR_LSTATUS))
  4059. return 0;
  4060. else
  4061. return 1;
  4062. }
  4063. static int nv_register_test(struct net_device *dev)
  4064. {
  4065. u8 __iomem *base = get_hwbase(dev);
  4066. int i = 0;
  4067. u32 orig_read, new_read;
  4068. do {
  4069. orig_read = readl(base + nv_registers_test[i].reg);
  4070. /* xor with mask to toggle bits */
  4071. orig_read ^= nv_registers_test[i].mask;
  4072. writel(orig_read, base + nv_registers_test[i].reg);
  4073. new_read = readl(base + nv_registers_test[i].reg);
  4074. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4075. return 0;
  4076. /* restore original value */
  4077. orig_read ^= nv_registers_test[i].mask;
  4078. writel(orig_read, base + nv_registers_test[i].reg);
  4079. } while (nv_registers_test[++i].reg != 0);
  4080. return 1;
  4081. }
  4082. static int nv_interrupt_test(struct net_device *dev)
  4083. {
  4084. struct fe_priv *np = netdev_priv(dev);
  4085. u8 __iomem *base = get_hwbase(dev);
  4086. int ret = 1;
  4087. int testcnt;
  4088. u32 save_msi_flags, save_poll_interval = 0;
  4089. if (netif_running(dev)) {
  4090. /* free current irq */
  4091. nv_free_irq(dev);
  4092. save_poll_interval = readl(base+NvRegPollingInterval);
  4093. }
  4094. /* flag to test interrupt handler */
  4095. np->intr_test = 0;
  4096. /* setup test irq */
  4097. save_msi_flags = np->msi_flags;
  4098. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4099. np->msi_flags |= 0x001; /* setup 1 vector */
  4100. if (nv_request_irq(dev, 1))
  4101. return 0;
  4102. /* setup timer interrupt */
  4103. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4104. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4105. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4106. /* wait for at least one interrupt */
  4107. msleep(100);
  4108. spin_lock_irq(&np->lock);
  4109. /* flag should be set within ISR */
  4110. testcnt = np->intr_test;
  4111. if (!testcnt)
  4112. ret = 2;
  4113. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4114. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4115. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4116. else
  4117. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4118. spin_unlock_irq(&np->lock);
  4119. nv_free_irq(dev);
  4120. np->msi_flags = save_msi_flags;
  4121. if (netif_running(dev)) {
  4122. writel(save_poll_interval, base + NvRegPollingInterval);
  4123. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4124. /* restore original irq */
  4125. if (nv_request_irq(dev, 0))
  4126. return 0;
  4127. }
  4128. return ret;
  4129. }
  4130. static int nv_loopback_test(struct net_device *dev)
  4131. {
  4132. struct fe_priv *np = netdev_priv(dev);
  4133. u8 __iomem *base = get_hwbase(dev);
  4134. struct sk_buff *tx_skb, *rx_skb;
  4135. dma_addr_t test_dma_addr;
  4136. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4137. u32 flags;
  4138. int len, i, pkt_len;
  4139. u8 *pkt_data;
  4140. u32 filter_flags = 0;
  4141. u32 misc1_flags = 0;
  4142. int ret = 1;
  4143. if (netif_running(dev)) {
  4144. nv_disable_irq(dev);
  4145. filter_flags = readl(base + NvRegPacketFilterFlags);
  4146. misc1_flags = readl(base + NvRegMisc1);
  4147. } else {
  4148. nv_txrx_reset(dev);
  4149. }
  4150. /* reinit driver view of the rx queue */
  4151. set_bufsize(dev);
  4152. nv_init_ring(dev);
  4153. /* setup hardware for loopback */
  4154. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4155. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4156. /* reinit nic view of the rx queue */
  4157. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4158. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4159. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4160. base + NvRegRingSizes);
  4161. pci_push(base);
  4162. /* restart rx engine */
  4163. nv_start_rxtx(dev);
  4164. /* setup packet for tx */
  4165. pkt_len = ETH_DATA_LEN;
  4166. tx_skb = dev_alloc_skb(pkt_len);
  4167. if (!tx_skb) {
  4168. netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
  4169. ret = 0;
  4170. goto out;
  4171. }
  4172. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4173. skb_tailroom(tx_skb),
  4174. PCI_DMA_FROMDEVICE);
  4175. pkt_data = skb_put(tx_skb, pkt_len);
  4176. for (i = 0; i < pkt_len; i++)
  4177. pkt_data[i] = (u8)(i & 0xff);
  4178. if (!nv_optimized(np)) {
  4179. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4180. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4181. } else {
  4182. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4183. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4184. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4185. }
  4186. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4187. pci_push(get_hwbase(dev));
  4188. msleep(500);
  4189. /* check for rx of the packet */
  4190. if (!nv_optimized(np)) {
  4191. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4192. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4193. } else {
  4194. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4195. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4196. }
  4197. if (flags & NV_RX_AVAIL) {
  4198. ret = 0;
  4199. } else if (np->desc_ver == DESC_VER_1) {
  4200. if (flags & NV_RX_ERROR)
  4201. ret = 0;
  4202. } else {
  4203. if (flags & NV_RX2_ERROR)
  4204. ret = 0;
  4205. }
  4206. if (ret) {
  4207. if (len != pkt_len) {
  4208. ret = 0;
  4209. } else {
  4210. rx_skb = np->rx_skb[0].skb;
  4211. for (i = 0; i < pkt_len; i++) {
  4212. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4213. ret = 0;
  4214. break;
  4215. }
  4216. }
  4217. }
  4218. }
  4219. pci_unmap_single(np->pci_dev, test_dma_addr,
  4220. (skb_end_pointer(tx_skb) - tx_skb->data),
  4221. PCI_DMA_TODEVICE);
  4222. dev_kfree_skb_any(tx_skb);
  4223. out:
  4224. /* stop engines */
  4225. nv_stop_rxtx(dev);
  4226. nv_txrx_reset(dev);
  4227. /* drain rx queue */
  4228. nv_drain_rxtx(dev);
  4229. if (netif_running(dev)) {
  4230. writel(misc1_flags, base + NvRegMisc1);
  4231. writel(filter_flags, base + NvRegPacketFilterFlags);
  4232. nv_enable_irq(dev);
  4233. }
  4234. return ret;
  4235. }
  4236. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4237. {
  4238. struct fe_priv *np = netdev_priv(dev);
  4239. u8 __iomem *base = get_hwbase(dev);
  4240. int result;
  4241. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4242. if (!nv_link_test(dev)) {
  4243. test->flags |= ETH_TEST_FL_FAILED;
  4244. buffer[0] = 1;
  4245. }
  4246. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4247. if (netif_running(dev)) {
  4248. netif_stop_queue(dev);
  4249. nv_napi_disable(dev);
  4250. netif_tx_lock_bh(dev);
  4251. netif_addr_lock(dev);
  4252. spin_lock_irq(&np->lock);
  4253. nv_disable_hw_interrupts(dev, np->irqmask);
  4254. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4255. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4256. else
  4257. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4258. /* stop engines */
  4259. nv_stop_rxtx(dev);
  4260. nv_txrx_reset(dev);
  4261. /* drain rx queue */
  4262. nv_drain_rxtx(dev);
  4263. spin_unlock_irq(&np->lock);
  4264. netif_addr_unlock(dev);
  4265. netif_tx_unlock_bh(dev);
  4266. }
  4267. if (!nv_register_test(dev)) {
  4268. test->flags |= ETH_TEST_FL_FAILED;
  4269. buffer[1] = 1;
  4270. }
  4271. result = nv_interrupt_test(dev);
  4272. if (result != 1) {
  4273. test->flags |= ETH_TEST_FL_FAILED;
  4274. buffer[2] = 1;
  4275. }
  4276. if (result == 0) {
  4277. /* bail out */
  4278. return;
  4279. }
  4280. if (!nv_loopback_test(dev)) {
  4281. test->flags |= ETH_TEST_FL_FAILED;
  4282. buffer[3] = 1;
  4283. }
  4284. if (netif_running(dev)) {
  4285. /* reinit driver view of the rx queue */
  4286. set_bufsize(dev);
  4287. if (nv_init_ring(dev)) {
  4288. if (!np->in_shutdown)
  4289. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4290. }
  4291. /* reinit nic view of the rx queue */
  4292. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4293. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4294. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4295. base + NvRegRingSizes);
  4296. pci_push(base);
  4297. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4298. pci_push(base);
  4299. /* restart rx engine */
  4300. nv_start_rxtx(dev);
  4301. netif_start_queue(dev);
  4302. nv_napi_enable(dev);
  4303. nv_enable_hw_interrupts(dev, np->irqmask);
  4304. }
  4305. }
  4306. }
  4307. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4308. {
  4309. switch (stringset) {
  4310. case ETH_SS_STATS:
  4311. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4312. break;
  4313. case ETH_SS_TEST:
  4314. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4315. break;
  4316. }
  4317. }
  4318. static const struct ethtool_ops ops = {
  4319. .get_drvinfo = nv_get_drvinfo,
  4320. .get_link = ethtool_op_get_link,
  4321. .get_wol = nv_get_wol,
  4322. .set_wol = nv_set_wol,
  4323. .get_settings = nv_get_settings,
  4324. .set_settings = nv_set_settings,
  4325. .get_regs_len = nv_get_regs_len,
  4326. .get_regs = nv_get_regs,
  4327. .nway_reset = nv_nway_reset,
  4328. .get_ringparam = nv_get_ringparam,
  4329. .set_ringparam = nv_set_ringparam,
  4330. .get_pauseparam = nv_get_pauseparam,
  4331. .set_pauseparam = nv_set_pauseparam,
  4332. .get_strings = nv_get_strings,
  4333. .get_ethtool_stats = nv_get_ethtool_stats,
  4334. .get_sset_count = nv_get_sset_count,
  4335. .self_test = nv_self_test,
  4336. };
  4337. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4338. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4339. {
  4340. struct fe_priv *np = netdev_priv(dev);
  4341. u8 __iomem *base = get_hwbase(dev);
  4342. int i;
  4343. u32 tx_ctrl, mgmt_sema;
  4344. for (i = 0; i < 10; i++) {
  4345. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4346. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4347. break;
  4348. msleep(500);
  4349. }
  4350. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4351. return 0;
  4352. for (i = 0; i < 2; i++) {
  4353. tx_ctrl = readl(base + NvRegTransmitterControl);
  4354. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4355. writel(tx_ctrl, base + NvRegTransmitterControl);
  4356. /* verify that semaphore was acquired */
  4357. tx_ctrl = readl(base + NvRegTransmitterControl);
  4358. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4359. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4360. np->mgmt_sema = 1;
  4361. return 1;
  4362. } else
  4363. udelay(50);
  4364. }
  4365. return 0;
  4366. }
  4367. static void nv_mgmt_release_sema(struct net_device *dev)
  4368. {
  4369. struct fe_priv *np = netdev_priv(dev);
  4370. u8 __iomem *base = get_hwbase(dev);
  4371. u32 tx_ctrl;
  4372. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4373. if (np->mgmt_sema) {
  4374. tx_ctrl = readl(base + NvRegTransmitterControl);
  4375. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4376. writel(tx_ctrl, base + NvRegTransmitterControl);
  4377. }
  4378. }
  4379. }
  4380. static int nv_mgmt_get_version(struct net_device *dev)
  4381. {
  4382. struct fe_priv *np = netdev_priv(dev);
  4383. u8 __iomem *base = get_hwbase(dev);
  4384. u32 data_ready = readl(base + NvRegTransmitterControl);
  4385. u32 data_ready2 = 0;
  4386. unsigned long start;
  4387. int ready = 0;
  4388. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4389. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4390. start = jiffies;
  4391. while (time_before(jiffies, start + 5*HZ)) {
  4392. data_ready2 = readl(base + NvRegTransmitterControl);
  4393. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4394. ready = 1;
  4395. break;
  4396. }
  4397. schedule_timeout_uninterruptible(1);
  4398. }
  4399. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4400. return 0;
  4401. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4402. return 1;
  4403. }
  4404. static int nv_open(struct net_device *dev)
  4405. {
  4406. struct fe_priv *np = netdev_priv(dev);
  4407. u8 __iomem *base = get_hwbase(dev);
  4408. int ret = 1;
  4409. int oom, i;
  4410. u32 low;
  4411. /* power up phy */
  4412. mii_rw(dev, np->phyaddr, MII_BMCR,
  4413. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4414. nv_txrx_gate(dev, false);
  4415. /* erase previous misconfiguration */
  4416. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4417. nv_mac_reset(dev);
  4418. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4419. writel(0, base + NvRegMulticastAddrB);
  4420. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4421. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4422. writel(0, base + NvRegPacketFilterFlags);
  4423. writel(0, base + NvRegTransmitterControl);
  4424. writel(0, base + NvRegReceiverControl);
  4425. writel(0, base + NvRegAdapterControl);
  4426. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4427. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4428. /* initialize descriptor rings */
  4429. set_bufsize(dev);
  4430. oom = nv_init_ring(dev);
  4431. writel(0, base + NvRegLinkSpeed);
  4432. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4433. nv_txrx_reset(dev);
  4434. writel(0, base + NvRegUnknownSetupReg6);
  4435. np->in_shutdown = 0;
  4436. /* give hw rings */
  4437. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4438. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4439. base + NvRegRingSizes);
  4440. writel(np->linkspeed, base + NvRegLinkSpeed);
  4441. if (np->desc_ver == DESC_VER_1)
  4442. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4443. else
  4444. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4445. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4446. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4447. pci_push(base);
  4448. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4449. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4450. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4451. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4452. netdev_info(dev,
  4453. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4454. writel(0, base + NvRegMIIMask);
  4455. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4456. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4457. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4458. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4459. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4460. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4461. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4462. get_random_bytes(&low, sizeof(low));
  4463. low &= NVREG_SLOTTIME_MASK;
  4464. if (np->desc_ver == DESC_VER_1) {
  4465. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4466. } else {
  4467. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4468. /* setup legacy backoff */
  4469. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4470. } else {
  4471. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4472. nv_gear_backoff_reseed(dev);
  4473. }
  4474. }
  4475. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4476. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4477. if (poll_interval == -1) {
  4478. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4479. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4480. else
  4481. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4482. } else
  4483. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4484. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4485. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4486. base + NvRegAdapterControl);
  4487. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4488. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4489. if (np->wolenabled)
  4490. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4491. i = readl(base + NvRegPowerState);
  4492. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4493. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4494. pci_push(base);
  4495. udelay(10);
  4496. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4497. nv_disable_hw_interrupts(dev, np->irqmask);
  4498. pci_push(base);
  4499. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4500. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4501. pci_push(base);
  4502. if (nv_request_irq(dev, 0))
  4503. goto out_drain;
  4504. /* ask for interrupts */
  4505. nv_enable_hw_interrupts(dev, np->irqmask);
  4506. spin_lock_irq(&np->lock);
  4507. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4508. writel(0, base + NvRegMulticastAddrB);
  4509. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4510. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4511. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4512. /* One manual link speed update: Interrupts are enabled, future link
  4513. * speed changes cause interrupts and are handled by nv_link_irq().
  4514. */
  4515. {
  4516. u32 miistat;
  4517. miistat = readl(base + NvRegMIIStatus);
  4518. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4519. }
  4520. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4521. * to init hw */
  4522. np->linkspeed = 0;
  4523. ret = nv_update_linkspeed(dev);
  4524. nv_start_rxtx(dev);
  4525. netif_start_queue(dev);
  4526. nv_napi_enable(dev);
  4527. if (ret) {
  4528. netif_carrier_on(dev);
  4529. } else {
  4530. netdev_info(dev, "no link during initialization\n");
  4531. netif_carrier_off(dev);
  4532. }
  4533. if (oom)
  4534. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4535. /* start statistics timer */
  4536. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4537. mod_timer(&np->stats_poll,
  4538. round_jiffies(jiffies + STATS_INTERVAL));
  4539. spin_unlock_irq(&np->lock);
  4540. return 0;
  4541. out_drain:
  4542. nv_drain_rxtx(dev);
  4543. return ret;
  4544. }
  4545. static int nv_close(struct net_device *dev)
  4546. {
  4547. struct fe_priv *np = netdev_priv(dev);
  4548. u8 __iomem *base;
  4549. spin_lock_irq(&np->lock);
  4550. np->in_shutdown = 1;
  4551. spin_unlock_irq(&np->lock);
  4552. nv_napi_disable(dev);
  4553. synchronize_irq(np->pci_dev->irq);
  4554. del_timer_sync(&np->oom_kick);
  4555. del_timer_sync(&np->nic_poll);
  4556. del_timer_sync(&np->stats_poll);
  4557. netif_stop_queue(dev);
  4558. spin_lock_irq(&np->lock);
  4559. nv_stop_rxtx(dev);
  4560. nv_txrx_reset(dev);
  4561. /* disable interrupts on the nic or we will lock up */
  4562. base = get_hwbase(dev);
  4563. nv_disable_hw_interrupts(dev, np->irqmask);
  4564. pci_push(base);
  4565. spin_unlock_irq(&np->lock);
  4566. nv_free_irq(dev);
  4567. nv_drain_rxtx(dev);
  4568. if (np->wolenabled || !phy_power_down) {
  4569. nv_txrx_gate(dev, false);
  4570. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4571. nv_start_rx(dev);
  4572. } else {
  4573. /* power down phy */
  4574. mii_rw(dev, np->phyaddr, MII_BMCR,
  4575. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4576. nv_txrx_gate(dev, true);
  4577. }
  4578. /* FIXME: power down nic */
  4579. return 0;
  4580. }
  4581. static const struct net_device_ops nv_netdev_ops = {
  4582. .ndo_open = nv_open,
  4583. .ndo_stop = nv_close,
  4584. .ndo_get_stats = nv_get_stats,
  4585. .ndo_start_xmit = nv_start_xmit,
  4586. .ndo_tx_timeout = nv_tx_timeout,
  4587. .ndo_change_mtu = nv_change_mtu,
  4588. .ndo_fix_features = nv_fix_features,
  4589. .ndo_set_features = nv_set_features,
  4590. .ndo_validate_addr = eth_validate_addr,
  4591. .ndo_set_mac_address = nv_set_mac_address,
  4592. .ndo_set_rx_mode = nv_set_multicast,
  4593. #ifdef CONFIG_NET_POLL_CONTROLLER
  4594. .ndo_poll_controller = nv_poll_controller,
  4595. #endif
  4596. };
  4597. static const struct net_device_ops nv_netdev_ops_optimized = {
  4598. .ndo_open = nv_open,
  4599. .ndo_stop = nv_close,
  4600. .ndo_get_stats = nv_get_stats,
  4601. .ndo_start_xmit = nv_start_xmit_optimized,
  4602. .ndo_tx_timeout = nv_tx_timeout,
  4603. .ndo_change_mtu = nv_change_mtu,
  4604. .ndo_fix_features = nv_fix_features,
  4605. .ndo_set_features = nv_set_features,
  4606. .ndo_validate_addr = eth_validate_addr,
  4607. .ndo_set_mac_address = nv_set_mac_address,
  4608. .ndo_set_rx_mode = nv_set_multicast,
  4609. #ifdef CONFIG_NET_POLL_CONTROLLER
  4610. .ndo_poll_controller = nv_poll_controller,
  4611. #endif
  4612. };
  4613. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4614. {
  4615. struct net_device *dev;
  4616. struct fe_priv *np;
  4617. unsigned long addr;
  4618. u8 __iomem *base;
  4619. int err, i;
  4620. u32 powerstate, txreg;
  4621. u32 phystate_orig = 0, phystate;
  4622. int phyinitialized = 0;
  4623. static int printed_version;
  4624. if (!printed_version++)
  4625. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4626. FORCEDETH_VERSION);
  4627. dev = alloc_etherdev(sizeof(struct fe_priv));
  4628. err = -ENOMEM;
  4629. if (!dev)
  4630. goto out;
  4631. np = netdev_priv(dev);
  4632. np->dev = dev;
  4633. np->pci_dev = pci_dev;
  4634. spin_lock_init(&np->lock);
  4635. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4636. init_timer(&np->oom_kick);
  4637. np->oom_kick.data = (unsigned long) dev;
  4638. np->oom_kick.function = nv_do_rx_refill; /* timer handler */
  4639. init_timer(&np->nic_poll);
  4640. np->nic_poll.data = (unsigned long) dev;
  4641. np->nic_poll.function = nv_do_nic_poll; /* timer handler */
  4642. init_timer(&np->stats_poll);
  4643. np->stats_poll.data = (unsigned long) dev;
  4644. np->stats_poll.function = nv_do_stats_poll; /* timer handler */
  4645. err = pci_enable_device(pci_dev);
  4646. if (err)
  4647. goto out_free;
  4648. pci_set_master(pci_dev);
  4649. err = pci_request_regions(pci_dev, DRV_NAME);
  4650. if (err < 0)
  4651. goto out_disable;
  4652. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4653. np->register_size = NV_PCI_REGSZ_VER3;
  4654. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4655. np->register_size = NV_PCI_REGSZ_VER2;
  4656. else
  4657. np->register_size = NV_PCI_REGSZ_VER1;
  4658. err = -EINVAL;
  4659. addr = 0;
  4660. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4661. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4662. pci_resource_len(pci_dev, i) >= np->register_size) {
  4663. addr = pci_resource_start(pci_dev, i);
  4664. break;
  4665. }
  4666. }
  4667. if (i == DEVICE_COUNT_RESOURCE) {
  4668. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  4669. goto out_relreg;
  4670. }
  4671. /* copy of driver data */
  4672. np->driver_data = id->driver_data;
  4673. /* copy of device id */
  4674. np->device_id = id->device;
  4675. /* handle different descriptor versions */
  4676. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4677. /* packet format 3: supports 40-bit addressing */
  4678. np->desc_ver = DESC_VER_3;
  4679. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4680. if (dma_64bit) {
  4681. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  4682. dev_info(&pci_dev->dev,
  4683. "64-bit DMA failed, using 32-bit addressing\n");
  4684. else
  4685. dev->features |= NETIF_F_HIGHDMA;
  4686. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  4687. dev_info(&pci_dev->dev,
  4688. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4689. }
  4690. }
  4691. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4692. /* packet format 2: supports jumbo frames */
  4693. np->desc_ver = DESC_VER_2;
  4694. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4695. } else {
  4696. /* original packet format */
  4697. np->desc_ver = DESC_VER_1;
  4698. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4699. }
  4700. np->pkt_limit = NV_PKTLIMIT_1;
  4701. if (id->driver_data & DEV_HAS_LARGEDESC)
  4702. np->pkt_limit = NV_PKTLIMIT_2;
  4703. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4704. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4705. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  4706. NETIF_F_TSO | NETIF_F_RXCSUM;
  4707. }
  4708. np->vlanctl_bits = 0;
  4709. if (id->driver_data & DEV_HAS_VLAN) {
  4710. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4711. dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4712. }
  4713. dev->features |= dev->hw_features;
  4714. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4715. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  4716. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  4717. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  4718. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  4719. }
  4720. err = -ENOMEM;
  4721. np->base = ioremap(addr, np->register_size);
  4722. if (!np->base)
  4723. goto out_relreg;
  4724. dev->base_addr = (unsigned long)np->base;
  4725. dev->irq = pci_dev->irq;
  4726. np->rx_ring_size = RX_RING_DEFAULT;
  4727. np->tx_ring_size = TX_RING_DEFAULT;
  4728. if (!nv_optimized(np)) {
  4729. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  4730. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  4731. &np->ring_addr);
  4732. if (!np->rx_ring.orig)
  4733. goto out_unmap;
  4734. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4735. } else {
  4736. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  4737. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  4738. &np->ring_addr);
  4739. if (!np->rx_ring.ex)
  4740. goto out_unmap;
  4741. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4742. }
  4743. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4744. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4745. if (!np->rx_skb || !np->tx_skb)
  4746. goto out_freering;
  4747. if (!nv_optimized(np))
  4748. dev->netdev_ops = &nv_netdev_ops;
  4749. else
  4750. dev->netdev_ops = &nv_netdev_ops_optimized;
  4751. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  4752. SET_ETHTOOL_OPS(dev, &ops);
  4753. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  4754. pci_set_drvdata(pci_dev, dev);
  4755. /* read the mac address */
  4756. base = get_hwbase(dev);
  4757. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  4758. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  4759. /* check the workaround bit for correct mac address order */
  4760. txreg = readl(base + NvRegTransmitPoll);
  4761. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  4762. /* mac address is already in correct order */
  4763. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  4764. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  4765. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  4766. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  4767. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  4768. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  4769. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  4770. /* mac address is already in correct order */
  4771. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  4772. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  4773. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  4774. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  4775. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  4776. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  4777. /*
  4778. * Set orig mac address back to the reversed version.
  4779. * This flag will be cleared during low power transition.
  4780. * Therefore, we should always put back the reversed address.
  4781. */
  4782. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  4783. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  4784. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  4785. } else {
  4786. /* need to reverse mac address to correct order */
  4787. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  4788. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  4789. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  4790. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  4791. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  4792. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  4793. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4794. dev_dbg(&pci_dev->dev,
  4795. "%s: set workaround bit for reversed mac addr\n",
  4796. __func__);
  4797. }
  4798. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  4799. if (!is_valid_ether_addr(dev->perm_addr)) {
  4800. /*
  4801. * Bad mac address. At least one bios sets the mac address
  4802. * to 01:23:45:67:89:ab
  4803. */
  4804. dev_err(&pci_dev->dev,
  4805. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  4806. dev->dev_addr);
  4807. random_ether_addr(dev->dev_addr);
  4808. dev_err(&pci_dev->dev,
  4809. "Using random MAC address: %pM\n", dev->dev_addr);
  4810. }
  4811. /* set mac address */
  4812. nv_copy_mac_to_hw(dev);
  4813. /* disable WOL */
  4814. writel(0, base + NvRegWakeUpFlags);
  4815. np->wolenabled = 0;
  4816. device_set_wakeup_enable(&pci_dev->dev, false);
  4817. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  4818. /* take phy and nic out of low power mode */
  4819. powerstate = readl(base + NvRegPowerState2);
  4820. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  4821. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  4822. pci_dev->revision >= 0xA3)
  4823. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  4824. writel(powerstate, base + NvRegPowerState2);
  4825. }
  4826. if (np->desc_ver == DESC_VER_1)
  4827. np->tx_flags = NV_TX_VALID;
  4828. else
  4829. np->tx_flags = NV_TX2_VALID;
  4830. np->msi_flags = 0;
  4831. if ((id->driver_data & DEV_HAS_MSI) && msi)
  4832. np->msi_flags |= NV_MSI_CAPABLE;
  4833. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  4834. /* msix has had reported issues when modifying irqmask
  4835. as in the case of napi, therefore, disable for now
  4836. */
  4837. #if 0
  4838. np->msi_flags |= NV_MSI_X_CAPABLE;
  4839. #endif
  4840. }
  4841. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  4842. np->irqmask = NVREG_IRQMASK_CPU;
  4843. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  4844. np->msi_flags |= 0x0001;
  4845. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  4846. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  4847. /* start off in throughput mode */
  4848. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  4849. /* remove support for msix mode */
  4850. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  4851. } else {
  4852. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  4853. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  4854. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  4855. np->msi_flags |= 0x0003;
  4856. }
  4857. if (id->driver_data & DEV_NEED_TIMERIRQ)
  4858. np->irqmask |= NVREG_IRQ_TIMER;
  4859. if (id->driver_data & DEV_NEED_LINKTIMER) {
  4860. np->need_linktimer = 1;
  4861. np->link_timeout = jiffies + LINK_TIMEOUT;
  4862. } else {
  4863. np->need_linktimer = 0;
  4864. }
  4865. /* Limit the number of tx's outstanding for hw bug */
  4866. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  4867. np->tx_limit = 1;
  4868. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  4869. pci_dev->revision >= 0xA2)
  4870. np->tx_limit = 0;
  4871. }
  4872. /* clear phy state and temporarily halt phy interrupts */
  4873. writel(0, base + NvRegMIIMask);
  4874. phystate = readl(base + NvRegAdapterControl);
  4875. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  4876. phystate_orig = 1;
  4877. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  4878. writel(phystate, base + NvRegAdapterControl);
  4879. }
  4880. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4881. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  4882. /* management unit running on the mac? */
  4883. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  4884. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  4885. nv_mgmt_acquire_sema(dev) &&
  4886. nv_mgmt_get_version(dev)) {
  4887. np->mac_in_use = 1;
  4888. if (np->mgmt_version > 0)
  4889. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  4890. /* management unit setup the phy already? */
  4891. if (np->mac_in_use &&
  4892. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  4893. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  4894. /* phy is inited by mgmt unit */
  4895. phyinitialized = 1;
  4896. } else {
  4897. /* we need to init the phy */
  4898. }
  4899. }
  4900. }
  4901. /* find a suitable phy */
  4902. for (i = 1; i <= 32; i++) {
  4903. int id1, id2;
  4904. int phyaddr = i & 0x1F;
  4905. spin_lock_irq(&np->lock);
  4906. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  4907. spin_unlock_irq(&np->lock);
  4908. if (id1 < 0 || id1 == 0xffff)
  4909. continue;
  4910. spin_lock_irq(&np->lock);
  4911. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  4912. spin_unlock_irq(&np->lock);
  4913. if (id2 < 0 || id2 == 0xffff)
  4914. continue;
  4915. np->phy_model = id2 & PHYID2_MODEL_MASK;
  4916. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  4917. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  4918. np->phyaddr = phyaddr;
  4919. np->phy_oui = id1 | id2;
  4920. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  4921. if (np->phy_oui == PHY_OUI_REALTEK2)
  4922. np->phy_oui = PHY_OUI_REALTEK;
  4923. /* Setup phy revision for Realtek */
  4924. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  4925. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  4926. break;
  4927. }
  4928. if (i == 33) {
  4929. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  4930. goto out_error;
  4931. }
  4932. if (!phyinitialized) {
  4933. /* reset it */
  4934. phy_init(dev);
  4935. } else {
  4936. /* see if it is a gigabit phy */
  4937. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4938. if (mii_status & PHY_GIGABIT)
  4939. np->gigabit = PHY_GIGABIT;
  4940. }
  4941. /* set default link speed settings */
  4942. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  4943. np->duplex = 0;
  4944. np->autoneg = 1;
  4945. err = register_netdev(dev);
  4946. if (err) {
  4947. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  4948. goto out_error;
  4949. }
  4950. if (id->driver_data & DEV_HAS_VLAN)
  4951. nv_vlan_mode(dev, dev->features);
  4952. netif_carrier_off(dev);
  4953. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  4954. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  4955. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  4956. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  4957. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  4958. "csum " : "",
  4959. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  4960. "vlan " : "",
  4961. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  4962. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  4963. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  4964. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  4965. np->need_linktimer ? "lnktim " : "",
  4966. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  4967. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  4968. np->desc_ver);
  4969. return 0;
  4970. out_error:
  4971. if (phystate_orig)
  4972. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  4973. pci_set_drvdata(pci_dev, NULL);
  4974. out_freering:
  4975. free_rings(dev);
  4976. out_unmap:
  4977. iounmap(get_hwbase(dev));
  4978. out_relreg:
  4979. pci_release_regions(pci_dev);
  4980. out_disable:
  4981. pci_disable_device(pci_dev);
  4982. out_free:
  4983. free_netdev(dev);
  4984. out:
  4985. return err;
  4986. }
  4987. static void nv_restore_phy(struct net_device *dev)
  4988. {
  4989. struct fe_priv *np = netdev_priv(dev);
  4990. u16 phy_reserved, mii_control;
  4991. if (np->phy_oui == PHY_OUI_REALTEK &&
  4992. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  4993. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  4994. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  4995. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  4996. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  4997. phy_reserved |= PHY_REALTEK_INIT8;
  4998. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  4999. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5000. /* restart auto negotiation */
  5001. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5002. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5003. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5004. }
  5005. }
  5006. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5007. {
  5008. struct net_device *dev = pci_get_drvdata(pci_dev);
  5009. struct fe_priv *np = netdev_priv(dev);
  5010. u8 __iomem *base = get_hwbase(dev);
  5011. /* special op: write back the misordered MAC address - otherwise
  5012. * the next nv_probe would see a wrong address.
  5013. */
  5014. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5015. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5016. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5017. base + NvRegTransmitPoll);
  5018. }
  5019. static void __devexit nv_remove(struct pci_dev *pci_dev)
  5020. {
  5021. struct net_device *dev = pci_get_drvdata(pci_dev);
  5022. unregister_netdev(dev);
  5023. nv_restore_mac_addr(pci_dev);
  5024. /* restore any phy related changes */
  5025. nv_restore_phy(dev);
  5026. nv_mgmt_release_sema(dev);
  5027. /* free all structures */
  5028. free_rings(dev);
  5029. iounmap(get_hwbase(dev));
  5030. pci_release_regions(pci_dev);
  5031. pci_disable_device(pci_dev);
  5032. free_netdev(dev);
  5033. pci_set_drvdata(pci_dev, NULL);
  5034. }
  5035. #ifdef CONFIG_PM_SLEEP
  5036. static int nv_suspend(struct device *device)
  5037. {
  5038. struct pci_dev *pdev = to_pci_dev(device);
  5039. struct net_device *dev = pci_get_drvdata(pdev);
  5040. struct fe_priv *np = netdev_priv(dev);
  5041. u8 __iomem *base = get_hwbase(dev);
  5042. int i;
  5043. if (netif_running(dev)) {
  5044. /* Gross. */
  5045. nv_close(dev);
  5046. }
  5047. netif_device_detach(dev);
  5048. /* save non-pci configuration space */
  5049. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5050. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5051. return 0;
  5052. }
  5053. static int nv_resume(struct device *device)
  5054. {
  5055. struct pci_dev *pdev = to_pci_dev(device);
  5056. struct net_device *dev = pci_get_drvdata(pdev);
  5057. struct fe_priv *np = netdev_priv(dev);
  5058. u8 __iomem *base = get_hwbase(dev);
  5059. int i, rc = 0;
  5060. /* restore non-pci configuration space */
  5061. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5062. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5063. if (np->driver_data & DEV_NEED_MSI_FIX)
  5064. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5065. /* restore phy state, including autoneg */
  5066. phy_init(dev);
  5067. netif_device_attach(dev);
  5068. if (netif_running(dev)) {
  5069. rc = nv_open(dev);
  5070. nv_set_multicast(dev);
  5071. }
  5072. return rc;
  5073. }
  5074. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5075. #define NV_PM_OPS (&nv_pm_ops)
  5076. #else
  5077. #define NV_PM_OPS NULL
  5078. #endif /* CONFIG_PM_SLEEP */
  5079. #ifdef CONFIG_PM
  5080. static void nv_shutdown(struct pci_dev *pdev)
  5081. {
  5082. struct net_device *dev = pci_get_drvdata(pdev);
  5083. struct fe_priv *np = netdev_priv(dev);
  5084. if (netif_running(dev))
  5085. nv_close(dev);
  5086. /*
  5087. * Restore the MAC so a kernel started by kexec won't get confused.
  5088. * If we really go for poweroff, we must not restore the MAC,
  5089. * otherwise the MAC for WOL will be reversed at least on some boards.
  5090. */
  5091. if (system_state != SYSTEM_POWER_OFF)
  5092. nv_restore_mac_addr(pdev);
  5093. pci_disable_device(pdev);
  5094. /*
  5095. * Apparently it is not possible to reinitialise from D3 hot,
  5096. * only put the device into D3 if we really go for poweroff.
  5097. */
  5098. if (system_state == SYSTEM_POWER_OFF) {
  5099. pci_wake_from_d3(pdev, np->wolenabled);
  5100. pci_set_power_state(pdev, PCI_D3hot);
  5101. }
  5102. }
  5103. #else
  5104. #define nv_shutdown NULL
  5105. #endif /* CONFIG_PM */
  5106. static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
  5107. { /* nForce Ethernet Controller */
  5108. PCI_DEVICE(0x10DE, 0x01C3),
  5109. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5110. },
  5111. { /* nForce2 Ethernet Controller */
  5112. PCI_DEVICE(0x10DE, 0x0066),
  5113. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5114. },
  5115. { /* nForce3 Ethernet Controller */
  5116. PCI_DEVICE(0x10DE, 0x00D6),
  5117. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5118. },
  5119. { /* nForce3 Ethernet Controller */
  5120. PCI_DEVICE(0x10DE, 0x0086),
  5121. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5122. },
  5123. { /* nForce3 Ethernet Controller */
  5124. PCI_DEVICE(0x10DE, 0x008C),
  5125. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5126. },
  5127. { /* nForce3 Ethernet Controller */
  5128. PCI_DEVICE(0x10DE, 0x00E6),
  5129. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5130. },
  5131. { /* nForce3 Ethernet Controller */
  5132. PCI_DEVICE(0x10DE, 0x00DF),
  5133. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5134. },
  5135. { /* CK804 Ethernet Controller */
  5136. PCI_DEVICE(0x10DE, 0x0056),
  5137. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5138. },
  5139. { /* CK804 Ethernet Controller */
  5140. PCI_DEVICE(0x10DE, 0x0057),
  5141. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5142. },
  5143. { /* MCP04 Ethernet Controller */
  5144. PCI_DEVICE(0x10DE, 0x0037),
  5145. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5146. },
  5147. { /* MCP04 Ethernet Controller */
  5148. PCI_DEVICE(0x10DE, 0x0038),
  5149. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5150. },
  5151. { /* MCP51 Ethernet Controller */
  5152. PCI_DEVICE(0x10DE, 0x0268),
  5153. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5154. },
  5155. { /* MCP51 Ethernet Controller */
  5156. PCI_DEVICE(0x10DE, 0x0269),
  5157. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5158. },
  5159. { /* MCP55 Ethernet Controller */
  5160. PCI_DEVICE(0x10DE, 0x0372),
  5161. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5162. },
  5163. { /* MCP55 Ethernet Controller */
  5164. PCI_DEVICE(0x10DE, 0x0373),
  5165. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5166. },
  5167. { /* MCP61 Ethernet Controller */
  5168. PCI_DEVICE(0x10DE, 0x03E5),
  5169. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5170. },
  5171. { /* MCP61 Ethernet Controller */
  5172. PCI_DEVICE(0x10DE, 0x03E6),
  5173. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5174. },
  5175. { /* MCP61 Ethernet Controller */
  5176. PCI_DEVICE(0x10DE, 0x03EE),
  5177. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5178. },
  5179. { /* MCP61 Ethernet Controller */
  5180. PCI_DEVICE(0x10DE, 0x03EF),
  5181. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5182. },
  5183. { /* MCP65 Ethernet Controller */
  5184. PCI_DEVICE(0x10DE, 0x0450),
  5185. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5186. },
  5187. { /* MCP65 Ethernet Controller */
  5188. PCI_DEVICE(0x10DE, 0x0451),
  5189. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5190. },
  5191. { /* MCP65 Ethernet Controller */
  5192. PCI_DEVICE(0x10DE, 0x0452),
  5193. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5194. },
  5195. { /* MCP65 Ethernet Controller */
  5196. PCI_DEVICE(0x10DE, 0x0453),
  5197. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5198. },
  5199. { /* MCP67 Ethernet Controller */
  5200. PCI_DEVICE(0x10DE, 0x054C),
  5201. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5202. },
  5203. { /* MCP67 Ethernet Controller */
  5204. PCI_DEVICE(0x10DE, 0x054D),
  5205. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5206. },
  5207. { /* MCP67 Ethernet Controller */
  5208. PCI_DEVICE(0x10DE, 0x054E),
  5209. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5210. },
  5211. { /* MCP67 Ethernet Controller */
  5212. PCI_DEVICE(0x10DE, 0x054F),
  5213. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5214. },
  5215. { /* MCP73 Ethernet Controller */
  5216. PCI_DEVICE(0x10DE, 0x07DC),
  5217. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5218. },
  5219. { /* MCP73 Ethernet Controller */
  5220. PCI_DEVICE(0x10DE, 0x07DD),
  5221. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5222. },
  5223. { /* MCP73 Ethernet Controller */
  5224. PCI_DEVICE(0x10DE, 0x07DE),
  5225. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5226. },
  5227. { /* MCP73 Ethernet Controller */
  5228. PCI_DEVICE(0x10DE, 0x07DF),
  5229. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5230. },
  5231. { /* MCP77 Ethernet Controller */
  5232. PCI_DEVICE(0x10DE, 0x0760),
  5233. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5234. },
  5235. { /* MCP77 Ethernet Controller */
  5236. PCI_DEVICE(0x10DE, 0x0761),
  5237. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5238. },
  5239. { /* MCP77 Ethernet Controller */
  5240. PCI_DEVICE(0x10DE, 0x0762),
  5241. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5242. },
  5243. { /* MCP77 Ethernet Controller */
  5244. PCI_DEVICE(0x10DE, 0x0763),
  5245. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5246. },
  5247. { /* MCP79 Ethernet Controller */
  5248. PCI_DEVICE(0x10DE, 0x0AB0),
  5249. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5250. },
  5251. { /* MCP79 Ethernet Controller */
  5252. PCI_DEVICE(0x10DE, 0x0AB1),
  5253. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5254. },
  5255. { /* MCP79 Ethernet Controller */
  5256. PCI_DEVICE(0x10DE, 0x0AB2),
  5257. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5258. },
  5259. { /* MCP79 Ethernet Controller */
  5260. PCI_DEVICE(0x10DE, 0x0AB3),
  5261. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5262. },
  5263. { /* MCP89 Ethernet Controller */
  5264. PCI_DEVICE(0x10DE, 0x0D7D),
  5265. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5266. },
  5267. {0,},
  5268. };
  5269. static struct pci_driver driver = {
  5270. .name = DRV_NAME,
  5271. .id_table = pci_tbl,
  5272. .probe = nv_probe,
  5273. .remove = __devexit_p(nv_remove),
  5274. .shutdown = nv_shutdown,
  5275. .driver.pm = NV_PM_OPS,
  5276. };
  5277. static int __init init_nic(void)
  5278. {
  5279. return pci_register_driver(&driver);
  5280. }
  5281. static void __exit exit_nic(void)
  5282. {
  5283. pci_unregister_driver(&driver);
  5284. }
  5285. module_param(max_interrupt_work, int, 0);
  5286. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5287. module_param(optimization_mode, int, 0);
  5288. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5289. module_param(poll_interval, int, 0);
  5290. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5291. module_param(msi, int, 0);
  5292. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5293. module_param(msix, int, 0);
  5294. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5295. module_param(dma_64bit, int, 0);
  5296. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5297. module_param(phy_cross, int, 0);
  5298. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5299. module_param(phy_power_down, int, 0);
  5300. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5301. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5302. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5303. MODULE_LICENSE("GPL");
  5304. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5305. module_init(init_nic);
  5306. module_exit(exit_nic);