intel_ringbuffer.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  209. ret = intel_ring_begin(ring, 6);
  210. if (ret)
  211. return ret;
  212. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  213. intel_ring_emit(ring, flags);
  214. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  215. intel_ring_emit(ring, 0); /* lower dword */
  216. intel_ring_emit(ring, 0); /* uppwer dword */
  217. intel_ring_emit(ring, MI_NOOP);
  218. intel_ring_advance(ring);
  219. return 0;
  220. }
  221. static void ring_write_tail(struct intel_ring_buffer *ring,
  222. u32 value)
  223. {
  224. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  225. I915_WRITE_TAIL(ring, value);
  226. }
  227. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  228. {
  229. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  230. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  231. RING_ACTHD(ring->mmio_base) : ACTHD;
  232. return I915_READ(acthd_reg);
  233. }
  234. static int init_ring_common(struct intel_ring_buffer *ring)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. struct drm_i915_gem_object *obj = ring->obj;
  238. u32 head;
  239. /* Stop the ring if it's running. */
  240. I915_WRITE_CTL(ring, 0);
  241. I915_WRITE_HEAD(ring, 0);
  242. ring->write_tail(ring, 0);
  243. /* Initialize the ring. */
  244. I915_WRITE_START(ring, obj->gtt_offset);
  245. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  246. /* G45 ring initialization fails to reset head to zero */
  247. if (head != 0) {
  248. DRM_DEBUG_KMS("%s head not reset to zero "
  249. "ctl %08x head %08x tail %08x start %08x\n",
  250. ring->name,
  251. I915_READ_CTL(ring),
  252. I915_READ_HEAD(ring),
  253. I915_READ_TAIL(ring),
  254. I915_READ_START(ring));
  255. I915_WRITE_HEAD(ring, 0);
  256. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  257. DRM_ERROR("failed to set %s head to zero "
  258. "ctl %08x head %08x tail %08x start %08x\n",
  259. ring->name,
  260. I915_READ_CTL(ring),
  261. I915_READ_HEAD(ring),
  262. I915_READ_TAIL(ring),
  263. I915_READ_START(ring));
  264. }
  265. }
  266. I915_WRITE_CTL(ring,
  267. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  268. | RING_VALID);
  269. /* If the head is still not zero, the ring is dead */
  270. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  271. I915_READ_START(ring) == obj->gtt_offset &&
  272. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  273. DRM_ERROR("%s initialization failed "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. return -EIO;
  281. }
  282. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  283. i915_kernel_lost_context(ring->dev);
  284. else {
  285. ring->head = I915_READ_HEAD(ring);
  286. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  287. ring->space = ring_space(ring);
  288. }
  289. return 0;
  290. }
  291. static int
  292. init_pipe_control(struct intel_ring_buffer *ring)
  293. {
  294. struct pipe_control *pc;
  295. struct drm_i915_gem_object *obj;
  296. int ret;
  297. if (ring->private)
  298. return 0;
  299. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  300. if (!pc)
  301. return -ENOMEM;
  302. obj = i915_gem_alloc_object(ring->dev, 4096);
  303. if (obj == NULL) {
  304. DRM_ERROR("Failed to allocate seqno page\n");
  305. ret = -ENOMEM;
  306. goto err;
  307. }
  308. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  309. ret = i915_gem_object_pin(obj, 4096, true);
  310. if (ret)
  311. goto err_unref;
  312. pc->gtt_offset = obj->gtt_offset;
  313. pc->cpu_page = kmap(obj->pages[0]);
  314. if (pc->cpu_page == NULL)
  315. goto err_unpin;
  316. pc->obj = obj;
  317. ring->private = pc;
  318. return 0;
  319. err_unpin:
  320. i915_gem_object_unpin(obj);
  321. err_unref:
  322. drm_gem_object_unreference(&obj->base);
  323. err:
  324. kfree(pc);
  325. return ret;
  326. }
  327. static void
  328. cleanup_pipe_control(struct intel_ring_buffer *ring)
  329. {
  330. struct pipe_control *pc = ring->private;
  331. struct drm_i915_gem_object *obj;
  332. if (!ring->private)
  333. return;
  334. obj = pc->obj;
  335. kunmap(obj->pages[0]);
  336. i915_gem_object_unpin(obj);
  337. drm_gem_object_unreference(&obj->base);
  338. kfree(pc);
  339. ring->private = NULL;
  340. }
  341. static int init_render_ring(struct intel_ring_buffer *ring)
  342. {
  343. struct drm_device *dev = ring->dev;
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. int ret = init_ring_common(ring);
  346. if (INTEL_INFO(dev)->gen > 3) {
  347. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  348. if (IS_GEN7(dev))
  349. I915_WRITE(GFX_MODE_GEN7,
  350. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  351. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  352. }
  353. if (INTEL_INFO(dev)->gen >= 5) {
  354. ret = init_pipe_control(ring);
  355. if (ret)
  356. return ret;
  357. }
  358. if (IS_GEN6(dev)) {
  359. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  360. * "If this bit is set, STCunit will have LRA as replacement
  361. * policy. [...] This bit must be reset. LRA replacement
  362. * policy is not supported."
  363. */
  364. I915_WRITE(CACHE_MODE_0,
  365. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  366. }
  367. if (INTEL_INFO(dev)->gen >= 6)
  368. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  369. if (IS_IVYBRIDGE(dev))
  370. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  371. return ret;
  372. }
  373. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  374. {
  375. if (!ring->private)
  376. return;
  377. cleanup_pipe_control(ring);
  378. }
  379. static void
  380. update_mboxes(struct intel_ring_buffer *ring,
  381. u32 seqno,
  382. u32 mmio_offset)
  383. {
  384. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  385. MI_SEMAPHORE_GLOBAL_GTT |
  386. MI_SEMAPHORE_REGISTER |
  387. MI_SEMAPHORE_UPDATE);
  388. intel_ring_emit(ring, seqno);
  389. intel_ring_emit(ring, mmio_offset);
  390. }
  391. /**
  392. * gen6_add_request - Update the semaphore mailbox registers
  393. *
  394. * @ring - ring that is adding a request
  395. * @seqno - return seqno stuck into the ring
  396. *
  397. * Update the mailbox registers in the *other* rings with the current seqno.
  398. * This acts like a signal in the canonical semaphore.
  399. */
  400. static int
  401. gen6_add_request(struct intel_ring_buffer *ring,
  402. u32 *seqno)
  403. {
  404. u32 mbox1_reg;
  405. u32 mbox2_reg;
  406. int ret;
  407. ret = intel_ring_begin(ring, 10);
  408. if (ret)
  409. return ret;
  410. mbox1_reg = ring->signal_mbox[0];
  411. mbox2_reg = ring->signal_mbox[1];
  412. *seqno = i915_gem_next_request_seqno(ring);
  413. update_mboxes(ring, *seqno, mbox1_reg);
  414. update_mboxes(ring, *seqno, mbox2_reg);
  415. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  416. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  417. intel_ring_emit(ring, *seqno);
  418. intel_ring_emit(ring, MI_USER_INTERRUPT);
  419. intel_ring_advance(ring);
  420. return 0;
  421. }
  422. /**
  423. * intel_ring_sync - sync the waiter to the signaller on seqno
  424. *
  425. * @waiter - ring that is waiting
  426. * @signaller - ring which has, or will signal
  427. * @seqno - seqno which the waiter will block on
  428. */
  429. static int
  430. gen6_ring_sync(struct intel_ring_buffer *waiter,
  431. struct intel_ring_buffer *signaller,
  432. u32 seqno)
  433. {
  434. int ret;
  435. u32 dw1 = MI_SEMAPHORE_MBOX |
  436. MI_SEMAPHORE_COMPARE |
  437. MI_SEMAPHORE_REGISTER;
  438. /* Throughout all of the GEM code, seqno passed implies our current
  439. * seqno is >= the last seqno executed. However for hardware the
  440. * comparison is strictly greater than.
  441. */
  442. seqno -= 1;
  443. WARN_ON(signaller->semaphore_register[waiter->id] ==
  444. MI_SEMAPHORE_SYNC_INVALID);
  445. ret = intel_ring_begin(waiter, 4);
  446. if (ret)
  447. return ret;
  448. intel_ring_emit(waiter,
  449. dw1 | signaller->semaphore_register[waiter->id]);
  450. intel_ring_emit(waiter, seqno);
  451. intel_ring_emit(waiter, 0);
  452. intel_ring_emit(waiter, MI_NOOP);
  453. intel_ring_advance(waiter);
  454. return 0;
  455. }
  456. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  457. do { \
  458. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  459. PIPE_CONTROL_DEPTH_STALL); \
  460. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  461. intel_ring_emit(ring__, 0); \
  462. intel_ring_emit(ring__, 0); \
  463. } while (0)
  464. static int
  465. pc_render_add_request(struct intel_ring_buffer *ring,
  466. u32 *result)
  467. {
  468. u32 seqno = i915_gem_next_request_seqno(ring);
  469. struct pipe_control *pc = ring->private;
  470. u32 scratch_addr = pc->gtt_offset + 128;
  471. int ret;
  472. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  473. * incoherent with writes to memory, i.e. completely fubar,
  474. * so we need to use PIPE_NOTIFY instead.
  475. *
  476. * However, we also need to workaround the qword write
  477. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  478. * memory before requesting an interrupt.
  479. */
  480. ret = intel_ring_begin(ring, 32);
  481. if (ret)
  482. return ret;
  483. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  484. PIPE_CONTROL_WRITE_FLUSH |
  485. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  486. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  487. intel_ring_emit(ring, seqno);
  488. intel_ring_emit(ring, 0);
  489. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  490. scratch_addr += 128; /* write to separate cachelines */
  491. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  492. scratch_addr += 128;
  493. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  494. scratch_addr += 128;
  495. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  496. scratch_addr += 128;
  497. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  498. scratch_addr += 128;
  499. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  500. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  501. PIPE_CONTROL_WRITE_FLUSH |
  502. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  503. PIPE_CONTROL_NOTIFY);
  504. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  505. intel_ring_emit(ring, seqno);
  506. intel_ring_emit(ring, 0);
  507. intel_ring_advance(ring);
  508. *result = seqno;
  509. return 0;
  510. }
  511. static u32
  512. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  513. {
  514. struct drm_device *dev = ring->dev;
  515. /* Workaround to force correct ordering between irq and seqno writes on
  516. * ivb (and maybe also on snb) by reading from a CS register (like
  517. * ACTHD) before reading the status page. */
  518. if (IS_GEN6(dev) || IS_GEN7(dev))
  519. intel_ring_get_active_head(ring);
  520. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  521. }
  522. static u32
  523. ring_get_seqno(struct intel_ring_buffer *ring)
  524. {
  525. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  526. }
  527. static u32
  528. pc_render_get_seqno(struct intel_ring_buffer *ring)
  529. {
  530. struct pipe_control *pc = ring->private;
  531. return pc->cpu_page[0];
  532. }
  533. static bool
  534. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  535. {
  536. struct drm_device *dev = ring->dev;
  537. drm_i915_private_t *dev_priv = dev->dev_private;
  538. unsigned long flags;
  539. if (!dev->irq_enabled)
  540. return false;
  541. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  542. if (ring->irq_refcount++ == 0) {
  543. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  544. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  545. POSTING_READ(GTIMR);
  546. }
  547. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  548. return true;
  549. }
  550. static void
  551. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  552. {
  553. struct drm_device *dev = ring->dev;
  554. drm_i915_private_t *dev_priv = dev->dev_private;
  555. unsigned long flags;
  556. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  557. if (--ring->irq_refcount == 0) {
  558. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  559. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  560. POSTING_READ(GTIMR);
  561. }
  562. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  563. }
  564. static bool
  565. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  566. {
  567. struct drm_device *dev = ring->dev;
  568. drm_i915_private_t *dev_priv = dev->dev_private;
  569. unsigned long flags;
  570. if (!dev->irq_enabled)
  571. return false;
  572. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  573. if (ring->irq_refcount++ == 0) {
  574. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  575. I915_WRITE(IMR, dev_priv->irq_mask);
  576. POSTING_READ(IMR);
  577. }
  578. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  579. return true;
  580. }
  581. static void
  582. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  583. {
  584. struct drm_device *dev = ring->dev;
  585. drm_i915_private_t *dev_priv = dev->dev_private;
  586. unsigned long flags;
  587. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  588. if (--ring->irq_refcount == 0) {
  589. dev_priv->irq_mask |= ring->irq_enable_mask;
  590. I915_WRITE(IMR, dev_priv->irq_mask);
  591. POSTING_READ(IMR);
  592. }
  593. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  594. }
  595. static bool
  596. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  597. {
  598. struct drm_device *dev = ring->dev;
  599. drm_i915_private_t *dev_priv = dev->dev_private;
  600. unsigned long flags;
  601. if (!dev->irq_enabled)
  602. return false;
  603. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  604. if (ring->irq_refcount++ == 0) {
  605. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  606. I915_WRITE16(IMR, dev_priv->irq_mask);
  607. POSTING_READ16(IMR);
  608. }
  609. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  610. return true;
  611. }
  612. static void
  613. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  614. {
  615. struct drm_device *dev = ring->dev;
  616. drm_i915_private_t *dev_priv = dev->dev_private;
  617. unsigned long flags;
  618. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  619. if (--ring->irq_refcount == 0) {
  620. dev_priv->irq_mask |= ring->irq_enable_mask;
  621. I915_WRITE16(IMR, dev_priv->irq_mask);
  622. POSTING_READ16(IMR);
  623. }
  624. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  625. }
  626. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  627. {
  628. struct drm_device *dev = ring->dev;
  629. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  630. u32 mmio = 0;
  631. /* The ring status page addresses are no longer next to the rest of
  632. * the ring registers as of gen7.
  633. */
  634. if (IS_GEN7(dev)) {
  635. switch (ring->id) {
  636. case RCS:
  637. mmio = RENDER_HWS_PGA_GEN7;
  638. break;
  639. case BCS:
  640. mmio = BLT_HWS_PGA_GEN7;
  641. break;
  642. case VCS:
  643. mmio = BSD_HWS_PGA_GEN7;
  644. break;
  645. }
  646. } else if (IS_GEN6(ring->dev)) {
  647. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  648. } else {
  649. mmio = RING_HWS_PGA(ring->mmio_base);
  650. }
  651. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  652. POSTING_READ(mmio);
  653. }
  654. static int
  655. bsd_ring_flush(struct intel_ring_buffer *ring,
  656. u32 invalidate_domains,
  657. u32 flush_domains)
  658. {
  659. int ret;
  660. ret = intel_ring_begin(ring, 2);
  661. if (ret)
  662. return ret;
  663. intel_ring_emit(ring, MI_FLUSH);
  664. intel_ring_emit(ring, MI_NOOP);
  665. intel_ring_advance(ring);
  666. return 0;
  667. }
  668. static int
  669. i9xx_add_request(struct intel_ring_buffer *ring,
  670. u32 *result)
  671. {
  672. u32 seqno;
  673. int ret;
  674. ret = intel_ring_begin(ring, 4);
  675. if (ret)
  676. return ret;
  677. seqno = i915_gem_next_request_seqno(ring);
  678. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  679. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  680. intel_ring_emit(ring, seqno);
  681. intel_ring_emit(ring, MI_USER_INTERRUPT);
  682. intel_ring_advance(ring);
  683. *result = seqno;
  684. return 0;
  685. }
  686. static bool
  687. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  688. {
  689. struct drm_device *dev = ring->dev;
  690. drm_i915_private_t *dev_priv = dev->dev_private;
  691. unsigned long flags;
  692. if (!dev->irq_enabled)
  693. return false;
  694. /* It looks like we need to prevent the gt from suspending while waiting
  695. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  696. * blt/bsd rings on ivb. */
  697. gen6_gt_force_wake_get(dev_priv);
  698. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  699. if (ring->irq_refcount++ == 0) {
  700. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  701. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  702. GEN6_RENDER_L3_PARITY_ERROR));
  703. else
  704. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  705. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  706. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  707. POSTING_READ(GTIMR);
  708. }
  709. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  710. return true;
  711. }
  712. static void
  713. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  714. {
  715. struct drm_device *dev = ring->dev;
  716. drm_i915_private_t *dev_priv = dev->dev_private;
  717. unsigned long flags;
  718. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  719. if (--ring->irq_refcount == 0) {
  720. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  721. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  722. else
  723. I915_WRITE_IMR(ring, ~0);
  724. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  725. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  726. POSTING_READ(GTIMR);
  727. }
  728. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  729. gen6_gt_force_wake_put(dev_priv);
  730. }
  731. static int
  732. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  733. {
  734. int ret;
  735. ret = intel_ring_begin(ring, 2);
  736. if (ret)
  737. return ret;
  738. intel_ring_emit(ring,
  739. MI_BATCH_BUFFER_START |
  740. MI_BATCH_GTT |
  741. MI_BATCH_NON_SECURE_I965);
  742. intel_ring_emit(ring, offset);
  743. intel_ring_advance(ring);
  744. return 0;
  745. }
  746. static int
  747. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  748. u32 offset, u32 len)
  749. {
  750. int ret;
  751. ret = intel_ring_begin(ring, 4);
  752. if (ret)
  753. return ret;
  754. intel_ring_emit(ring, MI_BATCH_BUFFER);
  755. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  756. intel_ring_emit(ring, offset + len - 8);
  757. intel_ring_emit(ring, 0);
  758. intel_ring_advance(ring);
  759. return 0;
  760. }
  761. static int
  762. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  763. u32 offset, u32 len)
  764. {
  765. int ret;
  766. ret = intel_ring_begin(ring, 2);
  767. if (ret)
  768. return ret;
  769. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  770. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  771. intel_ring_advance(ring);
  772. return 0;
  773. }
  774. static void cleanup_status_page(struct intel_ring_buffer *ring)
  775. {
  776. struct drm_i915_gem_object *obj;
  777. obj = ring->status_page.obj;
  778. if (obj == NULL)
  779. return;
  780. kunmap(obj->pages[0]);
  781. i915_gem_object_unpin(obj);
  782. drm_gem_object_unreference(&obj->base);
  783. ring->status_page.obj = NULL;
  784. }
  785. static int init_status_page(struct intel_ring_buffer *ring)
  786. {
  787. struct drm_device *dev = ring->dev;
  788. struct drm_i915_gem_object *obj;
  789. int ret;
  790. obj = i915_gem_alloc_object(dev, 4096);
  791. if (obj == NULL) {
  792. DRM_ERROR("Failed to allocate status page\n");
  793. ret = -ENOMEM;
  794. goto err;
  795. }
  796. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  797. ret = i915_gem_object_pin(obj, 4096, true);
  798. if (ret != 0) {
  799. goto err_unref;
  800. }
  801. ring->status_page.gfx_addr = obj->gtt_offset;
  802. ring->status_page.page_addr = kmap(obj->pages[0]);
  803. if (ring->status_page.page_addr == NULL) {
  804. goto err_unpin;
  805. }
  806. ring->status_page.obj = obj;
  807. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  808. intel_ring_setup_status_page(ring);
  809. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  810. ring->name, ring->status_page.gfx_addr);
  811. return 0;
  812. err_unpin:
  813. i915_gem_object_unpin(obj);
  814. err_unref:
  815. drm_gem_object_unreference(&obj->base);
  816. err:
  817. return ret;
  818. }
  819. static int intel_init_ring_buffer(struct drm_device *dev,
  820. struct intel_ring_buffer *ring)
  821. {
  822. struct drm_i915_gem_object *obj;
  823. struct drm_i915_private *dev_priv = dev->dev_private;
  824. int ret;
  825. ring->dev = dev;
  826. INIT_LIST_HEAD(&ring->active_list);
  827. INIT_LIST_HEAD(&ring->request_list);
  828. INIT_LIST_HEAD(&ring->gpu_write_list);
  829. ring->size = 32 * PAGE_SIZE;
  830. init_waitqueue_head(&ring->irq_queue);
  831. if (I915_NEED_GFX_HWS(dev)) {
  832. ret = init_status_page(ring);
  833. if (ret)
  834. return ret;
  835. }
  836. obj = i915_gem_alloc_object(dev, ring->size);
  837. if (obj == NULL) {
  838. DRM_ERROR("Failed to allocate ringbuffer\n");
  839. ret = -ENOMEM;
  840. goto err_hws;
  841. }
  842. ring->obj = obj;
  843. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  844. if (ret)
  845. goto err_unref;
  846. ring->virtual_start =
  847. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  848. ring->size);
  849. if (ring->virtual_start == NULL) {
  850. DRM_ERROR("Failed to map ringbuffer.\n");
  851. ret = -EINVAL;
  852. goto err_unpin;
  853. }
  854. ret = ring->init(ring);
  855. if (ret)
  856. goto err_unmap;
  857. /* Workaround an erratum on the i830 which causes a hang if
  858. * the TAIL pointer points to within the last 2 cachelines
  859. * of the buffer.
  860. */
  861. ring->effective_size = ring->size;
  862. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  863. ring->effective_size -= 128;
  864. return 0;
  865. err_unmap:
  866. iounmap(ring->virtual_start);
  867. err_unpin:
  868. i915_gem_object_unpin(obj);
  869. err_unref:
  870. drm_gem_object_unreference(&obj->base);
  871. ring->obj = NULL;
  872. err_hws:
  873. cleanup_status_page(ring);
  874. return ret;
  875. }
  876. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  877. {
  878. struct drm_i915_private *dev_priv;
  879. int ret;
  880. if (ring->obj == NULL)
  881. return;
  882. /* Disable the ring buffer. The ring must be idle at this point */
  883. dev_priv = ring->dev->dev_private;
  884. ret = intel_wait_ring_idle(ring);
  885. if (ret)
  886. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  887. ring->name, ret);
  888. I915_WRITE_CTL(ring, 0);
  889. iounmap(ring->virtual_start);
  890. i915_gem_object_unpin(ring->obj);
  891. drm_gem_object_unreference(&ring->obj->base);
  892. ring->obj = NULL;
  893. if (ring->cleanup)
  894. ring->cleanup(ring);
  895. cleanup_status_page(ring);
  896. }
  897. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  898. {
  899. uint32_t __iomem *virt;
  900. int rem = ring->size - ring->tail;
  901. if (ring->space < rem) {
  902. int ret = intel_wait_ring_buffer(ring, rem);
  903. if (ret)
  904. return ret;
  905. }
  906. virt = ring->virtual_start + ring->tail;
  907. rem /= 4;
  908. while (rem--)
  909. iowrite32(MI_NOOP, virt++);
  910. ring->tail = 0;
  911. ring->space = ring_space(ring);
  912. return 0;
  913. }
  914. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  915. {
  916. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  917. bool was_interruptible;
  918. int ret;
  919. /* XXX As we have not yet audited all the paths to check that
  920. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  921. * allow us to be interruptible by a signal.
  922. */
  923. was_interruptible = dev_priv->mm.interruptible;
  924. dev_priv->mm.interruptible = false;
  925. ret = i915_wait_seqno(ring, seqno);
  926. dev_priv->mm.interruptible = was_interruptible;
  927. if (!ret)
  928. i915_gem_retire_requests_ring(ring);
  929. return ret;
  930. }
  931. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  932. {
  933. struct drm_i915_gem_request *request;
  934. u32 seqno = 0;
  935. int ret;
  936. i915_gem_retire_requests_ring(ring);
  937. if (ring->last_retired_head != -1) {
  938. ring->head = ring->last_retired_head;
  939. ring->last_retired_head = -1;
  940. ring->space = ring_space(ring);
  941. if (ring->space >= n)
  942. return 0;
  943. }
  944. list_for_each_entry(request, &ring->request_list, list) {
  945. int space;
  946. if (request->tail == -1)
  947. continue;
  948. space = request->tail - (ring->tail + 8);
  949. if (space < 0)
  950. space += ring->size;
  951. if (space >= n) {
  952. seqno = request->seqno;
  953. break;
  954. }
  955. /* Consume this request in case we need more space than
  956. * is available and so need to prevent a race between
  957. * updating last_retired_head and direct reads of
  958. * I915_RING_HEAD. It also provides a nice sanity check.
  959. */
  960. request->tail = -1;
  961. }
  962. if (seqno == 0)
  963. return -ENOSPC;
  964. ret = intel_ring_wait_seqno(ring, seqno);
  965. if (ret)
  966. return ret;
  967. if (WARN_ON(ring->last_retired_head == -1))
  968. return -ENOSPC;
  969. ring->head = ring->last_retired_head;
  970. ring->last_retired_head = -1;
  971. ring->space = ring_space(ring);
  972. if (WARN_ON(ring->space < n))
  973. return -ENOSPC;
  974. return 0;
  975. }
  976. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  977. {
  978. struct drm_device *dev = ring->dev;
  979. struct drm_i915_private *dev_priv = dev->dev_private;
  980. unsigned long end;
  981. int ret;
  982. ret = intel_ring_wait_request(ring, n);
  983. if (ret != -ENOSPC)
  984. return ret;
  985. trace_i915_ring_wait_begin(ring);
  986. /* With GEM the hangcheck timer should kick us out of the loop,
  987. * leaving it early runs the risk of corrupting GEM state (due
  988. * to running on almost untested codepaths). But on resume
  989. * timers don't work yet, so prevent a complete hang in that
  990. * case by choosing an insanely large timeout. */
  991. end = jiffies + 60 * HZ;
  992. do {
  993. ring->head = I915_READ_HEAD(ring);
  994. ring->space = ring_space(ring);
  995. if (ring->space >= n) {
  996. trace_i915_ring_wait_end(ring);
  997. return 0;
  998. }
  999. if (dev->primary->master) {
  1000. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1001. if (master_priv->sarea_priv)
  1002. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1003. }
  1004. msleep(1);
  1005. if (atomic_read(&dev_priv->mm.wedged))
  1006. return -EAGAIN;
  1007. } while (!time_after(jiffies, end));
  1008. trace_i915_ring_wait_end(ring);
  1009. return -EBUSY;
  1010. }
  1011. int intel_ring_begin(struct intel_ring_buffer *ring,
  1012. int num_dwords)
  1013. {
  1014. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1015. int n = 4*num_dwords;
  1016. int ret;
  1017. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1018. return -EIO;
  1019. if (unlikely(ring->tail + n > ring->effective_size)) {
  1020. ret = intel_wrap_ring_buffer(ring);
  1021. if (unlikely(ret))
  1022. return ret;
  1023. }
  1024. if (unlikely(ring->space < n)) {
  1025. ret = intel_wait_ring_buffer(ring, n);
  1026. if (unlikely(ret))
  1027. return ret;
  1028. }
  1029. ring->space -= n;
  1030. return 0;
  1031. }
  1032. void intel_ring_advance(struct intel_ring_buffer *ring)
  1033. {
  1034. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1035. ring->tail &= ring->size - 1;
  1036. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1037. return;
  1038. ring->write_tail(ring, ring->tail);
  1039. }
  1040. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1041. u32 value)
  1042. {
  1043. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1044. /* Every tail move must follow the sequence below */
  1045. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1046. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1047. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1048. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1049. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1050. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1051. 50))
  1052. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1053. I915_WRITE_TAIL(ring, value);
  1054. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1055. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1056. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1057. }
  1058. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1059. u32 invalidate, u32 flush)
  1060. {
  1061. uint32_t cmd;
  1062. int ret;
  1063. ret = intel_ring_begin(ring, 4);
  1064. if (ret)
  1065. return ret;
  1066. cmd = MI_FLUSH_DW;
  1067. if (invalidate & I915_GEM_GPU_DOMAINS)
  1068. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1069. intel_ring_emit(ring, cmd);
  1070. intel_ring_emit(ring, 0);
  1071. intel_ring_emit(ring, 0);
  1072. intel_ring_emit(ring, MI_NOOP);
  1073. intel_ring_advance(ring);
  1074. return 0;
  1075. }
  1076. static int
  1077. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1078. u32 offset, u32 len)
  1079. {
  1080. int ret;
  1081. ret = intel_ring_begin(ring, 2);
  1082. if (ret)
  1083. return ret;
  1084. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1085. /* bit0-7 is the length on GEN6+ */
  1086. intel_ring_emit(ring, offset);
  1087. intel_ring_advance(ring);
  1088. return 0;
  1089. }
  1090. /* Blitter support (SandyBridge+) */
  1091. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1092. u32 invalidate, u32 flush)
  1093. {
  1094. uint32_t cmd;
  1095. int ret;
  1096. ret = intel_ring_begin(ring, 4);
  1097. if (ret)
  1098. return ret;
  1099. cmd = MI_FLUSH_DW;
  1100. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1101. cmd |= MI_INVALIDATE_TLB;
  1102. intel_ring_emit(ring, cmd);
  1103. intel_ring_emit(ring, 0);
  1104. intel_ring_emit(ring, 0);
  1105. intel_ring_emit(ring, MI_NOOP);
  1106. intel_ring_advance(ring);
  1107. return 0;
  1108. }
  1109. int intel_init_render_ring_buffer(struct drm_device *dev)
  1110. {
  1111. drm_i915_private_t *dev_priv = dev->dev_private;
  1112. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1113. ring->name = "render ring";
  1114. ring->id = RCS;
  1115. ring->mmio_base = RENDER_RING_BASE;
  1116. if (INTEL_INFO(dev)->gen >= 6) {
  1117. ring->add_request = gen6_add_request;
  1118. ring->flush = gen6_render_ring_flush;
  1119. ring->irq_get = gen6_ring_get_irq;
  1120. ring->irq_put = gen6_ring_put_irq;
  1121. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1122. ring->get_seqno = gen6_ring_get_seqno;
  1123. ring->sync_to = gen6_ring_sync;
  1124. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1125. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1126. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1127. ring->signal_mbox[0] = GEN6_VRSYNC;
  1128. ring->signal_mbox[1] = GEN6_BRSYNC;
  1129. } else if (IS_GEN5(dev)) {
  1130. ring->add_request = pc_render_add_request;
  1131. ring->flush = gen4_render_ring_flush;
  1132. ring->get_seqno = pc_render_get_seqno;
  1133. ring->irq_get = gen5_ring_get_irq;
  1134. ring->irq_put = gen5_ring_put_irq;
  1135. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1136. } else {
  1137. ring->add_request = i9xx_add_request;
  1138. if (INTEL_INFO(dev)->gen < 4)
  1139. ring->flush = gen2_render_ring_flush;
  1140. else
  1141. ring->flush = gen4_render_ring_flush;
  1142. ring->get_seqno = ring_get_seqno;
  1143. if (IS_GEN2(dev)) {
  1144. ring->irq_get = i8xx_ring_get_irq;
  1145. ring->irq_put = i8xx_ring_put_irq;
  1146. } else {
  1147. ring->irq_get = i9xx_ring_get_irq;
  1148. ring->irq_put = i9xx_ring_put_irq;
  1149. }
  1150. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1151. }
  1152. ring->write_tail = ring_write_tail;
  1153. if (INTEL_INFO(dev)->gen >= 6)
  1154. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1155. else if (INTEL_INFO(dev)->gen >= 4)
  1156. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1157. else if (IS_I830(dev) || IS_845G(dev))
  1158. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1159. else
  1160. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1161. ring->init = init_render_ring;
  1162. ring->cleanup = render_ring_cleanup;
  1163. if (!I915_NEED_GFX_HWS(dev)) {
  1164. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1165. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1166. }
  1167. return intel_init_ring_buffer(dev, ring);
  1168. }
  1169. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1170. {
  1171. drm_i915_private_t *dev_priv = dev->dev_private;
  1172. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1173. ring->name = "render ring";
  1174. ring->id = RCS;
  1175. ring->mmio_base = RENDER_RING_BASE;
  1176. if (INTEL_INFO(dev)->gen >= 6) {
  1177. /* non-kms not supported on gen6+ */
  1178. return -ENODEV;
  1179. }
  1180. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1181. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1182. * the special gen5 functions. */
  1183. ring->add_request = i9xx_add_request;
  1184. if (INTEL_INFO(dev)->gen < 4)
  1185. ring->flush = gen2_render_ring_flush;
  1186. else
  1187. ring->flush = gen4_render_ring_flush;
  1188. ring->get_seqno = ring_get_seqno;
  1189. if (IS_GEN2(dev)) {
  1190. ring->irq_get = i8xx_ring_get_irq;
  1191. ring->irq_put = i8xx_ring_put_irq;
  1192. } else {
  1193. ring->irq_get = i9xx_ring_get_irq;
  1194. ring->irq_put = i9xx_ring_put_irq;
  1195. }
  1196. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1197. ring->write_tail = ring_write_tail;
  1198. if (INTEL_INFO(dev)->gen >= 4)
  1199. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1200. else if (IS_I830(dev) || IS_845G(dev))
  1201. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1202. else
  1203. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1204. ring->init = init_render_ring;
  1205. ring->cleanup = render_ring_cleanup;
  1206. if (!I915_NEED_GFX_HWS(dev))
  1207. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1208. ring->dev = dev;
  1209. INIT_LIST_HEAD(&ring->active_list);
  1210. INIT_LIST_HEAD(&ring->request_list);
  1211. INIT_LIST_HEAD(&ring->gpu_write_list);
  1212. ring->size = size;
  1213. ring->effective_size = ring->size;
  1214. if (IS_I830(ring->dev))
  1215. ring->effective_size -= 128;
  1216. ring->virtual_start = ioremap_wc(start, size);
  1217. if (ring->virtual_start == NULL) {
  1218. DRM_ERROR("can not ioremap virtual address for"
  1219. " ring buffer\n");
  1220. return -ENOMEM;
  1221. }
  1222. return 0;
  1223. }
  1224. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1225. {
  1226. drm_i915_private_t *dev_priv = dev->dev_private;
  1227. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1228. ring->name = "bsd ring";
  1229. ring->id = VCS;
  1230. ring->write_tail = ring_write_tail;
  1231. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1232. ring->mmio_base = GEN6_BSD_RING_BASE;
  1233. /* gen6 bsd needs a special wa for tail updates */
  1234. if (IS_GEN6(dev))
  1235. ring->write_tail = gen6_bsd_ring_write_tail;
  1236. ring->flush = gen6_ring_flush;
  1237. ring->add_request = gen6_add_request;
  1238. ring->get_seqno = gen6_ring_get_seqno;
  1239. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1240. ring->irq_get = gen6_ring_get_irq;
  1241. ring->irq_put = gen6_ring_put_irq;
  1242. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1243. ring->sync_to = gen6_ring_sync;
  1244. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1245. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1246. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1247. ring->signal_mbox[0] = GEN6_RVSYNC;
  1248. ring->signal_mbox[1] = GEN6_BVSYNC;
  1249. } else {
  1250. ring->mmio_base = BSD_RING_BASE;
  1251. ring->flush = bsd_ring_flush;
  1252. ring->add_request = i9xx_add_request;
  1253. ring->get_seqno = ring_get_seqno;
  1254. if (IS_GEN5(dev)) {
  1255. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1256. ring->irq_get = gen5_ring_get_irq;
  1257. ring->irq_put = gen5_ring_put_irq;
  1258. } else {
  1259. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1260. ring->irq_get = i9xx_ring_get_irq;
  1261. ring->irq_put = i9xx_ring_put_irq;
  1262. }
  1263. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1264. }
  1265. ring->init = init_ring_common;
  1266. return intel_init_ring_buffer(dev, ring);
  1267. }
  1268. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1269. {
  1270. drm_i915_private_t *dev_priv = dev->dev_private;
  1271. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1272. ring->name = "blitter ring";
  1273. ring->id = BCS;
  1274. ring->mmio_base = BLT_RING_BASE;
  1275. ring->write_tail = ring_write_tail;
  1276. ring->flush = blt_ring_flush;
  1277. ring->add_request = gen6_add_request;
  1278. ring->get_seqno = gen6_ring_get_seqno;
  1279. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1280. ring->irq_get = gen6_ring_get_irq;
  1281. ring->irq_put = gen6_ring_put_irq;
  1282. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1283. ring->sync_to = gen6_ring_sync;
  1284. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1285. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1286. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1287. ring->signal_mbox[0] = GEN6_RBSYNC;
  1288. ring->signal_mbox[1] = GEN6_VBSYNC;
  1289. ring->init = init_ring_common;
  1290. return intel_init_ring_buffer(dev, ring);
  1291. }