ohci.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <asm/byteorder.h>
  45. #include <asm/page.h>
  46. #include <asm/system.h>
  47. #ifdef CONFIG_PPC_PMAC
  48. #include <asm/pmac_feature.h>
  49. #endif
  50. #include "core.h"
  51. #include "ohci.h"
  52. #define DESCRIPTOR_OUTPUT_MORE 0
  53. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  54. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  55. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  56. #define DESCRIPTOR_STATUS (1 << 11)
  57. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  58. #define DESCRIPTOR_PING (1 << 7)
  59. #define DESCRIPTOR_YY (1 << 6)
  60. #define DESCRIPTOR_NO_IRQ (0 << 4)
  61. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  62. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  63. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  64. #define DESCRIPTOR_WAIT (3 << 0)
  65. struct descriptor {
  66. __le16 req_count;
  67. __le16 control;
  68. __le32 data_address;
  69. __le32 branch_address;
  70. __le16 res_count;
  71. __le16 transfer_status;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. #define AR_BUFFER_SIZE (32*1024)
  78. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  79. /* we need at least two pages for proper list management */
  80. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  81. #define MAX_ASYNC_PAYLOAD 4096
  82. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  83. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  84. struct ar_context {
  85. struct fw_ohci *ohci;
  86. struct page *pages[AR_BUFFERS];
  87. void *buffer;
  88. struct descriptor *descriptors;
  89. dma_addr_t descriptors_bus;
  90. void *pointer;
  91. unsigned int last_buffer_index;
  92. u32 regs;
  93. struct tasklet_struct tasklet;
  94. };
  95. struct context;
  96. typedef int (*descriptor_callback_t)(struct context *ctx,
  97. struct descriptor *d,
  98. struct descriptor *last);
  99. /*
  100. * A buffer that contains a block of DMA-able coherent memory used for
  101. * storing a portion of a DMA descriptor program.
  102. */
  103. struct descriptor_buffer {
  104. struct list_head list;
  105. dma_addr_t buffer_bus;
  106. size_t buffer_size;
  107. size_t used;
  108. struct descriptor buffer[0];
  109. };
  110. struct context {
  111. struct fw_ohci *ohci;
  112. u32 regs;
  113. int total_allocation;
  114. /*
  115. * List of page-sized buffers for storing DMA descriptors.
  116. * Head of list contains buffers in use and tail of list contains
  117. * free buffers.
  118. */
  119. struct list_head buffer_list;
  120. /*
  121. * Pointer to a buffer inside buffer_list that contains the tail
  122. * end of the current DMA program.
  123. */
  124. struct descriptor_buffer *buffer_tail;
  125. /*
  126. * The descriptor containing the branch address of the first
  127. * descriptor that has not yet been filled by the device.
  128. */
  129. struct descriptor *last;
  130. /*
  131. * The last descriptor in the DMA program. It contains the branch
  132. * address that must be updated upon appending a new descriptor.
  133. */
  134. struct descriptor *prev;
  135. descriptor_callback_t callback;
  136. struct tasklet_struct tasklet;
  137. bool active;
  138. };
  139. #define IT_HEADER_SY(v) ((v) << 0)
  140. #define IT_HEADER_TCODE(v) ((v) << 4)
  141. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  142. #define IT_HEADER_TAG(v) ((v) << 14)
  143. #define IT_HEADER_SPEED(v) ((v) << 16)
  144. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  145. struct iso_context {
  146. struct fw_iso_context base;
  147. struct context context;
  148. int excess_bytes;
  149. void *header;
  150. size_t header_length;
  151. u8 sync;
  152. u8 tags;
  153. };
  154. #define CONFIG_ROM_SIZE 1024
  155. struct fw_ohci {
  156. struct fw_card card;
  157. __iomem char *registers;
  158. int node_id;
  159. int generation;
  160. int request_generation; /* for timestamping incoming requests */
  161. unsigned quirks;
  162. unsigned int pri_req_max;
  163. u32 bus_time;
  164. bool is_root;
  165. bool csr_state_setclear_abdicate;
  166. int n_ir;
  167. int n_it;
  168. /*
  169. * Spinlock for accessing fw_ohci data. Never call out of
  170. * this driver with this lock held.
  171. */
  172. spinlock_t lock;
  173. struct mutex phy_reg_mutex;
  174. void *misc_buffer;
  175. dma_addr_t misc_buffer_bus;
  176. struct ar_context ar_request_ctx;
  177. struct ar_context ar_response_ctx;
  178. struct context at_request_ctx;
  179. struct context at_response_ctx;
  180. u32 it_context_mask; /* unoccupied IT contexts */
  181. struct iso_context *it_context_list;
  182. u64 ir_context_channels; /* unoccupied channels */
  183. u32 ir_context_mask; /* unoccupied IR contexts */
  184. struct iso_context *ir_context_list;
  185. u64 mc_channels; /* channels in use by the multichannel IR context */
  186. bool mc_allocated;
  187. __be32 *config_rom;
  188. dma_addr_t config_rom_bus;
  189. __be32 *next_config_rom;
  190. dma_addr_t next_config_rom_bus;
  191. __be32 next_header;
  192. __le32 *self_id_cpu;
  193. dma_addr_t self_id_bus;
  194. struct tasklet_struct bus_reset_tasklet;
  195. u32 self_id_buffer[512];
  196. };
  197. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  198. {
  199. return container_of(card, struct fw_ohci, card);
  200. }
  201. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  202. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  203. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  204. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  205. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  206. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  207. #define CONTEXT_RUN 0x8000
  208. #define CONTEXT_WAKE 0x1000
  209. #define CONTEXT_DEAD 0x0800
  210. #define CONTEXT_ACTIVE 0x0400
  211. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  212. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  213. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  214. #define OHCI1394_REGISTER_SIZE 0x800
  215. #define OHCI_LOOP_COUNT 500
  216. #define OHCI1394_PCI_HCI_Control 0x40
  217. #define SELF_ID_BUF_SIZE 0x800
  218. #define OHCI_TCODE_PHY_PACKET 0x0e
  219. #define OHCI_VERSION_1_1 0x010010
  220. static char ohci_driver_name[] = KBUILD_MODNAME;
  221. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  222. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  223. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  224. #define QUIRK_CYCLE_TIMER 1
  225. #define QUIRK_RESET_PACKET 2
  226. #define QUIRK_BE_HEADERS 4
  227. #define QUIRK_NO_1394A 8
  228. #define QUIRK_NO_MSI 16
  229. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  230. static const struct {
  231. unsigned short vendor, device, revision, flags;
  232. } ohci_quirks[] = {
  233. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  234. QUIRK_CYCLE_TIMER},
  235. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  236. QUIRK_BE_HEADERS},
  237. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  238. QUIRK_NO_MSI},
  239. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  240. QUIRK_NO_MSI},
  241. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  242. QUIRK_CYCLE_TIMER},
  243. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  244. QUIRK_CYCLE_TIMER},
  245. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  246. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  247. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  248. QUIRK_RESET_PACKET},
  249. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  250. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  251. };
  252. /* This overrides anything that was found in ohci_quirks[]. */
  253. static int param_quirks;
  254. module_param_named(quirks, param_quirks, int, 0644);
  255. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  256. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  257. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  258. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  259. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  260. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  261. ")");
  262. #define OHCI_PARAM_DEBUG_AT_AR 1
  263. #define OHCI_PARAM_DEBUG_SELFIDS 2
  264. #define OHCI_PARAM_DEBUG_IRQS 4
  265. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  266. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  267. static int param_debug;
  268. module_param_named(debug, param_debug, int, 0644);
  269. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  270. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  271. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  272. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  273. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  274. ", or a combination, or all = -1)");
  275. static void log_irqs(u32 evt)
  276. {
  277. if (likely(!(param_debug &
  278. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  279. return;
  280. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  281. !(evt & OHCI1394_busReset))
  282. return;
  283. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  284. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  285. evt & OHCI1394_RQPkt ? " AR_req" : "",
  286. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  287. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  288. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  289. evt & OHCI1394_isochRx ? " IR" : "",
  290. evt & OHCI1394_isochTx ? " IT" : "",
  291. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  292. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  293. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  294. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  295. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  296. evt & OHCI1394_busReset ? " busReset" : "",
  297. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  298. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  299. OHCI1394_respTxComplete | OHCI1394_isochRx |
  300. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  301. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  302. OHCI1394_cycleInconsistent |
  303. OHCI1394_regAccessFail | OHCI1394_busReset)
  304. ? " ?" : "");
  305. }
  306. static const char *speed[] = {
  307. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  308. };
  309. static const char *power[] = {
  310. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  311. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  312. };
  313. static const char port[] = { '.', '-', 'p', 'c', };
  314. static char _p(u32 *s, int shift)
  315. {
  316. return port[*s >> shift & 3];
  317. }
  318. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  319. {
  320. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  321. return;
  322. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  323. self_id_count, generation, node_id);
  324. for (; self_id_count--; ++s)
  325. if ((*s & 1 << 23) == 0)
  326. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  327. "%s gc=%d %s %s%s%s\n",
  328. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  329. speed[*s >> 14 & 3], *s >> 16 & 63,
  330. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  331. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  332. else
  333. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  334. *s, *s >> 24 & 63,
  335. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  336. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  337. }
  338. static const char *evts[] = {
  339. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  340. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  341. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  342. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  343. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  344. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  345. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  346. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  347. [0x10] = "-reserved-", [0x11] = "ack_complete",
  348. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  349. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  350. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  351. [0x18] = "-reserved-", [0x19] = "-reserved-",
  352. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  353. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  354. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  355. [0x20] = "pending/cancelled",
  356. };
  357. static const char *tcodes[] = {
  358. [0x0] = "QW req", [0x1] = "BW req",
  359. [0x2] = "W resp", [0x3] = "-reserved-",
  360. [0x4] = "QR req", [0x5] = "BR req",
  361. [0x6] = "QR resp", [0x7] = "BR resp",
  362. [0x8] = "cycle start", [0x9] = "Lk req",
  363. [0xa] = "async stream packet", [0xb] = "Lk resp",
  364. [0xc] = "-reserved-", [0xd] = "-reserved-",
  365. [0xe] = "link internal", [0xf] = "-reserved-",
  366. };
  367. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  368. {
  369. int tcode = header[0] >> 4 & 0xf;
  370. char specific[12];
  371. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  372. return;
  373. if (unlikely(evt >= ARRAY_SIZE(evts)))
  374. evt = 0x1f;
  375. if (evt == OHCI1394_evt_bus_reset) {
  376. fw_notify("A%c evt_bus_reset, generation %d\n",
  377. dir, (header[2] >> 16) & 0xff);
  378. return;
  379. }
  380. switch (tcode) {
  381. case 0x0: case 0x6: case 0x8:
  382. snprintf(specific, sizeof(specific), " = %08x",
  383. be32_to_cpu((__force __be32)header[3]));
  384. break;
  385. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  386. snprintf(specific, sizeof(specific), " %x,%x",
  387. header[3] >> 16, header[3] & 0xffff);
  388. break;
  389. default:
  390. specific[0] = '\0';
  391. }
  392. switch (tcode) {
  393. case 0xa:
  394. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  395. break;
  396. case 0xe:
  397. fw_notify("A%c %s, PHY %08x %08x\n",
  398. dir, evts[evt], header[1], header[2]);
  399. break;
  400. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  401. fw_notify("A%c spd %x tl %02x, "
  402. "%04x -> %04x, %s, "
  403. "%s, %04x%08x%s\n",
  404. dir, speed, header[0] >> 10 & 0x3f,
  405. header[1] >> 16, header[0] >> 16, evts[evt],
  406. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  407. break;
  408. default:
  409. fw_notify("A%c spd %x tl %02x, "
  410. "%04x -> %04x, %s, "
  411. "%s%s\n",
  412. dir, speed, header[0] >> 10 & 0x3f,
  413. header[1] >> 16, header[0] >> 16, evts[evt],
  414. tcodes[tcode], specific);
  415. }
  416. }
  417. #else
  418. #define param_debug 0
  419. static inline void log_irqs(u32 evt) {}
  420. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  421. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  422. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  423. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  424. {
  425. writel(data, ohci->registers + offset);
  426. }
  427. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  428. {
  429. return readl(ohci->registers + offset);
  430. }
  431. static inline void flush_writes(const struct fw_ohci *ohci)
  432. {
  433. /* Do a dummy read to flush writes. */
  434. reg_read(ohci, OHCI1394_Version);
  435. }
  436. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  437. {
  438. u32 val;
  439. int i;
  440. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  441. for (i = 0; i < 3 + 100; i++) {
  442. val = reg_read(ohci, OHCI1394_PhyControl);
  443. if (val & OHCI1394_PhyControl_ReadDone)
  444. return OHCI1394_PhyControl_ReadData(val);
  445. /*
  446. * Try a few times without waiting. Sleeping is necessary
  447. * only when the link/PHY interface is busy.
  448. */
  449. if (i >= 3)
  450. msleep(1);
  451. }
  452. fw_error("failed to read phy reg\n");
  453. return -EBUSY;
  454. }
  455. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  456. {
  457. int i;
  458. reg_write(ohci, OHCI1394_PhyControl,
  459. OHCI1394_PhyControl_Write(addr, val));
  460. for (i = 0; i < 3 + 100; i++) {
  461. val = reg_read(ohci, OHCI1394_PhyControl);
  462. if (!(val & OHCI1394_PhyControl_WritePending))
  463. return 0;
  464. if (i >= 3)
  465. msleep(1);
  466. }
  467. fw_error("failed to write phy reg\n");
  468. return -EBUSY;
  469. }
  470. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  471. int clear_bits, int set_bits)
  472. {
  473. int ret = read_phy_reg(ohci, addr);
  474. if (ret < 0)
  475. return ret;
  476. /*
  477. * The interrupt status bits are cleared by writing a one bit.
  478. * Avoid clearing them unless explicitly requested in set_bits.
  479. */
  480. if (addr == 5)
  481. clear_bits |= PHY_INT_STATUS_BITS;
  482. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  483. }
  484. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  485. {
  486. int ret;
  487. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  488. if (ret < 0)
  489. return ret;
  490. return read_phy_reg(ohci, addr);
  491. }
  492. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  493. {
  494. struct fw_ohci *ohci = fw_ohci(card);
  495. int ret;
  496. mutex_lock(&ohci->phy_reg_mutex);
  497. ret = read_phy_reg(ohci, addr);
  498. mutex_unlock(&ohci->phy_reg_mutex);
  499. return ret;
  500. }
  501. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  502. int clear_bits, int set_bits)
  503. {
  504. struct fw_ohci *ohci = fw_ohci(card);
  505. int ret;
  506. mutex_lock(&ohci->phy_reg_mutex);
  507. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  508. mutex_unlock(&ohci->phy_reg_mutex);
  509. return ret;
  510. }
  511. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  512. {
  513. return page_private(ctx->pages[i]);
  514. }
  515. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  516. {
  517. struct descriptor *d;
  518. d = &ctx->descriptors[index];
  519. d->branch_address &= cpu_to_le32(~0xf);
  520. d->res_count = cpu_to_le16(PAGE_SIZE);
  521. d->transfer_status = 0;
  522. wmb(); /* finish init of new descriptors before branch_address update */
  523. d = &ctx->descriptors[ctx->last_buffer_index];
  524. d->branch_address |= cpu_to_le32(1);
  525. ctx->last_buffer_index = index;
  526. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  527. flush_writes(ctx->ohci);
  528. }
  529. static void ar_context_release(struct ar_context *ctx)
  530. {
  531. unsigned int i;
  532. if (ctx->buffer)
  533. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  534. for (i = 0; i < AR_BUFFERS; i++)
  535. if (ctx->pages[i]) {
  536. dma_unmap_page(ctx->ohci->card.device,
  537. ar_buffer_bus(ctx, i),
  538. PAGE_SIZE, DMA_FROM_DEVICE);
  539. __free_page(ctx->pages[i]);
  540. }
  541. }
  542. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  543. {
  544. if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  545. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  546. flush_writes(ctx->ohci);
  547. fw_error("AR error: %s; DMA stopped\n", error_msg);
  548. }
  549. /* FIXME: restart? */
  550. }
  551. static inline unsigned int ar_next_buffer_index(unsigned int index)
  552. {
  553. return (index + 1) % AR_BUFFERS;
  554. }
  555. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  556. {
  557. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  558. }
  559. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  560. {
  561. return ar_next_buffer_index(ctx->last_buffer_index);
  562. }
  563. /*
  564. * We search for the buffer that contains the last AR packet DMA data written
  565. * by the controller.
  566. */
  567. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  568. unsigned int *buffer_offset)
  569. {
  570. unsigned int i, next_i, last = ctx->last_buffer_index;
  571. __le16 res_count, next_res_count;
  572. i = ar_first_buffer_index(ctx);
  573. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  574. /* A buffer that is not yet completely filled must be the last one. */
  575. while (i != last && res_count == 0) {
  576. /* Peek at the next descriptor. */
  577. next_i = ar_next_buffer_index(i);
  578. rmb(); /* read descriptors in order */
  579. next_res_count = ACCESS_ONCE(
  580. ctx->descriptors[next_i].res_count);
  581. /*
  582. * If the next descriptor is still empty, we must stop at this
  583. * descriptor.
  584. */
  585. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  586. /*
  587. * The exception is when the DMA data for one packet is
  588. * split over three buffers; in this case, the middle
  589. * buffer's descriptor might be never updated by the
  590. * controller and look still empty, and we have to peek
  591. * at the third one.
  592. */
  593. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  594. next_i = ar_next_buffer_index(next_i);
  595. rmb();
  596. next_res_count = ACCESS_ONCE(
  597. ctx->descriptors[next_i].res_count);
  598. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  599. goto next_buffer_is_active;
  600. }
  601. break;
  602. }
  603. next_buffer_is_active:
  604. i = next_i;
  605. res_count = next_res_count;
  606. }
  607. rmb(); /* read res_count before the DMA data */
  608. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  609. if (*buffer_offset > PAGE_SIZE) {
  610. *buffer_offset = 0;
  611. ar_context_abort(ctx, "corrupted descriptor");
  612. }
  613. return i;
  614. }
  615. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  616. unsigned int end_buffer_index,
  617. unsigned int end_buffer_offset)
  618. {
  619. unsigned int i;
  620. i = ar_first_buffer_index(ctx);
  621. while (i != end_buffer_index) {
  622. dma_sync_single_for_cpu(ctx->ohci->card.device,
  623. ar_buffer_bus(ctx, i),
  624. PAGE_SIZE, DMA_FROM_DEVICE);
  625. i = ar_next_buffer_index(i);
  626. }
  627. if (end_buffer_offset > 0)
  628. dma_sync_single_for_cpu(ctx->ohci->card.device,
  629. ar_buffer_bus(ctx, i),
  630. end_buffer_offset, DMA_FROM_DEVICE);
  631. }
  632. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  633. #define cond_le32_to_cpu(v) \
  634. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  635. #else
  636. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  637. #endif
  638. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  639. {
  640. struct fw_ohci *ohci = ctx->ohci;
  641. struct fw_packet p;
  642. u32 status, length, tcode;
  643. int evt;
  644. p.header[0] = cond_le32_to_cpu(buffer[0]);
  645. p.header[1] = cond_le32_to_cpu(buffer[1]);
  646. p.header[2] = cond_le32_to_cpu(buffer[2]);
  647. tcode = (p.header[0] >> 4) & 0x0f;
  648. switch (tcode) {
  649. case TCODE_WRITE_QUADLET_REQUEST:
  650. case TCODE_READ_QUADLET_RESPONSE:
  651. p.header[3] = (__force __u32) buffer[3];
  652. p.header_length = 16;
  653. p.payload_length = 0;
  654. break;
  655. case TCODE_READ_BLOCK_REQUEST :
  656. p.header[3] = cond_le32_to_cpu(buffer[3]);
  657. p.header_length = 16;
  658. p.payload_length = 0;
  659. break;
  660. case TCODE_WRITE_BLOCK_REQUEST:
  661. case TCODE_READ_BLOCK_RESPONSE:
  662. case TCODE_LOCK_REQUEST:
  663. case TCODE_LOCK_RESPONSE:
  664. p.header[3] = cond_le32_to_cpu(buffer[3]);
  665. p.header_length = 16;
  666. p.payload_length = p.header[3] >> 16;
  667. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  668. ar_context_abort(ctx, "invalid packet length");
  669. return NULL;
  670. }
  671. break;
  672. case TCODE_WRITE_RESPONSE:
  673. case TCODE_READ_QUADLET_REQUEST:
  674. case OHCI_TCODE_PHY_PACKET:
  675. p.header_length = 12;
  676. p.payload_length = 0;
  677. break;
  678. default:
  679. ar_context_abort(ctx, "invalid tcode");
  680. return NULL;
  681. }
  682. p.payload = (void *) buffer + p.header_length;
  683. /* FIXME: What to do about evt_* errors? */
  684. length = (p.header_length + p.payload_length + 3) / 4;
  685. status = cond_le32_to_cpu(buffer[length]);
  686. evt = (status >> 16) & 0x1f;
  687. p.ack = evt - 16;
  688. p.speed = (status >> 21) & 0x7;
  689. p.timestamp = status & 0xffff;
  690. p.generation = ohci->request_generation;
  691. log_ar_at_event('R', p.speed, p.header, evt);
  692. /*
  693. * Several controllers, notably from NEC and VIA, forget to
  694. * write ack_complete status at PHY packet reception.
  695. */
  696. if (evt == OHCI1394_evt_no_status &&
  697. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  698. p.ack = ACK_COMPLETE;
  699. /*
  700. * The OHCI bus reset handler synthesizes a PHY packet with
  701. * the new generation number when a bus reset happens (see
  702. * section 8.4.2.3). This helps us determine when a request
  703. * was received and make sure we send the response in the same
  704. * generation. We only need this for requests; for responses
  705. * we use the unique tlabel for finding the matching
  706. * request.
  707. *
  708. * Alas some chips sometimes emit bus reset packets with a
  709. * wrong generation. We set the correct generation for these
  710. * at a slightly incorrect time (in bus_reset_tasklet).
  711. */
  712. if (evt == OHCI1394_evt_bus_reset) {
  713. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  714. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  715. } else if (ctx == &ohci->ar_request_ctx) {
  716. fw_core_handle_request(&ohci->card, &p);
  717. } else {
  718. fw_core_handle_response(&ohci->card, &p);
  719. }
  720. return buffer + length + 1;
  721. }
  722. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  723. {
  724. void *next;
  725. while (p < end) {
  726. next = handle_ar_packet(ctx, p);
  727. if (!next)
  728. return p;
  729. p = next;
  730. }
  731. return p;
  732. }
  733. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  734. {
  735. unsigned int i;
  736. i = ar_first_buffer_index(ctx);
  737. while (i != end_buffer) {
  738. dma_sync_single_for_device(ctx->ohci->card.device,
  739. ar_buffer_bus(ctx, i),
  740. PAGE_SIZE, DMA_FROM_DEVICE);
  741. ar_context_link_page(ctx, i);
  742. i = ar_next_buffer_index(i);
  743. }
  744. }
  745. static void ar_context_tasklet(unsigned long data)
  746. {
  747. struct ar_context *ctx = (struct ar_context *)data;
  748. unsigned int end_buffer_index, end_buffer_offset;
  749. void *p, *end;
  750. p = ctx->pointer;
  751. if (!p)
  752. return;
  753. end_buffer_index = ar_search_last_active_buffer(ctx,
  754. &end_buffer_offset);
  755. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  756. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  757. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  758. /*
  759. * The filled part of the overall buffer wraps around; handle
  760. * all packets up to the buffer end here. If the last packet
  761. * wraps around, its tail will be visible after the buffer end
  762. * because the buffer start pages are mapped there again.
  763. */
  764. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  765. p = handle_ar_packets(ctx, p, buffer_end);
  766. if (p < buffer_end)
  767. goto error;
  768. /* adjust p to point back into the actual buffer */
  769. p -= AR_BUFFERS * PAGE_SIZE;
  770. }
  771. p = handle_ar_packets(ctx, p, end);
  772. if (p != end) {
  773. if (p > end)
  774. ar_context_abort(ctx, "inconsistent descriptor");
  775. goto error;
  776. }
  777. ctx->pointer = p;
  778. ar_recycle_buffers(ctx, end_buffer_index);
  779. return;
  780. error:
  781. ctx->pointer = NULL;
  782. }
  783. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  784. unsigned int descriptors_offset, u32 regs)
  785. {
  786. unsigned int i;
  787. dma_addr_t dma_addr;
  788. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  789. struct descriptor *d;
  790. ctx->regs = regs;
  791. ctx->ohci = ohci;
  792. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  793. for (i = 0; i < AR_BUFFERS; i++) {
  794. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  795. if (!ctx->pages[i])
  796. goto out_of_memory;
  797. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  798. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  799. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  800. __free_page(ctx->pages[i]);
  801. ctx->pages[i] = NULL;
  802. goto out_of_memory;
  803. }
  804. set_page_private(ctx->pages[i], dma_addr);
  805. }
  806. for (i = 0; i < AR_BUFFERS; i++)
  807. pages[i] = ctx->pages[i];
  808. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  809. pages[AR_BUFFERS + i] = ctx->pages[i];
  810. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  811. -1, PAGE_KERNEL_RO);
  812. if (!ctx->buffer)
  813. goto out_of_memory;
  814. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  815. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  816. for (i = 0; i < AR_BUFFERS; i++) {
  817. d = &ctx->descriptors[i];
  818. d->req_count = cpu_to_le16(PAGE_SIZE);
  819. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  820. DESCRIPTOR_STATUS |
  821. DESCRIPTOR_BRANCH_ALWAYS);
  822. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  823. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  824. ar_next_buffer_index(i) * sizeof(struct descriptor));
  825. }
  826. return 0;
  827. out_of_memory:
  828. ar_context_release(ctx);
  829. return -ENOMEM;
  830. }
  831. static void ar_context_run(struct ar_context *ctx)
  832. {
  833. unsigned int i;
  834. for (i = 0; i < AR_BUFFERS; i++)
  835. ar_context_link_page(ctx, i);
  836. ctx->pointer = ctx->buffer;
  837. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  838. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  839. flush_writes(ctx->ohci);
  840. }
  841. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  842. {
  843. int b, key;
  844. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  845. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  846. /* figure out which descriptor the branch address goes in */
  847. if (z == 2 && (b == 3 || key == 2))
  848. return d;
  849. else
  850. return d + z - 1;
  851. }
  852. static void context_tasklet(unsigned long data)
  853. {
  854. struct context *ctx = (struct context *) data;
  855. struct descriptor *d, *last;
  856. u32 address;
  857. int z;
  858. struct descriptor_buffer *desc;
  859. desc = list_entry(ctx->buffer_list.next,
  860. struct descriptor_buffer, list);
  861. last = ctx->last;
  862. while (last->branch_address != 0) {
  863. struct descriptor_buffer *old_desc = desc;
  864. address = le32_to_cpu(last->branch_address);
  865. z = address & 0xf;
  866. address &= ~0xf;
  867. /* If the branch address points to a buffer outside of the
  868. * current buffer, advance to the next buffer. */
  869. if (address < desc->buffer_bus ||
  870. address >= desc->buffer_bus + desc->used)
  871. desc = list_entry(desc->list.next,
  872. struct descriptor_buffer, list);
  873. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  874. last = find_branch_descriptor(d, z);
  875. if (!ctx->callback(ctx, d, last))
  876. break;
  877. if (old_desc != desc) {
  878. /* If we've advanced to the next buffer, move the
  879. * previous buffer to the free list. */
  880. unsigned long flags;
  881. old_desc->used = 0;
  882. spin_lock_irqsave(&ctx->ohci->lock, flags);
  883. list_move_tail(&old_desc->list, &ctx->buffer_list);
  884. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  885. }
  886. ctx->last = last;
  887. }
  888. }
  889. /*
  890. * Allocate a new buffer and add it to the list of free buffers for this
  891. * context. Must be called with ohci->lock held.
  892. */
  893. static int context_add_buffer(struct context *ctx)
  894. {
  895. struct descriptor_buffer *desc;
  896. dma_addr_t uninitialized_var(bus_addr);
  897. int offset;
  898. /*
  899. * 16MB of descriptors should be far more than enough for any DMA
  900. * program. This will catch run-away userspace or DoS attacks.
  901. */
  902. if (ctx->total_allocation >= 16*1024*1024)
  903. return -ENOMEM;
  904. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  905. &bus_addr, GFP_ATOMIC);
  906. if (!desc)
  907. return -ENOMEM;
  908. offset = (void *)&desc->buffer - (void *)desc;
  909. desc->buffer_size = PAGE_SIZE - offset;
  910. desc->buffer_bus = bus_addr + offset;
  911. desc->used = 0;
  912. list_add_tail(&desc->list, &ctx->buffer_list);
  913. ctx->total_allocation += PAGE_SIZE;
  914. return 0;
  915. }
  916. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  917. u32 regs, descriptor_callback_t callback)
  918. {
  919. ctx->ohci = ohci;
  920. ctx->regs = regs;
  921. ctx->total_allocation = 0;
  922. INIT_LIST_HEAD(&ctx->buffer_list);
  923. if (context_add_buffer(ctx) < 0)
  924. return -ENOMEM;
  925. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  926. struct descriptor_buffer, list);
  927. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  928. ctx->callback = callback;
  929. /*
  930. * We put a dummy descriptor in the buffer that has a NULL
  931. * branch address and looks like it's been sent. That way we
  932. * have a descriptor to append DMA programs to.
  933. */
  934. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  935. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  936. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  937. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  938. ctx->last = ctx->buffer_tail->buffer;
  939. ctx->prev = ctx->buffer_tail->buffer;
  940. return 0;
  941. }
  942. static void context_release(struct context *ctx)
  943. {
  944. struct fw_card *card = &ctx->ohci->card;
  945. struct descriptor_buffer *desc, *tmp;
  946. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  947. dma_free_coherent(card->device, PAGE_SIZE, desc,
  948. desc->buffer_bus -
  949. ((void *)&desc->buffer - (void *)desc));
  950. }
  951. /* Must be called with ohci->lock held */
  952. static struct descriptor *context_get_descriptors(struct context *ctx,
  953. int z, dma_addr_t *d_bus)
  954. {
  955. struct descriptor *d = NULL;
  956. struct descriptor_buffer *desc = ctx->buffer_tail;
  957. if (z * sizeof(*d) > desc->buffer_size)
  958. return NULL;
  959. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  960. /* No room for the descriptor in this buffer, so advance to the
  961. * next one. */
  962. if (desc->list.next == &ctx->buffer_list) {
  963. /* If there is no free buffer next in the list,
  964. * allocate one. */
  965. if (context_add_buffer(ctx) < 0)
  966. return NULL;
  967. }
  968. desc = list_entry(desc->list.next,
  969. struct descriptor_buffer, list);
  970. ctx->buffer_tail = desc;
  971. }
  972. d = desc->buffer + desc->used / sizeof(*d);
  973. memset(d, 0, z * sizeof(*d));
  974. *d_bus = desc->buffer_bus + desc->used;
  975. return d;
  976. }
  977. static void context_run(struct context *ctx, u32 extra)
  978. {
  979. struct fw_ohci *ohci = ctx->ohci;
  980. ctx->active = true;
  981. reg_write(ohci, COMMAND_PTR(ctx->regs),
  982. le32_to_cpu(ctx->last->branch_address));
  983. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  984. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  985. flush_writes(ohci);
  986. }
  987. static void context_append(struct context *ctx,
  988. struct descriptor *d, int z, int extra)
  989. {
  990. dma_addr_t d_bus;
  991. struct descriptor_buffer *desc = ctx->buffer_tail;
  992. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  993. desc->used += (z + extra) * sizeof(*d);
  994. wmb(); /* finish init of new descriptors before branch_address update */
  995. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  996. ctx->prev = find_branch_descriptor(d, z);
  997. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  998. flush_writes(ctx->ohci);
  999. }
  1000. static void context_stop(struct context *ctx)
  1001. {
  1002. u32 reg;
  1003. int i;
  1004. ctx->active = false;
  1005. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1006. flush_writes(ctx->ohci);
  1007. for (i = 0; i < 10; i++) {
  1008. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1009. if ((reg & CONTEXT_ACTIVE) == 0)
  1010. return;
  1011. mdelay(1);
  1012. }
  1013. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  1014. }
  1015. struct driver_data {
  1016. struct fw_packet *packet;
  1017. };
  1018. /*
  1019. * This function apppends a packet to the DMA queue for transmission.
  1020. * Must always be called with the ochi->lock held to ensure proper
  1021. * generation handling and locking around packet queue manipulation.
  1022. */
  1023. static int at_context_queue_packet(struct context *ctx,
  1024. struct fw_packet *packet)
  1025. {
  1026. struct fw_ohci *ohci = ctx->ohci;
  1027. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1028. struct driver_data *driver_data;
  1029. struct descriptor *d, *last;
  1030. __le32 *header;
  1031. int z, tcode;
  1032. u32 reg;
  1033. d = context_get_descriptors(ctx, 4, &d_bus);
  1034. if (d == NULL) {
  1035. packet->ack = RCODE_SEND_ERROR;
  1036. return -1;
  1037. }
  1038. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1039. d[0].res_count = cpu_to_le16(packet->timestamp);
  1040. /*
  1041. * The DMA format for asyncronous link packets is different
  1042. * from the IEEE1394 layout, so shift the fields around
  1043. * accordingly.
  1044. */
  1045. tcode = (packet->header[0] >> 4) & 0x0f;
  1046. header = (__le32 *) &d[1];
  1047. switch (tcode) {
  1048. case TCODE_WRITE_QUADLET_REQUEST:
  1049. case TCODE_WRITE_BLOCK_REQUEST:
  1050. case TCODE_WRITE_RESPONSE:
  1051. case TCODE_READ_QUADLET_REQUEST:
  1052. case TCODE_READ_BLOCK_REQUEST:
  1053. case TCODE_READ_QUADLET_RESPONSE:
  1054. case TCODE_READ_BLOCK_RESPONSE:
  1055. case TCODE_LOCK_REQUEST:
  1056. case TCODE_LOCK_RESPONSE:
  1057. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1058. (packet->speed << 16));
  1059. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1060. (packet->header[0] & 0xffff0000));
  1061. header[2] = cpu_to_le32(packet->header[2]);
  1062. if (TCODE_IS_BLOCK_PACKET(tcode))
  1063. header[3] = cpu_to_le32(packet->header[3]);
  1064. else
  1065. header[3] = (__force __le32) packet->header[3];
  1066. d[0].req_count = cpu_to_le16(packet->header_length);
  1067. break;
  1068. case TCODE_LINK_INTERNAL:
  1069. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1070. (packet->speed << 16));
  1071. header[1] = cpu_to_le32(packet->header[1]);
  1072. header[2] = cpu_to_le32(packet->header[2]);
  1073. d[0].req_count = cpu_to_le16(12);
  1074. if (is_ping_packet(&packet->header[1]))
  1075. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1076. break;
  1077. case TCODE_STREAM_DATA:
  1078. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1079. (packet->speed << 16));
  1080. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1081. d[0].req_count = cpu_to_le16(8);
  1082. break;
  1083. default:
  1084. /* BUG(); */
  1085. packet->ack = RCODE_SEND_ERROR;
  1086. return -1;
  1087. }
  1088. driver_data = (struct driver_data *) &d[3];
  1089. driver_data->packet = packet;
  1090. packet->driver_data = driver_data;
  1091. if (packet->payload_length > 0) {
  1092. payload_bus =
  1093. dma_map_single(ohci->card.device, packet->payload,
  1094. packet->payload_length, DMA_TO_DEVICE);
  1095. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1096. packet->ack = RCODE_SEND_ERROR;
  1097. return -1;
  1098. }
  1099. packet->payload_bus = payload_bus;
  1100. packet->payload_mapped = true;
  1101. d[2].req_count = cpu_to_le16(packet->payload_length);
  1102. d[2].data_address = cpu_to_le32(payload_bus);
  1103. last = &d[2];
  1104. z = 3;
  1105. } else {
  1106. last = &d[0];
  1107. z = 2;
  1108. }
  1109. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1110. DESCRIPTOR_IRQ_ALWAYS |
  1111. DESCRIPTOR_BRANCH_ALWAYS);
  1112. /*
  1113. * If the controller and packet generations don't match, we need to
  1114. * bail out and try again. If IntEvent.busReset is set, the AT context
  1115. * is halted, so appending to the context and trying to run it is
  1116. * futile. Most controllers do the right thing and just flush the AT
  1117. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  1118. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  1119. * up stalling out. So we just bail out in software and try again
  1120. * later, and everyone is happy.
  1121. * FIXME: Document how the locking works.
  1122. */
  1123. if (ohci->generation != packet->generation ||
  1124. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  1125. if (packet->payload_mapped)
  1126. dma_unmap_single(ohci->card.device, payload_bus,
  1127. packet->payload_length, DMA_TO_DEVICE);
  1128. packet->ack = RCODE_GENERATION;
  1129. return -1;
  1130. }
  1131. context_append(ctx, d, z, 4 - z);
  1132. /* If the context isn't already running, start it up. */
  1133. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1134. if ((reg & CONTEXT_RUN) == 0)
  1135. context_run(ctx, 0);
  1136. return 0;
  1137. }
  1138. static int handle_at_packet(struct context *context,
  1139. struct descriptor *d,
  1140. struct descriptor *last)
  1141. {
  1142. struct driver_data *driver_data;
  1143. struct fw_packet *packet;
  1144. struct fw_ohci *ohci = context->ohci;
  1145. int evt;
  1146. if (last->transfer_status == 0)
  1147. /* This descriptor isn't done yet, stop iteration. */
  1148. return 0;
  1149. driver_data = (struct driver_data *) &d[3];
  1150. packet = driver_data->packet;
  1151. if (packet == NULL)
  1152. /* This packet was cancelled, just continue. */
  1153. return 1;
  1154. if (packet->payload_mapped)
  1155. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1156. packet->payload_length, DMA_TO_DEVICE);
  1157. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1158. packet->timestamp = le16_to_cpu(last->res_count);
  1159. log_ar_at_event('T', packet->speed, packet->header, evt);
  1160. switch (evt) {
  1161. case OHCI1394_evt_timeout:
  1162. /* Async response transmit timed out. */
  1163. packet->ack = RCODE_CANCELLED;
  1164. break;
  1165. case OHCI1394_evt_flushed:
  1166. /*
  1167. * The packet was flushed should give same error as
  1168. * when we try to use a stale generation count.
  1169. */
  1170. packet->ack = RCODE_GENERATION;
  1171. break;
  1172. case OHCI1394_evt_missing_ack:
  1173. /*
  1174. * Using a valid (current) generation count, but the
  1175. * node is not on the bus or not sending acks.
  1176. */
  1177. packet->ack = RCODE_NO_ACK;
  1178. break;
  1179. case ACK_COMPLETE + 0x10:
  1180. case ACK_PENDING + 0x10:
  1181. case ACK_BUSY_X + 0x10:
  1182. case ACK_BUSY_A + 0x10:
  1183. case ACK_BUSY_B + 0x10:
  1184. case ACK_DATA_ERROR + 0x10:
  1185. case ACK_TYPE_ERROR + 0x10:
  1186. packet->ack = evt - 0x10;
  1187. break;
  1188. default:
  1189. packet->ack = RCODE_SEND_ERROR;
  1190. break;
  1191. }
  1192. packet->callback(packet, &ohci->card, packet->ack);
  1193. return 1;
  1194. }
  1195. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1196. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1197. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1198. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1199. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1200. static void handle_local_rom(struct fw_ohci *ohci,
  1201. struct fw_packet *packet, u32 csr)
  1202. {
  1203. struct fw_packet response;
  1204. int tcode, length, i;
  1205. tcode = HEADER_GET_TCODE(packet->header[0]);
  1206. if (TCODE_IS_BLOCK_PACKET(tcode))
  1207. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1208. else
  1209. length = 4;
  1210. i = csr - CSR_CONFIG_ROM;
  1211. if (i + length > CONFIG_ROM_SIZE) {
  1212. fw_fill_response(&response, packet->header,
  1213. RCODE_ADDRESS_ERROR, NULL, 0);
  1214. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1215. fw_fill_response(&response, packet->header,
  1216. RCODE_TYPE_ERROR, NULL, 0);
  1217. } else {
  1218. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1219. (void *) ohci->config_rom + i, length);
  1220. }
  1221. fw_core_handle_response(&ohci->card, &response);
  1222. }
  1223. static void handle_local_lock(struct fw_ohci *ohci,
  1224. struct fw_packet *packet, u32 csr)
  1225. {
  1226. struct fw_packet response;
  1227. int tcode, length, ext_tcode, sel, try;
  1228. __be32 *payload, lock_old;
  1229. u32 lock_arg, lock_data;
  1230. tcode = HEADER_GET_TCODE(packet->header[0]);
  1231. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1232. payload = packet->payload;
  1233. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1234. if (tcode == TCODE_LOCK_REQUEST &&
  1235. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1236. lock_arg = be32_to_cpu(payload[0]);
  1237. lock_data = be32_to_cpu(payload[1]);
  1238. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1239. lock_arg = 0;
  1240. lock_data = 0;
  1241. } else {
  1242. fw_fill_response(&response, packet->header,
  1243. RCODE_TYPE_ERROR, NULL, 0);
  1244. goto out;
  1245. }
  1246. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1247. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1248. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1249. reg_write(ohci, OHCI1394_CSRControl, sel);
  1250. for (try = 0; try < 20; try++)
  1251. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1252. lock_old = cpu_to_be32(reg_read(ohci,
  1253. OHCI1394_CSRData));
  1254. fw_fill_response(&response, packet->header,
  1255. RCODE_COMPLETE,
  1256. &lock_old, sizeof(lock_old));
  1257. goto out;
  1258. }
  1259. fw_error("swap not done (CSR lock timeout)\n");
  1260. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1261. out:
  1262. fw_core_handle_response(&ohci->card, &response);
  1263. }
  1264. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1265. {
  1266. u64 offset, csr;
  1267. if (ctx == &ctx->ohci->at_request_ctx) {
  1268. packet->ack = ACK_PENDING;
  1269. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1270. }
  1271. offset =
  1272. ((unsigned long long)
  1273. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1274. packet->header[2];
  1275. csr = offset - CSR_REGISTER_BASE;
  1276. /* Handle config rom reads. */
  1277. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1278. handle_local_rom(ctx->ohci, packet, csr);
  1279. else switch (csr) {
  1280. case CSR_BUS_MANAGER_ID:
  1281. case CSR_BANDWIDTH_AVAILABLE:
  1282. case CSR_CHANNELS_AVAILABLE_HI:
  1283. case CSR_CHANNELS_AVAILABLE_LO:
  1284. handle_local_lock(ctx->ohci, packet, csr);
  1285. break;
  1286. default:
  1287. if (ctx == &ctx->ohci->at_request_ctx)
  1288. fw_core_handle_request(&ctx->ohci->card, packet);
  1289. else
  1290. fw_core_handle_response(&ctx->ohci->card, packet);
  1291. break;
  1292. }
  1293. if (ctx == &ctx->ohci->at_response_ctx) {
  1294. packet->ack = ACK_COMPLETE;
  1295. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1296. }
  1297. }
  1298. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1299. {
  1300. unsigned long flags;
  1301. int ret;
  1302. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1303. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1304. ctx->ohci->generation == packet->generation) {
  1305. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1306. handle_local_request(ctx, packet);
  1307. return;
  1308. }
  1309. ret = at_context_queue_packet(ctx, packet);
  1310. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1311. if (ret < 0)
  1312. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1313. }
  1314. static u32 cycle_timer_ticks(u32 cycle_timer)
  1315. {
  1316. u32 ticks;
  1317. ticks = cycle_timer & 0xfff;
  1318. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1319. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1320. return ticks;
  1321. }
  1322. /*
  1323. * Some controllers exhibit one or more of the following bugs when updating the
  1324. * iso cycle timer register:
  1325. * - When the lowest six bits are wrapping around to zero, a read that happens
  1326. * at the same time will return garbage in the lowest ten bits.
  1327. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1328. * not incremented for about 60 ns.
  1329. * - Occasionally, the entire register reads zero.
  1330. *
  1331. * To catch these, we read the register three times and ensure that the
  1332. * difference between each two consecutive reads is approximately the same, i.e.
  1333. * less than twice the other. Furthermore, any negative difference indicates an
  1334. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1335. * execute, so we have enough precision to compute the ratio of the differences.)
  1336. */
  1337. static u32 get_cycle_time(struct fw_ohci *ohci)
  1338. {
  1339. u32 c0, c1, c2;
  1340. u32 t0, t1, t2;
  1341. s32 diff01, diff12;
  1342. int i;
  1343. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1344. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1345. i = 0;
  1346. c1 = c2;
  1347. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1348. do {
  1349. c0 = c1;
  1350. c1 = c2;
  1351. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1352. t0 = cycle_timer_ticks(c0);
  1353. t1 = cycle_timer_ticks(c1);
  1354. t2 = cycle_timer_ticks(c2);
  1355. diff01 = t1 - t0;
  1356. diff12 = t2 - t1;
  1357. } while ((diff01 <= 0 || diff12 <= 0 ||
  1358. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1359. && i++ < 20);
  1360. }
  1361. return c2;
  1362. }
  1363. /*
  1364. * This function has to be called at least every 64 seconds. The bus_time
  1365. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1366. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1367. * changes in this bit.
  1368. */
  1369. static u32 update_bus_time(struct fw_ohci *ohci)
  1370. {
  1371. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1372. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1373. ohci->bus_time += 0x40;
  1374. return ohci->bus_time | cycle_time_seconds;
  1375. }
  1376. static void bus_reset_tasklet(unsigned long data)
  1377. {
  1378. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1379. int self_id_count, i, j, reg;
  1380. int generation, new_generation;
  1381. unsigned long flags;
  1382. void *free_rom = NULL;
  1383. dma_addr_t free_rom_bus = 0;
  1384. bool is_new_root;
  1385. reg = reg_read(ohci, OHCI1394_NodeID);
  1386. if (!(reg & OHCI1394_NodeID_idValid)) {
  1387. fw_notify("node ID not valid, new bus reset in progress\n");
  1388. return;
  1389. }
  1390. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1391. fw_notify("malconfigured bus\n");
  1392. return;
  1393. }
  1394. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1395. OHCI1394_NodeID_nodeNumber);
  1396. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1397. if (!(ohci->is_root && is_new_root))
  1398. reg_write(ohci, OHCI1394_LinkControlSet,
  1399. OHCI1394_LinkControl_cycleMaster);
  1400. ohci->is_root = is_new_root;
  1401. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1402. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1403. fw_notify("inconsistent self IDs\n");
  1404. return;
  1405. }
  1406. /*
  1407. * The count in the SelfIDCount register is the number of
  1408. * bytes in the self ID receive buffer. Since we also receive
  1409. * the inverted quadlets and a header quadlet, we shift one
  1410. * bit extra to get the actual number of self IDs.
  1411. */
  1412. self_id_count = (reg >> 3) & 0xff;
  1413. if (self_id_count == 0 || self_id_count > 252) {
  1414. fw_notify("inconsistent self IDs\n");
  1415. return;
  1416. }
  1417. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1418. rmb();
  1419. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1420. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1421. fw_notify("inconsistent self IDs\n");
  1422. return;
  1423. }
  1424. ohci->self_id_buffer[j] =
  1425. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1426. }
  1427. rmb();
  1428. /*
  1429. * Check the consistency of the self IDs we just read. The
  1430. * problem we face is that a new bus reset can start while we
  1431. * read out the self IDs from the DMA buffer. If this happens,
  1432. * the DMA buffer will be overwritten with new self IDs and we
  1433. * will read out inconsistent data. The OHCI specification
  1434. * (section 11.2) recommends a technique similar to
  1435. * linux/seqlock.h, where we remember the generation of the
  1436. * self IDs in the buffer before reading them out and compare
  1437. * it to the current generation after reading them out. If
  1438. * the two generations match we know we have a consistent set
  1439. * of self IDs.
  1440. */
  1441. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1442. if (new_generation != generation) {
  1443. fw_notify("recursive bus reset detected, "
  1444. "discarding self ids\n");
  1445. return;
  1446. }
  1447. /* FIXME: Document how the locking works. */
  1448. spin_lock_irqsave(&ohci->lock, flags);
  1449. ohci->generation = generation;
  1450. context_stop(&ohci->at_request_ctx);
  1451. context_stop(&ohci->at_response_ctx);
  1452. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1453. if (ohci->quirks & QUIRK_RESET_PACKET)
  1454. ohci->request_generation = generation;
  1455. /*
  1456. * This next bit is unrelated to the AT context stuff but we
  1457. * have to do it under the spinlock also. If a new config rom
  1458. * was set up before this reset, the old one is now no longer
  1459. * in use and we can free it. Update the config rom pointers
  1460. * to point to the current config rom and clear the
  1461. * next_config_rom pointer so a new update can take place.
  1462. */
  1463. if (ohci->next_config_rom != NULL) {
  1464. if (ohci->next_config_rom != ohci->config_rom) {
  1465. free_rom = ohci->config_rom;
  1466. free_rom_bus = ohci->config_rom_bus;
  1467. }
  1468. ohci->config_rom = ohci->next_config_rom;
  1469. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1470. ohci->next_config_rom = NULL;
  1471. /*
  1472. * Restore config_rom image and manually update
  1473. * config_rom registers. Writing the header quadlet
  1474. * will indicate that the config rom is ready, so we
  1475. * do that last.
  1476. */
  1477. reg_write(ohci, OHCI1394_BusOptions,
  1478. be32_to_cpu(ohci->config_rom[2]));
  1479. ohci->config_rom[0] = ohci->next_header;
  1480. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1481. be32_to_cpu(ohci->next_header));
  1482. }
  1483. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1484. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1485. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1486. #endif
  1487. spin_unlock_irqrestore(&ohci->lock, flags);
  1488. if (free_rom)
  1489. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1490. free_rom, free_rom_bus);
  1491. log_selfids(ohci->node_id, generation,
  1492. self_id_count, ohci->self_id_buffer);
  1493. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1494. self_id_count, ohci->self_id_buffer,
  1495. ohci->csr_state_setclear_abdicate);
  1496. ohci->csr_state_setclear_abdicate = false;
  1497. }
  1498. static irqreturn_t irq_handler(int irq, void *data)
  1499. {
  1500. struct fw_ohci *ohci = data;
  1501. u32 event, iso_event;
  1502. int i;
  1503. event = reg_read(ohci, OHCI1394_IntEventClear);
  1504. if (!event || !~event)
  1505. return IRQ_NONE;
  1506. /*
  1507. * busReset and postedWriteErr must not be cleared yet
  1508. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1509. */
  1510. reg_write(ohci, OHCI1394_IntEventClear,
  1511. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1512. log_irqs(event);
  1513. if (event & OHCI1394_selfIDComplete)
  1514. tasklet_schedule(&ohci->bus_reset_tasklet);
  1515. if (event & OHCI1394_RQPkt)
  1516. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1517. if (event & OHCI1394_RSPkt)
  1518. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1519. if (event & OHCI1394_reqTxComplete)
  1520. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1521. if (event & OHCI1394_respTxComplete)
  1522. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1523. if (event & OHCI1394_isochRx) {
  1524. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1525. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1526. while (iso_event) {
  1527. i = ffs(iso_event) - 1;
  1528. tasklet_schedule(
  1529. &ohci->ir_context_list[i].context.tasklet);
  1530. iso_event &= ~(1 << i);
  1531. }
  1532. }
  1533. if (event & OHCI1394_isochTx) {
  1534. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1535. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1536. while (iso_event) {
  1537. i = ffs(iso_event) - 1;
  1538. tasklet_schedule(
  1539. &ohci->it_context_list[i].context.tasklet);
  1540. iso_event &= ~(1 << i);
  1541. }
  1542. }
  1543. if (unlikely(event & OHCI1394_regAccessFail))
  1544. fw_error("Register access failure - "
  1545. "please notify linux1394-devel@lists.sf.net\n");
  1546. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1547. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1548. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1549. reg_write(ohci, OHCI1394_IntEventClear,
  1550. OHCI1394_postedWriteErr);
  1551. fw_error("PCI posted write error\n");
  1552. }
  1553. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1554. if (printk_ratelimit())
  1555. fw_notify("isochronous cycle too long\n");
  1556. reg_write(ohci, OHCI1394_LinkControlSet,
  1557. OHCI1394_LinkControl_cycleMaster);
  1558. }
  1559. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1560. /*
  1561. * We need to clear this event bit in order to make
  1562. * cycleMatch isochronous I/O work. In theory we should
  1563. * stop active cycleMatch iso contexts now and restart
  1564. * them at least two cycles later. (FIXME?)
  1565. */
  1566. if (printk_ratelimit())
  1567. fw_notify("isochronous cycle inconsistent\n");
  1568. }
  1569. if (event & OHCI1394_cycle64Seconds) {
  1570. spin_lock(&ohci->lock);
  1571. update_bus_time(ohci);
  1572. spin_unlock(&ohci->lock);
  1573. } else
  1574. flush_writes(ohci);
  1575. return IRQ_HANDLED;
  1576. }
  1577. static int software_reset(struct fw_ohci *ohci)
  1578. {
  1579. int i;
  1580. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1581. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1582. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1583. OHCI1394_HCControl_softReset) == 0)
  1584. return 0;
  1585. msleep(1);
  1586. }
  1587. return -EBUSY;
  1588. }
  1589. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1590. {
  1591. size_t size = length * 4;
  1592. memcpy(dest, src, size);
  1593. if (size < CONFIG_ROM_SIZE)
  1594. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1595. }
  1596. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1597. {
  1598. bool enable_1394a;
  1599. int ret, clear, set, offset;
  1600. /* Check if the driver should configure link and PHY. */
  1601. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1602. OHCI1394_HCControl_programPhyEnable))
  1603. return 0;
  1604. /* Paranoia: check whether the PHY supports 1394a, too. */
  1605. enable_1394a = false;
  1606. ret = read_phy_reg(ohci, 2);
  1607. if (ret < 0)
  1608. return ret;
  1609. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1610. ret = read_paged_phy_reg(ohci, 1, 8);
  1611. if (ret < 0)
  1612. return ret;
  1613. if (ret >= 1)
  1614. enable_1394a = true;
  1615. }
  1616. if (ohci->quirks & QUIRK_NO_1394A)
  1617. enable_1394a = false;
  1618. /* Configure PHY and link consistently. */
  1619. if (enable_1394a) {
  1620. clear = 0;
  1621. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1622. } else {
  1623. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1624. set = 0;
  1625. }
  1626. ret = update_phy_reg(ohci, 5, clear, set);
  1627. if (ret < 0)
  1628. return ret;
  1629. if (enable_1394a)
  1630. offset = OHCI1394_HCControlSet;
  1631. else
  1632. offset = OHCI1394_HCControlClear;
  1633. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1634. /* Clean up: configuration has been taken care of. */
  1635. reg_write(ohci, OHCI1394_HCControlClear,
  1636. OHCI1394_HCControl_programPhyEnable);
  1637. return 0;
  1638. }
  1639. static int ohci_enable(struct fw_card *card,
  1640. const __be32 *config_rom, size_t length)
  1641. {
  1642. struct fw_ohci *ohci = fw_ohci(card);
  1643. struct pci_dev *dev = to_pci_dev(card->device);
  1644. u32 lps, seconds, version, irqs;
  1645. int i, ret;
  1646. if (software_reset(ohci)) {
  1647. fw_error("Failed to reset ohci card.\n");
  1648. return -EBUSY;
  1649. }
  1650. /*
  1651. * Now enable LPS, which we need in order to start accessing
  1652. * most of the registers. In fact, on some cards (ALI M5251),
  1653. * accessing registers in the SClk domain without LPS enabled
  1654. * will lock up the machine. Wait 50msec to make sure we have
  1655. * full link enabled. However, with some cards (well, at least
  1656. * a JMicron PCIe card), we have to try again sometimes.
  1657. */
  1658. reg_write(ohci, OHCI1394_HCControlSet,
  1659. OHCI1394_HCControl_LPS |
  1660. OHCI1394_HCControl_postedWriteEnable);
  1661. flush_writes(ohci);
  1662. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1663. msleep(50);
  1664. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1665. OHCI1394_HCControl_LPS;
  1666. }
  1667. if (!lps) {
  1668. fw_error("Failed to set Link Power Status\n");
  1669. return -EIO;
  1670. }
  1671. reg_write(ohci, OHCI1394_HCControlClear,
  1672. OHCI1394_HCControl_noByteSwapData);
  1673. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1674. reg_write(ohci, OHCI1394_LinkControlSet,
  1675. OHCI1394_LinkControl_rcvSelfID |
  1676. OHCI1394_LinkControl_rcvPhyPkt |
  1677. OHCI1394_LinkControl_cycleTimerEnable |
  1678. OHCI1394_LinkControl_cycleMaster);
  1679. reg_write(ohci, OHCI1394_ATRetries,
  1680. OHCI1394_MAX_AT_REQ_RETRIES |
  1681. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1682. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1683. (200 << 16));
  1684. seconds = lower_32_bits(get_seconds());
  1685. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1686. ohci->bus_time = seconds & ~0x3f;
  1687. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1688. if (version >= OHCI_VERSION_1_1) {
  1689. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1690. 0xfffffffe);
  1691. card->broadcast_channel_auto_allocated = true;
  1692. }
  1693. /* Get implemented bits of the priority arbitration request counter. */
  1694. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1695. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1696. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1697. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1698. ar_context_run(&ohci->ar_request_ctx);
  1699. ar_context_run(&ohci->ar_response_ctx);
  1700. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1701. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1702. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1703. ret = configure_1394a_enhancements(ohci);
  1704. if (ret < 0)
  1705. return ret;
  1706. /* Activate link_on bit and contender bit in our self ID packets.*/
  1707. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1708. if (ret < 0)
  1709. return ret;
  1710. /*
  1711. * When the link is not yet enabled, the atomic config rom
  1712. * update mechanism described below in ohci_set_config_rom()
  1713. * is not active. We have to update ConfigRomHeader and
  1714. * BusOptions manually, and the write to ConfigROMmap takes
  1715. * effect immediately. We tie this to the enabling of the
  1716. * link, so we have a valid config rom before enabling - the
  1717. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1718. * values before enabling.
  1719. *
  1720. * However, when the ConfigROMmap is written, some controllers
  1721. * always read back quadlets 0 and 2 from the config rom to
  1722. * the ConfigRomHeader and BusOptions registers on bus reset.
  1723. * They shouldn't do that in this initial case where the link
  1724. * isn't enabled. This means we have to use the same
  1725. * workaround here, setting the bus header to 0 and then write
  1726. * the right values in the bus reset tasklet.
  1727. */
  1728. if (config_rom) {
  1729. ohci->next_config_rom =
  1730. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1731. &ohci->next_config_rom_bus,
  1732. GFP_KERNEL);
  1733. if (ohci->next_config_rom == NULL)
  1734. return -ENOMEM;
  1735. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1736. } else {
  1737. /*
  1738. * In the suspend case, config_rom is NULL, which
  1739. * means that we just reuse the old config rom.
  1740. */
  1741. ohci->next_config_rom = ohci->config_rom;
  1742. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1743. }
  1744. ohci->next_header = ohci->next_config_rom[0];
  1745. ohci->next_config_rom[0] = 0;
  1746. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1747. reg_write(ohci, OHCI1394_BusOptions,
  1748. be32_to_cpu(ohci->next_config_rom[2]));
  1749. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1750. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1751. if (!(ohci->quirks & QUIRK_NO_MSI))
  1752. pci_enable_msi(dev);
  1753. if (request_irq(dev->irq, irq_handler,
  1754. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1755. ohci_driver_name, ohci)) {
  1756. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1757. pci_disable_msi(dev);
  1758. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1759. ohci->config_rom, ohci->config_rom_bus);
  1760. return -EIO;
  1761. }
  1762. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1763. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1764. OHCI1394_isochTx | OHCI1394_isochRx |
  1765. OHCI1394_postedWriteErr |
  1766. OHCI1394_selfIDComplete |
  1767. OHCI1394_regAccessFail |
  1768. OHCI1394_cycle64Seconds |
  1769. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1770. OHCI1394_masterIntEnable;
  1771. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1772. irqs |= OHCI1394_busReset;
  1773. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1774. reg_write(ohci, OHCI1394_HCControlSet,
  1775. OHCI1394_HCControl_linkEnable |
  1776. OHCI1394_HCControl_BIBimageValid);
  1777. flush_writes(ohci);
  1778. /* We are ready to go, reset bus to finish initialization. */
  1779. fw_schedule_bus_reset(&ohci->card, false, true);
  1780. return 0;
  1781. }
  1782. static int ohci_set_config_rom(struct fw_card *card,
  1783. const __be32 *config_rom, size_t length)
  1784. {
  1785. struct fw_ohci *ohci;
  1786. unsigned long flags;
  1787. int ret = -EBUSY;
  1788. __be32 *next_config_rom;
  1789. dma_addr_t uninitialized_var(next_config_rom_bus);
  1790. ohci = fw_ohci(card);
  1791. /*
  1792. * When the OHCI controller is enabled, the config rom update
  1793. * mechanism is a bit tricky, but easy enough to use. See
  1794. * section 5.5.6 in the OHCI specification.
  1795. *
  1796. * The OHCI controller caches the new config rom address in a
  1797. * shadow register (ConfigROMmapNext) and needs a bus reset
  1798. * for the changes to take place. When the bus reset is
  1799. * detected, the controller loads the new values for the
  1800. * ConfigRomHeader and BusOptions registers from the specified
  1801. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1802. * shadow register. All automatically and atomically.
  1803. *
  1804. * Now, there's a twist to this story. The automatic load of
  1805. * ConfigRomHeader and BusOptions doesn't honor the
  1806. * noByteSwapData bit, so with a be32 config rom, the
  1807. * controller will load be32 values in to these registers
  1808. * during the atomic update, even on litte endian
  1809. * architectures. The workaround we use is to put a 0 in the
  1810. * header quadlet; 0 is endian agnostic and means that the
  1811. * config rom isn't ready yet. In the bus reset tasklet we
  1812. * then set up the real values for the two registers.
  1813. *
  1814. * We use ohci->lock to avoid racing with the code that sets
  1815. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1816. */
  1817. next_config_rom =
  1818. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1819. &next_config_rom_bus, GFP_KERNEL);
  1820. if (next_config_rom == NULL)
  1821. return -ENOMEM;
  1822. spin_lock_irqsave(&ohci->lock, flags);
  1823. if (ohci->next_config_rom == NULL) {
  1824. ohci->next_config_rom = next_config_rom;
  1825. ohci->next_config_rom_bus = next_config_rom_bus;
  1826. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1827. ohci->next_header = config_rom[0];
  1828. ohci->next_config_rom[0] = 0;
  1829. reg_write(ohci, OHCI1394_ConfigROMmap,
  1830. ohci->next_config_rom_bus);
  1831. ret = 0;
  1832. }
  1833. spin_unlock_irqrestore(&ohci->lock, flags);
  1834. /*
  1835. * Now initiate a bus reset to have the changes take
  1836. * effect. We clean up the old config rom memory and DMA
  1837. * mappings in the bus reset tasklet, since the OHCI
  1838. * controller could need to access it before the bus reset
  1839. * takes effect.
  1840. */
  1841. if (ret == 0)
  1842. fw_schedule_bus_reset(&ohci->card, true, true);
  1843. else
  1844. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1845. next_config_rom, next_config_rom_bus);
  1846. return ret;
  1847. }
  1848. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1849. {
  1850. struct fw_ohci *ohci = fw_ohci(card);
  1851. at_context_transmit(&ohci->at_request_ctx, packet);
  1852. }
  1853. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1854. {
  1855. struct fw_ohci *ohci = fw_ohci(card);
  1856. at_context_transmit(&ohci->at_response_ctx, packet);
  1857. }
  1858. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1859. {
  1860. struct fw_ohci *ohci = fw_ohci(card);
  1861. struct context *ctx = &ohci->at_request_ctx;
  1862. struct driver_data *driver_data = packet->driver_data;
  1863. int ret = -ENOENT;
  1864. tasklet_disable(&ctx->tasklet);
  1865. if (packet->ack != 0)
  1866. goto out;
  1867. if (packet->payload_mapped)
  1868. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1869. packet->payload_length, DMA_TO_DEVICE);
  1870. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1871. driver_data->packet = NULL;
  1872. packet->ack = RCODE_CANCELLED;
  1873. packet->callback(packet, &ohci->card, packet->ack);
  1874. ret = 0;
  1875. out:
  1876. tasklet_enable(&ctx->tasklet);
  1877. return ret;
  1878. }
  1879. static int ohci_enable_phys_dma(struct fw_card *card,
  1880. int node_id, int generation)
  1881. {
  1882. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1883. return 0;
  1884. #else
  1885. struct fw_ohci *ohci = fw_ohci(card);
  1886. unsigned long flags;
  1887. int n, ret = 0;
  1888. /*
  1889. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1890. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1891. */
  1892. spin_lock_irqsave(&ohci->lock, flags);
  1893. if (ohci->generation != generation) {
  1894. ret = -ESTALE;
  1895. goto out;
  1896. }
  1897. /*
  1898. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1899. * enabled for _all_ nodes on remote buses.
  1900. */
  1901. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1902. if (n < 32)
  1903. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1904. else
  1905. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1906. flush_writes(ohci);
  1907. out:
  1908. spin_unlock_irqrestore(&ohci->lock, flags);
  1909. return ret;
  1910. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1911. }
  1912. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  1913. {
  1914. struct fw_ohci *ohci = fw_ohci(card);
  1915. unsigned long flags;
  1916. u32 value;
  1917. switch (csr_offset) {
  1918. case CSR_STATE_CLEAR:
  1919. case CSR_STATE_SET:
  1920. if (ohci->is_root &&
  1921. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1922. OHCI1394_LinkControl_cycleMaster))
  1923. value = CSR_STATE_BIT_CMSTR;
  1924. else
  1925. value = 0;
  1926. if (ohci->csr_state_setclear_abdicate)
  1927. value |= CSR_STATE_BIT_ABDICATE;
  1928. return value;
  1929. case CSR_NODE_IDS:
  1930. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1931. case CSR_CYCLE_TIME:
  1932. return get_cycle_time(ohci);
  1933. case CSR_BUS_TIME:
  1934. /*
  1935. * We might be called just after the cycle timer has wrapped
  1936. * around but just before the cycle64Seconds handler, so we
  1937. * better check here, too, if the bus time needs to be updated.
  1938. */
  1939. spin_lock_irqsave(&ohci->lock, flags);
  1940. value = update_bus_time(ohci);
  1941. spin_unlock_irqrestore(&ohci->lock, flags);
  1942. return value;
  1943. case CSR_BUSY_TIMEOUT:
  1944. value = reg_read(ohci, OHCI1394_ATRetries);
  1945. return (value >> 4) & 0x0ffff00f;
  1946. case CSR_PRIORITY_BUDGET:
  1947. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  1948. (ohci->pri_req_max << 8);
  1949. default:
  1950. WARN_ON(1);
  1951. return 0;
  1952. }
  1953. }
  1954. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  1955. {
  1956. struct fw_ohci *ohci = fw_ohci(card);
  1957. unsigned long flags;
  1958. switch (csr_offset) {
  1959. case CSR_STATE_CLEAR:
  1960. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1961. reg_write(ohci, OHCI1394_LinkControlClear,
  1962. OHCI1394_LinkControl_cycleMaster);
  1963. flush_writes(ohci);
  1964. }
  1965. if (value & CSR_STATE_BIT_ABDICATE)
  1966. ohci->csr_state_setclear_abdicate = false;
  1967. break;
  1968. case CSR_STATE_SET:
  1969. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1970. reg_write(ohci, OHCI1394_LinkControlSet,
  1971. OHCI1394_LinkControl_cycleMaster);
  1972. flush_writes(ohci);
  1973. }
  1974. if (value & CSR_STATE_BIT_ABDICATE)
  1975. ohci->csr_state_setclear_abdicate = true;
  1976. break;
  1977. case CSR_NODE_IDS:
  1978. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1979. flush_writes(ohci);
  1980. break;
  1981. case CSR_CYCLE_TIME:
  1982. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1983. reg_write(ohci, OHCI1394_IntEventSet,
  1984. OHCI1394_cycleInconsistent);
  1985. flush_writes(ohci);
  1986. break;
  1987. case CSR_BUS_TIME:
  1988. spin_lock_irqsave(&ohci->lock, flags);
  1989. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1990. spin_unlock_irqrestore(&ohci->lock, flags);
  1991. break;
  1992. case CSR_BUSY_TIMEOUT:
  1993. value = (value & 0xf) | ((value & 0xf) << 4) |
  1994. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1995. reg_write(ohci, OHCI1394_ATRetries, value);
  1996. flush_writes(ohci);
  1997. break;
  1998. case CSR_PRIORITY_BUDGET:
  1999. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2000. flush_writes(ohci);
  2001. break;
  2002. default:
  2003. WARN_ON(1);
  2004. break;
  2005. }
  2006. }
  2007. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2008. {
  2009. int i = ctx->header_length;
  2010. if (i + ctx->base.header_size > PAGE_SIZE)
  2011. return;
  2012. /*
  2013. * The iso header is byteswapped to little endian by
  2014. * the controller, but the remaining header quadlets
  2015. * are big endian. We want to present all the headers
  2016. * as big endian, so we have to swap the first quadlet.
  2017. */
  2018. if (ctx->base.header_size > 0)
  2019. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2020. if (ctx->base.header_size > 4)
  2021. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2022. if (ctx->base.header_size > 8)
  2023. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2024. ctx->header_length += ctx->base.header_size;
  2025. }
  2026. static int handle_ir_packet_per_buffer(struct context *context,
  2027. struct descriptor *d,
  2028. struct descriptor *last)
  2029. {
  2030. struct iso_context *ctx =
  2031. container_of(context, struct iso_context, context);
  2032. struct descriptor *pd;
  2033. __le32 *ir_header;
  2034. void *p;
  2035. for (pd = d; pd <= last; pd++)
  2036. if (pd->transfer_status)
  2037. break;
  2038. if (pd > last)
  2039. /* Descriptor(s) not done yet, stop iteration */
  2040. return 0;
  2041. p = last + 1;
  2042. copy_iso_headers(ctx, p);
  2043. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2044. ir_header = (__le32 *) p;
  2045. ctx->base.callback.sc(&ctx->base,
  2046. le32_to_cpu(ir_header[0]) & 0xffff,
  2047. ctx->header_length, ctx->header,
  2048. ctx->base.callback_data);
  2049. ctx->header_length = 0;
  2050. }
  2051. return 1;
  2052. }
  2053. /* d == last because each descriptor block is only a single descriptor. */
  2054. static int handle_ir_buffer_fill(struct context *context,
  2055. struct descriptor *d,
  2056. struct descriptor *last)
  2057. {
  2058. struct iso_context *ctx =
  2059. container_of(context, struct iso_context, context);
  2060. if (!last->transfer_status)
  2061. /* Descriptor(s) not done yet, stop iteration */
  2062. return 0;
  2063. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2064. ctx->base.callback.mc(&ctx->base,
  2065. le32_to_cpu(last->data_address) +
  2066. le16_to_cpu(last->req_count) -
  2067. le16_to_cpu(last->res_count),
  2068. ctx->base.callback_data);
  2069. return 1;
  2070. }
  2071. static int handle_it_packet(struct context *context,
  2072. struct descriptor *d,
  2073. struct descriptor *last)
  2074. {
  2075. struct iso_context *ctx =
  2076. container_of(context, struct iso_context, context);
  2077. int i;
  2078. struct descriptor *pd;
  2079. for (pd = d; pd <= last; pd++)
  2080. if (pd->transfer_status)
  2081. break;
  2082. if (pd > last)
  2083. /* Descriptor(s) not done yet, stop iteration */
  2084. return 0;
  2085. i = ctx->header_length;
  2086. if (i + 4 < PAGE_SIZE) {
  2087. /* Present this value as big-endian to match the receive code */
  2088. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2089. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2090. le16_to_cpu(pd->res_count));
  2091. ctx->header_length += 4;
  2092. }
  2093. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2094. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2095. ctx->header_length, ctx->header,
  2096. ctx->base.callback_data);
  2097. ctx->header_length = 0;
  2098. }
  2099. return 1;
  2100. }
  2101. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2102. {
  2103. u32 hi = channels >> 32, lo = channels;
  2104. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2105. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2106. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2107. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2108. mmiowb();
  2109. ohci->mc_channels = channels;
  2110. }
  2111. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2112. int type, int channel, size_t header_size)
  2113. {
  2114. struct fw_ohci *ohci = fw_ohci(card);
  2115. struct iso_context *uninitialized_var(ctx);
  2116. descriptor_callback_t uninitialized_var(callback);
  2117. u64 *uninitialized_var(channels);
  2118. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2119. unsigned long flags;
  2120. int index, ret = -EBUSY;
  2121. spin_lock_irqsave(&ohci->lock, flags);
  2122. switch (type) {
  2123. case FW_ISO_CONTEXT_TRANSMIT:
  2124. mask = &ohci->it_context_mask;
  2125. callback = handle_it_packet;
  2126. index = ffs(*mask) - 1;
  2127. if (index >= 0) {
  2128. *mask &= ~(1 << index);
  2129. regs = OHCI1394_IsoXmitContextBase(index);
  2130. ctx = &ohci->it_context_list[index];
  2131. }
  2132. break;
  2133. case FW_ISO_CONTEXT_RECEIVE:
  2134. channels = &ohci->ir_context_channels;
  2135. mask = &ohci->ir_context_mask;
  2136. callback = handle_ir_packet_per_buffer;
  2137. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2138. if (index >= 0) {
  2139. *channels &= ~(1ULL << channel);
  2140. *mask &= ~(1 << index);
  2141. regs = OHCI1394_IsoRcvContextBase(index);
  2142. ctx = &ohci->ir_context_list[index];
  2143. }
  2144. break;
  2145. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2146. mask = &ohci->ir_context_mask;
  2147. callback = handle_ir_buffer_fill;
  2148. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2149. if (index >= 0) {
  2150. ohci->mc_allocated = true;
  2151. *mask &= ~(1 << index);
  2152. regs = OHCI1394_IsoRcvContextBase(index);
  2153. ctx = &ohci->ir_context_list[index];
  2154. }
  2155. break;
  2156. default:
  2157. index = -1;
  2158. ret = -ENOSYS;
  2159. }
  2160. spin_unlock_irqrestore(&ohci->lock, flags);
  2161. if (index < 0)
  2162. return ERR_PTR(ret);
  2163. memset(ctx, 0, sizeof(*ctx));
  2164. ctx->header_length = 0;
  2165. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2166. if (ctx->header == NULL) {
  2167. ret = -ENOMEM;
  2168. goto out;
  2169. }
  2170. ret = context_init(&ctx->context, ohci, regs, callback);
  2171. if (ret < 0)
  2172. goto out_with_header;
  2173. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2174. set_multichannel_mask(ohci, 0);
  2175. return &ctx->base;
  2176. out_with_header:
  2177. free_page((unsigned long)ctx->header);
  2178. out:
  2179. spin_lock_irqsave(&ohci->lock, flags);
  2180. switch (type) {
  2181. case FW_ISO_CONTEXT_RECEIVE:
  2182. *channels |= 1ULL << channel;
  2183. break;
  2184. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2185. ohci->mc_allocated = false;
  2186. break;
  2187. }
  2188. *mask |= 1 << index;
  2189. spin_unlock_irqrestore(&ohci->lock, flags);
  2190. return ERR_PTR(ret);
  2191. }
  2192. static int ohci_start_iso(struct fw_iso_context *base,
  2193. s32 cycle, u32 sync, u32 tags)
  2194. {
  2195. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2196. struct fw_ohci *ohci = ctx->context.ohci;
  2197. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2198. int index;
  2199. switch (ctx->base.type) {
  2200. case FW_ISO_CONTEXT_TRANSMIT:
  2201. index = ctx - ohci->it_context_list;
  2202. match = 0;
  2203. if (cycle >= 0)
  2204. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2205. (cycle & 0x7fff) << 16;
  2206. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2207. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2208. context_run(&ctx->context, match);
  2209. break;
  2210. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2211. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2212. /* fall through */
  2213. case FW_ISO_CONTEXT_RECEIVE:
  2214. index = ctx - ohci->ir_context_list;
  2215. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2216. if (cycle >= 0) {
  2217. match |= (cycle & 0x07fff) << 12;
  2218. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2219. }
  2220. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2221. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2222. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2223. context_run(&ctx->context, control);
  2224. ctx->sync = sync;
  2225. ctx->tags = tags;
  2226. break;
  2227. }
  2228. return 0;
  2229. }
  2230. static int ohci_stop_iso(struct fw_iso_context *base)
  2231. {
  2232. struct fw_ohci *ohci = fw_ohci(base->card);
  2233. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2234. int index;
  2235. switch (ctx->base.type) {
  2236. case FW_ISO_CONTEXT_TRANSMIT:
  2237. index = ctx - ohci->it_context_list;
  2238. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2239. break;
  2240. case FW_ISO_CONTEXT_RECEIVE:
  2241. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2242. index = ctx - ohci->ir_context_list;
  2243. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2244. break;
  2245. }
  2246. flush_writes(ohci);
  2247. context_stop(&ctx->context);
  2248. return 0;
  2249. }
  2250. static void ohci_free_iso_context(struct fw_iso_context *base)
  2251. {
  2252. struct fw_ohci *ohci = fw_ohci(base->card);
  2253. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2254. unsigned long flags;
  2255. int index;
  2256. ohci_stop_iso(base);
  2257. context_release(&ctx->context);
  2258. free_page((unsigned long)ctx->header);
  2259. spin_lock_irqsave(&ohci->lock, flags);
  2260. switch (base->type) {
  2261. case FW_ISO_CONTEXT_TRANSMIT:
  2262. index = ctx - ohci->it_context_list;
  2263. ohci->it_context_mask |= 1 << index;
  2264. break;
  2265. case FW_ISO_CONTEXT_RECEIVE:
  2266. index = ctx - ohci->ir_context_list;
  2267. ohci->ir_context_mask |= 1 << index;
  2268. ohci->ir_context_channels |= 1ULL << base->channel;
  2269. break;
  2270. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2271. index = ctx - ohci->ir_context_list;
  2272. ohci->ir_context_mask |= 1 << index;
  2273. ohci->ir_context_channels |= ohci->mc_channels;
  2274. ohci->mc_channels = 0;
  2275. ohci->mc_allocated = false;
  2276. break;
  2277. }
  2278. spin_unlock_irqrestore(&ohci->lock, flags);
  2279. }
  2280. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2281. {
  2282. struct fw_ohci *ohci = fw_ohci(base->card);
  2283. unsigned long flags;
  2284. int ret;
  2285. switch (base->type) {
  2286. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2287. spin_lock_irqsave(&ohci->lock, flags);
  2288. /* Don't allow multichannel to grab other contexts' channels. */
  2289. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2290. *channels = ohci->ir_context_channels;
  2291. ret = -EBUSY;
  2292. } else {
  2293. set_multichannel_mask(ohci, *channels);
  2294. ret = 0;
  2295. }
  2296. spin_unlock_irqrestore(&ohci->lock, flags);
  2297. break;
  2298. default:
  2299. ret = -EINVAL;
  2300. }
  2301. return ret;
  2302. }
  2303. #ifdef CONFIG_PM
  2304. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2305. {
  2306. int i;
  2307. struct iso_context *ctx;
  2308. for (i = 0 ; i < ohci->n_ir ; i++) {
  2309. ctx = &ohci->ir_context_list[i];
  2310. if (ctx->context.active)
  2311. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2312. }
  2313. for (i = 0 ; i < ohci->n_it ; i++) {
  2314. ctx = &ohci->it_context_list[i];
  2315. if (ctx->context.active)
  2316. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2317. }
  2318. }
  2319. #endif
  2320. static int queue_iso_transmit(struct iso_context *ctx,
  2321. struct fw_iso_packet *packet,
  2322. struct fw_iso_buffer *buffer,
  2323. unsigned long payload)
  2324. {
  2325. struct descriptor *d, *last, *pd;
  2326. struct fw_iso_packet *p;
  2327. __le32 *header;
  2328. dma_addr_t d_bus, page_bus;
  2329. u32 z, header_z, payload_z, irq;
  2330. u32 payload_index, payload_end_index, next_page_index;
  2331. int page, end_page, i, length, offset;
  2332. p = packet;
  2333. payload_index = payload;
  2334. if (p->skip)
  2335. z = 1;
  2336. else
  2337. z = 2;
  2338. if (p->header_length > 0)
  2339. z++;
  2340. /* Determine the first page the payload isn't contained in. */
  2341. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2342. if (p->payload_length > 0)
  2343. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2344. else
  2345. payload_z = 0;
  2346. z += payload_z;
  2347. /* Get header size in number of descriptors. */
  2348. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2349. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2350. if (d == NULL)
  2351. return -ENOMEM;
  2352. if (!p->skip) {
  2353. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2354. d[0].req_count = cpu_to_le16(8);
  2355. /*
  2356. * Link the skip address to this descriptor itself. This causes
  2357. * a context to skip a cycle whenever lost cycles or FIFO
  2358. * overruns occur, without dropping the data. The application
  2359. * should then decide whether this is an error condition or not.
  2360. * FIXME: Make the context's cycle-lost behaviour configurable?
  2361. */
  2362. d[0].branch_address = cpu_to_le32(d_bus | z);
  2363. header = (__le32 *) &d[1];
  2364. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2365. IT_HEADER_TAG(p->tag) |
  2366. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2367. IT_HEADER_CHANNEL(ctx->base.channel) |
  2368. IT_HEADER_SPEED(ctx->base.speed));
  2369. header[1] =
  2370. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2371. p->payload_length));
  2372. }
  2373. if (p->header_length > 0) {
  2374. d[2].req_count = cpu_to_le16(p->header_length);
  2375. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2376. memcpy(&d[z], p->header, p->header_length);
  2377. }
  2378. pd = d + z - payload_z;
  2379. payload_end_index = payload_index + p->payload_length;
  2380. for (i = 0; i < payload_z; i++) {
  2381. page = payload_index >> PAGE_SHIFT;
  2382. offset = payload_index & ~PAGE_MASK;
  2383. next_page_index = (page + 1) << PAGE_SHIFT;
  2384. length =
  2385. min(next_page_index, payload_end_index) - payload_index;
  2386. pd[i].req_count = cpu_to_le16(length);
  2387. page_bus = page_private(buffer->pages[page]);
  2388. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2389. payload_index += length;
  2390. }
  2391. if (p->interrupt)
  2392. irq = DESCRIPTOR_IRQ_ALWAYS;
  2393. else
  2394. irq = DESCRIPTOR_NO_IRQ;
  2395. last = z == 2 ? d : d + z - 1;
  2396. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2397. DESCRIPTOR_STATUS |
  2398. DESCRIPTOR_BRANCH_ALWAYS |
  2399. irq);
  2400. context_append(&ctx->context, d, z, header_z);
  2401. return 0;
  2402. }
  2403. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2404. struct fw_iso_packet *packet,
  2405. struct fw_iso_buffer *buffer,
  2406. unsigned long payload)
  2407. {
  2408. struct descriptor *d, *pd;
  2409. dma_addr_t d_bus, page_bus;
  2410. u32 z, header_z, rest;
  2411. int i, j, length;
  2412. int page, offset, packet_count, header_size, payload_per_buffer;
  2413. /*
  2414. * The OHCI controller puts the isochronous header and trailer in the
  2415. * buffer, so we need at least 8 bytes.
  2416. */
  2417. packet_count = packet->header_length / ctx->base.header_size;
  2418. header_size = max(ctx->base.header_size, (size_t)8);
  2419. /* Get header size in number of descriptors. */
  2420. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2421. page = payload >> PAGE_SHIFT;
  2422. offset = payload & ~PAGE_MASK;
  2423. payload_per_buffer = packet->payload_length / packet_count;
  2424. for (i = 0; i < packet_count; i++) {
  2425. /* d points to the header descriptor */
  2426. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2427. d = context_get_descriptors(&ctx->context,
  2428. z + header_z, &d_bus);
  2429. if (d == NULL)
  2430. return -ENOMEM;
  2431. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2432. DESCRIPTOR_INPUT_MORE);
  2433. if (packet->skip && i == 0)
  2434. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2435. d->req_count = cpu_to_le16(header_size);
  2436. d->res_count = d->req_count;
  2437. d->transfer_status = 0;
  2438. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2439. rest = payload_per_buffer;
  2440. pd = d;
  2441. for (j = 1; j < z; j++) {
  2442. pd++;
  2443. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2444. DESCRIPTOR_INPUT_MORE);
  2445. if (offset + rest < PAGE_SIZE)
  2446. length = rest;
  2447. else
  2448. length = PAGE_SIZE - offset;
  2449. pd->req_count = cpu_to_le16(length);
  2450. pd->res_count = pd->req_count;
  2451. pd->transfer_status = 0;
  2452. page_bus = page_private(buffer->pages[page]);
  2453. pd->data_address = cpu_to_le32(page_bus + offset);
  2454. offset = (offset + length) & ~PAGE_MASK;
  2455. rest -= length;
  2456. if (offset == 0)
  2457. page++;
  2458. }
  2459. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2460. DESCRIPTOR_INPUT_LAST |
  2461. DESCRIPTOR_BRANCH_ALWAYS);
  2462. if (packet->interrupt && i == packet_count - 1)
  2463. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2464. context_append(&ctx->context, d, z, header_z);
  2465. }
  2466. return 0;
  2467. }
  2468. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2469. struct fw_iso_packet *packet,
  2470. struct fw_iso_buffer *buffer,
  2471. unsigned long payload)
  2472. {
  2473. struct descriptor *d;
  2474. dma_addr_t d_bus, page_bus;
  2475. int page, offset, rest, z, i, length;
  2476. page = payload >> PAGE_SHIFT;
  2477. offset = payload & ~PAGE_MASK;
  2478. rest = packet->payload_length;
  2479. /* We need one descriptor for each page in the buffer. */
  2480. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2481. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2482. return -EFAULT;
  2483. for (i = 0; i < z; i++) {
  2484. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2485. if (d == NULL)
  2486. return -ENOMEM;
  2487. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2488. DESCRIPTOR_BRANCH_ALWAYS);
  2489. if (packet->skip && i == 0)
  2490. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2491. if (packet->interrupt && i == z - 1)
  2492. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2493. if (offset + rest < PAGE_SIZE)
  2494. length = rest;
  2495. else
  2496. length = PAGE_SIZE - offset;
  2497. d->req_count = cpu_to_le16(length);
  2498. d->res_count = d->req_count;
  2499. d->transfer_status = 0;
  2500. page_bus = page_private(buffer->pages[page]);
  2501. d->data_address = cpu_to_le32(page_bus + offset);
  2502. rest -= length;
  2503. offset = 0;
  2504. page++;
  2505. context_append(&ctx->context, d, 1, 0);
  2506. }
  2507. return 0;
  2508. }
  2509. static int ohci_queue_iso(struct fw_iso_context *base,
  2510. struct fw_iso_packet *packet,
  2511. struct fw_iso_buffer *buffer,
  2512. unsigned long payload)
  2513. {
  2514. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2515. unsigned long flags;
  2516. int ret = -ENOSYS;
  2517. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2518. switch (base->type) {
  2519. case FW_ISO_CONTEXT_TRANSMIT:
  2520. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2521. break;
  2522. case FW_ISO_CONTEXT_RECEIVE:
  2523. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2524. break;
  2525. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2526. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2527. break;
  2528. }
  2529. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2530. return ret;
  2531. }
  2532. static const struct fw_card_driver ohci_driver = {
  2533. .enable = ohci_enable,
  2534. .read_phy_reg = ohci_read_phy_reg,
  2535. .update_phy_reg = ohci_update_phy_reg,
  2536. .set_config_rom = ohci_set_config_rom,
  2537. .send_request = ohci_send_request,
  2538. .send_response = ohci_send_response,
  2539. .cancel_packet = ohci_cancel_packet,
  2540. .enable_phys_dma = ohci_enable_phys_dma,
  2541. .read_csr = ohci_read_csr,
  2542. .write_csr = ohci_write_csr,
  2543. .allocate_iso_context = ohci_allocate_iso_context,
  2544. .free_iso_context = ohci_free_iso_context,
  2545. .set_iso_channels = ohci_set_iso_channels,
  2546. .queue_iso = ohci_queue_iso,
  2547. .start_iso = ohci_start_iso,
  2548. .stop_iso = ohci_stop_iso,
  2549. };
  2550. #ifdef CONFIG_PPC_PMAC
  2551. static void pmac_ohci_on(struct pci_dev *dev)
  2552. {
  2553. if (machine_is(powermac)) {
  2554. struct device_node *ofn = pci_device_to_OF_node(dev);
  2555. if (ofn) {
  2556. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2557. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2558. }
  2559. }
  2560. }
  2561. static void pmac_ohci_off(struct pci_dev *dev)
  2562. {
  2563. if (machine_is(powermac)) {
  2564. struct device_node *ofn = pci_device_to_OF_node(dev);
  2565. if (ofn) {
  2566. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2567. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2568. }
  2569. }
  2570. }
  2571. #else
  2572. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2573. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2574. #endif /* CONFIG_PPC_PMAC */
  2575. static int __devinit pci_probe(struct pci_dev *dev,
  2576. const struct pci_device_id *ent)
  2577. {
  2578. struct fw_ohci *ohci;
  2579. u32 bus_options, max_receive, link_speed, version;
  2580. u64 guid;
  2581. int i, err;
  2582. size_t size;
  2583. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2584. if (ohci == NULL) {
  2585. err = -ENOMEM;
  2586. goto fail;
  2587. }
  2588. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2589. pmac_ohci_on(dev);
  2590. err = pci_enable_device(dev);
  2591. if (err) {
  2592. fw_error("Failed to enable OHCI hardware\n");
  2593. goto fail_free;
  2594. }
  2595. pci_set_master(dev);
  2596. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2597. pci_set_drvdata(dev, ohci);
  2598. spin_lock_init(&ohci->lock);
  2599. mutex_init(&ohci->phy_reg_mutex);
  2600. tasklet_init(&ohci->bus_reset_tasklet,
  2601. bus_reset_tasklet, (unsigned long)ohci);
  2602. err = pci_request_region(dev, 0, ohci_driver_name);
  2603. if (err) {
  2604. fw_error("MMIO resource unavailable\n");
  2605. goto fail_disable;
  2606. }
  2607. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2608. if (ohci->registers == NULL) {
  2609. fw_error("Failed to remap registers\n");
  2610. err = -ENXIO;
  2611. goto fail_iomem;
  2612. }
  2613. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2614. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2615. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2616. ohci_quirks[i].device == dev->device) &&
  2617. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2618. ohci_quirks[i].revision >= dev->revision)) {
  2619. ohci->quirks = ohci_quirks[i].flags;
  2620. break;
  2621. }
  2622. if (param_quirks)
  2623. ohci->quirks = param_quirks;
  2624. /*
  2625. * Because dma_alloc_coherent() allocates at least one page,
  2626. * we save space by using a common buffer for the AR request/
  2627. * response descriptors and the self IDs buffer.
  2628. */
  2629. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2630. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2631. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2632. PAGE_SIZE,
  2633. &ohci->misc_buffer_bus,
  2634. GFP_KERNEL);
  2635. if (!ohci->misc_buffer) {
  2636. err = -ENOMEM;
  2637. goto fail_iounmap;
  2638. }
  2639. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2640. OHCI1394_AsReqRcvContextControlSet);
  2641. if (err < 0)
  2642. goto fail_misc_buf;
  2643. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2644. OHCI1394_AsRspRcvContextControlSet);
  2645. if (err < 0)
  2646. goto fail_arreq_ctx;
  2647. err = context_init(&ohci->at_request_ctx, ohci,
  2648. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2649. if (err < 0)
  2650. goto fail_arrsp_ctx;
  2651. err = context_init(&ohci->at_response_ctx, ohci,
  2652. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2653. if (err < 0)
  2654. goto fail_atreq_ctx;
  2655. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2656. ohci->ir_context_channels = ~0ULL;
  2657. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2658. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2659. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2660. size = sizeof(struct iso_context) * ohci->n_ir;
  2661. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2662. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2663. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2664. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2665. ohci->n_it = hweight32(ohci->it_context_mask);
  2666. size = sizeof(struct iso_context) * ohci->n_it;
  2667. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2668. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2669. err = -ENOMEM;
  2670. goto fail_contexts;
  2671. }
  2672. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  2673. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  2674. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2675. max_receive = (bus_options >> 12) & 0xf;
  2676. link_speed = bus_options & 0x7;
  2677. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2678. reg_read(ohci, OHCI1394_GUIDLo);
  2679. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2680. if (err)
  2681. goto fail_contexts;
  2682. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2683. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2684. "%d IR + %d IT contexts, quirks 0x%x\n",
  2685. dev_name(&dev->dev), version >> 16, version & 0xff,
  2686. ohci->n_ir, ohci->n_it, ohci->quirks);
  2687. return 0;
  2688. fail_contexts:
  2689. kfree(ohci->ir_context_list);
  2690. kfree(ohci->it_context_list);
  2691. context_release(&ohci->at_response_ctx);
  2692. fail_atreq_ctx:
  2693. context_release(&ohci->at_request_ctx);
  2694. fail_arrsp_ctx:
  2695. ar_context_release(&ohci->ar_response_ctx);
  2696. fail_arreq_ctx:
  2697. ar_context_release(&ohci->ar_request_ctx);
  2698. fail_misc_buf:
  2699. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2700. ohci->misc_buffer, ohci->misc_buffer_bus);
  2701. fail_iounmap:
  2702. pci_iounmap(dev, ohci->registers);
  2703. fail_iomem:
  2704. pci_release_region(dev, 0);
  2705. fail_disable:
  2706. pci_disable_device(dev);
  2707. fail_free:
  2708. kfree(&ohci->card);
  2709. pmac_ohci_off(dev);
  2710. fail:
  2711. if (err == -ENOMEM)
  2712. fw_error("Out of memory\n");
  2713. return err;
  2714. }
  2715. static void pci_remove(struct pci_dev *dev)
  2716. {
  2717. struct fw_ohci *ohci;
  2718. ohci = pci_get_drvdata(dev);
  2719. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2720. flush_writes(ohci);
  2721. fw_core_remove_card(&ohci->card);
  2722. /*
  2723. * FIXME: Fail all pending packets here, now that the upper
  2724. * layers can't queue any more.
  2725. */
  2726. software_reset(ohci);
  2727. free_irq(dev->irq, ohci);
  2728. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2729. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2730. ohci->next_config_rom, ohci->next_config_rom_bus);
  2731. if (ohci->config_rom)
  2732. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2733. ohci->config_rom, ohci->config_rom_bus);
  2734. ar_context_release(&ohci->ar_request_ctx);
  2735. ar_context_release(&ohci->ar_response_ctx);
  2736. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2737. ohci->misc_buffer, ohci->misc_buffer_bus);
  2738. context_release(&ohci->at_request_ctx);
  2739. context_release(&ohci->at_response_ctx);
  2740. kfree(ohci->it_context_list);
  2741. kfree(ohci->ir_context_list);
  2742. pci_disable_msi(dev);
  2743. pci_iounmap(dev, ohci->registers);
  2744. pci_release_region(dev, 0);
  2745. pci_disable_device(dev);
  2746. kfree(&ohci->card);
  2747. pmac_ohci_off(dev);
  2748. fw_notify("Removed fw-ohci device.\n");
  2749. }
  2750. #ifdef CONFIG_PM
  2751. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2752. {
  2753. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2754. int err;
  2755. software_reset(ohci);
  2756. free_irq(dev->irq, ohci);
  2757. pci_disable_msi(dev);
  2758. err = pci_save_state(dev);
  2759. if (err) {
  2760. fw_error("pci_save_state failed\n");
  2761. return err;
  2762. }
  2763. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2764. if (err)
  2765. fw_error("pci_set_power_state failed with %d\n", err);
  2766. pmac_ohci_off(dev);
  2767. return 0;
  2768. }
  2769. static int pci_resume(struct pci_dev *dev)
  2770. {
  2771. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2772. int err;
  2773. pmac_ohci_on(dev);
  2774. pci_set_power_state(dev, PCI_D0);
  2775. pci_restore_state(dev);
  2776. err = pci_enable_device(dev);
  2777. if (err) {
  2778. fw_error("pci_enable_device failed\n");
  2779. return err;
  2780. }
  2781. /* Some systems don't setup GUID register on resume from ram */
  2782. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  2783. !reg_read(ohci, OHCI1394_GUIDHi)) {
  2784. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  2785. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  2786. }
  2787. err = ohci_enable(&ohci->card, NULL, 0);
  2788. if (err)
  2789. return err;
  2790. ohci_resume_iso_dma(ohci);
  2791. return 0;
  2792. }
  2793. #endif
  2794. static const struct pci_device_id pci_table[] = {
  2795. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2796. { }
  2797. };
  2798. MODULE_DEVICE_TABLE(pci, pci_table);
  2799. static struct pci_driver fw_ohci_pci_driver = {
  2800. .name = ohci_driver_name,
  2801. .id_table = pci_table,
  2802. .probe = pci_probe,
  2803. .remove = pci_remove,
  2804. #ifdef CONFIG_PM
  2805. .resume = pci_resume,
  2806. .suspend = pci_suspend,
  2807. #endif
  2808. };
  2809. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2810. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2811. MODULE_LICENSE("GPL");
  2812. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2813. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2814. MODULE_ALIAS("ohci1394");
  2815. #endif
  2816. static int __init fw_ohci_init(void)
  2817. {
  2818. return pci_register_driver(&fw_ohci_pci_driver);
  2819. }
  2820. static void __exit fw_ohci_cleanup(void)
  2821. {
  2822. pci_unregister_driver(&fw_ohci_pci_driver);
  2823. }
  2824. module_init(fw_ohci_init);
  2825. module_exit(fw_ohci_cleanup);