nouveau_drv.h 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
  138. #define NVOBJ_ENGINE_BSP 6
  139. #define NVOBJ_ENGINE_VP 7
  140. #define NVOBJ_ENGINE_DISPLAY 15
  141. #define NVOBJ_ENGINE_NR 16
  142. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  143. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  144. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  145. #define NVOBJ_FLAG_VM (1 << 3)
  146. #define NVOBJ_FLAG_VM_USER (1 << 4)
  147. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  148. struct nouveau_gpuobj {
  149. struct drm_device *dev;
  150. struct kref refcount;
  151. struct list_head list;
  152. void *node;
  153. u32 *suspend;
  154. uint32_t flags;
  155. u32 size;
  156. u32 pinst; /* PRAMIN BAR offset */
  157. u32 cinst; /* Channel offset */
  158. u64 vinst; /* VRAM address */
  159. u64 linst; /* VM address */
  160. uint32_t engine;
  161. uint32_t class;
  162. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  163. void *priv;
  164. };
  165. struct nouveau_page_flip_state {
  166. struct list_head head;
  167. struct drm_pending_vblank_event *event;
  168. int crtc, bpp, pitch, x, y;
  169. uint64_t offset;
  170. };
  171. enum nouveau_channel_mutex_class {
  172. NOUVEAU_UCHANNEL_MUTEX,
  173. NOUVEAU_KCHANNEL_MUTEX
  174. };
  175. struct nouveau_channel {
  176. struct drm_device *dev;
  177. struct list_head list;
  178. int id;
  179. /* references to the channel data structure */
  180. struct kref ref;
  181. /* users of the hardware channel resources, the hardware
  182. * context will be kicked off when it reaches zero. */
  183. atomic_t users;
  184. struct mutex mutex;
  185. /* owner of this fifo */
  186. struct drm_file *file_priv;
  187. /* mapping of the fifo itself */
  188. struct drm_local_map *map;
  189. /* mapping of the regs controlling the fifo */
  190. void __iomem *user;
  191. uint32_t user_get;
  192. uint32_t user_put;
  193. /* Fencing */
  194. struct {
  195. /* lock protects the pending list only */
  196. spinlock_t lock;
  197. struct list_head pending;
  198. uint32_t sequence;
  199. uint32_t sequence_ack;
  200. atomic_t last_sequence_irq;
  201. struct nouveau_vma vma;
  202. } fence;
  203. /* DMA push buffer */
  204. struct nouveau_gpuobj *pushbuf;
  205. struct nouveau_bo *pushbuf_bo;
  206. struct nouveau_vma pushbuf_vma;
  207. uint32_t pushbuf_base;
  208. /* Notifier memory */
  209. struct nouveau_bo *notifier_bo;
  210. struct nouveau_vma notifier_vma;
  211. struct drm_mm notifier_heap;
  212. /* PFIFO context */
  213. struct nouveau_gpuobj *ramfc;
  214. struct nouveau_gpuobj *cache;
  215. void *fifo_priv;
  216. /* Execution engine contexts */
  217. void *engctx[NVOBJ_ENGINE_NR];
  218. /* NV50 VM */
  219. struct nouveau_vm *vm;
  220. struct nouveau_gpuobj *vm_pd;
  221. /* Objects */
  222. struct nouveau_gpuobj *ramin; /* Private instmem */
  223. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  224. struct nouveau_ramht *ramht; /* Hash table */
  225. /* GPU object info for stuff used in-kernel (mm_enabled) */
  226. uint32_t m2mf_ntfy;
  227. uint32_t vram_handle;
  228. uint32_t gart_handle;
  229. bool accel_done;
  230. /* Push buffer state (only for drm's channel on !mm_enabled) */
  231. struct {
  232. int max;
  233. int free;
  234. int cur;
  235. int put;
  236. /* access via pushbuf_bo */
  237. int ib_base;
  238. int ib_max;
  239. int ib_free;
  240. int ib_put;
  241. } dma;
  242. uint32_t sw_subchannel[8];
  243. struct nouveau_vma dispc_vma[2];
  244. struct {
  245. struct nouveau_gpuobj *vblsem;
  246. uint32_t vblsem_head;
  247. uint32_t vblsem_offset;
  248. uint32_t vblsem_rval;
  249. struct list_head vbl_wait;
  250. struct list_head flip;
  251. } nvsw;
  252. struct {
  253. bool active;
  254. char name[32];
  255. struct drm_info_list info;
  256. } debugfs;
  257. };
  258. struct nouveau_exec_engine {
  259. void (*destroy)(struct drm_device *, int engine);
  260. int (*init)(struct drm_device *, int engine);
  261. int (*fini)(struct drm_device *, int engine, bool suspend);
  262. int (*context_new)(struct nouveau_channel *, int engine);
  263. void (*context_del)(struct nouveau_channel *, int engine);
  264. int (*object_new)(struct nouveau_channel *, int engine,
  265. u32 handle, u16 class);
  266. void (*set_tile_region)(struct drm_device *dev, int i);
  267. void (*tlb_flush)(struct drm_device *, int engine);
  268. };
  269. struct nouveau_instmem_engine {
  270. void *priv;
  271. int (*init)(struct drm_device *dev);
  272. void (*takedown)(struct drm_device *dev);
  273. int (*suspend)(struct drm_device *dev);
  274. void (*resume)(struct drm_device *dev);
  275. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  276. u32 size, u32 align);
  277. void (*put)(struct nouveau_gpuobj *);
  278. int (*map)(struct nouveau_gpuobj *);
  279. void (*unmap)(struct nouveau_gpuobj *);
  280. void (*flush)(struct drm_device *);
  281. };
  282. struct nouveau_mc_engine {
  283. int (*init)(struct drm_device *dev);
  284. void (*takedown)(struct drm_device *dev);
  285. };
  286. struct nouveau_timer_engine {
  287. int (*init)(struct drm_device *dev);
  288. void (*takedown)(struct drm_device *dev);
  289. uint64_t (*read)(struct drm_device *dev);
  290. };
  291. struct nouveau_fb_engine {
  292. int num_tiles;
  293. struct drm_mm tag_heap;
  294. void *priv;
  295. int (*init)(struct drm_device *dev);
  296. void (*takedown)(struct drm_device *dev);
  297. void (*init_tile_region)(struct drm_device *dev, int i,
  298. uint32_t addr, uint32_t size,
  299. uint32_t pitch, uint32_t flags);
  300. void (*set_tile_region)(struct drm_device *dev, int i);
  301. void (*free_tile_region)(struct drm_device *dev, int i);
  302. };
  303. struct nouveau_fifo_engine {
  304. void *priv;
  305. int channels;
  306. struct nouveau_gpuobj *playlist[2];
  307. int cur_playlist;
  308. int (*init)(struct drm_device *);
  309. void (*takedown)(struct drm_device *);
  310. void (*disable)(struct drm_device *);
  311. void (*enable)(struct drm_device *);
  312. bool (*reassign)(struct drm_device *, bool enable);
  313. bool (*cache_pull)(struct drm_device *dev, bool enable);
  314. int (*channel_id)(struct drm_device *);
  315. int (*create_context)(struct nouveau_channel *);
  316. void (*destroy_context)(struct nouveau_channel *);
  317. int (*load_context)(struct nouveau_channel *);
  318. int (*unload_context)(struct drm_device *);
  319. void (*tlb_flush)(struct drm_device *dev);
  320. };
  321. struct nouveau_display_engine {
  322. void *priv;
  323. int (*early_init)(struct drm_device *);
  324. void (*late_takedown)(struct drm_device *);
  325. int (*create)(struct drm_device *);
  326. int (*init)(struct drm_device *);
  327. void (*destroy)(struct drm_device *);
  328. struct drm_property *dithering_mode;
  329. struct drm_property *dithering_depth;
  330. struct drm_property *underscan_property;
  331. struct drm_property *underscan_hborder_property;
  332. struct drm_property *underscan_vborder_property;
  333. };
  334. struct nouveau_gpio_engine {
  335. void *priv;
  336. int (*init)(struct drm_device *);
  337. void (*takedown)(struct drm_device *);
  338. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  339. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  340. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  341. void (*)(void *, int), void *);
  342. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  343. void (*)(void *, int), void *);
  344. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  345. };
  346. struct nouveau_pm_voltage_level {
  347. u32 voltage; /* microvolts */
  348. u8 vid;
  349. };
  350. struct nouveau_pm_voltage {
  351. bool supported;
  352. u8 version;
  353. u8 vid_mask;
  354. struct nouveau_pm_voltage_level *level;
  355. int nr_level;
  356. };
  357. struct nouveau_pm_memtiming {
  358. int id;
  359. u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
  360. u32 reg_1;
  361. u32 reg_2;
  362. u32 reg_3;
  363. u32 reg_4;
  364. u32 reg_5;
  365. u32 reg_6;
  366. u32 reg_7;
  367. u32 reg_8;
  368. /* To be written to 0x1002c0 */
  369. u8 CL;
  370. u8 WR;
  371. };
  372. struct nouveau_pm_tbl_header{
  373. u8 version;
  374. u8 header_len;
  375. u8 entry_cnt;
  376. u8 entry_len;
  377. };
  378. struct nouveau_pm_tbl_entry{
  379. u8 tWR;
  380. u8 tUNK_1;
  381. u8 tCL;
  382. u8 tRP; /* Byte 3 */
  383. u8 empty_4;
  384. u8 tRAS; /* Byte 5 */
  385. u8 empty_6;
  386. u8 tRFC; /* Byte 7 */
  387. u8 empty_8;
  388. u8 tRC; /* Byte 9 */
  389. u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
  390. u8 empty_15,empty_16,empty_17;
  391. u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
  392. };
  393. /* nouveau_mem.c */
  394. void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
  395. struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
  396. struct nouveau_pm_memtiming *timing);
  397. #define NOUVEAU_PM_MAX_LEVEL 8
  398. struct nouveau_pm_level {
  399. struct device_attribute dev_attr;
  400. char name[32];
  401. int id;
  402. u32 core;
  403. u32 memory;
  404. u32 shader;
  405. u32 rop;
  406. u32 copy;
  407. u32 daemon;
  408. u32 vdec;
  409. u32 unka0; /* nva3:nvc0 */
  410. u32 hub01; /* nvc0- */
  411. u32 hub06; /* nvc0- */
  412. u32 hub07; /* nvc0- */
  413. u32 volt_min; /* microvolts */
  414. u32 volt_max;
  415. u8 fanspeed;
  416. u16 memscript;
  417. struct nouveau_pm_memtiming *timing;
  418. };
  419. struct nouveau_pm_temp_sensor_constants {
  420. u16 offset_constant;
  421. s16 offset_mult;
  422. s16 offset_div;
  423. s16 slope_mult;
  424. s16 slope_div;
  425. };
  426. struct nouveau_pm_threshold_temp {
  427. s16 critical;
  428. s16 down_clock;
  429. s16 fan_boost;
  430. };
  431. struct nouveau_pm_memtimings {
  432. bool supported;
  433. struct nouveau_pm_memtiming *timing;
  434. int nr_timing;
  435. };
  436. struct nouveau_pm_fan {
  437. u32 min_duty;
  438. u32 max_duty;
  439. u32 pwm_freq;
  440. };
  441. struct nouveau_pm_engine {
  442. struct nouveau_pm_voltage voltage;
  443. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  444. int nr_perflvl;
  445. struct nouveau_pm_memtimings memtimings;
  446. struct nouveau_pm_temp_sensor_constants sensor_constants;
  447. struct nouveau_pm_threshold_temp threshold_temp;
  448. struct nouveau_pm_fan fan;
  449. u32 pwm_divisor;
  450. struct nouveau_pm_level boot;
  451. struct nouveau_pm_level *cur;
  452. struct device *hwmon;
  453. struct notifier_block acpi_nb;
  454. int (*clock_get)(struct drm_device *, u32 id);
  455. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  456. u32 id, int khz);
  457. void (*clock_set)(struct drm_device *, void *);
  458. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  459. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  460. int (*clocks_set)(struct drm_device *, void *);
  461. int (*voltage_get)(struct drm_device *);
  462. int (*voltage_set)(struct drm_device *, int voltage);
  463. int (*pwm_get)(struct drm_device *, struct dcb_gpio_entry*, u32*, u32*);
  464. int (*pwm_set)(struct drm_device *, struct dcb_gpio_entry*, u32, u32);
  465. int (*temp_get)(struct drm_device *);
  466. };
  467. struct nouveau_vram_engine {
  468. struct nouveau_mm mm;
  469. int (*init)(struct drm_device *);
  470. void (*takedown)(struct drm_device *dev);
  471. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  472. u32 type, struct nouveau_mem **);
  473. void (*put)(struct drm_device *, struct nouveau_mem **);
  474. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  475. };
  476. struct nouveau_engine {
  477. struct nouveau_instmem_engine instmem;
  478. struct nouveau_mc_engine mc;
  479. struct nouveau_timer_engine timer;
  480. struct nouveau_fb_engine fb;
  481. struct nouveau_fifo_engine fifo;
  482. struct nouveau_display_engine display;
  483. struct nouveau_gpio_engine gpio;
  484. struct nouveau_pm_engine pm;
  485. struct nouveau_vram_engine vram;
  486. };
  487. struct nouveau_pll_vals {
  488. union {
  489. struct {
  490. #ifdef __BIG_ENDIAN
  491. uint8_t N1, M1, N2, M2;
  492. #else
  493. uint8_t M1, N1, M2, N2;
  494. #endif
  495. };
  496. struct {
  497. uint16_t NM1, NM2;
  498. } __attribute__((packed));
  499. };
  500. int log2P;
  501. int refclk;
  502. };
  503. enum nv04_fp_display_regs {
  504. FP_DISPLAY_END,
  505. FP_TOTAL,
  506. FP_CRTC,
  507. FP_SYNC_START,
  508. FP_SYNC_END,
  509. FP_VALID_START,
  510. FP_VALID_END
  511. };
  512. struct nv04_crtc_reg {
  513. unsigned char MiscOutReg;
  514. uint8_t CRTC[0xa0];
  515. uint8_t CR58[0x10];
  516. uint8_t Sequencer[5];
  517. uint8_t Graphics[9];
  518. uint8_t Attribute[21];
  519. unsigned char DAC[768];
  520. /* PCRTC regs */
  521. uint32_t fb_start;
  522. uint32_t crtc_cfg;
  523. uint32_t cursor_cfg;
  524. uint32_t gpio_ext;
  525. uint32_t crtc_830;
  526. uint32_t crtc_834;
  527. uint32_t crtc_850;
  528. uint32_t crtc_eng_ctrl;
  529. /* PRAMDAC regs */
  530. uint32_t nv10_cursync;
  531. struct nouveau_pll_vals pllvals;
  532. uint32_t ramdac_gen_ctrl;
  533. uint32_t ramdac_630;
  534. uint32_t ramdac_634;
  535. uint32_t tv_setup;
  536. uint32_t tv_vtotal;
  537. uint32_t tv_vskew;
  538. uint32_t tv_vsync_delay;
  539. uint32_t tv_htotal;
  540. uint32_t tv_hskew;
  541. uint32_t tv_hsync_delay;
  542. uint32_t tv_hsync_delay2;
  543. uint32_t fp_horiz_regs[7];
  544. uint32_t fp_vert_regs[7];
  545. uint32_t dither;
  546. uint32_t fp_control;
  547. uint32_t dither_regs[6];
  548. uint32_t fp_debug_0;
  549. uint32_t fp_debug_1;
  550. uint32_t fp_debug_2;
  551. uint32_t fp_margin_color;
  552. uint32_t ramdac_8c0;
  553. uint32_t ramdac_a20;
  554. uint32_t ramdac_a24;
  555. uint32_t ramdac_a34;
  556. uint32_t ctv_regs[38];
  557. };
  558. struct nv04_output_reg {
  559. uint32_t output;
  560. int head;
  561. };
  562. struct nv04_mode_state {
  563. struct nv04_crtc_reg crtc_reg[2];
  564. uint32_t pllsel;
  565. uint32_t sel_clk;
  566. };
  567. enum nouveau_card_type {
  568. NV_04 = 0x00,
  569. NV_10 = 0x10,
  570. NV_20 = 0x20,
  571. NV_30 = 0x30,
  572. NV_40 = 0x40,
  573. NV_50 = 0x50,
  574. NV_C0 = 0xc0,
  575. NV_D0 = 0xd0
  576. };
  577. struct drm_nouveau_private {
  578. struct drm_device *dev;
  579. bool noaccel;
  580. /* the card type, takes NV_* as values */
  581. enum nouveau_card_type card_type;
  582. /* exact chipset, derived from NV_PMC_BOOT_0 */
  583. int chipset;
  584. int flags;
  585. u32 crystal;
  586. void __iomem *mmio;
  587. spinlock_t ramin_lock;
  588. void __iomem *ramin;
  589. u32 ramin_size;
  590. u32 ramin_base;
  591. bool ramin_available;
  592. struct drm_mm ramin_heap;
  593. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  594. struct list_head gpuobj_list;
  595. struct list_head classes;
  596. struct nouveau_bo *vga_ram;
  597. /* interrupt handling */
  598. void (*irq_handler[32])(struct drm_device *);
  599. bool msi_enabled;
  600. struct list_head vbl_waiting;
  601. struct {
  602. struct drm_global_reference mem_global_ref;
  603. struct ttm_bo_global_ref bo_global_ref;
  604. struct ttm_bo_device bdev;
  605. atomic_t validate_sequence;
  606. } ttm;
  607. struct {
  608. spinlock_t lock;
  609. struct drm_mm heap;
  610. struct nouveau_bo *bo;
  611. } fence;
  612. struct {
  613. spinlock_t lock;
  614. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  615. } channels;
  616. struct nouveau_engine engine;
  617. struct nouveau_channel *channel;
  618. /* For PFIFO and PGRAPH. */
  619. spinlock_t context_switch_lock;
  620. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  621. spinlock_t vm_lock;
  622. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  623. struct nouveau_ramht *ramht;
  624. struct nouveau_gpuobj *ramfc;
  625. struct nouveau_gpuobj *ramro;
  626. uint32_t ramin_rsvd_vram;
  627. struct {
  628. enum {
  629. NOUVEAU_GART_NONE = 0,
  630. NOUVEAU_GART_AGP, /* AGP */
  631. NOUVEAU_GART_PDMA, /* paged dma object */
  632. NOUVEAU_GART_HW /* on-chip gart/vm */
  633. } type;
  634. uint64_t aper_base;
  635. uint64_t aper_size;
  636. uint64_t aper_free;
  637. struct ttm_backend_func *func;
  638. struct {
  639. struct page *page;
  640. dma_addr_t addr;
  641. } dummy;
  642. struct nouveau_gpuobj *sg_ctxdma;
  643. } gart_info;
  644. /* nv10-nv40 tiling regions */
  645. struct {
  646. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  647. spinlock_t lock;
  648. } tile;
  649. /* VRAM/fb configuration */
  650. uint64_t vram_size;
  651. uint64_t vram_sys_base;
  652. uint64_t fb_available_size;
  653. uint64_t fb_mappable_pages;
  654. uint64_t fb_aper_free;
  655. int fb_mtrr;
  656. /* BAR control (NV50-) */
  657. struct nouveau_vm *bar1_vm;
  658. struct nouveau_vm *bar3_vm;
  659. /* G8x/G9x virtual address space */
  660. struct nouveau_vm *chan_vm;
  661. struct nvbios vbios;
  662. struct nv04_mode_state mode_reg;
  663. struct nv04_mode_state saved_reg;
  664. uint32_t saved_vga_font[4][16384];
  665. uint32_t crtc_owner;
  666. uint32_t dac_users[4];
  667. struct backlight_device *backlight;
  668. struct {
  669. struct dentry *channel_root;
  670. } debugfs;
  671. struct nouveau_fbdev *nfbdev;
  672. struct apertures_struct *apertures;
  673. };
  674. static inline struct drm_nouveau_private *
  675. nouveau_private(struct drm_device *dev)
  676. {
  677. return dev->dev_private;
  678. }
  679. static inline struct drm_nouveau_private *
  680. nouveau_bdev(struct ttm_bo_device *bd)
  681. {
  682. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  683. }
  684. static inline int
  685. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  686. {
  687. struct nouveau_bo *prev;
  688. if (!pnvbo)
  689. return -EINVAL;
  690. prev = *pnvbo;
  691. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  692. if (prev) {
  693. struct ttm_buffer_object *bo = &prev->bo;
  694. ttm_bo_unref(&bo);
  695. }
  696. return 0;
  697. }
  698. /* nouveau_drv.c */
  699. extern int nouveau_modeset;
  700. extern int nouveau_agpmode;
  701. extern int nouveau_duallink;
  702. extern int nouveau_uscript_lvds;
  703. extern int nouveau_uscript_tmds;
  704. extern int nouveau_vram_pushbuf;
  705. extern int nouveau_vram_notify;
  706. extern int nouveau_fbpercrtc;
  707. extern int nouveau_tv_disable;
  708. extern char *nouveau_tv_norm;
  709. extern int nouveau_reg_debug;
  710. extern char *nouveau_vbios;
  711. extern int nouveau_ignorelid;
  712. extern int nouveau_nofbaccel;
  713. extern int nouveau_noaccel;
  714. extern int nouveau_force_post;
  715. extern int nouveau_override_conntype;
  716. extern char *nouveau_perflvl;
  717. extern int nouveau_perflvl_wr;
  718. extern int nouveau_msi;
  719. extern int nouveau_ctxfw;
  720. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  721. extern int nouveau_pci_resume(struct pci_dev *pdev);
  722. /* nouveau_state.c */
  723. extern int nouveau_open(struct drm_device *, struct drm_file *);
  724. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  725. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  726. extern int nouveau_load(struct drm_device *, unsigned long flags);
  727. extern int nouveau_firstopen(struct drm_device *);
  728. extern void nouveau_lastclose(struct drm_device *);
  729. extern int nouveau_unload(struct drm_device *);
  730. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  731. struct drm_file *);
  732. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  733. struct drm_file *);
  734. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  735. uint32_t reg, uint32_t mask, uint32_t val);
  736. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  737. uint32_t reg, uint32_t mask, uint32_t val);
  738. extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
  739. bool (*cond)(void *), void *);
  740. extern bool nouveau_wait_for_idle(struct drm_device *);
  741. extern int nouveau_card_init(struct drm_device *);
  742. /* nouveau_mem.c */
  743. extern int nouveau_mem_vram_init(struct drm_device *);
  744. extern void nouveau_mem_vram_fini(struct drm_device *);
  745. extern int nouveau_mem_gart_init(struct drm_device *);
  746. extern void nouveau_mem_gart_fini(struct drm_device *);
  747. extern int nouveau_mem_init_agp(struct drm_device *);
  748. extern int nouveau_mem_reset_agp(struct drm_device *);
  749. extern void nouveau_mem_close(struct drm_device *);
  750. extern int nouveau_mem_detect(struct drm_device *);
  751. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  752. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  753. struct drm_device *dev, uint32_t addr, uint32_t size,
  754. uint32_t pitch, uint32_t flags);
  755. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  756. struct nouveau_tile_reg *tile,
  757. struct nouveau_fence *fence);
  758. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  759. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  760. /* nouveau_notifier.c */
  761. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  762. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  763. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  764. int cout, uint32_t start, uint32_t end,
  765. uint32_t *offset);
  766. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  767. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  768. struct drm_file *);
  769. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  770. struct drm_file *);
  771. /* nouveau_channel.c */
  772. extern struct drm_ioctl_desc nouveau_ioctls[];
  773. extern int nouveau_max_ioctl;
  774. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  775. extern int nouveau_channel_alloc(struct drm_device *dev,
  776. struct nouveau_channel **chan,
  777. struct drm_file *file_priv,
  778. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  779. extern struct nouveau_channel *
  780. nouveau_channel_get_unlocked(struct nouveau_channel *);
  781. extern struct nouveau_channel *
  782. nouveau_channel_get(struct drm_file *, int id);
  783. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  784. extern void nouveau_channel_put(struct nouveau_channel **);
  785. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  786. struct nouveau_channel **pchan);
  787. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  788. /* nouveau_object.c */
  789. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  790. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  791. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  792. } while (0)
  793. #define NVOBJ_ENGINE_DEL(d, e) do { \
  794. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  795. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  796. } while (0)
  797. #define NVOBJ_CLASS(d, c, e) do { \
  798. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  799. if (ret) \
  800. return ret; \
  801. } while (0)
  802. #define NVOBJ_MTHD(d, c, m, e) do { \
  803. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  804. if (ret) \
  805. return ret; \
  806. } while (0)
  807. extern int nouveau_gpuobj_early_init(struct drm_device *);
  808. extern int nouveau_gpuobj_init(struct drm_device *);
  809. extern void nouveau_gpuobj_takedown(struct drm_device *);
  810. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  811. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  812. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  813. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  814. int (*exec)(struct nouveau_channel *,
  815. u32 class, u32 mthd, u32 data));
  816. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  817. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  818. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  819. uint32_t vram_h, uint32_t tt_h);
  820. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  821. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  822. uint32_t size, int align, uint32_t flags,
  823. struct nouveau_gpuobj **);
  824. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  825. struct nouveau_gpuobj **);
  826. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  827. u32 size, u32 flags,
  828. struct nouveau_gpuobj **);
  829. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  830. uint64_t offset, uint64_t size, int access,
  831. int target, struct nouveau_gpuobj **);
  832. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  833. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  834. u64 size, int target, int access, u32 type,
  835. u32 comp, struct nouveau_gpuobj **pobj);
  836. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  837. int class, u64 base, u64 size, int target,
  838. int access, u32 type, u32 comp);
  839. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  840. struct drm_file *);
  841. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  842. struct drm_file *);
  843. /* nouveau_irq.c */
  844. extern int nouveau_irq_init(struct drm_device *);
  845. extern void nouveau_irq_fini(struct drm_device *);
  846. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  847. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  848. void (*)(struct drm_device *));
  849. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  850. extern void nouveau_irq_preinstall(struct drm_device *);
  851. extern int nouveau_irq_postinstall(struct drm_device *);
  852. extern void nouveau_irq_uninstall(struct drm_device *);
  853. /* nouveau_sgdma.c */
  854. extern int nouveau_sgdma_init(struct drm_device *);
  855. extern void nouveau_sgdma_takedown(struct drm_device *);
  856. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  857. uint32_t offset);
  858. extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
  859. unsigned long size,
  860. uint32_t page_flags,
  861. struct page *dummy_read_page);
  862. /* nouveau_debugfs.c */
  863. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  864. extern int nouveau_debugfs_init(struct drm_minor *);
  865. extern void nouveau_debugfs_takedown(struct drm_minor *);
  866. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  867. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  868. #else
  869. static inline int
  870. nouveau_debugfs_init(struct drm_minor *minor)
  871. {
  872. return 0;
  873. }
  874. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  875. {
  876. }
  877. static inline int
  878. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  879. {
  880. return 0;
  881. }
  882. static inline void
  883. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  884. {
  885. }
  886. #endif
  887. /* nouveau_dma.c */
  888. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  889. extern int nouveau_dma_init(struct nouveau_channel *);
  890. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  891. /* nouveau_acpi.c */
  892. #define ROM_BIOS_PAGE 4096
  893. #if defined(CONFIG_ACPI)
  894. void nouveau_register_dsm_handler(void);
  895. void nouveau_unregister_dsm_handler(void);
  896. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  897. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  898. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  899. #else
  900. static inline void nouveau_register_dsm_handler(void) {}
  901. static inline void nouveau_unregister_dsm_handler(void) {}
  902. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  903. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  904. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  905. #endif
  906. /* nouveau_backlight.c */
  907. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  908. extern int nouveau_backlight_init(struct drm_device *);
  909. extern void nouveau_backlight_exit(struct drm_device *);
  910. #else
  911. static inline int nouveau_backlight_init(struct drm_device *dev)
  912. {
  913. return 0;
  914. }
  915. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  916. #endif
  917. /* nouveau_bios.c */
  918. extern int nouveau_bios_init(struct drm_device *);
  919. extern void nouveau_bios_takedown(struct drm_device *dev);
  920. extern int nouveau_run_vbios_init(struct drm_device *);
  921. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  922. struct dcb_entry *, int crtc);
  923. extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
  924. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  925. enum dcb_gpio_tag);
  926. extern struct dcb_connector_table_entry *
  927. nouveau_bios_connector_entry(struct drm_device *, int index);
  928. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  929. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  930. struct pll_lims *);
  931. extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
  932. struct dcb_entry *, int crtc);
  933. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  934. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  935. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  936. bool *dl, bool *if_is_24bit);
  937. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  938. int head, int pxclk);
  939. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  940. enum LVDS_script, int pxclk);
  941. bool bios_encoder_match(struct dcb_entry *, u32 hash);
  942. /* nouveau_ttm.c */
  943. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  944. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  945. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  946. /* nouveau_hdmi.c */
  947. void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
  948. /* nouveau_dp.c */
  949. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  950. uint8_t *data, int data_nr);
  951. bool nouveau_dp_detect(struct drm_encoder *);
  952. bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
  953. void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
  954. u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
  955. /* nv04_fb.c */
  956. extern int nv04_fb_init(struct drm_device *);
  957. extern void nv04_fb_takedown(struct drm_device *);
  958. /* nv10_fb.c */
  959. extern int nv10_fb_init(struct drm_device *);
  960. extern void nv10_fb_takedown(struct drm_device *);
  961. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  962. uint32_t addr, uint32_t size,
  963. uint32_t pitch, uint32_t flags);
  964. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  965. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  966. /* nv30_fb.c */
  967. extern int nv30_fb_init(struct drm_device *);
  968. extern void nv30_fb_takedown(struct drm_device *);
  969. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  970. uint32_t addr, uint32_t size,
  971. uint32_t pitch, uint32_t flags);
  972. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  973. /* nv40_fb.c */
  974. extern int nv40_fb_init(struct drm_device *);
  975. extern void nv40_fb_takedown(struct drm_device *);
  976. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  977. /* nv50_fb.c */
  978. extern int nv50_fb_init(struct drm_device *);
  979. extern void nv50_fb_takedown(struct drm_device *);
  980. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  981. /* nvc0_fb.c */
  982. extern int nvc0_fb_init(struct drm_device *);
  983. extern void nvc0_fb_takedown(struct drm_device *);
  984. /* nv04_fifo.c */
  985. extern int nv04_fifo_init(struct drm_device *);
  986. extern void nv04_fifo_fini(struct drm_device *);
  987. extern void nv04_fifo_disable(struct drm_device *);
  988. extern void nv04_fifo_enable(struct drm_device *);
  989. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  990. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  991. extern int nv04_fifo_channel_id(struct drm_device *);
  992. extern int nv04_fifo_create_context(struct nouveau_channel *);
  993. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  994. extern int nv04_fifo_load_context(struct nouveau_channel *);
  995. extern int nv04_fifo_unload_context(struct drm_device *);
  996. extern void nv04_fifo_isr(struct drm_device *);
  997. /* nv10_fifo.c */
  998. extern int nv10_fifo_init(struct drm_device *);
  999. extern int nv10_fifo_channel_id(struct drm_device *);
  1000. extern int nv10_fifo_create_context(struct nouveau_channel *);
  1001. extern int nv10_fifo_load_context(struct nouveau_channel *);
  1002. extern int nv10_fifo_unload_context(struct drm_device *);
  1003. /* nv40_fifo.c */
  1004. extern int nv40_fifo_init(struct drm_device *);
  1005. extern int nv40_fifo_create_context(struct nouveau_channel *);
  1006. extern int nv40_fifo_load_context(struct nouveau_channel *);
  1007. extern int nv40_fifo_unload_context(struct drm_device *);
  1008. /* nv50_fifo.c */
  1009. extern int nv50_fifo_init(struct drm_device *);
  1010. extern void nv50_fifo_takedown(struct drm_device *);
  1011. extern int nv50_fifo_channel_id(struct drm_device *);
  1012. extern int nv50_fifo_create_context(struct nouveau_channel *);
  1013. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  1014. extern int nv50_fifo_load_context(struct nouveau_channel *);
  1015. extern int nv50_fifo_unload_context(struct drm_device *);
  1016. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  1017. /* nvc0_fifo.c */
  1018. extern int nvc0_fifo_init(struct drm_device *);
  1019. extern void nvc0_fifo_takedown(struct drm_device *);
  1020. extern void nvc0_fifo_disable(struct drm_device *);
  1021. extern void nvc0_fifo_enable(struct drm_device *);
  1022. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  1023. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  1024. extern int nvc0_fifo_channel_id(struct drm_device *);
  1025. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  1026. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  1027. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  1028. extern int nvc0_fifo_unload_context(struct drm_device *);
  1029. /* nv04_graph.c */
  1030. extern int nv04_graph_create(struct drm_device *);
  1031. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  1032. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  1033. u32 class, u32 mthd, u32 data);
  1034. extern struct nouveau_bitfield nv04_graph_nsource[];
  1035. /* nv10_graph.c */
  1036. extern int nv10_graph_create(struct drm_device *);
  1037. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  1038. extern struct nouveau_bitfield nv10_graph_intr[];
  1039. extern struct nouveau_bitfield nv10_graph_nstatus[];
  1040. /* nv20_graph.c */
  1041. extern int nv20_graph_create(struct drm_device *);
  1042. /* nv40_graph.c */
  1043. extern int nv40_graph_create(struct drm_device *);
  1044. extern void nv40_grctx_init(struct nouveau_grctx *);
  1045. /* nv50_graph.c */
  1046. extern int nv50_graph_create(struct drm_device *);
  1047. extern int nv50_grctx_init(struct nouveau_grctx *);
  1048. extern struct nouveau_enum nv50_data_error_names[];
  1049. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  1050. /* nvc0_graph.c */
  1051. extern int nvc0_graph_create(struct drm_device *);
  1052. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  1053. /* nv84_crypt.c */
  1054. extern int nv84_crypt_create(struct drm_device *);
  1055. /* nv98_crypt.c */
  1056. extern int nv98_crypt_create(struct drm_device *dev);
  1057. /* nva3_copy.c */
  1058. extern int nva3_copy_create(struct drm_device *dev);
  1059. /* nvc0_copy.c */
  1060. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1061. /* nv31_mpeg.c */
  1062. extern int nv31_mpeg_create(struct drm_device *dev);
  1063. /* nv50_mpeg.c */
  1064. extern int nv50_mpeg_create(struct drm_device *dev);
  1065. /* nv84_bsp.c */
  1066. /* nv98_bsp.c */
  1067. extern int nv84_bsp_create(struct drm_device *dev);
  1068. /* nv84_vp.c */
  1069. /* nv98_vp.c */
  1070. extern int nv84_vp_create(struct drm_device *dev);
  1071. /* nv98_ppp.c */
  1072. extern int nv98_ppp_create(struct drm_device *dev);
  1073. /* nv04_instmem.c */
  1074. extern int nv04_instmem_init(struct drm_device *);
  1075. extern void nv04_instmem_takedown(struct drm_device *);
  1076. extern int nv04_instmem_suspend(struct drm_device *);
  1077. extern void nv04_instmem_resume(struct drm_device *);
  1078. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1079. u32 size, u32 align);
  1080. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1081. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1082. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1083. extern void nv04_instmem_flush(struct drm_device *);
  1084. /* nv50_instmem.c */
  1085. extern int nv50_instmem_init(struct drm_device *);
  1086. extern void nv50_instmem_takedown(struct drm_device *);
  1087. extern int nv50_instmem_suspend(struct drm_device *);
  1088. extern void nv50_instmem_resume(struct drm_device *);
  1089. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1090. u32 size, u32 align);
  1091. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1092. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1093. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1094. extern void nv50_instmem_flush(struct drm_device *);
  1095. extern void nv84_instmem_flush(struct drm_device *);
  1096. /* nvc0_instmem.c */
  1097. extern int nvc0_instmem_init(struct drm_device *);
  1098. extern void nvc0_instmem_takedown(struct drm_device *);
  1099. extern int nvc0_instmem_suspend(struct drm_device *);
  1100. extern void nvc0_instmem_resume(struct drm_device *);
  1101. /* nv04_mc.c */
  1102. extern int nv04_mc_init(struct drm_device *);
  1103. extern void nv04_mc_takedown(struct drm_device *);
  1104. /* nv40_mc.c */
  1105. extern int nv40_mc_init(struct drm_device *);
  1106. extern void nv40_mc_takedown(struct drm_device *);
  1107. /* nv50_mc.c */
  1108. extern int nv50_mc_init(struct drm_device *);
  1109. extern void nv50_mc_takedown(struct drm_device *);
  1110. /* nv04_timer.c */
  1111. extern int nv04_timer_init(struct drm_device *);
  1112. extern uint64_t nv04_timer_read(struct drm_device *);
  1113. extern void nv04_timer_takedown(struct drm_device *);
  1114. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1115. unsigned long arg);
  1116. /* nv04_dac.c */
  1117. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1118. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1119. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1120. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1121. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1122. /* nv04_dfp.c */
  1123. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1124. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1125. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1126. int head, bool dl);
  1127. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1128. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1129. /* nv04_tv.c */
  1130. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1131. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1132. /* nv17_tv.c */
  1133. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1134. /* nv04_display.c */
  1135. extern int nv04_display_early_init(struct drm_device *);
  1136. extern void nv04_display_late_takedown(struct drm_device *);
  1137. extern int nv04_display_create(struct drm_device *);
  1138. extern int nv04_display_init(struct drm_device *);
  1139. extern void nv04_display_destroy(struct drm_device *);
  1140. /* nvd0_display.c */
  1141. extern int nvd0_display_create(struct drm_device *);
  1142. extern int nvd0_display_init(struct drm_device *);
  1143. extern void nvd0_display_destroy(struct drm_device *);
  1144. /* nv04_crtc.c */
  1145. extern int nv04_crtc_create(struct drm_device *, int index);
  1146. /* nouveau_bo.c */
  1147. extern struct ttm_bo_driver nouveau_bo_driver;
  1148. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1149. uint32_t flags, uint32_t tile_mode,
  1150. uint32_t tile_flags, struct nouveau_bo **);
  1151. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1152. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1153. extern int nouveau_bo_map(struct nouveau_bo *);
  1154. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1155. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1156. uint32_t busy);
  1157. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1158. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1159. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1160. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1161. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1162. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1163. bool no_wait_reserve, bool no_wait_gpu);
  1164. extern struct nouveau_vma *
  1165. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1166. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1167. struct nouveau_vma *);
  1168. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1169. /* nouveau_fence.c */
  1170. struct nouveau_fence;
  1171. extern int nouveau_fence_init(struct drm_device *);
  1172. extern void nouveau_fence_fini(struct drm_device *);
  1173. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1174. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1175. extern void nouveau_fence_update(struct nouveau_channel *);
  1176. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1177. bool emit);
  1178. extern int nouveau_fence_emit(struct nouveau_fence *);
  1179. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1180. void (*work)(void *priv, bool signalled),
  1181. void *priv);
  1182. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1183. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1184. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1185. extern int __nouveau_fence_flush(void *obj, void *arg);
  1186. extern void __nouveau_fence_unref(void **obj);
  1187. extern void *__nouveau_fence_ref(void *obj);
  1188. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1189. {
  1190. return __nouveau_fence_signalled(obj, NULL);
  1191. }
  1192. static inline int
  1193. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1194. {
  1195. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1196. }
  1197. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1198. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1199. {
  1200. return __nouveau_fence_flush(obj, NULL);
  1201. }
  1202. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1203. {
  1204. __nouveau_fence_unref((void **)obj);
  1205. }
  1206. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1207. {
  1208. return __nouveau_fence_ref(obj);
  1209. }
  1210. /* nouveau_gem.c */
  1211. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1212. uint32_t domain, uint32_t tile_mode,
  1213. uint32_t tile_flags, struct nouveau_bo **);
  1214. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1215. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1216. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1217. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1218. struct drm_file *);
  1219. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1220. struct drm_file *);
  1221. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1222. struct drm_file *);
  1223. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1224. struct drm_file *);
  1225. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1226. struct drm_file *);
  1227. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1228. struct drm_file *);
  1229. /* nouveau_display.c */
  1230. int nouveau_display_create(struct drm_device *dev);
  1231. void nouveau_display_destroy(struct drm_device *dev);
  1232. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1233. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1234. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1235. struct drm_pending_vblank_event *event);
  1236. int nouveau_finish_page_flip(struct nouveau_channel *,
  1237. struct nouveau_page_flip_state *);
  1238. int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
  1239. struct drm_mode_create_dumb *args);
  1240. int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
  1241. uint32_t handle, uint64_t *offset);
  1242. int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
  1243. uint32_t handle);
  1244. /* nv10_gpio.c */
  1245. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1246. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1247. /* nv50_gpio.c */
  1248. int nv50_gpio_init(struct drm_device *dev);
  1249. void nv50_gpio_fini(struct drm_device *dev);
  1250. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1251. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1252. int nvd0_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1253. int nvd0_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1254. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1255. void (*)(void *, int), void *);
  1256. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1257. void (*)(void *, int), void *);
  1258. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1259. /* nv50_calc. */
  1260. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1261. int *N1, int *M1, int *N2, int *M2, int *P);
  1262. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1263. int clk, int *N, int *fN, int *M, int *P);
  1264. #ifndef ioread32_native
  1265. #ifdef __BIG_ENDIAN
  1266. #define ioread16_native ioread16be
  1267. #define iowrite16_native iowrite16be
  1268. #define ioread32_native ioread32be
  1269. #define iowrite32_native iowrite32be
  1270. #else /* def __BIG_ENDIAN */
  1271. #define ioread16_native ioread16
  1272. #define iowrite16_native iowrite16
  1273. #define ioread32_native ioread32
  1274. #define iowrite32_native iowrite32
  1275. #endif /* def __BIG_ENDIAN else */
  1276. #endif /* !ioread32_native */
  1277. /* channel control reg access */
  1278. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1279. {
  1280. return ioread32_native(chan->user + reg);
  1281. }
  1282. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1283. unsigned reg, u32 val)
  1284. {
  1285. iowrite32_native(val, chan->user + reg);
  1286. }
  1287. /* register access */
  1288. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1289. {
  1290. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1291. return ioread32_native(dev_priv->mmio + reg);
  1292. }
  1293. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1294. {
  1295. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1296. iowrite32_native(val, dev_priv->mmio + reg);
  1297. }
  1298. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1299. {
  1300. u32 tmp = nv_rd32(dev, reg);
  1301. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1302. return tmp;
  1303. }
  1304. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1305. {
  1306. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1307. return ioread8(dev_priv->mmio + reg);
  1308. }
  1309. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1310. {
  1311. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1312. iowrite8(val, dev_priv->mmio + reg);
  1313. }
  1314. #define nv_wait(dev, reg, mask, val) \
  1315. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1316. #define nv_wait_ne(dev, reg, mask, val) \
  1317. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1318. #define nv_wait_cb(dev, func, data) \
  1319. nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
  1320. /* PRAMIN access */
  1321. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1322. {
  1323. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1324. return ioread32_native(dev_priv->ramin + offset);
  1325. }
  1326. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1327. {
  1328. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1329. iowrite32_native(val, dev_priv->ramin + offset);
  1330. }
  1331. /* object access */
  1332. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1333. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1334. /*
  1335. * Logging
  1336. * Argument d is (struct drm_device *).
  1337. */
  1338. #define NV_PRINTK(level, d, fmt, arg...) \
  1339. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1340. pci_name(d->pdev), ##arg)
  1341. #ifndef NV_DEBUG_NOTRACE
  1342. #define NV_DEBUG(d, fmt, arg...) do { \
  1343. if (drm_debug & DRM_UT_DRIVER) { \
  1344. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1345. __LINE__, ##arg); \
  1346. } \
  1347. } while (0)
  1348. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1349. if (drm_debug & DRM_UT_KMS) { \
  1350. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1351. __LINE__, ##arg); \
  1352. } \
  1353. } while (0)
  1354. #else
  1355. #define NV_DEBUG(d, fmt, arg...) do { \
  1356. if (drm_debug & DRM_UT_DRIVER) \
  1357. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1358. } while (0)
  1359. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1360. if (drm_debug & DRM_UT_KMS) \
  1361. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1362. } while (0)
  1363. #endif
  1364. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1365. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1366. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1367. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1368. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1369. /* nouveau_reg_debug bitmask */
  1370. enum {
  1371. NOUVEAU_REG_DEBUG_MC = 0x1,
  1372. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1373. NOUVEAU_REG_DEBUG_FB = 0x4,
  1374. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1375. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1376. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1377. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1378. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1379. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1380. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1381. NOUVEAU_REG_DEBUG_AUXCH = 0x400
  1382. };
  1383. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1384. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1385. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1386. } while (0)
  1387. static inline bool
  1388. nv_two_heads(struct drm_device *dev)
  1389. {
  1390. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1391. const int impl = dev->pci_device & 0x0ff0;
  1392. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1393. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1394. return true;
  1395. return false;
  1396. }
  1397. static inline bool
  1398. nv_gf4_disp_arch(struct drm_device *dev)
  1399. {
  1400. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1401. }
  1402. static inline bool
  1403. nv_two_reg_pll(struct drm_device *dev)
  1404. {
  1405. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1406. const int impl = dev->pci_device & 0x0ff0;
  1407. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1408. return true;
  1409. return false;
  1410. }
  1411. static inline bool
  1412. nv_match_device(struct drm_device *dev, unsigned device,
  1413. unsigned sub_vendor, unsigned sub_device)
  1414. {
  1415. return dev->pdev->device == device &&
  1416. dev->pdev->subsystem_vendor == sub_vendor &&
  1417. dev->pdev->subsystem_device == sub_device;
  1418. }
  1419. static inline void *
  1420. nv_engine(struct drm_device *dev, int engine)
  1421. {
  1422. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1423. return (void *)dev_priv->eng[engine];
  1424. }
  1425. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1426. * helpful to determine a number of other hardware features
  1427. */
  1428. static inline int
  1429. nv44_graph_class(struct drm_device *dev)
  1430. {
  1431. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1432. if ((dev_priv->chipset & 0xf0) == 0x60)
  1433. return 1;
  1434. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1435. }
  1436. /* memory type/access flags, do not match hardware values */
  1437. #define NV_MEM_ACCESS_RO 1
  1438. #define NV_MEM_ACCESS_WO 2
  1439. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1440. #define NV_MEM_ACCESS_SYS 4
  1441. #define NV_MEM_ACCESS_VM 8
  1442. #define NV_MEM_TARGET_VRAM 0
  1443. #define NV_MEM_TARGET_PCI 1
  1444. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1445. #define NV_MEM_TARGET_VM 3
  1446. #define NV_MEM_TARGET_GART 4
  1447. #define NV_MEM_TYPE_VM 0x7f
  1448. #define NV_MEM_COMP_VM 0x03
  1449. /* NV_SW object class */
  1450. #define NV_SW 0x0000506e
  1451. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1452. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1453. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1454. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1455. #define NV_SW_YIELD 0x00000080
  1456. #define NV_SW_DMA_VBLSEM 0x0000018c
  1457. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1458. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1459. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1460. #define NV_SW_PAGE_FLIP 0x00000500
  1461. #endif /* __NOUVEAU_DRV_H__ */