at91sam9261.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * arch/arm/mach-at91/at91sam9261.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/mach/arch.h>
  14. #include <asm/mach/map.h>
  15. #include <asm/arch/at91sam9261.h>
  16. #include <asm/arch/at91_pmc.h>
  17. #include <asm/arch/at91_rstc.h>
  18. #include "generic.h"
  19. #include "clock.h"
  20. static struct map_desc at91sam9261_io_desc[] __initdata = {
  21. {
  22. .virtual = AT91_VA_BASE_SYS,
  23. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  24. .length = SZ_16K,
  25. .type = MT_DEVICE,
  26. }, {
  27. .virtual = AT91_IO_VIRT_BASE - AT91SAM9261_SRAM_SIZE,
  28. .pfn = __phys_to_pfn(AT91SAM9261_SRAM_BASE),
  29. .length = AT91SAM9261_SRAM_SIZE,
  30. .type = MT_DEVICE,
  31. },
  32. };
  33. /* --------------------------------------------------------------------
  34. * Clocks
  35. * -------------------------------------------------------------------- */
  36. /*
  37. * The peripheral clocks.
  38. */
  39. static struct clk pioA_clk = {
  40. .name = "pioA_clk",
  41. .pmc_mask = 1 << AT91SAM9261_ID_PIOA,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk pioB_clk = {
  45. .name = "pioB_clk",
  46. .pmc_mask = 1 << AT91SAM9261_ID_PIOB,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk pioC_clk = {
  50. .name = "pioC_clk",
  51. .pmc_mask = 1 << AT91SAM9261_ID_PIOC,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk usart0_clk = {
  55. .name = "usart0_clk",
  56. .pmc_mask = 1 << AT91SAM9261_ID_US0,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk usart1_clk = {
  60. .name = "usart1_clk",
  61. .pmc_mask = 1 << AT91SAM9261_ID_US1,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart2_clk = {
  65. .name = "usart2_clk",
  66. .pmc_mask = 1 << AT91SAM9261_ID_US2,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk mmc_clk = {
  70. .name = "mci_clk",
  71. .pmc_mask = 1 << AT91SAM9261_ID_MCI,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk udc_clk = {
  75. .name = "udc_clk",
  76. .pmc_mask = 1 << AT91SAM9261_ID_UDP,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk twi_clk = {
  80. .name = "twi_clk",
  81. .pmc_mask = 1 << AT91SAM9261_ID_TWI,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk spi0_clk = {
  85. .name = "spi0_clk",
  86. .pmc_mask = 1 << AT91SAM9261_ID_SPI0,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk spi1_clk = {
  90. .name = "spi1_clk",
  91. .pmc_mask = 1 << AT91SAM9261_ID_SPI1,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk tc0_clk = {
  95. .name = "tc0_clk",
  96. .pmc_mask = 1 << AT91SAM9261_ID_TC0,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk tc1_clk = {
  100. .name = "tc1_clk",
  101. .pmc_mask = 1 << AT91SAM9261_ID_TC1,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk tc2_clk = {
  105. .name = "tc2_clk",
  106. .pmc_mask = 1 << AT91SAM9261_ID_TC2,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk ohci_clk = {
  110. .name = "ohci_clk",
  111. .pmc_mask = 1 << AT91SAM9261_ID_UHP,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk lcdc_clk = {
  115. .name = "lcdc_clk",
  116. .pmc_mask = 1 << AT91SAM9261_ID_LCDC,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk *periph_clocks[] __initdata = {
  120. &pioA_clk,
  121. &pioB_clk,
  122. &pioC_clk,
  123. &usart0_clk,
  124. &usart1_clk,
  125. &usart2_clk,
  126. &mmc_clk,
  127. &udc_clk,
  128. &twi_clk,
  129. &spi0_clk,
  130. &spi1_clk,
  131. // ssc 0 .. ssc2
  132. &tc0_clk,
  133. &tc1_clk,
  134. &tc2_clk,
  135. &ohci_clk,
  136. &lcdc_clk,
  137. // irq0 .. irq2
  138. };
  139. /*
  140. * The four programmable clocks.
  141. * You must configure pin multiplexing to bring these signals out.
  142. */
  143. static struct clk pck0 = {
  144. .name = "pck0",
  145. .pmc_mask = AT91_PMC_PCK0,
  146. .type = CLK_TYPE_PROGRAMMABLE,
  147. .id = 0,
  148. };
  149. static struct clk pck1 = {
  150. .name = "pck1",
  151. .pmc_mask = AT91_PMC_PCK1,
  152. .type = CLK_TYPE_PROGRAMMABLE,
  153. .id = 1,
  154. };
  155. static struct clk pck2 = {
  156. .name = "pck2",
  157. .pmc_mask = AT91_PMC_PCK2,
  158. .type = CLK_TYPE_PROGRAMMABLE,
  159. .id = 2,
  160. };
  161. static struct clk pck3 = {
  162. .name = "pck3",
  163. .pmc_mask = AT91_PMC_PCK3,
  164. .type = CLK_TYPE_PROGRAMMABLE,
  165. .id = 3,
  166. };
  167. /* HClocks */
  168. static struct clk hck0 = {
  169. .name = "hck0",
  170. .pmc_mask = AT91_PMC_HCK0,
  171. .type = CLK_TYPE_SYSTEM,
  172. .id = 0,
  173. };
  174. static struct clk hck1 = {
  175. .name = "hck1",
  176. .pmc_mask = AT91_PMC_HCK1,
  177. .type = CLK_TYPE_SYSTEM,
  178. .id = 1,
  179. };
  180. static void __init at91sam9261_register_clocks(void)
  181. {
  182. int i;
  183. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  184. clk_register(periph_clocks[i]);
  185. clk_register(&pck0);
  186. clk_register(&pck1);
  187. clk_register(&pck2);
  188. clk_register(&pck3);
  189. clk_register(&hck0);
  190. clk_register(&hck1);
  191. }
  192. /* --------------------------------------------------------------------
  193. * GPIO
  194. * -------------------------------------------------------------------- */
  195. static struct at91_gpio_bank at91sam9261_gpio[] = {
  196. {
  197. .id = AT91SAM9261_ID_PIOA,
  198. .offset = AT91_PIOA,
  199. .clock = &pioA_clk,
  200. }, {
  201. .id = AT91SAM9261_ID_PIOB,
  202. .offset = AT91_PIOB,
  203. .clock = &pioB_clk,
  204. }, {
  205. .id = AT91SAM9261_ID_PIOC,
  206. .offset = AT91_PIOC,
  207. .clock = &pioC_clk,
  208. }
  209. };
  210. static void at91sam9261_reset(void)
  211. {
  212. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
  213. }
  214. /* --------------------------------------------------------------------
  215. * AT91SAM9261 processor initialization
  216. * -------------------------------------------------------------------- */
  217. void __init at91sam9261_initialize(unsigned long main_clock)
  218. {
  219. /* Map peripherals */
  220. iotable_init(at91sam9261_io_desc, ARRAY_SIZE(at91sam9261_io_desc));
  221. at91_arch_reset = at91sam9261_reset;
  222. at91_extern_irq = (1 << AT91SAM9261_ID_IRQ0) | (1 << AT91SAM9261_ID_IRQ1)
  223. | (1 << AT91SAM9261_ID_IRQ2);
  224. /* Init clock subsystem */
  225. at91_clock_init(main_clock);
  226. /* Register the processor-specific clocks */
  227. at91sam9261_register_clocks();
  228. /* Register GPIO subsystem */
  229. at91_gpio_init(at91sam9261_gpio, 3);
  230. }
  231. /* --------------------------------------------------------------------
  232. * Interrupt initialization
  233. * -------------------------------------------------------------------- */
  234. /*
  235. * The default interrupt priority levels (0 = lowest, 7 = highest).
  236. */
  237. static unsigned int at91sam9261_default_irq_priority[NR_AIC_IRQS] __initdata = {
  238. 7, /* Advanced Interrupt Controller */
  239. 7, /* System Peripherals */
  240. 0, /* Parallel IO Controller A */
  241. 0, /* Parallel IO Controller B */
  242. 0, /* Parallel IO Controller C */
  243. 0,
  244. 6, /* USART 0 */
  245. 6, /* USART 1 */
  246. 6, /* USART 2 */
  247. 0, /* Multimedia Card Interface */
  248. 4, /* USB Device Port */
  249. 0, /* Two-Wire Interface */
  250. 6, /* Serial Peripheral Interface 0 */
  251. 6, /* Serial Peripheral Interface 1 */
  252. 5, /* Serial Synchronous Controller 0 */
  253. 5, /* Serial Synchronous Controller 1 */
  254. 5, /* Serial Synchronous Controller 2 */
  255. 0, /* Timer Counter 0 */
  256. 0, /* Timer Counter 1 */
  257. 0, /* Timer Counter 2 */
  258. 3, /* USB Host port */
  259. 3, /* LCD Controller */
  260. 0,
  261. 0,
  262. 0,
  263. 0,
  264. 0,
  265. 0,
  266. 0,
  267. 0, /* Advanced Interrupt Controller */
  268. 0, /* Advanced Interrupt Controller */
  269. 0, /* Advanced Interrupt Controller */
  270. };
  271. void __init at91sam9261_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  272. {
  273. if (!priority)
  274. priority = at91sam9261_default_irq_priority;
  275. /* Initialize the AIC interrupt controller */
  276. at91_aic_init(priority);
  277. /* Enable GPIO interrupts */
  278. at91_gpio_irq_setup();
  279. }