pfc-r8a7779.c 132 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848
  1. /*
  2. * r8a7779 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <mach/r8a7779.h>
  22. #include "sh_pfc.h"
  23. #define CPU_32_PORT6(fn, pfx, sfx) \
  24. PORT_1(fn, pfx##0, sfx), PORT_1(fn, pfx##1, sfx), \
  25. PORT_1(fn, pfx##2, sfx), PORT_1(fn, pfx##3, sfx), \
  26. PORT_1(fn, pfx##4, sfx), PORT_1(fn, pfx##5, sfx), \
  27. PORT_1(fn, pfx##6, sfx), PORT_1(fn, pfx##7, sfx), \
  28. PORT_1(fn, pfx##8, sfx)
  29. #define CPU_ALL_PORT(fn, pfx, sfx) \
  30. PORT_32(fn, pfx##_0_, sfx), \
  31. PORT_32(fn, pfx##_1_, sfx), \
  32. PORT_32(fn, pfx##_2_, sfx), \
  33. PORT_32(fn, pfx##_3_, sfx), \
  34. PORT_32(fn, pfx##_4_, sfx), \
  35. PORT_32(fn, pfx##_5_, sfx), \
  36. CPU_32_PORT6(fn, pfx##_6_, sfx)
  37. #define _GP_GPIO(pfx, sfx) PINMUX_GPIO(GPIO_GP##pfx, GP##pfx##_DATA)
  38. #define _GP_DATA(pfx, sfx) PINMUX_DATA(GP##pfx##_DATA, GP##pfx##_FN, \
  39. GP##pfx##_IN, GP##pfx##_OUT)
  40. #define _GP_INOUTSEL(pfx, sfx) GP##pfx##_IN, GP##pfx##_OUT
  41. #define _GP_INDT(pfx, sfx) GP##pfx##_DATA
  42. #define GP_ALL(str) CPU_ALL_PORT(_PORT_ALL, GP, str)
  43. #define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, , unused)
  44. #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, , unused)
  45. #define GP_INOUTSEL(bank) PORT_32_REV(_GP_INOUTSEL, _##bank##_, unused)
  46. #define GP_INDT(bank) PORT_32_REV(_GP_INDT, _##bank##_, unused)
  47. #define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
  48. #define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
  49. FN_##ipsr, FN_##fn)
  50. enum {
  51. PINMUX_RESERVED = 0,
  52. PINMUX_DATA_BEGIN,
  53. GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
  54. PINMUX_DATA_END,
  55. PINMUX_INPUT_BEGIN,
  56. GP_ALL(IN), /* GP_0_0_IN -> GP_6_8_IN */
  57. PINMUX_INPUT_END,
  58. PINMUX_OUTPUT_BEGIN,
  59. GP_ALL(OUT), /* GP_0_0_OUT -> GP_6_8_OUT */
  60. PINMUX_OUTPUT_END,
  61. PINMUX_FUNCTION_BEGIN,
  62. GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
  63. /* GPSR0 */
  64. FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
  65. FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
  66. FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
  67. FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
  68. FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
  69. FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
  70. FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
  71. FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
  72. /* GPSR1 */
  73. FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
  74. FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
  75. FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
  76. FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
  77. FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
  78. FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
  79. FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
  80. FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
  81. /* GPSR2 */
  82. FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
  83. FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
  84. FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
  85. FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
  86. FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
  87. FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
  88. FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
  89. FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
  90. /* GPSR3 */
  91. FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  92. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
  93. FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
  94. FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
  95. FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
  96. FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
  97. FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
  98. FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
  99. /* GPSR4 */
  100. FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
  101. FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
  102. FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
  103. FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
  104. FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
  105. FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
  106. FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
  107. FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
  108. /* GPSR5 */
  109. FN_A1, FN_A2, FN_A3, FN_A4,
  110. FN_A5, FN_A6, FN_A7, FN_A8,
  111. FN_A9, FN_A10, FN_A11, FN_A12,
  112. FN_A13, FN_A14, FN_A15, FN_A16,
  113. FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
  114. FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
  115. FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
  116. FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
  117. /* GPSR6 */
  118. FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
  119. FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
  120. FN_IP3_20,
  121. /* IPSR0 */
  122. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  123. FN_HRTS1, FN_RX4_C,
  124. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
  125. FN_CS0, FN_HSPI_CS2_B,
  126. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
  127. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  128. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  129. FN_CTS0_B,
  130. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  131. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
  132. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  133. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  134. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
  135. FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
  136. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  137. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  138. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  139. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  140. FN_SCIF_CLK, FN_TCLK0_C,
  141. /* IPSR1 */
  142. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
  143. FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
  144. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  145. FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
  146. FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
  147. FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
  148. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  149. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  150. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
  151. FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
  152. FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
  153. FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
  154. FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
  155. FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
  156. FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
  157. FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
  158. /* IPSR2 */
  159. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  160. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  161. FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
  162. FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
  163. FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
  164. FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
  165. FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
  166. FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
  167. FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
  168. FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
  169. FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
  170. FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
  171. FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
  172. FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
  173. FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
  174. FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
  175. FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
  176. FN_DREQ1, FN_SCL2, FN_AUDATA2,
  177. /* IPSR3 */
  178. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  179. FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
  180. FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
  181. FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
  182. FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
  183. FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
  184. FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
  185. FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
  186. FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
  187. FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
  188. FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
  189. FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
  190. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  191. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  192. FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  193. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
  194. FN_TX2_C, FN_SCL2_C, FN_REMOCON,
  195. /* IPSR4 */
  196. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
  197. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  198. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
  199. FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
  200. FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
  201. FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
  202. FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
  203. FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
  204. FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
  205. FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
  206. FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
  207. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  208. FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
  209. FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
  210. FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
  211. FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
  212. FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
  213. FN_SCK0_D,
  214. /* IPSR5 */
  215. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  216. FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
  217. FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
  218. FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
  219. FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
  220. FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
  221. FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
  222. FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
  223. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  224. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  225. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
  226. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  227. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  228. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
  229. FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
  230. FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
  231. FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
  232. FN_CAN_DEBUGOUT0, FN_MOUT0,
  233. /* IPSR6 */
  234. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
  235. FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
  236. FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
  237. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
  238. FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
  239. FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
  240. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  241. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
  242. FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
  243. FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
  244. FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
  245. FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
  246. FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  247. /* IPSR7 */
  248. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
  249. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  250. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  251. FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
  252. FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
  253. FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
  254. FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
  255. FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
  256. FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
  257. FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
  258. FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
  259. FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
  260. FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
  261. FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
  262. /* IPSR8 */
  263. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  264. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  265. FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
  266. FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
  267. FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
  268. FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
  269. FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
  270. FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
  271. FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
  272. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
  273. FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
  274. FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
  275. FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
  276. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  277. FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
  278. FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
  279. /* IPSR9 */
  280. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
  281. FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  282. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  283. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
  284. FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
  285. FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
  286. FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
  287. FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
  288. FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
  289. FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
  290. FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
  291. FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
  292. FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
  293. FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  294. /* IPSR10 */
  295. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  296. FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
  297. FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
  298. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  299. FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
  300. FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
  301. FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
  302. FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  303. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
  304. FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
  305. FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
  306. FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
  307. FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
  308. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  309. FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
  310. FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
  311. /* IPSR11 */
  312. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  313. FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
  314. FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
  315. FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
  316. FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
  317. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  318. FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
  319. FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
  320. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  321. FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
  322. FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
  323. FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
  324. FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
  325. FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
  326. /* IPSR12 */
  327. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  328. FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
  329. FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
  330. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  331. FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
  332. FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
  333. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  334. FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
  335. FN_GPS_MAG, FN_FCE, FN_SCK4_B,
  336. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  337. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  338. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
  339. FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
  340. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  341. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  342. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
  343. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  344. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
  345. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  346. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  347. FN_SEL_VI0_0, FN_SEL_VI0_1,
  348. FN_SEL_SD2_0, FN_SEL_SD2_1,
  349. FN_SEL_INT3_0, FN_SEL_INT3_1,
  350. FN_SEL_INT2_0, FN_SEL_INT2_1,
  351. FN_SEL_INT1_0, FN_SEL_INT1_1,
  352. FN_SEL_INT0_0, FN_SEL_INT0_1,
  353. FN_SEL_IE_0, FN_SEL_IE_1,
  354. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
  355. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  356. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
  357. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
  358. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  359. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  360. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  361. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  362. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  363. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  364. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  365. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
  366. FN_SEL_ADI_0, FN_SEL_ADI_1,
  367. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  368. FN_SEL_SIM_0, FN_SEL_SIM_1,
  369. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  370. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  371. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  372. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  373. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  374. PINMUX_FUNCTION_END,
  375. PINMUX_MARK_BEGIN,
  376. AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
  377. A19_MARK,
  378. RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
  379. HRTS1_MARK, RX4_C_MARK,
  380. CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
  381. CS0_MARK, HSPI_CS2_B_MARK,
  382. CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
  383. A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
  384. HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
  385. A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
  386. HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
  387. A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
  388. A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
  389. A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
  390. A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
  391. A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
  392. BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
  393. ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
  394. USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
  395. SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
  396. SCIF_CLK_MARK, TCLK0_C_MARK,
  397. EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
  398. FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
  399. EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
  400. ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
  401. FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
  402. HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
  403. EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
  404. ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
  405. TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
  406. SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
  407. VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
  408. SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
  409. MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
  410. PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
  411. SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
  412. CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
  413. HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
  414. SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
  415. CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
  416. MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
  417. SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
  418. CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
  419. STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
  420. SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
  421. RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
  422. CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
  423. CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
  424. GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
  425. LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
  426. AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
  427. DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
  428. DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
  429. DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
  430. DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
  431. DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
  432. AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
  433. LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
  434. LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
  435. LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
  436. SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
  437. LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
  438. AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
  439. DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
  440. DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
  441. DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  442. TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
  443. DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
  444. SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
  445. QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
  446. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
  447. TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
  448. DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
  449. DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
  450. DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
  451. VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
  452. AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
  453. PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
  454. CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
  455. VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
  456. VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
  457. VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
  458. SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
  459. DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
  460. SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
  461. VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
  462. VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
  463. VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
  464. VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
  465. SCK0_D_MARK,
  466. DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
  467. RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
  468. DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
  469. DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
  470. DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
  471. HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
  472. SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
  473. VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
  474. VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
  475. TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
  476. VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
  477. GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
  478. QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
  479. GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
  480. RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
  481. VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
  482. GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
  483. USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
  484. SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
  485. CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
  486. MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
  487. SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
  488. CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
  489. SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
  490. SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
  491. CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
  492. SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
  493. ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
  494. SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
  495. SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
  496. SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
  497. SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
  498. SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
  499. SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
  500. HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
  501. SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
  502. IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
  503. VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
  504. ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
  505. TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
  506. RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
  507. SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
  508. TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
  509. RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
  510. RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
  511. HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
  512. CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
  513. CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
  514. AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
  515. CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
  516. CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
  517. CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
  518. CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
  519. AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
  520. CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
  521. PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
  522. VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
  523. MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
  524. VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
  525. MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
  526. RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
  527. VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
  528. VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
  529. VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
  530. MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
  531. VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
  532. MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
  533. MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
  534. IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
  535. IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
  536. MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
  537. ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
  538. VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
  539. VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
  540. VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
  541. VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
  542. VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
  543. ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
  544. DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
  545. VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
  546. ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
  547. IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
  548. SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
  549. TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
  550. HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
  551. VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
  552. TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
  553. ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
  554. TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
  555. VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
  556. PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
  557. SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
  558. VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
  559. ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
  560. SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
  561. SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
  562. VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
  563. ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
  564. SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
  565. VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
  566. HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
  567. MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
  568. SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
  569. VI1_G0_MARK, VI3_DATA0_MARK, TS_SCK1_MARK,
  570. DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
  571. VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
  572. DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
  573. VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
  574. SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
  575. SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
  576. VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
  577. SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
  578. GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
  579. VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
  580. RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
  581. GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
  582. PINMUX_MARK_END,
  583. };
  584. static const pinmux_enum_t pinmux_data[] = {
  585. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  586. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  587. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  588. PINMUX_DATA(A17_MARK, FN_A17),
  589. PINMUX_DATA(A18_MARK, FN_A18),
  590. PINMUX_DATA(A19_MARK, FN_A19),
  591. PINMUX_DATA(USB_PENC0_MARK, FN_USB_PENC0),
  592. PINMUX_DATA(USB_PENC1_MARK, FN_USB_PENC1),
  593. PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
  594. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
  595. PINMUX_IPSR_DATA(IP0_2_0, PWM1),
  596. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
  597. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
  598. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
  599. PINMUX_IPSR_DATA(IP0_5_3, BS),
  600. PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
  601. PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
  602. PINMUX_IPSR_DATA(IP0_5_3, FD2),
  603. PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
  604. PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
  605. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
  606. PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
  607. PINMUX_IPSR_DATA(IP0_7_6, A0),
  608. PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
  609. PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
  610. PINMUX_IPSR_DATA(IP0_7_6, FD3),
  611. PINMUX_IPSR_DATA(IP0_9_8, A20),
  612. PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
  613. PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
  614. PINMUX_IPSR_DATA(IP0_11_10, A21),
  615. PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
  616. PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
  617. PINMUX_IPSR_DATA(IP0_13_12, A22),
  618. PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
  619. PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
  620. PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
  621. PINMUX_IPSR_DATA(IP0_15_14, A23),
  622. PINMUX_IPSR_DATA(IP0_15_14, FCLE),
  623. PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
  624. PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
  625. PINMUX_IPSR_DATA(IP0_18_16, A24),
  626. PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
  627. PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
  628. PINMUX_IPSR_DATA(IP0_18_16, FD4),
  629. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
  630. PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
  631. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
  632. PINMUX_IPSR_DATA(IP0_22_19, A25),
  633. PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
  634. PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
  635. PINMUX_IPSR_DATA(IP0_22_19, FD5),
  636. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
  637. PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
  638. PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
  639. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  640. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
  641. PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
  642. PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
  643. PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
  644. PINMUX_IPSR_DATA(IP0_25, CS0),
  645. PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
  646. PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
  647. PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
  648. PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
  649. PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
  650. PINMUX_IPSR_DATA(IP0_30_28, FWE),
  651. PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
  652. PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
  653. PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
  654. PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
  655. PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
  656. PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
  657. PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
  658. PINMUX_IPSR_DATA(IP1_1_0, FD6),
  659. PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
  660. PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
  661. PINMUX_IPSR_DATA(IP1_3_2, FD7),
  662. PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
  663. PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
  664. PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
  665. PINMUX_IPSR_DATA(IP1_6_4, FALE),
  666. PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
  667. PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
  668. PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
  669. PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
  670. PINMUX_IPSR_DATA(IP1_10_7, FRE),
  671. PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
  672. PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
  673. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
  674. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
  675. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
  676. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
  677. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
  678. PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
  679. PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
  680. PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
  681. PINMUX_IPSR_DATA(IP1_14_11, FD0),
  682. PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
  683. PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
  684. PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
  685. PINMUX_IPSR_DATA(IP1_14_11, HTX1),
  686. PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
  687. PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
  688. PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
  689. PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
  690. PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
  691. PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
  692. PINMUX_IPSR_DATA(IP1_18_15, FD1),
  693. PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
  694. PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
  695. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
  696. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
  697. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
  698. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
  699. PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
  700. PINMUX_IPSR_DATA(IP1_20_19, PWM2),
  701. PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
  702. PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
  703. PINMUX_IPSR_DATA(IP1_22_21, PWM3),
  704. PINMUX_IPSR_DATA(IP1_22_21, TX4),
  705. PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
  706. PINMUX_IPSR_DATA(IP1_24_23, PWM4),
  707. PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
  708. PINMUX_IPSR_DATA(IP1_28_25, HTX0),
  709. PINMUX_IPSR_DATA(IP1_28_25, TX1),
  710. PINMUX_IPSR_DATA(IP1_28_25, SDATA),
  711. PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
  712. PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
  713. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
  714. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
  715. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
  716. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
  717. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
  718. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
  719. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
  720. PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
  721. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
  722. PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
  723. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
  724. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
  725. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
  726. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
  727. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
  728. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
  729. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
  730. PINMUX_IPSR_DATA(IP2_7_4, MTS),
  731. PINMUX_IPSR_DATA(IP2_7_4, PWM5),
  732. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
  733. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
  734. PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
  735. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
  736. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
  737. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
  738. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
  739. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
  740. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
  741. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
  742. PINMUX_IPSR_DATA(IP2_11_8, STM),
  743. PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
  744. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
  745. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
  746. PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
  747. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
  748. PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
  749. PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
  750. PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
  751. PINMUX_IPSR_DATA(IP2_15_12, MDATA),
  752. PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
  753. PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
  754. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
  755. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
  756. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
  757. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
  758. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
  759. PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
  760. PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
  761. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
  762. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
  763. PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
  764. PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
  765. PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
  766. PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
  767. PINMUX_IPSR_DATA(IP2_21_19, DACK0),
  768. PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
  769. PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
  770. PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
  771. PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
  772. PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
  773. PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
  774. PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
  775. PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
  776. PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
  777. PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
  778. PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
  779. PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
  780. PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
  781. PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
  782. PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
  783. PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
  784. PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
  785. PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
  786. PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
  787. PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
  788. PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
  789. PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
  790. PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
  791. PINMUX_IPSR_DATA(IP3_2_0, DACK1),
  792. PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
  793. PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
  794. PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
  795. PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
  796. PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
  797. PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
  798. PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
  799. PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
  800. PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
  801. PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
  802. PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
  803. PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
  804. PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
  805. PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
  806. PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
  807. PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
  808. PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
  809. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
  810. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
  811. PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
  812. PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
  813. PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
  814. PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
  815. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
  816. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
  817. PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
  818. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
  819. PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
  820. PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
  821. PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
  822. PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
  823. PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
  824. PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
  825. PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
  826. PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
  827. PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
  828. PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
  829. PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
  830. PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
  831. PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
  832. PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
  833. PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
  834. PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
  835. PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
  836. PINMUX_IPSR_DATA(IP3_23, QCLK),
  837. PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
  838. PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
  839. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
  840. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
  841. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
  842. PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
  843. PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
  844. PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
  845. PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
  846. PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
  847. PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
  848. PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  849. PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
  850. PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
  851. PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
  852. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
  853. PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
  854. PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
  855. PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
  856. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
  857. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
  858. PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
  859. PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
  860. PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
  861. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
  862. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
  863. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
  864. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
  865. PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
  866. PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
  867. PINMUX_IPSR_DATA(IP4_7_5, PWM6),
  868. PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
  869. PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
  870. PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
  871. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
  872. PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
  873. PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
  874. PINMUX_IPSR_DATA(IP4_10_8, PWM0),
  875. PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
  876. PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
  877. PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
  878. PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
  879. PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
  880. PINMUX_IPSR_DATA(IP4_11, VI2_G0),
  881. PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
  882. PINMUX_IPSR_DATA(IP4_12, VI2_G1),
  883. PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
  884. PINMUX_IPSR_DATA(IP4_13, VI2_G2),
  885. PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
  886. PINMUX_IPSR_DATA(IP4_14, VI2_G3),
  887. PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
  888. PINMUX_IPSR_DATA(IP4_15, VI2_G4),
  889. PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
  890. PINMUX_IPSR_DATA(IP4_16, VI2_G5),
  891. PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
  892. PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
  893. PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
  894. PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
  895. PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
  896. PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
  897. PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
  898. PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
  899. PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
  900. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
  901. PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
  902. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
  903. PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
  904. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
  905. PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
  906. PINMUX_IPSR_DATA(IP4_23, VI2_G6),
  907. PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
  908. PINMUX_IPSR_DATA(IP4_24, VI2_G7),
  909. PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
  910. PINMUX_IPSR_DATA(IP4_25, VI2_R0),
  911. PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
  912. PINMUX_IPSR_DATA(IP4_26, VI2_R1),
  913. PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
  914. PINMUX_IPSR_DATA(IP4_27, VI2_R2),
  915. PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
  916. PINMUX_IPSR_DATA(IP4_28, VI2_R3),
  917. PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
  918. PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
  919. PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
  920. PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
  921. PINMUX_IPSR_DATA(IP4_31_29, TX5),
  922. PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
  923. PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
  924. PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
  925. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
  926. PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
  927. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
  928. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
  929. PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
  930. PINMUX_IPSR_DATA(IP5_3, VI2_R4),
  931. PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
  932. PINMUX_IPSR_DATA(IP5_4, VI2_R5),
  933. PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
  934. PINMUX_IPSR_DATA(IP5_5, VI2_R6),
  935. PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
  936. PINMUX_IPSR_DATA(IP5_6, VI2_R7),
  937. PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
  938. PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
  939. PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
  940. PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
  941. PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
  942. PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
  943. PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
  944. PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
  945. PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
  946. PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
  947. PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
  948. PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
  949. PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
  950. PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
  951. PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
  952. PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
  953. PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
  954. PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  955. PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
  956. PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
  957. PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
  958. PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
  959. PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
  960. PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
  961. PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
  962. PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
  963. PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
  964. PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
  965. PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
  966. PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
  967. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
  968. PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
  969. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
  970. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
  971. PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
  972. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
  973. PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
  974. PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
  975. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
  976. PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
  977. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
  978. PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
  979. PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
  980. PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
  981. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
  982. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
  983. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
  984. PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
  985. PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
  986. PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
  987. PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
  988. PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
  989. PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
  990. PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
  991. PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
  992. PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
  993. PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
  994. PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
  995. PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
  996. PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
  997. PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
  998. PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
  999. PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
  1000. PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
  1001. PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
  1002. PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
  1003. PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
  1004. PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
  1005. PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
  1006. PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
  1007. PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
  1008. PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
  1009. PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
  1010. PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
  1011. PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
  1012. PINMUX_IPSR_DATA(IP6_14_12, IETX),
  1013. PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
  1014. PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
  1015. PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
  1016. PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
  1017. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
  1018. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
  1019. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
  1020. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
  1021. PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
  1022. PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
  1023. PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
  1024. PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
  1025. PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
  1026. PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
  1027. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
  1028. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
  1029. PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
  1030. PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
  1031. PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
  1032. PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
  1033. PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
  1034. PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
  1035. PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
  1036. PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
  1037. PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
  1038. PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
  1039. PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
  1040. PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
  1041. PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
  1042. PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
  1043. PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
  1044. PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
  1045. PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
  1046. PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
  1047. PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
  1048. PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
  1049. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
  1050. PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
  1051. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
  1052. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
  1053. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
  1054. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
  1055. PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
  1056. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
  1057. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
  1058. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
  1059. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
  1060. PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
  1061. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
  1062. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
  1063. PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
  1064. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
  1065. PINMUX_IPSR_DATA(IP7_14_13, VSP),
  1066. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
  1067. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
  1068. PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
  1069. PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
  1070. PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
  1071. PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
  1072. PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
  1073. PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
  1074. PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
  1075. PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
  1076. PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
  1077. PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
  1078. PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
  1079. PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
  1080. PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
  1081. PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
  1082. PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
  1083. PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
  1084. PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
  1085. PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
  1086. PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
  1087. PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
  1088. PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
  1089. PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
  1090. PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
  1091. PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
  1092. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
  1093. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
  1094. PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
  1095. PINMUX_IPSR_DATA(IP7_30_29, DACK2),
  1096. PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
  1097. PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
  1098. PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
  1099. PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
  1100. PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
  1101. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
  1102. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
  1103. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
  1104. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
  1105. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
  1106. PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
  1107. PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
  1108. PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
  1109. PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
  1110. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
  1111. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
  1112. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
  1113. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
  1114. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
  1115. PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
  1116. PINMUX_IPSR_DATA(IP8_11_8, TX0),
  1117. PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
  1118. PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
  1119. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
  1120. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
  1121. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
  1122. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
  1123. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
  1124. PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
  1125. PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
  1126. PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
  1127. PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
  1128. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
  1129. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
  1130. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
  1131. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
  1132. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
  1133. PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
  1134. PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
  1135. PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
  1136. PINMUX_IPSR_DATA(IP8_18, BPFCLK),
  1137. PINMUX_IPSR_DATA(IP8_18, PCMWE),
  1138. PINMUX_IPSR_DATA(IP8_19, FMIN),
  1139. PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
  1140. PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
  1141. PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
  1142. PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
  1143. PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
  1144. PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
  1145. PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
  1146. PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
  1147. PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
  1148. PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
  1149. PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
  1150. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
  1151. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
  1152. PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
  1153. PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
  1154. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
  1155. PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
  1156. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
  1157. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
  1158. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
  1159. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
  1160. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1161. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
  1162. PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
  1163. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1164. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
  1165. PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
  1166. PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
  1167. PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
  1168. PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
  1169. PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
  1170. PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
  1171. PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
  1172. PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
  1173. PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
  1174. PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
  1175. PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
  1176. PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
  1177. PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
  1178. PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
  1179. PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
  1180. PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
  1181. PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
  1182. PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
  1183. PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
  1184. PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
  1185. PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
  1186. PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
  1187. PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
  1188. PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
  1189. PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
  1190. PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
  1191. PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
  1192. PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
  1193. PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
  1194. PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
  1195. PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
  1196. PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
  1197. PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
  1198. PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
  1199. PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
  1200. PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
  1201. PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
  1202. PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
  1203. PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
  1204. PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
  1205. PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
  1206. PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
  1207. PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
  1208. PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
  1209. PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
  1210. PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
  1211. PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
  1212. PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
  1213. PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
  1214. PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
  1215. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
  1216. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
  1217. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
  1218. PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
  1219. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
  1220. PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
  1221. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
  1222. PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
  1223. PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
  1224. PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
  1225. PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
  1226. PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
  1227. PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
  1228. PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
  1229. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
  1230. PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
  1231. PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
  1232. PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
  1233. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
  1234. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
  1235. PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
  1236. PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
  1237. PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
  1238. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
  1239. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
  1240. PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
  1241. PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
  1242. PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
  1243. PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
  1244. PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
  1245. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
  1246. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
  1247. PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
  1248. PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
  1249. PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
  1250. PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
  1251. PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
  1252. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
  1253. PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
  1254. PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
  1255. PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
  1256. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
  1257. PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
  1258. PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
  1259. PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
  1260. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
  1261. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
  1262. PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
  1263. PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
  1264. PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
  1265. PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
  1266. PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
  1267. PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
  1268. PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
  1269. PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
  1270. PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
  1271. PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
  1272. PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
  1273. PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
  1274. PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
  1275. PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
  1276. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
  1277. PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
  1278. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
  1279. PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
  1280. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
  1281. PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
  1282. PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
  1283. PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
  1284. PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
  1285. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
  1286. PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
  1287. PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
  1288. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
  1289. PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
  1290. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
  1291. PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
  1292. PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
  1293. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
  1294. PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
  1295. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
  1296. PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
  1297. PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
  1298. PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
  1299. PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
  1300. PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
  1301. PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
  1302. PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
  1303. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
  1304. PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
  1305. PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
  1306. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
  1307. PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
  1308. PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
  1309. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
  1310. PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
  1311. PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
  1312. PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
  1313. PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
  1314. PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
  1315. PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
  1316. PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
  1317. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
  1318. PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
  1319. PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
  1320. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
  1321. PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
  1322. PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
  1323. PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
  1324. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
  1325. PINMUX_IPSR_DATA(IP11_26_24, TX2),
  1326. PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
  1327. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
  1328. PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
  1329. PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
  1330. PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
  1331. PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
  1332. PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
  1333. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
  1334. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
  1335. PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
  1336. PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
  1337. PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
  1338. PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
  1339. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
  1340. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
  1341. PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
  1342. PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
  1343. PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
  1344. PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
  1345. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
  1346. PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
  1347. PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
  1348. PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
  1349. PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
  1350. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
  1351. PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
  1352. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
  1353. PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
  1354. PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
  1355. PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
  1356. PINMUX_IPSR_DATA(IP12_11_9, FSE),
  1357. PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
  1358. PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
  1359. PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
  1360. PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
  1361. PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
  1362. PINMUX_IPSR_DATA(IP12_14_12, FRB),
  1363. PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
  1364. PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
  1365. PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
  1366. PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
  1367. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
  1368. PINMUX_IPSR_DATA(IP12_17_15, FCE),
  1369. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
  1370. };
  1371. static struct sh_pfc_pin pinmux_pins[] = {
  1372. PINMUX_GPIO_GP_ALL(),
  1373. };
  1374. /* - DU0 -------------------------------------------------------------------- */
  1375. static const unsigned int du0_rgb666_pins[] = {
  1376. /* R[7:2], G[7:2], B[7:2] */
  1377. 188, 187, 186, 185, 184, 183,
  1378. 194, 193, 192, 191, 190, 189,
  1379. 200, 199, 198, 197, 196, 195,
  1380. };
  1381. static const unsigned int du0_rgb666_mux[] = {
  1382. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1383. DU0_DR3_MARK, DU0_DR2_MARK,
  1384. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1385. DU0_DG3_MARK, DU0_DG2_MARK,
  1386. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1387. DU0_DB3_MARK, DU0_DB2_MARK,
  1388. };
  1389. static const unsigned int du0_rgb888_pins[] = {
  1390. /* R[7:0], G[7:0], B[7:0] */
  1391. 188, 187, 186, 185, 184, 183, 24, 23,
  1392. 194, 193, 192, 191, 190, 189, 26, 25,
  1393. 200, 199, 198, 197, 196, 195, 28, 27,
  1394. };
  1395. static const unsigned int du0_rgb888_mux[] = {
  1396. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1397. DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
  1398. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1399. DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
  1400. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1401. DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
  1402. };
  1403. static const unsigned int du0_clk_0_pins[] = {
  1404. /* CLKIN, CLKOUT */
  1405. 29, 180,
  1406. };
  1407. static const unsigned int du0_clk_0_mux[] = {
  1408. DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT0_MARK,
  1409. };
  1410. static const unsigned int du0_clk_1_pins[] = {
  1411. /* CLKIN, CLKOUT */
  1412. 29, 30,
  1413. };
  1414. static const unsigned int du0_clk_1_mux[] = {
  1415. DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT1_MARK,
  1416. };
  1417. static const unsigned int du0_sync_0_pins[] = {
  1418. /* VSYNC, HSYNC, DISP */
  1419. 182, 181, 31,
  1420. };
  1421. static const unsigned int du0_sync_0_mux[] = {
  1422. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1423. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1424. };
  1425. static const unsigned int du0_sync_1_pins[] = {
  1426. /* VSYNC, HSYNC, DISP */
  1427. 182, 181, 32,
  1428. };
  1429. static const unsigned int du0_sync_1_mux[] = {
  1430. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1431. DU0_DISP_MARK
  1432. };
  1433. static const unsigned int du0_oddf_pins[] = {
  1434. /* ODDF */
  1435. 31,
  1436. };
  1437. static const unsigned int du0_oddf_mux[] = {
  1438. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1439. };
  1440. static const unsigned int du0_cde_pins[] = {
  1441. /* CDE */
  1442. 33,
  1443. };
  1444. static const unsigned int du0_cde_mux[] = {
  1445. DU0_CDE_MARK
  1446. };
  1447. /* - DU1 -------------------------------------------------------------------- */
  1448. static const unsigned int du1_rgb666_pins[] = {
  1449. /* R[7:2], G[7:2], B[7:2] */
  1450. 41, 40, 39, 38, 37, 36,
  1451. 49, 48, 47, 46, 45, 44,
  1452. 57, 56, 55, 54, 53, 52,
  1453. };
  1454. static const unsigned int du1_rgb666_mux[] = {
  1455. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1456. DU1_DR3_MARK, DU1_DR2_MARK,
  1457. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1458. DU1_DG3_MARK, DU1_DG2_MARK,
  1459. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1460. DU1_DB3_MARK, DU1_DB2_MARK,
  1461. };
  1462. static const unsigned int du1_rgb888_pins[] = {
  1463. /* R[7:0], G[7:0], B[7:0] */
  1464. 41, 40, 39, 38, 37, 36, 35, 34,
  1465. 49, 48, 47, 46, 45, 44, 43, 32,
  1466. 57, 56, 55, 54, 53, 52, 51, 50,
  1467. };
  1468. static const unsigned int du1_rgb888_mux[] = {
  1469. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1470. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1471. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1472. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1473. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1474. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1475. };
  1476. static const unsigned int du1_clk_pins[] = {
  1477. /* CLKIN, CLKOUT */
  1478. 58, 59,
  1479. };
  1480. static const unsigned int du1_clk_mux[] = {
  1481. DU1_DOTCLKIN_MARK, DU1_DOTCLKOUT_MARK,
  1482. };
  1483. static const unsigned int du1_sync_0_pins[] = {
  1484. /* VSYNC, HSYNC, DISP */
  1485. 61, 60, 62,
  1486. };
  1487. static const unsigned int du1_sync_0_mux[] = {
  1488. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1489. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1490. };
  1491. static const unsigned int du1_sync_1_pins[] = {
  1492. /* VSYNC, HSYNC, DISP */
  1493. 61, 60, 63,
  1494. };
  1495. static const unsigned int du1_sync_1_mux[] = {
  1496. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1497. DU1_DISP_MARK
  1498. };
  1499. static const unsigned int du1_oddf_pins[] = {
  1500. /* ODDF */
  1501. 62,
  1502. };
  1503. static const unsigned int du1_oddf_mux[] = {
  1504. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1505. };
  1506. static const unsigned int du1_cde_pins[] = {
  1507. /* CDE */
  1508. 64,
  1509. };
  1510. static const unsigned int du1_cde_mux[] = {
  1511. DU1_CDE_MARK
  1512. };
  1513. /* - HSPI0 ------------------------------------------------------------------ */
  1514. static const unsigned int hspi0_pins[] = {
  1515. /* CLK, CS, RX, TX */
  1516. 150, 151, 153, 152,
  1517. };
  1518. static const unsigned int hspi0_mux[] = {
  1519. HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
  1520. };
  1521. /* - HSPI1 ------------------------------------------------------------------ */
  1522. static const unsigned int hspi1_pins[] = {
  1523. /* CLK, CS, RX, TX */
  1524. 63, 58, 64, 62,
  1525. };
  1526. static const unsigned int hspi1_mux[] = {
  1527. HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
  1528. };
  1529. static const unsigned int hspi1_b_pins[] = {
  1530. /* CLK, CS, RX, TX */
  1531. 90, 91, 93, 92,
  1532. };
  1533. static const unsigned int hspi1_b_mux[] = {
  1534. HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
  1535. };
  1536. static const unsigned int hspi1_c_pins[] = {
  1537. /* CLK, CS, RX, TX */
  1538. 141, 142, 144, 143,
  1539. };
  1540. static const unsigned int hspi1_c_mux[] = {
  1541. HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
  1542. };
  1543. static const unsigned int hspi1_d_pins[] = {
  1544. /* CLK, CS, RX, TX */
  1545. 101, 102, 104, 103,
  1546. };
  1547. static const unsigned int hspi1_d_mux[] = {
  1548. HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
  1549. };
  1550. /* - HSPI2 ------------------------------------------------------------------ */
  1551. static const unsigned int hspi2_pins[] = {
  1552. /* CLK, CS, RX, TX */
  1553. 9, 10, 11, 14,
  1554. };
  1555. static const unsigned int hspi2_mux[] = {
  1556. HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
  1557. };
  1558. static const unsigned int hspi2_b_pins[] = {
  1559. /* CLK, CS, RX, TX */
  1560. 7, 13, 8, 6,
  1561. };
  1562. static const unsigned int hspi2_b_mux[] = {
  1563. HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
  1564. };
  1565. /* - INTC ------------------------------------------------------------------- */
  1566. static const unsigned int intc_irq0_pins[] = {
  1567. /* IRQ */
  1568. 78,
  1569. };
  1570. static const unsigned int intc_irq0_mux[] = {
  1571. IRQ0_MARK,
  1572. };
  1573. static const unsigned int intc_irq0_b_pins[] = {
  1574. /* IRQ */
  1575. 141,
  1576. };
  1577. static const unsigned int intc_irq0_b_mux[] = {
  1578. IRQ0_B_MARK,
  1579. };
  1580. static const unsigned int intc_irq1_pins[] = {
  1581. /* IRQ */
  1582. 79,
  1583. };
  1584. static const unsigned int intc_irq1_mux[] = {
  1585. IRQ1_MARK,
  1586. };
  1587. static const unsigned int intc_irq1_b_pins[] = {
  1588. /* IRQ */
  1589. 142,
  1590. };
  1591. static const unsigned int intc_irq1_b_mux[] = {
  1592. IRQ1_B_MARK,
  1593. };
  1594. static const unsigned int intc_irq2_pins[] = {
  1595. /* IRQ */
  1596. 88,
  1597. };
  1598. static const unsigned int intc_irq2_mux[] = {
  1599. IRQ2_MARK,
  1600. };
  1601. static const unsigned int intc_irq2_b_pins[] = {
  1602. /* IRQ */
  1603. 143,
  1604. };
  1605. static const unsigned int intc_irq2_b_mux[] = {
  1606. IRQ2_B_MARK,
  1607. };
  1608. static const unsigned int intc_irq3_pins[] = {
  1609. /* IRQ */
  1610. 89,
  1611. };
  1612. static const unsigned int intc_irq3_mux[] = {
  1613. IRQ3_MARK,
  1614. };
  1615. static const unsigned int intc_irq3_b_pins[] = {
  1616. /* IRQ */
  1617. 144,
  1618. };
  1619. static const unsigned int intc_irq3_b_mux[] = {
  1620. IRQ3_B_MARK,
  1621. };
  1622. /* - LSBC ------------------------------------------------------------------- */
  1623. static const unsigned int lbsc_cs0_pins[] = {
  1624. /* CS */
  1625. 13,
  1626. };
  1627. static const unsigned int lbsc_cs0_mux[] = {
  1628. CS0_MARK,
  1629. };
  1630. static const unsigned int lbsc_cs1_pins[] = {
  1631. /* CS */
  1632. 14,
  1633. };
  1634. static const unsigned int lbsc_cs1_mux[] = {
  1635. CS1_A26_MARK,
  1636. };
  1637. static const unsigned int lbsc_ex_cs0_pins[] = {
  1638. /* CS */
  1639. 15,
  1640. };
  1641. static const unsigned int lbsc_ex_cs0_mux[] = {
  1642. EX_CS0_MARK,
  1643. };
  1644. static const unsigned int lbsc_ex_cs1_pins[] = {
  1645. /* CS */
  1646. 16,
  1647. };
  1648. static const unsigned int lbsc_ex_cs1_mux[] = {
  1649. EX_CS1_MARK,
  1650. };
  1651. static const unsigned int lbsc_ex_cs2_pins[] = {
  1652. /* CS */
  1653. 17,
  1654. };
  1655. static const unsigned int lbsc_ex_cs2_mux[] = {
  1656. EX_CS2_MARK,
  1657. };
  1658. static const unsigned int lbsc_ex_cs3_pins[] = {
  1659. /* CS */
  1660. 18,
  1661. };
  1662. static const unsigned int lbsc_ex_cs3_mux[] = {
  1663. EX_CS3_MARK,
  1664. };
  1665. static const unsigned int lbsc_ex_cs4_pins[] = {
  1666. /* CS */
  1667. 19,
  1668. };
  1669. static const unsigned int lbsc_ex_cs4_mux[] = {
  1670. EX_CS4_MARK,
  1671. };
  1672. static const unsigned int lbsc_ex_cs5_pins[] = {
  1673. /* CS */
  1674. 20,
  1675. };
  1676. static const unsigned int lbsc_ex_cs5_mux[] = {
  1677. EX_CS5_MARK,
  1678. };
  1679. /* - MMCIF ------------------------------------------------------------------ */
  1680. static const unsigned int mmc0_data1_pins[] = {
  1681. /* D[0] */
  1682. 19,
  1683. };
  1684. static const unsigned int mmc0_data1_mux[] = {
  1685. MMC0_D0_MARK,
  1686. };
  1687. static const unsigned int mmc0_data4_pins[] = {
  1688. /* D[0:3] */
  1689. 19, 20, 21, 2,
  1690. };
  1691. static const unsigned int mmc0_data4_mux[] = {
  1692. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1693. };
  1694. static const unsigned int mmc0_data8_pins[] = {
  1695. /* D[0:7] */
  1696. 19, 20, 21, 2, 10, 11, 15, 16,
  1697. };
  1698. static const unsigned int mmc0_data8_mux[] = {
  1699. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1700. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  1701. };
  1702. static const unsigned int mmc0_ctrl_pins[] = {
  1703. /* CMD, CLK */
  1704. 18, 17,
  1705. };
  1706. static const unsigned int mmc0_ctrl_mux[] = {
  1707. MMC0_CMD_MARK, MMC0_CLK_MARK,
  1708. };
  1709. static const unsigned int mmc1_data1_pins[] = {
  1710. /* D[0] */
  1711. 72,
  1712. };
  1713. static const unsigned int mmc1_data1_mux[] = {
  1714. MMC1_D0_MARK,
  1715. };
  1716. static const unsigned int mmc1_data4_pins[] = {
  1717. /* D[0:3] */
  1718. 72, 73, 74, 75,
  1719. };
  1720. static const unsigned int mmc1_data4_mux[] = {
  1721. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1722. };
  1723. static const unsigned int mmc1_data8_pins[] = {
  1724. /* D[0:7] */
  1725. 72, 73, 74, 75, 76, 77, 80, 81,
  1726. };
  1727. static const unsigned int mmc1_data8_mux[] = {
  1728. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1729. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  1730. };
  1731. static const unsigned int mmc1_ctrl_pins[] = {
  1732. /* CMD, CLK */
  1733. 68, 65,
  1734. };
  1735. static const unsigned int mmc1_ctrl_mux[] = {
  1736. MMC1_CMD_MARK, MMC1_CLK_MARK,
  1737. };
  1738. /* - SCIF0 ------------------------------------------------------------------ */
  1739. static const unsigned int scif0_data_pins[] = {
  1740. /* RXD, TXD */
  1741. 153, 152,
  1742. };
  1743. static const unsigned int scif0_data_mux[] = {
  1744. RX0_MARK, TX0_MARK,
  1745. };
  1746. static const unsigned int scif0_clk_pins[] = {
  1747. /* SCK */
  1748. 156,
  1749. };
  1750. static const unsigned int scif0_clk_mux[] = {
  1751. SCK0_MARK,
  1752. };
  1753. static const unsigned int scif0_ctrl_pins[] = {
  1754. /* RTS, CTS */
  1755. 151, 150,
  1756. };
  1757. static const unsigned int scif0_ctrl_mux[] = {
  1758. RTS0_TANS_MARK, CTS0_MARK,
  1759. };
  1760. static const unsigned int scif0_data_b_pins[] = {
  1761. /* RXD, TXD */
  1762. 20, 19,
  1763. };
  1764. static const unsigned int scif0_data_b_mux[] = {
  1765. RX0_B_MARK, TX0_B_MARK,
  1766. };
  1767. static const unsigned int scif0_clk_b_pins[] = {
  1768. /* SCK */
  1769. 33,
  1770. };
  1771. static const unsigned int scif0_clk_b_mux[] = {
  1772. SCK0_B_MARK,
  1773. };
  1774. static const unsigned int scif0_ctrl_b_pins[] = {
  1775. /* RTS, CTS */
  1776. 18, 11,
  1777. };
  1778. static const unsigned int scif0_ctrl_b_mux[] = {
  1779. RTS0_B_TANS_B_MARK, CTS0_B_MARK,
  1780. };
  1781. static const unsigned int scif0_data_c_pins[] = {
  1782. /* RXD, TXD */
  1783. 146, 147,
  1784. };
  1785. static const unsigned int scif0_data_c_mux[] = {
  1786. RX0_C_MARK, TX0_C_MARK,
  1787. };
  1788. static const unsigned int scif0_clk_c_pins[] = {
  1789. /* SCK */
  1790. 145,
  1791. };
  1792. static const unsigned int scif0_clk_c_mux[] = {
  1793. SCK0_C_MARK,
  1794. };
  1795. static const unsigned int scif0_ctrl_c_pins[] = {
  1796. /* RTS, CTS */
  1797. 149, 148,
  1798. };
  1799. static const unsigned int scif0_ctrl_c_mux[] = {
  1800. RTS0_C_TANS_C_MARK, CTS0_C_MARK,
  1801. };
  1802. static const unsigned int scif0_data_d_pins[] = {
  1803. /* RXD, TXD */
  1804. 43, 42,
  1805. };
  1806. static const unsigned int scif0_data_d_mux[] = {
  1807. RX0_D_MARK, TX0_D_MARK,
  1808. };
  1809. static const unsigned int scif0_clk_d_pins[] = {
  1810. /* SCK */
  1811. 50,
  1812. };
  1813. static const unsigned int scif0_clk_d_mux[] = {
  1814. SCK0_D_MARK,
  1815. };
  1816. static const unsigned int scif0_ctrl_d_pins[] = {
  1817. /* RTS, CTS */
  1818. 51, 35,
  1819. };
  1820. static const unsigned int scif0_ctrl_d_mux[] = {
  1821. RTS0_D_TANS_D_MARK, CTS0_D_MARK,
  1822. };
  1823. /* - SCIF1 ------------------------------------------------------------------ */
  1824. static const unsigned int scif1_data_pins[] = {
  1825. /* RXD, TXD */
  1826. 149, 148,
  1827. };
  1828. static const unsigned int scif1_data_mux[] = {
  1829. RX1_MARK, TX1_MARK,
  1830. };
  1831. static const unsigned int scif1_clk_pins[] = {
  1832. /* SCK */
  1833. 145,
  1834. };
  1835. static const unsigned int scif1_clk_mux[] = {
  1836. SCK1_MARK,
  1837. };
  1838. static const unsigned int scif1_ctrl_pins[] = {
  1839. /* RTS, CTS */
  1840. 147, 146,
  1841. };
  1842. static const unsigned int scif1_ctrl_mux[] = {
  1843. RTS1_TANS_MARK, CTS1_MARK,
  1844. };
  1845. static const unsigned int scif1_data_b_pins[] = {
  1846. /* RXD, TXD */
  1847. 117, 114,
  1848. };
  1849. static const unsigned int scif1_data_b_mux[] = {
  1850. RX1_B_MARK, TX1_B_MARK,
  1851. };
  1852. static const unsigned int scif1_clk_b_pins[] = {
  1853. /* SCK */
  1854. 113,
  1855. };
  1856. static const unsigned int scif1_clk_b_mux[] = {
  1857. SCK1_B_MARK,
  1858. };
  1859. static const unsigned int scif1_ctrl_b_pins[] = {
  1860. /* RTS, CTS */
  1861. 115, 116,
  1862. };
  1863. static const unsigned int scif1_ctrl_b_mux[] = {
  1864. RTS1_B_TANS_B_MARK, CTS1_B_MARK,
  1865. };
  1866. static const unsigned int scif1_data_c_pins[] = {
  1867. /* RXD, TXD */
  1868. 67, 66,
  1869. };
  1870. static const unsigned int scif1_data_c_mux[] = {
  1871. RX1_C_MARK, TX1_C_MARK,
  1872. };
  1873. static const unsigned int scif1_clk_c_pins[] = {
  1874. /* SCK */
  1875. 86,
  1876. };
  1877. static const unsigned int scif1_clk_c_mux[] = {
  1878. SCK1_C_MARK,
  1879. };
  1880. static const unsigned int scif1_ctrl_c_pins[] = {
  1881. /* RTS, CTS */
  1882. 69, 68,
  1883. };
  1884. static const unsigned int scif1_ctrl_c_mux[] = {
  1885. RTS1_C_TANS_C_MARK, CTS1_C_MARK,
  1886. };
  1887. /* - SCIF2 ------------------------------------------------------------------ */
  1888. static const unsigned int scif2_data_pins[] = {
  1889. /* RXD, TXD */
  1890. 106, 105,
  1891. };
  1892. static const unsigned int scif2_data_mux[] = {
  1893. RX2_MARK, TX2_MARK,
  1894. };
  1895. static const unsigned int scif2_clk_pins[] = {
  1896. /* SCK */
  1897. 107,
  1898. };
  1899. static const unsigned int scif2_clk_mux[] = {
  1900. SCK2_MARK,
  1901. };
  1902. static const unsigned int scif2_data_b_pins[] = {
  1903. /* RXD, TXD */
  1904. 120, 119,
  1905. };
  1906. static const unsigned int scif2_data_b_mux[] = {
  1907. RX2_B_MARK, TX2_B_MARK,
  1908. };
  1909. static const unsigned int scif2_clk_b_pins[] = {
  1910. /* SCK */
  1911. 118,
  1912. };
  1913. static const unsigned int scif2_clk_b_mux[] = {
  1914. SCK2_B_MARK,
  1915. };
  1916. static const unsigned int scif2_data_c_pins[] = {
  1917. /* RXD, TXD */
  1918. 33, 31,
  1919. };
  1920. static const unsigned int scif2_data_c_mux[] = {
  1921. RX2_C_MARK, TX2_C_MARK,
  1922. };
  1923. static const unsigned int scif2_clk_c_pins[] = {
  1924. /* SCK */
  1925. 32,
  1926. };
  1927. static const unsigned int scif2_clk_c_mux[] = {
  1928. SCK2_C_MARK,
  1929. };
  1930. static const unsigned int scif2_data_d_pins[] = {
  1931. /* RXD, TXD */
  1932. 64, 62,
  1933. };
  1934. static const unsigned int scif2_data_d_mux[] = {
  1935. RX2_D_MARK, TX2_D_MARK,
  1936. };
  1937. static const unsigned int scif2_clk_d_pins[] = {
  1938. /* SCK */
  1939. 63,
  1940. };
  1941. static const unsigned int scif2_clk_d_mux[] = {
  1942. SCK2_D_MARK,
  1943. };
  1944. static const unsigned int scif2_data_e_pins[] = {
  1945. /* RXD, TXD */
  1946. 20, 19,
  1947. };
  1948. static const unsigned int scif2_data_e_mux[] = {
  1949. RX2_E_MARK, TX2_E_MARK,
  1950. };
  1951. /* - SCIF3 ------------------------------------------------------------------ */
  1952. static const unsigned int scif3_data_pins[] = {
  1953. /* RXD, TXD */
  1954. 137, 136,
  1955. };
  1956. static const unsigned int scif3_data_mux[] = {
  1957. RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
  1958. };
  1959. static const unsigned int scif3_clk_pins[] = {
  1960. /* SCK */
  1961. 135,
  1962. };
  1963. static const unsigned int scif3_clk_mux[] = {
  1964. SCK3_MARK,
  1965. };
  1966. static const unsigned int scif3_data_b_pins[] = {
  1967. /* RXD, TXD */
  1968. 64, 62,
  1969. };
  1970. static const unsigned int scif3_data_b_mux[] = {
  1971. RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
  1972. };
  1973. static const unsigned int scif3_data_c_pins[] = {
  1974. /* RXD, TXD */
  1975. 15, 12,
  1976. };
  1977. static const unsigned int scif3_data_c_mux[] = {
  1978. RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
  1979. };
  1980. static const unsigned int scif3_data_d_pins[] = {
  1981. /* RXD, TXD */
  1982. 30, 29,
  1983. };
  1984. static const unsigned int scif3_data_d_mux[] = {
  1985. RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
  1986. };
  1987. static const unsigned int scif3_data_e_pins[] = {
  1988. /* RXD, TXD */
  1989. 35, 34,
  1990. };
  1991. static const unsigned int scif3_data_e_mux[] = {
  1992. RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
  1993. };
  1994. static const unsigned int scif3_clk_e_pins[] = {
  1995. /* SCK */
  1996. 42,
  1997. };
  1998. static const unsigned int scif3_clk_e_mux[] = {
  1999. SCK3_E_MARK,
  2000. };
  2001. /* - SCIF4 ------------------------------------------------------------------ */
  2002. static const unsigned int scif4_data_pins[] = {
  2003. /* RXD, TXD */
  2004. 123, 122,
  2005. };
  2006. static const unsigned int scif4_data_mux[] = {
  2007. RX4_MARK, TX4_MARK,
  2008. };
  2009. static const unsigned int scif4_clk_pins[] = {
  2010. /* SCK */
  2011. 121,
  2012. };
  2013. static const unsigned int scif4_clk_mux[] = {
  2014. SCK4_MARK,
  2015. };
  2016. static const unsigned int scif4_data_b_pins[] = {
  2017. /* RXD, TXD */
  2018. 111, 110,
  2019. };
  2020. static const unsigned int scif4_data_b_mux[] = {
  2021. RX4_B_MARK, TX4_B_MARK,
  2022. };
  2023. static const unsigned int scif4_clk_b_pins[] = {
  2024. /* SCK */
  2025. 112,
  2026. };
  2027. static const unsigned int scif4_clk_b_mux[] = {
  2028. SCK4_B_MARK,
  2029. };
  2030. static const unsigned int scif4_data_c_pins[] = {
  2031. /* RXD, TXD */
  2032. 22, 21,
  2033. };
  2034. static const unsigned int scif4_data_c_mux[] = {
  2035. RX4_C_MARK, TX4_C_MARK,
  2036. };
  2037. static const unsigned int scif4_data_d_pins[] = {
  2038. /* RXD, TXD */
  2039. 69, 68,
  2040. };
  2041. static const unsigned int scif4_data_d_mux[] = {
  2042. RX4_D_MARK, TX4_D_MARK,
  2043. };
  2044. /* - SCIF5 ------------------------------------------------------------------ */
  2045. static const unsigned int scif5_data_pins[] = {
  2046. /* RXD, TXD */
  2047. 51, 50,
  2048. };
  2049. static const unsigned int scif5_data_mux[] = {
  2050. RX5_MARK, TX5_MARK,
  2051. };
  2052. static const unsigned int scif5_clk_pins[] = {
  2053. /* SCK */
  2054. 43,
  2055. };
  2056. static const unsigned int scif5_clk_mux[] = {
  2057. SCK5_MARK,
  2058. };
  2059. static const unsigned int scif5_data_b_pins[] = {
  2060. /* RXD, TXD */
  2061. 18, 11,
  2062. };
  2063. static const unsigned int scif5_data_b_mux[] = {
  2064. RX5_B_MARK, TX5_B_MARK,
  2065. };
  2066. static const unsigned int scif5_clk_b_pins[] = {
  2067. /* SCK */
  2068. 19,
  2069. };
  2070. static const unsigned int scif5_clk_b_mux[] = {
  2071. SCK5_B_MARK,
  2072. };
  2073. static const unsigned int scif5_data_c_pins[] = {
  2074. /* RXD, TXD */
  2075. 24, 23,
  2076. };
  2077. static const unsigned int scif5_data_c_mux[] = {
  2078. RX5_C_MARK, TX5_C_MARK,
  2079. };
  2080. static const unsigned int scif5_clk_c_pins[] = {
  2081. /* SCK */
  2082. 28,
  2083. };
  2084. static const unsigned int scif5_clk_c_mux[] = {
  2085. SCK5_C_MARK,
  2086. };
  2087. static const unsigned int scif5_data_d_pins[] = {
  2088. /* RXD, TXD */
  2089. 8, 6,
  2090. };
  2091. static const unsigned int scif5_data_d_mux[] = {
  2092. RX5_D_MARK, TX5_D_MARK,
  2093. };
  2094. static const unsigned int scif5_clk_d_pins[] = {
  2095. /* SCK */
  2096. 7,
  2097. };
  2098. static const unsigned int scif5_clk_d_mux[] = {
  2099. SCK5_D_MARK,
  2100. };
  2101. /* - SDHI0 ------------------------------------------------------------------ */
  2102. static const unsigned int sdhi0_data1_pins[] = {
  2103. /* D0 */
  2104. 117,
  2105. };
  2106. static const unsigned int sdhi0_data1_mux[] = {
  2107. SD0_DAT0_MARK,
  2108. };
  2109. static const unsigned int sdhi0_data4_pins[] = {
  2110. /* D[0:3] */
  2111. 117, 118, 119, 120,
  2112. };
  2113. static const unsigned int sdhi0_data4_mux[] = {
  2114. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  2115. };
  2116. static const unsigned int sdhi0_ctrl_pins[] = {
  2117. /* CMD, CLK */
  2118. 114, 113,
  2119. };
  2120. static const unsigned int sdhi0_ctrl_mux[] = {
  2121. SD0_CMD_MARK, SD0_CLK_MARK,
  2122. };
  2123. static const unsigned int sdhi0_cd_pins[] = {
  2124. /* CD */
  2125. 115,
  2126. };
  2127. static const unsigned int sdhi0_cd_mux[] = {
  2128. SD0_CD_MARK,
  2129. };
  2130. static const unsigned int sdhi0_wp_pins[] = {
  2131. /* WP */
  2132. 116,
  2133. };
  2134. static const unsigned int sdhi0_wp_mux[] = {
  2135. SD0_WP_MARK,
  2136. };
  2137. /* - SDHI1 ------------------------------------------------------------------ */
  2138. static const unsigned int sdhi1_data1_pins[] = {
  2139. /* D0 */
  2140. 19,
  2141. };
  2142. static const unsigned int sdhi1_data1_mux[] = {
  2143. SD1_DAT0_MARK,
  2144. };
  2145. static const unsigned int sdhi1_data4_pins[] = {
  2146. /* D[0:3] */
  2147. 19, 20, 21, 2,
  2148. };
  2149. static const unsigned int sdhi1_data4_mux[] = {
  2150. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  2151. };
  2152. static const unsigned int sdhi1_ctrl_pins[] = {
  2153. /* CMD, CLK */
  2154. 18, 17,
  2155. };
  2156. static const unsigned int sdhi1_ctrl_mux[] = {
  2157. SD1_CMD_MARK, SD1_CLK_MARK,
  2158. };
  2159. static const unsigned int sdhi1_cd_pins[] = {
  2160. /* CD */
  2161. 10,
  2162. };
  2163. static const unsigned int sdhi1_cd_mux[] = {
  2164. SD1_CD_MARK,
  2165. };
  2166. static const unsigned int sdhi1_wp_pins[] = {
  2167. /* WP */
  2168. 11,
  2169. };
  2170. static const unsigned int sdhi1_wp_mux[] = {
  2171. SD1_WP_MARK,
  2172. };
  2173. /* - SDHI2 ------------------------------------------------------------------ */
  2174. static const unsigned int sdhi2_data1_pins[] = {
  2175. /* D0 */
  2176. 97,
  2177. };
  2178. static const unsigned int sdhi2_data1_mux[] = {
  2179. SD2_DAT0_MARK,
  2180. };
  2181. static const unsigned int sdhi2_data4_pins[] = {
  2182. /* D[0:3] */
  2183. 97, 98, 99, 100,
  2184. };
  2185. static const unsigned int sdhi2_data4_mux[] = {
  2186. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  2187. };
  2188. static const unsigned int sdhi2_ctrl_pins[] = {
  2189. /* CMD, CLK */
  2190. 102, 101,
  2191. };
  2192. static const unsigned int sdhi2_ctrl_mux[] = {
  2193. SD2_CMD_MARK, SD2_CLK_MARK,
  2194. };
  2195. static const unsigned int sdhi2_cd_pins[] = {
  2196. /* CD */
  2197. 103,
  2198. };
  2199. static const unsigned int sdhi2_cd_mux[] = {
  2200. SD2_CD_MARK,
  2201. };
  2202. static const unsigned int sdhi2_wp_pins[] = {
  2203. /* WP */
  2204. 104,
  2205. };
  2206. static const unsigned int sdhi2_wp_mux[] = {
  2207. SD2_WP_MARK,
  2208. };
  2209. /* - SDHI3 ------------------------------------------------------------------ */
  2210. static const unsigned int sdhi3_data1_pins[] = {
  2211. /* D0 */
  2212. 50,
  2213. };
  2214. static const unsigned int sdhi3_data1_mux[] = {
  2215. SD3_DAT0_MARK,
  2216. };
  2217. static const unsigned int sdhi3_data4_pins[] = {
  2218. /* D[0:3] */
  2219. 50, 51, 52, 53,
  2220. };
  2221. static const unsigned int sdhi3_data4_mux[] = {
  2222. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  2223. };
  2224. static const unsigned int sdhi3_ctrl_pins[] = {
  2225. /* CMD, CLK */
  2226. 35, 34,
  2227. };
  2228. static const unsigned int sdhi3_ctrl_mux[] = {
  2229. SD3_CMD_MARK, SD3_CLK_MARK,
  2230. };
  2231. static const unsigned int sdhi3_cd_pins[] = {
  2232. /* CD */
  2233. 62,
  2234. };
  2235. static const unsigned int sdhi3_cd_mux[] = {
  2236. SD3_CD_MARK,
  2237. };
  2238. static const unsigned int sdhi3_wp_pins[] = {
  2239. /* WP */
  2240. 64,
  2241. };
  2242. static const unsigned int sdhi3_wp_mux[] = {
  2243. SD3_WP_MARK,
  2244. };
  2245. /* - USB0 ------------------------------------------------------------------- */
  2246. static const unsigned int usb0_pins[] = {
  2247. /* OVC */
  2248. 150, 154,
  2249. };
  2250. static const unsigned int usb0_mux[] = {
  2251. USB_OVC0_MARK, USB_PENC0_MARK,
  2252. };
  2253. /* - USB1 ------------------------------------------------------------------- */
  2254. static const unsigned int usb1_pins[] = {
  2255. /* OVC */
  2256. 152, 155,
  2257. };
  2258. static const unsigned int usb1_mux[] = {
  2259. USB_OVC1_MARK, USB_PENC1_MARK,
  2260. };
  2261. /* - USB2 ------------------------------------------------------------------- */
  2262. static const unsigned int usb2_pins[] = {
  2263. /* OVC, PENC */
  2264. 125, 156,
  2265. };
  2266. static const unsigned int usb2_mux[] = {
  2267. USB_OVC2_MARK, USB_PENC2_MARK,
  2268. };
  2269. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2270. SH_PFC_PIN_GROUP(du0_rgb666),
  2271. SH_PFC_PIN_GROUP(du0_rgb888),
  2272. SH_PFC_PIN_GROUP(du0_clk_0),
  2273. SH_PFC_PIN_GROUP(du0_clk_1),
  2274. SH_PFC_PIN_GROUP(du0_sync_0),
  2275. SH_PFC_PIN_GROUP(du0_sync_1),
  2276. SH_PFC_PIN_GROUP(du0_oddf),
  2277. SH_PFC_PIN_GROUP(du0_cde),
  2278. SH_PFC_PIN_GROUP(du1_rgb666),
  2279. SH_PFC_PIN_GROUP(du1_rgb888),
  2280. SH_PFC_PIN_GROUP(du1_clk),
  2281. SH_PFC_PIN_GROUP(du1_sync_0),
  2282. SH_PFC_PIN_GROUP(du1_sync_1),
  2283. SH_PFC_PIN_GROUP(du1_oddf),
  2284. SH_PFC_PIN_GROUP(du1_cde),
  2285. SH_PFC_PIN_GROUP(hspi0),
  2286. SH_PFC_PIN_GROUP(hspi1),
  2287. SH_PFC_PIN_GROUP(hspi1_b),
  2288. SH_PFC_PIN_GROUP(hspi1_c),
  2289. SH_PFC_PIN_GROUP(hspi1_d),
  2290. SH_PFC_PIN_GROUP(hspi2),
  2291. SH_PFC_PIN_GROUP(hspi2_b),
  2292. SH_PFC_PIN_GROUP(intc_irq0),
  2293. SH_PFC_PIN_GROUP(intc_irq0_b),
  2294. SH_PFC_PIN_GROUP(intc_irq1),
  2295. SH_PFC_PIN_GROUP(intc_irq1_b),
  2296. SH_PFC_PIN_GROUP(intc_irq2),
  2297. SH_PFC_PIN_GROUP(intc_irq2_b),
  2298. SH_PFC_PIN_GROUP(intc_irq3),
  2299. SH_PFC_PIN_GROUP(intc_irq3_b),
  2300. SH_PFC_PIN_GROUP(lbsc_cs0),
  2301. SH_PFC_PIN_GROUP(lbsc_cs1),
  2302. SH_PFC_PIN_GROUP(lbsc_ex_cs0),
  2303. SH_PFC_PIN_GROUP(lbsc_ex_cs1),
  2304. SH_PFC_PIN_GROUP(lbsc_ex_cs2),
  2305. SH_PFC_PIN_GROUP(lbsc_ex_cs3),
  2306. SH_PFC_PIN_GROUP(lbsc_ex_cs4),
  2307. SH_PFC_PIN_GROUP(lbsc_ex_cs5),
  2308. SH_PFC_PIN_GROUP(mmc0_data1),
  2309. SH_PFC_PIN_GROUP(mmc0_data4),
  2310. SH_PFC_PIN_GROUP(mmc0_data8),
  2311. SH_PFC_PIN_GROUP(mmc0_ctrl),
  2312. SH_PFC_PIN_GROUP(mmc1_data1),
  2313. SH_PFC_PIN_GROUP(mmc1_data4),
  2314. SH_PFC_PIN_GROUP(mmc1_data8),
  2315. SH_PFC_PIN_GROUP(mmc1_ctrl),
  2316. SH_PFC_PIN_GROUP(scif0_data),
  2317. SH_PFC_PIN_GROUP(scif0_clk),
  2318. SH_PFC_PIN_GROUP(scif0_ctrl),
  2319. SH_PFC_PIN_GROUP(scif0_data_b),
  2320. SH_PFC_PIN_GROUP(scif0_clk_b),
  2321. SH_PFC_PIN_GROUP(scif0_ctrl_b),
  2322. SH_PFC_PIN_GROUP(scif0_data_c),
  2323. SH_PFC_PIN_GROUP(scif0_clk_c),
  2324. SH_PFC_PIN_GROUP(scif0_ctrl_c),
  2325. SH_PFC_PIN_GROUP(scif0_data_d),
  2326. SH_PFC_PIN_GROUP(scif0_clk_d),
  2327. SH_PFC_PIN_GROUP(scif0_ctrl_d),
  2328. SH_PFC_PIN_GROUP(scif1_data),
  2329. SH_PFC_PIN_GROUP(scif1_clk),
  2330. SH_PFC_PIN_GROUP(scif1_ctrl),
  2331. SH_PFC_PIN_GROUP(scif1_data_b),
  2332. SH_PFC_PIN_GROUP(scif1_clk_b),
  2333. SH_PFC_PIN_GROUP(scif1_ctrl_b),
  2334. SH_PFC_PIN_GROUP(scif1_data_c),
  2335. SH_PFC_PIN_GROUP(scif1_clk_c),
  2336. SH_PFC_PIN_GROUP(scif1_ctrl_c),
  2337. SH_PFC_PIN_GROUP(scif2_data),
  2338. SH_PFC_PIN_GROUP(scif2_clk),
  2339. SH_PFC_PIN_GROUP(scif2_data_b),
  2340. SH_PFC_PIN_GROUP(scif2_clk_b),
  2341. SH_PFC_PIN_GROUP(scif2_data_c),
  2342. SH_PFC_PIN_GROUP(scif2_clk_c),
  2343. SH_PFC_PIN_GROUP(scif2_data_d),
  2344. SH_PFC_PIN_GROUP(scif2_clk_d),
  2345. SH_PFC_PIN_GROUP(scif2_data_e),
  2346. SH_PFC_PIN_GROUP(scif3_data),
  2347. SH_PFC_PIN_GROUP(scif3_clk),
  2348. SH_PFC_PIN_GROUP(scif3_data_b),
  2349. SH_PFC_PIN_GROUP(scif3_data_c),
  2350. SH_PFC_PIN_GROUP(scif3_data_d),
  2351. SH_PFC_PIN_GROUP(scif3_data_e),
  2352. SH_PFC_PIN_GROUP(scif3_clk_e),
  2353. SH_PFC_PIN_GROUP(scif4_data),
  2354. SH_PFC_PIN_GROUP(scif4_clk),
  2355. SH_PFC_PIN_GROUP(scif4_data_b),
  2356. SH_PFC_PIN_GROUP(scif4_clk_b),
  2357. SH_PFC_PIN_GROUP(scif4_data_c),
  2358. SH_PFC_PIN_GROUP(scif4_data_d),
  2359. SH_PFC_PIN_GROUP(scif5_data),
  2360. SH_PFC_PIN_GROUP(scif5_clk),
  2361. SH_PFC_PIN_GROUP(scif5_data_b),
  2362. SH_PFC_PIN_GROUP(scif5_clk_b),
  2363. SH_PFC_PIN_GROUP(scif5_data_c),
  2364. SH_PFC_PIN_GROUP(scif5_clk_c),
  2365. SH_PFC_PIN_GROUP(scif5_data_d),
  2366. SH_PFC_PIN_GROUP(scif5_clk_d),
  2367. SH_PFC_PIN_GROUP(sdhi0_data1),
  2368. SH_PFC_PIN_GROUP(sdhi0_data4),
  2369. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2370. SH_PFC_PIN_GROUP(sdhi0_cd),
  2371. SH_PFC_PIN_GROUP(sdhi0_wp),
  2372. SH_PFC_PIN_GROUP(sdhi1_data1),
  2373. SH_PFC_PIN_GROUP(sdhi1_data4),
  2374. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2375. SH_PFC_PIN_GROUP(sdhi1_cd),
  2376. SH_PFC_PIN_GROUP(sdhi1_wp),
  2377. SH_PFC_PIN_GROUP(sdhi2_data1),
  2378. SH_PFC_PIN_GROUP(sdhi2_data4),
  2379. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2380. SH_PFC_PIN_GROUP(sdhi2_cd),
  2381. SH_PFC_PIN_GROUP(sdhi2_wp),
  2382. SH_PFC_PIN_GROUP(sdhi3_data1),
  2383. SH_PFC_PIN_GROUP(sdhi3_data4),
  2384. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  2385. SH_PFC_PIN_GROUP(sdhi3_cd),
  2386. SH_PFC_PIN_GROUP(sdhi3_wp),
  2387. SH_PFC_PIN_GROUP(usb0),
  2388. SH_PFC_PIN_GROUP(usb1),
  2389. SH_PFC_PIN_GROUP(usb2),
  2390. };
  2391. static const char * const du0_groups[] = {
  2392. "du0_rgb666",
  2393. "du0_rgb888",
  2394. "du0_clk_0",
  2395. "du0_clk_1",
  2396. "du0_sync_0",
  2397. "du0_sync_1",
  2398. "du0_oddf",
  2399. "du0_cde",
  2400. };
  2401. static const char * const du1_groups[] = {
  2402. "du1_rgb666",
  2403. "du1_rgb888",
  2404. "du1_clk",
  2405. "du1_sync_0",
  2406. "du1_sync_1",
  2407. "du1_oddf",
  2408. "du1_cde",
  2409. };
  2410. static const char * const hspi0_groups[] = {
  2411. "hspi0",
  2412. };
  2413. static const char * const hspi1_groups[] = {
  2414. "hspi1",
  2415. "hspi1_b",
  2416. "hspi1_c",
  2417. "hspi1_d",
  2418. };
  2419. static const char * const hspi2_groups[] = {
  2420. "hspi2",
  2421. "hspi2_b",
  2422. };
  2423. static const char * const intc_groups[] = {
  2424. "intc_irq0",
  2425. "intc_irq0_b",
  2426. "intc_irq1",
  2427. "intc_irq1_b",
  2428. "intc_irq2",
  2429. "intc_irq2_b",
  2430. "intc_irq3",
  2431. "intc_irq4_b",
  2432. };
  2433. static const char * const lbsc_groups[] = {
  2434. "lbsc_cs0",
  2435. "lbsc_cs1",
  2436. "lbsc_ex_cs0",
  2437. "lbsc_ex_cs1",
  2438. "lbsc_ex_cs2",
  2439. "lbsc_ex_cs3",
  2440. "lbsc_ex_cs4",
  2441. "lbsc_ex_cs5",
  2442. };
  2443. static const char * const mmc0_groups[] = {
  2444. "mmc0_data1",
  2445. "mmc0_data4",
  2446. "mmc0_data8",
  2447. "mmc0_ctrl",
  2448. };
  2449. static const char * const mmc1_groups[] = {
  2450. "mmc1_data1",
  2451. "mmc1_data4",
  2452. "mmc1_data8",
  2453. "mmc1_ctrl",
  2454. };
  2455. static const char * const scif0_groups[] = {
  2456. "scif0_data",
  2457. "scif0_clk",
  2458. "scif0_ctrl",
  2459. "scif0_data_b",
  2460. "scif0_clk_b",
  2461. "scif0_ctrl_b",
  2462. "scif0_data_c",
  2463. "scif0_clk_c",
  2464. "scif0_ctrl_c",
  2465. "scif0_data_d",
  2466. "scif0_clk_d",
  2467. "scif0_ctrl_d",
  2468. };
  2469. static const char * const scif1_groups[] = {
  2470. "scif1_data",
  2471. "scif1_clk",
  2472. "scif1_ctrl",
  2473. "scif1_data_b",
  2474. "scif1_clk_b",
  2475. "scif1_ctrl_b",
  2476. "scif1_data_c",
  2477. "scif1_clk_c",
  2478. "scif1_ctrl_c",
  2479. };
  2480. static const char * const scif2_groups[] = {
  2481. "scif2_data",
  2482. "scif2_clk",
  2483. "scif2_data_b",
  2484. "scif2_clk_b",
  2485. "scif2_data_c",
  2486. "scif2_clk_c",
  2487. "scif2_data_d",
  2488. "scif2_clk_d",
  2489. "scif2_data_e",
  2490. };
  2491. static const char * const scif3_groups[] = {
  2492. "scif3_data",
  2493. "scif3_clk",
  2494. "scif3_data_b",
  2495. "scif3_data_c",
  2496. "scif3_data_d",
  2497. "scif3_data_e",
  2498. "scif3_clk_e",
  2499. };
  2500. static const char * const scif4_groups[] = {
  2501. "scif4_data",
  2502. "scif4_clk",
  2503. "scif4_data_b",
  2504. "scif4_clk_b",
  2505. "scif4_data_c",
  2506. "scif4_data_d",
  2507. };
  2508. static const char * const scif5_groups[] = {
  2509. "scif5_data",
  2510. "scif5_clk",
  2511. "scif5_data_b",
  2512. "scif5_clk_b",
  2513. "scif5_data_c",
  2514. "scif5_clk_c",
  2515. "scif5_data_d",
  2516. "scif5_clk_d",
  2517. };
  2518. static const char * const sdhi0_groups[] = {
  2519. "sdhi0_data1",
  2520. "sdhi0_data4",
  2521. "sdhi0_ctrl",
  2522. "sdhi0_cd",
  2523. "sdhi0_wp",
  2524. };
  2525. static const char * const sdhi1_groups[] = {
  2526. "sdhi1_data1",
  2527. "sdhi1_data4",
  2528. "sdhi1_ctrl",
  2529. "sdhi1_cd",
  2530. "sdhi1_wp",
  2531. };
  2532. static const char * const sdhi2_groups[] = {
  2533. "sdhi2_data1",
  2534. "sdhi2_data4",
  2535. "sdhi2_ctrl",
  2536. "sdhi2_cd",
  2537. "sdhi2_wp",
  2538. };
  2539. static const char * const sdhi3_groups[] = {
  2540. "sdhi3_data1",
  2541. "sdhi3_data4",
  2542. "sdhi3_ctrl",
  2543. "sdhi3_cd",
  2544. "sdhi3_wp",
  2545. };
  2546. static const char * const usb0_groups[] = {
  2547. "usb0",
  2548. };
  2549. static const char * const usb1_groups[] = {
  2550. "usb1",
  2551. };
  2552. static const char * const usb2_groups[] = {
  2553. "usb2",
  2554. };
  2555. static const struct sh_pfc_function pinmux_functions[] = {
  2556. SH_PFC_FUNCTION(du0),
  2557. SH_PFC_FUNCTION(du1),
  2558. SH_PFC_FUNCTION(hspi0),
  2559. SH_PFC_FUNCTION(hspi1),
  2560. SH_PFC_FUNCTION(hspi2),
  2561. SH_PFC_FUNCTION(intc),
  2562. SH_PFC_FUNCTION(lbsc),
  2563. SH_PFC_FUNCTION(mmc0),
  2564. SH_PFC_FUNCTION(mmc1),
  2565. SH_PFC_FUNCTION(sdhi0),
  2566. SH_PFC_FUNCTION(sdhi1),
  2567. SH_PFC_FUNCTION(sdhi2),
  2568. SH_PFC_FUNCTION(sdhi3),
  2569. SH_PFC_FUNCTION(scif0),
  2570. SH_PFC_FUNCTION(scif1),
  2571. SH_PFC_FUNCTION(scif2),
  2572. SH_PFC_FUNCTION(scif3),
  2573. SH_PFC_FUNCTION(scif4),
  2574. SH_PFC_FUNCTION(scif5),
  2575. SH_PFC_FUNCTION(usb0),
  2576. SH_PFC_FUNCTION(usb1),
  2577. SH_PFC_FUNCTION(usb2),
  2578. };
  2579. #define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins)
  2580. static const struct pinmux_func pinmux_func_gpios[] = {
  2581. GPIO_FN(AVS1), GPIO_FN(AVS2), GPIO_FN(A17), GPIO_FN(A18),
  2582. GPIO_FN(A19),
  2583. /* IPSR0 */
  2584. GPIO_FN(USB_PENC2), GPIO_FN(SCK0), GPIO_FN(PWM1), GPIO_FN(PWMFSW0),
  2585. GPIO_FN(SCIF_CLK), GPIO_FN(TCLK0_C), GPIO_FN(BS),
  2586. GPIO_FN(FD2), GPIO_FN(ATADIR0), GPIO_FN(SDSELF),
  2587. GPIO_FN(HCTS1), GPIO_FN(TX4_C), GPIO_FN(A0),
  2588. GPIO_FN(FD3), GPIO_FN(A20), GPIO_FN(TX5_D),
  2589. GPIO_FN(HSPI_TX2_B), GPIO_FN(A21), GPIO_FN(SCK5_D),
  2590. GPIO_FN(HSPI_CLK2_B), GPIO_FN(A22), GPIO_FN(RX5_D),
  2591. GPIO_FN(HSPI_RX2_B), GPIO_FN(VI1_R0), GPIO_FN(A23), GPIO_FN(FCLE),
  2592. GPIO_FN(HSPI_CLK2), GPIO_FN(VI1_R1), GPIO_FN(A24),
  2593. GPIO_FN(FD4), GPIO_FN(HSPI_CS2), GPIO_FN(VI1_R2),
  2594. GPIO_FN(SSI_WS78_B), GPIO_FN(A25),
  2595. GPIO_FN(FD5), GPIO_FN(HSPI_RX2), GPIO_FN(VI1_R3), GPIO_FN(TX5_B),
  2596. GPIO_FN(SSI_SDATA7_B), GPIO_FN(CTS0_B), GPIO_FN(CLKOUT),
  2597. GPIO_FN(TX3C_IRDA_TX_C), GPIO_FN(PWM0_B), GPIO_FN(CS0),
  2598. GPIO_FN(HSPI_CS2_B), GPIO_FN(CS1_A26), GPIO_FN(HSPI_TX2),
  2599. GPIO_FN(SDSELF_B), GPIO_FN(RD_WR), GPIO_FN(FWE), GPIO_FN(ATAG0),
  2600. GPIO_FN(VI1_R7), GPIO_FN(HRTS1), GPIO_FN(RX4_C),
  2601. /* IPSR1 */
  2602. GPIO_FN(EX_CS0), GPIO_FN(RX3_C_IRDA_RX_C),
  2603. GPIO_FN(FD6), GPIO_FN(EX_CS1), GPIO_FN(FD7),
  2604. GPIO_FN(EX_CS2), GPIO_FN(FALE),
  2605. GPIO_FN(ATACS00), GPIO_FN(EX_CS3),
  2606. GPIO_FN(FRE), GPIO_FN(ATACS10), GPIO_FN(VI1_R4), GPIO_FN(RX5_B),
  2607. GPIO_FN(HSCK1), GPIO_FN(SSI_SDATA8_B), GPIO_FN(RTS0_B_TANS_B),
  2608. GPIO_FN(SSI_SDATA9), GPIO_FN(EX_CS4),
  2609. GPIO_FN(FD0), GPIO_FN(ATARD0), GPIO_FN(VI1_R5),
  2610. GPIO_FN(SCK5_B), GPIO_FN(HTX1), GPIO_FN(TX2_E), GPIO_FN(TX0_B),
  2611. GPIO_FN(SSI_SCK9), GPIO_FN(EX_CS5),
  2612. GPIO_FN(FD1), GPIO_FN(ATAWR0), GPIO_FN(VI1_R6),
  2613. GPIO_FN(HRX1), GPIO_FN(RX2_E), GPIO_FN(RX0_B), GPIO_FN(SSI_WS9),
  2614. GPIO_FN(MLB_CLK), GPIO_FN(PWM2), GPIO_FN(SCK4), GPIO_FN(MLB_SIG),
  2615. GPIO_FN(PWM3), GPIO_FN(TX4), GPIO_FN(MLB_DAT), GPIO_FN(PWM4),
  2616. GPIO_FN(RX4), GPIO_FN(HTX0), GPIO_FN(TX1), GPIO_FN(SDATA),
  2617. GPIO_FN(CTS0_C), GPIO_FN(SUB_TCK), GPIO_FN(CC5_STATE2),
  2618. GPIO_FN(CC5_STATE10), GPIO_FN(CC5_STATE18), GPIO_FN(CC5_STATE26),
  2619. GPIO_FN(CC5_STATE34),
  2620. /* IPSR2 */
  2621. GPIO_FN(HRX0), GPIO_FN(RX1), GPIO_FN(SCKZ), GPIO_FN(RTS0_C_TANS_C),
  2622. GPIO_FN(SUB_TDI), GPIO_FN(CC5_STATE3), GPIO_FN(CC5_STATE11),
  2623. GPIO_FN(CC5_STATE19), GPIO_FN(CC5_STATE27), GPIO_FN(CC5_STATE35),
  2624. GPIO_FN(HSCK0), GPIO_FN(SCK1), GPIO_FN(MTS), GPIO_FN(PWM5),
  2625. GPIO_FN(SCK0_C), GPIO_FN(SSI_SDATA9_B), GPIO_FN(SUB_TDO),
  2626. GPIO_FN(CC5_STATE0), GPIO_FN(CC5_STATE8), GPIO_FN(CC5_STATE16),
  2627. GPIO_FN(CC5_STATE24), GPIO_FN(CC5_STATE32), GPIO_FN(HCTS0),
  2628. GPIO_FN(CTS1), GPIO_FN(STM), GPIO_FN(PWM0_D), GPIO_FN(RX0_C),
  2629. GPIO_FN(SCIF_CLK_C), GPIO_FN(SUB_TRST), GPIO_FN(TCLK1_B),
  2630. GPIO_FN(CC5_OSCOUT), GPIO_FN(HRTS0), GPIO_FN(RTS1_TANS),
  2631. GPIO_FN(MDATA), GPIO_FN(TX0_C), GPIO_FN(SUB_TMS), GPIO_FN(CC5_STATE1),
  2632. GPIO_FN(CC5_STATE9), GPIO_FN(CC5_STATE17), GPIO_FN(CC5_STATE25),
  2633. GPIO_FN(CC5_STATE33), GPIO_FN(LCDOUT0),
  2634. GPIO_FN(DREQ0), GPIO_FN(GPS_CLK_B), GPIO_FN(AUDATA0),
  2635. GPIO_FN(TX5_C), GPIO_FN(LCDOUT1), GPIO_FN(DACK0),
  2636. GPIO_FN(DRACK0), GPIO_FN(GPS_SIGN_B), GPIO_FN(AUDATA1), GPIO_FN(RX5_C),
  2637. GPIO_FN(LCDOUT2), GPIO_FN(LCDOUT3),
  2638. GPIO_FN(LCDOUT4), GPIO_FN(LCDOUT5),
  2639. GPIO_FN(LCDOUT6), GPIO_FN(LCDOUT7),
  2640. GPIO_FN(LCDOUT8), GPIO_FN(DREQ1), GPIO_FN(SCL2),
  2641. GPIO_FN(AUDATA2),
  2642. /* IPSR3 */
  2643. GPIO_FN(LCDOUT9), GPIO_FN(DACK1), GPIO_FN(SDA2),
  2644. GPIO_FN(AUDATA3), GPIO_FN(LCDOUT10),
  2645. GPIO_FN(LCDOUT11),
  2646. GPIO_FN(LCDOUT12), GPIO_FN(LCDOUT13),
  2647. GPIO_FN(LCDOUT14),
  2648. GPIO_FN(LCDOUT15), GPIO_FN(LCDOUT16),
  2649. GPIO_FN(EX_WAIT1), GPIO_FN(SCL1), GPIO_FN(TCLK1), GPIO_FN(AUDATA4),
  2650. GPIO_FN(LCDOUT17), GPIO_FN(EX_WAIT2), GPIO_FN(SDA1),
  2651. GPIO_FN(GPS_MAG_B), GPIO_FN(AUDATA5), GPIO_FN(SCK5_C),
  2652. GPIO_FN(LCDOUT18),
  2653. GPIO_FN(LCDOUT19), GPIO_FN(LCDOUT20),
  2654. GPIO_FN(LCDOUT21),
  2655. GPIO_FN(LCDOUT22), GPIO_FN(LCDOUT23),
  2656. GPIO_FN(QSTVA_QVS), GPIO_FN(TX3_D_IRDA_TX_D),
  2657. GPIO_FN(SCL3_B), GPIO_FN(QCLK),
  2658. GPIO_FN(QSTVB_QVE), GPIO_FN(RX3_D_IRDA_RX_D),
  2659. GPIO_FN(SDA3_B), GPIO_FN(SDA2_C), GPIO_FN(DACK0_B), GPIO_FN(DRACK0_B),
  2660. GPIO_FN(QSTH_QHS),
  2661. GPIO_FN(QSTB_QHE),
  2662. GPIO_FN(QCPV_QDE),
  2663. GPIO_FN(CAN1_TX), GPIO_FN(TX2_C), GPIO_FN(SCL2_C), GPIO_FN(REMOCON),
  2664. /* IPSR4 */
  2665. GPIO_FN(QPOLA), GPIO_FN(CAN_CLK_C), GPIO_FN(SCK2_C),
  2666. GPIO_FN(QPOLB), GPIO_FN(CAN1_RX), GPIO_FN(RX2_C),
  2667. GPIO_FN(DREQ0_B), GPIO_FN(SSI_SCK78_B), GPIO_FN(SCK0_B),
  2668. GPIO_FN(VI2_DATA0_VI2_B0), GPIO_FN(PWM6),
  2669. GPIO_FN(TX3_E_IRDA_TX_E), GPIO_FN(AUDCK),
  2670. GPIO_FN(PWMFSW0_B), GPIO_FN(VI2_DATA1_VI2_B1),
  2671. GPIO_FN(PWM0), GPIO_FN(RX3_E_IRDA_RX_E),
  2672. GPIO_FN(AUDSYNC), GPIO_FN(CTS0_D), GPIO_FN(VI2_G0),
  2673. GPIO_FN(VI2_G1), GPIO_FN(VI2_G2),
  2674. GPIO_FN(VI2_G3), GPIO_FN(VI2_G4),
  2675. GPIO_FN(VI2_G5),
  2676. GPIO_FN(VI2_DATA2_VI2_B2), GPIO_FN(SCL1_B),
  2677. GPIO_FN(SCK3_E), GPIO_FN(AUDATA6), GPIO_FN(TX0_D),
  2678. GPIO_FN(VI2_DATA3_VI2_B3), GPIO_FN(SDA1_B),
  2679. GPIO_FN(SCK5), GPIO_FN(AUDATA7), GPIO_FN(RX0_D),
  2680. GPIO_FN(VI2_G6), GPIO_FN(VI2_G7),
  2681. GPIO_FN(VI2_R0), GPIO_FN(VI2_R1),
  2682. GPIO_FN(VI2_R2), GPIO_FN(VI2_R3),
  2683. GPIO_FN(VI2_DATA4_VI2_B4), GPIO_FN(SCL2_B),
  2684. GPIO_FN(TX5), GPIO_FN(SCK0_D),
  2685. /* IPSR5 */
  2686. GPIO_FN(VI2_DATA5_VI2_B5), GPIO_FN(SDA2_B),
  2687. GPIO_FN(RX5), GPIO_FN(RTS0_D_TANS_D),
  2688. GPIO_FN(VI2_R4), GPIO_FN(VI2_R5),
  2689. GPIO_FN(VI2_R6), GPIO_FN(VI2_R7),
  2690. GPIO_FN(SCL2_D), GPIO_FN(SDA2_D),
  2691. GPIO_FN(VI2_CLKENB), GPIO_FN(HSPI_CS1),
  2692. GPIO_FN(SCL1_D), GPIO_FN(VI2_FIELD),
  2693. GPIO_FN(SDA1_D), GPIO_FN(VI2_HSYNC),
  2694. GPIO_FN(VI3_HSYNC), GPIO_FN(VI2_VSYNC),
  2695. GPIO_FN(VI3_VSYNC),
  2696. GPIO_FN(VI2_CLK), GPIO_FN(TX3_B_IRDA_TX_B),
  2697. GPIO_FN(HSPI_TX1), GPIO_FN(VI1_CLKENB), GPIO_FN(VI3_CLKENB),
  2698. GPIO_FN(AUDIO_CLKC), GPIO_FN(TX2_D), GPIO_FN(SPEEDIN),
  2699. GPIO_FN(GPS_SIGN_D), GPIO_FN(VI2_DATA6_VI2_B6),
  2700. GPIO_FN(TCLK0), GPIO_FN(QSTVA_B_QVS_B), GPIO_FN(HSPI_CLK1),
  2701. GPIO_FN(SCK2_D), GPIO_FN(AUDIO_CLKOUT_B), GPIO_FN(GPS_MAG_D),
  2702. GPIO_FN(VI2_DATA7_VI2_B7), GPIO_FN(RX3_B_IRDA_RX_B),
  2703. GPIO_FN(HSPI_RX1), GPIO_FN(VI1_FIELD),
  2704. GPIO_FN(VI3_FIELD), GPIO_FN(AUDIO_CLKOUT), GPIO_FN(RX2_D),
  2705. GPIO_FN(GPS_CLK_C), GPIO_FN(GPS_CLK_D), GPIO_FN(AUDIO_CLKA),
  2706. GPIO_FN(CAN_TXCLK), GPIO_FN(AUDIO_CLKB), GPIO_FN(USB_OVC2),
  2707. GPIO_FN(CAN_DEBUGOUT0), GPIO_FN(MOUT0),
  2708. /* IPSR6 */
  2709. GPIO_FN(SSI_SCK0129), GPIO_FN(CAN_DEBUGOUT1), GPIO_FN(MOUT1),
  2710. GPIO_FN(SSI_WS0129), GPIO_FN(CAN_DEBUGOUT2), GPIO_FN(MOUT2),
  2711. GPIO_FN(SSI_SDATA0), GPIO_FN(CAN_DEBUGOUT3), GPIO_FN(MOUT5),
  2712. GPIO_FN(SSI_SDATA1), GPIO_FN(CAN_DEBUGOUT4), GPIO_FN(MOUT6),
  2713. GPIO_FN(SSI_SDATA2), GPIO_FN(CAN_DEBUGOUT5), GPIO_FN(SSI_SCK34),
  2714. GPIO_FN(CAN_DEBUGOUT6), GPIO_FN(CAN0_TX_B), GPIO_FN(IERX),
  2715. GPIO_FN(SSI_SCK9_C), GPIO_FN(SSI_WS34), GPIO_FN(CAN_DEBUGOUT7),
  2716. GPIO_FN(CAN0_RX_B), GPIO_FN(IETX), GPIO_FN(SSI_WS9_C),
  2717. GPIO_FN(SSI_SDATA3), GPIO_FN(PWM0_C), GPIO_FN(CAN_DEBUGOUT8),
  2718. GPIO_FN(CAN_CLK_B), GPIO_FN(IECLK), GPIO_FN(SCIF_CLK_B),
  2719. GPIO_FN(TCLK0_B), GPIO_FN(SSI_SDATA4), GPIO_FN(CAN_DEBUGOUT9),
  2720. GPIO_FN(SSI_SDATA9_C), GPIO_FN(SSI_SCK5), GPIO_FN(ADICLK),
  2721. GPIO_FN(CAN_DEBUGOUT10), GPIO_FN(SCK3), GPIO_FN(TCLK0_D),
  2722. GPIO_FN(SSI_WS5), GPIO_FN(ADICS_SAMP), GPIO_FN(CAN_DEBUGOUT11),
  2723. GPIO_FN(TX3_IRDA_TX), GPIO_FN(SSI_SDATA5), GPIO_FN(ADIDATA),
  2724. GPIO_FN(CAN_DEBUGOUT12), GPIO_FN(RX3_IRDA_RX), GPIO_FN(SSI_SCK6),
  2725. GPIO_FN(ADICHS0), GPIO_FN(CAN0_TX), GPIO_FN(IERX_B),
  2726. /* IPSR7 */
  2727. GPIO_FN(SSI_WS6), GPIO_FN(ADICHS1), GPIO_FN(CAN0_RX), GPIO_FN(IETX_B),
  2728. GPIO_FN(SSI_SDATA6), GPIO_FN(ADICHS2), GPIO_FN(CAN_CLK),
  2729. GPIO_FN(IECLK_B), GPIO_FN(SSI_SCK78), GPIO_FN(CAN_DEBUGOUT13),
  2730. GPIO_FN(IRQ0_B), GPIO_FN(SSI_SCK9_B), GPIO_FN(HSPI_CLK1_C),
  2731. GPIO_FN(SSI_WS78), GPIO_FN(CAN_DEBUGOUT14), GPIO_FN(IRQ1_B),
  2732. GPIO_FN(SSI_WS9_B), GPIO_FN(HSPI_CS1_C), GPIO_FN(SSI_SDATA7),
  2733. GPIO_FN(CAN_DEBUGOUT15), GPIO_FN(IRQ2_B), GPIO_FN(TCLK1_C),
  2734. GPIO_FN(HSPI_TX1_C), GPIO_FN(SSI_SDATA8), GPIO_FN(VSP),
  2735. GPIO_FN(IRQ3_B), GPIO_FN(HSPI_RX1_C),
  2736. GPIO_FN(ATACS01), GPIO_FN(SCK1_B), GPIO_FN(ATACS11),
  2737. GPIO_FN(TX1_B), GPIO_FN(CC5_TDO), GPIO_FN(ATADIR1),
  2738. GPIO_FN(RX1_B), GPIO_FN(CC5_TRST), GPIO_FN(ATAG1),
  2739. GPIO_FN(SCK2_B), GPIO_FN(CC5_TMS), GPIO_FN(ATARD1),
  2740. GPIO_FN(TX2_B), GPIO_FN(CC5_TCK), GPIO_FN(ATAWR1),
  2741. GPIO_FN(RX2_B), GPIO_FN(CC5_TDI), GPIO_FN(DREQ2),
  2742. GPIO_FN(RTS1_B_TANS_B), GPIO_FN(DACK2),
  2743. GPIO_FN(CTS1_B),
  2744. /* IPSR8 */
  2745. GPIO_FN(HSPI_CLK0), GPIO_FN(CTS0), GPIO_FN(USB_OVC0), GPIO_FN(AD_CLK),
  2746. GPIO_FN(CC5_STATE4), GPIO_FN(CC5_STATE12), GPIO_FN(CC5_STATE20),
  2747. GPIO_FN(CC5_STATE28), GPIO_FN(CC5_STATE36), GPIO_FN(HSPI_CS0),
  2748. GPIO_FN(RTS0_TANS), GPIO_FN(USB_OVC1), GPIO_FN(AD_DI),
  2749. GPIO_FN(CC5_STATE5), GPIO_FN(CC5_STATE13), GPIO_FN(CC5_STATE21),
  2750. GPIO_FN(CC5_STATE29), GPIO_FN(CC5_STATE37), GPIO_FN(HSPI_TX0),
  2751. GPIO_FN(TX0), GPIO_FN(CAN_DEBUG_HW_TRIGGER), GPIO_FN(AD_DO),
  2752. GPIO_FN(CC5_STATE6), GPIO_FN(CC5_STATE14), GPIO_FN(CC5_STATE22),
  2753. GPIO_FN(CC5_STATE30), GPIO_FN(CC5_STATE38), GPIO_FN(HSPI_RX0),
  2754. GPIO_FN(RX0), GPIO_FN(CAN_STEP0), GPIO_FN(AD_NCS), GPIO_FN(CC5_STATE7),
  2755. GPIO_FN(CC5_STATE15), GPIO_FN(CC5_STATE23), GPIO_FN(CC5_STATE31),
  2756. GPIO_FN(CC5_STATE39), GPIO_FN(FMCLK), GPIO_FN(RDS_CLK), GPIO_FN(PCMOE),
  2757. GPIO_FN(BPFCLK), GPIO_FN(PCMWE), GPIO_FN(FMIN), GPIO_FN(RDS_DATA),
  2758. GPIO_FN(VI0_CLK), GPIO_FN(VI0_CLKENB),
  2759. GPIO_FN(TX1_C), GPIO_FN(HTX1_B), GPIO_FN(MT1_SYNC),
  2760. GPIO_FN(VI0_FIELD), GPIO_FN(RX1_C), GPIO_FN(HRX1_B),
  2761. GPIO_FN(VI0_HSYNC), GPIO_FN(VI0_DATA0_B_VI0_B0_B), GPIO_FN(CTS1_C),
  2762. GPIO_FN(TX4_D), GPIO_FN(HSCK1_B),
  2763. GPIO_FN(VI0_VSYNC), GPIO_FN(VI0_DATA1_B_VI0_B1_B),
  2764. GPIO_FN(RTS1_C_TANS_C), GPIO_FN(RX4_D), GPIO_FN(PWMFSW0_C),
  2765. /* IPSR9 */
  2766. GPIO_FN(VI0_DATA0_VI0_B0), GPIO_FN(HRTS1_B), GPIO_FN(MT1_VCXO),
  2767. GPIO_FN(VI0_DATA1_VI0_B1), GPIO_FN(HCTS1_B), GPIO_FN(MT1_PWM),
  2768. GPIO_FN(VI0_DATA2_VI0_B2), GPIO_FN(VI0_DATA3_VI0_B3),
  2769. GPIO_FN(VI0_DATA4_VI0_B4),
  2770. GPIO_FN(VI0_DATA5_VI0_B5), GPIO_FN(VI0_DATA6_VI0_B6),
  2771. GPIO_FN(ARM_TRACEDATA_0), GPIO_FN(VI0_DATA7_VI0_B7),
  2772. GPIO_FN(ARM_TRACEDATA_1), GPIO_FN(VI0_G0),
  2773. GPIO_FN(SSI_SCK78_C), GPIO_FN(IRQ0), GPIO_FN(ARM_TRACEDATA_2),
  2774. GPIO_FN(VI0_G1), GPIO_FN(SSI_WS78_C), GPIO_FN(IRQ1),
  2775. GPIO_FN(ARM_TRACEDATA_3), GPIO_FN(VI0_G2), GPIO_FN(ETH_TXD1),
  2776. GPIO_FN(ARM_TRACEDATA_4), GPIO_FN(TS_SPSYNC0),
  2777. GPIO_FN(VI0_G3), GPIO_FN(ETH_CRS_DV),
  2778. GPIO_FN(ARM_TRACEDATA_5), GPIO_FN(TS_SDAT0), GPIO_FN(VI0_G4),
  2779. GPIO_FN(ETH_TX_EN), GPIO_FN(ARM_TRACEDATA_6),
  2780. GPIO_FN(VI0_G5), GPIO_FN(ETH_RX_ER),
  2781. GPIO_FN(ARM_TRACEDATA_7), GPIO_FN(VI0_G6), GPIO_FN(ETH_RXD0),
  2782. GPIO_FN(ARM_TRACEDATA_8), GPIO_FN(VI0_G7),
  2783. GPIO_FN(ETH_RXD1), GPIO_FN(ARM_TRACEDATA_9),
  2784. /* IPSR10 */
  2785. GPIO_FN(VI0_R0), GPIO_FN(SSI_SDATA7_C), GPIO_FN(SCK1_C),
  2786. GPIO_FN(DREQ1_B), GPIO_FN(ARM_TRACEDATA_10), GPIO_FN(DREQ0_C),
  2787. GPIO_FN(VI0_R1), GPIO_FN(SSI_SDATA8_C), GPIO_FN(DACK1_B),
  2788. GPIO_FN(ARM_TRACEDATA_11), GPIO_FN(DACK0_C), GPIO_FN(DRACK0_C),
  2789. GPIO_FN(VI0_R2), GPIO_FN(ETH_LINK), GPIO_FN(IRQ2),
  2790. GPIO_FN(ARM_TRACEDATA_12), GPIO_FN(VI0_R3), GPIO_FN(ETH_MAGIC),
  2791. GPIO_FN(IRQ3), GPIO_FN(ARM_TRACEDATA_13),
  2792. GPIO_FN(VI0_R4), GPIO_FN(ETH_REFCLK),
  2793. GPIO_FN(HSPI_CLK1_B), GPIO_FN(ARM_TRACEDATA_14), GPIO_FN(MT1_CLK),
  2794. GPIO_FN(TS_SCK0), GPIO_FN(VI0_R5), GPIO_FN(ETH_TXD0),
  2795. GPIO_FN(HSPI_CS1_B), GPIO_FN(ARM_TRACEDATA_15),
  2796. GPIO_FN(MT1_D), GPIO_FN(TS_SDEN0), GPIO_FN(VI0_R6), GPIO_FN(ETH_MDC),
  2797. GPIO_FN(DREQ2_C), GPIO_FN(HSPI_TX1_B), GPIO_FN(TRACECLK),
  2798. GPIO_FN(MT1_BEN), GPIO_FN(PWMFSW0_D), GPIO_FN(VI0_R7),
  2799. GPIO_FN(ETH_MDIO), GPIO_FN(DACK2_C), GPIO_FN(HSPI_RX1_B),
  2800. GPIO_FN(SCIF_CLK_D), GPIO_FN(TRACECTL), GPIO_FN(MT1_PEN),
  2801. GPIO_FN(VI1_CLK), GPIO_FN(SIM_D), GPIO_FN(SDA3), GPIO_FN(VI1_HSYNC),
  2802. GPIO_FN(VI3_CLK), GPIO_FN(SSI_SCK4), GPIO_FN(GPS_SIGN_C),
  2803. GPIO_FN(PWMFSW0_E), GPIO_FN(VI1_VSYNC), GPIO_FN(AUDIO_CLKOUT_C),
  2804. GPIO_FN(SSI_WS4), GPIO_FN(SIM_CLK), GPIO_FN(GPS_MAG_C),
  2805. GPIO_FN(SPV_TRST), GPIO_FN(SCL3),
  2806. /* IPSR11 */
  2807. GPIO_FN(VI1_DATA0_VI1_B0), GPIO_FN(SIM_RST),
  2808. GPIO_FN(SPV_TCK), GPIO_FN(ADICLK_B), GPIO_FN(VI1_DATA1_VI1_B1),
  2809. GPIO_FN(MT0_CLK), GPIO_FN(SPV_TMS),
  2810. GPIO_FN(ADICS_B_SAMP_B), GPIO_FN(VI1_DATA2_VI1_B2),
  2811. GPIO_FN(MT0_D), GPIO_FN(SPVTDI), GPIO_FN(ADIDATA_B),
  2812. GPIO_FN(VI1_DATA3_VI1_B3), GPIO_FN(MT0_BEN),
  2813. GPIO_FN(SPV_TDO), GPIO_FN(ADICHS0_B), GPIO_FN(VI1_DATA4_VI1_B4),
  2814. GPIO_FN(MT0_PEN), GPIO_FN(SPA_TRST),
  2815. GPIO_FN(HSPI_CLK1_D), GPIO_FN(ADICHS1_B), GPIO_FN(VI1_DATA5_VI1_B5),
  2816. GPIO_FN(MT0_SYNC), GPIO_FN(SPA_TCK),
  2817. GPIO_FN(HSPI_CS1_D), GPIO_FN(ADICHS2_B), GPIO_FN(VI1_DATA6_VI1_B6),
  2818. GPIO_FN(MT0_VCXO), GPIO_FN(SPA_TMS),
  2819. GPIO_FN(HSPI_TX1_D), GPIO_FN(VI1_DATA7_VI1_B7),
  2820. GPIO_FN(MT0_PWM), GPIO_FN(SPA_TDI), GPIO_FN(HSPI_RX1_D),
  2821. GPIO_FN(VI1_G0), GPIO_FN(VI3_DATA0),
  2822. GPIO_FN(TS_SCK1), GPIO_FN(DREQ2_B), GPIO_FN(TX2), GPIO_FN(SPA_TDO),
  2823. GPIO_FN(HCTS0_B), GPIO_FN(VI1_G1), GPIO_FN(VI3_DATA1),
  2824. GPIO_FN(SSI_SCK1), GPIO_FN(TS_SDEN1), GPIO_FN(DACK2_B), GPIO_FN(RX2),
  2825. GPIO_FN(HRTS0_B),
  2826. /* IPSR12 */
  2827. GPIO_FN(VI1_G2), GPIO_FN(VI3_DATA2), GPIO_FN(SSI_WS1),
  2828. GPIO_FN(TS_SPSYNC1), GPIO_FN(SCK2), GPIO_FN(HSCK0_B), GPIO_FN(VI1_G3),
  2829. GPIO_FN(VI3_DATA3), GPIO_FN(SSI_SCK2), GPIO_FN(TS_SDAT1),
  2830. GPIO_FN(SCL1_C), GPIO_FN(HTX0_B), GPIO_FN(VI1_G4), GPIO_FN(VI3_DATA4),
  2831. GPIO_FN(SSI_WS2), GPIO_FN(SDA1_C), GPIO_FN(SIM_RST_B),
  2832. GPIO_FN(HRX0_B), GPIO_FN(VI1_G5), GPIO_FN(VI3_DATA5),
  2833. GPIO_FN(GPS_CLK), GPIO_FN(FSE), GPIO_FN(TX4_B), GPIO_FN(SIM_D_B),
  2834. GPIO_FN(VI1_G6), GPIO_FN(VI3_DATA6), GPIO_FN(GPS_SIGN), GPIO_FN(FRB),
  2835. GPIO_FN(RX4_B), GPIO_FN(SIM_CLK_B), GPIO_FN(VI1_G7),
  2836. GPIO_FN(VI3_DATA7), GPIO_FN(GPS_MAG), GPIO_FN(FCE), GPIO_FN(SCK4_B),
  2837. };
  2838. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2839. { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
  2840. GP_0_31_FN, FN_IP3_31_29,
  2841. GP_0_30_FN, FN_IP3_26_24,
  2842. GP_0_29_FN, FN_IP3_22_21,
  2843. GP_0_28_FN, FN_IP3_14_12,
  2844. GP_0_27_FN, FN_IP3_11_9,
  2845. GP_0_26_FN, FN_IP3_2_0,
  2846. GP_0_25_FN, FN_IP2_30_28,
  2847. GP_0_24_FN, FN_IP2_21_19,
  2848. GP_0_23_FN, FN_IP2_18_16,
  2849. GP_0_22_FN, FN_IP0_30_28,
  2850. GP_0_21_FN, FN_IP0_5_3,
  2851. GP_0_20_FN, FN_IP1_18_15,
  2852. GP_0_19_FN, FN_IP1_14_11,
  2853. GP_0_18_FN, FN_IP1_10_7,
  2854. GP_0_17_FN, FN_IP1_6_4,
  2855. GP_0_16_FN, FN_IP1_3_2,
  2856. GP_0_15_FN, FN_IP1_1_0,
  2857. GP_0_14_FN, FN_IP0_27_26,
  2858. GP_0_13_FN, FN_IP0_25,
  2859. GP_0_12_FN, FN_IP0_24_23,
  2860. GP_0_11_FN, FN_IP0_22_19,
  2861. GP_0_10_FN, FN_IP0_18_16,
  2862. GP_0_9_FN, FN_IP0_15_14,
  2863. GP_0_8_FN, FN_IP0_13_12,
  2864. GP_0_7_FN, FN_IP0_11_10,
  2865. GP_0_6_FN, FN_IP0_9_8,
  2866. GP_0_5_FN, FN_A19,
  2867. GP_0_4_FN, FN_A18,
  2868. GP_0_3_FN, FN_A17,
  2869. GP_0_2_FN, FN_IP0_7_6,
  2870. GP_0_1_FN, FN_AVS2,
  2871. GP_0_0_FN, FN_AVS1 }
  2872. },
  2873. { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
  2874. GP_1_31_FN, FN_IP5_23_21,
  2875. GP_1_30_FN, FN_IP5_20_17,
  2876. GP_1_29_FN, FN_IP5_16_15,
  2877. GP_1_28_FN, FN_IP5_14_13,
  2878. GP_1_27_FN, FN_IP5_12_11,
  2879. GP_1_26_FN, FN_IP5_10_9,
  2880. GP_1_25_FN, FN_IP5_8,
  2881. GP_1_24_FN, FN_IP5_7,
  2882. GP_1_23_FN, FN_IP5_6,
  2883. GP_1_22_FN, FN_IP5_5,
  2884. GP_1_21_FN, FN_IP5_4,
  2885. GP_1_20_FN, FN_IP5_3,
  2886. GP_1_19_FN, FN_IP5_2_0,
  2887. GP_1_18_FN, FN_IP4_31_29,
  2888. GP_1_17_FN, FN_IP4_28,
  2889. GP_1_16_FN, FN_IP4_27,
  2890. GP_1_15_FN, FN_IP4_26,
  2891. GP_1_14_FN, FN_IP4_25,
  2892. GP_1_13_FN, FN_IP4_24,
  2893. GP_1_12_FN, FN_IP4_23,
  2894. GP_1_11_FN, FN_IP4_22_20,
  2895. GP_1_10_FN, FN_IP4_19_17,
  2896. GP_1_9_FN, FN_IP4_16,
  2897. GP_1_8_FN, FN_IP4_15,
  2898. GP_1_7_FN, FN_IP4_14,
  2899. GP_1_6_FN, FN_IP4_13,
  2900. GP_1_5_FN, FN_IP4_12,
  2901. GP_1_4_FN, FN_IP4_11,
  2902. GP_1_3_FN, FN_IP4_10_8,
  2903. GP_1_2_FN, FN_IP4_7_5,
  2904. GP_1_1_FN, FN_IP4_4_2,
  2905. GP_1_0_FN, FN_IP4_1_0 }
  2906. },
  2907. { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
  2908. GP_2_31_FN, FN_IP10_28_26,
  2909. GP_2_30_FN, FN_IP10_25_24,
  2910. GP_2_29_FN, FN_IP10_23_21,
  2911. GP_2_28_FN, FN_IP10_20_18,
  2912. GP_2_27_FN, FN_IP10_17_15,
  2913. GP_2_26_FN, FN_IP10_14_12,
  2914. GP_2_25_FN, FN_IP10_11_9,
  2915. GP_2_24_FN, FN_IP10_8_6,
  2916. GP_2_23_FN, FN_IP10_5_3,
  2917. GP_2_22_FN, FN_IP10_2_0,
  2918. GP_2_21_FN, FN_IP9_29_28,
  2919. GP_2_20_FN, FN_IP9_27_26,
  2920. GP_2_19_FN, FN_IP9_25_24,
  2921. GP_2_18_FN, FN_IP9_23_22,
  2922. GP_2_17_FN, FN_IP9_21_19,
  2923. GP_2_16_FN, FN_IP9_18_16,
  2924. GP_2_15_FN, FN_IP9_15_14,
  2925. GP_2_14_FN, FN_IP9_13_12,
  2926. GP_2_13_FN, FN_IP9_11_10,
  2927. GP_2_12_FN, FN_IP9_9_8,
  2928. GP_2_11_FN, FN_IP9_7,
  2929. GP_2_10_FN, FN_IP9_6,
  2930. GP_2_9_FN, FN_IP9_5,
  2931. GP_2_8_FN, FN_IP9_4,
  2932. GP_2_7_FN, FN_IP9_3_2,
  2933. GP_2_6_FN, FN_IP9_1_0,
  2934. GP_2_5_FN, FN_IP8_30_28,
  2935. GP_2_4_FN, FN_IP8_27_25,
  2936. GP_2_3_FN, FN_IP8_24_23,
  2937. GP_2_2_FN, FN_IP8_22_21,
  2938. GP_2_1_FN, FN_IP8_20,
  2939. GP_2_0_FN, FN_IP5_27_24 }
  2940. },
  2941. { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
  2942. GP_3_31_FN, FN_IP6_3_2,
  2943. GP_3_30_FN, FN_IP6_1_0,
  2944. GP_3_29_FN, FN_IP5_30_29,
  2945. GP_3_28_FN, FN_IP5_28,
  2946. GP_3_27_FN, FN_IP1_24_23,
  2947. GP_3_26_FN, FN_IP1_22_21,
  2948. GP_3_25_FN, FN_IP1_20_19,
  2949. GP_3_24_FN, FN_IP7_26_25,
  2950. GP_3_23_FN, FN_IP7_24_23,
  2951. GP_3_22_FN, FN_IP7_22_21,
  2952. GP_3_21_FN, FN_IP7_20_19,
  2953. GP_3_20_FN, FN_IP7_30_29,
  2954. GP_3_19_FN, FN_IP7_28_27,
  2955. GP_3_18_FN, FN_IP7_18_17,
  2956. GP_3_17_FN, FN_IP7_16_15,
  2957. GP_3_16_FN, FN_IP12_17_15,
  2958. GP_3_15_FN, FN_IP12_14_12,
  2959. GP_3_14_FN, FN_IP12_11_9,
  2960. GP_3_13_FN, FN_IP12_8_6,
  2961. GP_3_12_FN, FN_IP12_5_3,
  2962. GP_3_11_FN, FN_IP12_2_0,
  2963. GP_3_10_FN, FN_IP11_29_27,
  2964. GP_3_9_FN, FN_IP11_26_24,
  2965. GP_3_8_FN, FN_IP11_23_21,
  2966. GP_3_7_FN, FN_IP11_20_18,
  2967. GP_3_6_FN, FN_IP11_17_15,
  2968. GP_3_5_FN, FN_IP11_14_12,
  2969. GP_3_4_FN, FN_IP11_11_9,
  2970. GP_3_3_FN, FN_IP11_8_6,
  2971. GP_3_2_FN, FN_IP11_5_3,
  2972. GP_3_1_FN, FN_IP11_2_0,
  2973. GP_3_0_FN, FN_IP10_31_29 }
  2974. },
  2975. { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
  2976. GP_4_31_FN, FN_IP8_19,
  2977. GP_4_30_FN, FN_IP8_18,
  2978. GP_4_29_FN, FN_IP8_17_16,
  2979. GP_4_28_FN, FN_IP0_2_0,
  2980. GP_4_27_FN, FN_USB_PENC1,
  2981. GP_4_26_FN, FN_USB_PENC0,
  2982. GP_4_25_FN, FN_IP8_15_12,
  2983. GP_4_24_FN, FN_IP8_11_8,
  2984. GP_4_23_FN, FN_IP8_7_4,
  2985. GP_4_22_FN, FN_IP8_3_0,
  2986. GP_4_21_FN, FN_IP2_3_0,
  2987. GP_4_20_FN, FN_IP1_28_25,
  2988. GP_4_19_FN, FN_IP2_15_12,
  2989. GP_4_18_FN, FN_IP2_11_8,
  2990. GP_4_17_FN, FN_IP2_7_4,
  2991. GP_4_16_FN, FN_IP7_14_13,
  2992. GP_4_15_FN, FN_IP7_12_10,
  2993. GP_4_14_FN, FN_IP7_9_7,
  2994. GP_4_13_FN, FN_IP7_6_4,
  2995. GP_4_12_FN, FN_IP7_3_2,
  2996. GP_4_11_FN, FN_IP7_1_0,
  2997. GP_4_10_FN, FN_IP6_30_29,
  2998. GP_4_9_FN, FN_IP6_26_25,
  2999. GP_4_8_FN, FN_IP6_24_23,
  3000. GP_4_7_FN, FN_IP6_22_20,
  3001. GP_4_6_FN, FN_IP6_19_18,
  3002. GP_4_5_FN, FN_IP6_17_15,
  3003. GP_4_4_FN, FN_IP6_14_12,
  3004. GP_4_3_FN, FN_IP6_11_9,
  3005. GP_4_2_FN, FN_IP6_8,
  3006. GP_4_1_FN, FN_IP6_7_6,
  3007. GP_4_0_FN, FN_IP6_5_4 }
  3008. },
  3009. { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
  3010. GP_5_31_FN, FN_IP3_5,
  3011. GP_5_30_FN, FN_IP3_4,
  3012. GP_5_29_FN, FN_IP3_3,
  3013. GP_5_28_FN, FN_IP2_27,
  3014. GP_5_27_FN, FN_IP2_26,
  3015. GP_5_26_FN, FN_IP2_25,
  3016. GP_5_25_FN, FN_IP2_24,
  3017. GP_5_24_FN, FN_IP2_23,
  3018. GP_5_23_FN, FN_IP2_22,
  3019. GP_5_22_FN, FN_IP3_28,
  3020. GP_5_21_FN, FN_IP3_27,
  3021. GP_5_20_FN, FN_IP3_23,
  3022. GP_5_19_FN, FN_EX_WAIT0,
  3023. GP_5_18_FN, FN_WE1,
  3024. GP_5_17_FN, FN_WE0,
  3025. GP_5_16_FN, FN_RD,
  3026. GP_5_15_FN, FN_A16,
  3027. GP_5_14_FN, FN_A15,
  3028. GP_5_13_FN, FN_A14,
  3029. GP_5_12_FN, FN_A13,
  3030. GP_5_11_FN, FN_A12,
  3031. GP_5_10_FN, FN_A11,
  3032. GP_5_9_FN, FN_A10,
  3033. GP_5_8_FN, FN_A9,
  3034. GP_5_7_FN, FN_A8,
  3035. GP_5_6_FN, FN_A7,
  3036. GP_5_5_FN, FN_A6,
  3037. GP_5_4_FN, FN_A5,
  3038. GP_5_3_FN, FN_A4,
  3039. GP_5_2_FN, FN_A3,
  3040. GP_5_1_FN, FN_A2,
  3041. GP_5_0_FN, FN_A1 }
  3042. },
  3043. { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
  3044. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3045. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3046. 0, 0, 0, 0, 0, 0, 0, 0,
  3047. 0, 0,
  3048. 0, 0,
  3049. 0, 0,
  3050. GP_6_8_FN, FN_IP3_20,
  3051. GP_6_7_FN, FN_IP3_19,
  3052. GP_6_6_FN, FN_IP3_18,
  3053. GP_6_5_FN, FN_IP3_17,
  3054. GP_6_4_FN, FN_IP3_16,
  3055. GP_6_3_FN, FN_IP3_15,
  3056. GP_6_2_FN, FN_IP3_8,
  3057. GP_6_1_FN, FN_IP3_7,
  3058. GP_6_0_FN, FN_IP3_6 }
  3059. },
  3060. { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
  3061. 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
  3062. /* IP0_31 [1] */
  3063. 0, 0,
  3064. /* IP0_30_28 [3] */
  3065. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  3066. FN_HRTS1, FN_RX4_C, 0, 0,
  3067. /* IP0_27_26 [2] */
  3068. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
  3069. /* IP0_25 [1] */
  3070. FN_CS0, FN_HSPI_CS2_B,
  3071. /* IP0_24_23 [2] */
  3072. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
  3073. /* IP0_22_19 [4] */
  3074. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  3075. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  3076. FN_CTS0_B, 0, 0, 0,
  3077. 0, 0, 0, 0,
  3078. /* IP0_18_16 [3] */
  3079. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  3080. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
  3081. /* IP0_15_14 [2] */
  3082. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  3083. /* IP0_13_12 [2] */
  3084. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  3085. /* IP0_11_10 [2] */
  3086. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
  3087. /* IP0_9_8 [2] */
  3088. FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
  3089. /* IP0_7_6 [2] */
  3090. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  3091. /* IP0_5_3 [3] */
  3092. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  3093. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  3094. /* IP0_2_0 [3] */
  3095. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  3096. FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
  3097. },
  3098. { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
  3099. 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
  3100. /* IP1_31_29 [3] */
  3101. 0, 0, 0, 0, 0, 0, 0, 0,
  3102. /* IP1_28_25 [4] */
  3103. FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
  3104. FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
  3105. FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
  3106. 0, 0, 0, 0,
  3107. /* IP1_24_23 [2] */
  3108. FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
  3109. /* IP1_22_21 [2] */
  3110. FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
  3111. /* IP1_20_19 [2] */
  3112. FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
  3113. /* IP1_18_15 [4] */
  3114. FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
  3115. FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
  3116. FN_RX0_B, FN_SSI_WS9, 0, 0,
  3117. 0, 0, 0, 0,
  3118. /* IP1_14_11 [4] */
  3119. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  3120. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  3121. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
  3122. 0, 0, 0, 0,
  3123. /* IP1_10_7 [4] */
  3124. FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
  3125. FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
  3126. FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
  3127. 0, 0, 0, 0,
  3128. /* IP1_6_4 [3] */
  3129. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  3130. FN_ATACS00, 0, 0, 0,
  3131. /* IP1_3_2 [2] */
  3132. FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
  3133. /* IP1_1_0 [2] */
  3134. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
  3135. },
  3136. { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
  3137. 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
  3138. /* IP2_31 [1] */
  3139. 0, 0,
  3140. /* IP2_30_28 [3] */
  3141. FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
  3142. FN_AUDATA2, 0, 0, 0,
  3143. /* IP2_27 [1] */
  3144. FN_DU0_DR7, FN_LCDOUT7,
  3145. /* IP2_26 [1] */
  3146. FN_DU0_DR6, FN_LCDOUT6,
  3147. /* IP2_25 [1] */
  3148. FN_DU0_DR5, FN_LCDOUT5,
  3149. /* IP2_24 [1] */
  3150. FN_DU0_DR4, FN_LCDOUT4,
  3151. /* IP2_23 [1] */
  3152. FN_DU0_DR3, FN_LCDOUT3,
  3153. /* IP2_22 [1] */
  3154. FN_DU0_DR2, FN_LCDOUT2,
  3155. /* IP2_21_19 [3] */
  3156. FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
  3157. FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
  3158. /* IP2_18_16 [3] */
  3159. FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
  3160. FN_AUDATA0, FN_TX5_C, 0, 0,
  3161. /* IP2_15_12 [4] */
  3162. FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
  3163. FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
  3164. FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
  3165. 0, 0, 0, 0,
  3166. /* IP2_11_8 [4] */
  3167. FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
  3168. FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
  3169. FN_CC5_OSCOUT, 0, 0, 0,
  3170. 0, 0, 0, 0,
  3171. /* IP2_7_4 [4] */
  3172. FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
  3173. FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
  3174. FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
  3175. 0, 0, 0, 0,
  3176. /* IP2_3_0 [4] */
  3177. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  3178. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  3179. FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
  3180. 0, 0, 0, 0 }
  3181. },
  3182. { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
  3183. 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
  3184. 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
  3185. /* IP3_31_29 [3] */
  3186. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
  3187. FN_SCL2_C, FN_REMOCON, 0, 0,
  3188. /* IP3_28 [1] */
  3189. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  3190. /* IP3_27 [1] */
  3191. FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
  3192. /* IP3_26_24 [3] */
  3193. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  3194. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
  3195. /* IP3_23 [1] */
  3196. FN_DU0_DOTCLKOUT0, FN_QCLK,
  3197. /* IP3_22_21 [2] */
  3198. FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
  3199. /* IP3_20 [1] */
  3200. FN_DU0_DB7, FN_LCDOUT23,
  3201. /* IP3_19 [1] */
  3202. FN_DU0_DB6, FN_LCDOUT22,
  3203. /* IP3_18 [1] */
  3204. FN_DU0_DB5, FN_LCDOUT21,
  3205. /* IP3_17 [1] */
  3206. FN_DU0_DB4, FN_LCDOUT20,
  3207. /* IP3_16 [1] */
  3208. FN_DU0_DB3, FN_LCDOUT19,
  3209. /* IP3_15 [1] */
  3210. FN_DU0_DB2, FN_LCDOUT18,
  3211. /* IP3_14_12 [3] */
  3212. FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
  3213. FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
  3214. /* IP3_11_9 [3] */
  3215. FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
  3216. FN_TCLK1, FN_AUDATA4, 0, 0,
  3217. /* IP3_8 [1] */
  3218. FN_DU0_DG7, FN_LCDOUT15,
  3219. /* IP3_7 [1] */
  3220. FN_DU0_DG6, FN_LCDOUT14,
  3221. /* IP3_6 [1] */
  3222. FN_DU0_DG5, FN_LCDOUT13,
  3223. /* IP3_5 [1] */
  3224. FN_DU0_DG4, FN_LCDOUT12,
  3225. /* IP3_4 [1] */
  3226. FN_DU0_DG3, FN_LCDOUT11,
  3227. /* IP3_3 [1] */
  3228. FN_DU0_DG2, FN_LCDOUT10,
  3229. /* IP3_2_0 [3] */
  3230. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  3231. FN_AUDATA3, 0, 0, 0 }
  3232. },
  3233. { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
  3234. 3, 1, 1, 1, 1, 1, 1, 3, 3,
  3235. 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
  3236. /* IP4_31_29 [3] */
  3237. FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
  3238. FN_TX5, FN_SCK0_D, 0, 0,
  3239. /* IP4_28 [1] */
  3240. FN_DU1_DG7, FN_VI2_R3,
  3241. /* IP4_27 [1] */
  3242. FN_DU1_DG6, FN_VI2_R2,
  3243. /* IP4_26 [1] */
  3244. FN_DU1_DG5, FN_VI2_R1,
  3245. /* IP4_25 [1] */
  3246. FN_DU1_DG4, FN_VI2_R0,
  3247. /* IP4_24 [1] */
  3248. FN_DU1_DG3, FN_VI2_G7,
  3249. /* IP4_23 [1] */
  3250. FN_DU1_DG2, FN_VI2_G6,
  3251. /* IP4_22_20 [3] */
  3252. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  3253. FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
  3254. /* IP4_19_17 [3] */
  3255. FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
  3256. FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
  3257. /* IP4_16 [1] */
  3258. FN_DU1_DR7, FN_VI2_G5,
  3259. /* IP4_15 [1] */
  3260. FN_DU1_DR6, FN_VI2_G4,
  3261. /* IP4_14 [1] */
  3262. FN_DU1_DR5, FN_VI2_G3,
  3263. /* IP4_13 [1] */
  3264. FN_DU1_DR4, FN_VI2_G2,
  3265. /* IP4_12 [1] */
  3266. FN_DU1_DR3, FN_VI2_G1,
  3267. /* IP4_11 [1] */
  3268. FN_DU1_DR2, FN_VI2_G0,
  3269. /* IP4_10_8 [3] */
  3270. FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
  3271. FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
  3272. /* IP4_7_5 [3] */
  3273. FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
  3274. FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
  3275. /* IP4_4_2 [3] */
  3276. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  3277. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
  3278. /* IP4_1_0 [2] */
  3279. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
  3280. },
  3281. { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
  3282. 1, 2, 1, 4, 3, 4, 2, 2,
  3283. 2, 2, 1, 1, 1, 1, 1, 1, 3) {
  3284. /* IP5_31 [1] */
  3285. 0, 0,
  3286. /* IP5_30_29 [2] */
  3287. FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
  3288. /* IP5_28 [1] */
  3289. FN_AUDIO_CLKA, FN_CAN_TXCLK,
  3290. /* IP5_27_24 [4] */
  3291. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
  3292. FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
  3293. FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
  3294. 0, 0, 0, 0,
  3295. /* IP5_23_21 [3] */
  3296. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  3297. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  3298. /* IP5_20_17 [4] */
  3299. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  3300. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  3301. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
  3302. 0, 0, 0, 0,
  3303. /* IP5_16_15 [2] */
  3304. FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
  3305. /* IP5_14_13 [2] */
  3306. FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
  3307. /* IP5_12_11 [2] */
  3308. FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
  3309. /* IP5_10_9 [2] */
  3310. FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
  3311. /* IP5_8 [1] */
  3312. FN_DU1_DB7, FN_SDA2_D,
  3313. /* IP5_7 [1] */
  3314. FN_DU1_DB6, FN_SCL2_D,
  3315. /* IP5_6 [1] */
  3316. FN_DU1_DB5, FN_VI2_R7,
  3317. /* IP5_5 [1] */
  3318. FN_DU1_DB4, FN_VI2_R6,
  3319. /* IP5_4 [1] */
  3320. FN_DU1_DB3, FN_VI2_R5,
  3321. /* IP5_3 [1] */
  3322. FN_DU1_DB2, FN_VI2_R4,
  3323. /* IP5_2_0 [3] */
  3324. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  3325. FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
  3326. },
  3327. { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
  3328. 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
  3329. /* IP6_31 [1] */
  3330. 0, 0,
  3331. /* IP6_30_29 [2] */
  3332. FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  3333. /* IP_28_27 [2] */
  3334. 0, 0, 0, 0,
  3335. /* IP6_26_25 [2] */
  3336. FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
  3337. /* IP6_24_23 [2] */
  3338. FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
  3339. /* IP6_22_20 [3] */
  3340. FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
  3341. FN_TCLK0_D, 0, 0, 0,
  3342. /* IP6_19_18 [2] */
  3343. FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
  3344. /* IP6_17_15 [3] */
  3345. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  3346. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
  3347. /* IP6_14_12 [3] */
  3348. FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
  3349. FN_SSI_WS9_C, 0, 0, 0,
  3350. /* IP6_11_9 [3] */
  3351. FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
  3352. FN_SSI_SCK9_C, 0, 0, 0,
  3353. /* IP6_8 [1] */
  3354. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
  3355. /* IP6_7_6 [2] */
  3356. FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
  3357. /* IP6_5_4 [2] */
  3358. FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
  3359. /* IP6_3_2 [2] */
  3360. FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
  3361. /* IP6_1_0 [2] */
  3362. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
  3363. },
  3364. { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
  3365. 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
  3366. /* IP7_31 [1] */
  3367. 0, 0,
  3368. /* IP7_30_29 [2] */
  3369. FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
  3370. /* IP7_28_27 [2] */
  3371. FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
  3372. /* IP7_26_25 [2] */
  3373. FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
  3374. /* IP7_24_23 [2] */
  3375. FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
  3376. /* IP7_22_21 [2] */
  3377. FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
  3378. /* IP7_20_19 [2] */
  3379. FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
  3380. /* IP7_18_17 [2] */
  3381. FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
  3382. /* IP7_16_15 [2] */
  3383. FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
  3384. /* IP7_14_13 [2] */
  3385. FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
  3386. /* IP7_12_10 [3] */
  3387. FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
  3388. FN_HSPI_TX1_C, 0, 0, 0,
  3389. /* IP7_9_7 [3] */
  3390. FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
  3391. FN_HSPI_CS1_C, 0, 0, 0,
  3392. /* IP7_6_4 [3] */
  3393. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  3394. FN_HSPI_CLK1_C, 0, 0, 0,
  3395. /* IP7_3_2 [2] */
  3396. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  3397. /* IP7_1_0 [2] */
  3398. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
  3399. },
  3400. { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
  3401. 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
  3402. /* IP8_31 [1] */
  3403. 0, 0,
  3404. /* IP8_30_28 [3] */
  3405. FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
  3406. FN_PWMFSW0_C, 0, 0, 0,
  3407. /* IP8_27_25 [3] */
  3408. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  3409. FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
  3410. /* IP8_24_23 [2] */
  3411. FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
  3412. /* IP8_22_21 [2] */
  3413. FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
  3414. /* IP8_20 [1] */
  3415. FN_VI0_CLK, FN_MMC1_CLK,
  3416. /* IP8_19 [1] */
  3417. FN_FMIN, FN_RDS_DATA,
  3418. /* IP8_18 [1] */
  3419. FN_BPFCLK, FN_PCMWE,
  3420. /* IP8_17_16 [2] */
  3421. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
  3422. /* IP8_15_12 [4] */
  3423. FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
  3424. FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
  3425. FN_CC5_STATE39, 0, 0, 0,
  3426. 0, 0, 0, 0,
  3427. /* IP8_11_8 [4] */
  3428. FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
  3429. FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
  3430. FN_CC5_STATE38, 0, 0, 0,
  3431. 0, 0, 0, 0,
  3432. /* IP8_7_4 [4] */
  3433. FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
  3434. FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
  3435. FN_CC5_STATE37, 0, 0, 0,
  3436. 0, 0, 0, 0,
  3437. /* IP8_3_0 [4] */
  3438. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  3439. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  3440. FN_CC5_STATE36, 0, 0, 0,
  3441. 0, 0, 0, 0 }
  3442. },
  3443. { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
  3444. 2, 2, 2, 2, 2, 3, 3, 2, 2,
  3445. 2, 2, 1, 1, 1, 1, 2, 2) {
  3446. /* IP9_31_30 [2] */
  3447. 0, 0, 0, 0,
  3448. /* IP9_29_28 [2] */
  3449. FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  3450. /* IP9_27_26 [2] */
  3451. FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
  3452. /* IP9_25_24 [2] */
  3453. FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
  3454. /* IP9_23_22 [2] */
  3455. FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
  3456. /* IP9_21_19 [3] */
  3457. FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
  3458. FN_TS_SDAT0, 0, 0, 0,
  3459. /* IP9_18_16 [3] */
  3460. FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
  3461. FN_TS_SPSYNC0, 0, 0, 0,
  3462. /* IP9_15_14 [2] */
  3463. FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
  3464. /* IP9_13_12 [2] */
  3465. FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
  3466. /* IP9_11_10 [2] */
  3467. FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
  3468. /* IP9_9_8 [2] */
  3469. FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
  3470. /* IP9_7 [1] */
  3471. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
  3472. /* IP9_6 [1] */
  3473. FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  3474. /* IP9_5 [1] */
  3475. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
  3476. /* IP9_4 [1] */
  3477. FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  3478. /* IP9_3_2 [2] */
  3479. FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
  3480. /* IP9_1_0 [2] */
  3481. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
  3482. },
  3483. { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
  3484. 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  3485. /* IP10_31_29 [3] */
  3486. FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
  3487. FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
  3488. /* IP10_28_26 [3] */
  3489. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  3490. FN_PWMFSW0_E, 0, 0, 0,
  3491. /* IP10_25_24 [2] */
  3492. FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
  3493. /* IP10_23_21 [3] */
  3494. FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
  3495. FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
  3496. /* IP10_20_18 [3] */
  3497. FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
  3498. FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
  3499. /* IP10_17_15 [3] */
  3500. FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  3501. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
  3502. /* IP10_14_12 [3] */
  3503. FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
  3504. FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
  3505. /* IP10_11_9 [3] */
  3506. FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
  3507. FN_ARM_TRACEDATA_13, 0, 0, 0,
  3508. /* IP10_8_6 [3] */
  3509. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  3510. FN_ARM_TRACEDATA_12, 0, 0, 0,
  3511. /* IP10_5_3 [3] */
  3512. FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
  3513. FN_DACK0_C, FN_DRACK0_C, 0, 0,
  3514. /* IP10_2_0 [3] */
  3515. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  3516. FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
  3517. },
  3518. { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
  3519. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3520. /* IP11_31_30 [2] */
  3521. 0, 0, 0, 0,
  3522. /* IP11_29_27 [3] */
  3523. FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
  3524. FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
  3525. /* IP11_26_24 [3] */
  3526. FN_VI1_G0, FN_VI3_DATA0, 0, FN_TS_SCK1,
  3527. FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
  3528. /* IP11_23_21 [3] */
  3529. FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
  3530. FN_HSPI_RX1_D, 0, 0, 0,
  3531. /* IP11_20_18 [3] */
  3532. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  3533. FN_HSPI_TX1_D, 0, 0, 0,
  3534. /* IP11_17_15 [3] */
  3535. FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
  3536. FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
  3537. /* IP11_14_12 [3] */
  3538. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  3539. FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
  3540. /* IP11_11_9 [3] */
  3541. FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
  3542. FN_ADICHS0_B, 0, 0, 0,
  3543. /* IP11_8_6 [3] */
  3544. FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
  3545. FN_ADIDATA_B, 0, 0, 0,
  3546. /* IP11_5_3 [3] */
  3547. FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
  3548. FN_ADICS_B_SAMP_B, 0, 0, 0,
  3549. /* IP11_2_0 [3] */
  3550. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  3551. FN_ADICLK_B, 0, 0, 0 }
  3552. },
  3553. { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
  3554. 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
  3555. /* IP12_31_28 [4] */
  3556. 0, 0, 0, 0, 0, 0, 0, 0,
  3557. 0, 0, 0, 0, 0, 0, 0, 0,
  3558. /* IP12_27_24 [4] */
  3559. 0, 0, 0, 0, 0, 0, 0, 0,
  3560. 0, 0, 0, 0, 0, 0, 0, 0,
  3561. /* IP12_23_20 [4] */
  3562. 0, 0, 0, 0, 0, 0, 0, 0,
  3563. 0, 0, 0, 0, 0, 0, 0, 0,
  3564. /* IP12_19_18 [2] */
  3565. 0, 0, 0, 0,
  3566. /* IP12_17_15 [3] */
  3567. FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
  3568. FN_SCK4_B, 0, 0, 0,
  3569. /* IP12_14_12 [3] */
  3570. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  3571. FN_RX4_B, FN_SIM_CLK_B, 0, 0,
  3572. /* IP12_11_9 [3] */
  3573. FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
  3574. FN_TX4_B, FN_SIM_D_B, 0, 0,
  3575. /* IP12_8_6 [3] */
  3576. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  3577. FN_SIM_RST_B, FN_HRX0_B, 0, 0,
  3578. /* IP12_5_3 [3] */
  3579. FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
  3580. FN_SCL1_C, FN_HTX0_B, 0, 0,
  3581. /* IP12_2_0 [3] */
  3582. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  3583. FN_SCK2, FN_HSCK0_B, 0, 0 }
  3584. },
  3585. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
  3586. 2, 2, 3, 3, 2, 2, 2, 2, 2,
  3587. 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
  3588. /* SEL_SCIF5 [2] */
  3589. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  3590. /* SEL_SCIF4 [2] */
  3591. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  3592. /* SEL_SCIF3 [3] */
  3593. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  3594. FN_SEL_SCIF3_4, 0, 0, 0,
  3595. /* SEL_SCIF2 [3] */
  3596. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  3597. FN_SEL_SCIF2_4, 0, 0, 0,
  3598. /* SEL_SCIF1 [2] */
  3599. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
  3600. /* SEL_SCIF0 [2] */
  3601. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  3602. /* SEL_SSI9 [2] */
  3603. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
  3604. /* SEL_SSI8 [2] */
  3605. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
  3606. /* SEL_SSI7 [2] */
  3607. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  3608. /* SEL_VI0 [1] */
  3609. FN_SEL_VI0_0, FN_SEL_VI0_1,
  3610. /* SEL_SD2 [1] */
  3611. FN_SEL_SD2_0, FN_SEL_SD2_1,
  3612. /* SEL_INT3 [1] */
  3613. FN_SEL_INT3_0, FN_SEL_INT3_1,
  3614. /* SEL_INT2 [1] */
  3615. FN_SEL_INT2_0, FN_SEL_INT2_1,
  3616. /* SEL_INT1 [1] */
  3617. FN_SEL_INT1_0, FN_SEL_INT1_1,
  3618. /* SEL_INT0 [1] */
  3619. FN_SEL_INT0_0, FN_SEL_INT0_1,
  3620. /* SEL_IE [1] */
  3621. FN_SEL_IE_0, FN_SEL_IE_1,
  3622. /* SEL_EXBUS2 [2] */
  3623. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
  3624. /* SEL_EXBUS1 [1] */
  3625. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  3626. /* SEL_EXBUS0 [2] */
  3627. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
  3628. },
  3629. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
  3630. 2, 2, 2, 2, 1, 1, 1, 3, 1,
  3631. 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
  3632. /* SEL_TMU1 [2] */
  3633. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
  3634. /* SEL_TMU0 [2] */
  3635. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  3636. /* SEL_SCIF [2] */
  3637. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  3638. /* SEL_CANCLK [2] */
  3639. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  3640. /* SEL_CAN0 [1] */
  3641. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  3642. /* SEL_HSCIF1 [1] */
  3643. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  3644. /* SEL_HSCIF0 [1] */
  3645. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  3646. /* SEL_PWMFSW [3] */
  3647. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  3648. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
  3649. /* SEL_ADI [1] */
  3650. FN_SEL_ADI_0, FN_SEL_ADI_1,
  3651. /* [2] */
  3652. 0, 0, 0, 0,
  3653. /* [2] */
  3654. 0, 0, 0, 0,
  3655. /* [2] */
  3656. 0, 0, 0, 0,
  3657. /* SEL_GPS [2] */
  3658. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  3659. /* SEL_SIM [1] */
  3660. FN_SEL_SIM_0, FN_SEL_SIM_1,
  3661. /* SEL_HSPI2 [1] */
  3662. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  3663. /* SEL_HSPI1 [2] */
  3664. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  3665. /* SEL_I2C3 [1] */
  3666. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  3667. /* SEL_I2C2 [2] */
  3668. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  3669. /* SEL_I2C1 [2] */
  3670. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
  3671. },
  3672. { PINMUX_CFG_REG("INOUTSEL0", 0xffc40004, 32, 1) { GP_INOUTSEL(0) } },
  3673. { PINMUX_CFG_REG("INOUTSEL1", 0xffc41004, 32, 1) { GP_INOUTSEL(1) } },
  3674. { PINMUX_CFG_REG("INOUTSEL2", 0xffc42004, 32, 1) { GP_INOUTSEL(2) } },
  3675. { PINMUX_CFG_REG("INOUTSEL3", 0xffc43004, 32, 1) { GP_INOUTSEL(3) } },
  3676. { PINMUX_CFG_REG("INOUTSEL4", 0xffc44004, 32, 1) { GP_INOUTSEL(4) } },
  3677. { PINMUX_CFG_REG("INOUTSEL5", 0xffc45004, 32, 1) { GP_INOUTSEL(5) } },
  3678. { PINMUX_CFG_REG("INOUTSEL6", 0xffc46004, 32, 1) {
  3679. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3680. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3681. 0, 0, 0, 0, 0, 0, 0, 0,
  3682. 0, 0,
  3683. 0, 0,
  3684. 0, 0,
  3685. GP_6_8_IN, GP_6_8_OUT,
  3686. GP_6_7_IN, GP_6_7_OUT,
  3687. GP_6_6_IN, GP_6_6_OUT,
  3688. GP_6_5_IN, GP_6_5_OUT,
  3689. GP_6_4_IN, GP_6_4_OUT,
  3690. GP_6_3_IN, GP_6_3_OUT,
  3691. GP_6_2_IN, GP_6_2_OUT,
  3692. GP_6_1_IN, GP_6_1_OUT,
  3693. GP_6_0_IN, GP_6_0_OUT, }
  3694. },
  3695. { },
  3696. };
  3697. static const struct pinmux_data_reg pinmux_data_regs[] = {
  3698. { PINMUX_DATA_REG("INDT0", 0xffc40008, 32) { GP_INDT(0) } },
  3699. { PINMUX_DATA_REG("INDT1", 0xffc41008, 32) { GP_INDT(1) } },
  3700. { PINMUX_DATA_REG("INDT2", 0xffc42008, 32) { GP_INDT(2) } },
  3701. { PINMUX_DATA_REG("INDT3", 0xffc43008, 32) { GP_INDT(3) } },
  3702. { PINMUX_DATA_REG("INDT4", 0xffc44008, 32) { GP_INDT(4) } },
  3703. { PINMUX_DATA_REG("INDT5", 0xffc45008, 32) { GP_INDT(5) } },
  3704. { PINMUX_DATA_REG("INDT6", 0xffc46008, 32) {
  3705. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3706. 0, 0, 0, 0, 0, 0, 0, GP_6_8_DATA,
  3707. GP_6_7_DATA, GP_6_6_DATA, GP_6_5_DATA, GP_6_4_DATA,
  3708. GP_6_3_DATA, GP_6_2_DATA, GP_6_1_DATA, GP_6_0_DATA }
  3709. },
  3710. { },
  3711. };
  3712. const struct sh_pfc_soc_info r8a7779_pinmux_info = {
  3713. .name = "r8a7779_pfc",
  3714. .unlock_reg = 0xfffc0000, /* PMMR */
  3715. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  3716. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  3717. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3718. .pins = pinmux_pins,
  3719. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3720. .groups = pinmux_groups,
  3721. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3722. .functions = pinmux_functions,
  3723. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3724. .func_gpios = pinmux_func_gpios,
  3725. .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
  3726. .cfg_regs = pinmux_config_regs,
  3727. .data_regs = pinmux_data_regs,
  3728. .gpio_data = pinmux_data,
  3729. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  3730. };