main.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy.h"
  39. #include "dma.h"
  40. #include "sysfs.h"
  41. #include "xmit.h"
  42. #include "lo.h"
  43. #include "pcmcia.h"
  44. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  45. MODULE_AUTHOR("Martin Langer");
  46. MODULE_AUTHOR("Stefano Brivio");
  47. MODULE_AUTHOR("Michael Buesch");
  48. MODULE_LICENSE("GPL");
  49. static int modparam_bad_frames_preempt;
  50. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  51. MODULE_PARM_DESC(bad_frames_preempt,
  52. "enable(1) / disable(0) Bad Frames Preemption");
  53. static char modparam_fwpostfix[16];
  54. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  55. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  56. static int modparam_hwpctl;
  57. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  58. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  59. static int modparam_nohwcrypt;
  60. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  61. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  62. static const struct ssb_device_id b43_ssb_tbl[] = {
  63. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  64. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  65. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  66. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  67. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  68. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  69. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  70. SSB_DEVTABLE_END
  71. };
  72. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  73. /* Channel and ratetables are shared for all devices.
  74. * They can't be const, because ieee80211 puts some precalculated
  75. * data in there. This data is the same for all devices, so we don't
  76. * get concurrency issues */
  77. #define RATETAB_ENT(_rateid, _flags) \
  78. { \
  79. .rate = B43_RATE_TO_BASE100KBPS(_rateid), \
  80. .val = (_rateid), \
  81. .val2 = (_rateid), \
  82. .flags = (_flags), \
  83. }
  84. static struct ieee80211_rate __b43_ratetable[] = {
  85. RATETAB_ENT(B43_CCK_RATE_1MB, IEEE80211_RATE_CCK),
  86. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_CCK_2),
  87. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_CCK_2),
  88. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_CCK_2),
  89. RATETAB_ENT(B43_OFDM_RATE_6MB, IEEE80211_RATE_OFDM),
  90. RATETAB_ENT(B43_OFDM_RATE_9MB, IEEE80211_RATE_OFDM),
  91. RATETAB_ENT(B43_OFDM_RATE_12MB, IEEE80211_RATE_OFDM),
  92. RATETAB_ENT(B43_OFDM_RATE_18MB, IEEE80211_RATE_OFDM),
  93. RATETAB_ENT(B43_OFDM_RATE_24MB, IEEE80211_RATE_OFDM),
  94. RATETAB_ENT(B43_OFDM_RATE_36MB, IEEE80211_RATE_OFDM),
  95. RATETAB_ENT(B43_OFDM_RATE_48MB, IEEE80211_RATE_OFDM),
  96. RATETAB_ENT(B43_OFDM_RATE_54MB, IEEE80211_RATE_OFDM),
  97. };
  98. #define b43_a_ratetable (__b43_ratetable + 4)
  99. #define b43_a_ratetable_size 8
  100. #define b43_b_ratetable (__b43_ratetable + 0)
  101. #define b43_b_ratetable_size 4
  102. #define b43_g_ratetable (__b43_ratetable + 0)
  103. #define b43_g_ratetable_size 12
  104. #define CHANTAB_ENT(_chanid, _freq) \
  105. { \
  106. .chan = (_chanid), \
  107. .freq = (_freq), \
  108. .val = (_chanid), \
  109. .flag = IEEE80211_CHAN_W_SCAN | \
  110. IEEE80211_CHAN_W_ACTIVE_SCAN | \
  111. IEEE80211_CHAN_W_IBSS, \
  112. .power_level = 0xFF, \
  113. .antenna_max = 0xFF, \
  114. }
  115. static struct ieee80211_channel b43_2ghz_chantable[] = {
  116. CHANTAB_ENT(1, 2412),
  117. CHANTAB_ENT(2, 2417),
  118. CHANTAB_ENT(3, 2422),
  119. CHANTAB_ENT(4, 2427),
  120. CHANTAB_ENT(5, 2432),
  121. CHANTAB_ENT(6, 2437),
  122. CHANTAB_ENT(7, 2442),
  123. CHANTAB_ENT(8, 2447),
  124. CHANTAB_ENT(9, 2452),
  125. CHANTAB_ENT(10, 2457),
  126. CHANTAB_ENT(11, 2462),
  127. CHANTAB_ENT(12, 2467),
  128. CHANTAB_ENT(13, 2472),
  129. CHANTAB_ENT(14, 2484),
  130. };
  131. #define b43_2ghz_chantable_size ARRAY_SIZE(b43_2ghz_chantable)
  132. #if 0
  133. static struct ieee80211_channel b43_5ghz_chantable[] = {
  134. CHANTAB_ENT(36, 5180),
  135. CHANTAB_ENT(40, 5200),
  136. CHANTAB_ENT(44, 5220),
  137. CHANTAB_ENT(48, 5240),
  138. CHANTAB_ENT(52, 5260),
  139. CHANTAB_ENT(56, 5280),
  140. CHANTAB_ENT(60, 5300),
  141. CHANTAB_ENT(64, 5320),
  142. CHANTAB_ENT(149, 5745),
  143. CHANTAB_ENT(153, 5765),
  144. CHANTAB_ENT(157, 5785),
  145. CHANTAB_ENT(161, 5805),
  146. CHANTAB_ENT(165, 5825),
  147. };
  148. #define b43_5ghz_chantable_size ARRAY_SIZE(b43_5ghz_chantable)
  149. #endif
  150. static void b43_wireless_core_exit(struct b43_wldev *dev);
  151. static int b43_wireless_core_init(struct b43_wldev *dev);
  152. static void b43_wireless_core_stop(struct b43_wldev *dev);
  153. static int b43_wireless_core_start(struct b43_wldev *dev);
  154. static int b43_ratelimit(struct b43_wl *wl)
  155. {
  156. if (!wl || !wl->current_dev)
  157. return 1;
  158. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  159. return 1;
  160. /* We are up and running.
  161. * Ratelimit the messages to avoid DoS over the net. */
  162. return net_ratelimit();
  163. }
  164. void b43info(struct b43_wl *wl, const char *fmt, ...)
  165. {
  166. va_list args;
  167. if (!b43_ratelimit(wl))
  168. return;
  169. va_start(args, fmt);
  170. printk(KERN_INFO "b43-%s: ",
  171. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  172. vprintk(fmt, args);
  173. va_end(args);
  174. }
  175. void b43err(struct b43_wl *wl, const char *fmt, ...)
  176. {
  177. va_list args;
  178. if (!b43_ratelimit(wl))
  179. return;
  180. va_start(args, fmt);
  181. printk(KERN_ERR "b43-%s ERROR: ",
  182. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  183. vprintk(fmt, args);
  184. va_end(args);
  185. }
  186. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  187. {
  188. va_list args;
  189. if (!b43_ratelimit(wl))
  190. return;
  191. va_start(args, fmt);
  192. printk(KERN_WARNING "b43-%s warning: ",
  193. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  194. vprintk(fmt, args);
  195. va_end(args);
  196. }
  197. #if B43_DEBUG
  198. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  199. {
  200. va_list args;
  201. va_start(args, fmt);
  202. printk(KERN_DEBUG "b43-%s debug: ",
  203. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  204. vprintk(fmt, args);
  205. va_end(args);
  206. }
  207. #endif /* DEBUG */
  208. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  209. {
  210. u32 macctl;
  211. B43_WARN_ON(offset % 4 != 0);
  212. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  213. if (macctl & B43_MACCTL_BE)
  214. val = swab32(val);
  215. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  216. mmiowb();
  217. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  218. }
  219. static inline void b43_shm_control_word(struct b43_wldev *dev,
  220. u16 routing, u16 offset)
  221. {
  222. u32 control;
  223. /* "offset" is the WORD offset. */
  224. control = routing;
  225. control <<= 16;
  226. control |= offset;
  227. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  228. }
  229. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  230. {
  231. struct b43_wl *wl = dev->wl;
  232. unsigned long flags;
  233. u32 ret;
  234. spin_lock_irqsave(&wl->shm_lock, flags);
  235. if (routing == B43_SHM_SHARED) {
  236. B43_WARN_ON(offset & 0x0001);
  237. if (offset & 0x0003) {
  238. /* Unaligned access */
  239. b43_shm_control_word(dev, routing, offset >> 2);
  240. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  241. ret <<= 16;
  242. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  243. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  244. goto out;
  245. }
  246. offset >>= 2;
  247. }
  248. b43_shm_control_word(dev, routing, offset);
  249. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  250. out:
  251. spin_unlock_irqrestore(&wl->shm_lock, flags);
  252. return ret;
  253. }
  254. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  255. {
  256. struct b43_wl *wl = dev->wl;
  257. unsigned long flags;
  258. u16 ret;
  259. spin_lock_irqsave(&wl->shm_lock, flags);
  260. if (routing == B43_SHM_SHARED) {
  261. B43_WARN_ON(offset & 0x0001);
  262. if (offset & 0x0003) {
  263. /* Unaligned access */
  264. b43_shm_control_word(dev, routing, offset >> 2);
  265. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  266. goto out;
  267. }
  268. offset >>= 2;
  269. }
  270. b43_shm_control_word(dev, routing, offset);
  271. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  272. out:
  273. spin_unlock_irqrestore(&wl->shm_lock, flags);
  274. return ret;
  275. }
  276. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  277. {
  278. struct b43_wl *wl = dev->wl;
  279. unsigned long flags;
  280. spin_lock_irqsave(&wl->shm_lock, flags);
  281. if (routing == B43_SHM_SHARED) {
  282. B43_WARN_ON(offset & 0x0001);
  283. if (offset & 0x0003) {
  284. /* Unaligned access */
  285. b43_shm_control_word(dev, routing, offset >> 2);
  286. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  287. (value >> 16) & 0xffff);
  288. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  289. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  290. goto out;
  291. }
  292. offset >>= 2;
  293. }
  294. b43_shm_control_word(dev, routing, offset);
  295. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  296. out:
  297. spin_unlock_irqrestore(&wl->shm_lock, flags);
  298. }
  299. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  300. {
  301. struct b43_wl *wl = dev->wl;
  302. unsigned long flags;
  303. spin_lock_irqsave(&wl->shm_lock, flags);
  304. if (routing == B43_SHM_SHARED) {
  305. B43_WARN_ON(offset & 0x0001);
  306. if (offset & 0x0003) {
  307. /* Unaligned access */
  308. b43_shm_control_word(dev, routing, offset >> 2);
  309. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  310. goto out;
  311. }
  312. offset >>= 2;
  313. }
  314. b43_shm_control_word(dev, routing, offset);
  315. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  316. out:
  317. spin_unlock_irqrestore(&wl->shm_lock, flags);
  318. }
  319. /* Read HostFlags */
  320. u32 b43_hf_read(struct b43_wldev * dev)
  321. {
  322. u32 ret;
  323. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  324. ret <<= 16;
  325. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  326. return ret;
  327. }
  328. /* Write HostFlags */
  329. void b43_hf_write(struct b43_wldev *dev, u32 value)
  330. {
  331. b43_shm_write16(dev, B43_SHM_SHARED,
  332. B43_SHM_SH_HOSTFLO, (value & 0x0000FFFF));
  333. b43_shm_write16(dev, B43_SHM_SHARED,
  334. B43_SHM_SH_HOSTFHI, ((value & 0xFFFF0000) >> 16));
  335. }
  336. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  337. {
  338. /* We need to be careful. As we read the TSF from multiple
  339. * registers, we should take care of register overflows.
  340. * In theory, the whole tsf read process should be atomic.
  341. * We try to be atomic here, by restaring the read process,
  342. * if any of the high registers changed (overflew).
  343. */
  344. if (dev->dev->id.revision >= 3) {
  345. u32 low, high, high2;
  346. do {
  347. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  348. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  349. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  350. } while (unlikely(high != high2));
  351. *tsf = high;
  352. *tsf <<= 32;
  353. *tsf |= low;
  354. } else {
  355. u64 tmp;
  356. u16 v0, v1, v2, v3;
  357. u16 test1, test2, test3;
  358. do {
  359. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  360. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  361. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  362. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  363. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  364. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  365. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  366. } while (v3 != test3 || v2 != test2 || v1 != test1);
  367. *tsf = v3;
  368. *tsf <<= 48;
  369. tmp = v2;
  370. tmp <<= 32;
  371. *tsf |= tmp;
  372. tmp = v1;
  373. tmp <<= 16;
  374. *tsf |= tmp;
  375. *tsf |= v0;
  376. }
  377. }
  378. static void b43_time_lock(struct b43_wldev *dev)
  379. {
  380. u32 macctl;
  381. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  382. macctl |= B43_MACCTL_TBTTHOLD;
  383. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  384. /* Commit the write */
  385. b43_read32(dev, B43_MMIO_MACCTL);
  386. }
  387. static void b43_time_unlock(struct b43_wldev *dev)
  388. {
  389. u32 macctl;
  390. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  391. macctl &= ~B43_MACCTL_TBTTHOLD;
  392. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  393. /* Commit the write */
  394. b43_read32(dev, B43_MMIO_MACCTL);
  395. }
  396. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  397. {
  398. /* Be careful with the in-progress timer.
  399. * First zero out the low register, so we have a full
  400. * register-overflow duration to complete the operation.
  401. */
  402. if (dev->dev->id.revision >= 3) {
  403. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  404. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  405. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  406. mmiowb();
  407. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  408. mmiowb();
  409. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  410. } else {
  411. u16 v0 = (tsf & 0x000000000000FFFFULL);
  412. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  413. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  414. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  415. b43_write16(dev, B43_MMIO_TSF_0, 0);
  416. mmiowb();
  417. b43_write16(dev, B43_MMIO_TSF_3, v3);
  418. mmiowb();
  419. b43_write16(dev, B43_MMIO_TSF_2, v2);
  420. mmiowb();
  421. b43_write16(dev, B43_MMIO_TSF_1, v1);
  422. mmiowb();
  423. b43_write16(dev, B43_MMIO_TSF_0, v0);
  424. }
  425. }
  426. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  427. {
  428. b43_time_lock(dev);
  429. b43_tsf_write_locked(dev, tsf);
  430. b43_time_unlock(dev);
  431. }
  432. static
  433. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  434. {
  435. static const u8 zero_addr[ETH_ALEN] = { 0 };
  436. u16 data;
  437. if (!mac)
  438. mac = zero_addr;
  439. offset |= 0x0020;
  440. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  441. data = mac[0];
  442. data |= mac[1] << 8;
  443. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  444. data = mac[2];
  445. data |= mac[3] << 8;
  446. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  447. data = mac[4];
  448. data |= mac[5] << 8;
  449. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  450. }
  451. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  452. {
  453. const u8 *mac;
  454. const u8 *bssid;
  455. u8 mac_bssid[ETH_ALEN * 2];
  456. int i;
  457. u32 tmp;
  458. bssid = dev->wl->bssid;
  459. mac = dev->wl->mac_addr;
  460. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  461. memcpy(mac_bssid, mac, ETH_ALEN);
  462. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  463. /* Write our MAC address and BSSID to template ram */
  464. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  465. tmp = (u32) (mac_bssid[i + 0]);
  466. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  467. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  468. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  469. b43_ram_write(dev, 0x20 + i, tmp);
  470. }
  471. }
  472. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  473. {
  474. b43_write_mac_bssid_templates(dev);
  475. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  476. }
  477. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  478. {
  479. /* slot_time is in usec. */
  480. if (dev->phy.type != B43_PHYTYPE_G)
  481. return;
  482. b43_write16(dev, 0x684, 510 + slot_time);
  483. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  484. }
  485. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  486. {
  487. b43_set_slot_time(dev, 9);
  488. dev->short_slot = 1;
  489. }
  490. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  491. {
  492. b43_set_slot_time(dev, 20);
  493. dev->short_slot = 0;
  494. }
  495. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  496. * Returns the _previously_ enabled IRQ mask.
  497. */
  498. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  499. {
  500. u32 old_mask;
  501. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  502. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  503. return old_mask;
  504. }
  505. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  506. * Returns the _previously_ enabled IRQ mask.
  507. */
  508. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  509. {
  510. u32 old_mask;
  511. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  512. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  513. return old_mask;
  514. }
  515. /* Synchronize IRQ top- and bottom-half.
  516. * IRQs must be masked before calling this.
  517. * This must not be called with the irq_lock held.
  518. */
  519. static void b43_synchronize_irq(struct b43_wldev *dev)
  520. {
  521. synchronize_irq(dev->dev->irq);
  522. tasklet_kill(&dev->isr_tasklet);
  523. }
  524. /* DummyTransmission function, as documented on
  525. * http://bcm-specs.sipsolutions.net/DummyTransmission
  526. */
  527. void b43_dummy_transmission(struct b43_wldev *dev)
  528. {
  529. struct b43_phy *phy = &dev->phy;
  530. unsigned int i, max_loop;
  531. u16 value;
  532. u32 buffer[5] = {
  533. 0x00000000,
  534. 0x00D40000,
  535. 0x00000000,
  536. 0x01000000,
  537. 0x00000000,
  538. };
  539. switch (phy->type) {
  540. case B43_PHYTYPE_A:
  541. max_loop = 0x1E;
  542. buffer[0] = 0x000201CC;
  543. break;
  544. case B43_PHYTYPE_B:
  545. case B43_PHYTYPE_G:
  546. max_loop = 0xFA;
  547. buffer[0] = 0x000B846E;
  548. break;
  549. default:
  550. B43_WARN_ON(1);
  551. return;
  552. }
  553. for (i = 0; i < 5; i++)
  554. b43_ram_write(dev, i * 4, buffer[i]);
  555. /* Commit writes */
  556. b43_read32(dev, B43_MMIO_MACCTL);
  557. b43_write16(dev, 0x0568, 0x0000);
  558. b43_write16(dev, 0x07C0, 0x0000);
  559. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  560. b43_write16(dev, 0x050C, value);
  561. b43_write16(dev, 0x0508, 0x0000);
  562. b43_write16(dev, 0x050A, 0x0000);
  563. b43_write16(dev, 0x054C, 0x0000);
  564. b43_write16(dev, 0x056A, 0x0014);
  565. b43_write16(dev, 0x0568, 0x0826);
  566. b43_write16(dev, 0x0500, 0x0000);
  567. b43_write16(dev, 0x0502, 0x0030);
  568. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  569. b43_radio_write16(dev, 0x0051, 0x0017);
  570. for (i = 0x00; i < max_loop; i++) {
  571. value = b43_read16(dev, 0x050E);
  572. if (value & 0x0080)
  573. break;
  574. udelay(10);
  575. }
  576. for (i = 0x00; i < 0x0A; i++) {
  577. value = b43_read16(dev, 0x050E);
  578. if (value & 0x0400)
  579. break;
  580. udelay(10);
  581. }
  582. for (i = 0x00; i < 0x0A; i++) {
  583. value = b43_read16(dev, 0x0690);
  584. if (!(value & 0x0100))
  585. break;
  586. udelay(10);
  587. }
  588. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  589. b43_radio_write16(dev, 0x0051, 0x0037);
  590. }
  591. static void key_write(struct b43_wldev *dev,
  592. u8 index, u8 algorithm, const u8 * key)
  593. {
  594. unsigned int i;
  595. u32 offset;
  596. u16 value;
  597. u16 kidx;
  598. /* Key index/algo block */
  599. kidx = b43_kidx_to_fw(dev, index);
  600. value = ((kidx << 4) | algorithm);
  601. b43_shm_write16(dev, B43_SHM_SHARED,
  602. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  603. /* Write the key to the Key Table Pointer offset */
  604. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  605. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  606. value = key[i];
  607. value |= (u16) (key[i + 1]) << 8;
  608. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  609. }
  610. }
  611. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  612. {
  613. u32 addrtmp[2] = { 0, 0, };
  614. u8 per_sta_keys_start = 8;
  615. if (b43_new_kidx_api(dev))
  616. per_sta_keys_start = 4;
  617. B43_WARN_ON(index < per_sta_keys_start);
  618. /* We have two default TX keys and possibly two default RX keys.
  619. * Physical mac 0 is mapped to physical key 4 or 8, depending
  620. * on the firmware version.
  621. * So we must adjust the index here.
  622. */
  623. index -= per_sta_keys_start;
  624. if (addr) {
  625. addrtmp[0] = addr[0];
  626. addrtmp[0] |= ((u32) (addr[1]) << 8);
  627. addrtmp[0] |= ((u32) (addr[2]) << 16);
  628. addrtmp[0] |= ((u32) (addr[3]) << 24);
  629. addrtmp[1] = addr[4];
  630. addrtmp[1] |= ((u32) (addr[5]) << 8);
  631. }
  632. if (dev->dev->id.revision >= 5) {
  633. /* Receive match transmitter address mechanism */
  634. b43_shm_write32(dev, B43_SHM_RCMTA,
  635. (index * 2) + 0, addrtmp[0]);
  636. b43_shm_write16(dev, B43_SHM_RCMTA,
  637. (index * 2) + 1, addrtmp[1]);
  638. } else {
  639. /* RXE (Receive Engine) and
  640. * PSM (Programmable State Machine) mechanism
  641. */
  642. if (index < 8) {
  643. /* TODO write to RCM 16, 19, 22 and 25 */
  644. } else {
  645. b43_shm_write32(dev, B43_SHM_SHARED,
  646. B43_SHM_SH_PSM + (index * 6) + 0,
  647. addrtmp[0]);
  648. b43_shm_write16(dev, B43_SHM_SHARED,
  649. B43_SHM_SH_PSM + (index * 6) + 4,
  650. addrtmp[1]);
  651. }
  652. }
  653. }
  654. static void do_key_write(struct b43_wldev *dev,
  655. u8 index, u8 algorithm,
  656. const u8 * key, size_t key_len, const u8 * mac_addr)
  657. {
  658. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  659. u8 per_sta_keys_start = 8;
  660. if (b43_new_kidx_api(dev))
  661. per_sta_keys_start = 4;
  662. B43_WARN_ON(index >= dev->max_nr_keys);
  663. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  664. if (index >= per_sta_keys_start)
  665. keymac_write(dev, index, NULL); /* First zero out mac. */
  666. if (key)
  667. memcpy(buf, key, key_len);
  668. key_write(dev, index, algorithm, buf);
  669. if (index >= per_sta_keys_start)
  670. keymac_write(dev, index, mac_addr);
  671. dev->key[index].algorithm = algorithm;
  672. }
  673. static int b43_key_write(struct b43_wldev *dev,
  674. int index, u8 algorithm,
  675. const u8 * key, size_t key_len,
  676. const u8 * mac_addr,
  677. struct ieee80211_key_conf *keyconf)
  678. {
  679. int i;
  680. int sta_keys_start;
  681. if (key_len > B43_SEC_KEYSIZE)
  682. return -EINVAL;
  683. for (i = 0; i < dev->max_nr_keys; i++) {
  684. /* Check that we don't already have this key. */
  685. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  686. }
  687. if (index < 0) {
  688. /* Either pairwise key or address is 00:00:00:00:00:00
  689. * for transmit-only keys. Search the index. */
  690. if (b43_new_kidx_api(dev))
  691. sta_keys_start = 4;
  692. else
  693. sta_keys_start = 8;
  694. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  695. if (!dev->key[i].keyconf) {
  696. /* found empty */
  697. index = i;
  698. break;
  699. }
  700. }
  701. if (index < 0) {
  702. b43err(dev->wl, "Out of hardware key memory\n");
  703. return -ENOSPC;
  704. }
  705. } else
  706. B43_WARN_ON(index > 3);
  707. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  708. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  709. /* Default RX key */
  710. B43_WARN_ON(mac_addr);
  711. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  712. }
  713. keyconf->hw_key_idx = index;
  714. dev->key[index].keyconf = keyconf;
  715. return 0;
  716. }
  717. static int b43_key_clear(struct b43_wldev *dev, int index)
  718. {
  719. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  720. return -EINVAL;
  721. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  722. NULL, B43_SEC_KEYSIZE, NULL);
  723. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  724. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  725. NULL, B43_SEC_KEYSIZE, NULL);
  726. }
  727. dev->key[index].keyconf = NULL;
  728. return 0;
  729. }
  730. static void b43_clear_keys(struct b43_wldev *dev)
  731. {
  732. int i;
  733. for (i = 0; i < dev->max_nr_keys; i++)
  734. b43_key_clear(dev, i);
  735. }
  736. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  737. {
  738. u32 macctl;
  739. u16 ucstat;
  740. bool hwps;
  741. bool awake;
  742. int i;
  743. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  744. (ps_flags & B43_PS_DISABLED));
  745. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  746. if (ps_flags & B43_PS_ENABLED) {
  747. hwps = 1;
  748. } else if (ps_flags & B43_PS_DISABLED) {
  749. hwps = 0;
  750. } else {
  751. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  752. // and thus is not an AP and we are associated, set bit 25
  753. }
  754. if (ps_flags & B43_PS_AWAKE) {
  755. awake = 1;
  756. } else if (ps_flags & B43_PS_ASLEEP) {
  757. awake = 0;
  758. } else {
  759. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  760. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  761. // successful, set bit26
  762. }
  763. /* FIXME: For now we force awake-on and hwps-off */
  764. hwps = 0;
  765. awake = 1;
  766. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  767. if (hwps)
  768. macctl |= B43_MACCTL_HWPS;
  769. else
  770. macctl &= ~B43_MACCTL_HWPS;
  771. if (awake)
  772. macctl |= B43_MACCTL_AWAKE;
  773. else
  774. macctl &= ~B43_MACCTL_AWAKE;
  775. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  776. /* Commit write */
  777. b43_read32(dev, B43_MMIO_MACCTL);
  778. if (awake && dev->dev->id.revision >= 5) {
  779. /* Wait for the microcode to wake up. */
  780. for (i = 0; i < 100; i++) {
  781. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  782. B43_SHM_SH_UCODESTAT);
  783. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  784. break;
  785. udelay(10);
  786. }
  787. }
  788. }
  789. /* Turn the Analog ON/OFF */
  790. static void b43_switch_analog(struct b43_wldev *dev, int on)
  791. {
  792. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  793. }
  794. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  795. {
  796. u32 tmslow;
  797. u32 macctl;
  798. flags |= B43_TMSLOW_PHYCLKEN;
  799. flags |= B43_TMSLOW_PHYRESET;
  800. ssb_device_enable(dev->dev, flags);
  801. msleep(2); /* Wait for the PLL to turn on. */
  802. /* Now take the PHY out of Reset again */
  803. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  804. tmslow |= SSB_TMSLOW_FGC;
  805. tmslow &= ~B43_TMSLOW_PHYRESET;
  806. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  807. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  808. msleep(1);
  809. tmslow &= ~SSB_TMSLOW_FGC;
  810. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  811. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  812. msleep(1);
  813. /* Turn Analog ON */
  814. b43_switch_analog(dev, 1);
  815. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  816. macctl &= ~B43_MACCTL_GMODE;
  817. if (flags & B43_TMSLOW_GMODE)
  818. macctl |= B43_MACCTL_GMODE;
  819. macctl |= B43_MACCTL_IHR_ENABLED;
  820. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  821. }
  822. static void handle_irq_transmit_status(struct b43_wldev *dev)
  823. {
  824. u32 v0, v1;
  825. u16 tmp;
  826. struct b43_txstatus stat;
  827. while (1) {
  828. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  829. if (!(v0 & 0x00000001))
  830. break;
  831. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  832. stat.cookie = (v0 >> 16);
  833. stat.seq = (v1 & 0x0000FFFF);
  834. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  835. tmp = (v0 & 0x0000FFFF);
  836. stat.frame_count = ((tmp & 0xF000) >> 12);
  837. stat.rts_count = ((tmp & 0x0F00) >> 8);
  838. stat.supp_reason = ((tmp & 0x001C) >> 2);
  839. stat.pm_indicated = !!(tmp & 0x0080);
  840. stat.intermediate = !!(tmp & 0x0040);
  841. stat.for_ampdu = !!(tmp & 0x0020);
  842. stat.acked = !!(tmp & 0x0002);
  843. b43_handle_txstatus(dev, &stat);
  844. }
  845. }
  846. static void drain_txstatus_queue(struct b43_wldev *dev)
  847. {
  848. u32 dummy;
  849. if (dev->dev->id.revision < 5)
  850. return;
  851. /* Read all entries from the microcode TXstatus FIFO
  852. * and throw them away.
  853. */
  854. while (1) {
  855. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  856. if (!(dummy & 0x00000001))
  857. break;
  858. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  859. }
  860. }
  861. static u32 b43_jssi_read(struct b43_wldev *dev)
  862. {
  863. u32 val = 0;
  864. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  865. val <<= 16;
  866. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  867. return val;
  868. }
  869. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  870. {
  871. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  872. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  873. }
  874. static void b43_generate_noise_sample(struct b43_wldev *dev)
  875. {
  876. b43_jssi_write(dev, 0x7F7F7F7F);
  877. b43_write32(dev, B43_MMIO_MACCMD,
  878. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  879. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  880. }
  881. static void b43_calculate_link_quality(struct b43_wldev *dev)
  882. {
  883. /* Top half of Link Quality calculation. */
  884. if (dev->noisecalc.calculation_running)
  885. return;
  886. dev->noisecalc.channel_at_start = dev->phy.channel;
  887. dev->noisecalc.calculation_running = 1;
  888. dev->noisecalc.nr_samples = 0;
  889. b43_generate_noise_sample(dev);
  890. }
  891. static void handle_irq_noise(struct b43_wldev *dev)
  892. {
  893. struct b43_phy *phy = &dev->phy;
  894. u16 tmp;
  895. u8 noise[4];
  896. u8 i, j;
  897. s32 average;
  898. /* Bottom half of Link Quality calculation. */
  899. B43_WARN_ON(!dev->noisecalc.calculation_running);
  900. if (dev->noisecalc.channel_at_start != phy->channel)
  901. goto drop_calculation;
  902. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  903. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  904. noise[2] == 0x7F || noise[3] == 0x7F)
  905. goto generate_new;
  906. /* Get the noise samples. */
  907. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  908. i = dev->noisecalc.nr_samples;
  909. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  910. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  911. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  912. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  913. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  914. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  915. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  916. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  917. dev->noisecalc.nr_samples++;
  918. if (dev->noisecalc.nr_samples == 8) {
  919. /* Calculate the Link Quality by the noise samples. */
  920. average = 0;
  921. for (i = 0; i < 8; i++) {
  922. for (j = 0; j < 4; j++)
  923. average += dev->noisecalc.samples[i][j];
  924. }
  925. average /= (8 * 4);
  926. average *= 125;
  927. average += 64;
  928. average /= 128;
  929. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  930. tmp = (tmp / 128) & 0x1F;
  931. if (tmp >= 8)
  932. average += 2;
  933. else
  934. average -= 25;
  935. if (tmp == 8)
  936. average -= 72;
  937. else
  938. average -= 48;
  939. dev->stats.link_noise = average;
  940. drop_calculation:
  941. dev->noisecalc.calculation_running = 0;
  942. return;
  943. }
  944. generate_new:
  945. b43_generate_noise_sample(dev);
  946. }
  947. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  948. {
  949. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  950. ///TODO: PS TBTT
  951. } else {
  952. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  953. b43_power_saving_ctl_bits(dev, 0);
  954. }
  955. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  956. dev->dfq_valid = 1;
  957. }
  958. static void handle_irq_atim_end(struct b43_wldev *dev)
  959. {
  960. if (dev->dfq_valid) {
  961. b43_write32(dev, B43_MMIO_MACCMD,
  962. b43_read32(dev, B43_MMIO_MACCMD)
  963. | B43_MACCMD_DFQ_VALID);
  964. dev->dfq_valid = 0;
  965. }
  966. }
  967. static void handle_irq_pmq(struct b43_wldev *dev)
  968. {
  969. u32 tmp;
  970. //TODO: AP mode.
  971. while (1) {
  972. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  973. if (!(tmp & 0x00000008))
  974. break;
  975. }
  976. /* 16bit write is odd, but correct. */
  977. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  978. }
  979. static void b43_write_template_common(struct b43_wldev *dev,
  980. const u8 * data, u16 size,
  981. u16 ram_offset,
  982. u16 shm_size_offset, u8 rate)
  983. {
  984. u32 i, tmp;
  985. struct b43_plcp_hdr4 plcp;
  986. plcp.data = 0;
  987. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  988. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  989. ram_offset += sizeof(u32);
  990. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  991. * So leave the first two bytes of the next write blank.
  992. */
  993. tmp = (u32) (data[0]) << 16;
  994. tmp |= (u32) (data[1]) << 24;
  995. b43_ram_write(dev, ram_offset, tmp);
  996. ram_offset += sizeof(u32);
  997. for (i = 2; i < size; i += sizeof(u32)) {
  998. tmp = (u32) (data[i + 0]);
  999. if (i + 1 < size)
  1000. tmp |= (u32) (data[i + 1]) << 8;
  1001. if (i + 2 < size)
  1002. tmp |= (u32) (data[i + 2]) << 16;
  1003. if (i + 3 < size)
  1004. tmp |= (u32) (data[i + 3]) << 24;
  1005. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1006. }
  1007. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1008. size + sizeof(struct b43_plcp_hdr6));
  1009. }
  1010. static void b43_write_beacon_template(struct b43_wldev *dev,
  1011. u16 ram_offset,
  1012. u16 shm_size_offset, u8 rate)
  1013. {
  1014. unsigned int i, len, variable_len;
  1015. const struct ieee80211_mgmt *bcn;
  1016. const u8 *ie;
  1017. bool tim_found = 0;
  1018. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1019. len = min((size_t) dev->wl->current_beacon->len,
  1020. 0x200 - sizeof(struct b43_plcp_hdr6));
  1021. b43_write_template_common(dev, (const u8 *)bcn,
  1022. len, ram_offset, shm_size_offset, rate);
  1023. /* Find the position of the TIM and the DTIM_period value
  1024. * and write them to SHM. */
  1025. ie = bcn->u.beacon.variable;
  1026. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1027. for (i = 0; i < variable_len - 2; ) {
  1028. uint8_t ie_id, ie_len;
  1029. ie_id = ie[i];
  1030. ie_len = ie[i + 1];
  1031. if (ie_id == 5) {
  1032. u16 tim_position;
  1033. u16 dtim_period;
  1034. /* This is the TIM Information Element */
  1035. /* Check whether the ie_len is in the beacon data range. */
  1036. if (variable_len < ie_len + 2 + i)
  1037. break;
  1038. /* A valid TIM is at least 4 bytes long. */
  1039. if (ie_len < 4)
  1040. break;
  1041. tim_found = 1;
  1042. tim_position = sizeof(struct b43_plcp_hdr6);
  1043. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1044. tim_position += i;
  1045. dtim_period = ie[i + 3];
  1046. b43_shm_write16(dev, B43_SHM_SHARED,
  1047. B43_SHM_SH_TIMBPOS, tim_position);
  1048. b43_shm_write16(dev, B43_SHM_SHARED,
  1049. B43_SHM_SH_DTIMPER, dtim_period);
  1050. break;
  1051. }
  1052. i += ie_len + 2;
  1053. }
  1054. if (!tim_found) {
  1055. b43warn(dev->wl, "Did not find a valid TIM IE in "
  1056. "the beacon template packet. AP or IBSS operation "
  1057. "may be broken.\n");
  1058. }
  1059. }
  1060. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1061. u16 shm_offset, u16 size, u8 rate)
  1062. {
  1063. struct b43_plcp_hdr4 plcp;
  1064. u32 tmp;
  1065. __le16 dur;
  1066. plcp.data = 0;
  1067. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1068. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1069. dev->wl->vif, size,
  1070. B43_RATE_TO_BASE100KBPS(rate));
  1071. /* Write PLCP in two parts and timing for packet transfer */
  1072. tmp = le32_to_cpu(plcp.data);
  1073. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1074. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1075. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1076. }
  1077. /* Instead of using custom probe response template, this function
  1078. * just patches custom beacon template by:
  1079. * 1) Changing packet type
  1080. * 2) Patching duration field
  1081. * 3) Stripping TIM
  1082. */
  1083. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1084. u16 *dest_size, u8 rate)
  1085. {
  1086. const u8 *src_data;
  1087. u8 *dest_data;
  1088. u16 src_size, elem_size, src_pos, dest_pos;
  1089. __le16 dur;
  1090. struct ieee80211_hdr *hdr;
  1091. size_t ie_start;
  1092. src_size = dev->wl->current_beacon->len;
  1093. src_data = (const u8 *)dev->wl->current_beacon->data;
  1094. /* Get the start offset of the variable IEs in the packet. */
  1095. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1096. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1097. if (B43_WARN_ON(src_size < ie_start))
  1098. return NULL;
  1099. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1100. if (unlikely(!dest_data))
  1101. return NULL;
  1102. /* Copy the static data and all Information Elements, except the TIM. */
  1103. memcpy(dest_data, src_data, ie_start);
  1104. src_pos = ie_start;
  1105. dest_pos = ie_start;
  1106. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1107. elem_size = src_data[src_pos + 1] + 2;
  1108. if (src_data[src_pos] == 5) {
  1109. /* This is the TIM. */
  1110. continue;
  1111. }
  1112. memcpy(dest_data + dest_pos, src_data + src_pos,
  1113. elem_size);
  1114. dest_pos += elem_size;
  1115. }
  1116. *dest_size = dest_pos;
  1117. hdr = (struct ieee80211_hdr *)dest_data;
  1118. /* Set the frame control. */
  1119. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1120. IEEE80211_STYPE_PROBE_RESP);
  1121. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1122. dev->wl->vif, *dest_size,
  1123. B43_RATE_TO_BASE100KBPS(rate));
  1124. hdr->duration_id = dur;
  1125. return dest_data;
  1126. }
  1127. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1128. u16 ram_offset,
  1129. u16 shm_size_offset, u8 rate)
  1130. {
  1131. const u8 *probe_resp_data;
  1132. u16 size;
  1133. size = dev->wl->current_beacon->len;
  1134. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1135. if (unlikely(!probe_resp_data))
  1136. return;
  1137. /* Looks like PLCP headers plus packet timings are stored for
  1138. * all possible basic rates
  1139. */
  1140. b43_write_probe_resp_plcp(dev, 0x31A, size, B43_CCK_RATE_1MB);
  1141. b43_write_probe_resp_plcp(dev, 0x32C, size, B43_CCK_RATE_2MB);
  1142. b43_write_probe_resp_plcp(dev, 0x33E, size, B43_CCK_RATE_5MB);
  1143. b43_write_probe_resp_plcp(dev, 0x350, size, B43_CCK_RATE_11MB);
  1144. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1145. b43_write_template_common(dev, probe_resp_data,
  1146. size, ram_offset, shm_size_offset, rate);
  1147. kfree(probe_resp_data);
  1148. }
  1149. /* Asynchronously update the packet templates in template RAM.
  1150. * Locking: Requires wl->irq_lock to be locked. */
  1151. static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon)
  1152. {
  1153. /* This is the top half of the ansynchronous beacon update.
  1154. * The bottom half is the beacon IRQ.
  1155. * Beacon update must be asynchronous to avoid sending an
  1156. * invalid beacon. This can happen for example, if the firmware
  1157. * transmits a beacon while we are updating it. */
  1158. if (wl->current_beacon)
  1159. dev_kfree_skb_any(wl->current_beacon);
  1160. wl->current_beacon = beacon;
  1161. wl->beacon0_uploaded = 0;
  1162. wl->beacon1_uploaded = 0;
  1163. }
  1164. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1165. {
  1166. u32 tmp;
  1167. u16 i, len;
  1168. len = min((u16) ssid_len, (u16) 0x100);
  1169. for (i = 0; i < len; i += sizeof(u32)) {
  1170. tmp = (u32) (ssid[i + 0]);
  1171. if (i + 1 < len)
  1172. tmp |= (u32) (ssid[i + 1]) << 8;
  1173. if (i + 2 < len)
  1174. tmp |= (u32) (ssid[i + 2]) << 16;
  1175. if (i + 3 < len)
  1176. tmp |= (u32) (ssid[i + 3]) << 24;
  1177. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1178. }
  1179. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1180. }
  1181. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1182. {
  1183. b43_time_lock(dev);
  1184. if (dev->dev->id.revision >= 3) {
  1185. b43_write32(dev, 0x188, (beacon_int << 16));
  1186. } else {
  1187. b43_write16(dev, 0x606, (beacon_int >> 6));
  1188. b43_write16(dev, 0x610, beacon_int);
  1189. }
  1190. b43_time_unlock(dev);
  1191. }
  1192. static void handle_irq_beacon(struct b43_wldev *dev)
  1193. {
  1194. struct b43_wl *wl = dev->wl;
  1195. u32 cmd;
  1196. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1197. return;
  1198. /* This is the bottom half of the asynchronous beacon update. */
  1199. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1200. if (!(cmd & B43_MACCMD_BEACON0_VALID)) {
  1201. if (!wl->beacon0_uploaded) {
  1202. b43_write_beacon_template(dev, 0x68, 0x18,
  1203. B43_CCK_RATE_1MB);
  1204. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1205. B43_CCK_RATE_11MB);
  1206. wl->beacon0_uploaded = 1;
  1207. }
  1208. cmd |= B43_MACCMD_BEACON0_VALID;
  1209. }
  1210. if (!(cmd & B43_MACCMD_BEACON1_VALID)) {
  1211. if (!wl->beacon1_uploaded) {
  1212. b43_write_beacon_template(dev, 0x468, 0x1A,
  1213. B43_CCK_RATE_1MB);
  1214. wl->beacon1_uploaded = 1;
  1215. }
  1216. cmd |= B43_MACCMD_BEACON1_VALID;
  1217. }
  1218. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1219. }
  1220. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1221. {
  1222. //TODO
  1223. }
  1224. /* Interrupt handler bottom-half */
  1225. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1226. {
  1227. u32 reason;
  1228. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1229. u32 merged_dma_reason = 0;
  1230. int i;
  1231. unsigned long flags;
  1232. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1233. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1234. reason = dev->irq_reason;
  1235. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1236. dma_reason[i] = dev->dma_reason[i];
  1237. merged_dma_reason |= dma_reason[i];
  1238. }
  1239. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1240. b43err(dev->wl, "MAC transmission error\n");
  1241. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1242. b43err(dev->wl, "PHY transmission error\n");
  1243. rmb();
  1244. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1245. atomic_set(&dev->phy.txerr_cnt,
  1246. B43_PHY_TX_BADNESS_LIMIT);
  1247. b43err(dev->wl, "Too many PHY TX errors, "
  1248. "restarting the controller\n");
  1249. b43_controller_restart(dev, "PHY TX errors");
  1250. }
  1251. }
  1252. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1253. B43_DMAIRQ_NONFATALMASK))) {
  1254. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1255. b43err(dev->wl, "Fatal DMA error: "
  1256. "0x%08X, 0x%08X, 0x%08X, "
  1257. "0x%08X, 0x%08X, 0x%08X\n",
  1258. dma_reason[0], dma_reason[1],
  1259. dma_reason[2], dma_reason[3],
  1260. dma_reason[4], dma_reason[5]);
  1261. b43_controller_restart(dev, "DMA error");
  1262. mmiowb();
  1263. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1264. return;
  1265. }
  1266. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1267. b43err(dev->wl, "DMA error: "
  1268. "0x%08X, 0x%08X, 0x%08X, "
  1269. "0x%08X, 0x%08X, 0x%08X\n",
  1270. dma_reason[0], dma_reason[1],
  1271. dma_reason[2], dma_reason[3],
  1272. dma_reason[4], dma_reason[5]);
  1273. }
  1274. }
  1275. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1276. handle_irq_ucode_debug(dev);
  1277. if (reason & B43_IRQ_TBTT_INDI)
  1278. handle_irq_tbtt_indication(dev);
  1279. if (reason & B43_IRQ_ATIM_END)
  1280. handle_irq_atim_end(dev);
  1281. if (reason & B43_IRQ_BEACON)
  1282. handle_irq_beacon(dev);
  1283. if (reason & B43_IRQ_PMQ)
  1284. handle_irq_pmq(dev);
  1285. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1286. ;/* TODO */
  1287. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1288. handle_irq_noise(dev);
  1289. /* Check the DMA reason registers for received data. */
  1290. if (dma_reason[0] & B43_DMAIRQ_RX_DONE)
  1291. b43_dma_rx(dev->dma.rx_ring0);
  1292. if (dma_reason[3] & B43_DMAIRQ_RX_DONE)
  1293. b43_dma_rx(dev->dma.rx_ring3);
  1294. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1295. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1296. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1297. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1298. if (reason & B43_IRQ_TX_OK)
  1299. handle_irq_transmit_status(dev);
  1300. b43_interrupt_enable(dev, dev->irq_savedstate);
  1301. mmiowb();
  1302. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1303. }
  1304. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1305. {
  1306. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1307. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1308. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1309. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1310. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1311. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1312. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1313. }
  1314. /* Interrupt handler top-half */
  1315. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1316. {
  1317. irqreturn_t ret = IRQ_NONE;
  1318. struct b43_wldev *dev = dev_id;
  1319. u32 reason;
  1320. if (!dev)
  1321. return IRQ_NONE;
  1322. spin_lock(&dev->wl->irq_lock);
  1323. if (b43_status(dev) < B43_STAT_STARTED)
  1324. goto out;
  1325. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1326. if (reason == 0xffffffff) /* shared IRQ */
  1327. goto out;
  1328. ret = IRQ_HANDLED;
  1329. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1330. if (!reason)
  1331. goto out;
  1332. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1333. & 0x0001DC00;
  1334. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1335. & 0x0000DC00;
  1336. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1337. & 0x0000DC00;
  1338. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1339. & 0x0001DC00;
  1340. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1341. & 0x0000DC00;
  1342. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1343. & 0x0000DC00;
  1344. b43_interrupt_ack(dev, reason);
  1345. /* disable all IRQs. They are enabled again in the bottom half. */
  1346. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1347. /* save the reason code and call our bottom half. */
  1348. dev->irq_reason = reason;
  1349. tasklet_schedule(&dev->isr_tasklet);
  1350. out:
  1351. mmiowb();
  1352. spin_unlock(&dev->wl->irq_lock);
  1353. return ret;
  1354. }
  1355. static void b43_release_firmware(struct b43_wldev *dev)
  1356. {
  1357. release_firmware(dev->fw.ucode);
  1358. dev->fw.ucode = NULL;
  1359. release_firmware(dev->fw.pcm);
  1360. dev->fw.pcm = NULL;
  1361. release_firmware(dev->fw.initvals);
  1362. dev->fw.initvals = NULL;
  1363. release_firmware(dev->fw.initvals_band);
  1364. dev->fw.initvals_band = NULL;
  1365. }
  1366. static void b43_print_fw_helptext(struct b43_wl *wl)
  1367. {
  1368. b43err(wl, "You must go to "
  1369. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1370. "and download the correct firmware (version 4).\n");
  1371. }
  1372. static int do_request_fw(struct b43_wldev *dev,
  1373. const char *name,
  1374. const struct firmware **fw)
  1375. {
  1376. char path[sizeof(modparam_fwpostfix) + 32];
  1377. struct b43_fw_header *hdr;
  1378. u32 size;
  1379. int err;
  1380. if (!name)
  1381. return 0;
  1382. snprintf(path, ARRAY_SIZE(path),
  1383. "b43%s/%s.fw",
  1384. modparam_fwpostfix, name);
  1385. err = request_firmware(fw, path, dev->dev->dev);
  1386. if (err) {
  1387. b43err(dev->wl, "Firmware file \"%s\" not found "
  1388. "or load failed.\n", path);
  1389. return err;
  1390. }
  1391. if ((*fw)->size < sizeof(struct b43_fw_header))
  1392. goto err_format;
  1393. hdr = (struct b43_fw_header *)((*fw)->data);
  1394. switch (hdr->type) {
  1395. case B43_FW_TYPE_UCODE:
  1396. case B43_FW_TYPE_PCM:
  1397. size = be32_to_cpu(hdr->size);
  1398. if (size != (*fw)->size - sizeof(struct b43_fw_header))
  1399. goto err_format;
  1400. /* fallthrough */
  1401. case B43_FW_TYPE_IV:
  1402. if (hdr->ver != 1)
  1403. goto err_format;
  1404. break;
  1405. default:
  1406. goto err_format;
  1407. }
  1408. return err;
  1409. err_format:
  1410. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1411. return -EPROTO;
  1412. }
  1413. static int b43_request_firmware(struct b43_wldev *dev)
  1414. {
  1415. struct b43_firmware *fw = &dev->fw;
  1416. const u8 rev = dev->dev->id.revision;
  1417. const char *filename;
  1418. u32 tmshigh;
  1419. int err;
  1420. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1421. if (!fw->ucode) {
  1422. if ((rev >= 5) && (rev <= 10))
  1423. filename = "ucode5";
  1424. else if ((rev >= 11) && (rev <= 12))
  1425. filename = "ucode11";
  1426. else if (rev >= 13)
  1427. filename = "ucode13";
  1428. else
  1429. goto err_no_ucode;
  1430. err = do_request_fw(dev, filename, &fw->ucode);
  1431. if (err)
  1432. goto err_load;
  1433. }
  1434. if (!fw->pcm) {
  1435. if ((rev >= 5) && (rev <= 10))
  1436. filename = "pcm5";
  1437. else if (rev >= 11)
  1438. filename = NULL;
  1439. else
  1440. goto err_no_pcm;
  1441. err = do_request_fw(dev, filename, &fw->pcm);
  1442. if (err)
  1443. goto err_load;
  1444. }
  1445. if (!fw->initvals) {
  1446. switch (dev->phy.type) {
  1447. case B43_PHYTYPE_A:
  1448. if ((rev >= 5) && (rev <= 10)) {
  1449. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1450. filename = "a0g1initvals5";
  1451. else
  1452. filename = "a0g0initvals5";
  1453. } else
  1454. goto err_no_initvals;
  1455. break;
  1456. case B43_PHYTYPE_G:
  1457. if ((rev >= 5) && (rev <= 10))
  1458. filename = "b0g0initvals5";
  1459. else if (rev >= 13)
  1460. filename = "lp0initvals13";
  1461. else
  1462. goto err_no_initvals;
  1463. break;
  1464. case B43_PHYTYPE_N:
  1465. if ((rev >= 11) && (rev <= 12))
  1466. filename = "n0initvals11";
  1467. else
  1468. goto err_no_initvals;
  1469. break;
  1470. default:
  1471. goto err_no_initvals;
  1472. }
  1473. err = do_request_fw(dev, filename, &fw->initvals);
  1474. if (err)
  1475. goto err_load;
  1476. }
  1477. if (!fw->initvals_band) {
  1478. switch (dev->phy.type) {
  1479. case B43_PHYTYPE_A:
  1480. if ((rev >= 5) && (rev <= 10)) {
  1481. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1482. filename = "a0g1bsinitvals5";
  1483. else
  1484. filename = "a0g0bsinitvals5";
  1485. } else if (rev >= 11)
  1486. filename = NULL;
  1487. else
  1488. goto err_no_initvals;
  1489. break;
  1490. case B43_PHYTYPE_G:
  1491. if ((rev >= 5) && (rev <= 10))
  1492. filename = "b0g0bsinitvals5";
  1493. else if (rev >= 11)
  1494. filename = NULL;
  1495. else
  1496. goto err_no_initvals;
  1497. break;
  1498. case B43_PHYTYPE_N:
  1499. if ((rev >= 11) && (rev <= 12))
  1500. filename = "n0bsinitvals11";
  1501. else
  1502. goto err_no_initvals;
  1503. break;
  1504. default:
  1505. goto err_no_initvals;
  1506. }
  1507. err = do_request_fw(dev, filename, &fw->initvals_band);
  1508. if (err)
  1509. goto err_load;
  1510. }
  1511. return 0;
  1512. err_load:
  1513. b43_print_fw_helptext(dev->wl);
  1514. goto error;
  1515. err_no_ucode:
  1516. err = -ENODEV;
  1517. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1518. goto error;
  1519. err_no_pcm:
  1520. err = -ENODEV;
  1521. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1522. goto error;
  1523. err_no_initvals:
  1524. err = -ENODEV;
  1525. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1526. "core rev %u\n", dev->phy.type, rev);
  1527. goto error;
  1528. error:
  1529. b43_release_firmware(dev);
  1530. return err;
  1531. }
  1532. static int b43_upload_microcode(struct b43_wldev *dev)
  1533. {
  1534. const size_t hdr_len = sizeof(struct b43_fw_header);
  1535. const __be32 *data;
  1536. unsigned int i, len;
  1537. u16 fwrev, fwpatch, fwdate, fwtime;
  1538. u32 tmp;
  1539. int err = 0;
  1540. /* Upload Microcode. */
  1541. data = (__be32 *) (dev->fw.ucode->data + hdr_len);
  1542. len = (dev->fw.ucode->size - hdr_len) / sizeof(__be32);
  1543. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1544. for (i = 0; i < len; i++) {
  1545. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1546. udelay(10);
  1547. }
  1548. if (dev->fw.pcm) {
  1549. /* Upload PCM data. */
  1550. data = (__be32 *) (dev->fw.pcm->data + hdr_len);
  1551. len = (dev->fw.pcm->size - hdr_len) / sizeof(__be32);
  1552. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1553. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1554. /* No need for autoinc bit in SHM_HW */
  1555. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1556. for (i = 0; i < len; i++) {
  1557. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1558. udelay(10);
  1559. }
  1560. }
  1561. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1562. b43_write32(dev, B43_MMIO_MACCTL,
  1563. B43_MACCTL_PSM_RUN |
  1564. B43_MACCTL_IHR_ENABLED | B43_MACCTL_INFRA);
  1565. /* Wait for the microcode to load and respond */
  1566. i = 0;
  1567. while (1) {
  1568. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1569. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1570. break;
  1571. i++;
  1572. if (i >= 50) {
  1573. b43err(dev->wl, "Microcode not responding\n");
  1574. b43_print_fw_helptext(dev->wl);
  1575. err = -ENODEV;
  1576. goto out;
  1577. }
  1578. udelay(10);
  1579. }
  1580. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1581. /* Get and check the revisions. */
  1582. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1583. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1584. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1585. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1586. if (fwrev <= 0x128) {
  1587. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1588. "binary drivers older than version 4.x is unsupported. "
  1589. "You must upgrade your firmware files.\n");
  1590. b43_print_fw_helptext(dev->wl);
  1591. b43_write32(dev, B43_MMIO_MACCTL, 0);
  1592. err = -EOPNOTSUPP;
  1593. goto out;
  1594. }
  1595. b43dbg(dev->wl, "Loading firmware version %u.%u "
  1596. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1597. fwrev, fwpatch,
  1598. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1599. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1600. dev->fw.rev = fwrev;
  1601. dev->fw.patch = fwpatch;
  1602. out:
  1603. return err;
  1604. }
  1605. static int b43_write_initvals(struct b43_wldev *dev,
  1606. const struct b43_iv *ivals,
  1607. size_t count,
  1608. size_t array_size)
  1609. {
  1610. const struct b43_iv *iv;
  1611. u16 offset;
  1612. size_t i;
  1613. bool bit32;
  1614. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1615. iv = ivals;
  1616. for (i = 0; i < count; i++) {
  1617. if (array_size < sizeof(iv->offset_size))
  1618. goto err_format;
  1619. array_size -= sizeof(iv->offset_size);
  1620. offset = be16_to_cpu(iv->offset_size);
  1621. bit32 = !!(offset & B43_IV_32BIT);
  1622. offset &= B43_IV_OFFSET_MASK;
  1623. if (offset >= 0x1000)
  1624. goto err_format;
  1625. if (bit32) {
  1626. u32 value;
  1627. if (array_size < sizeof(iv->data.d32))
  1628. goto err_format;
  1629. array_size -= sizeof(iv->data.d32);
  1630. value = be32_to_cpu(get_unaligned(&iv->data.d32));
  1631. b43_write32(dev, offset, value);
  1632. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1633. sizeof(__be16) +
  1634. sizeof(__be32));
  1635. } else {
  1636. u16 value;
  1637. if (array_size < sizeof(iv->data.d16))
  1638. goto err_format;
  1639. array_size -= sizeof(iv->data.d16);
  1640. value = be16_to_cpu(iv->data.d16);
  1641. b43_write16(dev, offset, value);
  1642. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1643. sizeof(__be16) +
  1644. sizeof(__be16));
  1645. }
  1646. }
  1647. if (array_size)
  1648. goto err_format;
  1649. return 0;
  1650. err_format:
  1651. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1652. b43_print_fw_helptext(dev->wl);
  1653. return -EPROTO;
  1654. }
  1655. static int b43_upload_initvals(struct b43_wldev *dev)
  1656. {
  1657. const size_t hdr_len = sizeof(struct b43_fw_header);
  1658. const struct b43_fw_header *hdr;
  1659. struct b43_firmware *fw = &dev->fw;
  1660. const struct b43_iv *ivals;
  1661. size_t count;
  1662. int err;
  1663. hdr = (const struct b43_fw_header *)(fw->initvals->data);
  1664. ivals = (const struct b43_iv *)(fw->initvals->data + hdr_len);
  1665. count = be32_to_cpu(hdr->size);
  1666. err = b43_write_initvals(dev, ivals, count,
  1667. fw->initvals->size - hdr_len);
  1668. if (err)
  1669. goto out;
  1670. if (fw->initvals_band) {
  1671. hdr = (const struct b43_fw_header *)(fw->initvals_band->data);
  1672. ivals = (const struct b43_iv *)(fw->initvals_band->data + hdr_len);
  1673. count = be32_to_cpu(hdr->size);
  1674. err = b43_write_initvals(dev, ivals, count,
  1675. fw->initvals_band->size - hdr_len);
  1676. if (err)
  1677. goto out;
  1678. }
  1679. out:
  1680. return err;
  1681. }
  1682. /* Initialize the GPIOs
  1683. * http://bcm-specs.sipsolutions.net/GPIO
  1684. */
  1685. static int b43_gpio_init(struct b43_wldev *dev)
  1686. {
  1687. struct ssb_bus *bus = dev->dev->bus;
  1688. struct ssb_device *gpiodev, *pcidev = NULL;
  1689. u32 mask, set;
  1690. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1691. & ~B43_MACCTL_GPOUTSMSK);
  1692. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1693. | 0x000F);
  1694. mask = 0x0000001F;
  1695. set = 0x0000000F;
  1696. if (dev->dev->bus->chip_id == 0x4301) {
  1697. mask |= 0x0060;
  1698. set |= 0x0060;
  1699. }
  1700. if (0 /* FIXME: conditional unknown */ ) {
  1701. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1702. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1703. | 0x0100);
  1704. mask |= 0x0180;
  1705. set |= 0x0180;
  1706. }
  1707. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  1708. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1709. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1710. | 0x0200);
  1711. mask |= 0x0200;
  1712. set |= 0x0200;
  1713. }
  1714. if (dev->dev->id.revision >= 2)
  1715. mask |= 0x0010; /* FIXME: This is redundant. */
  1716. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1717. pcidev = bus->pcicore.dev;
  1718. #endif
  1719. gpiodev = bus->chipco.dev ? : pcidev;
  1720. if (!gpiodev)
  1721. return 0;
  1722. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  1723. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  1724. & mask) | set);
  1725. return 0;
  1726. }
  1727. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1728. static void b43_gpio_cleanup(struct b43_wldev *dev)
  1729. {
  1730. struct ssb_bus *bus = dev->dev->bus;
  1731. struct ssb_device *gpiodev, *pcidev = NULL;
  1732. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1733. pcidev = bus->pcicore.dev;
  1734. #endif
  1735. gpiodev = bus->chipco.dev ? : pcidev;
  1736. if (!gpiodev)
  1737. return;
  1738. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  1739. }
  1740. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1741. void b43_mac_enable(struct b43_wldev *dev)
  1742. {
  1743. dev->mac_suspended--;
  1744. B43_WARN_ON(dev->mac_suspended < 0);
  1745. B43_WARN_ON(irqs_disabled());
  1746. if (dev->mac_suspended == 0) {
  1747. b43_write32(dev, B43_MMIO_MACCTL,
  1748. b43_read32(dev, B43_MMIO_MACCTL)
  1749. | B43_MACCTL_ENABLED);
  1750. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  1751. B43_IRQ_MAC_SUSPENDED);
  1752. /* Commit writes */
  1753. b43_read32(dev, B43_MMIO_MACCTL);
  1754. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1755. b43_power_saving_ctl_bits(dev, 0);
  1756. /* Re-enable IRQs. */
  1757. spin_lock_irq(&dev->wl->irq_lock);
  1758. b43_interrupt_enable(dev, dev->irq_savedstate);
  1759. spin_unlock_irq(&dev->wl->irq_lock);
  1760. }
  1761. }
  1762. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1763. void b43_mac_suspend(struct b43_wldev *dev)
  1764. {
  1765. int i;
  1766. u32 tmp;
  1767. might_sleep();
  1768. B43_WARN_ON(irqs_disabled());
  1769. B43_WARN_ON(dev->mac_suspended < 0);
  1770. if (dev->mac_suspended == 0) {
  1771. /* Mask IRQs before suspending MAC. Otherwise
  1772. * the MAC stays busy and won't suspend. */
  1773. spin_lock_irq(&dev->wl->irq_lock);
  1774. tmp = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1775. spin_unlock_irq(&dev->wl->irq_lock);
  1776. b43_synchronize_irq(dev);
  1777. dev->irq_savedstate = tmp;
  1778. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1779. b43_write32(dev, B43_MMIO_MACCTL,
  1780. b43_read32(dev, B43_MMIO_MACCTL)
  1781. & ~B43_MACCTL_ENABLED);
  1782. /* force pci to flush the write */
  1783. b43_read32(dev, B43_MMIO_MACCTL);
  1784. for (i = 40; i; i--) {
  1785. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1786. if (tmp & B43_IRQ_MAC_SUSPENDED)
  1787. goto out;
  1788. msleep(1);
  1789. }
  1790. b43err(dev->wl, "MAC suspend failed\n");
  1791. }
  1792. out:
  1793. dev->mac_suspended++;
  1794. }
  1795. static void b43_adjust_opmode(struct b43_wldev *dev)
  1796. {
  1797. struct b43_wl *wl = dev->wl;
  1798. u32 ctl;
  1799. u16 cfp_pretbtt;
  1800. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  1801. /* Reset status to STA infrastructure mode. */
  1802. ctl &= ~B43_MACCTL_AP;
  1803. ctl &= ~B43_MACCTL_KEEP_CTL;
  1804. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  1805. ctl &= ~B43_MACCTL_KEEP_BAD;
  1806. ctl &= ~B43_MACCTL_PROMISC;
  1807. ctl &= ~B43_MACCTL_BEACPROMISC;
  1808. ctl |= B43_MACCTL_INFRA;
  1809. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1810. ctl |= B43_MACCTL_AP;
  1811. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  1812. ctl &= ~B43_MACCTL_INFRA;
  1813. if (wl->filter_flags & FIF_CONTROL)
  1814. ctl |= B43_MACCTL_KEEP_CTL;
  1815. if (wl->filter_flags & FIF_FCSFAIL)
  1816. ctl |= B43_MACCTL_KEEP_BAD;
  1817. if (wl->filter_flags & FIF_PLCPFAIL)
  1818. ctl |= B43_MACCTL_KEEP_BADPLCP;
  1819. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  1820. ctl |= B43_MACCTL_PROMISC;
  1821. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  1822. ctl |= B43_MACCTL_BEACPROMISC;
  1823. /* Workaround: On old hardware the HW-MAC-address-filter
  1824. * doesn't work properly, so always run promisc in filter
  1825. * it in software. */
  1826. if (dev->dev->id.revision <= 4)
  1827. ctl |= B43_MACCTL_PROMISC;
  1828. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  1829. cfp_pretbtt = 2;
  1830. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  1831. if (dev->dev->bus->chip_id == 0x4306 &&
  1832. dev->dev->bus->chip_rev == 3)
  1833. cfp_pretbtt = 100;
  1834. else
  1835. cfp_pretbtt = 50;
  1836. }
  1837. b43_write16(dev, 0x612, cfp_pretbtt);
  1838. }
  1839. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  1840. {
  1841. u16 offset;
  1842. if (is_ofdm) {
  1843. offset = 0x480;
  1844. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  1845. } else {
  1846. offset = 0x4C0;
  1847. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  1848. }
  1849. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  1850. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  1851. }
  1852. static void b43_rate_memory_init(struct b43_wldev *dev)
  1853. {
  1854. switch (dev->phy.type) {
  1855. case B43_PHYTYPE_A:
  1856. case B43_PHYTYPE_G:
  1857. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  1858. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  1859. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  1860. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  1861. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  1862. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  1863. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  1864. if (dev->phy.type == B43_PHYTYPE_A)
  1865. break;
  1866. /* fallthrough */
  1867. case B43_PHYTYPE_B:
  1868. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  1869. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  1870. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  1871. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  1872. break;
  1873. default:
  1874. B43_WARN_ON(1);
  1875. }
  1876. }
  1877. /* Set the TX-Antenna for management frames sent by firmware. */
  1878. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  1879. {
  1880. u16 ant = 0;
  1881. u16 tmp;
  1882. switch (antenna) {
  1883. case B43_ANTENNA0:
  1884. ant |= B43_TX4_PHY_ANT0;
  1885. break;
  1886. case B43_ANTENNA1:
  1887. ant |= B43_TX4_PHY_ANT1;
  1888. break;
  1889. case B43_ANTENNA_AUTO:
  1890. ant |= B43_TX4_PHY_ANTLAST;
  1891. break;
  1892. default:
  1893. B43_WARN_ON(1);
  1894. }
  1895. /* FIXME We also need to set the other flags of the PHY control field somewhere. */
  1896. /* For Beacons */
  1897. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1898. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1899. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, tmp);
  1900. /* For ACK/CTS */
  1901. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  1902. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1903. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  1904. /* For Probe Resposes */
  1905. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  1906. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1907. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  1908. }
  1909. /* This is the opposite of b43_chip_init() */
  1910. static void b43_chip_exit(struct b43_wldev *dev)
  1911. {
  1912. b43_radio_turn_off(dev, 1);
  1913. b43_gpio_cleanup(dev);
  1914. /* firmware is released later */
  1915. }
  1916. /* Initialize the chip
  1917. * http://bcm-specs.sipsolutions.net/ChipInit
  1918. */
  1919. static int b43_chip_init(struct b43_wldev *dev)
  1920. {
  1921. struct b43_phy *phy = &dev->phy;
  1922. int err, tmp;
  1923. u32 value32;
  1924. u16 value16;
  1925. b43_write32(dev, B43_MMIO_MACCTL,
  1926. B43_MACCTL_PSM_JMP0 | B43_MACCTL_IHR_ENABLED);
  1927. err = b43_request_firmware(dev);
  1928. if (err)
  1929. goto out;
  1930. err = b43_upload_microcode(dev);
  1931. if (err)
  1932. goto out; /* firmware is released later */
  1933. err = b43_gpio_init(dev);
  1934. if (err)
  1935. goto out; /* firmware is released later */
  1936. err = b43_upload_initvals(dev);
  1937. if (err)
  1938. goto err_gpio_clean;
  1939. b43_radio_turn_on(dev);
  1940. b43_write16(dev, 0x03E6, 0x0000);
  1941. err = b43_phy_init(dev);
  1942. if (err)
  1943. goto err_radio_off;
  1944. /* Select initial Interference Mitigation. */
  1945. tmp = phy->interfmode;
  1946. phy->interfmode = B43_INTERFMODE_NONE;
  1947. b43_radio_set_interference_mitigation(dev, tmp);
  1948. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  1949. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  1950. if (phy->type == B43_PHYTYPE_B) {
  1951. value16 = b43_read16(dev, 0x005E);
  1952. value16 |= 0x0004;
  1953. b43_write16(dev, 0x005E, value16);
  1954. }
  1955. b43_write32(dev, 0x0100, 0x01000000);
  1956. if (dev->dev->id.revision < 5)
  1957. b43_write32(dev, 0x010C, 0x01000000);
  1958. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1959. & ~B43_MACCTL_INFRA);
  1960. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1961. | B43_MACCTL_INFRA);
  1962. /* Probe Response Timeout value */
  1963. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  1964. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  1965. /* Initially set the wireless operation mode. */
  1966. b43_adjust_opmode(dev);
  1967. if (dev->dev->id.revision < 3) {
  1968. b43_write16(dev, 0x060E, 0x0000);
  1969. b43_write16(dev, 0x0610, 0x8000);
  1970. b43_write16(dev, 0x0604, 0x0000);
  1971. b43_write16(dev, 0x0606, 0x0200);
  1972. } else {
  1973. b43_write32(dev, 0x0188, 0x80000000);
  1974. b43_write32(dev, 0x018C, 0x02000000);
  1975. }
  1976. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  1977. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  1978. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  1979. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  1980. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  1981. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  1982. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  1983. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  1984. value32 |= 0x00100000;
  1985. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  1986. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  1987. dev->dev->bus->chipco.fast_pwrup_delay);
  1988. err = 0;
  1989. b43dbg(dev->wl, "Chip initialized\n");
  1990. out:
  1991. return err;
  1992. err_radio_off:
  1993. b43_radio_turn_off(dev, 1);
  1994. err_gpio_clean:
  1995. b43_gpio_cleanup(dev);
  1996. return err;
  1997. }
  1998. static void b43_periodic_every120sec(struct b43_wldev *dev)
  1999. {
  2000. struct b43_phy *phy = &dev->phy;
  2001. if (phy->type != B43_PHYTYPE_G || phy->rev < 2)
  2002. return;
  2003. b43_mac_suspend(dev);
  2004. b43_lo_g_measure(dev);
  2005. b43_mac_enable(dev);
  2006. if (b43_has_hardware_pctl(phy))
  2007. b43_lo_g_ctl_mark_all_unused(dev);
  2008. }
  2009. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2010. {
  2011. struct b43_phy *phy = &dev->phy;
  2012. if (!b43_has_hardware_pctl(phy))
  2013. b43_lo_g_ctl_mark_all_unused(dev);
  2014. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2015. b43_mac_suspend(dev);
  2016. b43_calc_nrssi_slope(dev);
  2017. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2018. u8 old_chan = phy->channel;
  2019. /* VCO Calibration */
  2020. if (old_chan >= 8)
  2021. b43_radio_selectchannel(dev, 1, 0);
  2022. else
  2023. b43_radio_selectchannel(dev, 13, 0);
  2024. b43_radio_selectchannel(dev, old_chan, 0);
  2025. }
  2026. b43_mac_enable(dev);
  2027. }
  2028. }
  2029. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2030. {
  2031. /* Update device statistics. */
  2032. b43_calculate_link_quality(dev);
  2033. }
  2034. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2035. {
  2036. struct b43_phy *phy = &dev->phy;
  2037. if (phy->type == B43_PHYTYPE_G) {
  2038. //TODO: update_aci_moving_average
  2039. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2040. b43_mac_suspend(dev);
  2041. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2042. if (0 /*TODO: bunch of conditions */ ) {
  2043. b43_radio_set_interference_mitigation
  2044. (dev, B43_INTERFMODE_MANUALWLAN);
  2045. }
  2046. } else if (1 /*TODO*/) {
  2047. /*
  2048. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2049. b43_radio_set_interference_mitigation(dev,
  2050. B43_INTERFMODE_NONE);
  2051. }
  2052. */
  2053. }
  2054. b43_mac_enable(dev);
  2055. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2056. phy->rev == 1) {
  2057. //TODO: implement rev1 workaround
  2058. }
  2059. }
  2060. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2061. //TODO for APHY (temperature?)
  2062. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2063. wmb();
  2064. }
  2065. static void do_periodic_work(struct b43_wldev *dev)
  2066. {
  2067. unsigned int state;
  2068. state = dev->periodic_state;
  2069. if (state % 8 == 0)
  2070. b43_periodic_every120sec(dev);
  2071. if (state % 4 == 0)
  2072. b43_periodic_every60sec(dev);
  2073. if (state % 2 == 0)
  2074. b43_periodic_every30sec(dev);
  2075. b43_periodic_every15sec(dev);
  2076. }
  2077. /* Periodic work locking policy:
  2078. * The whole periodic work handler is protected by
  2079. * wl->mutex. If another lock is needed somewhere in the
  2080. * pwork callchain, it's aquired in-place, where it's needed.
  2081. */
  2082. static void b43_periodic_work_handler(struct work_struct *work)
  2083. {
  2084. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2085. periodic_work.work);
  2086. struct b43_wl *wl = dev->wl;
  2087. unsigned long delay;
  2088. mutex_lock(&wl->mutex);
  2089. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2090. goto out;
  2091. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2092. goto out_requeue;
  2093. do_periodic_work(dev);
  2094. dev->periodic_state++;
  2095. out_requeue:
  2096. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2097. delay = msecs_to_jiffies(50);
  2098. else
  2099. delay = round_jiffies_relative(HZ * 15);
  2100. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2101. out:
  2102. mutex_unlock(&wl->mutex);
  2103. }
  2104. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2105. {
  2106. struct delayed_work *work = &dev->periodic_work;
  2107. dev->periodic_state = 0;
  2108. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2109. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2110. }
  2111. /* Check if communication with the device works correctly. */
  2112. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2113. {
  2114. u32 v, backup;
  2115. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2116. /* Check for read/write and endianness problems. */
  2117. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2118. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2119. goto error;
  2120. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2121. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2122. goto error;
  2123. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2124. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2125. /* The 32bit register shadows the two 16bit registers
  2126. * with update sideeffects. Validate this. */
  2127. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2128. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2129. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2130. goto error;
  2131. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2132. goto error;
  2133. }
  2134. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2135. v = b43_read32(dev, B43_MMIO_MACCTL);
  2136. v |= B43_MACCTL_GMODE;
  2137. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2138. goto error;
  2139. return 0;
  2140. error:
  2141. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2142. return -ENODEV;
  2143. }
  2144. static void b43_security_init(struct b43_wldev *dev)
  2145. {
  2146. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2147. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2148. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2149. /* KTP is a word address, but we address SHM bytewise.
  2150. * So multiply by two.
  2151. */
  2152. dev->ktp *= 2;
  2153. if (dev->dev->id.revision >= 5) {
  2154. /* Number of RCMTA address slots */
  2155. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2156. }
  2157. b43_clear_keys(dev);
  2158. }
  2159. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2160. {
  2161. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2162. unsigned long flags;
  2163. /* Don't take wl->mutex here, as it could deadlock with
  2164. * hwrng internal locking. It's not needed to take
  2165. * wl->mutex here, anyway. */
  2166. spin_lock_irqsave(&wl->irq_lock, flags);
  2167. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2168. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2169. return (sizeof(u16));
  2170. }
  2171. static void b43_rng_exit(struct b43_wl *wl)
  2172. {
  2173. if (wl->rng_initialized)
  2174. hwrng_unregister(&wl->rng);
  2175. }
  2176. static int b43_rng_init(struct b43_wl *wl)
  2177. {
  2178. int err;
  2179. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2180. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2181. wl->rng.name = wl->rng_name;
  2182. wl->rng.data_read = b43_rng_read;
  2183. wl->rng.priv = (unsigned long)wl;
  2184. wl->rng_initialized = 1;
  2185. err = hwrng_register(&wl->rng);
  2186. if (err) {
  2187. wl->rng_initialized = 0;
  2188. b43err(wl, "Failed to register the random "
  2189. "number generator (%d)\n", err);
  2190. }
  2191. return err;
  2192. }
  2193. static int b43_op_tx(struct ieee80211_hw *hw,
  2194. struct sk_buff *skb,
  2195. struct ieee80211_tx_control *ctl)
  2196. {
  2197. struct b43_wl *wl = hw_to_b43_wl(hw);
  2198. struct b43_wldev *dev = wl->current_dev;
  2199. int err = -ENODEV;
  2200. if (unlikely(!dev))
  2201. goto out;
  2202. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  2203. goto out;
  2204. /* DMA-TX is done without a global lock. */
  2205. err = b43_dma_tx(dev, skb, ctl);
  2206. out:
  2207. if (unlikely(err))
  2208. return NETDEV_TX_BUSY;
  2209. return NETDEV_TX_OK;
  2210. }
  2211. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  2212. int queue,
  2213. const struct ieee80211_tx_queue_params *params)
  2214. {
  2215. return 0;
  2216. }
  2217. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2218. struct ieee80211_tx_queue_stats *stats)
  2219. {
  2220. struct b43_wl *wl = hw_to_b43_wl(hw);
  2221. struct b43_wldev *dev = wl->current_dev;
  2222. unsigned long flags;
  2223. int err = -ENODEV;
  2224. if (!dev)
  2225. goto out;
  2226. spin_lock_irqsave(&wl->irq_lock, flags);
  2227. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2228. b43_dma_get_tx_stats(dev, stats);
  2229. err = 0;
  2230. }
  2231. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2232. out:
  2233. return err;
  2234. }
  2235. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2236. struct ieee80211_low_level_stats *stats)
  2237. {
  2238. struct b43_wl *wl = hw_to_b43_wl(hw);
  2239. unsigned long flags;
  2240. spin_lock_irqsave(&wl->irq_lock, flags);
  2241. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2242. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2243. return 0;
  2244. }
  2245. static const char *phymode_to_string(unsigned int phymode)
  2246. {
  2247. switch (phymode) {
  2248. case B43_PHYMODE_A:
  2249. return "A";
  2250. case B43_PHYMODE_B:
  2251. return "B";
  2252. case B43_PHYMODE_G:
  2253. return "G";
  2254. default:
  2255. B43_WARN_ON(1);
  2256. }
  2257. return "";
  2258. }
  2259. static int find_wldev_for_phymode(struct b43_wl *wl,
  2260. unsigned int phymode,
  2261. struct b43_wldev **dev, bool * gmode)
  2262. {
  2263. struct b43_wldev *d;
  2264. list_for_each_entry(d, &wl->devlist, list) {
  2265. if (d->phy.possible_phymodes & phymode) {
  2266. /* Ok, this device supports the PHY-mode.
  2267. * Now figure out how the gmode bit has to be
  2268. * set to support it. */
  2269. if (phymode == B43_PHYMODE_A)
  2270. *gmode = 0;
  2271. else
  2272. *gmode = 1;
  2273. *dev = d;
  2274. return 0;
  2275. }
  2276. }
  2277. return -ESRCH;
  2278. }
  2279. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2280. {
  2281. struct ssb_device *sdev = dev->dev;
  2282. u32 tmslow;
  2283. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2284. tmslow &= ~B43_TMSLOW_GMODE;
  2285. tmslow |= B43_TMSLOW_PHYRESET;
  2286. tmslow |= SSB_TMSLOW_FGC;
  2287. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2288. msleep(1);
  2289. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2290. tmslow &= ~SSB_TMSLOW_FGC;
  2291. tmslow |= B43_TMSLOW_PHYRESET;
  2292. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2293. msleep(1);
  2294. }
  2295. /* Expects wl->mutex locked */
  2296. static int b43_switch_phymode(struct b43_wl *wl, unsigned int new_mode)
  2297. {
  2298. struct b43_wldev *up_dev;
  2299. struct b43_wldev *down_dev;
  2300. int err;
  2301. bool gmode = 0;
  2302. int prev_status;
  2303. err = find_wldev_for_phymode(wl, new_mode, &up_dev, &gmode);
  2304. if (err) {
  2305. b43err(wl, "Could not find a device for %s-PHY mode\n",
  2306. phymode_to_string(new_mode));
  2307. return err;
  2308. }
  2309. if ((up_dev == wl->current_dev) &&
  2310. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2311. /* This device is already running. */
  2312. return 0;
  2313. }
  2314. b43dbg(wl, "Reconfiguring PHYmode to %s-PHY\n",
  2315. phymode_to_string(new_mode));
  2316. down_dev = wl->current_dev;
  2317. prev_status = b43_status(down_dev);
  2318. /* Shutdown the currently running core. */
  2319. if (prev_status >= B43_STAT_STARTED)
  2320. b43_wireless_core_stop(down_dev);
  2321. if (prev_status >= B43_STAT_INITIALIZED)
  2322. b43_wireless_core_exit(down_dev);
  2323. if (down_dev != up_dev) {
  2324. /* We switch to a different core, so we put PHY into
  2325. * RESET on the old core. */
  2326. b43_put_phy_into_reset(down_dev);
  2327. }
  2328. /* Now start the new core. */
  2329. up_dev->phy.gmode = gmode;
  2330. if (prev_status >= B43_STAT_INITIALIZED) {
  2331. err = b43_wireless_core_init(up_dev);
  2332. if (err) {
  2333. b43err(wl, "Fatal: Could not initialize device for "
  2334. "newly selected %s-PHY mode\n",
  2335. phymode_to_string(new_mode));
  2336. goto init_failure;
  2337. }
  2338. }
  2339. if (prev_status >= B43_STAT_STARTED) {
  2340. err = b43_wireless_core_start(up_dev);
  2341. if (err) {
  2342. b43err(wl, "Fatal: Coult not start device for "
  2343. "newly selected %s-PHY mode\n",
  2344. phymode_to_string(new_mode));
  2345. b43_wireless_core_exit(up_dev);
  2346. goto init_failure;
  2347. }
  2348. }
  2349. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2350. wl->current_dev = up_dev;
  2351. return 0;
  2352. init_failure:
  2353. /* Whoops, failed to init the new core. No core is operating now. */
  2354. wl->current_dev = NULL;
  2355. return err;
  2356. }
  2357. /* Check if the use of the antenna that ieee80211 told us to
  2358. * use is possible. This will fall back to DEFAULT.
  2359. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  2360. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  2361. u8 antenna_nr)
  2362. {
  2363. u8 antenna_mask;
  2364. if (antenna_nr == 0) {
  2365. /* Zero means "use default antenna". That's always OK. */
  2366. return 0;
  2367. }
  2368. /* Get the mask of available antennas. */
  2369. if (dev->phy.gmode)
  2370. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  2371. else
  2372. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  2373. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  2374. /* This antenna is not available. Fall back to default. */
  2375. return 0;
  2376. }
  2377. return antenna_nr;
  2378. }
  2379. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  2380. {
  2381. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  2382. switch (antenna) {
  2383. case 0: /* default/diversity */
  2384. return B43_ANTENNA_DEFAULT;
  2385. case 1: /* Antenna 0 */
  2386. return B43_ANTENNA0;
  2387. case 2: /* Antenna 1 */
  2388. return B43_ANTENNA1;
  2389. default:
  2390. return B43_ANTENNA_DEFAULT;
  2391. }
  2392. }
  2393. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2394. {
  2395. struct b43_wl *wl = hw_to_b43_wl(hw);
  2396. struct b43_wldev *dev;
  2397. struct b43_phy *phy;
  2398. unsigned long flags;
  2399. unsigned int new_phymode = 0xFFFF;
  2400. int antenna;
  2401. int err = 0;
  2402. u32 savedirqs;
  2403. mutex_lock(&wl->mutex);
  2404. /* Switch the PHY mode (if necessary). */
  2405. switch (conf->phymode) {
  2406. case MODE_IEEE80211A:
  2407. new_phymode = B43_PHYMODE_A;
  2408. break;
  2409. case MODE_IEEE80211B:
  2410. new_phymode = B43_PHYMODE_B;
  2411. break;
  2412. case MODE_IEEE80211G:
  2413. new_phymode = B43_PHYMODE_G;
  2414. break;
  2415. default:
  2416. B43_WARN_ON(1);
  2417. }
  2418. err = b43_switch_phymode(wl, new_phymode);
  2419. if (err)
  2420. goto out_unlock_mutex;
  2421. dev = wl->current_dev;
  2422. phy = &dev->phy;
  2423. /* Disable IRQs while reconfiguring the device.
  2424. * This makes it possible to drop the spinlock throughout
  2425. * the reconfiguration process. */
  2426. spin_lock_irqsave(&wl->irq_lock, flags);
  2427. if (b43_status(dev) < B43_STAT_STARTED) {
  2428. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2429. goto out_unlock_mutex;
  2430. }
  2431. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2432. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2433. b43_synchronize_irq(dev);
  2434. /* Switch to the requested channel.
  2435. * The firmware takes care of races with the TX handler. */
  2436. if (conf->channel_val != phy->channel)
  2437. b43_radio_selectchannel(dev, conf->channel_val, 0);
  2438. /* Enable/Disable ShortSlot timing. */
  2439. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2440. dev->short_slot) {
  2441. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2442. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2443. b43_short_slot_timing_enable(dev);
  2444. else
  2445. b43_short_slot_timing_disable(dev);
  2446. }
  2447. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2448. /* Adjust the desired TX power level. */
  2449. if (conf->power_level != 0) {
  2450. if (conf->power_level != phy->power_level) {
  2451. phy->power_level = conf->power_level;
  2452. b43_phy_xmitpower(dev);
  2453. }
  2454. }
  2455. /* Antennas for RX and management frame TX. */
  2456. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2457. b43_mgmtframe_txantenna(dev, antenna);
  2458. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2459. b43_set_rx_antenna(dev, antenna);
  2460. /* Update templates for AP mode. */
  2461. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2462. b43_set_beacon_int(dev, conf->beacon_int);
  2463. if (!!conf->radio_enabled != phy->radio_on) {
  2464. if (conf->radio_enabled) {
  2465. b43_radio_turn_on(dev);
  2466. b43info(dev->wl, "Radio turned on by software\n");
  2467. if (!dev->radio_hw_enable) {
  2468. b43info(dev->wl, "The hardware RF-kill button "
  2469. "still turns the radio physically off. "
  2470. "Press the button to turn it on.\n");
  2471. }
  2472. } else {
  2473. b43_radio_turn_off(dev, 0);
  2474. b43info(dev->wl, "Radio turned off by software\n");
  2475. }
  2476. }
  2477. spin_lock_irqsave(&wl->irq_lock, flags);
  2478. b43_interrupt_enable(dev, savedirqs);
  2479. mmiowb();
  2480. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2481. out_unlock_mutex:
  2482. mutex_unlock(&wl->mutex);
  2483. return err;
  2484. }
  2485. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2486. const u8 *local_addr, const u8 *addr,
  2487. struct ieee80211_key_conf *key)
  2488. {
  2489. struct b43_wl *wl = hw_to_b43_wl(hw);
  2490. struct b43_wldev *dev;
  2491. unsigned long flags;
  2492. u8 algorithm;
  2493. u8 index;
  2494. int err;
  2495. DECLARE_MAC_BUF(mac);
  2496. if (modparam_nohwcrypt)
  2497. return -ENOSPC; /* User disabled HW-crypto */
  2498. mutex_lock(&wl->mutex);
  2499. spin_lock_irqsave(&wl->irq_lock, flags);
  2500. dev = wl->current_dev;
  2501. err = -ENODEV;
  2502. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  2503. goto out_unlock;
  2504. err = -EINVAL;
  2505. switch (key->alg) {
  2506. case ALG_WEP:
  2507. if (key->keylen == 5)
  2508. algorithm = B43_SEC_ALGO_WEP40;
  2509. else
  2510. algorithm = B43_SEC_ALGO_WEP104;
  2511. break;
  2512. case ALG_TKIP:
  2513. algorithm = B43_SEC_ALGO_TKIP;
  2514. break;
  2515. case ALG_CCMP:
  2516. algorithm = B43_SEC_ALGO_AES;
  2517. break;
  2518. default:
  2519. B43_WARN_ON(1);
  2520. goto out_unlock;
  2521. }
  2522. index = (u8) (key->keyidx);
  2523. if (index > 3)
  2524. goto out_unlock;
  2525. switch (cmd) {
  2526. case SET_KEY:
  2527. if (algorithm == B43_SEC_ALGO_TKIP) {
  2528. /* FIXME: No TKIP hardware encryption for now. */
  2529. err = -EOPNOTSUPP;
  2530. goto out_unlock;
  2531. }
  2532. if (is_broadcast_ether_addr(addr)) {
  2533. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2534. err = b43_key_write(dev, index, algorithm,
  2535. key->key, key->keylen, NULL, key);
  2536. } else {
  2537. /*
  2538. * either pairwise key or address is 00:00:00:00:00:00
  2539. * for transmit-only keys
  2540. */
  2541. err = b43_key_write(dev, -1, algorithm,
  2542. key->key, key->keylen, addr, key);
  2543. }
  2544. if (err)
  2545. goto out_unlock;
  2546. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2547. algorithm == B43_SEC_ALGO_WEP104) {
  2548. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2549. } else {
  2550. b43_hf_write(dev,
  2551. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2552. }
  2553. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2554. break;
  2555. case DISABLE_KEY: {
  2556. err = b43_key_clear(dev, key->hw_key_idx);
  2557. if (err)
  2558. goto out_unlock;
  2559. break;
  2560. }
  2561. default:
  2562. B43_WARN_ON(1);
  2563. }
  2564. out_unlock:
  2565. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2566. mutex_unlock(&wl->mutex);
  2567. if (!err) {
  2568. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2569. "mac: %s\n",
  2570. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2571. print_mac(mac, addr));
  2572. }
  2573. return err;
  2574. }
  2575. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  2576. unsigned int changed, unsigned int *fflags,
  2577. int mc_count, struct dev_addr_list *mc_list)
  2578. {
  2579. struct b43_wl *wl = hw_to_b43_wl(hw);
  2580. struct b43_wldev *dev = wl->current_dev;
  2581. unsigned long flags;
  2582. if (!dev) {
  2583. *fflags = 0;
  2584. return;
  2585. }
  2586. spin_lock_irqsave(&wl->irq_lock, flags);
  2587. *fflags &= FIF_PROMISC_IN_BSS |
  2588. FIF_ALLMULTI |
  2589. FIF_FCSFAIL |
  2590. FIF_PLCPFAIL |
  2591. FIF_CONTROL |
  2592. FIF_OTHER_BSS |
  2593. FIF_BCN_PRBRESP_PROMISC;
  2594. changed &= FIF_PROMISC_IN_BSS |
  2595. FIF_ALLMULTI |
  2596. FIF_FCSFAIL |
  2597. FIF_PLCPFAIL |
  2598. FIF_CONTROL |
  2599. FIF_OTHER_BSS |
  2600. FIF_BCN_PRBRESP_PROMISC;
  2601. wl->filter_flags = *fflags;
  2602. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  2603. b43_adjust_opmode(dev);
  2604. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2605. }
  2606. static int b43_op_config_interface(struct ieee80211_hw *hw,
  2607. struct ieee80211_vif *vif,
  2608. struct ieee80211_if_conf *conf)
  2609. {
  2610. struct b43_wl *wl = hw_to_b43_wl(hw);
  2611. struct b43_wldev *dev = wl->current_dev;
  2612. unsigned long flags;
  2613. if (!dev)
  2614. return -ENODEV;
  2615. mutex_lock(&wl->mutex);
  2616. spin_lock_irqsave(&wl->irq_lock, flags);
  2617. B43_WARN_ON(wl->vif != vif);
  2618. if (conf->bssid)
  2619. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2620. else
  2621. memset(wl->bssid, 0, ETH_ALEN);
  2622. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  2623. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  2624. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  2625. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  2626. if (conf->beacon)
  2627. b43_update_templates(wl, conf->beacon);
  2628. }
  2629. b43_write_mac_bssid_templates(dev);
  2630. }
  2631. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2632. mutex_unlock(&wl->mutex);
  2633. return 0;
  2634. }
  2635. /* Locking: wl->mutex */
  2636. static void b43_wireless_core_stop(struct b43_wldev *dev)
  2637. {
  2638. struct b43_wl *wl = dev->wl;
  2639. unsigned long flags;
  2640. if (b43_status(dev) < B43_STAT_STARTED)
  2641. return;
  2642. /* Disable and sync interrupts. We must do this before than
  2643. * setting the status to INITIALIZED, as the interrupt handler
  2644. * won't care about IRQs then. */
  2645. spin_lock_irqsave(&wl->irq_lock, flags);
  2646. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2647. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  2648. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2649. b43_synchronize_irq(dev);
  2650. b43_set_status(dev, B43_STAT_INITIALIZED);
  2651. mutex_unlock(&wl->mutex);
  2652. /* Must unlock as it would otherwise deadlock. No races here.
  2653. * Cancel the possibly running self-rearming periodic work. */
  2654. cancel_delayed_work_sync(&dev->periodic_work);
  2655. mutex_lock(&wl->mutex);
  2656. ieee80211_stop_queues(wl->hw); //FIXME this could cause a deadlock, as mac80211 seems buggy.
  2657. b43_mac_suspend(dev);
  2658. free_irq(dev->dev->irq, dev);
  2659. b43dbg(wl, "Wireless interface stopped\n");
  2660. }
  2661. /* Locking: wl->mutex */
  2662. static int b43_wireless_core_start(struct b43_wldev *dev)
  2663. {
  2664. int err;
  2665. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  2666. drain_txstatus_queue(dev);
  2667. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  2668. IRQF_SHARED, KBUILD_MODNAME, dev);
  2669. if (err) {
  2670. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  2671. goto out;
  2672. }
  2673. /* We are ready to run. */
  2674. b43_set_status(dev, B43_STAT_STARTED);
  2675. /* Start data flow (TX/RX). */
  2676. b43_mac_enable(dev);
  2677. b43_interrupt_enable(dev, dev->irq_savedstate);
  2678. ieee80211_start_queues(dev->wl->hw);
  2679. /* Start maintainance work */
  2680. b43_periodic_tasks_setup(dev);
  2681. b43dbg(dev->wl, "Wireless interface started\n");
  2682. out:
  2683. return err;
  2684. }
  2685. /* Get PHY and RADIO versioning numbers */
  2686. static int b43_phy_versioning(struct b43_wldev *dev)
  2687. {
  2688. struct b43_phy *phy = &dev->phy;
  2689. u32 tmp;
  2690. u8 analog_type;
  2691. u8 phy_type;
  2692. u8 phy_rev;
  2693. u16 radio_manuf;
  2694. u16 radio_ver;
  2695. u16 radio_rev;
  2696. int unsupported = 0;
  2697. /* Get PHY versioning */
  2698. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  2699. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  2700. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  2701. phy_rev = (tmp & B43_PHYVER_VERSION);
  2702. switch (phy_type) {
  2703. case B43_PHYTYPE_A:
  2704. if (phy_rev >= 4)
  2705. unsupported = 1;
  2706. break;
  2707. case B43_PHYTYPE_B:
  2708. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  2709. && phy_rev != 7)
  2710. unsupported = 1;
  2711. break;
  2712. case B43_PHYTYPE_G:
  2713. if (phy_rev > 9)
  2714. unsupported = 1;
  2715. break;
  2716. #ifdef CONFIG_B43_NPHY
  2717. case B43_PHYTYPE_N:
  2718. if (phy_rev > 1)
  2719. unsupported = 1;
  2720. break;
  2721. #endif
  2722. default:
  2723. unsupported = 1;
  2724. };
  2725. if (unsupported) {
  2726. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  2727. "(Analog %u, Type %u, Revision %u)\n",
  2728. analog_type, phy_type, phy_rev);
  2729. return -EOPNOTSUPP;
  2730. }
  2731. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  2732. analog_type, phy_type, phy_rev);
  2733. /* Get RADIO versioning */
  2734. if (dev->dev->bus->chip_id == 0x4317) {
  2735. if (dev->dev->bus->chip_rev == 0)
  2736. tmp = 0x3205017F;
  2737. else if (dev->dev->bus->chip_rev == 1)
  2738. tmp = 0x4205017F;
  2739. else
  2740. tmp = 0x5205017F;
  2741. } else {
  2742. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2743. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH);
  2744. tmp <<= 16;
  2745. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2746. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2747. }
  2748. radio_manuf = (tmp & 0x00000FFF);
  2749. radio_ver = (tmp & 0x0FFFF000) >> 12;
  2750. radio_rev = (tmp & 0xF0000000) >> 28;
  2751. if (radio_manuf != 0x17F /* Broadcom */)
  2752. unsupported = 1;
  2753. switch (phy_type) {
  2754. case B43_PHYTYPE_A:
  2755. if (radio_ver != 0x2060)
  2756. unsupported = 1;
  2757. if (radio_rev != 1)
  2758. unsupported = 1;
  2759. if (radio_manuf != 0x17F)
  2760. unsupported = 1;
  2761. break;
  2762. case B43_PHYTYPE_B:
  2763. if ((radio_ver & 0xFFF0) != 0x2050)
  2764. unsupported = 1;
  2765. break;
  2766. case B43_PHYTYPE_G:
  2767. if (radio_ver != 0x2050)
  2768. unsupported = 1;
  2769. break;
  2770. case B43_PHYTYPE_N:
  2771. if (radio_ver != 5)
  2772. unsupported = 1;
  2773. break;
  2774. default:
  2775. B43_WARN_ON(1);
  2776. }
  2777. if (unsupported) {
  2778. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  2779. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  2780. radio_manuf, radio_ver, radio_rev);
  2781. return -EOPNOTSUPP;
  2782. }
  2783. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  2784. radio_manuf, radio_ver, radio_rev);
  2785. phy->radio_manuf = radio_manuf;
  2786. phy->radio_ver = radio_ver;
  2787. phy->radio_rev = radio_rev;
  2788. phy->analog = analog_type;
  2789. phy->type = phy_type;
  2790. phy->rev = phy_rev;
  2791. return 0;
  2792. }
  2793. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  2794. struct b43_phy *phy)
  2795. {
  2796. struct b43_txpower_lo_control *lo;
  2797. int i;
  2798. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  2799. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  2800. phy->aci_enable = 0;
  2801. phy->aci_wlan_automatic = 0;
  2802. phy->aci_hw_rssi = 0;
  2803. phy->radio_off_context.valid = 0;
  2804. lo = phy->lo_control;
  2805. if (lo) {
  2806. memset(lo, 0, sizeof(*(phy->lo_control)));
  2807. lo->rebuild = 1;
  2808. lo->tx_bias = 0xFF;
  2809. }
  2810. phy->max_lb_gain = 0;
  2811. phy->trsw_rx_gain = 0;
  2812. phy->txpwr_offset = 0;
  2813. /* NRSSI */
  2814. phy->nrssislope = 0;
  2815. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  2816. phy->nrssi[i] = -1000;
  2817. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  2818. phy->nrssi_lt[i] = i;
  2819. phy->lofcal = 0xFFFF;
  2820. phy->initval = 0xFFFF;
  2821. phy->interfmode = B43_INTERFMODE_NONE;
  2822. phy->channel = 0xFF;
  2823. phy->hardware_power_control = !!modparam_hwpctl;
  2824. /* PHY TX errors counter. */
  2825. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2826. /* OFDM-table address caching. */
  2827. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  2828. }
  2829. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  2830. {
  2831. dev->dfq_valid = 0;
  2832. /* Assume the radio is enabled. If it's not enabled, the state will
  2833. * immediately get fixed on the first periodic work run. */
  2834. dev->radio_hw_enable = 1;
  2835. /* Stats */
  2836. memset(&dev->stats, 0, sizeof(dev->stats));
  2837. setup_struct_phy_for_init(dev, &dev->phy);
  2838. /* IRQ related flags */
  2839. dev->irq_reason = 0;
  2840. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  2841. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  2842. dev->mac_suspended = 1;
  2843. /* Noise calculation context */
  2844. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  2845. }
  2846. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  2847. {
  2848. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  2849. u32 hf;
  2850. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  2851. return;
  2852. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  2853. return;
  2854. hf = b43_hf_read(dev);
  2855. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  2856. hf |= B43_HF_BTCOEXALT;
  2857. else
  2858. hf |= B43_HF_BTCOEX;
  2859. b43_hf_write(dev, hf);
  2860. //TODO
  2861. }
  2862. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  2863. { //TODO
  2864. }
  2865. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  2866. {
  2867. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2868. struct ssb_bus *bus = dev->dev->bus;
  2869. u32 tmp;
  2870. if (bus->pcicore.dev &&
  2871. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  2872. bus->pcicore.dev->id.revision <= 5) {
  2873. /* IMCFGLO timeouts workaround. */
  2874. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  2875. tmp &= ~SSB_IMCFGLO_REQTO;
  2876. tmp &= ~SSB_IMCFGLO_SERTO;
  2877. switch (bus->bustype) {
  2878. case SSB_BUSTYPE_PCI:
  2879. case SSB_BUSTYPE_PCMCIA:
  2880. tmp |= 0x32;
  2881. break;
  2882. case SSB_BUSTYPE_SSB:
  2883. tmp |= 0x53;
  2884. break;
  2885. }
  2886. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  2887. }
  2888. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  2889. }
  2890. /* Write the short and long frame retry limit values. */
  2891. static void b43_set_retry_limits(struct b43_wldev *dev,
  2892. unsigned int short_retry,
  2893. unsigned int long_retry)
  2894. {
  2895. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2896. * the chip-internal counter. */
  2897. short_retry = min(short_retry, (unsigned int)0xF);
  2898. long_retry = min(long_retry, (unsigned int)0xF);
  2899. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  2900. short_retry);
  2901. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  2902. long_retry);
  2903. }
  2904. /* Shutdown a wireless core */
  2905. /* Locking: wl->mutex */
  2906. static void b43_wireless_core_exit(struct b43_wldev *dev)
  2907. {
  2908. struct b43_phy *phy = &dev->phy;
  2909. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  2910. if (b43_status(dev) != B43_STAT_INITIALIZED)
  2911. return;
  2912. b43_set_status(dev, B43_STAT_UNINIT);
  2913. b43_leds_exit(dev);
  2914. b43_rng_exit(dev->wl);
  2915. b43_dma_free(dev);
  2916. b43_chip_exit(dev);
  2917. b43_radio_turn_off(dev, 1);
  2918. b43_switch_analog(dev, 0);
  2919. if (phy->dyn_tssi_tbl)
  2920. kfree(phy->tssi2dbm);
  2921. kfree(phy->lo_control);
  2922. phy->lo_control = NULL;
  2923. if (dev->wl->current_beacon) {
  2924. dev_kfree_skb_any(dev->wl->current_beacon);
  2925. dev->wl->current_beacon = NULL;
  2926. }
  2927. ssb_device_disable(dev->dev, 0);
  2928. ssb_bus_may_powerdown(dev->dev->bus);
  2929. }
  2930. /* Initialize a wireless core */
  2931. static int b43_wireless_core_init(struct b43_wldev *dev)
  2932. {
  2933. struct b43_wl *wl = dev->wl;
  2934. struct ssb_bus *bus = dev->dev->bus;
  2935. struct ssb_sprom *sprom = &bus->sprom;
  2936. struct b43_phy *phy = &dev->phy;
  2937. int err;
  2938. u32 hf, tmp;
  2939. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  2940. err = ssb_bus_powerup(bus, 0);
  2941. if (err)
  2942. goto out;
  2943. if (!ssb_device_is_enabled(dev->dev)) {
  2944. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  2945. b43_wireless_core_reset(dev, tmp);
  2946. }
  2947. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  2948. phy->lo_control =
  2949. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  2950. if (!phy->lo_control) {
  2951. err = -ENOMEM;
  2952. goto err_busdown;
  2953. }
  2954. }
  2955. setup_struct_wldev_for_init(dev);
  2956. err = b43_phy_init_tssi2dbm_table(dev);
  2957. if (err)
  2958. goto err_kfree_lo_control;
  2959. /* Enable IRQ routing to this device. */
  2960. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  2961. b43_imcfglo_timeouts_workaround(dev);
  2962. b43_bluetooth_coext_disable(dev);
  2963. b43_phy_early_init(dev);
  2964. err = b43_chip_init(dev);
  2965. if (err)
  2966. goto err_kfree_tssitbl;
  2967. b43_shm_write16(dev, B43_SHM_SHARED,
  2968. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  2969. hf = b43_hf_read(dev);
  2970. if (phy->type == B43_PHYTYPE_G) {
  2971. hf |= B43_HF_SYMW;
  2972. if (phy->rev == 1)
  2973. hf |= B43_HF_GDCW;
  2974. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  2975. hf |= B43_HF_OFDMPABOOST;
  2976. } else if (phy->type == B43_PHYTYPE_B) {
  2977. hf |= B43_HF_SYMW;
  2978. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  2979. hf &= ~B43_HF_GDCW;
  2980. }
  2981. b43_hf_write(dev, hf);
  2982. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  2983. B43_DEFAULT_LONG_RETRY_LIMIT);
  2984. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  2985. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  2986. /* Disable sending probe responses from firmware.
  2987. * Setting the MaxTime to one usec will always trigger
  2988. * a timeout, so we never send any probe resp.
  2989. * A timeout of zero is infinite. */
  2990. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  2991. b43_rate_memory_init(dev);
  2992. /* Minimum Contention Window */
  2993. if (phy->type == B43_PHYTYPE_B) {
  2994. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  2995. } else {
  2996. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  2997. }
  2998. /* Maximum Contention Window */
  2999. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3000. err = b43_dma_init(dev);
  3001. if (err)
  3002. goto err_chip_exit;
  3003. b43_qos_init(dev);
  3004. //FIXME
  3005. #if 1
  3006. b43_write16(dev, 0x0612, 0x0050);
  3007. b43_shm_write16(dev, B43_SHM_SHARED, 0x0416, 0x0050);
  3008. b43_shm_write16(dev, B43_SHM_SHARED, 0x0414, 0x01F4);
  3009. #endif
  3010. b43_bluetooth_coext_enable(dev);
  3011. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3012. memset(wl->bssid, 0, ETH_ALEN);
  3013. memset(wl->mac_addr, 0, ETH_ALEN);
  3014. b43_upload_card_macaddress(dev);
  3015. b43_security_init(dev);
  3016. b43_rng_init(wl);
  3017. b43_set_status(dev, B43_STAT_INITIALIZED);
  3018. b43_leds_init(dev);
  3019. out:
  3020. return err;
  3021. err_chip_exit:
  3022. b43_chip_exit(dev);
  3023. err_kfree_tssitbl:
  3024. if (phy->dyn_tssi_tbl)
  3025. kfree(phy->tssi2dbm);
  3026. err_kfree_lo_control:
  3027. kfree(phy->lo_control);
  3028. phy->lo_control = NULL;
  3029. err_busdown:
  3030. ssb_bus_may_powerdown(bus);
  3031. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3032. return err;
  3033. }
  3034. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3035. struct ieee80211_if_init_conf *conf)
  3036. {
  3037. struct b43_wl *wl = hw_to_b43_wl(hw);
  3038. struct b43_wldev *dev;
  3039. unsigned long flags;
  3040. int err = -EOPNOTSUPP;
  3041. /* TODO: allow WDS/AP devices to coexist */
  3042. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3043. conf->type != IEEE80211_IF_TYPE_STA &&
  3044. conf->type != IEEE80211_IF_TYPE_WDS &&
  3045. conf->type != IEEE80211_IF_TYPE_IBSS)
  3046. return -EOPNOTSUPP;
  3047. mutex_lock(&wl->mutex);
  3048. if (wl->operating)
  3049. goto out_mutex_unlock;
  3050. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3051. dev = wl->current_dev;
  3052. wl->operating = 1;
  3053. wl->vif = conf->vif;
  3054. wl->if_type = conf->type;
  3055. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3056. spin_lock_irqsave(&wl->irq_lock, flags);
  3057. b43_adjust_opmode(dev);
  3058. b43_upload_card_macaddress(dev);
  3059. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3060. err = 0;
  3061. out_mutex_unlock:
  3062. mutex_unlock(&wl->mutex);
  3063. return err;
  3064. }
  3065. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3066. struct ieee80211_if_init_conf *conf)
  3067. {
  3068. struct b43_wl *wl = hw_to_b43_wl(hw);
  3069. struct b43_wldev *dev = wl->current_dev;
  3070. unsigned long flags;
  3071. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3072. mutex_lock(&wl->mutex);
  3073. B43_WARN_ON(!wl->operating);
  3074. B43_WARN_ON(wl->vif != conf->vif);
  3075. wl->vif = NULL;
  3076. wl->operating = 0;
  3077. spin_lock_irqsave(&wl->irq_lock, flags);
  3078. b43_adjust_opmode(dev);
  3079. memset(wl->mac_addr, 0, ETH_ALEN);
  3080. b43_upload_card_macaddress(dev);
  3081. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3082. mutex_unlock(&wl->mutex);
  3083. }
  3084. static int b43_op_start(struct ieee80211_hw *hw)
  3085. {
  3086. struct b43_wl *wl = hw_to_b43_wl(hw);
  3087. struct b43_wldev *dev = wl->current_dev;
  3088. int did_init = 0;
  3089. int err = 0;
  3090. /* First register RFkill.
  3091. * LEDs that are registered later depend on it. */
  3092. b43_rfkill_init(dev);
  3093. mutex_lock(&wl->mutex);
  3094. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3095. err = b43_wireless_core_init(dev);
  3096. if (err)
  3097. goto out_mutex_unlock;
  3098. did_init = 1;
  3099. }
  3100. if (b43_status(dev) < B43_STAT_STARTED) {
  3101. err = b43_wireless_core_start(dev);
  3102. if (err) {
  3103. if (did_init)
  3104. b43_wireless_core_exit(dev);
  3105. goto out_mutex_unlock;
  3106. }
  3107. }
  3108. out_mutex_unlock:
  3109. mutex_unlock(&wl->mutex);
  3110. return err;
  3111. }
  3112. static void b43_op_stop(struct ieee80211_hw *hw)
  3113. {
  3114. struct b43_wl *wl = hw_to_b43_wl(hw);
  3115. struct b43_wldev *dev = wl->current_dev;
  3116. b43_rfkill_exit(dev);
  3117. mutex_lock(&wl->mutex);
  3118. if (b43_status(dev) >= B43_STAT_STARTED)
  3119. b43_wireless_core_stop(dev);
  3120. b43_wireless_core_exit(dev);
  3121. mutex_unlock(&wl->mutex);
  3122. }
  3123. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3124. u32 short_retry_limit, u32 long_retry_limit)
  3125. {
  3126. struct b43_wl *wl = hw_to_b43_wl(hw);
  3127. struct b43_wldev *dev;
  3128. int err = 0;
  3129. mutex_lock(&wl->mutex);
  3130. dev = wl->current_dev;
  3131. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3132. err = -ENODEV;
  3133. goto out_unlock;
  3134. }
  3135. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3136. out_unlock:
  3137. mutex_unlock(&wl->mutex);
  3138. return err;
  3139. }
  3140. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3141. {
  3142. struct b43_wl *wl = hw_to_b43_wl(hw);
  3143. struct sk_buff *beacon;
  3144. unsigned long flags;
  3145. /* We could modify the existing beacon and set the aid bit in
  3146. * the TIM field, but that would probably require resizing and
  3147. * moving of data within the beacon template.
  3148. * Simply request a new beacon and let mac80211 do the hard work. */
  3149. beacon = ieee80211_beacon_get(hw, wl->vif, NULL);
  3150. if (unlikely(!beacon))
  3151. return -ENOMEM;
  3152. spin_lock_irqsave(&wl->irq_lock, flags);
  3153. b43_update_templates(wl, beacon);
  3154. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3155. return 0;
  3156. }
  3157. static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
  3158. struct sk_buff *beacon,
  3159. struct ieee80211_tx_control *ctl)
  3160. {
  3161. struct b43_wl *wl = hw_to_b43_wl(hw);
  3162. unsigned long flags;
  3163. spin_lock_irqsave(&wl->irq_lock, flags);
  3164. b43_update_templates(wl, beacon);
  3165. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3166. return 0;
  3167. }
  3168. static const struct ieee80211_ops b43_hw_ops = {
  3169. .tx = b43_op_tx,
  3170. .conf_tx = b43_op_conf_tx,
  3171. .add_interface = b43_op_add_interface,
  3172. .remove_interface = b43_op_remove_interface,
  3173. .config = b43_op_config,
  3174. .config_interface = b43_op_config_interface,
  3175. .configure_filter = b43_op_configure_filter,
  3176. .set_key = b43_op_set_key,
  3177. .get_stats = b43_op_get_stats,
  3178. .get_tx_stats = b43_op_get_tx_stats,
  3179. .start = b43_op_start,
  3180. .stop = b43_op_stop,
  3181. .set_retry_limit = b43_op_set_retry_limit,
  3182. .set_tim = b43_op_beacon_set_tim,
  3183. .beacon_update = b43_op_ibss_beacon_update,
  3184. };
  3185. /* Hard-reset the chip. Do not call this directly.
  3186. * Use b43_controller_restart()
  3187. */
  3188. static void b43_chip_reset(struct work_struct *work)
  3189. {
  3190. struct b43_wldev *dev =
  3191. container_of(work, struct b43_wldev, restart_work);
  3192. struct b43_wl *wl = dev->wl;
  3193. int err = 0;
  3194. int prev_status;
  3195. mutex_lock(&wl->mutex);
  3196. prev_status = b43_status(dev);
  3197. /* Bring the device down... */
  3198. if (prev_status >= B43_STAT_STARTED)
  3199. b43_wireless_core_stop(dev);
  3200. if (prev_status >= B43_STAT_INITIALIZED)
  3201. b43_wireless_core_exit(dev);
  3202. /* ...and up again. */
  3203. if (prev_status >= B43_STAT_INITIALIZED) {
  3204. err = b43_wireless_core_init(dev);
  3205. if (err)
  3206. goto out;
  3207. }
  3208. if (prev_status >= B43_STAT_STARTED) {
  3209. err = b43_wireless_core_start(dev);
  3210. if (err) {
  3211. b43_wireless_core_exit(dev);
  3212. goto out;
  3213. }
  3214. }
  3215. out:
  3216. mutex_unlock(&wl->mutex);
  3217. if (err)
  3218. b43err(wl, "Controller restart FAILED\n");
  3219. else
  3220. b43info(wl, "Controller restarted\n");
  3221. }
  3222. static int b43_setup_modes(struct b43_wldev *dev,
  3223. bool have_2ghz_phy, bool have_5ghz_phy)
  3224. {
  3225. struct ieee80211_hw *hw = dev->wl->hw;
  3226. struct ieee80211_hw_mode *mode;
  3227. struct b43_phy *phy = &dev->phy;
  3228. int err;
  3229. /* XXX: This function will go away soon, when mac80211
  3230. * band stuff is rewritten. So this is just a hack.
  3231. * For now we always claim GPHY mode, as there is no
  3232. * support for NPHY and APHY in the device, yet.
  3233. * This assumption is OK, as any B, N or A PHY will already
  3234. * have died a horrible sanity check death earlier. */
  3235. mode = &phy->hwmodes[0];
  3236. mode->mode = MODE_IEEE80211G;
  3237. mode->num_channels = b43_2ghz_chantable_size;
  3238. mode->channels = b43_2ghz_chantable;
  3239. mode->num_rates = b43_g_ratetable_size;
  3240. mode->rates = b43_g_ratetable;
  3241. err = ieee80211_register_hwmode(hw, mode);
  3242. if (err)
  3243. return err;
  3244. phy->possible_phymodes |= B43_PHYMODE_G;
  3245. return 0;
  3246. }
  3247. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3248. {
  3249. /* We release firmware that late to not be required to re-request
  3250. * is all the time when we reinit the core. */
  3251. b43_release_firmware(dev);
  3252. }
  3253. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3254. {
  3255. struct b43_wl *wl = dev->wl;
  3256. struct ssb_bus *bus = dev->dev->bus;
  3257. struct pci_dev *pdev = bus->host_pci;
  3258. int err;
  3259. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3260. u32 tmp;
  3261. /* Do NOT do any device initialization here.
  3262. * Do it in wireless_core_init() instead.
  3263. * This function is for gathering basic information about the HW, only.
  3264. * Also some structs may be set up here. But most likely you want to have
  3265. * that in core_init(), too.
  3266. */
  3267. err = ssb_bus_powerup(bus, 0);
  3268. if (err) {
  3269. b43err(wl, "Bus powerup failed\n");
  3270. goto out;
  3271. }
  3272. /* Get the PHY type. */
  3273. if (dev->dev->id.revision >= 5) {
  3274. u32 tmshigh;
  3275. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3276. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3277. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3278. } else
  3279. B43_WARN_ON(1);
  3280. dev->phy.gmode = have_2ghz_phy;
  3281. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3282. b43_wireless_core_reset(dev, tmp);
  3283. err = b43_phy_versioning(dev);
  3284. if (err)
  3285. goto err_powerdown;
  3286. /* Check if this device supports multiband. */
  3287. if (!pdev ||
  3288. (pdev->device != 0x4312 &&
  3289. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3290. /* No multiband support. */
  3291. have_2ghz_phy = 0;
  3292. have_5ghz_phy = 0;
  3293. switch (dev->phy.type) {
  3294. case B43_PHYTYPE_A:
  3295. have_5ghz_phy = 1;
  3296. break;
  3297. case B43_PHYTYPE_G:
  3298. case B43_PHYTYPE_N:
  3299. have_2ghz_phy = 1;
  3300. break;
  3301. default:
  3302. B43_WARN_ON(1);
  3303. }
  3304. }
  3305. if (dev->phy.type == B43_PHYTYPE_A) {
  3306. /* FIXME */
  3307. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3308. err = -EOPNOTSUPP;
  3309. goto err_powerdown;
  3310. }
  3311. dev->phy.gmode = have_2ghz_phy;
  3312. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3313. b43_wireless_core_reset(dev, tmp);
  3314. err = b43_validate_chipaccess(dev);
  3315. if (err)
  3316. goto err_powerdown;
  3317. err = b43_setup_modes(dev, have_2ghz_phy, have_5ghz_phy);
  3318. if (err)
  3319. goto err_powerdown;
  3320. /* Now set some default "current_dev" */
  3321. if (!wl->current_dev)
  3322. wl->current_dev = dev;
  3323. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3324. b43_radio_turn_off(dev, 1);
  3325. b43_switch_analog(dev, 0);
  3326. ssb_device_disable(dev->dev, 0);
  3327. ssb_bus_may_powerdown(bus);
  3328. out:
  3329. return err;
  3330. err_powerdown:
  3331. ssb_bus_may_powerdown(bus);
  3332. return err;
  3333. }
  3334. static void b43_one_core_detach(struct ssb_device *dev)
  3335. {
  3336. struct b43_wldev *wldev;
  3337. struct b43_wl *wl;
  3338. wldev = ssb_get_drvdata(dev);
  3339. wl = wldev->wl;
  3340. cancel_work_sync(&wldev->restart_work);
  3341. b43_debugfs_remove_device(wldev);
  3342. b43_wireless_core_detach(wldev);
  3343. list_del(&wldev->list);
  3344. wl->nr_devs--;
  3345. ssb_set_drvdata(dev, NULL);
  3346. kfree(wldev);
  3347. }
  3348. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3349. {
  3350. struct b43_wldev *wldev;
  3351. struct pci_dev *pdev;
  3352. int err = -ENOMEM;
  3353. if (!list_empty(&wl->devlist)) {
  3354. /* We are not the first core on this chip. */
  3355. pdev = dev->bus->host_pci;
  3356. /* Only special chips support more than one wireless
  3357. * core, although some of the other chips have more than
  3358. * one wireless core as well. Check for this and
  3359. * bail out early.
  3360. */
  3361. if (!pdev ||
  3362. ((pdev->device != 0x4321) &&
  3363. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3364. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3365. return -ENODEV;
  3366. }
  3367. }
  3368. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3369. if (!wldev)
  3370. goto out;
  3371. wldev->dev = dev;
  3372. wldev->wl = wl;
  3373. b43_set_status(wldev, B43_STAT_UNINIT);
  3374. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3375. tasklet_init(&wldev->isr_tasklet,
  3376. (void (*)(unsigned long))b43_interrupt_tasklet,
  3377. (unsigned long)wldev);
  3378. INIT_LIST_HEAD(&wldev->list);
  3379. err = b43_wireless_core_attach(wldev);
  3380. if (err)
  3381. goto err_kfree_wldev;
  3382. list_add(&wldev->list, &wl->devlist);
  3383. wl->nr_devs++;
  3384. ssb_set_drvdata(dev, wldev);
  3385. b43_debugfs_add_device(wldev);
  3386. out:
  3387. return err;
  3388. err_kfree_wldev:
  3389. kfree(wldev);
  3390. return err;
  3391. }
  3392. static void b43_sprom_fixup(struct ssb_bus *bus)
  3393. {
  3394. /* boardflags workarounds */
  3395. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3396. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3397. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3398. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3399. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3400. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3401. }
  3402. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3403. {
  3404. struct ieee80211_hw *hw = wl->hw;
  3405. ssb_set_devtypedata(dev, NULL);
  3406. ieee80211_free_hw(hw);
  3407. }
  3408. static int b43_wireless_init(struct ssb_device *dev)
  3409. {
  3410. struct ssb_sprom *sprom = &dev->bus->sprom;
  3411. struct ieee80211_hw *hw;
  3412. struct b43_wl *wl;
  3413. int err = -ENOMEM;
  3414. b43_sprom_fixup(dev->bus);
  3415. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3416. if (!hw) {
  3417. b43err(NULL, "Could not allocate ieee80211 device\n");
  3418. goto out;
  3419. }
  3420. /* fill hw info */
  3421. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  3422. IEEE80211_HW_RX_INCLUDES_FCS;
  3423. hw->max_signal = 100;
  3424. hw->max_rssi = -110;
  3425. hw->max_noise = -110;
  3426. hw->queues = 1; /* FIXME: hardware has more queues */
  3427. SET_IEEE80211_DEV(hw, dev->dev);
  3428. if (is_valid_ether_addr(sprom->et1mac))
  3429. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3430. else
  3431. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3432. /* Get and initialize struct b43_wl */
  3433. wl = hw_to_b43_wl(hw);
  3434. memset(wl, 0, sizeof(*wl));
  3435. wl->hw = hw;
  3436. spin_lock_init(&wl->irq_lock);
  3437. spin_lock_init(&wl->leds_lock);
  3438. spin_lock_init(&wl->shm_lock);
  3439. mutex_init(&wl->mutex);
  3440. INIT_LIST_HEAD(&wl->devlist);
  3441. ssb_set_devtypedata(dev, wl);
  3442. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3443. err = 0;
  3444. out:
  3445. return err;
  3446. }
  3447. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3448. {
  3449. struct b43_wl *wl;
  3450. int err;
  3451. int first = 0;
  3452. wl = ssb_get_devtypedata(dev);
  3453. if (!wl) {
  3454. /* Probing the first core. Must setup common struct b43_wl */
  3455. first = 1;
  3456. err = b43_wireless_init(dev);
  3457. if (err)
  3458. goto out;
  3459. wl = ssb_get_devtypedata(dev);
  3460. B43_WARN_ON(!wl);
  3461. }
  3462. err = b43_one_core_attach(dev, wl);
  3463. if (err)
  3464. goto err_wireless_exit;
  3465. if (first) {
  3466. err = ieee80211_register_hw(wl->hw);
  3467. if (err)
  3468. goto err_one_core_detach;
  3469. }
  3470. out:
  3471. return err;
  3472. err_one_core_detach:
  3473. b43_one_core_detach(dev);
  3474. err_wireless_exit:
  3475. if (first)
  3476. b43_wireless_exit(dev, wl);
  3477. return err;
  3478. }
  3479. static void b43_remove(struct ssb_device *dev)
  3480. {
  3481. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3482. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3483. B43_WARN_ON(!wl);
  3484. if (wl->current_dev == wldev)
  3485. ieee80211_unregister_hw(wl->hw);
  3486. b43_one_core_detach(dev);
  3487. if (list_empty(&wl->devlist)) {
  3488. /* Last core on the chip unregistered.
  3489. * We can destroy common struct b43_wl.
  3490. */
  3491. b43_wireless_exit(dev, wl);
  3492. }
  3493. }
  3494. /* Perform a hardware reset. This can be called from any context. */
  3495. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3496. {
  3497. /* Must avoid requeueing, if we are in shutdown. */
  3498. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3499. return;
  3500. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3501. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3502. }
  3503. #ifdef CONFIG_PM
  3504. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3505. {
  3506. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3507. struct b43_wl *wl = wldev->wl;
  3508. b43dbg(wl, "Suspending...\n");
  3509. mutex_lock(&wl->mutex);
  3510. wldev->suspend_init_status = b43_status(wldev);
  3511. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  3512. b43_wireless_core_stop(wldev);
  3513. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  3514. b43_wireless_core_exit(wldev);
  3515. mutex_unlock(&wl->mutex);
  3516. b43dbg(wl, "Device suspended.\n");
  3517. return 0;
  3518. }
  3519. static int b43_resume(struct ssb_device *dev)
  3520. {
  3521. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3522. struct b43_wl *wl = wldev->wl;
  3523. int err = 0;
  3524. b43dbg(wl, "Resuming...\n");
  3525. mutex_lock(&wl->mutex);
  3526. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  3527. err = b43_wireless_core_init(wldev);
  3528. if (err) {
  3529. b43err(wl, "Resume failed at core init\n");
  3530. goto out;
  3531. }
  3532. }
  3533. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  3534. err = b43_wireless_core_start(wldev);
  3535. if (err) {
  3536. b43_wireless_core_exit(wldev);
  3537. b43err(wl, "Resume failed at core start\n");
  3538. goto out;
  3539. }
  3540. }
  3541. mutex_unlock(&wl->mutex);
  3542. b43dbg(wl, "Device resumed.\n");
  3543. out:
  3544. return err;
  3545. }
  3546. #else /* CONFIG_PM */
  3547. # define b43_suspend NULL
  3548. # define b43_resume NULL
  3549. #endif /* CONFIG_PM */
  3550. static struct ssb_driver b43_ssb_driver = {
  3551. .name = KBUILD_MODNAME,
  3552. .id_table = b43_ssb_tbl,
  3553. .probe = b43_probe,
  3554. .remove = b43_remove,
  3555. .suspend = b43_suspend,
  3556. .resume = b43_resume,
  3557. };
  3558. static int __init b43_init(void)
  3559. {
  3560. int err;
  3561. b43_debugfs_init();
  3562. err = b43_pcmcia_init();
  3563. if (err)
  3564. goto err_dfs_exit;
  3565. err = ssb_driver_register(&b43_ssb_driver);
  3566. if (err)
  3567. goto err_pcmcia_exit;
  3568. return err;
  3569. err_pcmcia_exit:
  3570. b43_pcmcia_exit();
  3571. err_dfs_exit:
  3572. b43_debugfs_exit();
  3573. return err;
  3574. }
  3575. static void __exit b43_exit(void)
  3576. {
  3577. ssb_driver_unregister(&b43_ssb_driver);
  3578. b43_pcmcia_exit();
  3579. b43_debugfs_exit();
  3580. }
  3581. module_init(b43_init)
  3582. module_exit(b43_exit)