dma.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459
  1. /*
  2. Broadcom B43legacy wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43legacy.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/slab.h>
  31. #include <net/dst.h>
  32. /* 32bit DMA ops. */
  33. static
  34. struct b43legacy_dmadesc32 *op32_idx2desc(struct b43legacy_dmaring *ring,
  35. int slot,
  36. struct b43legacy_dmadesc_meta **meta)
  37. {
  38. struct b43legacy_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return desc;
  43. }
  44. static void op32_fill_descriptor(struct b43legacy_dmaring *ring,
  45. struct b43legacy_dmadesc32 *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43legacy_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(desc - descbase);
  55. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32)(dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32)(dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ring->dev->dma.translation;
  60. ctl = (bufsize - ring->frameoffset)
  61. & B43legacy_DMA32_DCTL_BYTECNT;
  62. if (slot == ring->nr_slots - 1)
  63. ctl |= B43legacy_DMA32_DCTL_DTABLEEND;
  64. if (start)
  65. ctl |= B43legacy_DMA32_DCTL_FRAMESTART;
  66. if (end)
  67. ctl |= B43legacy_DMA32_DCTL_FRAMEEND;
  68. if (irq)
  69. ctl |= B43legacy_DMA32_DCTL_IRQ;
  70. ctl |= (addrext << B43legacy_DMA32_DCTL_ADDREXT_SHIFT)
  71. & B43legacy_DMA32_DCTL_ADDREXT_MASK;
  72. desc->control = cpu_to_le32(ctl);
  73. desc->address = cpu_to_le32(addr);
  74. }
  75. static void op32_poke_tx(struct b43legacy_dmaring *ring, int slot)
  76. {
  77. b43legacy_dma_write(ring, B43legacy_DMA32_TXINDEX,
  78. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  79. }
  80. static void op32_tx_suspend(struct b43legacy_dmaring *ring)
  81. {
  82. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  83. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  84. | B43legacy_DMA32_TXSUSPEND);
  85. }
  86. static void op32_tx_resume(struct b43legacy_dmaring *ring)
  87. {
  88. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL,
  89. b43legacy_dma_read(ring, B43legacy_DMA32_TXCTL)
  90. & ~B43legacy_DMA32_TXSUSPEND);
  91. }
  92. static int op32_get_current_rxslot(struct b43legacy_dmaring *ring)
  93. {
  94. u32 val;
  95. val = b43legacy_dma_read(ring, B43legacy_DMA32_RXSTATUS);
  96. val &= B43legacy_DMA32_RXDPTR;
  97. return (val / sizeof(struct b43legacy_dmadesc32));
  98. }
  99. static void op32_set_current_rxslot(struct b43legacy_dmaring *ring,
  100. int slot)
  101. {
  102. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX,
  103. (u32)(slot * sizeof(struct b43legacy_dmadesc32)));
  104. }
  105. static inline int free_slots(struct b43legacy_dmaring *ring)
  106. {
  107. return (ring->nr_slots - ring->used_slots);
  108. }
  109. static inline int next_slot(struct b43legacy_dmaring *ring, int slot)
  110. {
  111. B43legacy_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  112. if (slot == ring->nr_slots - 1)
  113. return 0;
  114. return slot + 1;
  115. }
  116. static inline int prev_slot(struct b43legacy_dmaring *ring, int slot)
  117. {
  118. B43legacy_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  119. if (slot == 0)
  120. return ring->nr_slots - 1;
  121. return slot - 1;
  122. }
  123. #ifdef CONFIG_B43LEGACY_DEBUG
  124. static void update_max_used_slots(struct b43legacy_dmaring *ring,
  125. int current_used_slots)
  126. {
  127. if (current_used_slots <= ring->max_used_slots)
  128. return;
  129. ring->max_used_slots = current_used_slots;
  130. if (b43legacy_debug(ring->dev, B43legacy_DBG_DMAVERBOSE))
  131. b43legacydbg(ring->dev->wl,
  132. "max_used_slots increased to %d on %s ring %d\n",
  133. ring->max_used_slots,
  134. ring->tx ? "TX" : "RX",
  135. ring->index);
  136. }
  137. #else
  138. static inline
  139. void update_max_used_slots(struct b43legacy_dmaring *ring,
  140. int current_used_slots)
  141. { }
  142. #endif /* DEBUG */
  143. /* Request a slot for usage. */
  144. static inline
  145. int request_slot(struct b43legacy_dmaring *ring)
  146. {
  147. int slot;
  148. B43legacy_WARN_ON(!ring->tx);
  149. B43legacy_WARN_ON(ring->stopped);
  150. B43legacy_WARN_ON(free_slots(ring) == 0);
  151. slot = next_slot(ring, ring->current_slot);
  152. ring->current_slot = slot;
  153. ring->used_slots++;
  154. update_max_used_slots(ring, ring->used_slots);
  155. return slot;
  156. }
  157. /* Mac80211-queue to b43legacy-ring mapping */
  158. static struct b43legacy_dmaring *priority_to_txring(
  159. struct b43legacy_wldev *dev,
  160. int queue_priority)
  161. {
  162. struct b43legacy_dmaring *ring;
  163. /*FIXME: For now we always run on TX-ring-1 */
  164. return dev->dma.tx_ring1;
  165. /* 0 = highest priority */
  166. switch (queue_priority) {
  167. default:
  168. B43legacy_WARN_ON(1);
  169. /* fallthrough */
  170. case 0:
  171. ring = dev->dma.tx_ring3;
  172. break;
  173. case 1:
  174. ring = dev->dma.tx_ring2;
  175. break;
  176. case 2:
  177. ring = dev->dma.tx_ring1;
  178. break;
  179. case 3:
  180. ring = dev->dma.tx_ring0;
  181. break;
  182. case 4:
  183. ring = dev->dma.tx_ring4;
  184. break;
  185. case 5:
  186. ring = dev->dma.tx_ring5;
  187. break;
  188. }
  189. return ring;
  190. }
  191. /* Bcm4301-ring to mac80211-queue mapping */
  192. static inline int txring_to_priority(struct b43legacy_dmaring *ring)
  193. {
  194. static const u8 idx_to_prio[] =
  195. { 3, 2, 1, 0, 4, 5, };
  196. /*FIXME: have only one queue, for now */
  197. return 0;
  198. return idx_to_prio[ring->index];
  199. }
  200. static u16 b43legacy_dmacontroller_base(enum b43legacy_dmatype type,
  201. int controller_idx)
  202. {
  203. static const u16 map32[] = {
  204. B43legacy_MMIO_DMA32_BASE0,
  205. B43legacy_MMIO_DMA32_BASE1,
  206. B43legacy_MMIO_DMA32_BASE2,
  207. B43legacy_MMIO_DMA32_BASE3,
  208. B43legacy_MMIO_DMA32_BASE4,
  209. B43legacy_MMIO_DMA32_BASE5,
  210. };
  211. B43legacy_WARN_ON(!(controller_idx >= 0 &&
  212. controller_idx < ARRAY_SIZE(map32)));
  213. return map32[controller_idx];
  214. }
  215. static inline
  216. dma_addr_t map_descbuffer(struct b43legacy_dmaring *ring,
  217. unsigned char *buf,
  218. size_t len,
  219. int tx)
  220. {
  221. dma_addr_t dmaaddr;
  222. if (tx)
  223. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  224. buf, len,
  225. DMA_TO_DEVICE);
  226. else
  227. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  228. buf, len,
  229. DMA_FROM_DEVICE);
  230. return dmaaddr;
  231. }
  232. static inline
  233. void unmap_descbuffer(struct b43legacy_dmaring *ring,
  234. dma_addr_t addr,
  235. size_t len,
  236. int tx)
  237. {
  238. if (tx)
  239. dma_unmap_single(ring->dev->dev->dma_dev,
  240. addr, len,
  241. DMA_TO_DEVICE);
  242. else
  243. dma_unmap_single(ring->dev->dev->dma_dev,
  244. addr, len,
  245. DMA_FROM_DEVICE);
  246. }
  247. static inline
  248. void sync_descbuffer_for_cpu(struct b43legacy_dmaring *ring,
  249. dma_addr_t addr,
  250. size_t len)
  251. {
  252. B43legacy_WARN_ON(ring->tx);
  253. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  254. addr, len, DMA_FROM_DEVICE);
  255. }
  256. static inline
  257. void sync_descbuffer_for_device(struct b43legacy_dmaring *ring,
  258. dma_addr_t addr,
  259. size_t len)
  260. {
  261. B43legacy_WARN_ON(ring->tx);
  262. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  263. addr, len, DMA_FROM_DEVICE);
  264. }
  265. static inline
  266. void free_descriptor_buffer(struct b43legacy_dmaring *ring,
  267. struct b43legacy_dmadesc_meta *meta,
  268. int irq_context)
  269. {
  270. if (meta->skb) {
  271. if (irq_context)
  272. dev_kfree_skb_irq(meta->skb);
  273. else
  274. dev_kfree_skb(meta->skb);
  275. meta->skb = NULL;
  276. }
  277. }
  278. static int alloc_ringmemory(struct b43legacy_dmaring *ring)
  279. {
  280. /* GFP flags must match the flags in free_ringmemory()! */
  281. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  282. B43legacy_DMA_RINGMEMSIZE,
  283. &(ring->dmabase),
  284. GFP_KERNEL | __GFP_ZERO);
  285. if (!ring->descbase)
  286. return -ENOMEM;
  287. return 0;
  288. }
  289. static void free_ringmemory(struct b43legacy_dmaring *ring)
  290. {
  291. dma_free_coherent(ring->dev->dev->dma_dev, B43legacy_DMA_RINGMEMSIZE,
  292. ring->descbase, ring->dmabase);
  293. }
  294. /* Reset the RX DMA channel */
  295. static int b43legacy_dmacontroller_rx_reset(struct b43legacy_wldev *dev,
  296. u16 mmio_base,
  297. enum b43legacy_dmatype type)
  298. {
  299. int i;
  300. u32 value;
  301. u16 offset;
  302. might_sleep();
  303. offset = B43legacy_DMA32_RXCTL;
  304. b43legacy_write32(dev, mmio_base + offset, 0);
  305. for (i = 0; i < 10; i++) {
  306. offset = B43legacy_DMA32_RXSTATUS;
  307. value = b43legacy_read32(dev, mmio_base + offset);
  308. value &= B43legacy_DMA32_RXSTATE;
  309. if (value == B43legacy_DMA32_RXSTAT_DISABLED) {
  310. i = -1;
  311. break;
  312. }
  313. msleep(1);
  314. }
  315. if (i != -1) {
  316. b43legacyerr(dev->wl, "DMA RX reset timed out\n");
  317. return -ENODEV;
  318. }
  319. return 0;
  320. }
  321. /* Reset the RX DMA channel */
  322. static int b43legacy_dmacontroller_tx_reset(struct b43legacy_wldev *dev,
  323. u16 mmio_base,
  324. enum b43legacy_dmatype type)
  325. {
  326. int i;
  327. u32 value;
  328. u16 offset;
  329. might_sleep();
  330. for (i = 0; i < 10; i++) {
  331. offset = B43legacy_DMA32_TXSTATUS;
  332. value = b43legacy_read32(dev, mmio_base + offset);
  333. value &= B43legacy_DMA32_TXSTATE;
  334. if (value == B43legacy_DMA32_TXSTAT_DISABLED ||
  335. value == B43legacy_DMA32_TXSTAT_IDLEWAIT ||
  336. value == B43legacy_DMA32_TXSTAT_STOPPED)
  337. break;
  338. msleep(1);
  339. }
  340. offset = B43legacy_DMA32_TXCTL;
  341. b43legacy_write32(dev, mmio_base + offset, 0);
  342. for (i = 0; i < 10; i++) {
  343. offset = B43legacy_DMA32_TXSTATUS;
  344. value = b43legacy_read32(dev, mmio_base + offset);
  345. value &= B43legacy_DMA32_TXSTATE;
  346. if (value == B43legacy_DMA32_TXSTAT_DISABLED) {
  347. i = -1;
  348. break;
  349. }
  350. msleep(1);
  351. }
  352. if (i != -1) {
  353. b43legacyerr(dev->wl, "DMA TX reset timed out\n");
  354. return -ENODEV;
  355. }
  356. /* ensure the reset is completed. */
  357. msleep(1);
  358. return 0;
  359. }
  360. /* Check if a DMA mapping address is invalid. */
  361. static bool b43legacy_dma_mapping_error(struct b43legacy_dmaring *ring,
  362. dma_addr_t addr,
  363. size_t buffersize,
  364. bool dma_to_device)
  365. {
  366. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  367. return 1;
  368. switch (ring->type) {
  369. case B43legacy_DMA_30BIT:
  370. if ((u64)addr + buffersize > (1ULL << 30))
  371. goto address_error;
  372. break;
  373. case B43legacy_DMA_32BIT:
  374. if ((u64)addr + buffersize > (1ULL << 32))
  375. goto address_error;
  376. break;
  377. }
  378. /* The address is OK. */
  379. return 0;
  380. address_error:
  381. /* We can't support this address. Unmap it again. */
  382. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  383. return 1;
  384. }
  385. static int setup_rx_descbuffer(struct b43legacy_dmaring *ring,
  386. struct b43legacy_dmadesc32 *desc,
  387. struct b43legacy_dmadesc_meta *meta,
  388. gfp_t gfp_flags)
  389. {
  390. struct b43legacy_rxhdr_fw3 *rxhdr;
  391. struct b43legacy_hwtxstatus *txstat;
  392. dma_addr_t dmaaddr;
  393. struct sk_buff *skb;
  394. B43legacy_WARN_ON(ring->tx);
  395. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  396. if (unlikely(!skb))
  397. return -ENOMEM;
  398. dmaaddr = map_descbuffer(ring, skb->data,
  399. ring->rx_buffersize, 0);
  400. if (b43legacy_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  401. /* ugh. try to realloc in zone_dma */
  402. gfp_flags |= GFP_DMA;
  403. dev_kfree_skb_any(skb);
  404. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  405. if (unlikely(!skb))
  406. return -ENOMEM;
  407. dmaaddr = map_descbuffer(ring, skb->data,
  408. ring->rx_buffersize, 0);
  409. }
  410. if (b43legacy_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  411. dev_kfree_skb_any(skb);
  412. return -EIO;
  413. }
  414. meta->skb = skb;
  415. meta->dmaaddr = dmaaddr;
  416. op32_fill_descriptor(ring, desc, dmaaddr, ring->rx_buffersize, 0, 0, 0);
  417. rxhdr = (struct b43legacy_rxhdr_fw3 *)(skb->data);
  418. rxhdr->frame_len = 0;
  419. txstat = (struct b43legacy_hwtxstatus *)(skb->data);
  420. txstat->cookie = 0;
  421. return 0;
  422. }
  423. /* Allocate the initial descbuffers.
  424. * This is used for an RX ring only.
  425. */
  426. static int alloc_initial_descbuffers(struct b43legacy_dmaring *ring)
  427. {
  428. int i;
  429. int err = -ENOMEM;
  430. struct b43legacy_dmadesc32 *desc;
  431. struct b43legacy_dmadesc_meta *meta;
  432. for (i = 0; i < ring->nr_slots; i++) {
  433. desc = op32_idx2desc(ring, i, &meta);
  434. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  435. if (err) {
  436. b43legacyerr(ring->dev->wl,
  437. "Failed to allocate initial descbuffers\n");
  438. goto err_unwind;
  439. }
  440. }
  441. mb(); /* all descbuffer setup before next line */
  442. ring->used_slots = ring->nr_slots;
  443. err = 0;
  444. out:
  445. return err;
  446. err_unwind:
  447. for (i--; i >= 0; i--) {
  448. desc = op32_idx2desc(ring, i, &meta);
  449. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  450. dev_kfree_skb(meta->skb);
  451. }
  452. goto out;
  453. }
  454. /* Do initial setup of the DMA controller.
  455. * Reset the controller, write the ring busaddress
  456. * and switch the "enable" bit on.
  457. */
  458. static int dmacontroller_setup(struct b43legacy_dmaring *ring)
  459. {
  460. int err = 0;
  461. u32 value;
  462. u32 addrext;
  463. u32 trans = ring->dev->dma.translation;
  464. u32 ringbase = (u32)(ring->dmabase);
  465. if (ring->tx) {
  466. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  467. >> SSB_DMA_TRANSLATION_SHIFT;
  468. value = B43legacy_DMA32_TXENABLE;
  469. value |= (addrext << B43legacy_DMA32_TXADDREXT_SHIFT)
  470. & B43legacy_DMA32_TXADDREXT_MASK;
  471. b43legacy_dma_write(ring, B43legacy_DMA32_TXCTL, value);
  472. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING,
  473. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  474. | trans);
  475. } else {
  476. err = alloc_initial_descbuffers(ring);
  477. if (err)
  478. goto out;
  479. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  480. >> SSB_DMA_TRANSLATION_SHIFT;
  481. value = (ring->frameoffset <<
  482. B43legacy_DMA32_RXFROFF_SHIFT);
  483. value |= B43legacy_DMA32_RXENABLE;
  484. value |= (addrext << B43legacy_DMA32_RXADDREXT_SHIFT)
  485. & B43legacy_DMA32_RXADDREXT_MASK;
  486. b43legacy_dma_write(ring, B43legacy_DMA32_RXCTL, value);
  487. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING,
  488. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  489. | trans);
  490. b43legacy_dma_write(ring, B43legacy_DMA32_RXINDEX, 200);
  491. }
  492. out:
  493. return err;
  494. }
  495. /* Shutdown the DMA controller. */
  496. static void dmacontroller_cleanup(struct b43legacy_dmaring *ring)
  497. {
  498. if (ring->tx) {
  499. b43legacy_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  500. ring->type);
  501. b43legacy_dma_write(ring, B43legacy_DMA32_TXRING, 0);
  502. } else {
  503. b43legacy_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  504. ring->type);
  505. b43legacy_dma_write(ring, B43legacy_DMA32_RXRING, 0);
  506. }
  507. }
  508. static void free_all_descbuffers(struct b43legacy_dmaring *ring)
  509. {
  510. struct b43legacy_dmadesc_meta *meta;
  511. int i;
  512. if (!ring->used_slots)
  513. return;
  514. for (i = 0; i < ring->nr_slots; i++) {
  515. op32_idx2desc(ring, i, &meta);
  516. if (!meta->skb) {
  517. B43legacy_WARN_ON(!ring->tx);
  518. continue;
  519. }
  520. if (ring->tx)
  521. unmap_descbuffer(ring, meta->dmaaddr,
  522. meta->skb->len, 1);
  523. else
  524. unmap_descbuffer(ring, meta->dmaaddr,
  525. ring->rx_buffersize, 0);
  526. free_descriptor_buffer(ring, meta, 0);
  527. }
  528. }
  529. static u64 supported_dma_mask(struct b43legacy_wldev *dev)
  530. {
  531. u32 tmp;
  532. u16 mmio_base;
  533. mmio_base = b43legacy_dmacontroller_base(0, 0);
  534. b43legacy_write32(dev,
  535. mmio_base + B43legacy_DMA32_TXCTL,
  536. B43legacy_DMA32_TXADDREXT_MASK);
  537. tmp = b43legacy_read32(dev, mmio_base +
  538. B43legacy_DMA32_TXCTL);
  539. if (tmp & B43legacy_DMA32_TXADDREXT_MASK)
  540. return DMA_BIT_MASK(32);
  541. return DMA_BIT_MASK(30);
  542. }
  543. static enum b43legacy_dmatype dma_mask_to_engine_type(u64 dmamask)
  544. {
  545. if (dmamask == DMA_BIT_MASK(30))
  546. return B43legacy_DMA_30BIT;
  547. if (dmamask == DMA_BIT_MASK(32))
  548. return B43legacy_DMA_32BIT;
  549. B43legacy_WARN_ON(1);
  550. return B43legacy_DMA_30BIT;
  551. }
  552. /* Main initialization function. */
  553. static
  554. struct b43legacy_dmaring *b43legacy_setup_dmaring(struct b43legacy_wldev *dev,
  555. int controller_index,
  556. int for_tx,
  557. enum b43legacy_dmatype type)
  558. {
  559. struct b43legacy_dmaring *ring;
  560. int err;
  561. int nr_slots;
  562. dma_addr_t dma_test;
  563. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  564. if (!ring)
  565. goto out;
  566. ring->type = type;
  567. ring->dev = dev;
  568. nr_slots = B43legacy_RXRING_SLOTS;
  569. if (for_tx)
  570. nr_slots = B43legacy_TXRING_SLOTS;
  571. ring->meta = kcalloc(nr_slots, sizeof(struct b43legacy_dmadesc_meta),
  572. GFP_KERNEL);
  573. if (!ring->meta)
  574. goto err_kfree_ring;
  575. if (for_tx) {
  576. ring->txhdr_cache = kcalloc(nr_slots,
  577. sizeof(struct b43legacy_txhdr_fw3),
  578. GFP_KERNEL);
  579. if (!ring->txhdr_cache)
  580. goto err_kfree_meta;
  581. /* test for ability to dma to txhdr_cache */
  582. dma_test = dma_map_single(dev->dev->dma_dev, ring->txhdr_cache,
  583. sizeof(struct b43legacy_txhdr_fw3),
  584. DMA_TO_DEVICE);
  585. if (b43legacy_dma_mapping_error(ring, dma_test,
  586. sizeof(struct b43legacy_txhdr_fw3), 1)) {
  587. /* ugh realloc */
  588. kfree(ring->txhdr_cache);
  589. ring->txhdr_cache = kcalloc(nr_slots,
  590. sizeof(struct b43legacy_txhdr_fw3),
  591. GFP_KERNEL | GFP_DMA);
  592. if (!ring->txhdr_cache)
  593. goto err_kfree_meta;
  594. dma_test = dma_map_single(dev->dev->dma_dev,
  595. ring->txhdr_cache,
  596. sizeof(struct b43legacy_txhdr_fw3),
  597. DMA_TO_DEVICE);
  598. if (b43legacy_dma_mapping_error(ring, dma_test,
  599. sizeof(struct b43legacy_txhdr_fw3), 1))
  600. goto err_kfree_txhdr_cache;
  601. }
  602. dma_unmap_single(dev->dev->dma_dev, dma_test,
  603. sizeof(struct b43legacy_txhdr_fw3),
  604. DMA_TO_DEVICE);
  605. }
  606. ring->nr_slots = nr_slots;
  607. ring->mmio_base = b43legacy_dmacontroller_base(type, controller_index);
  608. ring->index = controller_index;
  609. if (for_tx) {
  610. ring->tx = true;
  611. ring->current_slot = -1;
  612. } else {
  613. if (ring->index == 0) {
  614. ring->rx_buffersize = B43legacy_DMA0_RX_BUFFERSIZE;
  615. ring->frameoffset = B43legacy_DMA0_RX_FRAMEOFFSET;
  616. } else if (ring->index == 3) {
  617. ring->rx_buffersize = B43legacy_DMA3_RX_BUFFERSIZE;
  618. ring->frameoffset = B43legacy_DMA3_RX_FRAMEOFFSET;
  619. } else
  620. B43legacy_WARN_ON(1);
  621. }
  622. #ifdef CONFIG_B43LEGACY_DEBUG
  623. ring->last_injected_overflow = jiffies;
  624. #endif
  625. err = alloc_ringmemory(ring);
  626. if (err)
  627. goto err_kfree_txhdr_cache;
  628. err = dmacontroller_setup(ring);
  629. if (err)
  630. goto err_free_ringmemory;
  631. out:
  632. return ring;
  633. err_free_ringmemory:
  634. free_ringmemory(ring);
  635. err_kfree_txhdr_cache:
  636. kfree(ring->txhdr_cache);
  637. err_kfree_meta:
  638. kfree(ring->meta);
  639. err_kfree_ring:
  640. kfree(ring);
  641. ring = NULL;
  642. goto out;
  643. }
  644. /* Main cleanup function. */
  645. static void b43legacy_destroy_dmaring(struct b43legacy_dmaring *ring)
  646. {
  647. if (!ring)
  648. return;
  649. b43legacydbg(ring->dev->wl, "DMA-%u 0x%04X (%s) max used slots:"
  650. " %d/%d\n", (unsigned int)(ring->type), ring->mmio_base,
  651. (ring->tx) ? "TX" : "RX", ring->max_used_slots,
  652. ring->nr_slots);
  653. /* Device IRQs are disabled prior entering this function,
  654. * so no need to take care of concurrency with rx handler stuff.
  655. */
  656. dmacontroller_cleanup(ring);
  657. free_all_descbuffers(ring);
  658. free_ringmemory(ring);
  659. kfree(ring->txhdr_cache);
  660. kfree(ring->meta);
  661. kfree(ring);
  662. }
  663. void b43legacy_dma_free(struct b43legacy_wldev *dev)
  664. {
  665. struct b43legacy_dma *dma;
  666. if (b43legacy_using_pio(dev))
  667. return;
  668. dma = &dev->dma;
  669. b43legacy_destroy_dmaring(dma->rx_ring3);
  670. dma->rx_ring3 = NULL;
  671. b43legacy_destroy_dmaring(dma->rx_ring0);
  672. dma->rx_ring0 = NULL;
  673. b43legacy_destroy_dmaring(dma->tx_ring5);
  674. dma->tx_ring5 = NULL;
  675. b43legacy_destroy_dmaring(dma->tx_ring4);
  676. dma->tx_ring4 = NULL;
  677. b43legacy_destroy_dmaring(dma->tx_ring3);
  678. dma->tx_ring3 = NULL;
  679. b43legacy_destroy_dmaring(dma->tx_ring2);
  680. dma->tx_ring2 = NULL;
  681. b43legacy_destroy_dmaring(dma->tx_ring1);
  682. dma->tx_ring1 = NULL;
  683. b43legacy_destroy_dmaring(dma->tx_ring0);
  684. dma->tx_ring0 = NULL;
  685. }
  686. static int b43legacy_dma_set_mask(struct b43legacy_wldev *dev, u64 mask)
  687. {
  688. u64 orig_mask = mask;
  689. bool fallback = false;
  690. int err;
  691. /* Try to set the DMA mask. If it fails, try falling back to a
  692. * lower mask, as we can always also support a lower one. */
  693. while (1) {
  694. err = dma_set_mask(dev->dev->dma_dev, mask);
  695. if (!err) {
  696. err = dma_set_coherent_mask(dev->dev->dma_dev, mask);
  697. if (!err)
  698. break;
  699. }
  700. if (mask == DMA_BIT_MASK(64)) {
  701. mask = DMA_BIT_MASK(32);
  702. fallback = true;
  703. continue;
  704. }
  705. if (mask == DMA_BIT_MASK(32)) {
  706. mask = DMA_BIT_MASK(30);
  707. fallback = true;
  708. continue;
  709. }
  710. b43legacyerr(dev->wl, "The machine/kernel does not support "
  711. "the required %u-bit DMA mask\n",
  712. (unsigned int)dma_mask_to_engine_type(orig_mask));
  713. return -EOPNOTSUPP;
  714. }
  715. if (fallback) {
  716. b43legacyinfo(dev->wl, "DMA mask fallback from %u-bit to %u-"
  717. "bit\n",
  718. (unsigned int)dma_mask_to_engine_type(orig_mask),
  719. (unsigned int)dma_mask_to_engine_type(mask));
  720. }
  721. return 0;
  722. }
  723. int b43legacy_dma_init(struct b43legacy_wldev *dev)
  724. {
  725. struct b43legacy_dma *dma = &dev->dma;
  726. struct b43legacy_dmaring *ring;
  727. int err;
  728. u64 dmamask;
  729. enum b43legacy_dmatype type;
  730. dmamask = supported_dma_mask(dev);
  731. type = dma_mask_to_engine_type(dmamask);
  732. err = b43legacy_dma_set_mask(dev, dmamask);
  733. if (err) {
  734. #ifdef CONFIG_B43LEGACY_PIO
  735. b43legacywarn(dev->wl, "DMA for this device not supported. "
  736. "Falling back to PIO\n");
  737. dev->__using_pio = true;
  738. return -EAGAIN;
  739. #else
  740. b43legacyerr(dev->wl, "DMA for this device not supported and "
  741. "no PIO support compiled in\n");
  742. return -EOPNOTSUPP;
  743. #endif
  744. }
  745. dma->translation = ssb_dma_translation(dev->dev);
  746. err = -ENOMEM;
  747. /* setup TX DMA channels. */
  748. ring = b43legacy_setup_dmaring(dev, 0, 1, type);
  749. if (!ring)
  750. goto out;
  751. dma->tx_ring0 = ring;
  752. ring = b43legacy_setup_dmaring(dev, 1, 1, type);
  753. if (!ring)
  754. goto err_destroy_tx0;
  755. dma->tx_ring1 = ring;
  756. ring = b43legacy_setup_dmaring(dev, 2, 1, type);
  757. if (!ring)
  758. goto err_destroy_tx1;
  759. dma->tx_ring2 = ring;
  760. ring = b43legacy_setup_dmaring(dev, 3, 1, type);
  761. if (!ring)
  762. goto err_destroy_tx2;
  763. dma->tx_ring3 = ring;
  764. ring = b43legacy_setup_dmaring(dev, 4, 1, type);
  765. if (!ring)
  766. goto err_destroy_tx3;
  767. dma->tx_ring4 = ring;
  768. ring = b43legacy_setup_dmaring(dev, 5, 1, type);
  769. if (!ring)
  770. goto err_destroy_tx4;
  771. dma->tx_ring5 = ring;
  772. /* setup RX DMA channels. */
  773. ring = b43legacy_setup_dmaring(dev, 0, 0, type);
  774. if (!ring)
  775. goto err_destroy_tx5;
  776. dma->rx_ring0 = ring;
  777. if (dev->dev->id.revision < 5) {
  778. ring = b43legacy_setup_dmaring(dev, 3, 0, type);
  779. if (!ring)
  780. goto err_destroy_rx0;
  781. dma->rx_ring3 = ring;
  782. }
  783. b43legacydbg(dev->wl, "%u-bit DMA initialized\n", (unsigned int)type);
  784. err = 0;
  785. out:
  786. return err;
  787. err_destroy_rx0:
  788. b43legacy_destroy_dmaring(dma->rx_ring0);
  789. dma->rx_ring0 = NULL;
  790. err_destroy_tx5:
  791. b43legacy_destroy_dmaring(dma->tx_ring5);
  792. dma->tx_ring5 = NULL;
  793. err_destroy_tx4:
  794. b43legacy_destroy_dmaring(dma->tx_ring4);
  795. dma->tx_ring4 = NULL;
  796. err_destroy_tx3:
  797. b43legacy_destroy_dmaring(dma->tx_ring3);
  798. dma->tx_ring3 = NULL;
  799. err_destroy_tx2:
  800. b43legacy_destroy_dmaring(dma->tx_ring2);
  801. dma->tx_ring2 = NULL;
  802. err_destroy_tx1:
  803. b43legacy_destroy_dmaring(dma->tx_ring1);
  804. dma->tx_ring1 = NULL;
  805. err_destroy_tx0:
  806. b43legacy_destroy_dmaring(dma->tx_ring0);
  807. dma->tx_ring0 = NULL;
  808. goto out;
  809. }
  810. /* Generate a cookie for the TX header. */
  811. static u16 generate_cookie(struct b43legacy_dmaring *ring,
  812. int slot)
  813. {
  814. u16 cookie = 0x1000;
  815. /* Use the upper 4 bits of the cookie as
  816. * DMA controller ID and store the slot number
  817. * in the lower 12 bits.
  818. * Note that the cookie must never be 0, as this
  819. * is a special value used in RX path.
  820. */
  821. switch (ring->index) {
  822. case 0:
  823. cookie = 0xA000;
  824. break;
  825. case 1:
  826. cookie = 0xB000;
  827. break;
  828. case 2:
  829. cookie = 0xC000;
  830. break;
  831. case 3:
  832. cookie = 0xD000;
  833. break;
  834. case 4:
  835. cookie = 0xE000;
  836. break;
  837. case 5:
  838. cookie = 0xF000;
  839. break;
  840. }
  841. B43legacy_WARN_ON(!(((u16)slot & 0xF000) == 0x0000));
  842. cookie |= (u16)slot;
  843. return cookie;
  844. }
  845. /* Inspect a cookie and find out to which controller/slot it belongs. */
  846. static
  847. struct b43legacy_dmaring *parse_cookie(struct b43legacy_wldev *dev,
  848. u16 cookie, int *slot)
  849. {
  850. struct b43legacy_dma *dma = &dev->dma;
  851. struct b43legacy_dmaring *ring = NULL;
  852. switch (cookie & 0xF000) {
  853. case 0xA000:
  854. ring = dma->tx_ring0;
  855. break;
  856. case 0xB000:
  857. ring = dma->tx_ring1;
  858. break;
  859. case 0xC000:
  860. ring = dma->tx_ring2;
  861. break;
  862. case 0xD000:
  863. ring = dma->tx_ring3;
  864. break;
  865. case 0xE000:
  866. ring = dma->tx_ring4;
  867. break;
  868. case 0xF000:
  869. ring = dma->tx_ring5;
  870. break;
  871. default:
  872. B43legacy_WARN_ON(1);
  873. }
  874. *slot = (cookie & 0x0FFF);
  875. B43legacy_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  876. return ring;
  877. }
  878. static int dma_tx_fragment(struct b43legacy_dmaring *ring,
  879. struct sk_buff **in_skb)
  880. {
  881. struct sk_buff *skb = *in_skb;
  882. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  883. u8 *header;
  884. int slot, old_top_slot, old_used_slots;
  885. int err;
  886. struct b43legacy_dmadesc32 *desc;
  887. struct b43legacy_dmadesc_meta *meta;
  888. struct b43legacy_dmadesc_meta *meta_hdr;
  889. struct sk_buff *bounce_skb;
  890. #define SLOTS_PER_PACKET 2
  891. B43legacy_WARN_ON(skb_shinfo(skb)->nr_frags != 0);
  892. old_top_slot = ring->current_slot;
  893. old_used_slots = ring->used_slots;
  894. /* Get a slot for the header. */
  895. slot = request_slot(ring);
  896. desc = op32_idx2desc(ring, slot, &meta_hdr);
  897. memset(meta_hdr, 0, sizeof(*meta_hdr));
  898. header = &(ring->txhdr_cache[slot * sizeof(
  899. struct b43legacy_txhdr_fw3)]);
  900. err = b43legacy_generate_txhdr(ring->dev, header,
  901. skb->data, skb->len, info,
  902. generate_cookie(ring, slot));
  903. if (unlikely(err)) {
  904. ring->current_slot = old_top_slot;
  905. ring->used_slots = old_used_slots;
  906. return err;
  907. }
  908. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  909. sizeof(struct b43legacy_txhdr_fw3), 1);
  910. if (b43legacy_dma_mapping_error(ring, meta_hdr->dmaaddr,
  911. sizeof(struct b43legacy_txhdr_fw3), 1)) {
  912. ring->current_slot = old_top_slot;
  913. ring->used_slots = old_used_slots;
  914. return -EIO;
  915. }
  916. op32_fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  917. sizeof(struct b43legacy_txhdr_fw3), 1, 0, 0);
  918. /* Get a slot for the payload. */
  919. slot = request_slot(ring);
  920. desc = op32_idx2desc(ring, slot, &meta);
  921. memset(meta, 0, sizeof(*meta));
  922. meta->skb = skb;
  923. meta->is_last_fragment = true;
  924. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  925. /* create a bounce buffer in zone_dma on mapping failure. */
  926. if (b43legacy_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  927. bounce_skb = alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  928. if (!bounce_skb) {
  929. ring->current_slot = old_top_slot;
  930. ring->used_slots = old_used_slots;
  931. err = -ENOMEM;
  932. goto out_unmap_hdr;
  933. }
  934. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  935. memcpy(bounce_skb->cb, skb->cb, sizeof(skb->cb));
  936. bounce_skb->dev = skb->dev;
  937. skb_set_queue_mapping(bounce_skb, skb_get_queue_mapping(skb));
  938. info = IEEE80211_SKB_CB(bounce_skb);
  939. dev_kfree_skb_any(skb);
  940. skb = bounce_skb;
  941. *in_skb = bounce_skb;
  942. meta->skb = skb;
  943. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  944. if (b43legacy_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  945. ring->current_slot = old_top_slot;
  946. ring->used_slots = old_used_slots;
  947. err = -EIO;
  948. goto out_free_bounce;
  949. }
  950. }
  951. op32_fill_descriptor(ring, desc, meta->dmaaddr,
  952. skb->len, 0, 1, 1);
  953. wmb(); /* previous stuff MUST be done */
  954. /* Now transfer the whole frame. */
  955. op32_poke_tx(ring, next_slot(ring, slot));
  956. return 0;
  957. out_free_bounce:
  958. dev_kfree_skb_any(skb);
  959. out_unmap_hdr:
  960. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  961. sizeof(struct b43legacy_txhdr_fw3), 1);
  962. return err;
  963. }
  964. static inline
  965. int should_inject_overflow(struct b43legacy_dmaring *ring)
  966. {
  967. #ifdef CONFIG_B43LEGACY_DEBUG
  968. if (unlikely(b43legacy_debug(ring->dev,
  969. B43legacy_DBG_DMAOVERFLOW))) {
  970. /* Check if we should inject another ringbuffer overflow
  971. * to test handling of this situation in the stack. */
  972. unsigned long next_overflow;
  973. next_overflow = ring->last_injected_overflow + HZ;
  974. if (time_after(jiffies, next_overflow)) {
  975. ring->last_injected_overflow = jiffies;
  976. b43legacydbg(ring->dev->wl,
  977. "Injecting TX ring overflow on "
  978. "DMA controller %d\n", ring->index);
  979. return 1;
  980. }
  981. }
  982. #endif /* CONFIG_B43LEGACY_DEBUG */
  983. return 0;
  984. }
  985. int b43legacy_dma_tx(struct b43legacy_wldev *dev,
  986. struct sk_buff *skb)
  987. {
  988. struct b43legacy_dmaring *ring;
  989. int err = 0;
  990. ring = priority_to_txring(dev, skb_get_queue_mapping(skb));
  991. B43legacy_WARN_ON(!ring->tx);
  992. if (unlikely(ring->stopped)) {
  993. /* We get here only because of a bug in mac80211.
  994. * Because of a race, one packet may be queued after
  995. * the queue is stopped, thus we got called when we shouldn't.
  996. * For now, just refuse the transmit. */
  997. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  998. b43legacyerr(dev->wl, "Packet after queue stopped\n");
  999. return -ENOSPC;
  1000. }
  1001. if (unlikely(WARN_ON(free_slots(ring) < SLOTS_PER_PACKET))) {
  1002. /* If we get here, we have a real error with the queue
  1003. * full, but queues not stopped. */
  1004. b43legacyerr(dev->wl, "DMA queue overflow\n");
  1005. return -ENOSPC;
  1006. }
  1007. /* dma_tx_fragment might reallocate the skb, so invalidate pointers pointing
  1008. * into the skb data or cb now. */
  1009. err = dma_tx_fragment(ring, &skb);
  1010. if (unlikely(err == -ENOKEY)) {
  1011. /* Drop this packet, as we don't have the encryption key
  1012. * anymore and must not transmit it unencrypted. */
  1013. dev_kfree_skb_any(skb);
  1014. return 0;
  1015. }
  1016. if (unlikely(err)) {
  1017. b43legacyerr(dev->wl, "DMA tx mapping failure\n");
  1018. return err;
  1019. }
  1020. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1021. should_inject_overflow(ring)) {
  1022. /* This TX ring is full. */
  1023. unsigned int skb_mapping = skb_get_queue_mapping(skb);
  1024. ieee80211_stop_queue(dev->wl->hw, skb_mapping);
  1025. dev->wl->tx_queue_stopped[skb_mapping] = 1;
  1026. ring->stopped = true;
  1027. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1028. b43legacydbg(dev->wl, "Stopped TX ring %d\n",
  1029. ring->index);
  1030. }
  1031. return err;
  1032. }
  1033. void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
  1034. const struct b43legacy_txstatus *status)
  1035. {
  1036. struct b43legacy_dmaring *ring;
  1037. struct b43legacy_dmadesc_meta *meta;
  1038. int retry_limit;
  1039. int slot;
  1040. int firstused;
  1041. ring = parse_cookie(dev, status->cookie, &slot);
  1042. if (unlikely(!ring))
  1043. return;
  1044. B43legacy_WARN_ON(!ring->tx);
  1045. /* Sanity check: TX packets are processed in-order on one ring.
  1046. * Check if the slot deduced from the cookie really is the first
  1047. * used slot. */
  1048. firstused = ring->current_slot - ring->used_slots + 1;
  1049. if (firstused < 0)
  1050. firstused = ring->nr_slots + firstused;
  1051. if (unlikely(slot != firstused)) {
  1052. /* This possibly is a firmware bug and will result in
  1053. * malfunction, memory leaks and/or stall of DMA functionality.
  1054. */
  1055. b43legacydbg(dev->wl, "Out of order TX status report on DMA "
  1056. "ring %d. Expected %d, but got %d\n",
  1057. ring->index, firstused, slot);
  1058. return;
  1059. }
  1060. while (1) {
  1061. B43legacy_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1062. op32_idx2desc(ring, slot, &meta);
  1063. if (meta->skb)
  1064. unmap_descbuffer(ring, meta->dmaaddr,
  1065. meta->skb->len, 1);
  1066. else
  1067. unmap_descbuffer(ring, meta->dmaaddr,
  1068. sizeof(struct b43legacy_txhdr_fw3),
  1069. 1);
  1070. if (meta->is_last_fragment) {
  1071. struct ieee80211_tx_info *info;
  1072. BUG_ON(!meta->skb);
  1073. info = IEEE80211_SKB_CB(meta->skb);
  1074. /* preserve the confiured retry limit before clearing the status
  1075. * The xmit function has overwritten the rc's value with the actual
  1076. * retry limit done by the hardware */
  1077. retry_limit = info->status.rates[0].count;
  1078. ieee80211_tx_info_clear_status(info);
  1079. if (status->acked)
  1080. info->flags |= IEEE80211_TX_STAT_ACK;
  1081. if (status->rts_count > dev->wl->hw->conf.short_frame_max_tx_count) {
  1082. /*
  1083. * If the short retries (RTS, not data frame) have exceeded
  1084. * the limit, the hw will not have tried the selected rate,
  1085. * but will have used the fallback rate instead.
  1086. * Don't let the rate control count attempts for the selected
  1087. * rate in this case, otherwise the statistics will be off.
  1088. */
  1089. info->status.rates[0].count = 0;
  1090. info->status.rates[1].count = status->frame_count;
  1091. } else {
  1092. if (status->frame_count > retry_limit) {
  1093. info->status.rates[0].count = retry_limit;
  1094. info->status.rates[1].count = status->frame_count -
  1095. retry_limit;
  1096. } else {
  1097. info->status.rates[0].count = status->frame_count;
  1098. info->status.rates[1].idx = -1;
  1099. }
  1100. }
  1101. /* Call back to inform the ieee80211 subsystem about the
  1102. * status of the transmission.
  1103. * Some fields of txstat are already filled in dma_tx().
  1104. */
  1105. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb);
  1106. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1107. meta->skb = NULL;
  1108. } else {
  1109. /* No need to call free_descriptor_buffer here, as
  1110. * this is only the txhdr, which is not allocated.
  1111. */
  1112. B43legacy_WARN_ON(meta->skb != NULL);
  1113. }
  1114. /* Everything unmapped and free'd. So it's not used anymore. */
  1115. ring->used_slots--;
  1116. if (meta->is_last_fragment)
  1117. break;
  1118. slot = next_slot(ring, slot);
  1119. }
  1120. dev->stats.last_tx = jiffies;
  1121. if (ring->stopped) {
  1122. B43legacy_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1123. ring->stopped = false;
  1124. }
  1125. if (dev->wl->tx_queue_stopped[ring->queue_prio]) {
  1126. dev->wl->tx_queue_stopped[ring->queue_prio] = 0;
  1127. } else {
  1128. /* If the driver queue is running wake the corresponding
  1129. * mac80211 queue. */
  1130. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1131. if (b43legacy_debug(dev, B43legacy_DBG_DMAVERBOSE))
  1132. b43legacydbg(dev->wl, "Woke up TX ring %d\n",
  1133. ring->index);
  1134. }
  1135. /* Add work to the queue. */
  1136. ieee80211_queue_work(dev->wl->hw, &dev->wl->tx_work);
  1137. }
  1138. static void dma_rx(struct b43legacy_dmaring *ring,
  1139. int *slot)
  1140. {
  1141. struct b43legacy_dmadesc32 *desc;
  1142. struct b43legacy_dmadesc_meta *meta;
  1143. struct b43legacy_rxhdr_fw3 *rxhdr;
  1144. struct sk_buff *skb;
  1145. u16 len;
  1146. int err;
  1147. dma_addr_t dmaaddr;
  1148. desc = op32_idx2desc(ring, *slot, &meta);
  1149. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1150. skb = meta->skb;
  1151. if (ring->index == 3) {
  1152. /* We received an xmit status. */
  1153. struct b43legacy_hwtxstatus *hw =
  1154. (struct b43legacy_hwtxstatus *)skb->data;
  1155. int i = 0;
  1156. while (hw->cookie == 0) {
  1157. if (i > 100)
  1158. break;
  1159. i++;
  1160. udelay(2);
  1161. barrier();
  1162. }
  1163. b43legacy_handle_hwtxstatus(ring->dev, hw);
  1164. /* recycle the descriptor buffer. */
  1165. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1166. ring->rx_buffersize);
  1167. return;
  1168. }
  1169. rxhdr = (struct b43legacy_rxhdr_fw3 *)skb->data;
  1170. len = le16_to_cpu(rxhdr->frame_len);
  1171. if (len == 0) {
  1172. int i = 0;
  1173. do {
  1174. udelay(2);
  1175. barrier();
  1176. len = le16_to_cpu(rxhdr->frame_len);
  1177. } while (len == 0 && i++ < 5);
  1178. if (unlikely(len == 0)) {
  1179. /* recycle the descriptor buffer. */
  1180. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1181. ring->rx_buffersize);
  1182. goto drop;
  1183. }
  1184. }
  1185. if (unlikely(len > ring->rx_buffersize)) {
  1186. /* The data did not fit into one descriptor buffer
  1187. * and is split over multiple buffers.
  1188. * This should never happen, as we try to allocate buffers
  1189. * big enough. So simply ignore this packet.
  1190. */
  1191. int cnt = 0;
  1192. s32 tmp = len;
  1193. while (1) {
  1194. desc = op32_idx2desc(ring, *slot, &meta);
  1195. /* recycle the descriptor buffer. */
  1196. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1197. ring->rx_buffersize);
  1198. *slot = next_slot(ring, *slot);
  1199. cnt++;
  1200. tmp -= ring->rx_buffersize;
  1201. if (tmp <= 0)
  1202. break;
  1203. }
  1204. b43legacyerr(ring->dev->wl, "DMA RX buffer too small "
  1205. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1206. len, ring->rx_buffersize, cnt);
  1207. goto drop;
  1208. }
  1209. dmaaddr = meta->dmaaddr;
  1210. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1211. if (unlikely(err)) {
  1212. b43legacydbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer()"
  1213. " failed\n");
  1214. sync_descbuffer_for_device(ring, dmaaddr,
  1215. ring->rx_buffersize);
  1216. goto drop;
  1217. }
  1218. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1219. skb_put(skb, len + ring->frameoffset);
  1220. skb_pull(skb, ring->frameoffset);
  1221. b43legacy_rx(ring->dev, skb, rxhdr);
  1222. drop:
  1223. return;
  1224. }
  1225. void b43legacy_dma_rx(struct b43legacy_dmaring *ring)
  1226. {
  1227. int slot;
  1228. int current_slot;
  1229. int used_slots = 0;
  1230. B43legacy_WARN_ON(ring->tx);
  1231. current_slot = op32_get_current_rxslot(ring);
  1232. B43legacy_WARN_ON(!(current_slot >= 0 && current_slot <
  1233. ring->nr_slots));
  1234. slot = ring->current_slot;
  1235. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1236. dma_rx(ring, &slot);
  1237. update_max_used_slots(ring, ++used_slots);
  1238. }
  1239. op32_set_current_rxslot(ring, slot);
  1240. ring->current_slot = slot;
  1241. }
  1242. static void b43legacy_dma_tx_suspend_ring(struct b43legacy_dmaring *ring)
  1243. {
  1244. B43legacy_WARN_ON(!ring->tx);
  1245. op32_tx_suspend(ring);
  1246. }
  1247. static void b43legacy_dma_tx_resume_ring(struct b43legacy_dmaring *ring)
  1248. {
  1249. B43legacy_WARN_ON(!ring->tx);
  1250. op32_tx_resume(ring);
  1251. }
  1252. void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev)
  1253. {
  1254. b43legacy_power_saving_ctl_bits(dev, -1, 1);
  1255. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1256. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1257. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1258. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1259. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1260. b43legacy_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1261. }
  1262. void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev)
  1263. {
  1264. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring5);
  1265. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring4);
  1266. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring3);
  1267. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring2);
  1268. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring1);
  1269. b43legacy_dma_tx_resume_ring(dev->dma.tx_ring0);
  1270. b43legacy_power_saving_ctl_bits(dev, -1, -1);
  1271. }