xmit.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/dma-mapping.h>
  17. #include "ath9k.h"
  18. #include "ar9003_mac.h"
  19. #define BITS_PER_BYTE 8
  20. #define OFDM_PLCP_BITS 22
  21. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  22. #define L_STF 8
  23. #define L_LTF 8
  24. #define L_SIG 4
  25. #define HT_SIG 8
  26. #define HT_STF 4
  27. #define HT_LTF(_ns) (4 * (_ns))
  28. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  29. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  30. #define TIME_SYMBOLS(t) ((t) >> 2)
  31. #define TIME_SYMBOLS_HALFGI(t) (((t) * 5 - 4) / 18)
  32. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  33. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  34. static u16 bits_per_symbol[][2] = {
  35. /* 20MHz 40MHz */
  36. { 26, 54 }, /* 0: BPSK */
  37. { 52, 108 }, /* 1: QPSK 1/2 */
  38. { 78, 162 }, /* 2: QPSK 3/4 */
  39. { 104, 216 }, /* 3: 16-QAM 1/2 */
  40. { 156, 324 }, /* 4: 16-QAM 3/4 */
  41. { 208, 432 }, /* 5: 64-QAM 2/3 */
  42. { 234, 486 }, /* 6: 64-QAM 3/4 */
  43. { 260, 540 }, /* 7: 64-QAM 5/6 */
  44. };
  45. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  46. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  47. struct ath_atx_tid *tid, struct sk_buff *skb);
  48. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  49. int tx_flags, struct ath_txq *txq);
  50. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  51. struct ath_txq *txq, struct list_head *bf_q,
  52. struct ath_tx_status *ts, int txok);
  53. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  54. struct list_head *head, bool internal);
  55. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  56. struct ath_tx_status *ts, int nframes, int nbad,
  57. int txok);
  58. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  59. int seqno);
  60. static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
  61. struct ath_txq *txq,
  62. struct ath_atx_tid *tid,
  63. struct sk_buff *skb);
  64. enum {
  65. MCS_HT20,
  66. MCS_HT20_SGI,
  67. MCS_HT40,
  68. MCS_HT40_SGI,
  69. };
  70. /*********************/
  71. /* Aggregation logic */
  72. /*********************/
  73. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq)
  74. __acquires(&txq->axq_lock)
  75. {
  76. spin_lock_bh(&txq->axq_lock);
  77. }
  78. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq)
  79. __releases(&txq->axq_lock)
  80. {
  81. spin_unlock_bh(&txq->axq_lock);
  82. }
  83. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq)
  84. __releases(&txq->axq_lock)
  85. {
  86. struct sk_buff_head q;
  87. struct sk_buff *skb;
  88. __skb_queue_head_init(&q);
  89. skb_queue_splice_init(&txq->complete_q, &q);
  90. spin_unlock_bh(&txq->axq_lock);
  91. while ((skb = __skb_dequeue(&q)))
  92. ieee80211_tx_status(sc->hw, skb);
  93. }
  94. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  95. {
  96. struct ath_atx_ac *ac = tid->ac;
  97. if (tid->paused)
  98. return;
  99. if (tid->sched)
  100. return;
  101. tid->sched = true;
  102. list_add_tail(&tid->list, &ac->tid_q);
  103. if (ac->sched)
  104. return;
  105. ac->sched = true;
  106. list_add_tail(&ac->list, &txq->axq_acq);
  107. }
  108. static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
  109. {
  110. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  111. BUILD_BUG_ON(sizeof(struct ath_frame_info) >
  112. sizeof(tx_info->rate_driver_data));
  113. return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
  114. }
  115. static void ath_send_bar(struct ath_atx_tid *tid, u16 seqno)
  116. {
  117. ieee80211_send_bar(tid->an->vif, tid->an->sta->addr, tid->tidno,
  118. seqno << IEEE80211_SEQ_SEQ_SHIFT);
  119. }
  120. static void ath_set_rates(struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  121. struct ath_buf *bf)
  122. {
  123. ieee80211_get_tx_rates(vif, sta, bf->bf_mpdu, bf->rates,
  124. ARRAY_SIZE(bf->rates));
  125. }
  126. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  127. {
  128. struct ath_txq *txq = tid->ac->txq;
  129. struct sk_buff *skb;
  130. struct ath_buf *bf;
  131. struct list_head bf_head;
  132. struct ath_tx_status ts;
  133. struct ath_frame_info *fi;
  134. bool sendbar = false;
  135. INIT_LIST_HEAD(&bf_head);
  136. memset(&ts, 0, sizeof(ts));
  137. while ((skb = __skb_dequeue(&tid->buf_q))) {
  138. fi = get_frame_info(skb);
  139. bf = fi->bf;
  140. if (!bf) {
  141. bf = ath_tx_setup_buffer(sc, txq, tid, skb);
  142. if (!bf) {
  143. ieee80211_free_txskb(sc->hw, skb);
  144. continue;
  145. }
  146. }
  147. if (fi->retries) {
  148. list_add_tail(&bf->list, &bf_head);
  149. ath_tx_update_baw(sc, tid, bf->bf_state.seqno);
  150. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
  151. sendbar = true;
  152. } else {
  153. ath_set_rates(tid->an->vif, tid->an->sta, bf);
  154. ath_tx_send_normal(sc, txq, NULL, skb);
  155. }
  156. }
  157. if (sendbar) {
  158. ath_txq_unlock(sc, txq);
  159. ath_send_bar(tid, tid->seq_start);
  160. ath_txq_lock(sc, txq);
  161. }
  162. }
  163. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  164. int seqno)
  165. {
  166. int index, cindex;
  167. index = ATH_BA_INDEX(tid->seq_start, seqno);
  168. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  169. __clear_bit(cindex, tid->tx_buf);
  170. while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
  171. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  172. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  173. if (tid->bar_index >= 0)
  174. tid->bar_index--;
  175. }
  176. }
  177. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  178. u16 seqno)
  179. {
  180. int index, cindex;
  181. index = ATH_BA_INDEX(tid->seq_start, seqno);
  182. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  183. __set_bit(cindex, tid->tx_buf);
  184. if (index >= ((tid->baw_tail - tid->baw_head) &
  185. (ATH_TID_MAX_BUFS - 1))) {
  186. tid->baw_tail = cindex;
  187. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  188. }
  189. }
  190. /*
  191. * TODO: For frame(s) that are in the retry state, we will reuse the
  192. * sequence number(s) without setting the retry bit. The
  193. * alternative is to give up on these and BAR the receiver's window
  194. * forward.
  195. */
  196. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  197. struct ath_atx_tid *tid)
  198. {
  199. struct sk_buff *skb;
  200. struct ath_buf *bf;
  201. struct list_head bf_head;
  202. struct ath_tx_status ts;
  203. struct ath_frame_info *fi;
  204. memset(&ts, 0, sizeof(ts));
  205. INIT_LIST_HEAD(&bf_head);
  206. while ((skb = __skb_dequeue(&tid->buf_q))) {
  207. fi = get_frame_info(skb);
  208. bf = fi->bf;
  209. if (!bf) {
  210. ath_tx_complete(sc, skb, ATH_TX_ERROR, txq);
  211. continue;
  212. }
  213. list_add_tail(&bf->list, &bf_head);
  214. ath_tx_update_baw(sc, tid, bf->bf_state.seqno);
  215. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
  216. }
  217. tid->seq_next = tid->seq_start;
  218. tid->baw_tail = tid->baw_head;
  219. tid->bar_index = -1;
  220. }
  221. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  222. struct sk_buff *skb, int count)
  223. {
  224. struct ath_frame_info *fi = get_frame_info(skb);
  225. struct ath_buf *bf = fi->bf;
  226. struct ieee80211_hdr *hdr;
  227. int prev = fi->retries;
  228. TX_STAT_INC(txq->axq_qnum, a_retries);
  229. fi->retries += count;
  230. if (prev > 0)
  231. return;
  232. hdr = (struct ieee80211_hdr *)skb->data;
  233. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  234. dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
  235. sizeof(*hdr), DMA_TO_DEVICE);
  236. }
  237. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  238. {
  239. struct ath_buf *bf = NULL;
  240. spin_lock_bh(&sc->tx.txbuflock);
  241. if (unlikely(list_empty(&sc->tx.txbuf))) {
  242. spin_unlock_bh(&sc->tx.txbuflock);
  243. return NULL;
  244. }
  245. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  246. list_del(&bf->list);
  247. spin_unlock_bh(&sc->tx.txbuflock);
  248. return bf;
  249. }
  250. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  251. {
  252. spin_lock_bh(&sc->tx.txbuflock);
  253. list_add_tail(&bf->list, &sc->tx.txbuf);
  254. spin_unlock_bh(&sc->tx.txbuflock);
  255. }
  256. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  257. {
  258. struct ath_buf *tbf;
  259. tbf = ath_tx_get_buffer(sc);
  260. if (WARN_ON(!tbf))
  261. return NULL;
  262. ATH_TXBUF_RESET(tbf);
  263. tbf->bf_mpdu = bf->bf_mpdu;
  264. tbf->bf_buf_addr = bf->bf_buf_addr;
  265. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  266. tbf->bf_state = bf->bf_state;
  267. return tbf;
  268. }
  269. static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
  270. struct ath_tx_status *ts, int txok,
  271. int *nframes, int *nbad)
  272. {
  273. struct ath_frame_info *fi;
  274. u16 seq_st = 0;
  275. u32 ba[WME_BA_BMP_SIZE >> 5];
  276. int ba_index;
  277. int isaggr = 0;
  278. *nbad = 0;
  279. *nframes = 0;
  280. isaggr = bf_isaggr(bf);
  281. if (isaggr) {
  282. seq_st = ts->ts_seqnum;
  283. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  284. }
  285. while (bf) {
  286. fi = get_frame_info(bf->bf_mpdu);
  287. ba_index = ATH_BA_INDEX(seq_st, bf->bf_state.seqno);
  288. (*nframes)++;
  289. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  290. (*nbad)++;
  291. bf = bf->bf_next;
  292. }
  293. }
  294. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  295. struct ath_buf *bf, struct list_head *bf_q,
  296. struct ath_tx_status *ts, int txok)
  297. {
  298. struct ath_node *an = NULL;
  299. struct sk_buff *skb;
  300. struct ieee80211_sta *sta;
  301. struct ieee80211_hw *hw = sc->hw;
  302. struct ieee80211_hdr *hdr;
  303. struct ieee80211_tx_info *tx_info;
  304. struct ath_atx_tid *tid = NULL;
  305. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  306. struct list_head bf_head;
  307. struct sk_buff_head bf_pending;
  308. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0, seq_first;
  309. u32 ba[WME_BA_BMP_SIZE >> 5];
  310. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  311. bool rc_update = true, isba;
  312. struct ieee80211_tx_rate rates[4];
  313. struct ath_frame_info *fi;
  314. int nframes;
  315. u8 tidno;
  316. bool flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
  317. int i, retries;
  318. int bar_index = -1;
  319. skb = bf->bf_mpdu;
  320. hdr = (struct ieee80211_hdr *)skb->data;
  321. tx_info = IEEE80211_SKB_CB(skb);
  322. memcpy(rates, bf->rates, sizeof(rates));
  323. retries = ts->ts_longretry + 1;
  324. for (i = 0; i < ts->ts_rateindex; i++)
  325. retries += rates[i].count;
  326. rcu_read_lock();
  327. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
  328. if (!sta) {
  329. rcu_read_unlock();
  330. INIT_LIST_HEAD(&bf_head);
  331. while (bf) {
  332. bf_next = bf->bf_next;
  333. if (!bf->bf_stale || bf_next != NULL)
  334. list_move_tail(&bf->list, &bf_head);
  335. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts, 0);
  336. bf = bf_next;
  337. }
  338. return;
  339. }
  340. an = (struct ath_node *)sta->drv_priv;
  341. tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
  342. tid = ATH_AN_2_TID(an, tidno);
  343. seq_first = tid->seq_start;
  344. isba = ts->ts_flags & ATH9K_TX_BA;
  345. /*
  346. * The hardware occasionally sends a tx status for the wrong TID.
  347. * In this case, the BA status cannot be considered valid and all
  348. * subframes need to be retransmitted
  349. *
  350. * Only BlockAcks have a TID and therefore normal Acks cannot be
  351. * checked
  352. */
  353. if (isba && tidno != ts->tid)
  354. txok = false;
  355. isaggr = bf_isaggr(bf);
  356. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  357. if (isaggr && txok) {
  358. if (ts->ts_flags & ATH9K_TX_BA) {
  359. seq_st = ts->ts_seqnum;
  360. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  361. } else {
  362. /*
  363. * AR5416 can become deaf/mute when BA
  364. * issue happens. Chip needs to be reset.
  365. * But AP code may have sychronization issues
  366. * when perform internal reset in this routine.
  367. * Only enable reset in STA mode for now.
  368. */
  369. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  370. needreset = 1;
  371. }
  372. }
  373. __skb_queue_head_init(&bf_pending);
  374. ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
  375. while (bf) {
  376. u16 seqno = bf->bf_state.seqno;
  377. txfail = txpending = sendbar = 0;
  378. bf_next = bf->bf_next;
  379. skb = bf->bf_mpdu;
  380. tx_info = IEEE80211_SKB_CB(skb);
  381. fi = get_frame_info(skb);
  382. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno)) {
  383. /*
  384. * Outside of the current BlockAck window,
  385. * maybe part of a previous session
  386. */
  387. txfail = 1;
  388. } else if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, seqno))) {
  389. /* transmit completion, subframe is
  390. * acked by block ack */
  391. acked_cnt++;
  392. } else if (!isaggr && txok) {
  393. /* transmit completion */
  394. acked_cnt++;
  395. } else if (flush) {
  396. txpending = 1;
  397. } else if (fi->retries < ATH_MAX_SW_RETRIES) {
  398. if (txok || !an->sleeping)
  399. ath_tx_set_retry(sc, txq, bf->bf_mpdu,
  400. retries);
  401. txpending = 1;
  402. } else {
  403. txfail = 1;
  404. txfail_cnt++;
  405. bar_index = max_t(int, bar_index,
  406. ATH_BA_INDEX(seq_first, seqno));
  407. }
  408. /*
  409. * Make sure the last desc is reclaimed if it
  410. * not a holding desc.
  411. */
  412. INIT_LIST_HEAD(&bf_head);
  413. if (bf_next != NULL || !bf_last->bf_stale)
  414. list_move_tail(&bf->list, &bf_head);
  415. if (!txpending) {
  416. /*
  417. * complete the acked-ones/xretried ones; update
  418. * block-ack window
  419. */
  420. ath_tx_update_baw(sc, tid, seqno);
  421. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  422. memcpy(tx_info->control.rates, rates, sizeof(rates));
  423. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok);
  424. rc_update = false;
  425. }
  426. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  427. !txfail);
  428. } else {
  429. /* retry the un-acked ones */
  430. if (bf->bf_next == NULL && bf_last->bf_stale) {
  431. struct ath_buf *tbf;
  432. tbf = ath_clone_txbuf(sc, bf_last);
  433. /*
  434. * Update tx baw and complete the
  435. * frame with failed status if we
  436. * run out of tx buf.
  437. */
  438. if (!tbf) {
  439. ath_tx_update_baw(sc, tid, seqno);
  440. ath_tx_complete_buf(sc, bf, txq,
  441. &bf_head, ts, 0);
  442. bar_index = max_t(int, bar_index,
  443. ATH_BA_INDEX(seq_first, seqno));
  444. break;
  445. }
  446. fi->bf = tbf;
  447. }
  448. /*
  449. * Put this buffer to the temporary pending
  450. * queue to retain ordering
  451. */
  452. __skb_queue_tail(&bf_pending, skb);
  453. }
  454. bf = bf_next;
  455. }
  456. /* prepend un-acked frames to the beginning of the pending frame queue */
  457. if (!skb_queue_empty(&bf_pending)) {
  458. if (an->sleeping)
  459. ieee80211_sta_set_buffered(sta, tid->tidno, true);
  460. skb_queue_splice(&bf_pending, &tid->buf_q);
  461. if (!an->sleeping) {
  462. ath_tx_queue_tid(txq, tid);
  463. if (ts->ts_status & (ATH9K_TXERR_FILT | ATH9K_TXERR_XRETRY))
  464. tid->ac->clear_ps_filter = true;
  465. }
  466. }
  467. if (bar_index >= 0) {
  468. u16 bar_seq = ATH_BA_INDEX2SEQ(seq_first, bar_index);
  469. if (BAW_WITHIN(tid->seq_start, tid->baw_size, bar_seq))
  470. tid->bar_index = ATH_BA_INDEX(tid->seq_start, bar_seq);
  471. ath_txq_unlock(sc, txq);
  472. ath_send_bar(tid, ATH_BA_INDEX2SEQ(seq_first, bar_index + 1));
  473. ath_txq_lock(sc, txq);
  474. }
  475. rcu_read_unlock();
  476. if (needreset)
  477. ath9k_queue_reset(sc, RESET_TYPE_TX_ERROR);
  478. }
  479. static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
  480. {
  481. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
  482. return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
  483. }
  484. static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
  485. struct ath_tx_status *ts, struct ath_buf *bf,
  486. struct list_head *bf_head)
  487. {
  488. struct ieee80211_tx_info *info;
  489. bool txok, flush;
  490. txok = !(ts->ts_status & ATH9K_TXERR_MASK);
  491. flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
  492. txq->axq_tx_inprogress = false;
  493. txq->axq_depth--;
  494. if (bf_is_ampdu_not_probing(bf))
  495. txq->axq_ampdu_depth--;
  496. if (!bf_isampdu(bf)) {
  497. if (!flush) {
  498. info = IEEE80211_SKB_CB(bf->bf_mpdu);
  499. memcpy(info->control.rates, bf->rates,
  500. sizeof(info->control.rates));
  501. ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok);
  502. }
  503. ath_tx_complete_buf(sc, bf, txq, bf_head, ts, txok);
  504. } else
  505. ath_tx_complete_aggr(sc, txq, bf, bf_head, ts, txok);
  506. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) && !flush)
  507. ath_txq_schedule(sc, txq);
  508. }
  509. static bool ath_lookup_legacy(struct ath_buf *bf)
  510. {
  511. struct sk_buff *skb;
  512. struct ieee80211_tx_info *tx_info;
  513. struct ieee80211_tx_rate *rates;
  514. int i;
  515. skb = bf->bf_mpdu;
  516. tx_info = IEEE80211_SKB_CB(skb);
  517. rates = tx_info->control.rates;
  518. for (i = 0; i < 4; i++) {
  519. if (!rates[i].count || rates[i].idx < 0)
  520. break;
  521. if (!(rates[i].flags & IEEE80211_TX_RC_MCS))
  522. return true;
  523. }
  524. return false;
  525. }
  526. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  527. struct ath_atx_tid *tid)
  528. {
  529. struct sk_buff *skb;
  530. struct ieee80211_tx_info *tx_info;
  531. struct ieee80211_tx_rate *rates;
  532. u32 max_4ms_framelen, frmlen;
  533. u16 aggr_limit, bt_aggr_limit, legacy = 0;
  534. int q = tid->ac->txq->mac80211_qnum;
  535. int i;
  536. skb = bf->bf_mpdu;
  537. tx_info = IEEE80211_SKB_CB(skb);
  538. rates = bf->rates;
  539. /*
  540. * Find the lowest frame length among the rate series that will have a
  541. * 4ms (or TXOP limited) transmit duration.
  542. */
  543. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  544. for (i = 0; i < 4; i++) {
  545. int modeidx;
  546. if (!rates[i].count)
  547. continue;
  548. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  549. legacy = 1;
  550. break;
  551. }
  552. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  553. modeidx = MCS_HT40;
  554. else
  555. modeidx = MCS_HT20;
  556. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  557. modeidx++;
  558. frmlen = sc->tx.max_aggr_framelen[q][modeidx][rates[i].idx];
  559. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  560. }
  561. /*
  562. * limit aggregate size by the minimum rate if rate selected is
  563. * not a probe rate, if rate selected is a probe rate then
  564. * avoid aggregation of this packet.
  565. */
  566. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  567. return 0;
  568. aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_MAX);
  569. /*
  570. * Override the default aggregation limit for BTCOEX.
  571. */
  572. bt_aggr_limit = ath9k_btcoex_aggr_limit(sc, max_4ms_framelen);
  573. if (bt_aggr_limit)
  574. aggr_limit = bt_aggr_limit;
  575. /*
  576. * h/w can accept aggregates up to 16 bit lengths (65535).
  577. * The IE, however can hold up to 65536, which shows up here
  578. * as zero. Ignore 65536 since we are constrained by hw.
  579. */
  580. if (tid->an->maxampdu)
  581. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  582. return aggr_limit;
  583. }
  584. /*
  585. * Returns the number of delimiters to be added to
  586. * meet the minimum required mpdudensity.
  587. */
  588. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  589. struct ath_buf *bf, u16 frmlen,
  590. bool first_subfrm)
  591. {
  592. #define FIRST_DESC_NDELIMS 60
  593. u32 nsymbits, nsymbols;
  594. u16 minlen;
  595. u8 flags, rix;
  596. int width, streams, half_gi, ndelim, mindelim;
  597. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  598. /* Select standard number of delimiters based on frame length alone */
  599. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  600. /*
  601. * If encryption enabled, hardware requires some more padding between
  602. * subframes.
  603. * TODO - this could be improved to be dependent on the rate.
  604. * The hardware can keep up at lower rates, but not higher rates
  605. */
  606. if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
  607. !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
  608. ndelim += ATH_AGGR_ENCRYPTDELIM;
  609. /*
  610. * Add delimiter when using RTS/CTS with aggregation
  611. * and non enterprise AR9003 card
  612. */
  613. if (first_subfrm && !AR_SREV_9580_10_OR_LATER(sc->sc_ah) &&
  614. (sc->sc_ah->ent_mode & AR_ENT_OTP_MIN_PKT_SIZE_DISABLE))
  615. ndelim = max(ndelim, FIRST_DESC_NDELIMS);
  616. /*
  617. * Convert desired mpdu density from microeconds to bytes based
  618. * on highest rate in rate series (i.e. first rate) to determine
  619. * required minimum length for subframe. Take into account
  620. * whether high rate is 20 or 40Mhz and half or full GI.
  621. *
  622. * If there is no mpdu density restriction, no further calculation
  623. * is needed.
  624. */
  625. if (tid->an->mpdudensity == 0)
  626. return ndelim;
  627. rix = bf->rates[0].idx;
  628. flags = bf->rates[0].flags;
  629. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  630. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  631. if (half_gi)
  632. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  633. else
  634. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  635. if (nsymbols == 0)
  636. nsymbols = 1;
  637. streams = HT_RC_2_STREAMS(rix);
  638. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  639. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  640. if (frmlen < minlen) {
  641. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  642. ndelim = max(mindelim, ndelim);
  643. }
  644. return ndelim;
  645. }
  646. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  647. struct ath_txq *txq,
  648. struct ath_atx_tid *tid,
  649. struct list_head *bf_q,
  650. int *aggr_len)
  651. {
  652. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  653. struct ath_buf *bf, *bf_first = NULL, *bf_prev = NULL;
  654. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  655. u16 aggr_limit = 0, al = 0, bpad = 0,
  656. al_delta, h_baw = tid->baw_size / 2;
  657. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  658. struct ieee80211_tx_info *tx_info;
  659. struct ath_frame_info *fi;
  660. struct sk_buff *skb;
  661. u16 seqno;
  662. do {
  663. skb = skb_peek(&tid->buf_q);
  664. fi = get_frame_info(skb);
  665. bf = fi->bf;
  666. if (!fi->bf)
  667. bf = ath_tx_setup_buffer(sc, txq, tid, skb);
  668. if (!bf) {
  669. __skb_unlink(skb, &tid->buf_q);
  670. ieee80211_free_txskb(sc->hw, skb);
  671. continue;
  672. }
  673. bf->bf_state.bf_type = BUF_AMPDU | BUF_AGGR;
  674. seqno = bf->bf_state.seqno;
  675. /* do not step over block-ack window */
  676. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno)) {
  677. status = ATH_AGGR_BAW_CLOSED;
  678. break;
  679. }
  680. if (tid->bar_index > ATH_BA_INDEX(tid->seq_start, seqno)) {
  681. struct ath_tx_status ts = {};
  682. struct list_head bf_head;
  683. INIT_LIST_HEAD(&bf_head);
  684. list_add(&bf->list, &bf_head);
  685. __skb_unlink(skb, &tid->buf_q);
  686. ath_tx_update_baw(sc, tid, seqno);
  687. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
  688. continue;
  689. }
  690. if (!bf_first)
  691. bf_first = bf;
  692. if (!rl) {
  693. ath_set_rates(tid->an->vif, tid->an->sta, bf);
  694. aggr_limit = ath_lookup_rate(sc, bf, tid);
  695. rl = 1;
  696. }
  697. /* do not exceed aggregation limit */
  698. al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
  699. if (nframes &&
  700. ((aggr_limit < (al + bpad + al_delta + prev_al)) ||
  701. ath_lookup_legacy(bf))) {
  702. status = ATH_AGGR_LIMITED;
  703. break;
  704. }
  705. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  706. if (nframes && (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE))
  707. break;
  708. /* do not exceed subframe limit */
  709. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  710. status = ATH_AGGR_LIMITED;
  711. break;
  712. }
  713. /* add padding for previous frame to aggregation length */
  714. al += bpad + al_delta;
  715. /*
  716. * Get the delimiters needed to meet the MPDU
  717. * density for this node.
  718. */
  719. ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen,
  720. !nframes);
  721. bpad = PADBYTES(al_delta) + (ndelim << 2);
  722. nframes++;
  723. bf->bf_next = NULL;
  724. /* link buffers of this frame to the aggregate */
  725. if (!fi->retries)
  726. ath_tx_addto_baw(sc, tid, seqno);
  727. bf->bf_state.ndelim = ndelim;
  728. __skb_unlink(skb, &tid->buf_q);
  729. list_add_tail(&bf->list, bf_q);
  730. if (bf_prev)
  731. bf_prev->bf_next = bf;
  732. bf_prev = bf;
  733. } while (!skb_queue_empty(&tid->buf_q));
  734. *aggr_len = al;
  735. return status;
  736. #undef PADBYTES
  737. }
  738. /*
  739. * rix - rate index
  740. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  741. * width - 0 for 20 MHz, 1 for 40 MHz
  742. * half_gi - to use 4us v/s 3.6 us for symbol time
  743. */
  744. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
  745. int width, int half_gi, bool shortPreamble)
  746. {
  747. u32 nbits, nsymbits, duration, nsymbols;
  748. int streams;
  749. /* find number of symbols: PLCP + data */
  750. streams = HT_RC_2_STREAMS(rix);
  751. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  752. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  753. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  754. if (!half_gi)
  755. duration = SYMBOL_TIME(nsymbols);
  756. else
  757. duration = SYMBOL_TIME_HALFGI(nsymbols);
  758. /* addup duration for legacy/ht training and signal fields */
  759. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  760. return duration;
  761. }
  762. static int ath_max_framelen(int usec, int mcs, bool ht40, bool sgi)
  763. {
  764. int streams = HT_RC_2_STREAMS(mcs);
  765. int symbols, bits;
  766. int bytes = 0;
  767. symbols = sgi ? TIME_SYMBOLS_HALFGI(usec) : TIME_SYMBOLS(usec);
  768. bits = symbols * bits_per_symbol[mcs % 8][ht40] * streams;
  769. bits -= OFDM_PLCP_BITS;
  770. bytes = bits / 8;
  771. bytes -= L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  772. if (bytes > 65532)
  773. bytes = 65532;
  774. return bytes;
  775. }
  776. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop)
  777. {
  778. u16 *cur_ht20, *cur_ht20_sgi, *cur_ht40, *cur_ht40_sgi;
  779. int mcs;
  780. /* 4ms is the default (and maximum) duration */
  781. if (!txop || txop > 4096)
  782. txop = 4096;
  783. cur_ht20 = sc->tx.max_aggr_framelen[queue][MCS_HT20];
  784. cur_ht20_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT20_SGI];
  785. cur_ht40 = sc->tx.max_aggr_framelen[queue][MCS_HT40];
  786. cur_ht40_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT40_SGI];
  787. for (mcs = 0; mcs < 32; mcs++) {
  788. cur_ht20[mcs] = ath_max_framelen(txop, mcs, false, false);
  789. cur_ht20_sgi[mcs] = ath_max_framelen(txop, mcs, false, true);
  790. cur_ht40[mcs] = ath_max_framelen(txop, mcs, true, false);
  791. cur_ht40_sgi[mcs] = ath_max_framelen(txop, mcs, true, true);
  792. }
  793. }
  794. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf,
  795. struct ath_tx_info *info, int len)
  796. {
  797. struct ath_hw *ah = sc->sc_ah;
  798. struct sk_buff *skb;
  799. struct ieee80211_tx_info *tx_info;
  800. struct ieee80211_tx_rate *rates;
  801. const struct ieee80211_rate *rate;
  802. struct ieee80211_hdr *hdr;
  803. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  804. int i;
  805. u8 rix = 0;
  806. skb = bf->bf_mpdu;
  807. tx_info = IEEE80211_SKB_CB(skb);
  808. rates = bf->rates;
  809. hdr = (struct ieee80211_hdr *)skb->data;
  810. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  811. info->dur_update = !ieee80211_is_pspoll(hdr->frame_control);
  812. info->rtscts_rate = fi->rtscts_rate;
  813. for (i = 0; i < ARRAY_SIZE(bf->rates); i++) {
  814. bool is_40, is_sgi, is_sp;
  815. int phy;
  816. if (!rates[i].count || (rates[i].idx < 0))
  817. continue;
  818. rix = rates[i].idx;
  819. info->rates[i].Tries = rates[i].count;
  820. if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  821. info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  822. info->flags |= ATH9K_TXDESC_RTSENA;
  823. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  824. info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  825. info->flags |= ATH9K_TXDESC_CTSENA;
  826. }
  827. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  828. info->rates[i].RateFlags |= ATH9K_RATESERIES_2040;
  829. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  830. info->rates[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  831. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  832. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  833. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  834. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  835. /* MCS rates */
  836. info->rates[i].Rate = rix | 0x80;
  837. info->rates[i].ChSel = ath_txchainmask_reduction(sc,
  838. ah->txchainmask, info->rates[i].Rate);
  839. info->rates[i].PktDuration = ath_pkt_duration(sc, rix, len,
  840. is_40, is_sgi, is_sp);
  841. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  842. info->rates[i].RateFlags |= ATH9K_RATESERIES_STBC;
  843. continue;
  844. }
  845. /* legacy rates */
  846. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  847. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  848. !(rate->flags & IEEE80211_RATE_ERP_G))
  849. phy = WLAN_RC_PHY_CCK;
  850. else
  851. phy = WLAN_RC_PHY_OFDM;
  852. info->rates[i].Rate = rate->hw_value;
  853. if (rate->hw_value_short) {
  854. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  855. info->rates[i].Rate |= rate->hw_value_short;
  856. } else {
  857. is_sp = false;
  858. }
  859. if (bf->bf_state.bfs_paprd)
  860. info->rates[i].ChSel = ah->txchainmask;
  861. else
  862. info->rates[i].ChSel = ath_txchainmask_reduction(sc,
  863. ah->txchainmask, info->rates[i].Rate);
  864. info->rates[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  865. phy, rate->bitrate * 100, len, rix, is_sp);
  866. }
  867. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  868. if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
  869. info->flags &= ~ATH9K_TXDESC_RTSENA;
  870. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  871. if (info->flags & ATH9K_TXDESC_RTSENA)
  872. info->flags &= ~ATH9K_TXDESC_CTSENA;
  873. }
  874. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  875. {
  876. struct ieee80211_hdr *hdr;
  877. enum ath9k_pkt_type htype;
  878. __le16 fc;
  879. hdr = (struct ieee80211_hdr *)skb->data;
  880. fc = hdr->frame_control;
  881. if (ieee80211_is_beacon(fc))
  882. htype = ATH9K_PKT_TYPE_BEACON;
  883. else if (ieee80211_is_probe_resp(fc))
  884. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  885. else if (ieee80211_is_atim(fc))
  886. htype = ATH9K_PKT_TYPE_ATIM;
  887. else if (ieee80211_is_pspoll(fc))
  888. htype = ATH9K_PKT_TYPE_PSPOLL;
  889. else
  890. htype = ATH9K_PKT_TYPE_NORMAL;
  891. return htype;
  892. }
  893. static void ath_tx_fill_desc(struct ath_softc *sc, struct ath_buf *bf,
  894. struct ath_txq *txq, int len)
  895. {
  896. struct ath_hw *ah = sc->sc_ah;
  897. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  898. struct ath_buf *bf_first = bf;
  899. struct ath_tx_info info;
  900. bool aggr = !!(bf->bf_state.bf_type & BUF_AGGR);
  901. memset(&info, 0, sizeof(info));
  902. info.is_first = true;
  903. info.is_last = true;
  904. info.txpower = MAX_RATE_POWER;
  905. info.qcu = txq->axq_qnum;
  906. info.flags = ATH9K_TXDESC_INTREQ;
  907. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  908. info.flags |= ATH9K_TXDESC_NOACK;
  909. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  910. info.flags |= ATH9K_TXDESC_LDPC;
  911. ath_buf_set_rate(sc, bf, &info, len);
  912. if (tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT)
  913. info.flags |= ATH9K_TXDESC_CLRDMASK;
  914. if (bf->bf_state.bfs_paprd)
  915. info.flags |= (u32) bf->bf_state.bfs_paprd << ATH9K_TXDESC_PAPRD_S;
  916. while (bf) {
  917. struct sk_buff *skb = bf->bf_mpdu;
  918. struct ath_frame_info *fi = get_frame_info(skb);
  919. info.type = get_hw_packet_type(skb);
  920. if (bf->bf_next)
  921. info.link = bf->bf_next->bf_daddr;
  922. else
  923. info.link = 0;
  924. info.buf_addr[0] = bf->bf_buf_addr;
  925. info.buf_len[0] = skb->len;
  926. info.pkt_len = fi->framelen;
  927. info.keyix = fi->keyix;
  928. info.keytype = fi->keytype;
  929. if (aggr) {
  930. if (bf == bf_first)
  931. info.aggr = AGGR_BUF_FIRST;
  932. else if (!bf->bf_next)
  933. info.aggr = AGGR_BUF_LAST;
  934. else
  935. info.aggr = AGGR_BUF_MIDDLE;
  936. info.ndelim = bf->bf_state.ndelim;
  937. info.aggr_len = len;
  938. }
  939. ath9k_hw_set_txdesc(ah, bf->bf_desc, &info);
  940. bf = bf->bf_next;
  941. }
  942. }
  943. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  944. struct ath_atx_tid *tid)
  945. {
  946. struct ath_buf *bf;
  947. enum ATH_AGGR_STATUS status;
  948. struct ieee80211_tx_info *tx_info;
  949. struct list_head bf_q;
  950. int aggr_len;
  951. do {
  952. if (skb_queue_empty(&tid->buf_q))
  953. return;
  954. INIT_LIST_HEAD(&bf_q);
  955. status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
  956. /*
  957. * no frames picked up to be aggregated;
  958. * block-ack window is not open.
  959. */
  960. if (list_empty(&bf_q))
  961. break;
  962. bf = list_first_entry(&bf_q, struct ath_buf, list);
  963. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  964. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  965. if (tid->ac->clear_ps_filter) {
  966. tid->ac->clear_ps_filter = false;
  967. tx_info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
  968. } else {
  969. tx_info->flags &= ~IEEE80211_TX_CTL_CLEAR_PS_FILT;
  970. }
  971. /* if only one frame, send as non-aggregate */
  972. if (bf == bf->bf_lastbf) {
  973. aggr_len = get_frame_info(bf->bf_mpdu)->framelen;
  974. bf->bf_state.bf_type = BUF_AMPDU;
  975. } else {
  976. TX_STAT_INC(txq->axq_qnum, a_aggr);
  977. }
  978. ath_tx_fill_desc(sc, bf, txq, aggr_len);
  979. ath_tx_txqaddbuf(sc, txq, &bf_q, false);
  980. } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
  981. status != ATH_AGGR_BAW_CLOSED);
  982. }
  983. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  984. u16 tid, u16 *ssn)
  985. {
  986. struct ath_atx_tid *txtid;
  987. struct ath_node *an;
  988. u8 density;
  989. an = (struct ath_node *)sta->drv_priv;
  990. txtid = ATH_AN_2_TID(an, tid);
  991. /* update ampdu factor/density, they may have changed. This may happen
  992. * in HT IBSS when a beacon with HT-info is received after the station
  993. * has already been added.
  994. */
  995. if (sta->ht_cap.ht_supported) {
  996. an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
  997. sta->ht_cap.ampdu_factor);
  998. density = ath9k_parse_mpdudensity(sta->ht_cap.ampdu_density);
  999. an->mpdudensity = density;
  1000. }
  1001. txtid->active = true;
  1002. txtid->paused = true;
  1003. *ssn = txtid->seq_start = txtid->seq_next;
  1004. txtid->bar_index = -1;
  1005. memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
  1006. txtid->baw_head = txtid->baw_tail = 0;
  1007. return 0;
  1008. }
  1009. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  1010. {
  1011. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  1012. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  1013. struct ath_txq *txq = txtid->ac->txq;
  1014. ath_txq_lock(sc, txq);
  1015. txtid->active = false;
  1016. txtid->paused = true;
  1017. ath_tx_flush_tid(sc, txtid);
  1018. ath_txq_unlock_complete(sc, txq);
  1019. }
  1020. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  1021. struct ath_node *an)
  1022. {
  1023. struct ath_atx_tid *tid;
  1024. struct ath_atx_ac *ac;
  1025. struct ath_txq *txq;
  1026. bool buffered;
  1027. int tidno;
  1028. for (tidno = 0, tid = &an->tid[tidno];
  1029. tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
  1030. if (!tid->sched)
  1031. continue;
  1032. ac = tid->ac;
  1033. txq = ac->txq;
  1034. ath_txq_lock(sc, txq);
  1035. buffered = !skb_queue_empty(&tid->buf_q);
  1036. tid->sched = false;
  1037. list_del(&tid->list);
  1038. if (ac->sched) {
  1039. ac->sched = false;
  1040. list_del(&ac->list);
  1041. }
  1042. ath_txq_unlock(sc, txq);
  1043. ieee80211_sta_set_buffered(sta, tidno, buffered);
  1044. }
  1045. }
  1046. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
  1047. {
  1048. struct ath_atx_tid *tid;
  1049. struct ath_atx_ac *ac;
  1050. struct ath_txq *txq;
  1051. int tidno;
  1052. for (tidno = 0, tid = &an->tid[tidno];
  1053. tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
  1054. ac = tid->ac;
  1055. txq = ac->txq;
  1056. ath_txq_lock(sc, txq);
  1057. ac->clear_ps_filter = true;
  1058. if (!skb_queue_empty(&tid->buf_q) && !tid->paused) {
  1059. ath_tx_queue_tid(txq, tid);
  1060. ath_txq_schedule(sc, txq);
  1061. }
  1062. ath_txq_unlock_complete(sc, txq);
  1063. }
  1064. }
  1065. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta,
  1066. u16 tidno)
  1067. {
  1068. struct ath_atx_tid *tid;
  1069. struct ath_node *an;
  1070. struct ath_txq *txq;
  1071. an = (struct ath_node *)sta->drv_priv;
  1072. tid = ATH_AN_2_TID(an, tidno);
  1073. txq = tid->ac->txq;
  1074. ath_txq_lock(sc, txq);
  1075. tid->baw_size = IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  1076. tid->paused = false;
  1077. if (!skb_queue_empty(&tid->buf_q)) {
  1078. ath_tx_queue_tid(txq, tid);
  1079. ath_txq_schedule(sc, txq);
  1080. }
  1081. ath_txq_unlock_complete(sc, txq);
  1082. }
  1083. /********************/
  1084. /* Queue Management */
  1085. /********************/
  1086. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  1087. {
  1088. struct ath_hw *ah = sc->sc_ah;
  1089. struct ath9k_tx_queue_info qi;
  1090. static const int subtype_txq_to_hwq[] = {
  1091. [IEEE80211_AC_BE] = ATH_TXQ_AC_BE,
  1092. [IEEE80211_AC_BK] = ATH_TXQ_AC_BK,
  1093. [IEEE80211_AC_VI] = ATH_TXQ_AC_VI,
  1094. [IEEE80211_AC_VO] = ATH_TXQ_AC_VO,
  1095. };
  1096. int axq_qnum, i;
  1097. memset(&qi, 0, sizeof(qi));
  1098. qi.tqi_subtype = subtype_txq_to_hwq[subtype];
  1099. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  1100. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  1101. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  1102. qi.tqi_physCompBuf = 0;
  1103. /*
  1104. * Enable interrupts only for EOL and DESC conditions.
  1105. * We mark tx descriptors to receive a DESC interrupt
  1106. * when a tx queue gets deep; otherwise waiting for the
  1107. * EOL to reap descriptors. Note that this is done to
  1108. * reduce interrupt load and this only defers reaping
  1109. * descriptors, never transmitting frames. Aside from
  1110. * reducing interrupts this also permits more concurrency.
  1111. * The only potential downside is if the tx queue backs
  1112. * up in which case the top half of the kernel may backup
  1113. * due to a lack of tx descriptors.
  1114. *
  1115. * The UAPSD queue is an exception, since we take a desc-
  1116. * based intr on the EOSP frames.
  1117. */
  1118. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1119. qi.tqi_qflags = TXQ_FLAG_TXINT_ENABLE;
  1120. } else {
  1121. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  1122. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  1123. else
  1124. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  1125. TXQ_FLAG_TXDESCINT_ENABLE;
  1126. }
  1127. axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  1128. if (axq_qnum == -1) {
  1129. /*
  1130. * NB: don't print a message, this happens
  1131. * normally on parts with too few tx queues
  1132. */
  1133. return NULL;
  1134. }
  1135. if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
  1136. struct ath_txq *txq = &sc->tx.txq[axq_qnum];
  1137. txq->axq_qnum = axq_qnum;
  1138. txq->mac80211_qnum = -1;
  1139. txq->axq_link = NULL;
  1140. __skb_queue_head_init(&txq->complete_q);
  1141. INIT_LIST_HEAD(&txq->axq_q);
  1142. INIT_LIST_HEAD(&txq->axq_acq);
  1143. spin_lock_init(&txq->axq_lock);
  1144. txq->axq_depth = 0;
  1145. txq->axq_ampdu_depth = 0;
  1146. txq->axq_tx_inprogress = false;
  1147. sc->tx.txqsetup |= 1<<axq_qnum;
  1148. txq->txq_headidx = txq->txq_tailidx = 0;
  1149. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  1150. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  1151. }
  1152. return &sc->tx.txq[axq_qnum];
  1153. }
  1154. int ath_txq_update(struct ath_softc *sc, int qnum,
  1155. struct ath9k_tx_queue_info *qinfo)
  1156. {
  1157. struct ath_hw *ah = sc->sc_ah;
  1158. int error = 0;
  1159. struct ath9k_tx_queue_info qi;
  1160. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  1161. ath9k_hw_get_txq_props(ah, qnum, &qi);
  1162. qi.tqi_aifs = qinfo->tqi_aifs;
  1163. qi.tqi_cwmin = qinfo->tqi_cwmin;
  1164. qi.tqi_cwmax = qinfo->tqi_cwmax;
  1165. qi.tqi_burstTime = qinfo->tqi_burstTime;
  1166. qi.tqi_readyTime = qinfo->tqi_readyTime;
  1167. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  1168. ath_err(ath9k_hw_common(sc->sc_ah),
  1169. "Unable to update hardware queue %u!\n", qnum);
  1170. error = -EIO;
  1171. } else {
  1172. ath9k_hw_resettxqueue(ah, qnum);
  1173. }
  1174. return error;
  1175. }
  1176. int ath_cabq_update(struct ath_softc *sc)
  1177. {
  1178. struct ath9k_tx_queue_info qi;
  1179. struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
  1180. int qnum = sc->beacon.cabq->axq_qnum;
  1181. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  1182. /*
  1183. * Ensure the readytime % is within the bounds.
  1184. */
  1185. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  1186. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  1187. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  1188. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  1189. qi.tqi_readyTime = (cur_conf->beacon_interval *
  1190. sc->config.cabqReadytime) / 100;
  1191. ath_txq_update(sc, qnum, &qi);
  1192. return 0;
  1193. }
  1194. static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
  1195. struct list_head *list)
  1196. {
  1197. struct ath_buf *bf, *lastbf;
  1198. struct list_head bf_head;
  1199. struct ath_tx_status ts;
  1200. memset(&ts, 0, sizeof(ts));
  1201. ts.ts_status = ATH9K_TX_FLUSH;
  1202. INIT_LIST_HEAD(&bf_head);
  1203. while (!list_empty(list)) {
  1204. bf = list_first_entry(list, struct ath_buf, list);
  1205. if (bf->bf_stale) {
  1206. list_del(&bf->list);
  1207. ath_tx_return_buffer(sc, bf);
  1208. continue;
  1209. }
  1210. lastbf = bf->bf_lastbf;
  1211. list_cut_position(&bf_head, list, &lastbf->list);
  1212. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1213. }
  1214. }
  1215. /*
  1216. * Drain a given TX queue (could be Beacon or Data)
  1217. *
  1218. * This assumes output has been stopped and
  1219. * we do not need to block ath_tx_tasklet.
  1220. */
  1221. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq)
  1222. {
  1223. ath_txq_lock(sc, txq);
  1224. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1225. int idx = txq->txq_tailidx;
  1226. while (!list_empty(&txq->txq_fifo[idx])) {
  1227. ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx]);
  1228. INCR(idx, ATH_TXFIFO_DEPTH);
  1229. }
  1230. txq->txq_tailidx = idx;
  1231. }
  1232. txq->axq_link = NULL;
  1233. txq->axq_tx_inprogress = false;
  1234. ath_drain_txq_list(sc, txq, &txq->axq_q);
  1235. ath_txq_unlock_complete(sc, txq);
  1236. }
  1237. bool ath_drain_all_txq(struct ath_softc *sc)
  1238. {
  1239. struct ath_hw *ah = sc->sc_ah;
  1240. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1241. struct ath_txq *txq;
  1242. int i;
  1243. u32 npend = 0;
  1244. if (test_bit(SC_OP_INVALID, &sc->sc_flags))
  1245. return true;
  1246. ath9k_hw_abort_tx_dma(ah);
  1247. /* Check if any queue remains active */
  1248. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1249. if (!ATH_TXQ_SETUP(sc, i))
  1250. continue;
  1251. if (ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum))
  1252. npend |= BIT(i);
  1253. }
  1254. if (npend)
  1255. ath_err(common, "Failed to stop TX DMA, queues=0x%03x!\n", npend);
  1256. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1257. if (!ATH_TXQ_SETUP(sc, i))
  1258. continue;
  1259. /*
  1260. * The caller will resume queues with ieee80211_wake_queues.
  1261. * Mark the queue as not stopped to prevent ath_tx_complete
  1262. * from waking the queue too early.
  1263. */
  1264. txq = &sc->tx.txq[i];
  1265. txq->stopped = false;
  1266. ath_draintxq(sc, txq);
  1267. }
  1268. return !npend;
  1269. }
  1270. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  1271. {
  1272. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  1273. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  1274. }
  1275. /* For each axq_acq entry, for each tid, try to schedule packets
  1276. * for transmit until ampdu_depth has reached min Q depth.
  1277. */
  1278. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  1279. {
  1280. struct ath_atx_ac *ac, *ac_tmp, *last_ac;
  1281. struct ath_atx_tid *tid, *last_tid;
  1282. if (test_bit(SC_OP_HW_RESET, &sc->sc_flags) ||
  1283. list_empty(&txq->axq_acq) ||
  1284. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1285. return;
  1286. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  1287. last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
  1288. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  1289. last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
  1290. list_del(&ac->list);
  1291. ac->sched = false;
  1292. while (!list_empty(&ac->tid_q)) {
  1293. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
  1294. list);
  1295. list_del(&tid->list);
  1296. tid->sched = false;
  1297. if (tid->paused)
  1298. continue;
  1299. ath_tx_sched_aggr(sc, txq, tid);
  1300. /*
  1301. * add tid to round-robin queue if more frames
  1302. * are pending for the tid
  1303. */
  1304. if (!skb_queue_empty(&tid->buf_q))
  1305. ath_tx_queue_tid(txq, tid);
  1306. if (tid == last_tid ||
  1307. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1308. break;
  1309. }
  1310. if (!list_empty(&ac->tid_q) && !ac->sched) {
  1311. ac->sched = true;
  1312. list_add_tail(&ac->list, &txq->axq_acq);
  1313. }
  1314. if (ac == last_ac ||
  1315. txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
  1316. return;
  1317. }
  1318. }
  1319. /***********/
  1320. /* TX, DMA */
  1321. /***********/
  1322. /*
  1323. * Insert a chain of ath_buf (descriptors) on a txq and
  1324. * assume the descriptors are already chained together by caller.
  1325. */
  1326. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1327. struct list_head *head, bool internal)
  1328. {
  1329. struct ath_hw *ah = sc->sc_ah;
  1330. struct ath_common *common = ath9k_hw_common(ah);
  1331. struct ath_buf *bf, *bf_last;
  1332. bool puttxbuf = false;
  1333. bool edma;
  1334. /*
  1335. * Insert the frame on the outbound list and
  1336. * pass it on to the hardware.
  1337. */
  1338. if (list_empty(head))
  1339. return;
  1340. edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1341. bf = list_first_entry(head, struct ath_buf, list);
  1342. bf_last = list_entry(head->prev, struct ath_buf, list);
  1343. ath_dbg(common, QUEUE, "qnum: %d, txq depth: %d\n",
  1344. txq->axq_qnum, txq->axq_depth);
  1345. if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
  1346. list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1347. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1348. puttxbuf = true;
  1349. } else {
  1350. list_splice_tail_init(head, &txq->axq_q);
  1351. if (txq->axq_link) {
  1352. ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
  1353. ath_dbg(common, XMIT, "link[%u] (%p)=%llx (%p)\n",
  1354. txq->axq_qnum, txq->axq_link,
  1355. ito64(bf->bf_daddr), bf->bf_desc);
  1356. } else if (!edma)
  1357. puttxbuf = true;
  1358. txq->axq_link = bf_last->bf_desc;
  1359. }
  1360. if (puttxbuf) {
  1361. TX_STAT_INC(txq->axq_qnum, puttxbuf);
  1362. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1363. ath_dbg(common, XMIT, "TXDP[%u] = %llx (%p)\n",
  1364. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1365. }
  1366. if (!edma) {
  1367. TX_STAT_INC(txq->axq_qnum, txstart);
  1368. ath9k_hw_txstart(ah, txq->axq_qnum);
  1369. }
  1370. if (!internal) {
  1371. txq->axq_depth++;
  1372. if (bf_is_ampdu_not_probing(bf))
  1373. txq->axq_ampdu_depth++;
  1374. }
  1375. }
  1376. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1377. struct sk_buff *skb, struct ath_tx_control *txctl)
  1378. {
  1379. struct ath_frame_info *fi = get_frame_info(skb);
  1380. struct list_head bf_head;
  1381. struct ath_buf *bf;
  1382. /*
  1383. * Do not queue to h/w when any of the following conditions is true:
  1384. * - there are pending frames in software queue
  1385. * - the TID is currently paused for ADDBA/BAR request
  1386. * - seqno is not within block-ack window
  1387. * - h/w queue depth exceeds low water mark
  1388. */
  1389. if (!skb_queue_empty(&tid->buf_q) || tid->paused ||
  1390. !BAW_WITHIN(tid->seq_start, tid->baw_size, tid->seq_next) ||
  1391. txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
  1392. /*
  1393. * Add this frame to software queue for scheduling later
  1394. * for aggregation.
  1395. */
  1396. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
  1397. __skb_queue_tail(&tid->buf_q, skb);
  1398. if (!txctl->an || !txctl->an->sleeping)
  1399. ath_tx_queue_tid(txctl->txq, tid);
  1400. return;
  1401. }
  1402. bf = ath_tx_setup_buffer(sc, txctl->txq, tid, skb);
  1403. if (!bf) {
  1404. ieee80211_free_txskb(sc->hw, skb);
  1405. return;
  1406. }
  1407. ath_set_rates(tid->an->vif, tid->an->sta, bf);
  1408. bf->bf_state.bf_type = BUF_AMPDU;
  1409. INIT_LIST_HEAD(&bf_head);
  1410. list_add(&bf->list, &bf_head);
  1411. /* Add sub-frame to BAW */
  1412. ath_tx_addto_baw(sc, tid, bf->bf_state.seqno);
  1413. /* Queue to h/w without aggregation */
  1414. TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
  1415. bf->bf_lastbf = bf;
  1416. ath_tx_fill_desc(sc, bf, txctl->txq, fi->framelen);
  1417. ath_tx_txqaddbuf(sc, txctl->txq, &bf_head, false);
  1418. }
  1419. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1420. struct ath_atx_tid *tid, struct sk_buff *skb)
  1421. {
  1422. struct ath_frame_info *fi = get_frame_info(skb);
  1423. struct list_head bf_head;
  1424. struct ath_buf *bf;
  1425. bf = fi->bf;
  1426. INIT_LIST_HEAD(&bf_head);
  1427. list_add_tail(&bf->list, &bf_head);
  1428. bf->bf_state.bf_type = 0;
  1429. bf->bf_next = NULL;
  1430. bf->bf_lastbf = bf;
  1431. ath_tx_fill_desc(sc, bf, txq, fi->framelen);
  1432. ath_tx_txqaddbuf(sc, txq, &bf_head, false);
  1433. TX_STAT_INC(txq->axq_qnum, queued);
  1434. }
  1435. static void setup_frame_info(struct ieee80211_hw *hw,
  1436. struct ieee80211_sta *sta,
  1437. struct sk_buff *skb,
  1438. int framelen)
  1439. {
  1440. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1441. struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
  1442. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1443. const struct ieee80211_rate *rate;
  1444. struct ath_frame_info *fi = get_frame_info(skb);
  1445. struct ath_node *an = NULL;
  1446. enum ath9k_key_type keytype;
  1447. bool short_preamble = false;
  1448. /*
  1449. * We check if Short Preamble is needed for the CTS rate by
  1450. * checking the BSS's global flag.
  1451. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1452. */
  1453. if (tx_info->control.vif &&
  1454. tx_info->control.vif->bss_conf.use_short_preamble)
  1455. short_preamble = true;
  1456. rate = ieee80211_get_rts_cts_rate(hw, tx_info);
  1457. keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
  1458. if (sta)
  1459. an = (struct ath_node *) sta->drv_priv;
  1460. memset(fi, 0, sizeof(*fi));
  1461. if (hw_key)
  1462. fi->keyix = hw_key->hw_key_idx;
  1463. else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
  1464. fi->keyix = an->ps_key;
  1465. else
  1466. fi->keyix = ATH9K_TXKEYIX_INVALID;
  1467. fi->keytype = keytype;
  1468. fi->framelen = framelen;
  1469. fi->rtscts_rate = rate->hw_value;
  1470. if (short_preamble)
  1471. fi->rtscts_rate |= rate->hw_value_short;
  1472. }
  1473. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
  1474. {
  1475. struct ath_hw *ah = sc->sc_ah;
  1476. struct ath9k_channel *curchan = ah->curchan;
  1477. if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) &&
  1478. (curchan->channelFlags & CHANNEL_5GHZ) &&
  1479. (chainmask == 0x7) && (rate < 0x90))
  1480. return 0x3;
  1481. else if (AR_SREV_9462(ah) && ath9k_hw_btcoex_is_enabled(ah) &&
  1482. IS_CCK_RATE(rate))
  1483. return 0x2;
  1484. else
  1485. return chainmask;
  1486. }
  1487. /*
  1488. * Assign a descriptor (and sequence number if necessary,
  1489. * and map buffer for DMA. Frees skb on error
  1490. */
  1491. static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
  1492. struct ath_txq *txq,
  1493. struct ath_atx_tid *tid,
  1494. struct sk_buff *skb)
  1495. {
  1496. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1497. struct ath_frame_info *fi = get_frame_info(skb);
  1498. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1499. struct ath_buf *bf;
  1500. int fragno;
  1501. u16 seqno;
  1502. bf = ath_tx_get_buffer(sc);
  1503. if (!bf) {
  1504. ath_dbg(common, XMIT, "TX buffers are full\n");
  1505. return NULL;
  1506. }
  1507. ATH_TXBUF_RESET(bf);
  1508. if (tid) {
  1509. fragno = le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG;
  1510. seqno = tid->seq_next;
  1511. hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
  1512. if (fragno)
  1513. hdr->seq_ctrl |= cpu_to_le16(fragno);
  1514. if (!ieee80211_has_morefrags(hdr->frame_control))
  1515. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1516. bf->bf_state.seqno = seqno;
  1517. }
  1518. bf->bf_mpdu = skb;
  1519. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  1520. skb->len, DMA_TO_DEVICE);
  1521. if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
  1522. bf->bf_mpdu = NULL;
  1523. bf->bf_buf_addr = 0;
  1524. ath_err(ath9k_hw_common(sc->sc_ah),
  1525. "dma_mapping_error() on TX\n");
  1526. ath_tx_return_buffer(sc, bf);
  1527. return NULL;
  1528. }
  1529. fi->bf = bf;
  1530. return bf;
  1531. }
  1532. /* Upon failure caller should free skb */
  1533. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1534. struct ath_tx_control *txctl)
  1535. {
  1536. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1537. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1538. struct ieee80211_sta *sta = txctl->sta;
  1539. struct ieee80211_vif *vif = info->control.vif;
  1540. struct ath_softc *sc = hw->priv;
  1541. struct ath_txq *txq = txctl->txq;
  1542. struct ath_atx_tid *tid = NULL;
  1543. struct ath_buf *bf;
  1544. int padpos, padsize;
  1545. int frmlen = skb->len + FCS_LEN;
  1546. u8 tidno;
  1547. int q;
  1548. /* NOTE: sta can be NULL according to net/mac80211.h */
  1549. if (sta)
  1550. txctl->an = (struct ath_node *)sta->drv_priv;
  1551. if (info->control.hw_key)
  1552. frmlen += info->control.hw_key->icv_len;
  1553. /*
  1554. * As a temporary workaround, assign seq# here; this will likely need
  1555. * to be cleaned up to work better with Beacon transmission and virtual
  1556. * BSSes.
  1557. */
  1558. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1559. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1560. sc->tx.seq_no += 0x10;
  1561. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1562. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1563. }
  1564. /* Add the padding after the header if this is not already done */
  1565. padpos = ieee80211_hdrlen(hdr->frame_control);
  1566. padsize = padpos & 3;
  1567. if (padsize && skb->len > padpos) {
  1568. if (skb_headroom(skb) < padsize)
  1569. return -ENOMEM;
  1570. skb_push(skb, padsize);
  1571. memmove(skb->data, skb->data + padsize, padpos);
  1572. hdr = (struct ieee80211_hdr *) skb->data;
  1573. }
  1574. if ((vif && vif->type != NL80211_IFTYPE_AP &&
  1575. vif->type != NL80211_IFTYPE_AP_VLAN) ||
  1576. !ieee80211_is_data(hdr->frame_control))
  1577. info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
  1578. setup_frame_info(hw, sta, skb, frmlen);
  1579. /*
  1580. * At this point, the vif, hw_key and sta pointers in the tx control
  1581. * info are no longer valid (overwritten by the ath_frame_info data.
  1582. */
  1583. q = skb_get_queue_mapping(skb);
  1584. ath_txq_lock(sc, txq);
  1585. if (txq == sc->tx.txq_map[q] &&
  1586. ++txq->pending_frames > sc->tx.txq_max_pending[q] &&
  1587. !txq->stopped) {
  1588. ieee80211_stop_queue(sc->hw, q);
  1589. txq->stopped = true;
  1590. }
  1591. if (txctl->an && ieee80211_is_data_qos(hdr->frame_control)) {
  1592. tidno = ieee80211_get_qos_ctl(hdr)[0] &
  1593. IEEE80211_QOS_CTL_TID_MASK;
  1594. tid = ATH_AN_2_TID(txctl->an, tidno);
  1595. WARN_ON(tid->ac->txq != txctl->txq);
  1596. }
  1597. if ((info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
  1598. /*
  1599. * Try aggregation if it's a unicast data frame
  1600. * and the destination is HT capable.
  1601. */
  1602. ath_tx_send_ampdu(sc, tid, skb, txctl);
  1603. goto out;
  1604. }
  1605. bf = ath_tx_setup_buffer(sc, txctl->txq, tid, skb);
  1606. if (!bf) {
  1607. if (txctl->paprd)
  1608. dev_kfree_skb_any(skb);
  1609. else
  1610. ieee80211_free_txskb(sc->hw, skb);
  1611. goto out;
  1612. }
  1613. bf->bf_state.bfs_paprd = txctl->paprd;
  1614. if (txctl->paprd)
  1615. bf->bf_state.bfs_paprd_timestamp = jiffies;
  1616. ath_set_rates(vif, sta, bf);
  1617. ath_tx_send_normal(sc, txctl->txq, tid, skb);
  1618. out:
  1619. ath_txq_unlock(sc, txq);
  1620. return 0;
  1621. }
  1622. /*****************/
  1623. /* TX Completion */
  1624. /*****************/
  1625. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1626. int tx_flags, struct ath_txq *txq)
  1627. {
  1628. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1629. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1630. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1631. int q, padpos, padsize;
  1632. unsigned long flags;
  1633. ath_dbg(common, XMIT, "TX complete: skb: %p\n", skb);
  1634. if (sc->sc_ah->caldata)
  1635. sc->sc_ah->caldata->paprd_packet_sent = true;
  1636. if (!(tx_flags & ATH_TX_ERROR))
  1637. /* Frame was ACKed */
  1638. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1639. padpos = ieee80211_hdrlen(hdr->frame_control);
  1640. padsize = padpos & 3;
  1641. if (padsize && skb->len>padpos+padsize) {
  1642. /*
  1643. * Remove MAC header padding before giving the frame back to
  1644. * mac80211.
  1645. */
  1646. memmove(skb->data + padsize, skb->data, padpos);
  1647. skb_pull(skb, padsize);
  1648. }
  1649. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  1650. if ((sc->ps_flags & PS_WAIT_FOR_TX_ACK) && !txq->axq_depth) {
  1651. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1652. ath_dbg(common, PS,
  1653. "Going back to sleep after having received TX status (0x%lx)\n",
  1654. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1655. PS_WAIT_FOR_CAB |
  1656. PS_WAIT_FOR_PSPOLL_DATA |
  1657. PS_WAIT_FOR_TX_ACK));
  1658. }
  1659. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  1660. q = skb_get_queue_mapping(skb);
  1661. if (txq == sc->tx.txq_map[q]) {
  1662. if (WARN_ON(--txq->pending_frames < 0))
  1663. txq->pending_frames = 0;
  1664. if (txq->stopped &&
  1665. txq->pending_frames < sc->tx.txq_max_pending[q]) {
  1666. ieee80211_wake_queue(sc->hw, q);
  1667. txq->stopped = false;
  1668. }
  1669. }
  1670. __skb_queue_tail(&txq->complete_q, skb);
  1671. }
  1672. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1673. struct ath_txq *txq, struct list_head *bf_q,
  1674. struct ath_tx_status *ts, int txok)
  1675. {
  1676. struct sk_buff *skb = bf->bf_mpdu;
  1677. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1678. unsigned long flags;
  1679. int tx_flags = 0;
  1680. if (!txok)
  1681. tx_flags |= ATH_TX_ERROR;
  1682. if (ts->ts_status & ATH9K_TXERR_FILT)
  1683. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1684. dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
  1685. bf->bf_buf_addr = 0;
  1686. if (bf->bf_state.bfs_paprd) {
  1687. if (time_after(jiffies,
  1688. bf->bf_state.bfs_paprd_timestamp +
  1689. msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
  1690. dev_kfree_skb_any(skb);
  1691. else
  1692. complete(&sc->paprd_complete);
  1693. } else {
  1694. ath_debug_stat_tx(sc, bf, ts, txq, tx_flags);
  1695. ath_tx_complete(sc, skb, tx_flags, txq);
  1696. }
  1697. /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
  1698. * accidentally reference it later.
  1699. */
  1700. bf->bf_mpdu = NULL;
  1701. /*
  1702. * Return the list of ath_buf of this mpdu to free queue
  1703. */
  1704. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1705. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1706. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1707. }
  1708. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  1709. struct ath_tx_status *ts, int nframes, int nbad,
  1710. int txok)
  1711. {
  1712. struct sk_buff *skb = bf->bf_mpdu;
  1713. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1714. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1715. struct ieee80211_hw *hw = sc->hw;
  1716. struct ath_hw *ah = sc->sc_ah;
  1717. u8 i, tx_rateindex;
  1718. if (txok)
  1719. tx_info->status.ack_signal = ts->ts_rssi;
  1720. tx_rateindex = ts->ts_rateindex;
  1721. WARN_ON(tx_rateindex >= hw->max_rates);
  1722. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
  1723. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  1724. BUG_ON(nbad > nframes);
  1725. }
  1726. tx_info->status.ampdu_len = nframes;
  1727. tx_info->status.ampdu_ack_len = nframes - nbad;
  1728. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  1729. (tx_info->flags & IEEE80211_TX_CTL_NO_ACK) == 0) {
  1730. /*
  1731. * If an underrun error is seen assume it as an excessive
  1732. * retry only if max frame trigger level has been reached
  1733. * (2 KB for single stream, and 4 KB for dual stream).
  1734. * Adjust the long retry as if the frame was tried
  1735. * hw->max_rate_tries times to affect how rate control updates
  1736. * PER for the failed rate.
  1737. * In case of congestion on the bus penalizing this type of
  1738. * underruns should help hardware actually transmit new frames
  1739. * successfully by eventually preferring slower rates.
  1740. * This itself should also alleviate congestion on the bus.
  1741. */
  1742. if (unlikely(ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
  1743. ATH9K_TX_DELIM_UNDERRUN)) &&
  1744. ieee80211_is_data(hdr->frame_control) &&
  1745. ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
  1746. tx_info->status.rates[tx_rateindex].count =
  1747. hw->max_rate_tries;
  1748. }
  1749. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1750. tx_info->status.rates[i].count = 0;
  1751. tx_info->status.rates[i].idx = -1;
  1752. }
  1753. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  1754. }
  1755. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1756. {
  1757. struct ath_hw *ah = sc->sc_ah;
  1758. struct ath_common *common = ath9k_hw_common(ah);
  1759. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1760. struct list_head bf_head;
  1761. struct ath_desc *ds;
  1762. struct ath_tx_status ts;
  1763. int status;
  1764. ath_dbg(common, QUEUE, "tx queue %d (%x), link %p\n",
  1765. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1766. txq->axq_link);
  1767. ath_txq_lock(sc, txq);
  1768. for (;;) {
  1769. if (test_bit(SC_OP_HW_RESET, &sc->sc_flags))
  1770. break;
  1771. if (list_empty(&txq->axq_q)) {
  1772. txq->axq_link = NULL;
  1773. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
  1774. ath_txq_schedule(sc, txq);
  1775. break;
  1776. }
  1777. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1778. /*
  1779. * There is a race condition that a BH gets scheduled
  1780. * after sw writes TxE and before hw re-load the last
  1781. * descriptor to get the newly chained one.
  1782. * Software must keep the last DONE descriptor as a
  1783. * holding descriptor - software does so by marking
  1784. * it with the STALE flag.
  1785. */
  1786. bf_held = NULL;
  1787. if (bf->bf_stale) {
  1788. bf_held = bf;
  1789. if (list_is_last(&bf_held->list, &txq->axq_q))
  1790. break;
  1791. bf = list_entry(bf_held->list.next, struct ath_buf,
  1792. list);
  1793. }
  1794. lastbf = bf->bf_lastbf;
  1795. ds = lastbf->bf_desc;
  1796. memset(&ts, 0, sizeof(ts));
  1797. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  1798. if (status == -EINPROGRESS)
  1799. break;
  1800. TX_STAT_INC(txq->axq_qnum, txprocdesc);
  1801. /*
  1802. * Remove ath_buf's of the same transmit unit from txq,
  1803. * however leave the last descriptor back as the holding
  1804. * descriptor for hw.
  1805. */
  1806. lastbf->bf_stale = true;
  1807. INIT_LIST_HEAD(&bf_head);
  1808. if (!list_is_singular(&lastbf->list))
  1809. list_cut_position(&bf_head,
  1810. &txq->axq_q, lastbf->list.prev);
  1811. if (bf_held) {
  1812. list_del(&bf_held->list);
  1813. ath_tx_return_buffer(sc, bf_held);
  1814. }
  1815. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1816. }
  1817. ath_txq_unlock_complete(sc, txq);
  1818. }
  1819. void ath_tx_tasklet(struct ath_softc *sc)
  1820. {
  1821. struct ath_hw *ah = sc->sc_ah;
  1822. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1) & ah->intr_txqs;
  1823. int i;
  1824. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1825. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1826. ath_tx_processq(sc, &sc->tx.txq[i]);
  1827. }
  1828. }
  1829. void ath_tx_edma_tasklet(struct ath_softc *sc)
  1830. {
  1831. struct ath_tx_status ts;
  1832. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1833. struct ath_hw *ah = sc->sc_ah;
  1834. struct ath_txq *txq;
  1835. struct ath_buf *bf, *lastbf;
  1836. struct list_head bf_head;
  1837. struct list_head *fifo_list;
  1838. int status;
  1839. for (;;) {
  1840. if (test_bit(SC_OP_HW_RESET, &sc->sc_flags))
  1841. break;
  1842. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
  1843. if (status == -EINPROGRESS)
  1844. break;
  1845. if (status == -EIO) {
  1846. ath_dbg(common, XMIT, "Error processing tx status\n");
  1847. break;
  1848. }
  1849. /* Process beacon completions separately */
  1850. if (ts.qid == sc->beacon.beaconq) {
  1851. sc->beacon.tx_processed = true;
  1852. sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
  1853. continue;
  1854. }
  1855. txq = &sc->tx.txq[ts.qid];
  1856. ath_txq_lock(sc, txq);
  1857. TX_STAT_INC(txq->axq_qnum, txprocdesc);
  1858. fifo_list = &txq->txq_fifo[txq->txq_tailidx];
  1859. if (list_empty(fifo_list)) {
  1860. ath_txq_unlock(sc, txq);
  1861. return;
  1862. }
  1863. bf = list_first_entry(fifo_list, struct ath_buf, list);
  1864. if (bf->bf_stale) {
  1865. list_del(&bf->list);
  1866. ath_tx_return_buffer(sc, bf);
  1867. bf = list_first_entry(fifo_list, struct ath_buf, list);
  1868. }
  1869. lastbf = bf->bf_lastbf;
  1870. INIT_LIST_HEAD(&bf_head);
  1871. if (list_is_last(&lastbf->list, fifo_list)) {
  1872. list_splice_tail_init(fifo_list, &bf_head);
  1873. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  1874. if (!list_empty(&txq->axq_q)) {
  1875. struct list_head bf_q;
  1876. INIT_LIST_HEAD(&bf_q);
  1877. txq->axq_link = NULL;
  1878. list_splice_tail_init(&txq->axq_q, &bf_q);
  1879. ath_tx_txqaddbuf(sc, txq, &bf_q, true);
  1880. }
  1881. } else {
  1882. lastbf->bf_stale = true;
  1883. if (bf != lastbf)
  1884. list_cut_position(&bf_head, fifo_list,
  1885. lastbf->list.prev);
  1886. }
  1887. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1888. ath_txq_unlock_complete(sc, txq);
  1889. }
  1890. }
  1891. /*****************/
  1892. /* Init, Cleanup */
  1893. /*****************/
  1894. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  1895. {
  1896. struct ath_descdma *dd = &sc->txsdma;
  1897. u8 txs_len = sc->sc_ah->caps.txs_len;
  1898. dd->dd_desc_len = size * txs_len;
  1899. dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
  1900. &dd->dd_desc_paddr, GFP_KERNEL);
  1901. if (!dd->dd_desc)
  1902. return -ENOMEM;
  1903. return 0;
  1904. }
  1905. static int ath_tx_edma_init(struct ath_softc *sc)
  1906. {
  1907. int err;
  1908. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  1909. if (!err)
  1910. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  1911. sc->txsdma.dd_desc_paddr,
  1912. ATH_TXSTATUS_RING_SIZE);
  1913. return err;
  1914. }
  1915. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1916. {
  1917. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1918. int error = 0;
  1919. spin_lock_init(&sc->tx.txbuflock);
  1920. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1921. "tx", nbufs, 1, 1);
  1922. if (error != 0) {
  1923. ath_err(common,
  1924. "Failed to allocate tx descriptors: %d\n", error);
  1925. return error;
  1926. }
  1927. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1928. "beacon", ATH_BCBUF, 1, 1);
  1929. if (error != 0) {
  1930. ath_err(common,
  1931. "Failed to allocate beacon descriptors: %d\n", error);
  1932. return error;
  1933. }
  1934. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1935. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  1936. error = ath_tx_edma_init(sc);
  1937. return error;
  1938. }
  1939. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  1940. {
  1941. struct ath_atx_tid *tid;
  1942. struct ath_atx_ac *ac;
  1943. int tidno, acno;
  1944. for (tidno = 0, tid = &an->tid[tidno];
  1945. tidno < IEEE80211_NUM_TIDS;
  1946. tidno++, tid++) {
  1947. tid->an = an;
  1948. tid->tidno = tidno;
  1949. tid->seq_start = tid->seq_next = 0;
  1950. tid->baw_size = WME_MAX_BA;
  1951. tid->baw_head = tid->baw_tail = 0;
  1952. tid->sched = false;
  1953. tid->paused = false;
  1954. tid->active = false;
  1955. __skb_queue_head_init(&tid->buf_q);
  1956. acno = TID_TO_WME_AC(tidno);
  1957. tid->ac = &an->ac[acno];
  1958. }
  1959. for (acno = 0, ac = &an->ac[acno];
  1960. acno < IEEE80211_NUM_ACS; acno++, ac++) {
  1961. ac->sched = false;
  1962. ac->txq = sc->tx.txq_map[acno];
  1963. INIT_LIST_HEAD(&ac->tid_q);
  1964. }
  1965. }
  1966. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  1967. {
  1968. struct ath_atx_ac *ac;
  1969. struct ath_atx_tid *tid;
  1970. struct ath_txq *txq;
  1971. int tidno;
  1972. for (tidno = 0, tid = &an->tid[tidno];
  1973. tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
  1974. ac = tid->ac;
  1975. txq = ac->txq;
  1976. ath_txq_lock(sc, txq);
  1977. if (tid->sched) {
  1978. list_del(&tid->list);
  1979. tid->sched = false;
  1980. }
  1981. if (ac->sched) {
  1982. list_del(&ac->list);
  1983. tid->ac->sched = false;
  1984. }
  1985. ath_tid_drain(sc, txq, tid);
  1986. tid->active = false;
  1987. ath_txq_unlock(sc, txq);
  1988. }
  1989. }