via-ircc.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622
  1. /********************************************************************
  2. Filename: via-ircc.c
  3. Version: 1.0
  4. Description: Driver for the VIA VT8231/VT8233 IrDA chipsets
  5. Author: VIA Technologies,inc
  6. Date : 08/06/2003
  7. Copyright (c) 1998-2003 VIA Technologies, Inc.
  8. This program is free software; you can redistribute it and/or modify it under
  9. the terms of the GNU General Public License as published by the Free Software
  10. Foundation; either version 2, or (at your option) any later version.
  11. This program is distributed in the hope that it will be useful, but WITHOUT
  12. ANY WARRANTIES OR REPRESENTATIONS; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  14. See the GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License along with
  16. this program; if not, write to the Free Software Foundation, Inc.,
  17. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. F01 Oct/02/02: Modify code for V0.11(move out back to back transfer)
  19. F02 Oct/28/02: Add SB device ID for 3147 and 3177.
  20. Comment :
  21. jul/09/2002 : only implement two kind of dongle currently.
  22. Oct/02/2002 : work on VT8231 and VT8233 .
  23. Aug/06/2003 : change driver format to pci driver .
  24. 2004-02-16: <sda@bdit.de>
  25. - Removed unneeded 'legacy' pci stuff.
  26. - Make sure SIR mode is set (hw_init()) before calling mode-dependent stuff.
  27. - On speed change from core, don't send SIR frame with new speed.
  28. Use current speed and change speeds later.
  29. - Make module-param dongle_id actually work.
  30. - New dongle_id 17 (0x11): TDFS4500. Single-ended SIR only.
  31. Tested with home-grown PCB on EPIA boards.
  32. - Code cleanup.
  33. ********************************************************************/
  34. #include <linux/module.h>
  35. #include <linux/kernel.h>
  36. #include <linux/types.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/ioport.h>
  40. #include <linux/delay.h>
  41. #include <linux/init.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/rtnetlink.h>
  44. #include <linux/pci.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/gfp.h>
  47. #include <asm/io.h>
  48. #include <asm/dma.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/pm.h>
  51. #include <net/irda/wrapper.h>
  52. #include <net/irda/irda.h>
  53. #include <net/irda/irda_device.h>
  54. #include "via-ircc.h"
  55. #define VIA_MODULE_NAME "via-ircc"
  56. #define CHIP_IO_EXTENT 0x40
  57. static char *driver_name = VIA_MODULE_NAME;
  58. /* Module parameters */
  59. static int qos_mtt_bits = 0x07; /* 1 ms or more */
  60. static int dongle_id = 0; /* default: probe */
  61. /* We can't guess the type of connected dongle, user *must* supply it. */
  62. module_param(dongle_id, int, 0);
  63. /* Some prototypes */
  64. static int via_ircc_open(struct pci_dev *pdev, chipio_t *info,
  65. unsigned int id);
  66. static int via_ircc_dma_receive(struct via_ircc_cb *self);
  67. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  68. int iobase);
  69. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  70. struct net_device *dev);
  71. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  72. struct net_device *dev);
  73. static void via_hw_init(struct via_ircc_cb *self);
  74. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 baud);
  75. static irqreturn_t via_ircc_interrupt(int irq, void *dev_id);
  76. static int via_ircc_is_receiving(struct via_ircc_cb *self);
  77. static int via_ircc_read_dongle_id(int iobase);
  78. static int via_ircc_net_open(struct net_device *dev);
  79. static int via_ircc_net_close(struct net_device *dev);
  80. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  81. int cmd);
  82. static void via_ircc_change_dongle_speed(int iobase, int speed,
  83. int dongle_id);
  84. static int RxTimerHandler(struct via_ircc_cb *self, int iobase);
  85. static void hwreset(struct via_ircc_cb *self);
  86. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase);
  87. static int upload_rxdata(struct via_ircc_cb *self, int iobase);
  88. static int via_init_one(struct pci_dev *pcidev, const struct pci_device_id *id);
  89. static void via_remove_one(struct pci_dev *pdev);
  90. /* FIXME : Should use udelay() instead, even if we are x86 only - Jean II */
  91. static void iodelay(int udelay)
  92. {
  93. u8 data;
  94. int i;
  95. for (i = 0; i < udelay; i++) {
  96. data = inb(0x80);
  97. }
  98. }
  99. static DEFINE_PCI_DEVICE_TABLE(via_pci_tbl) = {
  100. { PCI_VENDOR_ID_VIA, 0x8231, PCI_ANY_ID, PCI_ANY_ID,0,0,0 },
  101. { PCI_VENDOR_ID_VIA, 0x3109, PCI_ANY_ID, PCI_ANY_ID,0,0,1 },
  102. { PCI_VENDOR_ID_VIA, 0x3074, PCI_ANY_ID, PCI_ANY_ID,0,0,2 },
  103. { PCI_VENDOR_ID_VIA, 0x3147, PCI_ANY_ID, PCI_ANY_ID,0,0,3 },
  104. { PCI_VENDOR_ID_VIA, 0x3177, PCI_ANY_ID, PCI_ANY_ID,0,0,4 },
  105. { 0, }
  106. };
  107. MODULE_DEVICE_TABLE(pci,via_pci_tbl);
  108. static struct pci_driver via_driver = {
  109. .name = VIA_MODULE_NAME,
  110. .id_table = via_pci_tbl,
  111. .probe = via_init_one,
  112. .remove = via_remove_one,
  113. };
  114. /*
  115. * Function via_ircc_init ()
  116. *
  117. * Initialize chip. Just find out chip type and resource.
  118. */
  119. static int __init via_ircc_init(void)
  120. {
  121. int rc;
  122. IRDA_DEBUG(3, "%s()\n", __func__);
  123. rc = pci_register_driver(&via_driver);
  124. if (rc < 0) {
  125. IRDA_DEBUG(0, "%s(): error rc = %d, returning -ENODEV...\n",
  126. __func__, rc);
  127. return -ENODEV;
  128. }
  129. return 0;
  130. }
  131. static int via_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  132. {
  133. int rc;
  134. u8 temp,oldPCI_40,oldPCI_44,bTmp,bTmp1;
  135. u16 Chipset,FirDRQ1,FirDRQ0,FirIRQ,FirIOBase;
  136. chipio_t info;
  137. IRDA_DEBUG(2, "%s(): Device ID=(0X%X)\n", __func__, id->device);
  138. rc = pci_enable_device (pcidev);
  139. if (rc) {
  140. IRDA_DEBUG(0, "%s(): error rc = %d\n", __func__, rc);
  141. return -ENODEV;
  142. }
  143. // South Bridge exist
  144. if ( ReadLPCReg(0x20) != 0x3C )
  145. Chipset=0x3096;
  146. else
  147. Chipset=0x3076;
  148. if (Chipset==0x3076) {
  149. IRDA_DEBUG(2, "%s(): Chipset = 3076\n", __func__);
  150. WriteLPCReg(7,0x0c );
  151. temp=ReadLPCReg(0x30);//check if BIOS Enable Fir
  152. if((temp&0x01)==1) { // BIOS close or no FIR
  153. WriteLPCReg(0x1d, 0x82 );
  154. WriteLPCReg(0x23,0x18);
  155. temp=ReadLPCReg(0xF0);
  156. if((temp&0x01)==0) {
  157. temp=(ReadLPCReg(0x74)&0x03); //DMA
  158. FirDRQ0=temp + 4;
  159. temp=(ReadLPCReg(0x74)&0x0C) >> 2;
  160. FirDRQ1=temp + 4;
  161. } else {
  162. temp=(ReadLPCReg(0x74)&0x0C) >> 2; //DMA
  163. FirDRQ0=temp + 4;
  164. FirDRQ1=FirDRQ0;
  165. }
  166. FirIRQ=(ReadLPCReg(0x70)&0x0f); //IRQ
  167. FirIOBase=ReadLPCReg(0x60 ) << 8; //IO Space :high byte
  168. FirIOBase=FirIOBase| ReadLPCReg(0x61) ; //low byte
  169. FirIOBase=FirIOBase ;
  170. info.fir_base=FirIOBase;
  171. info.irq=FirIRQ;
  172. info.dma=FirDRQ1;
  173. info.dma2=FirDRQ0;
  174. pci_read_config_byte(pcidev,0x40,&bTmp);
  175. pci_write_config_byte(pcidev,0x40,((bTmp | 0x08) & 0xfe));
  176. pci_read_config_byte(pcidev,0x42,&bTmp);
  177. pci_write_config_byte(pcidev,0x42,(bTmp | 0xf0));
  178. pci_write_config_byte(pcidev,0x5a,0xc0);
  179. WriteLPCReg(0x28, 0x70 );
  180. if (via_ircc_open(pcidev, &info, 0x3076) == 0)
  181. rc=0;
  182. } else
  183. rc = -ENODEV; //IR not turn on
  184. } else { //Not VT1211
  185. IRDA_DEBUG(2, "%s(): Chipset = 3096\n", __func__);
  186. pci_read_config_byte(pcidev,0x67,&bTmp);//check if BIOS Enable Fir
  187. if((bTmp&0x01)==1) { // BIOS enable FIR
  188. //Enable Double DMA clock
  189. pci_read_config_byte(pcidev,0x42,&oldPCI_40);
  190. pci_write_config_byte(pcidev,0x42,oldPCI_40 | 0x80);
  191. pci_read_config_byte(pcidev,0x40,&oldPCI_40);
  192. pci_write_config_byte(pcidev,0x40,oldPCI_40 & 0xf7);
  193. pci_read_config_byte(pcidev,0x44,&oldPCI_44);
  194. pci_write_config_byte(pcidev,0x44,0x4e);
  195. //---------- read configuration from Function0 of south bridge
  196. if((bTmp&0x02)==0) {
  197. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  198. FirDRQ0 = (bTmp1 & 0x30) >> 4;
  199. pci_read_config_byte(pcidev,0x44,&bTmp1);
  200. FirDRQ1 = (bTmp1 & 0xc0) >> 6;
  201. } else {
  202. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  203. FirDRQ0 = (bTmp1 & 0x30) >> 4 ;
  204. FirDRQ1=0;
  205. }
  206. pci_read_config_byte(pcidev,0x47,&bTmp1); //IRQ
  207. FirIRQ = bTmp1 & 0x0f;
  208. pci_read_config_byte(pcidev,0x69,&bTmp);
  209. FirIOBase = bTmp << 8;//hight byte
  210. pci_read_config_byte(pcidev,0x68,&bTmp);
  211. FirIOBase = (FirIOBase | bTmp ) & 0xfff0;
  212. //-------------------------
  213. info.fir_base=FirIOBase;
  214. info.irq=FirIRQ;
  215. info.dma=FirDRQ1;
  216. info.dma2=FirDRQ0;
  217. if (via_ircc_open(pcidev, &info, 0x3096) == 0)
  218. rc=0;
  219. } else
  220. rc = -ENODEV; //IR not turn on !!!!!
  221. }//Not VT1211
  222. IRDA_DEBUG(2, "%s(): End - rc = %d\n", __func__, rc);
  223. return rc;
  224. }
  225. static void __exit via_ircc_cleanup(void)
  226. {
  227. IRDA_DEBUG(3, "%s()\n", __func__);
  228. /* Cleanup all instances of the driver */
  229. pci_unregister_driver (&via_driver);
  230. }
  231. static const struct net_device_ops via_ircc_sir_ops = {
  232. .ndo_start_xmit = via_ircc_hard_xmit_sir,
  233. .ndo_open = via_ircc_net_open,
  234. .ndo_stop = via_ircc_net_close,
  235. .ndo_do_ioctl = via_ircc_net_ioctl,
  236. };
  237. static const struct net_device_ops via_ircc_fir_ops = {
  238. .ndo_start_xmit = via_ircc_hard_xmit_fir,
  239. .ndo_open = via_ircc_net_open,
  240. .ndo_stop = via_ircc_net_close,
  241. .ndo_do_ioctl = via_ircc_net_ioctl,
  242. };
  243. /*
  244. * Function via_ircc_open(pdev, iobase, irq)
  245. *
  246. * Open driver instance
  247. *
  248. */
  249. static int via_ircc_open(struct pci_dev *pdev, chipio_t *info, unsigned int id)
  250. {
  251. struct net_device *dev;
  252. struct via_ircc_cb *self;
  253. int err;
  254. IRDA_DEBUG(3, "%s()\n", __func__);
  255. /* Allocate new instance of the driver */
  256. dev = alloc_irdadev(sizeof(struct via_ircc_cb));
  257. if (dev == NULL)
  258. return -ENOMEM;
  259. self = netdev_priv(dev);
  260. self->netdev = dev;
  261. spin_lock_init(&self->lock);
  262. pci_set_drvdata(pdev, self);
  263. /* Initialize Resource */
  264. self->io.cfg_base = info->cfg_base;
  265. self->io.fir_base = info->fir_base;
  266. self->io.irq = info->irq;
  267. self->io.fir_ext = CHIP_IO_EXTENT;
  268. self->io.dma = info->dma;
  269. self->io.dma2 = info->dma2;
  270. self->io.fifo_size = 32;
  271. self->chip_id = id;
  272. self->st_fifo.len = 0;
  273. self->RxDataReady = 0;
  274. /* Reserve the ioports that we need */
  275. if (!request_region(self->io.fir_base, self->io.fir_ext, driver_name)) {
  276. IRDA_DEBUG(0, "%s(), can't get iobase of 0x%03x\n",
  277. __func__, self->io.fir_base);
  278. err = -ENODEV;
  279. goto err_out1;
  280. }
  281. /* Initialize QoS for this device */
  282. irda_init_max_qos_capabilies(&self->qos);
  283. /* Check if user has supplied the dongle id or not */
  284. if (!dongle_id)
  285. dongle_id = via_ircc_read_dongle_id(self->io.fir_base);
  286. self->io.dongle_id = dongle_id;
  287. /* The only value we must override it the baudrate */
  288. /* Maximum speeds and capabilities are dongle-dependent. */
  289. switch( self->io.dongle_id ){
  290. case 0x0d:
  291. self->qos.baud_rate.bits =
  292. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200 |
  293. IR_576000 | IR_1152000 | (IR_4000000 << 8);
  294. break;
  295. default:
  296. self->qos.baud_rate.bits =
  297. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200;
  298. break;
  299. }
  300. /* Following was used for testing:
  301. *
  302. * self->qos.baud_rate.bits = IR_9600;
  303. *
  304. * Is is no good, as it prohibits (error-prone) speed-changes.
  305. */
  306. self->qos.min_turn_time.bits = qos_mtt_bits;
  307. irda_qos_bits_to_value(&self->qos);
  308. /* Max DMA buffer size needed = (data_size + 6) * (window_size) + 6; */
  309. self->rx_buff.truesize = 14384 + 2048;
  310. self->tx_buff.truesize = 14384 + 2048;
  311. /* Allocate memory if needed */
  312. self->rx_buff.head =
  313. dma_alloc_coherent(&pdev->dev, self->rx_buff.truesize,
  314. &self->rx_buff_dma, GFP_KERNEL | __GFP_ZERO);
  315. if (self->rx_buff.head == NULL) {
  316. err = -ENOMEM;
  317. goto err_out2;
  318. }
  319. self->tx_buff.head =
  320. dma_alloc_coherent(&pdev->dev, self->tx_buff.truesize,
  321. &self->tx_buff_dma, GFP_KERNEL | __GFP_ZERO);
  322. if (self->tx_buff.head == NULL) {
  323. err = -ENOMEM;
  324. goto err_out3;
  325. }
  326. self->rx_buff.in_frame = FALSE;
  327. self->rx_buff.state = OUTSIDE_FRAME;
  328. self->tx_buff.data = self->tx_buff.head;
  329. self->rx_buff.data = self->rx_buff.head;
  330. /* Reset Tx queue info */
  331. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  332. self->tx_fifo.tail = self->tx_buff.head;
  333. /* Override the network functions we need to use */
  334. dev->netdev_ops = &via_ircc_sir_ops;
  335. err = register_netdev(dev);
  336. if (err)
  337. goto err_out4;
  338. IRDA_MESSAGE("IrDA: Registered device %s (via-ircc)\n", dev->name);
  339. /* Initialise the hardware..
  340. */
  341. self->io.speed = 9600;
  342. via_hw_init(self);
  343. return 0;
  344. err_out4:
  345. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  346. self->tx_buff.head, self->tx_buff_dma);
  347. err_out3:
  348. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  349. self->rx_buff.head, self->rx_buff_dma);
  350. err_out2:
  351. release_region(self->io.fir_base, self->io.fir_ext);
  352. err_out1:
  353. pci_set_drvdata(pdev, NULL);
  354. free_netdev(dev);
  355. return err;
  356. }
  357. /*
  358. * Function via_remove_one(pdev)
  359. *
  360. * Close driver instance
  361. *
  362. */
  363. static void via_remove_one(struct pci_dev *pdev)
  364. {
  365. struct via_ircc_cb *self = pci_get_drvdata(pdev);
  366. int iobase;
  367. IRDA_DEBUG(3, "%s()\n", __func__);
  368. iobase = self->io.fir_base;
  369. ResetChip(iobase, 5); //hardware reset.
  370. /* Remove netdevice */
  371. unregister_netdev(self->netdev);
  372. /* Release the PORT that this driver is using */
  373. IRDA_DEBUG(2, "%s(), Releasing Region %03x\n",
  374. __func__, self->io.fir_base);
  375. release_region(self->io.fir_base, self->io.fir_ext);
  376. if (self->tx_buff.head)
  377. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  378. self->tx_buff.head, self->tx_buff_dma);
  379. if (self->rx_buff.head)
  380. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  381. self->rx_buff.head, self->rx_buff_dma);
  382. pci_set_drvdata(pdev, NULL);
  383. free_netdev(self->netdev);
  384. pci_disable_device(pdev);
  385. }
  386. /*
  387. * Function via_hw_init(self)
  388. *
  389. * Returns non-negative on success.
  390. *
  391. * Formerly via_ircc_setup
  392. */
  393. static void via_hw_init(struct via_ircc_cb *self)
  394. {
  395. int iobase = self->io.fir_base;
  396. IRDA_DEBUG(3, "%s()\n", __func__);
  397. SetMaxRxPacketSize(iobase, 0x0fff); //set to max:4095
  398. // FIFO Init
  399. EnRXFIFOReadyInt(iobase, OFF);
  400. EnRXFIFOHalfLevelInt(iobase, OFF);
  401. EnTXFIFOHalfLevelInt(iobase, OFF);
  402. EnTXFIFOUnderrunEOMInt(iobase, ON);
  403. EnTXFIFOReadyInt(iobase, OFF);
  404. InvertTX(iobase, OFF);
  405. InvertRX(iobase, OFF);
  406. if (ReadLPCReg(0x20) == 0x3c)
  407. WriteLPCReg(0xF0, 0); // for VT1211
  408. /* Int Init */
  409. EnRXSpecInt(iobase, ON);
  410. /* The following is basically hwreset */
  411. /* If this is the case, why not just call hwreset() ? Jean II */
  412. ResetChip(iobase, 5);
  413. EnableDMA(iobase, OFF);
  414. EnableTX(iobase, OFF);
  415. EnableRX(iobase, OFF);
  416. EnRXDMA(iobase, OFF);
  417. EnTXDMA(iobase, OFF);
  418. RXStart(iobase, OFF);
  419. TXStart(iobase, OFF);
  420. InitCard(iobase);
  421. CommonInit(iobase);
  422. SIRFilter(iobase, ON);
  423. SetSIR(iobase, ON);
  424. CRC16(iobase, ON);
  425. EnTXCRC(iobase, 0);
  426. WriteReg(iobase, I_ST_CT_0, 0x00);
  427. SetBaudRate(iobase, 9600);
  428. SetPulseWidth(iobase, 12);
  429. SetSendPreambleCount(iobase, 0);
  430. self->io.speed = 9600;
  431. self->st_fifo.len = 0;
  432. via_ircc_change_dongle_speed(iobase, self->io.speed,
  433. self->io.dongle_id);
  434. WriteReg(iobase, I_ST_CT_0, 0x80);
  435. }
  436. /*
  437. * Function via_ircc_read_dongle_id (void)
  438. *
  439. */
  440. static int via_ircc_read_dongle_id(int iobase)
  441. {
  442. int dongle_id = 9; /* Default to IBM */
  443. IRDA_ERROR("via-ircc: dongle probing not supported, please specify dongle_id module parameter.\n");
  444. return dongle_id;
  445. }
  446. /*
  447. * Function via_ircc_change_dongle_speed (iobase, speed, dongle_id)
  448. * Change speed of the attach dongle
  449. * only implement two type of dongle currently.
  450. */
  451. static void via_ircc_change_dongle_speed(int iobase, int speed,
  452. int dongle_id)
  453. {
  454. u8 mode = 0;
  455. /* speed is unused, as we use IsSIROn()/IsMIROn() */
  456. speed = speed;
  457. IRDA_DEBUG(1, "%s(): change_dongle_speed to %d for 0x%x, %d\n",
  458. __func__, speed, iobase, dongle_id);
  459. switch (dongle_id) {
  460. /* Note: The dongle_id's listed here are derived from
  461. * nsc-ircc.c */
  462. case 0x08: /* HP HSDL-2300, HP HSDL-3600/HSDL-3610 */
  463. UseOneRX(iobase, ON); // use one RX pin RX1,RX2
  464. InvertTX(iobase, OFF);
  465. InvertRX(iobase, OFF);
  466. EnRX2(iobase, ON); //sir to rx2
  467. EnGPIOtoRX2(iobase, OFF);
  468. if (IsSIROn(iobase)) { //sir
  469. // Mode select Off
  470. SlowIRRXLowActive(iobase, ON);
  471. udelay(1000);
  472. SlowIRRXLowActive(iobase, OFF);
  473. } else {
  474. if (IsMIROn(iobase)) { //mir
  475. // Mode select On
  476. SlowIRRXLowActive(iobase, OFF);
  477. udelay(20);
  478. } else { // fir
  479. if (IsFIROn(iobase)) { //fir
  480. // Mode select On
  481. SlowIRRXLowActive(iobase, OFF);
  482. udelay(20);
  483. }
  484. }
  485. }
  486. break;
  487. case 0x09: /* IBM31T1100 or Temic TFDS6000/TFDS6500 */
  488. UseOneRX(iobase, ON); //use ONE RX....RX1
  489. InvertTX(iobase, OFF);
  490. InvertRX(iobase, OFF); // invert RX pin
  491. EnRX2(iobase, ON);
  492. EnGPIOtoRX2(iobase, OFF);
  493. if (IsSIROn(iobase)) { //sir
  494. // Mode select On
  495. SlowIRRXLowActive(iobase, ON);
  496. udelay(20);
  497. // Mode select Off
  498. SlowIRRXLowActive(iobase, OFF);
  499. }
  500. if (IsMIROn(iobase)) { //mir
  501. // Mode select On
  502. SlowIRRXLowActive(iobase, OFF);
  503. udelay(20);
  504. // Mode select Off
  505. SlowIRRXLowActive(iobase, ON);
  506. } else { // fir
  507. if (IsFIROn(iobase)) { //fir
  508. // Mode select On
  509. SlowIRRXLowActive(iobase, OFF);
  510. // TX On
  511. WriteTX(iobase, ON);
  512. udelay(20);
  513. // Mode select OFF
  514. SlowIRRXLowActive(iobase, ON);
  515. udelay(20);
  516. // TX Off
  517. WriteTX(iobase, OFF);
  518. }
  519. }
  520. break;
  521. case 0x0d:
  522. UseOneRX(iobase, OFF); // use two RX pin RX1,RX2
  523. InvertTX(iobase, OFF);
  524. InvertRX(iobase, OFF);
  525. SlowIRRXLowActive(iobase, OFF);
  526. if (IsSIROn(iobase)) { //sir
  527. EnGPIOtoRX2(iobase, OFF);
  528. WriteGIO(iobase, OFF);
  529. EnRX2(iobase, OFF); //sir to rx2
  530. } else { // fir mir
  531. EnGPIOtoRX2(iobase, OFF);
  532. WriteGIO(iobase, OFF);
  533. EnRX2(iobase, OFF); //fir to rx
  534. }
  535. break;
  536. case 0x11: /* Temic TFDS4500 */
  537. IRDA_DEBUG(2, "%s: Temic TFDS4500: One RX pin, TX normal, RX inverted.\n", __func__);
  538. UseOneRX(iobase, ON); //use ONE RX....RX1
  539. InvertTX(iobase, OFF);
  540. InvertRX(iobase, ON); // invert RX pin
  541. EnRX2(iobase, ON); //sir to rx2
  542. EnGPIOtoRX2(iobase, OFF);
  543. if( IsSIROn(iobase) ){ //sir
  544. // Mode select On
  545. SlowIRRXLowActive(iobase, ON);
  546. udelay(20);
  547. // Mode select Off
  548. SlowIRRXLowActive(iobase, OFF);
  549. } else{
  550. IRDA_DEBUG(0, "%s: Warning: TFDS4500 not running in SIR mode !\n", __func__);
  551. }
  552. break;
  553. case 0x0ff: /* Vishay */
  554. if (IsSIROn(iobase))
  555. mode = 0;
  556. else if (IsMIROn(iobase))
  557. mode = 1;
  558. else if (IsFIROn(iobase))
  559. mode = 2;
  560. else if (IsVFIROn(iobase))
  561. mode = 5; //VFIR-16
  562. SI_SetMode(iobase, mode);
  563. break;
  564. default:
  565. IRDA_ERROR("%s: Error: dongle_id %d unsupported !\n",
  566. __func__, dongle_id);
  567. }
  568. }
  569. /*
  570. * Function via_ircc_change_speed (self, baud)
  571. *
  572. * Change the speed of the device
  573. *
  574. */
  575. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 speed)
  576. {
  577. struct net_device *dev = self->netdev;
  578. u16 iobase;
  579. u8 value = 0, bTmp;
  580. iobase = self->io.fir_base;
  581. /* Update accounting for new speed */
  582. self->io.speed = speed;
  583. IRDA_DEBUG(1, "%s: change_speed to %d bps.\n", __func__, speed);
  584. WriteReg(iobase, I_ST_CT_0, 0x0);
  585. /* Controller mode sellection */
  586. switch (speed) {
  587. case 2400:
  588. case 9600:
  589. case 19200:
  590. case 38400:
  591. case 57600:
  592. case 115200:
  593. value = (115200/speed)-1;
  594. SetSIR(iobase, ON);
  595. CRC16(iobase, ON);
  596. break;
  597. case 576000:
  598. /* FIXME: this can't be right, as it's the same as 115200,
  599. * and 576000 is MIR, not SIR. */
  600. value = 0;
  601. SetSIR(iobase, ON);
  602. CRC16(iobase, ON);
  603. break;
  604. case 1152000:
  605. value = 0;
  606. SetMIR(iobase, ON);
  607. /* FIXME: CRC ??? */
  608. break;
  609. case 4000000:
  610. value = 0;
  611. SetFIR(iobase, ON);
  612. SetPulseWidth(iobase, 0);
  613. SetSendPreambleCount(iobase, 14);
  614. CRC16(iobase, OFF);
  615. EnTXCRC(iobase, ON);
  616. break;
  617. case 16000000:
  618. value = 0;
  619. SetVFIR(iobase, ON);
  620. /* FIXME: CRC ??? */
  621. break;
  622. default:
  623. value = 0;
  624. break;
  625. }
  626. /* Set baudrate to 0x19[2..7] */
  627. bTmp = (ReadReg(iobase, I_CF_H_1) & 0x03);
  628. bTmp |= value << 2;
  629. WriteReg(iobase, I_CF_H_1, bTmp);
  630. /* Some dongles may need to be informed about speed changes. */
  631. via_ircc_change_dongle_speed(iobase, speed, self->io.dongle_id);
  632. /* Set FIFO size to 64 */
  633. SetFIFO(iobase, 64);
  634. /* Enable IR */
  635. WriteReg(iobase, I_ST_CT_0, 0x80);
  636. // EnTXFIFOHalfLevelInt(iobase,ON);
  637. /* Enable some interrupts so we can receive frames */
  638. //EnAllInt(iobase,ON);
  639. if (IsSIROn(iobase)) {
  640. SIRFilter(iobase, ON);
  641. SIRRecvAny(iobase, ON);
  642. } else {
  643. SIRFilter(iobase, OFF);
  644. SIRRecvAny(iobase, OFF);
  645. }
  646. if (speed > 115200) {
  647. /* Install FIR xmit handler */
  648. dev->netdev_ops = &via_ircc_fir_ops;
  649. via_ircc_dma_receive(self);
  650. } else {
  651. /* Install SIR xmit handler */
  652. dev->netdev_ops = &via_ircc_sir_ops;
  653. }
  654. netif_wake_queue(dev);
  655. }
  656. /*
  657. * Function via_ircc_hard_xmit (skb, dev)
  658. *
  659. * Transmit the frame!
  660. *
  661. */
  662. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  663. struct net_device *dev)
  664. {
  665. struct via_ircc_cb *self;
  666. unsigned long flags;
  667. u16 iobase;
  668. __u32 speed;
  669. self = netdev_priv(dev);
  670. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  671. iobase = self->io.fir_base;
  672. netif_stop_queue(dev);
  673. /* Check if we need to change the speed */
  674. speed = irda_get_next_speed(skb);
  675. if ((speed != self->io.speed) && (speed != -1)) {
  676. /* Check for empty frame */
  677. if (!skb->len) {
  678. via_ircc_change_speed(self, speed);
  679. dev->trans_start = jiffies;
  680. dev_kfree_skb(skb);
  681. return NETDEV_TX_OK;
  682. } else
  683. self->new_speed = speed;
  684. }
  685. InitCard(iobase);
  686. CommonInit(iobase);
  687. SIRFilter(iobase, ON);
  688. SetSIR(iobase, ON);
  689. CRC16(iobase, ON);
  690. EnTXCRC(iobase, 0);
  691. WriteReg(iobase, I_ST_CT_0, 0x00);
  692. spin_lock_irqsave(&self->lock, flags);
  693. self->tx_buff.data = self->tx_buff.head;
  694. self->tx_buff.len =
  695. async_wrap_skb(skb, self->tx_buff.data,
  696. self->tx_buff.truesize);
  697. dev->stats.tx_bytes += self->tx_buff.len;
  698. /* Send this frame with old speed */
  699. SetBaudRate(iobase, self->io.speed);
  700. SetPulseWidth(iobase, 12);
  701. SetSendPreambleCount(iobase, 0);
  702. WriteReg(iobase, I_ST_CT_0, 0x80);
  703. EnableTX(iobase, ON);
  704. EnableRX(iobase, OFF);
  705. ResetChip(iobase, 0);
  706. ResetChip(iobase, 1);
  707. ResetChip(iobase, 2);
  708. ResetChip(iobase, 3);
  709. ResetChip(iobase, 4);
  710. EnAllInt(iobase, ON);
  711. EnTXDMA(iobase, ON);
  712. EnRXDMA(iobase, OFF);
  713. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  714. DMA_TX_MODE);
  715. SetSendByte(iobase, self->tx_buff.len);
  716. RXStart(iobase, OFF);
  717. TXStart(iobase, ON);
  718. dev->trans_start = jiffies;
  719. spin_unlock_irqrestore(&self->lock, flags);
  720. dev_kfree_skb(skb);
  721. return NETDEV_TX_OK;
  722. }
  723. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  724. struct net_device *dev)
  725. {
  726. struct via_ircc_cb *self;
  727. u16 iobase;
  728. __u32 speed;
  729. unsigned long flags;
  730. self = netdev_priv(dev);
  731. iobase = self->io.fir_base;
  732. if (self->st_fifo.len)
  733. return NETDEV_TX_OK;
  734. if (self->chip_id == 0x3076)
  735. iodelay(1500);
  736. else
  737. udelay(1500);
  738. netif_stop_queue(dev);
  739. speed = irda_get_next_speed(skb);
  740. if ((speed != self->io.speed) && (speed != -1)) {
  741. if (!skb->len) {
  742. via_ircc_change_speed(self, speed);
  743. dev->trans_start = jiffies;
  744. dev_kfree_skb(skb);
  745. return NETDEV_TX_OK;
  746. } else
  747. self->new_speed = speed;
  748. }
  749. spin_lock_irqsave(&self->lock, flags);
  750. self->tx_fifo.queue[self->tx_fifo.free].start = self->tx_fifo.tail;
  751. self->tx_fifo.queue[self->tx_fifo.free].len = skb->len;
  752. self->tx_fifo.tail += skb->len;
  753. dev->stats.tx_bytes += skb->len;
  754. skb_copy_from_linear_data(skb,
  755. self->tx_fifo.queue[self->tx_fifo.free].start, skb->len);
  756. self->tx_fifo.len++;
  757. self->tx_fifo.free++;
  758. //F01 if (self->tx_fifo.len == 1) {
  759. via_ircc_dma_xmit(self, iobase);
  760. //F01 }
  761. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) netif_wake_queue(self->netdev);
  762. dev->trans_start = jiffies;
  763. dev_kfree_skb(skb);
  764. spin_unlock_irqrestore(&self->lock, flags);
  765. return NETDEV_TX_OK;
  766. }
  767. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase)
  768. {
  769. EnTXDMA(iobase, OFF);
  770. self->io.direction = IO_XMIT;
  771. EnPhys(iobase, ON);
  772. EnableTX(iobase, ON);
  773. EnableRX(iobase, OFF);
  774. ResetChip(iobase, 0);
  775. ResetChip(iobase, 1);
  776. ResetChip(iobase, 2);
  777. ResetChip(iobase, 3);
  778. ResetChip(iobase, 4);
  779. EnAllInt(iobase, ON);
  780. EnTXDMA(iobase, ON);
  781. EnRXDMA(iobase, OFF);
  782. irda_setup_dma(self->io.dma,
  783. ((u8 *)self->tx_fifo.queue[self->tx_fifo.ptr].start -
  784. self->tx_buff.head) + self->tx_buff_dma,
  785. self->tx_fifo.queue[self->tx_fifo.ptr].len, DMA_TX_MODE);
  786. IRDA_DEBUG(1, "%s: tx_fifo.ptr=%x,len=%x,tx_fifo.len=%x..\n",
  787. __func__, self->tx_fifo.ptr,
  788. self->tx_fifo.queue[self->tx_fifo.ptr].len,
  789. self->tx_fifo.len);
  790. SetSendByte(iobase, self->tx_fifo.queue[self->tx_fifo.ptr].len);
  791. RXStart(iobase, OFF);
  792. TXStart(iobase, ON);
  793. return 0;
  794. }
  795. /*
  796. * Function via_ircc_dma_xmit_complete (self)
  797. *
  798. * The transfer of a frame in finished. This function will only be called
  799. * by the interrupt handler
  800. *
  801. */
  802. static int via_ircc_dma_xmit_complete(struct via_ircc_cb *self)
  803. {
  804. int iobase;
  805. int ret = TRUE;
  806. u8 Tx_status;
  807. IRDA_DEBUG(3, "%s()\n", __func__);
  808. iobase = self->io.fir_base;
  809. /* Disable DMA */
  810. // DisableDmaChannel(self->io.dma);
  811. /* Check for underrun! */
  812. /* Clear bit, by writing 1 into it */
  813. Tx_status = GetTXStatus(iobase);
  814. if (Tx_status & 0x08) {
  815. self->netdev->stats.tx_errors++;
  816. self->netdev->stats.tx_fifo_errors++;
  817. hwreset(self);
  818. /* how to clear underrun? */
  819. } else {
  820. self->netdev->stats.tx_packets++;
  821. ResetChip(iobase, 3);
  822. ResetChip(iobase, 4);
  823. }
  824. /* Check if we need to change the speed */
  825. if (self->new_speed) {
  826. via_ircc_change_speed(self, self->new_speed);
  827. self->new_speed = 0;
  828. }
  829. /* Finished with this frame, so prepare for next */
  830. if (IsFIROn(iobase)) {
  831. if (self->tx_fifo.len) {
  832. self->tx_fifo.len--;
  833. self->tx_fifo.ptr++;
  834. }
  835. }
  836. IRDA_DEBUG(1,
  837. "%s: tx_fifo.len=%x ,tx_fifo.ptr=%x,tx_fifo.free=%x...\n",
  838. __func__,
  839. self->tx_fifo.len, self->tx_fifo.ptr, self->tx_fifo.free);
  840. /* F01_S
  841. // Any frames to be sent back-to-back?
  842. if (self->tx_fifo.len) {
  843. // Not finished yet!
  844. via_ircc_dma_xmit(self, iobase);
  845. ret = FALSE;
  846. } else {
  847. F01_E*/
  848. // Reset Tx FIFO info
  849. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  850. self->tx_fifo.tail = self->tx_buff.head;
  851. //F01 }
  852. // Make sure we have room for more frames
  853. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) {
  854. // Not busy transmitting anymore
  855. // Tell the network layer, that we can accept more frames
  856. netif_wake_queue(self->netdev);
  857. //F01 }
  858. return ret;
  859. }
  860. /*
  861. * Function via_ircc_dma_receive (self)
  862. *
  863. * Set configuration for receive a frame.
  864. *
  865. */
  866. static int via_ircc_dma_receive(struct via_ircc_cb *self)
  867. {
  868. int iobase;
  869. iobase = self->io.fir_base;
  870. IRDA_DEBUG(3, "%s()\n", __func__);
  871. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  872. self->tx_fifo.tail = self->tx_buff.head;
  873. self->RxDataReady = 0;
  874. self->io.direction = IO_RECV;
  875. self->rx_buff.data = self->rx_buff.head;
  876. self->st_fifo.len = self->st_fifo.pending_bytes = 0;
  877. self->st_fifo.tail = self->st_fifo.head = 0;
  878. EnPhys(iobase, ON);
  879. EnableTX(iobase, OFF);
  880. EnableRX(iobase, ON);
  881. ResetChip(iobase, 0);
  882. ResetChip(iobase, 1);
  883. ResetChip(iobase, 2);
  884. ResetChip(iobase, 3);
  885. ResetChip(iobase, 4);
  886. EnAllInt(iobase, ON);
  887. EnTXDMA(iobase, OFF);
  888. EnRXDMA(iobase, ON);
  889. irda_setup_dma(self->io.dma2, self->rx_buff_dma,
  890. self->rx_buff.truesize, DMA_RX_MODE);
  891. TXStart(iobase, OFF);
  892. RXStart(iobase, ON);
  893. return 0;
  894. }
  895. /*
  896. * Function via_ircc_dma_receive_complete (self)
  897. *
  898. * Controller Finished with receiving frames,
  899. * and this routine is call by ISR
  900. *
  901. */
  902. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  903. int iobase)
  904. {
  905. struct st_fifo *st_fifo;
  906. struct sk_buff *skb;
  907. int len, i;
  908. u8 status = 0;
  909. iobase = self->io.fir_base;
  910. st_fifo = &self->st_fifo;
  911. if (self->io.speed < 4000000) { //Speed below FIR
  912. len = GetRecvByte(iobase, self);
  913. skb = dev_alloc_skb(len + 1);
  914. if (skb == NULL)
  915. return FALSE;
  916. // Make sure IP header gets aligned
  917. skb_reserve(skb, 1);
  918. skb_put(skb, len - 2);
  919. if (self->chip_id == 0x3076) {
  920. for (i = 0; i < len - 2; i++)
  921. skb->data[i] = self->rx_buff.data[i * 2];
  922. } else {
  923. if (self->chip_id == 0x3096) {
  924. for (i = 0; i < len - 2; i++)
  925. skb->data[i] =
  926. self->rx_buff.data[i];
  927. }
  928. }
  929. // Move to next frame
  930. self->rx_buff.data += len;
  931. self->netdev->stats.rx_bytes += len;
  932. self->netdev->stats.rx_packets++;
  933. skb->dev = self->netdev;
  934. skb_reset_mac_header(skb);
  935. skb->protocol = htons(ETH_P_IRDA);
  936. netif_rx(skb);
  937. return TRUE;
  938. }
  939. else { //FIR mode
  940. len = GetRecvByte(iobase, self);
  941. if (len == 0)
  942. return TRUE; //interrupt only, data maybe move by RxT
  943. if (((len - 4) < 2) || ((len - 4) > 2048)) {
  944. IRDA_DEBUG(1, "%s(): Trouble:len=%x,CurCount=%x,LastCount=%x..\n",
  945. __func__, len, RxCurCount(iobase, self),
  946. self->RxLastCount);
  947. hwreset(self);
  948. return FALSE;
  949. }
  950. IRDA_DEBUG(2, "%s(): fifo.len=%x,len=%x,CurCount=%x..\n",
  951. __func__,
  952. st_fifo->len, len - 4, RxCurCount(iobase, self));
  953. st_fifo->entries[st_fifo->tail].status = status;
  954. st_fifo->entries[st_fifo->tail].len = len;
  955. st_fifo->pending_bytes += len;
  956. st_fifo->tail++;
  957. st_fifo->len++;
  958. if (st_fifo->tail > MAX_RX_WINDOW)
  959. st_fifo->tail = 0;
  960. self->RxDataReady = 0;
  961. // It maybe have MAX_RX_WINDOW package receive by
  962. // receive_complete before Timer IRQ
  963. /* F01_S
  964. if (st_fifo->len < (MAX_RX_WINDOW+2 )) {
  965. RXStart(iobase,ON);
  966. SetTimer(iobase,4);
  967. }
  968. else {
  969. F01_E */
  970. EnableRX(iobase, OFF);
  971. EnRXDMA(iobase, OFF);
  972. RXStart(iobase, OFF);
  973. //F01_S
  974. // Put this entry back in fifo
  975. if (st_fifo->head > MAX_RX_WINDOW)
  976. st_fifo->head = 0;
  977. status = st_fifo->entries[st_fifo->head].status;
  978. len = st_fifo->entries[st_fifo->head].len;
  979. st_fifo->head++;
  980. st_fifo->len--;
  981. skb = dev_alloc_skb(len + 1 - 4);
  982. /*
  983. * if frame size, data ptr, or skb ptr are wrong, then get next
  984. * entry.
  985. */
  986. if ((skb == NULL) || (skb->data == NULL) ||
  987. (self->rx_buff.data == NULL) || (len < 6)) {
  988. self->netdev->stats.rx_dropped++;
  989. kfree_skb(skb);
  990. return TRUE;
  991. }
  992. skb_reserve(skb, 1);
  993. skb_put(skb, len - 4);
  994. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  995. IRDA_DEBUG(2, "%s(): len=%x.rx_buff=%p\n", __func__,
  996. len - 4, self->rx_buff.data);
  997. // Move to next frame
  998. self->rx_buff.data += len;
  999. self->netdev->stats.rx_bytes += len;
  1000. self->netdev->stats.rx_packets++;
  1001. skb->dev = self->netdev;
  1002. skb_reset_mac_header(skb);
  1003. skb->protocol = htons(ETH_P_IRDA);
  1004. netif_rx(skb);
  1005. //F01_E
  1006. } //FIR
  1007. return TRUE;
  1008. }
  1009. /*
  1010. * if frame is received , but no INT ,then use this routine to upload frame.
  1011. */
  1012. static int upload_rxdata(struct via_ircc_cb *self, int iobase)
  1013. {
  1014. struct sk_buff *skb;
  1015. int len;
  1016. struct st_fifo *st_fifo;
  1017. st_fifo = &self->st_fifo;
  1018. len = GetRecvByte(iobase, self);
  1019. IRDA_DEBUG(2, "%s(): len=%x\n", __func__, len);
  1020. if ((len - 4) < 2) {
  1021. self->netdev->stats.rx_dropped++;
  1022. return FALSE;
  1023. }
  1024. skb = dev_alloc_skb(len + 1);
  1025. if (skb == NULL) {
  1026. self->netdev->stats.rx_dropped++;
  1027. return FALSE;
  1028. }
  1029. skb_reserve(skb, 1);
  1030. skb_put(skb, len - 4 + 1);
  1031. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4 + 1);
  1032. st_fifo->tail++;
  1033. st_fifo->len++;
  1034. if (st_fifo->tail > MAX_RX_WINDOW)
  1035. st_fifo->tail = 0;
  1036. // Move to next frame
  1037. self->rx_buff.data += len;
  1038. self->netdev->stats.rx_bytes += len;
  1039. self->netdev->stats.rx_packets++;
  1040. skb->dev = self->netdev;
  1041. skb_reset_mac_header(skb);
  1042. skb->protocol = htons(ETH_P_IRDA);
  1043. netif_rx(skb);
  1044. if (st_fifo->len < (MAX_RX_WINDOW + 2)) {
  1045. RXStart(iobase, ON);
  1046. } else {
  1047. EnableRX(iobase, OFF);
  1048. EnRXDMA(iobase, OFF);
  1049. RXStart(iobase, OFF);
  1050. }
  1051. return TRUE;
  1052. }
  1053. /*
  1054. * Implement back to back receive , use this routine to upload data.
  1055. */
  1056. static int RxTimerHandler(struct via_ircc_cb *self, int iobase)
  1057. {
  1058. struct st_fifo *st_fifo;
  1059. struct sk_buff *skb;
  1060. int len;
  1061. u8 status;
  1062. st_fifo = &self->st_fifo;
  1063. if (CkRxRecv(iobase, self)) {
  1064. // if still receiving ,then return ,don't upload frame
  1065. self->RetryCount = 0;
  1066. SetTimer(iobase, 20);
  1067. self->RxDataReady++;
  1068. return FALSE;
  1069. } else
  1070. self->RetryCount++;
  1071. if ((self->RetryCount >= 1) ||
  1072. ((st_fifo->pending_bytes + 2048) > self->rx_buff.truesize) ||
  1073. (st_fifo->len >= (MAX_RX_WINDOW))) {
  1074. while (st_fifo->len > 0) { //upload frame
  1075. // Put this entry back in fifo
  1076. if (st_fifo->head > MAX_RX_WINDOW)
  1077. st_fifo->head = 0;
  1078. status = st_fifo->entries[st_fifo->head].status;
  1079. len = st_fifo->entries[st_fifo->head].len;
  1080. st_fifo->head++;
  1081. st_fifo->len--;
  1082. skb = dev_alloc_skb(len + 1 - 4);
  1083. /*
  1084. * if frame size, data ptr, or skb ptr are wrong,
  1085. * then get next entry.
  1086. */
  1087. if ((skb == NULL) || (skb->data == NULL) ||
  1088. (self->rx_buff.data == NULL) || (len < 6)) {
  1089. self->netdev->stats.rx_dropped++;
  1090. continue;
  1091. }
  1092. skb_reserve(skb, 1);
  1093. skb_put(skb, len - 4);
  1094. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  1095. IRDA_DEBUG(2, "%s(): len=%x.head=%x\n", __func__,
  1096. len - 4, st_fifo->head);
  1097. // Move to next frame
  1098. self->rx_buff.data += len;
  1099. self->netdev->stats.rx_bytes += len;
  1100. self->netdev->stats.rx_packets++;
  1101. skb->dev = self->netdev;
  1102. skb_reset_mac_header(skb);
  1103. skb->protocol = htons(ETH_P_IRDA);
  1104. netif_rx(skb);
  1105. } //while
  1106. self->RetryCount = 0;
  1107. IRDA_DEBUG(2,
  1108. "%s(): End of upload HostStatus=%x,RxStatus=%x\n",
  1109. __func__,
  1110. GetHostStatus(iobase), GetRXStatus(iobase));
  1111. /*
  1112. * if frame is receive complete at this routine ,then upload
  1113. * frame.
  1114. */
  1115. if ((GetRXStatus(iobase) & 0x10) &&
  1116. (RxCurCount(iobase, self) != self->RxLastCount)) {
  1117. upload_rxdata(self, iobase);
  1118. if (irda_device_txqueue_empty(self->netdev))
  1119. via_ircc_dma_receive(self);
  1120. }
  1121. } // timer detect complete
  1122. else
  1123. SetTimer(iobase, 4);
  1124. return TRUE;
  1125. }
  1126. /*
  1127. * Function via_ircc_interrupt (irq, dev_id)
  1128. *
  1129. * An interrupt from the chip has arrived. Time to do some work
  1130. *
  1131. */
  1132. static irqreturn_t via_ircc_interrupt(int dummy, void *dev_id)
  1133. {
  1134. struct net_device *dev = dev_id;
  1135. struct via_ircc_cb *self = netdev_priv(dev);
  1136. int iobase;
  1137. u8 iHostIntType, iRxIntType, iTxIntType;
  1138. iobase = self->io.fir_base;
  1139. spin_lock(&self->lock);
  1140. iHostIntType = GetHostStatus(iobase);
  1141. IRDA_DEBUG(4, "%s(): iHostIntType %02x: %s %s %s %02x\n",
  1142. __func__, iHostIntType,
  1143. (iHostIntType & 0x40) ? "Timer" : "",
  1144. (iHostIntType & 0x20) ? "Tx" : "",
  1145. (iHostIntType & 0x10) ? "Rx" : "",
  1146. (iHostIntType & 0x0e) >> 1);
  1147. if ((iHostIntType & 0x40) != 0) { //Timer Event
  1148. self->EventFlag.TimeOut++;
  1149. ClearTimerInt(iobase, 1);
  1150. if (self->io.direction == IO_XMIT) {
  1151. via_ircc_dma_xmit(self, iobase);
  1152. }
  1153. if (self->io.direction == IO_RECV) {
  1154. /*
  1155. * frame ready hold too long, must reset.
  1156. */
  1157. if (self->RxDataReady > 30) {
  1158. hwreset(self);
  1159. if (irda_device_txqueue_empty(self->netdev)) {
  1160. via_ircc_dma_receive(self);
  1161. }
  1162. } else { // call this to upload frame.
  1163. RxTimerHandler(self, iobase);
  1164. }
  1165. } //RECV
  1166. } //Timer Event
  1167. if ((iHostIntType & 0x20) != 0) { //Tx Event
  1168. iTxIntType = GetTXStatus(iobase);
  1169. IRDA_DEBUG(4, "%s(): iTxIntType %02x: %s %s %s %s\n",
  1170. __func__, iTxIntType,
  1171. (iTxIntType & 0x08) ? "FIFO underr." : "",
  1172. (iTxIntType & 0x04) ? "EOM" : "",
  1173. (iTxIntType & 0x02) ? "FIFO ready" : "",
  1174. (iTxIntType & 0x01) ? "Early EOM" : "");
  1175. if (iTxIntType & 0x4) {
  1176. self->EventFlag.EOMessage++; // read and will auto clean
  1177. if (via_ircc_dma_xmit_complete(self)) {
  1178. if (irda_device_txqueue_empty
  1179. (self->netdev)) {
  1180. via_ircc_dma_receive(self);
  1181. }
  1182. } else {
  1183. self->EventFlag.Unknown++;
  1184. }
  1185. } //EOP
  1186. } //Tx Event
  1187. //----------------------------------------
  1188. if ((iHostIntType & 0x10) != 0) { //Rx Event
  1189. /* Check if DMA has finished */
  1190. iRxIntType = GetRXStatus(iobase);
  1191. IRDA_DEBUG(4, "%s(): iRxIntType %02x: %s %s %s %s %s %s %s\n",
  1192. __func__, iRxIntType,
  1193. (iRxIntType & 0x80) ? "PHY err." : "",
  1194. (iRxIntType & 0x40) ? "CRC err" : "",
  1195. (iRxIntType & 0x20) ? "FIFO overr." : "",
  1196. (iRxIntType & 0x10) ? "EOF" : "",
  1197. (iRxIntType & 0x08) ? "RxData" : "",
  1198. (iRxIntType & 0x02) ? "RxMaxLen" : "",
  1199. (iRxIntType & 0x01) ? "SIR bad" : "");
  1200. if (!iRxIntType)
  1201. IRDA_DEBUG(3, "%s(): RxIRQ =0\n", __func__);
  1202. if (iRxIntType & 0x10) {
  1203. if (via_ircc_dma_receive_complete(self, iobase)) {
  1204. //F01 if(!(IsFIROn(iobase))) via_ircc_dma_receive(self);
  1205. via_ircc_dma_receive(self);
  1206. }
  1207. } // No ERR
  1208. else { //ERR
  1209. IRDA_DEBUG(4, "%s(): RxIRQ ERR:iRxIntType=%x,HostIntType=%x,CurCount=%x,RxLastCount=%x_____\n",
  1210. __func__, iRxIntType, iHostIntType,
  1211. RxCurCount(iobase, self),
  1212. self->RxLastCount);
  1213. if (iRxIntType & 0x20) { //FIFO OverRun ERR
  1214. ResetChip(iobase, 0);
  1215. ResetChip(iobase, 1);
  1216. } else { //PHY,CRC ERR
  1217. if (iRxIntType != 0x08)
  1218. hwreset(self); //F01
  1219. }
  1220. via_ircc_dma_receive(self);
  1221. } //ERR
  1222. } //Rx Event
  1223. spin_unlock(&self->lock);
  1224. return IRQ_RETVAL(iHostIntType);
  1225. }
  1226. static void hwreset(struct via_ircc_cb *self)
  1227. {
  1228. int iobase;
  1229. iobase = self->io.fir_base;
  1230. IRDA_DEBUG(3, "%s()\n", __func__);
  1231. ResetChip(iobase, 5);
  1232. EnableDMA(iobase, OFF);
  1233. EnableTX(iobase, OFF);
  1234. EnableRX(iobase, OFF);
  1235. EnRXDMA(iobase, OFF);
  1236. EnTXDMA(iobase, OFF);
  1237. RXStart(iobase, OFF);
  1238. TXStart(iobase, OFF);
  1239. InitCard(iobase);
  1240. CommonInit(iobase);
  1241. SIRFilter(iobase, ON);
  1242. SetSIR(iobase, ON);
  1243. CRC16(iobase, ON);
  1244. EnTXCRC(iobase, 0);
  1245. WriteReg(iobase, I_ST_CT_0, 0x00);
  1246. SetBaudRate(iobase, 9600);
  1247. SetPulseWidth(iobase, 12);
  1248. SetSendPreambleCount(iobase, 0);
  1249. WriteReg(iobase, I_ST_CT_0, 0x80);
  1250. /* Restore speed. */
  1251. via_ircc_change_speed(self, self->io.speed);
  1252. self->st_fifo.len = 0;
  1253. }
  1254. /*
  1255. * Function via_ircc_is_receiving (self)
  1256. *
  1257. * Return TRUE is we are currently receiving a frame
  1258. *
  1259. */
  1260. static int via_ircc_is_receiving(struct via_ircc_cb *self)
  1261. {
  1262. int status = FALSE;
  1263. int iobase;
  1264. IRDA_ASSERT(self != NULL, return FALSE;);
  1265. iobase = self->io.fir_base;
  1266. if (CkRxRecv(iobase, self))
  1267. status = TRUE;
  1268. IRDA_DEBUG(2, "%s(): status=%x....\n", __func__, status);
  1269. return status;
  1270. }
  1271. /*
  1272. * Function via_ircc_net_open (dev)
  1273. *
  1274. * Start the device
  1275. *
  1276. */
  1277. static int via_ircc_net_open(struct net_device *dev)
  1278. {
  1279. struct via_ircc_cb *self;
  1280. int iobase;
  1281. char hwname[32];
  1282. IRDA_DEBUG(3, "%s()\n", __func__);
  1283. IRDA_ASSERT(dev != NULL, return -1;);
  1284. self = netdev_priv(dev);
  1285. dev->stats.rx_packets = 0;
  1286. IRDA_ASSERT(self != NULL, return 0;);
  1287. iobase = self->io.fir_base;
  1288. if (request_irq(self->io.irq, via_ircc_interrupt, 0, dev->name, dev)) {
  1289. IRDA_WARNING("%s, unable to allocate irq=%d\n", driver_name,
  1290. self->io.irq);
  1291. return -EAGAIN;
  1292. }
  1293. /*
  1294. * Always allocate the DMA channel after the IRQ, and clean up on
  1295. * failure.
  1296. */
  1297. if (request_dma(self->io.dma, dev->name)) {
  1298. IRDA_WARNING("%s, unable to allocate dma=%d\n", driver_name,
  1299. self->io.dma);
  1300. free_irq(self->io.irq, dev);
  1301. return -EAGAIN;
  1302. }
  1303. if (self->io.dma2 != self->io.dma) {
  1304. if (request_dma(self->io.dma2, dev->name)) {
  1305. IRDA_WARNING("%s, unable to allocate dma2=%d\n",
  1306. driver_name, self->io.dma2);
  1307. free_irq(self->io.irq, dev);
  1308. free_dma(self->io.dma);
  1309. return -EAGAIN;
  1310. }
  1311. }
  1312. /* turn on interrupts */
  1313. EnAllInt(iobase, ON);
  1314. EnInternalLoop(iobase, OFF);
  1315. EnExternalLoop(iobase, OFF);
  1316. /* */
  1317. via_ircc_dma_receive(self);
  1318. /* Ready to play! */
  1319. netif_start_queue(dev);
  1320. /*
  1321. * Open new IrLAP layer instance, now that everything should be
  1322. * initialized properly
  1323. */
  1324. sprintf(hwname, "VIA @ 0x%x", iobase);
  1325. self->irlap = irlap_open(dev, &self->qos, hwname);
  1326. self->RxLastCount = 0;
  1327. return 0;
  1328. }
  1329. /*
  1330. * Function via_ircc_net_close (dev)
  1331. *
  1332. * Stop the device
  1333. *
  1334. */
  1335. static int via_ircc_net_close(struct net_device *dev)
  1336. {
  1337. struct via_ircc_cb *self;
  1338. int iobase;
  1339. IRDA_DEBUG(3, "%s()\n", __func__);
  1340. IRDA_ASSERT(dev != NULL, return -1;);
  1341. self = netdev_priv(dev);
  1342. IRDA_ASSERT(self != NULL, return 0;);
  1343. /* Stop device */
  1344. netif_stop_queue(dev);
  1345. /* Stop and remove instance of IrLAP */
  1346. if (self->irlap)
  1347. irlap_close(self->irlap);
  1348. self->irlap = NULL;
  1349. iobase = self->io.fir_base;
  1350. EnTXDMA(iobase, OFF);
  1351. EnRXDMA(iobase, OFF);
  1352. DisableDmaChannel(self->io.dma);
  1353. /* Disable interrupts */
  1354. EnAllInt(iobase, OFF);
  1355. free_irq(self->io.irq, dev);
  1356. free_dma(self->io.dma);
  1357. if (self->io.dma2 != self->io.dma)
  1358. free_dma(self->io.dma2);
  1359. return 0;
  1360. }
  1361. /*
  1362. * Function via_ircc_net_ioctl (dev, rq, cmd)
  1363. *
  1364. * Process IOCTL commands for this device
  1365. *
  1366. */
  1367. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  1368. int cmd)
  1369. {
  1370. struct if_irda_req *irq = (struct if_irda_req *) rq;
  1371. struct via_ircc_cb *self;
  1372. unsigned long flags;
  1373. int ret = 0;
  1374. IRDA_ASSERT(dev != NULL, return -1;);
  1375. self = netdev_priv(dev);
  1376. IRDA_ASSERT(self != NULL, return -1;);
  1377. IRDA_DEBUG(1, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name,
  1378. cmd);
  1379. /* Disable interrupts & save flags */
  1380. spin_lock_irqsave(&self->lock, flags);
  1381. switch (cmd) {
  1382. case SIOCSBANDWIDTH: /* Set bandwidth */
  1383. if (!capable(CAP_NET_ADMIN)) {
  1384. ret = -EPERM;
  1385. goto out;
  1386. }
  1387. via_ircc_change_speed(self, irq->ifr_baudrate);
  1388. break;
  1389. case SIOCSMEDIABUSY: /* Set media busy */
  1390. if (!capable(CAP_NET_ADMIN)) {
  1391. ret = -EPERM;
  1392. goto out;
  1393. }
  1394. irda_device_set_media_busy(self->netdev, TRUE);
  1395. break;
  1396. case SIOCGRECEIVING: /* Check if we are receiving right now */
  1397. irq->ifr_receiving = via_ircc_is_receiving(self);
  1398. break;
  1399. default:
  1400. ret = -EOPNOTSUPP;
  1401. }
  1402. out:
  1403. spin_unlock_irqrestore(&self->lock, flags);
  1404. return ret;
  1405. }
  1406. MODULE_AUTHOR("VIA Technologies,inc");
  1407. MODULE_DESCRIPTION("VIA IrDA Device Driver");
  1408. MODULE_LICENSE("GPL");
  1409. module_init(via_ircc_init);
  1410. module_exit(via_ircc_cleanup);