sh_eth.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2012 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #ifndef __SH_ETH_H__
  23. #define __SH_ETH_H__
  24. #define CARDNAME "sh-eth"
  25. #define TX_TIMEOUT (5*HZ)
  26. #define TX_RING_SIZE 64 /* Tx ring size */
  27. #define RX_RING_SIZE 64 /* Rx ring size */
  28. #define TX_RING_MIN 64
  29. #define RX_RING_MIN 64
  30. #define TX_RING_MAX 1024
  31. #define RX_RING_MAX 1024
  32. #define ETHERSMALL 60
  33. #define PKT_BUF_SZ 1538
  34. #define SH_ETH_TSU_TIMEOUT_MS 500
  35. #define SH_ETH_TSU_CAM_ENTRIES 32
  36. enum {
  37. /* E-DMAC registers */
  38. EDSR = 0,
  39. EDMR,
  40. EDTRR,
  41. EDRRR,
  42. EESR,
  43. EESIPR,
  44. TDLAR,
  45. TDFAR,
  46. TDFXR,
  47. TDFFR,
  48. RDLAR,
  49. RDFAR,
  50. RDFXR,
  51. RDFFR,
  52. TRSCER,
  53. RMFCR,
  54. TFTR,
  55. FDR,
  56. RMCR,
  57. EDOCR,
  58. TFUCR,
  59. RFOCR,
  60. FCFTR,
  61. RPADIR,
  62. TRIMD,
  63. RBWAR,
  64. TBRAR,
  65. /* Ether registers */
  66. ECMR,
  67. ECSR,
  68. ECSIPR,
  69. PIR,
  70. PSR,
  71. RDMLR,
  72. PIPR,
  73. RFLR,
  74. IPGR,
  75. APR,
  76. MPR,
  77. PFTCR,
  78. PFRCR,
  79. RFCR,
  80. RFCF,
  81. TPAUSER,
  82. TPAUSECR,
  83. BCFR,
  84. BCFRR,
  85. GECMR,
  86. BCULR,
  87. MAHR,
  88. MALR,
  89. TROCR,
  90. CDCR,
  91. LCCR,
  92. CNDCR,
  93. CEFCR,
  94. FRECR,
  95. TSFRCR,
  96. TLFRCR,
  97. CERCR,
  98. CEECR,
  99. MAFCR,
  100. RTRATE,
  101. CSMR,
  102. RMII_MII,
  103. /* TSU Absolute address */
  104. ARSTR,
  105. TSU_CTRST,
  106. TSU_FWEN0,
  107. TSU_FWEN1,
  108. TSU_FCM,
  109. TSU_BSYSL0,
  110. TSU_BSYSL1,
  111. TSU_PRISL0,
  112. TSU_PRISL1,
  113. TSU_FWSL0,
  114. TSU_FWSL1,
  115. TSU_FWSLC,
  116. TSU_QTAG0,
  117. TSU_QTAG1,
  118. TSU_QTAGM0,
  119. TSU_QTAGM1,
  120. TSU_FWSR,
  121. TSU_FWINMK,
  122. TSU_ADQT0,
  123. TSU_ADQT1,
  124. TSU_VTAG0,
  125. TSU_VTAG1,
  126. TSU_ADSBSY,
  127. TSU_TEN,
  128. TSU_POST1,
  129. TSU_POST2,
  130. TSU_POST3,
  131. TSU_POST4,
  132. TSU_ADRH0,
  133. TSU_ADRL0,
  134. TSU_ADRH31,
  135. TSU_ADRL31,
  136. TXNLCR0,
  137. TXALCR0,
  138. RXNLCR0,
  139. RXALCR0,
  140. FWNLCR0,
  141. FWALCR0,
  142. TXNLCR1,
  143. TXALCR1,
  144. RXNLCR1,
  145. RXALCR1,
  146. FWNLCR1,
  147. FWALCR1,
  148. /* This value must be written at last. */
  149. SH_ETH_MAX_REGISTER_OFFSET,
  150. };
  151. /* Driver's parameters */
  152. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  153. #define SH4_SKB_RX_ALIGN 32
  154. #else
  155. #define SH2_SH3_SKB_RX_ALIGN 2
  156. #endif
  157. /*
  158. * Register's bits
  159. */
  160. #if defined(CONFIG_CPU_SUBTYPE_SH7734) || defined(CONFIG_CPU_SUBTYPE_SH7763) ||\
  161. defined(CONFIG_ARCH_R8A7740)
  162. /* EDSR */
  163. enum EDSR_BIT {
  164. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  165. };
  166. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  167. /* GECMR */
  168. enum GECMR_BIT {
  169. GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
  170. };
  171. #endif
  172. /* EDMR */
  173. enum DMAC_M_BIT {
  174. EDMR_EL = 0x40, /* Litte endian */
  175. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  176. EDMR_SRST_GETHER = 0x03,
  177. EDMR_SRST_ETHER = 0x01,
  178. };
  179. /* EDTRR */
  180. enum DMAC_T_BIT {
  181. EDTRR_TRNS_GETHER = 0x03,
  182. EDTRR_TRNS_ETHER = 0x01,
  183. };
  184. /* EDRRR*/
  185. enum EDRRR_R_BIT {
  186. EDRRR_R = 0x01,
  187. };
  188. /* TPAUSER */
  189. enum TPAUSER_BIT {
  190. TPAUSER_TPAUSE = 0x0000ffff,
  191. TPAUSER_UNLIMITED = 0,
  192. };
  193. /* BCFR */
  194. enum BCFR_BIT {
  195. BCFR_RPAUSE = 0x0000ffff,
  196. BCFR_UNLIMITED = 0,
  197. };
  198. /* PIR */
  199. enum PIR_BIT {
  200. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  201. };
  202. /* PSR */
  203. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  204. /* EESR */
  205. enum EESR_BIT {
  206. EESR_TWB1 = 0x80000000,
  207. EESR_TWB = 0x40000000, /* same as TWB0 */
  208. EESR_TC1 = 0x20000000,
  209. EESR_TUC = 0x10000000,
  210. EESR_ROC = 0x08000000,
  211. EESR_TABT = 0x04000000,
  212. EESR_RABT = 0x02000000,
  213. EESR_RFRMER = 0x01000000, /* same as RFCOF */
  214. EESR_ADE = 0x00800000,
  215. EESR_ECI = 0x00400000,
  216. EESR_FTC = 0x00200000, /* same as TC or TC0 */
  217. EESR_TDE = 0x00100000,
  218. EESR_TFE = 0x00080000, /* same as TFUF */
  219. EESR_FRC = 0x00040000, /* same as FR */
  220. EESR_RDE = 0x00020000,
  221. EESR_RFE = 0x00010000,
  222. EESR_CND = 0x00000800,
  223. EESR_DLC = 0x00000400,
  224. EESR_CD = 0x00000200,
  225. EESR_RTO = 0x00000100,
  226. EESR_RMAF = 0x00000080,
  227. EESR_CEEF = 0x00000040,
  228. EESR_CELF = 0x00000020,
  229. EESR_RRF = 0x00000010,
  230. EESR_RTLF = 0x00000008,
  231. EESR_RTSF = 0x00000004,
  232. EESR_PRE = 0x00000002,
  233. EESR_CERF = 0x00000001,
  234. };
  235. #define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
  236. EESR_RTO)
  237. #define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | \
  238. EESR_RDE | EESR_RFRMER | EESR_ADE | \
  239. EESR_TFE | EESR_TDE | EESR_ECI)
  240. #define DEFAULT_TX_ERROR_CHECK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | \
  241. EESR_TFE)
  242. /* EESIPR */
  243. enum DMAC_IM_BIT {
  244. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  245. DMAC_M_RABT = 0x02000000,
  246. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  247. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  248. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  249. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  250. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  251. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  252. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  253. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  254. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  255. DMAC_M_RINT1 = 0x00000001,
  256. };
  257. /* Receive descriptor bit */
  258. enum RD_STS_BIT {
  259. RD_RACT = 0x80000000, RD_RDEL = 0x40000000,
  260. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  261. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  262. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  263. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  264. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  265. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  266. RD_RFS1 = 0x00000001,
  267. };
  268. #define RDF1ST RD_RFP1
  269. #define RDFEND RD_RFP0
  270. #define RD_RFP (RD_RFP1|RD_RFP0)
  271. /* FCFTR */
  272. enum FCFTR_BIT {
  273. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  274. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  275. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  276. };
  277. #define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
  278. #define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
  279. /* Transfer descriptor bit */
  280. enum TD_STS_BIT {
  281. TD_TACT = 0x80000000,
  282. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  283. TD_TFP0 = 0x10000000,
  284. };
  285. #define TDF1ST TD_TFP1
  286. #define TDFEND TD_TFP0
  287. #define TD_TFP (TD_TFP1|TD_TFP0)
  288. /* RMCR */
  289. #define DEFAULT_RMCR_VALUE 0x00000000
  290. /* ECMR */
  291. enum FELIC_MODE_BIT {
  292. ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
  293. ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
  294. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  295. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  296. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  297. ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
  298. ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
  299. };
  300. /* ECSR */
  301. enum ECSR_STATUS_BIT {
  302. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  303. ECSR_LCHNG = 0x04,
  304. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  305. };
  306. #define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
  307. ECSR_ICD | ECSIPR_MPDIP)
  308. /* ECSIPR */
  309. enum ECSIPR_STATUS_MASK_BIT {
  310. ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
  311. ECSIPR_LCHNGIP = 0x04,
  312. ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
  313. };
  314. #define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
  315. ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  316. /* APR */
  317. enum APR_BIT {
  318. APR_AP = 0x00000001,
  319. };
  320. /* MPR */
  321. enum MPR_BIT {
  322. MPR_MP = 0x00000001,
  323. };
  324. /* TRSCER */
  325. enum DESC_I_BIT {
  326. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  327. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  328. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  329. DESC_I_RINT1 = 0x0001,
  330. };
  331. /* RPADIR */
  332. enum RPADIR_BIT {
  333. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  334. RPADIR_PADR = 0x0003f,
  335. };
  336. /* FDR */
  337. #define DEFAULT_FDR_INIT 0x00000707
  338. /* ARSTR */
  339. enum ARSTR_BIT { ARSTR_ARSTR = 0x00000001, };
  340. /* TSU_FWEN0 */
  341. enum TSU_FWEN0_BIT {
  342. TSU_FWEN0_0 = 0x00000001,
  343. };
  344. /* TSU_ADSBSY */
  345. enum TSU_ADSBSY_BIT {
  346. TSU_ADSBSY_0 = 0x00000001,
  347. };
  348. /* TSU_TEN */
  349. enum TSU_TEN_BIT {
  350. TSU_TEN_0 = 0x80000000,
  351. };
  352. /* TSU_FWSL0 */
  353. enum TSU_FWSL0_BIT {
  354. TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
  355. TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
  356. TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
  357. };
  358. /* TSU_FWSLC */
  359. enum TSU_FWSLC_BIT {
  360. TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
  361. TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
  362. TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
  363. TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
  364. TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
  365. };
  366. /* TSU_VTAGn */
  367. #define TSU_VTAG_ENABLE 0x80000000
  368. #define TSU_VTAG_VID_MASK 0x00000fff
  369. /*
  370. * The sh ether Tx buffer descriptors.
  371. * This structure should be 20 bytes.
  372. */
  373. struct sh_eth_txdesc {
  374. u32 status; /* TD0 */
  375. #if defined(__LITTLE_ENDIAN)
  376. u16 pad0; /* TD1 */
  377. u16 buffer_length; /* TD1 */
  378. #else
  379. u16 buffer_length; /* TD1 */
  380. u16 pad0; /* TD1 */
  381. #endif
  382. u32 addr; /* TD2 */
  383. u32 pad1; /* padding data */
  384. } __attribute__((aligned(2), packed));
  385. /*
  386. * The sh ether Rx buffer descriptors.
  387. * This structure should be 20 bytes.
  388. */
  389. struct sh_eth_rxdesc {
  390. u32 status; /* RD0 */
  391. #if defined(__LITTLE_ENDIAN)
  392. u16 frame_length; /* RD1 */
  393. u16 buffer_length; /* RD1 */
  394. #else
  395. u16 buffer_length; /* RD1 */
  396. u16 frame_length; /* RD1 */
  397. #endif
  398. u32 addr; /* RD2 */
  399. u32 pad0; /* padding data */
  400. } __attribute__((aligned(2), packed));
  401. /* This structure is used by each CPU dependency handling. */
  402. struct sh_eth_cpu_data {
  403. /* optional functions */
  404. void (*chip_reset)(struct net_device *ndev);
  405. void (*set_duplex)(struct net_device *ndev);
  406. void (*set_rate)(struct net_device *ndev);
  407. /* mandatory initialize value */
  408. unsigned long eesipr_value;
  409. /* optional initialize value */
  410. unsigned long ecsr_value;
  411. unsigned long ecsipr_value;
  412. unsigned long fdr_value;
  413. unsigned long fcftr_value;
  414. unsigned long rpadir_value;
  415. unsigned long rmcr_value;
  416. /* interrupt checking mask */
  417. unsigned long tx_check;
  418. unsigned long eesr_err_check;
  419. unsigned long tx_error_check;
  420. /* hardware features */
  421. unsigned no_psr:1; /* EtherC DO NOT have PSR */
  422. unsigned apr:1; /* EtherC have APR */
  423. unsigned mpr:1; /* EtherC have MPR */
  424. unsigned tpauser:1; /* EtherC have TPAUSER */
  425. unsigned bculr:1; /* EtherC have BCULR */
  426. unsigned tsu:1; /* EtherC have TSU */
  427. unsigned hw_swap:1; /* E-DMAC have DE bit in EDMR */
  428. unsigned rpadir:1; /* E-DMAC have RPADIR */
  429. unsigned no_trimd:1; /* E-DMAC DO NOT have TRIMD */
  430. unsigned no_ade:1; /* E-DMAC DO NOT have ADE bit in EESR */
  431. unsigned hw_crc:1; /* E-DMAC have CSMR */
  432. unsigned select_mii:1; /* EtherC have RMII_MII (MII select register) */
  433. };
  434. struct sh_eth_private {
  435. struct platform_device *pdev;
  436. struct sh_eth_cpu_data *cd;
  437. const u16 *reg_offset;
  438. void __iomem *addr;
  439. void __iomem *tsu_addr;
  440. u32 num_rx_ring;
  441. u32 num_tx_ring;
  442. dma_addr_t rx_desc_dma;
  443. dma_addr_t tx_desc_dma;
  444. struct sh_eth_rxdesc *rx_ring;
  445. struct sh_eth_txdesc *tx_ring;
  446. struct sk_buff **rx_skbuff;
  447. struct sk_buff **tx_skbuff;
  448. spinlock_t lock;
  449. u32 cur_rx, dirty_rx; /* Producer/consumer ring indices */
  450. u32 cur_tx, dirty_tx;
  451. u32 rx_buf_sz; /* Based on MTU+slack. */
  452. int edmac_endian;
  453. /* MII transceiver section. */
  454. u32 phy_id; /* PHY ID */
  455. struct mii_bus *mii_bus; /* MDIO bus control */
  456. struct phy_device *phydev; /* PHY device control */
  457. int link;
  458. phy_interface_t phy_interface;
  459. int msg_enable;
  460. int speed;
  461. int duplex;
  462. int port; /* for TSU */
  463. int vlan_num_ids; /* for VLAN tag filter */
  464. unsigned no_ether_link:1;
  465. unsigned ether_link_active_low:1;
  466. };
  467. static inline void sh_eth_soft_swap(char *src, int len)
  468. {
  469. #ifdef __LITTLE_ENDIAN__
  470. u32 *p = (u32 *)src;
  471. u32 *maxp;
  472. maxp = p + ((len + sizeof(u32) - 1) / sizeof(u32));
  473. for (; p < maxp; p++)
  474. *p = swab32(*p);
  475. #endif
  476. }
  477. static inline void sh_eth_write(struct net_device *ndev, unsigned long data,
  478. int enum_index)
  479. {
  480. struct sh_eth_private *mdp = netdev_priv(ndev);
  481. iowrite32(data, mdp->addr + mdp->reg_offset[enum_index]);
  482. }
  483. static inline unsigned long sh_eth_read(struct net_device *ndev,
  484. int enum_index)
  485. {
  486. struct sh_eth_private *mdp = netdev_priv(ndev);
  487. return ioread32(mdp->addr + mdp->reg_offset[enum_index]);
  488. }
  489. static inline void *sh_eth_tsu_get_offset(struct sh_eth_private *mdp,
  490. int enum_index)
  491. {
  492. return mdp->tsu_addr + mdp->reg_offset[enum_index];
  493. }
  494. static inline void sh_eth_tsu_write(struct sh_eth_private *mdp,
  495. unsigned long data, int enum_index)
  496. {
  497. iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
  498. }
  499. static inline unsigned long sh_eth_tsu_read(struct sh_eth_private *mdp,
  500. int enum_index)
  501. {
  502. return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
  503. }
  504. #endif /* #ifndef __SH_ETH_H__ */