sh_eth.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/delay.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/mdio-bitbang.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/phy.h>
  35. #include <linux/cache.h>
  36. #include <linux/io.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/slab.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/clk.h>
  42. #include <linux/sh_eth.h>
  43. #include "sh_eth.h"
  44. #define SH_ETH_DEF_MSG_ENABLE \
  45. (NETIF_MSG_LINK | \
  46. NETIF_MSG_TIMER | \
  47. NETIF_MSG_RX_ERR| \
  48. NETIF_MSG_TX_ERR)
  49. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  50. [EDSR] = 0x0000,
  51. [EDMR] = 0x0400,
  52. [EDTRR] = 0x0408,
  53. [EDRRR] = 0x0410,
  54. [EESR] = 0x0428,
  55. [EESIPR] = 0x0430,
  56. [TDLAR] = 0x0010,
  57. [TDFAR] = 0x0014,
  58. [TDFXR] = 0x0018,
  59. [TDFFR] = 0x001c,
  60. [RDLAR] = 0x0030,
  61. [RDFAR] = 0x0034,
  62. [RDFXR] = 0x0038,
  63. [RDFFR] = 0x003c,
  64. [TRSCER] = 0x0438,
  65. [RMFCR] = 0x0440,
  66. [TFTR] = 0x0448,
  67. [FDR] = 0x0450,
  68. [RMCR] = 0x0458,
  69. [RPADIR] = 0x0460,
  70. [FCFTR] = 0x0468,
  71. [CSMR] = 0x04E4,
  72. [ECMR] = 0x0500,
  73. [ECSR] = 0x0510,
  74. [ECSIPR] = 0x0518,
  75. [PIR] = 0x0520,
  76. [PSR] = 0x0528,
  77. [PIPR] = 0x052c,
  78. [RFLR] = 0x0508,
  79. [APR] = 0x0554,
  80. [MPR] = 0x0558,
  81. [PFTCR] = 0x055c,
  82. [PFRCR] = 0x0560,
  83. [TPAUSER] = 0x0564,
  84. [GECMR] = 0x05b0,
  85. [BCULR] = 0x05b4,
  86. [MAHR] = 0x05c0,
  87. [MALR] = 0x05c8,
  88. [TROCR] = 0x0700,
  89. [CDCR] = 0x0708,
  90. [LCCR] = 0x0710,
  91. [CEFCR] = 0x0740,
  92. [FRECR] = 0x0748,
  93. [TSFRCR] = 0x0750,
  94. [TLFRCR] = 0x0758,
  95. [RFCR] = 0x0760,
  96. [CERCR] = 0x0768,
  97. [CEECR] = 0x0770,
  98. [MAFCR] = 0x0778,
  99. [RMII_MII] = 0x0790,
  100. [ARSTR] = 0x0000,
  101. [TSU_CTRST] = 0x0004,
  102. [TSU_FWEN0] = 0x0010,
  103. [TSU_FWEN1] = 0x0014,
  104. [TSU_FCM] = 0x0018,
  105. [TSU_BSYSL0] = 0x0020,
  106. [TSU_BSYSL1] = 0x0024,
  107. [TSU_PRISL0] = 0x0028,
  108. [TSU_PRISL1] = 0x002c,
  109. [TSU_FWSL0] = 0x0030,
  110. [TSU_FWSL1] = 0x0034,
  111. [TSU_FWSLC] = 0x0038,
  112. [TSU_QTAG0] = 0x0040,
  113. [TSU_QTAG1] = 0x0044,
  114. [TSU_FWSR] = 0x0050,
  115. [TSU_FWINMK] = 0x0054,
  116. [TSU_ADQT0] = 0x0048,
  117. [TSU_ADQT1] = 0x004c,
  118. [TSU_VTAG0] = 0x0058,
  119. [TSU_VTAG1] = 0x005c,
  120. [TSU_ADSBSY] = 0x0060,
  121. [TSU_TEN] = 0x0064,
  122. [TSU_POST1] = 0x0070,
  123. [TSU_POST2] = 0x0074,
  124. [TSU_POST3] = 0x0078,
  125. [TSU_POST4] = 0x007c,
  126. [TSU_ADRH0] = 0x0100,
  127. [TSU_ADRL0] = 0x0104,
  128. [TSU_ADRH31] = 0x01f8,
  129. [TSU_ADRL31] = 0x01fc,
  130. [TXNLCR0] = 0x0080,
  131. [TXALCR0] = 0x0084,
  132. [RXNLCR0] = 0x0088,
  133. [RXALCR0] = 0x008c,
  134. [FWNLCR0] = 0x0090,
  135. [FWALCR0] = 0x0094,
  136. [TXNLCR1] = 0x00a0,
  137. [TXALCR1] = 0x00a0,
  138. [RXNLCR1] = 0x00a8,
  139. [RXALCR1] = 0x00ac,
  140. [FWNLCR1] = 0x00b0,
  141. [FWALCR1] = 0x00b4,
  142. };
  143. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. [ECMR] = 0x0300,
  145. [RFLR] = 0x0308,
  146. [ECSR] = 0x0310,
  147. [ECSIPR] = 0x0318,
  148. [PIR] = 0x0320,
  149. [PSR] = 0x0328,
  150. [RDMLR] = 0x0340,
  151. [IPGR] = 0x0350,
  152. [APR] = 0x0354,
  153. [MPR] = 0x0358,
  154. [RFCF] = 0x0360,
  155. [TPAUSER] = 0x0364,
  156. [TPAUSECR] = 0x0368,
  157. [MAHR] = 0x03c0,
  158. [MALR] = 0x03c8,
  159. [TROCR] = 0x03d0,
  160. [CDCR] = 0x03d4,
  161. [LCCR] = 0x03d8,
  162. [CNDCR] = 0x03dc,
  163. [CEFCR] = 0x03e4,
  164. [FRECR] = 0x03e8,
  165. [TSFRCR] = 0x03ec,
  166. [TLFRCR] = 0x03f0,
  167. [RFCR] = 0x03f4,
  168. [MAFCR] = 0x03f8,
  169. [EDMR] = 0x0200,
  170. [EDTRR] = 0x0208,
  171. [EDRRR] = 0x0210,
  172. [TDLAR] = 0x0218,
  173. [RDLAR] = 0x0220,
  174. [EESR] = 0x0228,
  175. [EESIPR] = 0x0230,
  176. [TRSCER] = 0x0238,
  177. [RMFCR] = 0x0240,
  178. [TFTR] = 0x0248,
  179. [FDR] = 0x0250,
  180. [RMCR] = 0x0258,
  181. [TFUCR] = 0x0264,
  182. [RFOCR] = 0x0268,
  183. [FCFTR] = 0x0270,
  184. [TRIMD] = 0x027c,
  185. };
  186. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  187. [ECMR] = 0x0100,
  188. [RFLR] = 0x0108,
  189. [ECSR] = 0x0110,
  190. [ECSIPR] = 0x0118,
  191. [PIR] = 0x0120,
  192. [PSR] = 0x0128,
  193. [RDMLR] = 0x0140,
  194. [IPGR] = 0x0150,
  195. [APR] = 0x0154,
  196. [MPR] = 0x0158,
  197. [TPAUSER] = 0x0164,
  198. [RFCF] = 0x0160,
  199. [TPAUSECR] = 0x0168,
  200. [BCFRR] = 0x016c,
  201. [MAHR] = 0x01c0,
  202. [MALR] = 0x01c8,
  203. [TROCR] = 0x01d0,
  204. [CDCR] = 0x01d4,
  205. [LCCR] = 0x01d8,
  206. [CNDCR] = 0x01dc,
  207. [CEFCR] = 0x01e4,
  208. [FRECR] = 0x01e8,
  209. [TSFRCR] = 0x01ec,
  210. [TLFRCR] = 0x01f0,
  211. [RFCR] = 0x01f4,
  212. [MAFCR] = 0x01f8,
  213. [RTRATE] = 0x01fc,
  214. [EDMR] = 0x0000,
  215. [EDTRR] = 0x0008,
  216. [EDRRR] = 0x0010,
  217. [TDLAR] = 0x0018,
  218. [RDLAR] = 0x0020,
  219. [EESR] = 0x0028,
  220. [EESIPR] = 0x0030,
  221. [TRSCER] = 0x0038,
  222. [RMFCR] = 0x0040,
  223. [TFTR] = 0x0048,
  224. [FDR] = 0x0050,
  225. [RMCR] = 0x0058,
  226. [TFUCR] = 0x0064,
  227. [RFOCR] = 0x0068,
  228. [FCFTR] = 0x0070,
  229. [RPADIR] = 0x0078,
  230. [TRIMD] = 0x007c,
  231. [RBWAR] = 0x00c8,
  232. [RDFAR] = 0x00cc,
  233. [TBRAR] = 0x00d4,
  234. [TDFAR] = 0x00d8,
  235. };
  236. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  237. [ECMR] = 0x0160,
  238. [ECSR] = 0x0164,
  239. [ECSIPR] = 0x0168,
  240. [PIR] = 0x016c,
  241. [MAHR] = 0x0170,
  242. [MALR] = 0x0174,
  243. [RFLR] = 0x0178,
  244. [PSR] = 0x017c,
  245. [TROCR] = 0x0180,
  246. [CDCR] = 0x0184,
  247. [LCCR] = 0x0188,
  248. [CNDCR] = 0x018c,
  249. [CEFCR] = 0x0194,
  250. [FRECR] = 0x0198,
  251. [TSFRCR] = 0x019c,
  252. [TLFRCR] = 0x01a0,
  253. [RFCR] = 0x01a4,
  254. [MAFCR] = 0x01a8,
  255. [IPGR] = 0x01b4,
  256. [APR] = 0x01b8,
  257. [MPR] = 0x01bc,
  258. [TPAUSER] = 0x01c4,
  259. [BCFR] = 0x01cc,
  260. [ARSTR] = 0x0000,
  261. [TSU_CTRST] = 0x0004,
  262. [TSU_FWEN0] = 0x0010,
  263. [TSU_FWEN1] = 0x0014,
  264. [TSU_FCM] = 0x0018,
  265. [TSU_BSYSL0] = 0x0020,
  266. [TSU_BSYSL1] = 0x0024,
  267. [TSU_PRISL0] = 0x0028,
  268. [TSU_PRISL1] = 0x002c,
  269. [TSU_FWSL0] = 0x0030,
  270. [TSU_FWSL1] = 0x0034,
  271. [TSU_FWSLC] = 0x0038,
  272. [TSU_QTAGM0] = 0x0040,
  273. [TSU_QTAGM1] = 0x0044,
  274. [TSU_ADQT0] = 0x0048,
  275. [TSU_ADQT1] = 0x004c,
  276. [TSU_FWSR] = 0x0050,
  277. [TSU_FWINMK] = 0x0054,
  278. [TSU_ADSBSY] = 0x0060,
  279. [TSU_TEN] = 0x0064,
  280. [TSU_POST1] = 0x0070,
  281. [TSU_POST2] = 0x0074,
  282. [TSU_POST3] = 0x0078,
  283. [TSU_POST4] = 0x007c,
  284. [TXNLCR0] = 0x0080,
  285. [TXALCR0] = 0x0084,
  286. [RXNLCR0] = 0x0088,
  287. [RXALCR0] = 0x008c,
  288. [FWNLCR0] = 0x0090,
  289. [FWALCR0] = 0x0094,
  290. [TXNLCR1] = 0x00a0,
  291. [TXALCR1] = 0x00a0,
  292. [RXNLCR1] = 0x00a8,
  293. [RXALCR1] = 0x00ac,
  294. [FWNLCR1] = 0x00b0,
  295. [FWALCR1] = 0x00b4,
  296. [TSU_ADRH0] = 0x0100,
  297. [TSU_ADRL0] = 0x0104,
  298. [TSU_ADRL31] = 0x01fc,
  299. };
  300. #if defined(CONFIG_CPU_SUBTYPE_SH7734) || \
  301. defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  302. defined(CONFIG_ARCH_R8A7740)
  303. static void sh_eth_select_mii(struct net_device *ndev)
  304. {
  305. u32 value = 0x0;
  306. struct sh_eth_private *mdp = netdev_priv(ndev);
  307. switch (mdp->phy_interface) {
  308. case PHY_INTERFACE_MODE_GMII:
  309. value = 0x2;
  310. break;
  311. case PHY_INTERFACE_MODE_MII:
  312. value = 0x1;
  313. break;
  314. case PHY_INTERFACE_MODE_RMII:
  315. value = 0x0;
  316. break;
  317. default:
  318. pr_warn("PHY interface mode was not setup. Set to MII.\n");
  319. value = 0x1;
  320. break;
  321. }
  322. sh_eth_write(ndev, value, RMII_MII);
  323. }
  324. #endif
  325. /* There is CPU dependent code */
  326. #if defined(CONFIG_ARCH_R8A7778) || defined(CONFIG_ARCH_R8A7779)
  327. #define SH_ETH_RESET_DEFAULT 1
  328. static void sh_eth_set_duplex(struct net_device *ndev)
  329. {
  330. struct sh_eth_private *mdp = netdev_priv(ndev);
  331. if (mdp->duplex) /* Full */
  332. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  333. else /* Half */
  334. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  335. }
  336. static void sh_eth_set_rate(struct net_device *ndev)
  337. {
  338. struct sh_eth_private *mdp = netdev_priv(ndev);
  339. switch (mdp->speed) {
  340. case 10: /* 10BASE */
  341. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  342. break;
  343. case 100:/* 100BASE */
  344. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  345. break;
  346. default:
  347. break;
  348. }
  349. }
  350. /* R8A7778/9 */
  351. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  352. .set_duplex = sh_eth_set_duplex,
  353. .set_rate = sh_eth_set_rate,
  354. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  355. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  356. .eesipr_value = 0x01ff009f,
  357. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  358. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
  359. EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
  360. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  361. .apr = 1,
  362. .mpr = 1,
  363. .tpauser = 1,
  364. .hw_swap = 1,
  365. };
  366. #elif defined(CONFIG_CPU_SUBTYPE_SH7724)
  367. #define SH_ETH_RESET_DEFAULT 1
  368. static void sh_eth_set_duplex(struct net_device *ndev)
  369. {
  370. struct sh_eth_private *mdp = netdev_priv(ndev);
  371. if (mdp->duplex) /* Full */
  372. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  373. else /* Half */
  374. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  375. }
  376. static void sh_eth_set_rate(struct net_device *ndev)
  377. {
  378. struct sh_eth_private *mdp = netdev_priv(ndev);
  379. switch (mdp->speed) {
  380. case 10: /* 10BASE */
  381. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  382. break;
  383. case 100:/* 100BASE */
  384. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  385. break;
  386. default:
  387. break;
  388. }
  389. }
  390. /* SH7724 */
  391. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  392. .set_duplex = sh_eth_set_duplex,
  393. .set_rate = sh_eth_set_rate,
  394. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  395. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  396. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x01ff009f,
  397. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  398. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
  399. EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
  400. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  401. .apr = 1,
  402. .mpr = 1,
  403. .tpauser = 1,
  404. .hw_swap = 1,
  405. .rpadir = 1,
  406. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  407. };
  408. #elif defined(CONFIG_CPU_SUBTYPE_SH7757)
  409. #define SH_ETH_HAS_BOTH_MODULES 1
  410. #define SH_ETH_HAS_TSU 1
  411. static int sh_eth_check_reset(struct net_device *ndev);
  412. static void sh_eth_set_duplex(struct net_device *ndev)
  413. {
  414. struct sh_eth_private *mdp = netdev_priv(ndev);
  415. if (mdp->duplex) /* Full */
  416. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  417. else /* Half */
  418. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  419. }
  420. static void sh_eth_set_rate(struct net_device *ndev)
  421. {
  422. struct sh_eth_private *mdp = netdev_priv(ndev);
  423. switch (mdp->speed) {
  424. case 10: /* 10BASE */
  425. sh_eth_write(ndev, 0, RTRATE);
  426. break;
  427. case 100:/* 100BASE */
  428. sh_eth_write(ndev, 1, RTRATE);
  429. break;
  430. default:
  431. break;
  432. }
  433. }
  434. /* SH7757 */
  435. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  436. .set_duplex = sh_eth_set_duplex,
  437. .set_rate = sh_eth_set_rate,
  438. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  439. .rmcr_value = 0x00000001,
  440. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  441. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE |
  442. EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI,
  443. .tx_error_check = EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE,
  444. .apr = 1,
  445. .mpr = 1,
  446. .tpauser = 1,
  447. .hw_swap = 1,
  448. .no_ade = 1,
  449. .rpadir = 1,
  450. .rpadir_value = 2 << 16,
  451. };
  452. #define SH_GIGA_ETH_BASE 0xfee00000
  453. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  454. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  455. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  456. {
  457. int i;
  458. unsigned long mahr[2], malr[2];
  459. /* save MAHR and MALR */
  460. for (i = 0; i < 2; i++) {
  461. malr[i] = ioread32((void *)GIGA_MALR(i));
  462. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  463. }
  464. /* reset device */
  465. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  466. mdelay(1);
  467. /* restore MAHR and MALR */
  468. for (i = 0; i < 2; i++) {
  469. iowrite32(malr[i], (void *)GIGA_MALR(i));
  470. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  471. }
  472. }
  473. static int sh_eth_is_gether(struct sh_eth_private *mdp);
  474. static int sh_eth_reset(struct net_device *ndev)
  475. {
  476. struct sh_eth_private *mdp = netdev_priv(ndev);
  477. int ret = 0;
  478. if (sh_eth_is_gether(mdp)) {
  479. sh_eth_write(ndev, 0x03, EDSR);
  480. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  481. EDMR);
  482. ret = sh_eth_check_reset(ndev);
  483. if (ret)
  484. goto out;
  485. /* Table Init */
  486. sh_eth_write(ndev, 0x0, TDLAR);
  487. sh_eth_write(ndev, 0x0, TDFAR);
  488. sh_eth_write(ndev, 0x0, TDFXR);
  489. sh_eth_write(ndev, 0x0, TDFFR);
  490. sh_eth_write(ndev, 0x0, RDLAR);
  491. sh_eth_write(ndev, 0x0, RDFAR);
  492. sh_eth_write(ndev, 0x0, RDFXR);
  493. sh_eth_write(ndev, 0x0, RDFFR);
  494. } else {
  495. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  496. EDMR);
  497. mdelay(3);
  498. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  499. EDMR);
  500. }
  501. out:
  502. return ret;
  503. }
  504. static void sh_eth_set_duplex_giga(struct net_device *ndev)
  505. {
  506. struct sh_eth_private *mdp = netdev_priv(ndev);
  507. if (mdp->duplex) /* Full */
  508. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  509. else /* Half */
  510. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  511. }
  512. static void sh_eth_set_rate_giga(struct net_device *ndev)
  513. {
  514. struct sh_eth_private *mdp = netdev_priv(ndev);
  515. switch (mdp->speed) {
  516. case 10: /* 10BASE */
  517. sh_eth_write(ndev, 0x00000000, GECMR);
  518. break;
  519. case 100:/* 100BASE */
  520. sh_eth_write(ndev, 0x00000010, GECMR);
  521. break;
  522. case 1000: /* 1000BASE */
  523. sh_eth_write(ndev, 0x00000020, GECMR);
  524. break;
  525. default:
  526. break;
  527. }
  528. }
  529. /* SH7757(GETHERC) */
  530. static struct sh_eth_cpu_data sh_eth_my_cpu_data_giga = {
  531. .chip_reset = sh_eth_chip_reset_giga,
  532. .set_duplex = sh_eth_set_duplex_giga,
  533. .set_rate = sh_eth_set_rate_giga,
  534. .ecsr_value = ECSR_ICD | ECSR_MPD,
  535. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  536. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  537. .tx_check = EESR_TC1 | EESR_FTC,
  538. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  539. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  540. EESR_ECI,
  541. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  542. EESR_TFE,
  543. .fdr_value = 0x0000072f,
  544. .rmcr_value = 0x00000001,
  545. .apr = 1,
  546. .mpr = 1,
  547. .tpauser = 1,
  548. .bculr = 1,
  549. .hw_swap = 1,
  550. .rpadir = 1,
  551. .rpadir_value = 2 << 16,
  552. .no_trimd = 1,
  553. .no_ade = 1,
  554. .tsu = 1,
  555. };
  556. static struct sh_eth_cpu_data *sh_eth_get_cpu_data(struct sh_eth_private *mdp)
  557. {
  558. if (sh_eth_is_gether(mdp))
  559. return &sh_eth_my_cpu_data_giga;
  560. else
  561. return &sh_eth_my_cpu_data;
  562. }
  563. #elif defined(CONFIG_CPU_SUBTYPE_SH7734) || defined(CONFIG_CPU_SUBTYPE_SH7763)
  564. #define SH_ETH_HAS_TSU 1
  565. static int sh_eth_check_reset(struct net_device *ndev);
  566. static void sh_eth_reset_hw_crc(struct net_device *ndev);
  567. static void sh_eth_chip_reset(struct net_device *ndev)
  568. {
  569. struct sh_eth_private *mdp = netdev_priv(ndev);
  570. /* reset device */
  571. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  572. mdelay(1);
  573. }
  574. static void sh_eth_set_duplex(struct net_device *ndev)
  575. {
  576. struct sh_eth_private *mdp = netdev_priv(ndev);
  577. if (mdp->duplex) /* Full */
  578. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  579. else /* Half */
  580. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  581. }
  582. static void sh_eth_set_rate(struct net_device *ndev)
  583. {
  584. struct sh_eth_private *mdp = netdev_priv(ndev);
  585. switch (mdp->speed) {
  586. case 10: /* 10BASE */
  587. sh_eth_write(ndev, GECMR_10, GECMR);
  588. break;
  589. case 100:/* 100BASE */
  590. sh_eth_write(ndev, GECMR_100, GECMR);
  591. break;
  592. case 1000: /* 1000BASE */
  593. sh_eth_write(ndev, GECMR_1000, GECMR);
  594. break;
  595. default:
  596. break;
  597. }
  598. }
  599. /* sh7763 */
  600. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  601. .chip_reset = sh_eth_chip_reset,
  602. .set_duplex = sh_eth_set_duplex,
  603. .set_rate = sh_eth_set_rate,
  604. .ecsr_value = ECSR_ICD | ECSR_MPD,
  605. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  606. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  607. .tx_check = EESR_TC1 | EESR_FTC,
  608. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  609. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  610. EESR_ECI,
  611. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  612. EESR_TFE,
  613. .apr = 1,
  614. .mpr = 1,
  615. .tpauser = 1,
  616. .bculr = 1,
  617. .hw_swap = 1,
  618. .no_trimd = 1,
  619. .no_ade = 1,
  620. .tsu = 1,
  621. #if defined(CONFIG_CPU_SUBTYPE_SH7734)
  622. .hw_crc = 1,
  623. .select_mii = 1,
  624. #endif
  625. };
  626. static int sh_eth_reset(struct net_device *ndev)
  627. {
  628. int ret = 0;
  629. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  630. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER, EDMR);
  631. ret = sh_eth_check_reset(ndev);
  632. if (ret)
  633. goto out;
  634. /* Table Init */
  635. sh_eth_write(ndev, 0x0, TDLAR);
  636. sh_eth_write(ndev, 0x0, TDFAR);
  637. sh_eth_write(ndev, 0x0, TDFXR);
  638. sh_eth_write(ndev, 0x0, TDFFR);
  639. sh_eth_write(ndev, 0x0, RDLAR);
  640. sh_eth_write(ndev, 0x0, RDFAR);
  641. sh_eth_write(ndev, 0x0, RDFXR);
  642. sh_eth_write(ndev, 0x0, RDFFR);
  643. /* Reset HW CRC register */
  644. sh_eth_reset_hw_crc(ndev);
  645. /* Select MII mode */
  646. if (sh_eth_my_cpu_data.select_mii)
  647. sh_eth_select_mii(ndev);
  648. out:
  649. return ret;
  650. }
  651. static void sh_eth_reset_hw_crc(struct net_device *ndev)
  652. {
  653. if (sh_eth_my_cpu_data.hw_crc)
  654. sh_eth_write(ndev, 0x0, CSMR);
  655. }
  656. #elif defined(CONFIG_ARCH_R8A7740)
  657. #define SH_ETH_HAS_TSU 1
  658. static int sh_eth_check_reset(struct net_device *ndev);
  659. static void sh_eth_chip_reset(struct net_device *ndev)
  660. {
  661. struct sh_eth_private *mdp = netdev_priv(ndev);
  662. /* reset device */
  663. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  664. mdelay(1);
  665. sh_eth_select_mii(ndev);
  666. }
  667. static int sh_eth_reset(struct net_device *ndev)
  668. {
  669. int ret = 0;
  670. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  671. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER, EDMR);
  672. ret = sh_eth_check_reset(ndev);
  673. if (ret)
  674. goto out;
  675. /* Table Init */
  676. sh_eth_write(ndev, 0x0, TDLAR);
  677. sh_eth_write(ndev, 0x0, TDFAR);
  678. sh_eth_write(ndev, 0x0, TDFXR);
  679. sh_eth_write(ndev, 0x0, TDFFR);
  680. sh_eth_write(ndev, 0x0, RDLAR);
  681. sh_eth_write(ndev, 0x0, RDFAR);
  682. sh_eth_write(ndev, 0x0, RDFXR);
  683. sh_eth_write(ndev, 0x0, RDFFR);
  684. out:
  685. return ret;
  686. }
  687. static void sh_eth_set_duplex(struct net_device *ndev)
  688. {
  689. struct sh_eth_private *mdp = netdev_priv(ndev);
  690. if (mdp->duplex) /* Full */
  691. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  692. else /* Half */
  693. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  694. }
  695. static void sh_eth_set_rate(struct net_device *ndev)
  696. {
  697. struct sh_eth_private *mdp = netdev_priv(ndev);
  698. switch (mdp->speed) {
  699. case 10: /* 10BASE */
  700. sh_eth_write(ndev, GECMR_10, GECMR);
  701. break;
  702. case 100:/* 100BASE */
  703. sh_eth_write(ndev, GECMR_100, GECMR);
  704. break;
  705. case 1000: /* 1000BASE */
  706. sh_eth_write(ndev, GECMR_1000, GECMR);
  707. break;
  708. default:
  709. break;
  710. }
  711. }
  712. /* R8A7740 */
  713. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  714. .chip_reset = sh_eth_chip_reset,
  715. .set_duplex = sh_eth_set_duplex,
  716. .set_rate = sh_eth_set_rate,
  717. .ecsr_value = ECSR_ICD | ECSR_MPD,
  718. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  719. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  720. .tx_check = EESR_TC1 | EESR_FTC,
  721. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  722. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  723. EESR_ECI,
  724. .tx_error_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_TDE | \
  725. EESR_TFE,
  726. .apr = 1,
  727. .mpr = 1,
  728. .tpauser = 1,
  729. .bculr = 1,
  730. .hw_swap = 1,
  731. .no_trimd = 1,
  732. .no_ade = 1,
  733. .tsu = 1,
  734. .select_mii = 1,
  735. };
  736. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  737. #define SH_ETH_RESET_DEFAULT 1
  738. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  739. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  740. .apr = 1,
  741. .mpr = 1,
  742. .tpauser = 1,
  743. .hw_swap = 1,
  744. };
  745. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  746. #define SH_ETH_RESET_DEFAULT 1
  747. #define SH_ETH_HAS_TSU 1
  748. static struct sh_eth_cpu_data sh_eth_my_cpu_data = {
  749. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  750. .tsu = 1,
  751. };
  752. #endif
  753. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  754. {
  755. if (!cd->ecsr_value)
  756. cd->ecsr_value = DEFAULT_ECSR_INIT;
  757. if (!cd->ecsipr_value)
  758. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  759. if (!cd->fcftr_value)
  760. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  761. DEFAULT_FIFO_F_D_RFD;
  762. if (!cd->fdr_value)
  763. cd->fdr_value = DEFAULT_FDR_INIT;
  764. if (!cd->rmcr_value)
  765. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  766. if (!cd->tx_check)
  767. cd->tx_check = DEFAULT_TX_CHECK;
  768. if (!cd->eesr_err_check)
  769. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  770. if (!cd->tx_error_check)
  771. cd->tx_error_check = DEFAULT_TX_ERROR_CHECK;
  772. }
  773. #if defined(SH_ETH_RESET_DEFAULT)
  774. /* Chip Reset */
  775. static int sh_eth_reset(struct net_device *ndev)
  776. {
  777. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER, EDMR);
  778. mdelay(3);
  779. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER, EDMR);
  780. return 0;
  781. }
  782. #else
  783. static int sh_eth_check_reset(struct net_device *ndev)
  784. {
  785. int ret = 0;
  786. int cnt = 100;
  787. while (cnt > 0) {
  788. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  789. break;
  790. mdelay(1);
  791. cnt--;
  792. }
  793. if (cnt <= 0) {
  794. pr_err("Device reset failed\n");
  795. ret = -ETIMEDOUT;
  796. }
  797. return ret;
  798. }
  799. #endif
  800. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  801. static void sh_eth_set_receive_align(struct sk_buff *skb)
  802. {
  803. int reserve;
  804. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  805. if (reserve)
  806. skb_reserve(skb, reserve);
  807. }
  808. #else
  809. static void sh_eth_set_receive_align(struct sk_buff *skb)
  810. {
  811. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  812. }
  813. #endif
  814. /* CPU <-> EDMAC endian convert */
  815. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  816. {
  817. switch (mdp->edmac_endian) {
  818. case EDMAC_LITTLE_ENDIAN:
  819. return cpu_to_le32(x);
  820. case EDMAC_BIG_ENDIAN:
  821. return cpu_to_be32(x);
  822. }
  823. return x;
  824. }
  825. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  826. {
  827. switch (mdp->edmac_endian) {
  828. case EDMAC_LITTLE_ENDIAN:
  829. return le32_to_cpu(x);
  830. case EDMAC_BIG_ENDIAN:
  831. return be32_to_cpu(x);
  832. }
  833. return x;
  834. }
  835. /*
  836. * Program the hardware MAC address from dev->dev_addr.
  837. */
  838. static void update_mac_address(struct net_device *ndev)
  839. {
  840. sh_eth_write(ndev,
  841. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  842. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  843. sh_eth_write(ndev,
  844. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  845. }
  846. /*
  847. * Get MAC address from SuperH MAC address register
  848. *
  849. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  850. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  851. * When you want use this device, you must set MAC address in bootloader.
  852. *
  853. */
  854. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  855. {
  856. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  857. memcpy(ndev->dev_addr, mac, 6);
  858. } else {
  859. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  860. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  861. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  862. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  863. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  864. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  865. }
  866. }
  867. static int sh_eth_is_gether(struct sh_eth_private *mdp)
  868. {
  869. if (mdp->reg_offset == sh_eth_offset_gigabit)
  870. return 1;
  871. else
  872. return 0;
  873. }
  874. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  875. {
  876. if (sh_eth_is_gether(mdp))
  877. return EDTRR_TRNS_GETHER;
  878. else
  879. return EDTRR_TRNS_ETHER;
  880. }
  881. struct bb_info {
  882. void (*set_gate)(void *addr);
  883. struct mdiobb_ctrl ctrl;
  884. void *addr;
  885. u32 mmd_msk;/* MMD */
  886. u32 mdo_msk;
  887. u32 mdi_msk;
  888. u32 mdc_msk;
  889. };
  890. /* PHY bit set */
  891. static void bb_set(void *addr, u32 msk)
  892. {
  893. iowrite32(ioread32(addr) | msk, addr);
  894. }
  895. /* PHY bit clear */
  896. static void bb_clr(void *addr, u32 msk)
  897. {
  898. iowrite32((ioread32(addr) & ~msk), addr);
  899. }
  900. /* PHY bit read */
  901. static int bb_read(void *addr, u32 msk)
  902. {
  903. return (ioread32(addr) & msk) != 0;
  904. }
  905. /* Data I/O pin control */
  906. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  907. {
  908. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  909. if (bitbang->set_gate)
  910. bitbang->set_gate(bitbang->addr);
  911. if (bit)
  912. bb_set(bitbang->addr, bitbang->mmd_msk);
  913. else
  914. bb_clr(bitbang->addr, bitbang->mmd_msk);
  915. }
  916. /* Set bit data*/
  917. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  918. {
  919. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  920. if (bitbang->set_gate)
  921. bitbang->set_gate(bitbang->addr);
  922. if (bit)
  923. bb_set(bitbang->addr, bitbang->mdo_msk);
  924. else
  925. bb_clr(bitbang->addr, bitbang->mdo_msk);
  926. }
  927. /* Get bit data*/
  928. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  929. {
  930. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  931. if (bitbang->set_gate)
  932. bitbang->set_gate(bitbang->addr);
  933. return bb_read(bitbang->addr, bitbang->mdi_msk);
  934. }
  935. /* MDC pin control */
  936. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  937. {
  938. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  939. if (bitbang->set_gate)
  940. bitbang->set_gate(bitbang->addr);
  941. if (bit)
  942. bb_set(bitbang->addr, bitbang->mdc_msk);
  943. else
  944. bb_clr(bitbang->addr, bitbang->mdc_msk);
  945. }
  946. /* mdio bus control struct */
  947. static struct mdiobb_ops bb_ops = {
  948. .owner = THIS_MODULE,
  949. .set_mdc = sh_mdc_ctrl,
  950. .set_mdio_dir = sh_mmd_ctrl,
  951. .set_mdio_data = sh_set_mdio,
  952. .get_mdio_data = sh_get_mdio,
  953. };
  954. /* free skb and descriptor buffer */
  955. static void sh_eth_ring_free(struct net_device *ndev)
  956. {
  957. struct sh_eth_private *mdp = netdev_priv(ndev);
  958. int i;
  959. /* Free Rx skb ringbuffer */
  960. if (mdp->rx_skbuff) {
  961. for (i = 0; i < mdp->num_rx_ring; i++) {
  962. if (mdp->rx_skbuff[i])
  963. dev_kfree_skb(mdp->rx_skbuff[i]);
  964. }
  965. }
  966. kfree(mdp->rx_skbuff);
  967. mdp->rx_skbuff = NULL;
  968. /* Free Tx skb ringbuffer */
  969. if (mdp->tx_skbuff) {
  970. for (i = 0; i < mdp->num_tx_ring; i++) {
  971. if (mdp->tx_skbuff[i])
  972. dev_kfree_skb(mdp->tx_skbuff[i]);
  973. }
  974. }
  975. kfree(mdp->tx_skbuff);
  976. mdp->tx_skbuff = NULL;
  977. }
  978. /* format skb and descriptor buffer */
  979. static void sh_eth_ring_format(struct net_device *ndev)
  980. {
  981. struct sh_eth_private *mdp = netdev_priv(ndev);
  982. int i;
  983. struct sk_buff *skb;
  984. struct sh_eth_rxdesc *rxdesc = NULL;
  985. struct sh_eth_txdesc *txdesc = NULL;
  986. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  987. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  988. mdp->cur_rx = mdp->cur_tx = 0;
  989. mdp->dirty_rx = mdp->dirty_tx = 0;
  990. memset(mdp->rx_ring, 0, rx_ringsize);
  991. /* build Rx ring buffer */
  992. for (i = 0; i < mdp->num_rx_ring; i++) {
  993. /* skb */
  994. mdp->rx_skbuff[i] = NULL;
  995. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  996. mdp->rx_skbuff[i] = skb;
  997. if (skb == NULL)
  998. break;
  999. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1000. DMA_FROM_DEVICE);
  1001. sh_eth_set_receive_align(skb);
  1002. /* RX descriptor */
  1003. rxdesc = &mdp->rx_ring[i];
  1004. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1005. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1006. /* The size of the buffer is 16 byte boundary. */
  1007. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1008. /* Rx descriptor address set */
  1009. if (i == 0) {
  1010. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1011. if (sh_eth_is_gether(mdp))
  1012. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1013. }
  1014. }
  1015. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1016. /* Mark the last entry as wrapping the ring. */
  1017. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  1018. memset(mdp->tx_ring, 0, tx_ringsize);
  1019. /* build Tx ring buffer */
  1020. for (i = 0; i < mdp->num_tx_ring; i++) {
  1021. mdp->tx_skbuff[i] = NULL;
  1022. txdesc = &mdp->tx_ring[i];
  1023. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1024. txdesc->buffer_length = 0;
  1025. if (i == 0) {
  1026. /* Tx descriptor address set */
  1027. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1028. if (sh_eth_is_gether(mdp))
  1029. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1030. }
  1031. }
  1032. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1033. }
  1034. /* Get skb and descriptor buffer */
  1035. static int sh_eth_ring_init(struct net_device *ndev)
  1036. {
  1037. struct sh_eth_private *mdp = netdev_priv(ndev);
  1038. int rx_ringsize, tx_ringsize, ret = 0;
  1039. /*
  1040. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1041. * card needs room to do 8 byte alignment, +2 so we can reserve
  1042. * the first 2 bytes, and +16 gets room for the status word from the
  1043. * card.
  1044. */
  1045. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1046. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1047. if (mdp->cd->rpadir)
  1048. mdp->rx_buf_sz += NET_IP_ALIGN;
  1049. /* Allocate RX and TX skb rings */
  1050. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  1051. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  1052. if (!mdp->rx_skbuff) {
  1053. ret = -ENOMEM;
  1054. return ret;
  1055. }
  1056. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  1057. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  1058. if (!mdp->tx_skbuff) {
  1059. ret = -ENOMEM;
  1060. goto skb_ring_free;
  1061. }
  1062. /* Allocate all Rx descriptors. */
  1063. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1064. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1065. GFP_KERNEL);
  1066. if (!mdp->rx_ring) {
  1067. ret = -ENOMEM;
  1068. goto desc_ring_free;
  1069. }
  1070. mdp->dirty_rx = 0;
  1071. /* Allocate all Tx descriptors. */
  1072. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1073. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1074. GFP_KERNEL);
  1075. if (!mdp->tx_ring) {
  1076. ret = -ENOMEM;
  1077. goto desc_ring_free;
  1078. }
  1079. return ret;
  1080. desc_ring_free:
  1081. /* free DMA buffer */
  1082. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  1083. skb_ring_free:
  1084. /* Free Rx and Tx skb ring buffer */
  1085. sh_eth_ring_free(ndev);
  1086. mdp->tx_ring = NULL;
  1087. mdp->rx_ring = NULL;
  1088. return ret;
  1089. }
  1090. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  1091. {
  1092. int ringsize;
  1093. if (mdp->rx_ring) {
  1094. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1095. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1096. mdp->rx_desc_dma);
  1097. mdp->rx_ring = NULL;
  1098. }
  1099. if (mdp->tx_ring) {
  1100. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1101. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1102. mdp->tx_desc_dma);
  1103. mdp->tx_ring = NULL;
  1104. }
  1105. }
  1106. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1107. {
  1108. int ret = 0;
  1109. struct sh_eth_private *mdp = netdev_priv(ndev);
  1110. u32 val;
  1111. /* Soft Reset */
  1112. ret = sh_eth_reset(ndev);
  1113. if (ret)
  1114. goto out;
  1115. /* Descriptor format */
  1116. sh_eth_ring_format(ndev);
  1117. if (mdp->cd->rpadir)
  1118. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1119. /* all sh_eth int mask */
  1120. sh_eth_write(ndev, 0, EESIPR);
  1121. #if defined(__LITTLE_ENDIAN)
  1122. if (mdp->cd->hw_swap)
  1123. sh_eth_write(ndev, EDMR_EL, EDMR);
  1124. else
  1125. #endif
  1126. sh_eth_write(ndev, 0, EDMR);
  1127. /* FIFO size set */
  1128. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1129. sh_eth_write(ndev, 0, TFTR);
  1130. /* Frame recv control */
  1131. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  1132. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1133. if (mdp->cd->bculr)
  1134. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1135. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1136. if (!mdp->cd->no_trimd)
  1137. sh_eth_write(ndev, 0, TRIMD);
  1138. /* Recv frame limit set register */
  1139. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1140. RFLR);
  1141. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1142. if (start)
  1143. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1144. /* PAUSE Prohibition */
  1145. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1146. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1147. sh_eth_write(ndev, val, ECMR);
  1148. if (mdp->cd->set_rate)
  1149. mdp->cd->set_rate(ndev);
  1150. /* E-MAC Status Register clear */
  1151. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1152. /* E-MAC Interrupt Enable register */
  1153. if (start)
  1154. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1155. /* Set MAC address */
  1156. update_mac_address(ndev);
  1157. /* mask reset */
  1158. if (mdp->cd->apr)
  1159. sh_eth_write(ndev, APR_AP, APR);
  1160. if (mdp->cd->mpr)
  1161. sh_eth_write(ndev, MPR_MP, MPR);
  1162. if (mdp->cd->tpauser)
  1163. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1164. if (start) {
  1165. /* Setting the Rx mode will start the Rx process. */
  1166. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1167. netif_start_queue(ndev);
  1168. }
  1169. out:
  1170. return ret;
  1171. }
  1172. /* free Tx skb function */
  1173. static int sh_eth_txfree(struct net_device *ndev)
  1174. {
  1175. struct sh_eth_private *mdp = netdev_priv(ndev);
  1176. struct sh_eth_txdesc *txdesc;
  1177. int freeNum = 0;
  1178. int entry = 0;
  1179. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1180. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1181. txdesc = &mdp->tx_ring[entry];
  1182. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1183. break;
  1184. /* Free the original skb. */
  1185. if (mdp->tx_skbuff[entry]) {
  1186. dma_unmap_single(&ndev->dev, txdesc->addr,
  1187. txdesc->buffer_length, DMA_TO_DEVICE);
  1188. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1189. mdp->tx_skbuff[entry] = NULL;
  1190. freeNum++;
  1191. }
  1192. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1193. if (entry >= mdp->num_tx_ring - 1)
  1194. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1195. ndev->stats.tx_packets++;
  1196. ndev->stats.tx_bytes += txdesc->buffer_length;
  1197. }
  1198. return freeNum;
  1199. }
  1200. /* Packet receive function */
  1201. static int sh_eth_rx(struct net_device *ndev, u32 intr_status)
  1202. {
  1203. struct sh_eth_private *mdp = netdev_priv(ndev);
  1204. struct sh_eth_rxdesc *rxdesc;
  1205. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1206. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1207. struct sk_buff *skb;
  1208. u16 pkt_len = 0;
  1209. u32 desc_status;
  1210. rxdesc = &mdp->rx_ring[entry];
  1211. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1212. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1213. pkt_len = rxdesc->frame_length;
  1214. if (--boguscnt < 0)
  1215. break;
  1216. if (!(desc_status & RDFEND))
  1217. ndev->stats.rx_length_errors++;
  1218. #if defined(CONFIG_ARCH_R8A7740)
  1219. /*
  1220. * In case of almost all GETHER/ETHERs, the Receive Frame State
  1221. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1222. * bit 0. However, in case of the R8A7740's GETHER, the RFS
  1223. * bits are from bit 25 to bit 16. So, the driver needs right
  1224. * shifting by 16.
  1225. */
  1226. desc_status >>= 16;
  1227. #endif
  1228. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1229. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1230. ndev->stats.rx_errors++;
  1231. if (desc_status & RD_RFS1)
  1232. ndev->stats.rx_crc_errors++;
  1233. if (desc_status & RD_RFS2)
  1234. ndev->stats.rx_frame_errors++;
  1235. if (desc_status & RD_RFS3)
  1236. ndev->stats.rx_length_errors++;
  1237. if (desc_status & RD_RFS4)
  1238. ndev->stats.rx_length_errors++;
  1239. if (desc_status & RD_RFS6)
  1240. ndev->stats.rx_missed_errors++;
  1241. if (desc_status & RD_RFS10)
  1242. ndev->stats.rx_over_errors++;
  1243. } else {
  1244. if (!mdp->cd->hw_swap)
  1245. sh_eth_soft_swap(
  1246. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1247. pkt_len + 2);
  1248. skb = mdp->rx_skbuff[entry];
  1249. mdp->rx_skbuff[entry] = NULL;
  1250. if (mdp->cd->rpadir)
  1251. skb_reserve(skb, NET_IP_ALIGN);
  1252. skb_put(skb, pkt_len);
  1253. skb->protocol = eth_type_trans(skb, ndev);
  1254. netif_rx(skb);
  1255. ndev->stats.rx_packets++;
  1256. ndev->stats.rx_bytes += pkt_len;
  1257. }
  1258. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1259. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1260. rxdesc = &mdp->rx_ring[entry];
  1261. }
  1262. /* Refill the Rx ring buffers. */
  1263. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1264. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1265. rxdesc = &mdp->rx_ring[entry];
  1266. /* The size of the buffer is 16 byte boundary. */
  1267. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1268. if (mdp->rx_skbuff[entry] == NULL) {
  1269. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1270. mdp->rx_skbuff[entry] = skb;
  1271. if (skb == NULL)
  1272. break; /* Better luck next round. */
  1273. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1274. DMA_FROM_DEVICE);
  1275. sh_eth_set_receive_align(skb);
  1276. skb_checksum_none_assert(skb);
  1277. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1278. }
  1279. if (entry >= mdp->num_rx_ring - 1)
  1280. rxdesc->status |=
  1281. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1282. else
  1283. rxdesc->status |=
  1284. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1285. }
  1286. /* Restart Rx engine if stopped. */
  1287. /* If we don't need to check status, don't. -KDU */
  1288. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1289. /* fix the values for the next receiving if RDE is set */
  1290. if (intr_status & EESR_RDE)
  1291. mdp->cur_rx = mdp->dirty_rx =
  1292. (sh_eth_read(ndev, RDFAR) -
  1293. sh_eth_read(ndev, RDLAR)) >> 4;
  1294. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1295. }
  1296. return 0;
  1297. }
  1298. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1299. {
  1300. /* disable tx and rx */
  1301. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1302. ~(ECMR_RE | ECMR_TE), ECMR);
  1303. }
  1304. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1305. {
  1306. /* enable tx and rx */
  1307. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1308. (ECMR_RE | ECMR_TE), ECMR);
  1309. }
  1310. /* error control function */
  1311. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1312. {
  1313. struct sh_eth_private *mdp = netdev_priv(ndev);
  1314. u32 felic_stat;
  1315. u32 link_stat;
  1316. u32 mask;
  1317. if (intr_status & EESR_ECI) {
  1318. felic_stat = sh_eth_read(ndev, ECSR);
  1319. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1320. if (felic_stat & ECSR_ICD)
  1321. ndev->stats.tx_carrier_errors++;
  1322. if (felic_stat & ECSR_LCHNG) {
  1323. /* Link Changed */
  1324. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1325. goto ignore_link;
  1326. } else {
  1327. link_stat = (sh_eth_read(ndev, PSR));
  1328. if (mdp->ether_link_active_low)
  1329. link_stat = ~link_stat;
  1330. }
  1331. if (!(link_stat & PHY_ST_LINK))
  1332. sh_eth_rcv_snd_disable(ndev);
  1333. else {
  1334. /* Link Up */
  1335. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1336. ~DMAC_M_ECI, EESIPR);
  1337. /*clear int */
  1338. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1339. ECSR);
  1340. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1341. DMAC_M_ECI, EESIPR);
  1342. /* enable tx and rx */
  1343. sh_eth_rcv_snd_enable(ndev);
  1344. }
  1345. }
  1346. }
  1347. ignore_link:
  1348. if (intr_status & EESR_TWB) {
  1349. /* Write buck end. unused write back interrupt */
  1350. if (intr_status & EESR_TABT) /* Transmit Abort int */
  1351. ndev->stats.tx_aborted_errors++;
  1352. if (netif_msg_tx_err(mdp))
  1353. dev_err(&ndev->dev, "Transmit Abort\n");
  1354. }
  1355. if (intr_status & EESR_RABT) {
  1356. /* Receive Abort int */
  1357. if (intr_status & EESR_RFRMER) {
  1358. /* Receive Frame Overflow int */
  1359. ndev->stats.rx_frame_errors++;
  1360. if (netif_msg_rx_err(mdp))
  1361. dev_err(&ndev->dev, "Receive Abort\n");
  1362. }
  1363. }
  1364. if (intr_status & EESR_TDE) {
  1365. /* Transmit Descriptor Empty int */
  1366. ndev->stats.tx_fifo_errors++;
  1367. if (netif_msg_tx_err(mdp))
  1368. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  1369. }
  1370. if (intr_status & EESR_TFE) {
  1371. /* FIFO under flow */
  1372. ndev->stats.tx_fifo_errors++;
  1373. if (netif_msg_tx_err(mdp))
  1374. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  1375. }
  1376. if (intr_status & EESR_RDE) {
  1377. /* Receive Descriptor Empty int */
  1378. ndev->stats.rx_over_errors++;
  1379. if (netif_msg_rx_err(mdp))
  1380. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  1381. }
  1382. if (intr_status & EESR_RFE) {
  1383. /* Receive FIFO Overflow int */
  1384. ndev->stats.rx_fifo_errors++;
  1385. if (netif_msg_rx_err(mdp))
  1386. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  1387. }
  1388. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1389. /* Address Error */
  1390. ndev->stats.tx_fifo_errors++;
  1391. if (netif_msg_tx_err(mdp))
  1392. dev_err(&ndev->dev, "Address Error\n");
  1393. }
  1394. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1395. if (mdp->cd->no_ade)
  1396. mask &= ~EESR_ADE;
  1397. if (intr_status & mask) {
  1398. /* Tx error */
  1399. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1400. /* dmesg */
  1401. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  1402. intr_status, mdp->cur_tx);
  1403. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1404. mdp->dirty_tx, (u32) ndev->state, edtrr);
  1405. /* dirty buffer free */
  1406. sh_eth_txfree(ndev);
  1407. /* SH7712 BUG */
  1408. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1409. /* tx dma start */
  1410. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1411. }
  1412. /* wakeup */
  1413. netif_wake_queue(ndev);
  1414. }
  1415. }
  1416. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1417. {
  1418. struct net_device *ndev = netdev;
  1419. struct sh_eth_private *mdp = netdev_priv(ndev);
  1420. struct sh_eth_cpu_data *cd = mdp->cd;
  1421. irqreturn_t ret = IRQ_NONE;
  1422. unsigned long intr_status;
  1423. spin_lock(&mdp->lock);
  1424. /* Get interrupt status */
  1425. intr_status = sh_eth_read(ndev, EESR);
  1426. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1427. * enabled since it's the one that comes thru regardless of the mask,
  1428. * and we need to fully handle it in sh_eth_error() in order to quench
  1429. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1430. */
  1431. intr_status &= sh_eth_read(ndev, EESIPR) | DMAC_M_ECI;
  1432. /* Clear interrupt */
  1433. if (intr_status & (EESR_FRC | EESR_RMAF | EESR_RRF |
  1434. EESR_RTLF | EESR_RTSF | EESR_PRE | EESR_CERF |
  1435. cd->tx_check | cd->eesr_err_check)) {
  1436. sh_eth_write(ndev, intr_status, EESR);
  1437. ret = IRQ_HANDLED;
  1438. } else
  1439. goto other_irq;
  1440. if (intr_status & (EESR_FRC | /* Frame recv*/
  1441. EESR_RMAF | /* Multi cast address recv*/
  1442. EESR_RRF | /* Bit frame recv */
  1443. EESR_RTLF | /* Long frame recv*/
  1444. EESR_RTSF | /* short frame recv */
  1445. EESR_PRE | /* PHY-LSI recv error */
  1446. EESR_CERF)){ /* recv frame CRC error */
  1447. sh_eth_rx(ndev, intr_status);
  1448. }
  1449. /* Tx Check */
  1450. if (intr_status & cd->tx_check) {
  1451. sh_eth_txfree(ndev);
  1452. netif_wake_queue(ndev);
  1453. }
  1454. if (intr_status & cd->eesr_err_check)
  1455. sh_eth_error(ndev, intr_status);
  1456. other_irq:
  1457. spin_unlock(&mdp->lock);
  1458. return ret;
  1459. }
  1460. /* PHY state control function */
  1461. static void sh_eth_adjust_link(struct net_device *ndev)
  1462. {
  1463. struct sh_eth_private *mdp = netdev_priv(ndev);
  1464. struct phy_device *phydev = mdp->phydev;
  1465. int new_state = 0;
  1466. if (phydev->link) {
  1467. if (phydev->duplex != mdp->duplex) {
  1468. new_state = 1;
  1469. mdp->duplex = phydev->duplex;
  1470. if (mdp->cd->set_duplex)
  1471. mdp->cd->set_duplex(ndev);
  1472. }
  1473. if (phydev->speed != mdp->speed) {
  1474. new_state = 1;
  1475. mdp->speed = phydev->speed;
  1476. if (mdp->cd->set_rate)
  1477. mdp->cd->set_rate(ndev);
  1478. }
  1479. if (!mdp->link) {
  1480. sh_eth_write(ndev,
  1481. (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
  1482. new_state = 1;
  1483. mdp->link = phydev->link;
  1484. if (mdp->cd->no_psr || mdp->no_ether_link)
  1485. sh_eth_rcv_snd_enable(ndev);
  1486. }
  1487. } else if (mdp->link) {
  1488. new_state = 1;
  1489. mdp->link = 0;
  1490. mdp->speed = 0;
  1491. mdp->duplex = -1;
  1492. if (mdp->cd->no_psr || mdp->no_ether_link)
  1493. sh_eth_rcv_snd_disable(ndev);
  1494. }
  1495. if (new_state && netif_msg_link(mdp))
  1496. phy_print_status(phydev);
  1497. }
  1498. /* PHY init function */
  1499. static int sh_eth_phy_init(struct net_device *ndev)
  1500. {
  1501. struct sh_eth_private *mdp = netdev_priv(ndev);
  1502. char phy_id[MII_BUS_ID_SIZE + 3];
  1503. struct phy_device *phydev = NULL;
  1504. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1505. mdp->mii_bus->id , mdp->phy_id);
  1506. mdp->link = 0;
  1507. mdp->speed = 0;
  1508. mdp->duplex = -1;
  1509. /* Try connect to PHY */
  1510. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1511. mdp->phy_interface);
  1512. if (IS_ERR(phydev)) {
  1513. dev_err(&ndev->dev, "phy_connect failed\n");
  1514. return PTR_ERR(phydev);
  1515. }
  1516. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  1517. phydev->addr, phydev->drv->name);
  1518. mdp->phydev = phydev;
  1519. return 0;
  1520. }
  1521. /* PHY control start function */
  1522. static int sh_eth_phy_start(struct net_device *ndev)
  1523. {
  1524. struct sh_eth_private *mdp = netdev_priv(ndev);
  1525. int ret;
  1526. ret = sh_eth_phy_init(ndev);
  1527. if (ret)
  1528. return ret;
  1529. /* reset phy - this also wakes it from PDOWN */
  1530. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  1531. phy_start(mdp->phydev);
  1532. return 0;
  1533. }
  1534. static int sh_eth_get_settings(struct net_device *ndev,
  1535. struct ethtool_cmd *ecmd)
  1536. {
  1537. struct sh_eth_private *mdp = netdev_priv(ndev);
  1538. unsigned long flags;
  1539. int ret;
  1540. spin_lock_irqsave(&mdp->lock, flags);
  1541. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1542. spin_unlock_irqrestore(&mdp->lock, flags);
  1543. return ret;
  1544. }
  1545. static int sh_eth_set_settings(struct net_device *ndev,
  1546. struct ethtool_cmd *ecmd)
  1547. {
  1548. struct sh_eth_private *mdp = netdev_priv(ndev);
  1549. unsigned long flags;
  1550. int ret;
  1551. spin_lock_irqsave(&mdp->lock, flags);
  1552. /* disable tx and rx */
  1553. sh_eth_rcv_snd_disable(ndev);
  1554. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1555. if (ret)
  1556. goto error_exit;
  1557. if (ecmd->duplex == DUPLEX_FULL)
  1558. mdp->duplex = 1;
  1559. else
  1560. mdp->duplex = 0;
  1561. if (mdp->cd->set_duplex)
  1562. mdp->cd->set_duplex(ndev);
  1563. error_exit:
  1564. mdelay(1);
  1565. /* enable tx and rx */
  1566. sh_eth_rcv_snd_enable(ndev);
  1567. spin_unlock_irqrestore(&mdp->lock, flags);
  1568. return ret;
  1569. }
  1570. static int sh_eth_nway_reset(struct net_device *ndev)
  1571. {
  1572. struct sh_eth_private *mdp = netdev_priv(ndev);
  1573. unsigned long flags;
  1574. int ret;
  1575. spin_lock_irqsave(&mdp->lock, flags);
  1576. ret = phy_start_aneg(mdp->phydev);
  1577. spin_unlock_irqrestore(&mdp->lock, flags);
  1578. return ret;
  1579. }
  1580. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1581. {
  1582. struct sh_eth_private *mdp = netdev_priv(ndev);
  1583. return mdp->msg_enable;
  1584. }
  1585. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1586. {
  1587. struct sh_eth_private *mdp = netdev_priv(ndev);
  1588. mdp->msg_enable = value;
  1589. }
  1590. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1591. "rx_current", "tx_current",
  1592. "rx_dirty", "tx_dirty",
  1593. };
  1594. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1595. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1596. {
  1597. switch (sset) {
  1598. case ETH_SS_STATS:
  1599. return SH_ETH_STATS_LEN;
  1600. default:
  1601. return -EOPNOTSUPP;
  1602. }
  1603. }
  1604. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1605. struct ethtool_stats *stats, u64 *data)
  1606. {
  1607. struct sh_eth_private *mdp = netdev_priv(ndev);
  1608. int i = 0;
  1609. /* device-specific stats */
  1610. data[i++] = mdp->cur_rx;
  1611. data[i++] = mdp->cur_tx;
  1612. data[i++] = mdp->dirty_rx;
  1613. data[i++] = mdp->dirty_tx;
  1614. }
  1615. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1616. {
  1617. switch (stringset) {
  1618. case ETH_SS_STATS:
  1619. memcpy(data, *sh_eth_gstrings_stats,
  1620. sizeof(sh_eth_gstrings_stats));
  1621. break;
  1622. }
  1623. }
  1624. static void sh_eth_get_ringparam(struct net_device *ndev,
  1625. struct ethtool_ringparam *ring)
  1626. {
  1627. struct sh_eth_private *mdp = netdev_priv(ndev);
  1628. ring->rx_max_pending = RX_RING_MAX;
  1629. ring->tx_max_pending = TX_RING_MAX;
  1630. ring->rx_pending = mdp->num_rx_ring;
  1631. ring->tx_pending = mdp->num_tx_ring;
  1632. }
  1633. static int sh_eth_set_ringparam(struct net_device *ndev,
  1634. struct ethtool_ringparam *ring)
  1635. {
  1636. struct sh_eth_private *mdp = netdev_priv(ndev);
  1637. int ret;
  1638. if (ring->tx_pending > TX_RING_MAX ||
  1639. ring->rx_pending > RX_RING_MAX ||
  1640. ring->tx_pending < TX_RING_MIN ||
  1641. ring->rx_pending < RX_RING_MIN)
  1642. return -EINVAL;
  1643. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1644. return -EINVAL;
  1645. if (netif_running(ndev)) {
  1646. netif_tx_disable(ndev);
  1647. /* Disable interrupts by clearing the interrupt mask. */
  1648. sh_eth_write(ndev, 0x0000, EESIPR);
  1649. /* Stop the chip's Tx and Rx processes. */
  1650. sh_eth_write(ndev, 0, EDTRR);
  1651. sh_eth_write(ndev, 0, EDRRR);
  1652. synchronize_irq(ndev->irq);
  1653. }
  1654. /* Free all the skbuffs in the Rx queue. */
  1655. sh_eth_ring_free(ndev);
  1656. /* Free DMA buffer */
  1657. sh_eth_free_dma_buffer(mdp);
  1658. /* Set new parameters */
  1659. mdp->num_rx_ring = ring->rx_pending;
  1660. mdp->num_tx_ring = ring->tx_pending;
  1661. ret = sh_eth_ring_init(ndev);
  1662. if (ret < 0) {
  1663. dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
  1664. return ret;
  1665. }
  1666. ret = sh_eth_dev_init(ndev, false);
  1667. if (ret < 0) {
  1668. dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
  1669. return ret;
  1670. }
  1671. if (netif_running(ndev)) {
  1672. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1673. /* Setting the Rx mode will start the Rx process. */
  1674. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1675. netif_wake_queue(ndev);
  1676. }
  1677. return 0;
  1678. }
  1679. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1680. .get_settings = sh_eth_get_settings,
  1681. .set_settings = sh_eth_set_settings,
  1682. .nway_reset = sh_eth_nway_reset,
  1683. .get_msglevel = sh_eth_get_msglevel,
  1684. .set_msglevel = sh_eth_set_msglevel,
  1685. .get_link = ethtool_op_get_link,
  1686. .get_strings = sh_eth_get_strings,
  1687. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1688. .get_sset_count = sh_eth_get_sset_count,
  1689. .get_ringparam = sh_eth_get_ringparam,
  1690. .set_ringparam = sh_eth_set_ringparam,
  1691. };
  1692. /* network device open function */
  1693. static int sh_eth_open(struct net_device *ndev)
  1694. {
  1695. int ret = 0;
  1696. struct sh_eth_private *mdp = netdev_priv(ndev);
  1697. pm_runtime_get_sync(&mdp->pdev->dev);
  1698. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1699. #if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
  1700. defined(CONFIG_CPU_SUBTYPE_SH7764) || \
  1701. defined(CONFIG_CPU_SUBTYPE_SH7757)
  1702. IRQF_SHARED,
  1703. #else
  1704. 0,
  1705. #endif
  1706. ndev->name, ndev);
  1707. if (ret) {
  1708. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1709. return ret;
  1710. }
  1711. /* Descriptor set */
  1712. ret = sh_eth_ring_init(ndev);
  1713. if (ret)
  1714. goto out_free_irq;
  1715. /* device init */
  1716. ret = sh_eth_dev_init(ndev, true);
  1717. if (ret)
  1718. goto out_free_irq;
  1719. /* PHY control start*/
  1720. ret = sh_eth_phy_start(ndev);
  1721. if (ret)
  1722. goto out_free_irq;
  1723. return ret;
  1724. out_free_irq:
  1725. free_irq(ndev->irq, ndev);
  1726. pm_runtime_put_sync(&mdp->pdev->dev);
  1727. return ret;
  1728. }
  1729. /* Timeout function */
  1730. static void sh_eth_tx_timeout(struct net_device *ndev)
  1731. {
  1732. struct sh_eth_private *mdp = netdev_priv(ndev);
  1733. struct sh_eth_rxdesc *rxdesc;
  1734. int i;
  1735. netif_stop_queue(ndev);
  1736. if (netif_msg_timer(mdp))
  1737. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
  1738. " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
  1739. /* tx_errors count up */
  1740. ndev->stats.tx_errors++;
  1741. /* Free all the skbuffs in the Rx queue. */
  1742. for (i = 0; i < mdp->num_rx_ring; i++) {
  1743. rxdesc = &mdp->rx_ring[i];
  1744. rxdesc->status = 0;
  1745. rxdesc->addr = 0xBADF00D0;
  1746. if (mdp->rx_skbuff[i])
  1747. dev_kfree_skb(mdp->rx_skbuff[i]);
  1748. mdp->rx_skbuff[i] = NULL;
  1749. }
  1750. for (i = 0; i < mdp->num_tx_ring; i++) {
  1751. if (mdp->tx_skbuff[i])
  1752. dev_kfree_skb(mdp->tx_skbuff[i]);
  1753. mdp->tx_skbuff[i] = NULL;
  1754. }
  1755. /* device init */
  1756. sh_eth_dev_init(ndev, true);
  1757. }
  1758. /* Packet transmit function */
  1759. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1760. {
  1761. struct sh_eth_private *mdp = netdev_priv(ndev);
  1762. struct sh_eth_txdesc *txdesc;
  1763. u32 entry;
  1764. unsigned long flags;
  1765. spin_lock_irqsave(&mdp->lock, flags);
  1766. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1767. if (!sh_eth_txfree(ndev)) {
  1768. if (netif_msg_tx_queued(mdp))
  1769. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1770. netif_stop_queue(ndev);
  1771. spin_unlock_irqrestore(&mdp->lock, flags);
  1772. return NETDEV_TX_BUSY;
  1773. }
  1774. }
  1775. spin_unlock_irqrestore(&mdp->lock, flags);
  1776. entry = mdp->cur_tx % mdp->num_tx_ring;
  1777. mdp->tx_skbuff[entry] = skb;
  1778. txdesc = &mdp->tx_ring[entry];
  1779. /* soft swap. */
  1780. if (!mdp->cd->hw_swap)
  1781. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1782. skb->len + 2);
  1783. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1784. DMA_TO_DEVICE);
  1785. if (skb->len < ETHERSMALL)
  1786. txdesc->buffer_length = ETHERSMALL;
  1787. else
  1788. txdesc->buffer_length = skb->len;
  1789. if (entry >= mdp->num_tx_ring - 1)
  1790. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1791. else
  1792. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1793. mdp->cur_tx++;
  1794. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1795. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1796. return NETDEV_TX_OK;
  1797. }
  1798. /* device close function */
  1799. static int sh_eth_close(struct net_device *ndev)
  1800. {
  1801. struct sh_eth_private *mdp = netdev_priv(ndev);
  1802. netif_stop_queue(ndev);
  1803. /* Disable interrupts by clearing the interrupt mask. */
  1804. sh_eth_write(ndev, 0x0000, EESIPR);
  1805. /* Stop the chip's Tx and Rx processes. */
  1806. sh_eth_write(ndev, 0, EDTRR);
  1807. sh_eth_write(ndev, 0, EDRRR);
  1808. /* PHY Disconnect */
  1809. if (mdp->phydev) {
  1810. phy_stop(mdp->phydev);
  1811. phy_disconnect(mdp->phydev);
  1812. }
  1813. free_irq(ndev->irq, ndev);
  1814. /* Free all the skbuffs in the Rx queue. */
  1815. sh_eth_ring_free(ndev);
  1816. /* free DMA buffer */
  1817. sh_eth_free_dma_buffer(mdp);
  1818. pm_runtime_put_sync(&mdp->pdev->dev);
  1819. return 0;
  1820. }
  1821. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1822. {
  1823. struct sh_eth_private *mdp = netdev_priv(ndev);
  1824. pm_runtime_get_sync(&mdp->pdev->dev);
  1825. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1826. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1827. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1828. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1829. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1830. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1831. if (sh_eth_is_gether(mdp)) {
  1832. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1833. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1834. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1835. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1836. } else {
  1837. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1838. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1839. }
  1840. pm_runtime_put_sync(&mdp->pdev->dev);
  1841. return &ndev->stats;
  1842. }
  1843. /* ioctl to device function */
  1844. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1845. int cmd)
  1846. {
  1847. struct sh_eth_private *mdp = netdev_priv(ndev);
  1848. struct phy_device *phydev = mdp->phydev;
  1849. if (!netif_running(ndev))
  1850. return -EINVAL;
  1851. if (!phydev)
  1852. return -ENODEV;
  1853. return phy_mii_ioctl(phydev, rq, cmd);
  1854. }
  1855. #if defined(SH_ETH_HAS_TSU)
  1856. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1857. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1858. int entry)
  1859. {
  1860. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1861. }
  1862. static u32 sh_eth_tsu_get_post_mask(int entry)
  1863. {
  1864. return 0x0f << (28 - ((entry % 8) * 4));
  1865. }
  1866. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1867. {
  1868. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1869. }
  1870. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1871. int entry)
  1872. {
  1873. struct sh_eth_private *mdp = netdev_priv(ndev);
  1874. u32 tmp;
  1875. void *reg_offset;
  1876. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1877. tmp = ioread32(reg_offset);
  1878. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1879. }
  1880. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1881. int entry)
  1882. {
  1883. struct sh_eth_private *mdp = netdev_priv(ndev);
  1884. u32 post_mask, ref_mask, tmp;
  1885. void *reg_offset;
  1886. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1887. post_mask = sh_eth_tsu_get_post_mask(entry);
  1888. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1889. tmp = ioread32(reg_offset);
  1890. iowrite32(tmp & ~post_mask, reg_offset);
  1891. /* If other port enables, the function returns "true" */
  1892. return tmp & ref_mask;
  1893. }
  1894. static int sh_eth_tsu_busy(struct net_device *ndev)
  1895. {
  1896. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1897. struct sh_eth_private *mdp = netdev_priv(ndev);
  1898. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1899. udelay(10);
  1900. timeout--;
  1901. if (timeout <= 0) {
  1902. dev_err(&ndev->dev, "%s: timeout\n", __func__);
  1903. return -ETIMEDOUT;
  1904. }
  1905. }
  1906. return 0;
  1907. }
  1908. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1909. const u8 *addr)
  1910. {
  1911. u32 val;
  1912. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1913. iowrite32(val, reg);
  1914. if (sh_eth_tsu_busy(ndev) < 0)
  1915. return -EBUSY;
  1916. val = addr[4] << 8 | addr[5];
  1917. iowrite32(val, reg + 4);
  1918. if (sh_eth_tsu_busy(ndev) < 0)
  1919. return -EBUSY;
  1920. return 0;
  1921. }
  1922. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1923. {
  1924. u32 val;
  1925. val = ioread32(reg);
  1926. addr[0] = (val >> 24) & 0xff;
  1927. addr[1] = (val >> 16) & 0xff;
  1928. addr[2] = (val >> 8) & 0xff;
  1929. addr[3] = val & 0xff;
  1930. val = ioread32(reg + 4);
  1931. addr[4] = (val >> 8) & 0xff;
  1932. addr[5] = val & 0xff;
  1933. }
  1934. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1935. {
  1936. struct sh_eth_private *mdp = netdev_priv(ndev);
  1937. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1938. int i;
  1939. u8 c_addr[ETH_ALEN];
  1940. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1941. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1942. if (memcmp(addr, c_addr, ETH_ALEN) == 0)
  1943. return i;
  1944. }
  1945. return -ENOENT;
  1946. }
  1947. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1948. {
  1949. u8 blank[ETH_ALEN];
  1950. int entry;
  1951. memset(blank, 0, sizeof(blank));
  1952. entry = sh_eth_tsu_find_entry(ndev, blank);
  1953. return (entry < 0) ? -ENOMEM : entry;
  1954. }
  1955. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1956. int entry)
  1957. {
  1958. struct sh_eth_private *mdp = netdev_priv(ndev);
  1959. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1960. int ret;
  1961. u8 blank[ETH_ALEN];
  1962. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  1963. ~(1 << (31 - entry)), TSU_TEN);
  1964. memset(blank, 0, sizeof(blank));
  1965. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  1966. if (ret < 0)
  1967. return ret;
  1968. return 0;
  1969. }
  1970. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  1971. {
  1972. struct sh_eth_private *mdp = netdev_priv(ndev);
  1973. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1974. int i, ret;
  1975. if (!mdp->cd->tsu)
  1976. return 0;
  1977. i = sh_eth_tsu_find_entry(ndev, addr);
  1978. if (i < 0) {
  1979. /* No entry found, create one */
  1980. i = sh_eth_tsu_find_empty(ndev);
  1981. if (i < 0)
  1982. return -ENOMEM;
  1983. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  1984. if (ret < 0)
  1985. return ret;
  1986. /* Enable the entry */
  1987. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  1988. (1 << (31 - i)), TSU_TEN);
  1989. }
  1990. /* Entry found or created, enable POST */
  1991. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  1992. return 0;
  1993. }
  1994. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  1995. {
  1996. struct sh_eth_private *mdp = netdev_priv(ndev);
  1997. int i, ret;
  1998. if (!mdp->cd->tsu)
  1999. return 0;
  2000. i = sh_eth_tsu_find_entry(ndev, addr);
  2001. if (i) {
  2002. /* Entry found */
  2003. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2004. goto done;
  2005. /* Disable the entry if both ports was disabled */
  2006. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2007. if (ret < 0)
  2008. return ret;
  2009. }
  2010. done:
  2011. return 0;
  2012. }
  2013. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2014. {
  2015. struct sh_eth_private *mdp = netdev_priv(ndev);
  2016. int i, ret;
  2017. if (unlikely(!mdp->cd->tsu))
  2018. return 0;
  2019. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2020. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2021. continue;
  2022. /* Disable the entry if both ports was disabled */
  2023. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2024. if (ret < 0)
  2025. return ret;
  2026. }
  2027. return 0;
  2028. }
  2029. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2030. {
  2031. struct sh_eth_private *mdp = netdev_priv(ndev);
  2032. u8 addr[ETH_ALEN];
  2033. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2034. int i;
  2035. if (unlikely(!mdp->cd->tsu))
  2036. return;
  2037. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2038. sh_eth_tsu_read_entry(reg_offset, addr);
  2039. if (is_multicast_ether_addr(addr))
  2040. sh_eth_tsu_del_entry(ndev, addr);
  2041. }
  2042. }
  2043. /* Multicast reception directions set */
  2044. static void sh_eth_set_multicast_list(struct net_device *ndev)
  2045. {
  2046. struct sh_eth_private *mdp = netdev_priv(ndev);
  2047. u32 ecmr_bits;
  2048. int mcast_all = 0;
  2049. unsigned long flags;
  2050. spin_lock_irqsave(&mdp->lock, flags);
  2051. /*
  2052. * Initial condition is MCT = 1, PRM = 0.
  2053. * Depending on ndev->flags, set PRM or clear MCT
  2054. */
  2055. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  2056. if (!(ndev->flags & IFF_MULTICAST)) {
  2057. sh_eth_tsu_purge_mcast(ndev);
  2058. mcast_all = 1;
  2059. }
  2060. if (ndev->flags & IFF_ALLMULTI) {
  2061. sh_eth_tsu_purge_mcast(ndev);
  2062. ecmr_bits &= ~ECMR_MCT;
  2063. mcast_all = 1;
  2064. }
  2065. if (ndev->flags & IFF_PROMISC) {
  2066. sh_eth_tsu_purge_all(ndev);
  2067. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2068. } else if (mdp->cd->tsu) {
  2069. struct netdev_hw_addr *ha;
  2070. netdev_for_each_mc_addr(ha, ndev) {
  2071. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2072. continue;
  2073. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2074. if (!mcast_all) {
  2075. sh_eth_tsu_purge_mcast(ndev);
  2076. ecmr_bits &= ~ECMR_MCT;
  2077. mcast_all = 1;
  2078. }
  2079. }
  2080. }
  2081. } else {
  2082. /* Normal, unicast/broadcast-only mode. */
  2083. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  2084. }
  2085. /* update the ethernet mode */
  2086. sh_eth_write(ndev, ecmr_bits, ECMR);
  2087. spin_unlock_irqrestore(&mdp->lock, flags);
  2088. }
  2089. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2090. {
  2091. if (!mdp->port)
  2092. return TSU_VTAG0;
  2093. else
  2094. return TSU_VTAG1;
  2095. }
  2096. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2097. __be16 proto, u16 vid)
  2098. {
  2099. struct sh_eth_private *mdp = netdev_priv(ndev);
  2100. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2101. if (unlikely(!mdp->cd->tsu))
  2102. return -EPERM;
  2103. /* No filtering if vid = 0 */
  2104. if (!vid)
  2105. return 0;
  2106. mdp->vlan_num_ids++;
  2107. /*
  2108. * The controller has one VLAN tag HW filter. So, if the filter is
  2109. * already enabled, the driver disables it and the filte
  2110. */
  2111. if (mdp->vlan_num_ids > 1) {
  2112. /* disable VLAN filter */
  2113. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2114. return 0;
  2115. }
  2116. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2117. vtag_reg_index);
  2118. return 0;
  2119. }
  2120. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2121. __be16 proto, u16 vid)
  2122. {
  2123. struct sh_eth_private *mdp = netdev_priv(ndev);
  2124. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2125. if (unlikely(!mdp->cd->tsu))
  2126. return -EPERM;
  2127. /* No filtering if vid = 0 */
  2128. if (!vid)
  2129. return 0;
  2130. mdp->vlan_num_ids--;
  2131. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2132. return 0;
  2133. }
  2134. #endif /* SH_ETH_HAS_TSU */
  2135. /* SuperH's TSU register init function */
  2136. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2137. {
  2138. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2139. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2140. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2141. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2142. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2143. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2144. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2145. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2146. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2147. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2148. if (sh_eth_is_gether(mdp)) {
  2149. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2150. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2151. } else {
  2152. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2153. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2154. }
  2155. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2156. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2157. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2158. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2159. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2160. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2161. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2162. }
  2163. /* MDIO bus release function */
  2164. static int sh_mdio_release(struct net_device *ndev)
  2165. {
  2166. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  2167. /* unregister mdio bus */
  2168. mdiobus_unregister(bus);
  2169. /* remove mdio bus info from net_device */
  2170. dev_set_drvdata(&ndev->dev, NULL);
  2171. /* free bitbang info */
  2172. free_mdio_bitbang(bus);
  2173. return 0;
  2174. }
  2175. /* MDIO bus init function */
  2176. static int sh_mdio_init(struct net_device *ndev, int id,
  2177. struct sh_eth_plat_data *pd)
  2178. {
  2179. int ret, i;
  2180. struct bb_info *bitbang;
  2181. struct sh_eth_private *mdp = netdev_priv(ndev);
  2182. /* create bit control struct for PHY */
  2183. bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
  2184. GFP_KERNEL);
  2185. if (!bitbang) {
  2186. ret = -ENOMEM;
  2187. goto out;
  2188. }
  2189. /* bitbang init */
  2190. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2191. bitbang->set_gate = pd->set_mdio_gate;
  2192. bitbang->mdi_msk = PIR_MDI;
  2193. bitbang->mdo_msk = PIR_MDO;
  2194. bitbang->mmd_msk = PIR_MMD;
  2195. bitbang->mdc_msk = PIR_MDC;
  2196. bitbang->ctrl.ops = &bb_ops;
  2197. /* MII controller setting */
  2198. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2199. if (!mdp->mii_bus) {
  2200. ret = -ENOMEM;
  2201. goto out;
  2202. }
  2203. /* Hook up MII support for ethtool */
  2204. mdp->mii_bus->name = "sh_mii";
  2205. mdp->mii_bus->parent = &ndev->dev;
  2206. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2207. mdp->pdev->name, id);
  2208. /* PHY IRQ */
  2209. mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
  2210. sizeof(int) * PHY_MAX_ADDR,
  2211. GFP_KERNEL);
  2212. if (!mdp->mii_bus->irq) {
  2213. ret = -ENOMEM;
  2214. goto out_free_bus;
  2215. }
  2216. for (i = 0; i < PHY_MAX_ADDR; i++)
  2217. mdp->mii_bus->irq[i] = PHY_POLL;
  2218. /* register mdio bus */
  2219. ret = mdiobus_register(mdp->mii_bus);
  2220. if (ret)
  2221. goto out_free_bus;
  2222. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  2223. return 0;
  2224. out_free_bus:
  2225. free_mdio_bitbang(mdp->mii_bus);
  2226. out:
  2227. return ret;
  2228. }
  2229. static const u16 *sh_eth_get_register_offset(int register_type)
  2230. {
  2231. const u16 *reg_offset = NULL;
  2232. switch (register_type) {
  2233. case SH_ETH_REG_GIGABIT:
  2234. reg_offset = sh_eth_offset_gigabit;
  2235. break;
  2236. case SH_ETH_REG_FAST_RCAR:
  2237. reg_offset = sh_eth_offset_fast_rcar;
  2238. break;
  2239. case SH_ETH_REG_FAST_SH4:
  2240. reg_offset = sh_eth_offset_fast_sh4;
  2241. break;
  2242. case SH_ETH_REG_FAST_SH3_SH2:
  2243. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2244. break;
  2245. default:
  2246. pr_err("Unknown register type (%d)\n", register_type);
  2247. break;
  2248. }
  2249. return reg_offset;
  2250. }
  2251. static const struct net_device_ops sh_eth_netdev_ops = {
  2252. .ndo_open = sh_eth_open,
  2253. .ndo_stop = sh_eth_close,
  2254. .ndo_start_xmit = sh_eth_start_xmit,
  2255. .ndo_get_stats = sh_eth_get_stats,
  2256. #if defined(SH_ETH_HAS_TSU)
  2257. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2258. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2259. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2260. #endif
  2261. .ndo_tx_timeout = sh_eth_tx_timeout,
  2262. .ndo_do_ioctl = sh_eth_do_ioctl,
  2263. .ndo_validate_addr = eth_validate_addr,
  2264. .ndo_set_mac_address = eth_mac_addr,
  2265. .ndo_change_mtu = eth_change_mtu,
  2266. };
  2267. static int sh_eth_drv_probe(struct platform_device *pdev)
  2268. {
  2269. int ret, devno = 0;
  2270. struct resource *res;
  2271. struct net_device *ndev = NULL;
  2272. struct sh_eth_private *mdp = NULL;
  2273. struct sh_eth_plat_data *pd = pdev->dev.platform_data;
  2274. /* get base addr */
  2275. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2276. if (unlikely(res == NULL)) {
  2277. dev_err(&pdev->dev, "invalid resource\n");
  2278. ret = -EINVAL;
  2279. goto out;
  2280. }
  2281. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2282. if (!ndev) {
  2283. ret = -ENOMEM;
  2284. goto out;
  2285. }
  2286. /* The sh Ether-specific entries in the device structure. */
  2287. ndev->base_addr = res->start;
  2288. devno = pdev->id;
  2289. if (devno < 0)
  2290. devno = 0;
  2291. ndev->dma = -1;
  2292. ret = platform_get_irq(pdev, 0);
  2293. if (ret < 0) {
  2294. ret = -ENODEV;
  2295. goto out_release;
  2296. }
  2297. ndev->irq = ret;
  2298. SET_NETDEV_DEV(ndev, &pdev->dev);
  2299. /* Fill in the fields of the device structure with ethernet values. */
  2300. ether_setup(ndev);
  2301. mdp = netdev_priv(ndev);
  2302. mdp->num_tx_ring = TX_RING_SIZE;
  2303. mdp->num_rx_ring = RX_RING_SIZE;
  2304. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2305. if (IS_ERR(mdp->addr)) {
  2306. ret = PTR_ERR(mdp->addr);
  2307. goto out_release;
  2308. }
  2309. spin_lock_init(&mdp->lock);
  2310. mdp->pdev = pdev;
  2311. pm_runtime_enable(&pdev->dev);
  2312. pm_runtime_resume(&pdev->dev);
  2313. /* get PHY ID */
  2314. mdp->phy_id = pd->phy;
  2315. mdp->phy_interface = pd->phy_interface;
  2316. /* EDMAC endian */
  2317. mdp->edmac_endian = pd->edmac_endian;
  2318. mdp->no_ether_link = pd->no_ether_link;
  2319. mdp->ether_link_active_low = pd->ether_link_active_low;
  2320. mdp->reg_offset = sh_eth_get_register_offset(pd->register_type);
  2321. /* set cpu data */
  2322. #if defined(SH_ETH_HAS_BOTH_MODULES)
  2323. mdp->cd = sh_eth_get_cpu_data(mdp);
  2324. #else
  2325. mdp->cd = &sh_eth_my_cpu_data;
  2326. #endif
  2327. sh_eth_set_default_cpu_data(mdp->cd);
  2328. /* set function */
  2329. ndev->netdev_ops = &sh_eth_netdev_ops;
  2330. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  2331. ndev->watchdog_timeo = TX_TIMEOUT;
  2332. /* debug message level */
  2333. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2334. /* read and set MAC address */
  2335. read_mac_address(ndev, pd->mac_addr);
  2336. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2337. dev_warn(&pdev->dev,
  2338. "no valid MAC address supplied, using a random one.\n");
  2339. eth_hw_addr_random(ndev);
  2340. }
  2341. /* ioremap the TSU registers */
  2342. if (mdp->cd->tsu) {
  2343. struct resource *rtsu;
  2344. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2345. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2346. if (IS_ERR(mdp->tsu_addr)) {
  2347. ret = PTR_ERR(mdp->tsu_addr);
  2348. goto out_release;
  2349. }
  2350. mdp->port = devno % 2;
  2351. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2352. }
  2353. /* initialize first or needed device */
  2354. if (!devno || pd->needs_init) {
  2355. if (mdp->cd->chip_reset)
  2356. mdp->cd->chip_reset(ndev);
  2357. if (mdp->cd->tsu) {
  2358. /* TSU init (Init only)*/
  2359. sh_eth_tsu_init(mdp);
  2360. }
  2361. }
  2362. /* network device register */
  2363. ret = register_netdev(ndev);
  2364. if (ret)
  2365. goto out_release;
  2366. /* mdio bus init */
  2367. ret = sh_mdio_init(ndev, pdev->id, pd);
  2368. if (ret)
  2369. goto out_unregister;
  2370. /* print device information */
  2371. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  2372. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2373. platform_set_drvdata(pdev, ndev);
  2374. return ret;
  2375. out_unregister:
  2376. unregister_netdev(ndev);
  2377. out_release:
  2378. /* net_dev free */
  2379. if (ndev)
  2380. free_netdev(ndev);
  2381. out:
  2382. return ret;
  2383. }
  2384. static int sh_eth_drv_remove(struct platform_device *pdev)
  2385. {
  2386. struct net_device *ndev = platform_get_drvdata(pdev);
  2387. sh_mdio_release(ndev);
  2388. unregister_netdev(ndev);
  2389. pm_runtime_disable(&pdev->dev);
  2390. free_netdev(ndev);
  2391. platform_set_drvdata(pdev, NULL);
  2392. return 0;
  2393. }
  2394. static int sh_eth_runtime_nop(struct device *dev)
  2395. {
  2396. /*
  2397. * Runtime PM callback shared between ->runtime_suspend()
  2398. * and ->runtime_resume(). Simply returns success.
  2399. *
  2400. * This driver re-initializes all registers after
  2401. * pm_runtime_get_sync() anyway so there is no need
  2402. * to save and restore registers here.
  2403. */
  2404. return 0;
  2405. }
  2406. static struct dev_pm_ops sh_eth_dev_pm_ops = {
  2407. .runtime_suspend = sh_eth_runtime_nop,
  2408. .runtime_resume = sh_eth_runtime_nop,
  2409. };
  2410. static struct platform_driver sh_eth_driver = {
  2411. .probe = sh_eth_drv_probe,
  2412. .remove = sh_eth_drv_remove,
  2413. .driver = {
  2414. .name = CARDNAME,
  2415. .pm = &sh_eth_dev_pm_ops,
  2416. },
  2417. };
  2418. module_platform_driver(sh_eth_driver);
  2419. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2420. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2421. MODULE_LICENSE("GPL v2");